xref: /utopia/UTPA2-700.0.x/modules/irq/hal/k6lite/irq/regIRQ.h (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1 //<MStar Software>
2 //******************************************************************************
3 // MStar Software
4 // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5 // All software, firmware and related documentation herein ("MStar Software") are
6 // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7 // law, including, but not limited to, copyright law and international treaties.
8 // Any use, modification, reproduction, retransmission, or republication of all
9 // or part of MStar Software is expressly prohibited, unless prior written
10 // permission has been granted by MStar.
11 //
12 // By accessing, browsing and/or using MStar Software, you acknowledge that you
13 // have read, understood, and agree, to be bound by below terms ("Terms") and to
14 // comply with all applicable laws and regulations:
15 //
16 // 1. MStar shall retain any and all right, ownership and interest to MStar
17 //    Software and any modification/derivatives thereof.
18 //    No right, ownership, or interest to MStar Software and any
19 //    modification/derivatives thereof is transferred to you under Terms.
20 //
21 // 2. You understand that MStar Software might include, incorporate or be
22 //    supplied together with third party`s software and the use of MStar
23 //    Software may require additional licenses from third parties.
24 //    Therefore, you hereby agree it is your sole responsibility to separately
25 //    obtain any and all third party right and license necessary for your use of
26 //    such third party`s software.
27 //
28 // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29 //    MStar`s confidential information and you agree to keep MStar`s
30 //    confidential information in strictest confidence and not disclose to any
31 //    third party.
32 //
33 // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34 //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35 //    without limitation, any warranties of merchantability, non-infringement of
36 //    intellectual property rights, fitness for a particular purpose, error free
37 //    and in conformity with any international standard.  You agree to waive any
38 //    claim against MStar for any loss, damage, cost or expense that you may
39 //    incur related to your use of MStar Software.
40 //    In no event shall MStar be liable for any direct, indirect, incidental or
41 //    consequential damages, including without limitation, lost of profit or
42 //    revenues, lost or damage of data, and unauthorized system use.
43 //    You agree that this Section 4 shall still apply without being affected
44 //    even if MStar Software has been modified by MStar in accordance with your
45 //    request or instruction for your use, except otherwise agreed by both
46 //    parties in writing.
47 //
48 // 5. If requested, MStar may from time to time provide technical supports or
49 //    services in relation with MStar Software to you for your use of
50 //    MStar Software in conjunction with your or your customer`s product
51 //    ("Services").
52 //    You understand and agree that, except otherwise agreed by both parties in
53 //    writing, Services are provided on an "AS IS" basis and the warranty
54 //    disclaimer set forth in Section 4 above shall apply.
55 //
56 // 6. Nothing contained herein shall be construed as by implication, estoppels
57 //    or otherwise:
58 //    (a) conferring any license or right to use MStar name, trademark, service
59 //        mark, symbol or any other identification;
60 //    (b) obligating MStar or any of its affiliates to furnish any person,
61 //        including without limitation, you and your customers, any assistance
62 //        of any kind whatsoever, or any information; or
63 //    (c) conferring any license or right under any intellectual property right.
64 //
65 // 7. These terms shall be governed by and construed in accordance with the laws
66 //    of Taiwan, R.O.C., excluding its conflict of law rules.
67 //    Any and all dispute arising out hereof or related hereto shall be finally
68 //    settled by arbitration referred to the Chinese Arbitration Association,
69 //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70 //    Rules of the Association by three (3) arbitrators appointed in accordance
71 //    with the said Rules.
72 //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73 //    be English.
74 //    The arbitration award shall be final and binding to both parties.
75 //
76 //******************************************************************************
77 //<MStar Software>
78 ////////////////////////////////////////////////////////////////////////////////
79 //
80 // Copyright (c) 2008-2012 MStar Semiconductor, Inc.
81 // All rights reserved.
82 //
83 // Unless otherwise stipulated in writing, any and all information contained
84 // herein regardless in any format shall remain the sole proprietary of
85 // MStar Semiconductor Inc. and be kept in strict confidence
86 // ("MStar Confidential Information") by the recipient.
87 // Any unauthorized act including without limitation unauthorized disclosure,
88 // copying, use, reproduction, sale, distribution, modification, disassembling,
89 // reverse engineering and compiling of the contents of MStar Confidential
90 // Information is unlawful and strictly prohibited. MStar hereby reserves the
91 // rights to any and all damages, losses, costs and expenses resulting therefrom.
92 //
93 ////////////////////////////////////////////////////////////////////////////////
94 
95 #ifndef _REG_IRQ_H_
96 #define _REG_IRQ_H_
97 
98 //-------------------------------------------------------------------------------------------------
99 //  Hardware Capability
100 //-------------------------------------------------------------------------------------------------
101 
102 //-------------------------------------------------------------------------------------------------
103 //  Macro and Define
104 //-------------------------------------------------------------------------------------------------
105 //Host 0: PM51
106 //Host 1: Secure R2
107 //Host 2: Cortex-A7 Core 0
108 //Host 3: Cortex-A7 Core 1
109 
110 #define RIUBASE_IRQ         0x1900   //(0x101900-0x100000)
111 #define RIUBASE_IRQ_EXP     0x1900   //(0x101900-0x100000)
112 #define RIUBASE_IRQ_HYP     0x1000   //(0x101000-0x100000)
113 
114 #define REG_AEON_C_FIQ_MASK                     (RIUBASE_IRQ + (0x24 << 1))
115 #define REG_AEON_C_FIQ_CLR                      (RIUBASE_IRQ + (0x2C << 1))
116 #define REG_AEON_FIQ_FINAL_STATUS               (RIUBASE_IRQ + (0x2C << 1))
117 
118 #define REG_AEON_C_IRQ_MASK                     (RIUBASE_IRQ + (0x34 << 1))
119 #define REG_AEON_IRQ_FINAL_STATUS               (RIUBASE_IRQ + (0x3C << 1))
120 
121 #define REG_AEON_C_FIQ_EXP_MASK                 (RIUBASE_IRQ_EXP + (0x26 << 1))
122 #define REG_AEON_C_FIQ_EXP_CLR                  (RIUBASE_IRQ_EXP + (0x2e << 1))
123 #define REG_AEON_C_FIQ_EXP_FINAL_STATUS         (RIUBASE_IRQ_EXP + (0x2e << 1))
124 
125 #define REG_AEON_C_FIQ_HYP_MASK                 (RIUBASE_IRQ_HYP + (0x24 << 1)) //NOT EXIST NOW
126 #define REG_AEON_C_FIQ_HYP_CLR                  (RIUBASE_IRQ_HYP + (0x2C << 1)) //NOT EXIST NOW
127 #define REG_AEON_C_FIQ_HYP_FINAL_STATUS         (RIUBASE_IRQ_HYP + (0x2C << 1)) //NOT EXIST NOW
128 #define REG_AEON_C_IRQ_EXP_MASK                 (RIUBASE_IRQ_EXP + (0x36 << 1))
129 #define REG_AEON_C_IRQ_EXP_FINAL_STATUS         (RIUBASE_IRQ_EXP + (0x3e << 1))
130 
131 #define REG_AEON_C_IRQ_HYP_MASK                 (RIUBASE_IRQ_HYP + (0x34 << 1)) //NOT EXIST NOW
132 #define REG_AEON_C_IRQ_HYP_FINAL_STATUS         (RIUBASE_IRQ_HYP + (0x3C << 1)) //NOT EXIST NOW
133 
134 #define REG_MIPS_C_FIQ_MASK                     (RIUBASE_IRQ + (0x44 << 1))
135 #define REG_MIPS_C_FIQ_CLR                      (RIUBASE_IRQ + (0x4c << 1))
136 #define REG_MIPS_FIQ_FINAL_STATUS               (RIUBASE_IRQ + (0x4c << 1))
137 
138 #define REG_MIPS_C_IRQ_MASK                     (RIUBASE_IRQ + (0x54 << 1))
139 #define REG_MIPS_IRQ_FINAL_STATUS               (RIUBASE_IRQ + (0x5c << 1))
140 
141 #define REG_MIPS_C_FIQ_EXP_MASK                 (RIUBASE_IRQ_EXP + (0x46 << 1))
142 #define REG_MIPS_C_FIQ_EXP_CLR                  (RIUBASE_IRQ_EXP + (0x4e << 1))
143 #define REG_MIPS_C_FIQ_EXP_FINAL_STATUS         (RIUBASE_IRQ_EXP + (0x4e << 1))
144 
145 #define REG_MIPS_C_FIQ_HYP_MASK                 (RIUBASE_IRQ_HYP + (0x44 << 1))
146 #define REG_MIPS_C_FIQ_HYP_CLR                  (RIUBASE_IRQ_HYP + (0x4C << 1))
147 #define REG_MIPS_C_FIQ_HYP_FINAL_STATUS         (RIUBASE_IRQ_HYP + (0x4C << 1))
148 #define REG_MIPS_C_IRQ_EXP_MASK                 (RIUBASE_IRQ_EXP + (0x56 << 1))
149 #define REG_MIPS_C_IRQ_EXP_FINAL_STATUS         (RIUBASE_IRQ_EXP + (0x5e << 1))
150 
151 #define REG_MIPS_C_IRQ_HYP_MASK                 (RIUBASE_IRQ_HYP + (0x54 << 1))
152 #define REG_MIPS_C_IRQ_HYP_FINAL_STATUS         (RIUBASE_IRQ_HYP + (0x5C << 1))
153 #ifdef MCU_AEON
154 
155 #define REG_C_FIQ_MASK                          REG_AEON_C_FIQ_MASK
156 #define REG_C_FIQ_CLR                           REG_AEON_C_FIQ_CLR
157 #define REG_FIQ_FINAL_STATUS                    REG_AEON_FIQ_FINAL_STATUS
158 
159 #define REG_C_IRQ_MASK                          REG_AEON_C_IRQ_MASK
160 #define REG_IRQ_FINAL_STATUS                    REG_AEON_IRQ_FINAL_STATUS
161 
162 #define REG_C_FIQ_EXP_MASK                      REG_AEON_C_FIQ_EXP_MASK
163 #define REG_C_FIQ_EXP_CLR                       REG_AEON_C_FIQ_EXP_CLR
164 #define REG_C_FIQ_EXP_FINAL_STATUS              REG_AEON_C_FIQ_EXP_FINAL_STATUS
165 
166 #define REG_C_FIQ_HYP_MASK                      REG_AEON_C_FIQ_HYP_MASK
167 #define REG_C_FIQ_HYP_CLR                       REG_AEON_C_FIQ_HYP_CLR
168 #define REG_C_FIQ_HYP_FINAL_STATUS              REG_AEON_C_FIQ_HYP_FINAL_STATUS
169 
170 #define REG_C_IRQ_EXP_MASK                      REG_AEON_C_IRQ_EXP_MASK
171 #define REG_C_IRQ_EXP_FINAL_STATUS              REG_AEON_C_IRQ_EXP_FINAL_STATUS
172 
173 #define REG_C_IRQ_HYP_MASK                      REG_AEON_C_IRQ_HYP_MASK
174 #define REG_C_IRQ_HYP_FINAL_STATUS              REG_AEON_C_IRQ_HYP_FINAL_STATUS
175 #else
176 
177 #define REG_C_FIQ_MASK                          REG_MIPS_C_FIQ_MASK
178 #define REG_C_FIQ_CLR                           REG_MIPS_C_FIQ_CLR
179 #define REG_FIQ_FINAL_STATUS                    REG_MIPS_FIQ_FINAL_STATUS
180 
181 #define REG_C_IRQ_MASK                          REG_MIPS_C_IRQ_MASK
182 #define REG_IRQ_FINAL_STATUS                    REG_MIPS_IRQ_FINAL_STATUS
183 
184 #define REG_C_FIQ_EXP_MASK                      REG_MIPS_C_FIQ_EXP_MASK
185 #define REG_C_FIQ_EXP_CLR                       REG_MIPS_C_FIQ_EXP_CLR
186 #define REG_C_FIQ_EXP_FINAL_STATUS              REG_MIPS_C_FIQ_EXP_FINAL_STATUS
187 
188 #define REG_C_FIQ_HYP_MASK                      REG_MIPS_C_FIQ_HYP_MASK
189 #define REG_C_FIQ_HYP_CLR                       REG_MIPS_C_FIQ_HYP_CLR
190 #define REG_C_FIQ_HYP_FINAL_STATUS              REG_MIPS_C_FIQ_HYP_FINAL_STATUS
191 
192 #define REG_C_IRQ_EXP_MASK                      REG_MIPS_C_IRQ_EXP_MASK
193 #define REG_C_IRQ_EXP_FINAL_STATUS              REG_MIPS_C_IRQ_EXP_FINAL_STATUS
194 
195 #define REG_C_IRQ_HYP_MASK                      REG_MIPS_C_IRQ_HYP_MASK
196 #define REG_C_IRQ_HYP_FINAL_STATUS              REG_MIPS_C_IRQ_HYP_FINAL_STATUS
197 
198 #endif
199 
200 /*
201 #define REG_SEND_IRQ_FROM_CPU0                  (RIUBASE_IRQ + 0x7C)
202 #define REG_SEND_IRQ_FROM_CPU1                  (RIUBASE_IRQ + 0x7E)
203 #define REG_SEND_IRQ_FROM_CPU2                  (RIUBASE_IRQ_AEON1 + 0x7E)
204 */
205 
206 //-------------------------------------------------------------------------------------------------
207 //  Type and Structure
208 //-------------------------------------------------------------------------------------------------
209 
210 
211 #endif // _REG_IRQ_H_
212