1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi // such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi // third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any
38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi // parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi // ("Services").
52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi // or otherwise:
58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi // with the said Rules.
72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi // be English.
74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2008-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi
95*53ee8cc1Swenshuai.xi #if defined(MSOS_TYPE_NOS) || defined(MSOS_TYPE_NUTTX)
96*53ee8cc1Swenshuai.xi
97*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
98*53ee8cc1Swenshuai.xi // Include Files
99*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
100*53ee8cc1Swenshuai.xi #include "MsCommon.h"
101*53ee8cc1Swenshuai.xi #include "MsOS.h"
102*53ee8cc1Swenshuai.xi #include "halIRQTBL.h"
103*53ee8cc1Swenshuai.xi #include "regCHIP.h"
104*53ee8cc1Swenshuai.xi #include "drvIRQ.h"
105*53ee8cc1Swenshuai.xi #include "halIRQ.h"
106*53ee8cc1Swenshuai.xi #include "regIRQ.h"
107*53ee8cc1Swenshuai.xi
108*53ee8cc1Swenshuai.xi #if defined(MSOS_TYPE_NUTTX)
109*53ee8cc1Swenshuai.xi #include "debug.h"
110*53ee8cc1Swenshuai.xi #endif
111*53ee8cc1Swenshuai.xi
112*53ee8cc1Swenshuai.xi #define MST_MACRO_START do {
113*53ee8cc1Swenshuai.xi #define MST_MACRO_END } while (0)
114*53ee8cc1Swenshuai.xi
115*53ee8cc1Swenshuai.xi #if defined (__mips__)
116*53ee8cc1Swenshuai.xi #define mtspr(spr, value) printf("[NIY] mtspr in line:%s %d\n",__FILE__, __LINE__);
117*53ee8cc1Swenshuai.xi #define mfspr(spr) printf("[NIY] mfspr in line:%s %d\n",__FILE__, __LINE__);
118*53ee8cc1Swenshuai.xi
__mhal_lsbit_index(MS_U32 _value_)119*53ee8cc1Swenshuai.xi inline MS_U32 __mhal_lsbit_index(MS_U32 _value_)
120*53ee8cc1Swenshuai.xi {
121*53ee8cc1Swenshuai.xi MS_U32 index = 1;
122*53ee8cc1Swenshuai.xi
123*53ee8cc1Swenshuai.xi while((_value_&0x01) == 0x00)
124*53ee8cc1Swenshuai.xi {
125*53ee8cc1Swenshuai.xi _value_ = (_value_ >> 1);
126*53ee8cc1Swenshuai.xi index++;
127*53ee8cc1Swenshuai.xi if(index == 32)
128*53ee8cc1Swenshuai.xi {
129*53ee8cc1Swenshuai.xi index = 0;
130*53ee8cc1Swenshuai.xi break;
131*53ee8cc1Swenshuai.xi }
132*53ee8cc1Swenshuai.xi }
133*53ee8cc1Swenshuai.xi
134*53ee8cc1Swenshuai.xi return index;
135*53ee8cc1Swenshuai.xi //printf(const char * fmt, ...)("[NIY] __mhal_lsbit_index in line: %s %d\n",__FILE__, __LINE__);
136*53ee8cc1Swenshuai.xi }
137*53ee8cc1Swenshuai.xi
138*53ee8cc1Swenshuai.xi
139*53ee8cc1Swenshuai.xi #define __mhal_interrupt_disable(_old_) (_old_=_old_)
140*53ee8cc1Swenshuai.xi
141*53ee8cc1Swenshuai.xi #define __mhal_interrupt_restore(_old_) (_old_=_old_)
142*53ee8cc1Swenshuai.xi
143*53ee8cc1Swenshuai.xi #elif defined (__arm__)
144*53ee8cc1Swenshuai.xi #define mtspr(spr, value) printf("[NIY] mtspr in line:%s %d\n",__FILE__, __LINE__);
145*53ee8cc1Swenshuai.xi #define mfspr(spr) printf("[NIY] mfspr in line:%s %d\n",__FILE__, __LINE__);
146*53ee8cc1Swenshuai.xi
__mhal_lsbit_index(MS_U32 _value_)147*53ee8cc1Swenshuai.xi inline MS_U32 __mhal_lsbit_index(MS_U32 _value_)
148*53ee8cc1Swenshuai.xi {
149*53ee8cc1Swenshuai.xi MS_U32 index = 1;
150*53ee8cc1Swenshuai.xi
151*53ee8cc1Swenshuai.xi while((_value_&0x01) == 0x00)
152*53ee8cc1Swenshuai.xi {
153*53ee8cc1Swenshuai.xi _value_ = (_value_ >> 1);
154*53ee8cc1Swenshuai.xi index++;
155*53ee8cc1Swenshuai.xi if(index == 32)
156*53ee8cc1Swenshuai.xi {
157*53ee8cc1Swenshuai.xi index = 0;
158*53ee8cc1Swenshuai.xi break;
159*53ee8cc1Swenshuai.xi }
160*53ee8cc1Swenshuai.xi }
161*53ee8cc1Swenshuai.xi
162*53ee8cc1Swenshuai.xi return index;
163*53ee8cc1Swenshuai.xi //printf(const char * fmt, ...)("[NIY] __mhal_lsbit_index in line: %s %d\n",__FILE__, __LINE__);
164*53ee8cc1Swenshuai.xi }
165*53ee8cc1Swenshuai.xi
166*53ee8cc1Swenshuai.xi
167*53ee8cc1Swenshuai.xi #define __mhal_interrupt_disable(_old_) (_old_=_old_)
168*53ee8cc1Swenshuai.xi
169*53ee8cc1Swenshuai.xi #define __mhal_interrupt_restore(_old_) (_old_=_old_)
170*53ee8cc1Swenshuai.xi #else
171*53ee8cc1Swenshuai.xi #define mtspr(spr, value) \
172*53ee8cc1Swenshuai.xi __asm__ __volatile__ ("l.mtspr\t\t%0,%1,0" : : "r" (spr), "r" (value))
173*53ee8cc1Swenshuai.xi
174*53ee8cc1Swenshuai.xi #define mfspr(spr) \
175*53ee8cc1Swenshuai.xi ({ \
176*53ee8cc1Swenshuai.xi unsigned long value; \
177*53ee8cc1Swenshuai.xi __asm__ __volatile__ ("l.mfspr\t\t%0,%1,0" : "=r" (value) : "r" (spr) : "memory"); \
178*53ee8cc1Swenshuai.xi value; \
179*53ee8cc1Swenshuai.xi })
180*53ee8cc1Swenshuai.xi
181*53ee8cc1Swenshuai.xi #define __mhal_lsbit_index(_value_) \
182*53ee8cc1Swenshuai.xi ({ \
183*53ee8cc1Swenshuai.xi unsigned long _index_; \
184*53ee8cc1Swenshuai.xi __asm__ __volatile__ ("l.ff1\t\t%0,%1" : "=r" (_index_) : "r" (_value_));\
185*53ee8cc1Swenshuai.xi _index_; \
186*53ee8cc1Swenshuai.xi })
187*53ee8cc1Swenshuai.xi
188*53ee8cc1Swenshuai.xi
189*53ee8cc1Swenshuai.xi #define GRP_BITS (11)
190*53ee8cc1Swenshuai.xi #define SPR_SR ((0 << GRP_BITS) + 17)
191*53ee8cc1Swenshuai.xi #define SPR_SR_TEE 0x00000002 // Tick timer Exception Enable
192*53ee8cc1Swenshuai.xi #define SPR_SR_IEE 0x00000004 // Interrupt Exception Enable
193*53ee8cc1Swenshuai.xi
194*53ee8cc1Swenshuai.xi #define __mhal_interrupt_disable(_old_) \
195*53ee8cc1Swenshuai.xi MST_MACRO_START \
196*53ee8cc1Swenshuai.xi _old_ = mfspr(SPR_SR); \
197*53ee8cc1Swenshuai.xi mtspr(SPR_SR, (_old_) & ~(SPR_SR_IEE | SPR_SR_TEE)); \
198*53ee8cc1Swenshuai.xi MST_MACRO_END
199*53ee8cc1Swenshuai.xi
200*53ee8cc1Swenshuai.xi #define __mhal_interrupt_restore(_old_) \
201*53ee8cc1Swenshuai.xi mtspr(SPR_SR, (~(SPR_SR_IEE|SPR_SR_TEE) & mfspr(SPR_SR) ) | \
202*53ee8cc1Swenshuai.xi ( (SPR_SR_IEE|SPR_SR_TEE) & (_old_) ))
203*53ee8cc1Swenshuai.xi #endif
204*53ee8cc1Swenshuai.xi
205*53ee8cc1Swenshuai.xi
206*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
207*53ee8cc1Swenshuai.xi // Driver Compiler Options
208*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
209*53ee8cc1Swenshuai.xi
210*53ee8cc1Swenshuai.xi
211*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
212*53ee8cc1Swenshuai.xi // Local Defines
213*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
214*53ee8cc1Swenshuai.xi #define COUNTOF( array ) (sizeof(array) / sizeof((array)[0]))
215*53ee8cc1Swenshuai.xi //#define E_INTERRUPT_FIQ E_INTERRUPT_02
216*53ee8cc1Swenshuai.xi //#define E_INTERRUPT_IRQ E_INTERRUPT_03
217*53ee8cc1Swenshuai.xi
218*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
219*53ee8cc1Swenshuai.xi // Local Structures
220*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
221*53ee8cc1Swenshuai.xi typedef void (*IRQCb)(MS_U32 u32Vector);
222*53ee8cc1Swenshuai.xi
223*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
224*53ee8cc1Swenshuai.xi // Global Variables
225*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
226*53ee8cc1Swenshuai.xi
227*53ee8cc1Swenshuai.xi
228*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
229*53ee8cc1Swenshuai.xi // Local Variables
230*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
231*53ee8cc1Swenshuai.xi static IRQCb irq_table[E_IRQ_FIQ_ALL] = {0};
232*53ee8cc1Swenshuai.xi // static MS_U32 _u32FIQ, _u32IRQ, _u32FIQExp, _u32IRQExp, _u32MIO_MapBase = 0;
233*53ee8cc1Swenshuai.xi static MS_U32 _u32FIQ_Msk, _u32IRQ_Msk, _u32FIQExp_Msk, _u32IRQExp_Msk;
234*53ee8cc1Swenshuai.xi
235*53ee8cc1Swenshuai.xi #if defined(MCU_AEON)
236*53ee8cc1Swenshuai.xi static MS_U32 _u32MIO_MapBase= 0xFA200000;
237*53ee8cc1Swenshuai.xi #elif defined(MCU_ARM_CA12)
238*53ee8cc1Swenshuai.xi #ifdef CONFIG_MBOOT
239*53ee8cc1Swenshuai.xi static MS_U32 _u32MIO_MapBase= 0x1f200000;
240*53ee8cc1Swenshuai.xi #else
241*53ee8cc1Swenshuai.xi static MS_U32 _u32MIO_MapBase= 0xfd200000;
242*53ee8cc1Swenshuai.xi #endif
243*53ee8cc1Swenshuai.xi #else
244*53ee8cc1Swenshuai.xi static MS_U32 _u32MIO_MapBase= 0xbf200000;
245*53ee8cc1Swenshuai.xi #endif
246*53ee8cc1Swenshuai.xi
247*53ee8cc1Swenshuai.xi static MS_BOOL _bInIRQ = FALSE;
248*53ee8cc1Swenshuai.xi static MS_BOOL _bInFIQ = FALSE;
249*53ee8cc1Swenshuai.xi
250*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
251*53ee8cc1Swenshuai.xi // External Functions
252*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
253*53ee8cc1Swenshuai.xi
254*53ee8cc1Swenshuai.xi #define REG16_R(u32RegAddr) ((*((volatile MS_U16*)(_u32MIO_MapBase+ ((u32RegAddr)<< 1)))) & 0xFFFF)
255*53ee8cc1Swenshuai.xi #define REG16_W(u32RegAddr, u32Value) (*((volatile MS_U32*)(_u32MIO_MapBase+ ((u32RegAddr)<< 1))))= ((u32Value) & 0xFFFF)
256*53ee8cc1Swenshuai.xi
257*53ee8cc1Swenshuai.xi /*
258*53ee8cc1Swenshuai.xi static MS_U16 REG16_R(MS_U32 u32RegAddr_in)
259*53ee8cc1Swenshuai.xi {
260*53ee8cc1Swenshuai.xi MS_U32 u32RegAddr1 = (u32RegAddr_in << 1);
261*53ee8cc1Swenshuai.xi MS_U32 u32RegAddr = (_u32MIO_MapBase+ (u32RegAddr1));
262*53ee8cc1Swenshuai.xi MS_U16 u16RegValue = (*((volatile MS_U16*)(u32RegAddr)) & 0xFFFF);
263*53ee8cc1Swenshuai.xi
264*53ee8cc1Swenshuai.xi printf("[%s][%d] 0x%08x, 0x%08x\n", __FUNCTION__, __LINE__, u32RegAddr, u16RegValue);
265*53ee8cc1Swenshuai.xi return u16RegValue;
266*53ee8cc1Swenshuai.xi }
267*53ee8cc1Swenshuai.xi
268*53ee8cc1Swenshuai.xi static MS_U16 REG16_W(MS_U32 u32RegAddr_in, MS_U32 u32Value)
269*53ee8cc1Swenshuai.xi {
270*53ee8cc1Swenshuai.xi MS_U32 u32RegAddr1 = (u32RegAddr_in << 1);
271*53ee8cc1Swenshuai.xi MS_U32 u32RegAddr = (_u32MIO_MapBase+ (u32RegAddr1));
272*53ee8cc1Swenshuai.xi *((volatile MS_U16*)(u32RegAddr)) = ((u32Value) & 0xFFFF);
273*53ee8cc1Swenshuai.xi
274*53ee8cc1Swenshuai.xi // printf("[%s][%d] 0x%08x, 0x%08x\n", __FUNCTION__, __LINE__, u32RegAddr, u32Value);
275*53ee8cc1Swenshuai.xi // REG16_R(u32RegAddr_in);
276*53ee8cc1Swenshuai.xi }
277*53ee8cc1Swenshuai.xi */
278*53ee8cc1Swenshuai.xi
279*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
280*53ee8cc1Swenshuai.xi // Local Functions
281*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
282*53ee8cc1Swenshuai.xi static void _HAL_IRQ_Enable(MS_U32 u32Vector, int enable);
283*53ee8cc1Swenshuai.xi
_IRQ_Read2Byte(MS_U32 u32RegAddr)284*53ee8cc1Swenshuai.xi static MS_U16 _IRQ_Read2Byte(MS_U32 u32RegAddr)
285*53ee8cc1Swenshuai.xi {
286*53ee8cc1Swenshuai.xi return REG16_R(u32RegAddr);
287*53ee8cc1Swenshuai.xi }
288*53ee8cc1Swenshuai.xi
_IRQ_Read4Byte(MS_U32 u32RegAddr)289*53ee8cc1Swenshuai.xi static MS_U32 _IRQ_Read4Byte(MS_U32 u32RegAddr)
290*53ee8cc1Swenshuai.xi {
291*53ee8cc1Swenshuai.xi return (_IRQ_Read2Byte(u32RegAddr) | _IRQ_Read2Byte(u32RegAddr+2) << 16);
292*53ee8cc1Swenshuai.xi }
293*53ee8cc1Swenshuai.xi
294*53ee8cc1Swenshuai.xi #if 0
295*53ee8cc1Swenshuai.xi static void _IRQ_WriteByte(MS_U32 u32RegAddr, MS_U8 u8Val)
296*53ee8cc1Swenshuai.xi {
297*53ee8cc1Swenshuai.xi if (u32RegAddr & 1)
298*53ee8cc1Swenshuai.xi {
299*53ee8cc1Swenshuai.xi REG16_W(u32RegAddr, (REG16_R(u32RegAddr) & ~(0xFF00))| (u8Val<< 8));
300*53ee8cc1Swenshuai.xi }
301*53ee8cc1Swenshuai.xi else
302*53ee8cc1Swenshuai.xi {
303*53ee8cc1Swenshuai.xi REG16_W(u32RegAddr, (REG16_R(u32RegAddr) & ~(0x00FF))| (u8Val));
304*53ee8cc1Swenshuai.xi }
305*53ee8cc1Swenshuai.xi }
306*53ee8cc1Swenshuai.xi #endif
307*53ee8cc1Swenshuai.xi
_IRQ_Write2Byte(MS_U32 u32RegAddr,MS_U16 u16Val)308*53ee8cc1Swenshuai.xi static void _IRQ_Write2Byte(MS_U32 u32RegAddr, MS_U16 u16Val)
309*53ee8cc1Swenshuai.xi {
310*53ee8cc1Swenshuai.xi REG16_W(u32RegAddr, u16Val);
311*53ee8cc1Swenshuai.xi }
312*53ee8cc1Swenshuai.xi
_IRQ_Write4Byte(MS_U32 u32RegAddr,MS_U32 u32Val)313*53ee8cc1Swenshuai.xi static void _IRQ_Write4Byte(MS_U32 u32RegAddr, MS_U32 u32Val)
314*53ee8cc1Swenshuai.xi {
315*53ee8cc1Swenshuai.xi _IRQ_Write2Byte(u32RegAddr, u32Val & 0x0000FFFF);
316*53ee8cc1Swenshuai.xi _IRQ_Write2Byte(u32RegAddr+2, u32Val >> 16);
317*53ee8cc1Swenshuai.xi }
318*53ee8cc1Swenshuai.xi
319*53ee8cc1Swenshuai.xi #if defined(MCU_ARM_CA12)
_HAL_IRQ_FIQHnd_ARM(void)320*53ee8cc1Swenshuai.xi static void _HAL_IRQ_FIQHnd_ARM(void)
321*53ee8cc1Swenshuai.xi {
322*53ee8cc1Swenshuai.xi MS_U32 status;
323*53ee8cc1Swenshuai.xi MS_U32 index;
324*53ee8cc1Swenshuai.xi
325*53ee8cc1Swenshuai.xi _bInFIQ = TRUE;
326*53ee8cc1Swenshuai.xi status = _IRQ_Read4Byte(REG_FIQ_FINAL_STATUS);
327*53ee8cc1Swenshuai.xi
328*53ee8cc1Swenshuai.xi index = __mhal_lsbit_index(status);
329*53ee8cc1Swenshuai.xi if (index)
330*53ee8cc1Swenshuai.xi {
331*53ee8cc1Swenshuai.xi
332*53ee8cc1Swenshuai.xi _IRQ_Write4Byte(REG_C_FIQ_CLR + 0, status);
333*53ee8cc1Swenshuai.xi _IRQ_Write4Byte(REG_C_FIQ_CLR + 0, 0);
334*53ee8cc1Swenshuai.xi
335*53ee8cc1Swenshuai.xi do
336*53ee8cc1Swenshuai.xi {
337*53ee8cc1Swenshuai.xi status &= ~(1 << --index);
338*53ee8cc1Swenshuai.xi index += (MS_U32)E_FIQL_START;
339*53ee8cc1Swenshuai.xi if (irq_table[index])
340*53ee8cc1Swenshuai.xi {
341*53ee8cc1Swenshuai.xi _HAL_IRQ_Enable(index, DISABLE);
342*53ee8cc1Swenshuai.xi irq_table[index](HWIdx2IntEnum[index]);
343*53ee8cc1Swenshuai.xi }
344*53ee8cc1Swenshuai.xi index = __mhal_lsbit_index(status);
345*53ee8cc1Swenshuai.xi } while (index);
346*53ee8cc1Swenshuai.xi }
347*53ee8cc1Swenshuai.xi
348*53ee8cc1Swenshuai.xi status = _IRQ_Read4Byte(REG_C_FIQ_EXP_FINAL_STATUS);
349*53ee8cc1Swenshuai.xi
350*53ee8cc1Swenshuai.xi index = __mhal_lsbit_index(status);
351*53ee8cc1Swenshuai.xi if (index)
352*53ee8cc1Swenshuai.xi {
353*53ee8cc1Swenshuai.xi _IRQ_Write4Byte(REG_C_FIQ_EXP_CLR, status);
354*53ee8cc1Swenshuai.xi _IRQ_Write4Byte(REG_C_FIQ_EXP_CLR, 0);
355*53ee8cc1Swenshuai.xi do {
356*53ee8cc1Swenshuai.xi status &= ~(1 << --index);
357*53ee8cc1Swenshuai.xi index += (MS_U32)E_FIQEXPL_START;
358*53ee8cc1Swenshuai.xi if (irq_table[index])
359*53ee8cc1Swenshuai.xi {
360*53ee8cc1Swenshuai.xi _HAL_IRQ_Enable(index, DISABLE);
361*53ee8cc1Swenshuai.xi irq_table[index](HWIdx2IntEnum[index]);
362*53ee8cc1Swenshuai.xi }
363*53ee8cc1Swenshuai.xi index = __mhal_lsbit_index(status);
364*53ee8cc1Swenshuai.xi } while (index);
365*53ee8cc1Swenshuai.xi }
366*53ee8cc1Swenshuai.xi _bInFIQ = FALSE;
367*53ee8cc1Swenshuai.xi }
368*53ee8cc1Swenshuai.xi
_HAL_IRQ_IRQHnd_ARM(void)369*53ee8cc1Swenshuai.xi static void _HAL_IRQ_IRQHnd_ARM(void)
370*53ee8cc1Swenshuai.xi {
371*53ee8cc1Swenshuai.xi MS_U32 status;
372*53ee8cc1Swenshuai.xi MS_U32 index;
373*53ee8cc1Swenshuai.xi
374*53ee8cc1Swenshuai.xi _bInIRQ = TRUE;
375*53ee8cc1Swenshuai.xi status = _IRQ_Read4Byte(REG_IRQ_FINAL_STATUS);
376*53ee8cc1Swenshuai.xi index = __mhal_lsbit_index(status);
377*53ee8cc1Swenshuai.xi if (index)
378*53ee8cc1Swenshuai.xi {
379*53ee8cc1Swenshuai.xi do {
380*53ee8cc1Swenshuai.xi status &= ~(1 << --index);
381*53ee8cc1Swenshuai.xi index += (MS_U32)E_IRQL_START;
382*53ee8cc1Swenshuai.xi if (irq_table[index])
383*53ee8cc1Swenshuai.xi {
384*53ee8cc1Swenshuai.xi _HAL_IRQ_Enable(index, DISABLE);
385*53ee8cc1Swenshuai.xi //fix Uart Rx interrupt can't work
386*53ee8cc1Swenshuai.xi irq_table[index](HWIdx2IntEnum[index]);
387*53ee8cc1Swenshuai.xi }
388*53ee8cc1Swenshuai.xi index = __mhal_lsbit_index(status);
389*53ee8cc1Swenshuai.xi } while (index);
390*53ee8cc1Swenshuai.xi }
391*53ee8cc1Swenshuai.xi
392*53ee8cc1Swenshuai.xi status = _IRQ_Read4Byte(REG_C_IRQ_EXP_FINAL_STATUS);
393*53ee8cc1Swenshuai.xi index = __mhal_lsbit_index(status);
394*53ee8cc1Swenshuai.xi if (index)
395*53ee8cc1Swenshuai.xi {
396*53ee8cc1Swenshuai.xi do {
397*53ee8cc1Swenshuai.xi status &= ~(1 << --index);
398*53ee8cc1Swenshuai.xi index += (MS_U32)E_IRQEXPL_START;
399*53ee8cc1Swenshuai.xi if (irq_table[index])
400*53ee8cc1Swenshuai.xi {
401*53ee8cc1Swenshuai.xi _HAL_IRQ_Enable(index, DISABLE);
402*53ee8cc1Swenshuai.xi irq_table[index](HWIdx2IntEnum[index]);
403*53ee8cc1Swenshuai.xi }
404*53ee8cc1Swenshuai.xi index = __mhal_lsbit_index(status);
405*53ee8cc1Swenshuai.xi } while (index);
406*53ee8cc1Swenshuai.xi }
407*53ee8cc1Swenshuai.xi _bInIRQ = FALSE;
408*53ee8cc1Swenshuai.xi }
409*53ee8cc1Swenshuai.xi
410*53ee8cc1Swenshuai.xi #else
_HAL_IRQ_FIQHnd(MHAL_SavedRegisters * pHalReg,MS_U32 u32Vector)411*53ee8cc1Swenshuai.xi static void _HAL_IRQ_FIQHnd(MHAL_SavedRegisters *pHalReg, MS_U32 u32Vector)
412*53ee8cc1Swenshuai.xi {
413*53ee8cc1Swenshuai.xi MS_U32 status;
414*53ee8cc1Swenshuai.xi MS_U32 index;
415*53ee8cc1Swenshuai.xi
416*53ee8cc1Swenshuai.xi _bInFIQ = TRUE;
417*53ee8cc1Swenshuai.xi
418*53ee8cc1Swenshuai.xi status = _IRQ_Read4Byte(REG_FIQ_FINAL_STATUS);
419*53ee8cc1Swenshuai.xi index = __mhal_lsbit_index(status);
420*53ee8cc1Swenshuai.xi if (index)
421*53ee8cc1Swenshuai.xi {
422*53ee8cc1Swenshuai.xi
423*53ee8cc1Swenshuai.xi _IRQ_Write4Byte(REG_C_FIQ_CLR + 0, status);
424*53ee8cc1Swenshuai.xi _IRQ_Write4Byte(REG_C_FIQ_CLR + 0, 0);
425*53ee8cc1Swenshuai.xi
426*53ee8cc1Swenshuai.xi do
427*53ee8cc1Swenshuai.xi {
428*53ee8cc1Swenshuai.xi status &= ~(1 << --index);
429*53ee8cc1Swenshuai.xi index += (MS_U32)E_FIQL_START;
430*53ee8cc1Swenshuai.xi if (irq_table[index])
431*53ee8cc1Swenshuai.xi {
432*53ee8cc1Swenshuai.xi _HAL_IRQ_Enable(index, DISABLE);
433*53ee8cc1Swenshuai.xi irq_table[index](HWIdx2IntEnum[index]);
434*53ee8cc1Swenshuai.xi }
435*53ee8cc1Swenshuai.xi index = __mhal_lsbit_index(status);
436*53ee8cc1Swenshuai.xi } while (index);
437*53ee8cc1Swenshuai.xi }
438*53ee8cc1Swenshuai.xi
439*53ee8cc1Swenshuai.xi status = _IRQ_Read4Byte(REG_C_FIQ_EXP_FINAL_STATUS);
440*53ee8cc1Swenshuai.xi
441*53ee8cc1Swenshuai.xi index = __mhal_lsbit_index(status);
442*53ee8cc1Swenshuai.xi if (index)
443*53ee8cc1Swenshuai.xi {
444*53ee8cc1Swenshuai.xi _IRQ_Write4Byte(REG_C_FIQ_EXP_CLR, status);
445*53ee8cc1Swenshuai.xi _IRQ_Write4Byte(REG_C_FIQ_EXP_CLR, 0);
446*53ee8cc1Swenshuai.xi do {
447*53ee8cc1Swenshuai.xi status &= ~(1 << --index);
448*53ee8cc1Swenshuai.xi index += (MS_U32)E_FIQEXPL_START;
449*53ee8cc1Swenshuai.xi if (irq_table[index])
450*53ee8cc1Swenshuai.xi {
451*53ee8cc1Swenshuai.xi _HAL_IRQ_Enable(index, DISABLE);
452*53ee8cc1Swenshuai.xi irq_table[index](HWIdx2IntEnum[index]);
453*53ee8cc1Swenshuai.xi }
454*53ee8cc1Swenshuai.xi index = __mhal_lsbit_index(status);
455*53ee8cc1Swenshuai.xi } while (index);
456*53ee8cc1Swenshuai.xi }
457*53ee8cc1Swenshuai.xi
458*53ee8cc1Swenshuai.xi status = _IRQ_Read4Byte(REG_C_FIQ_HYP_FINAL_STATUS);
459*53ee8cc1Swenshuai.xi
460*53ee8cc1Swenshuai.xi index = __mhal_lsbit_index(status);
461*53ee8cc1Swenshuai.xi if (index)
462*53ee8cc1Swenshuai.xi {
463*53ee8cc1Swenshuai.xi _IRQ_Write4Byte(REG_C_FIQ_HYP_CLR, status);
464*53ee8cc1Swenshuai.xi _IRQ_Write4Byte(REG_C_FIQ_HYP_CLR, 0);
465*53ee8cc1Swenshuai.xi do {
466*53ee8cc1Swenshuai.xi status &= ~(1 << --index);
467*53ee8cc1Swenshuai.xi index += (MS_U32)E_FIQHYPL_START;
468*53ee8cc1Swenshuai.xi if (irq_table[index])
469*53ee8cc1Swenshuai.xi {
470*53ee8cc1Swenshuai.xi _HAL_IRQ_Enable(index, DISABLE);
471*53ee8cc1Swenshuai.xi irq_table[index](HWIdx2IntEnum[index]);
472*53ee8cc1Swenshuai.xi }
473*53ee8cc1Swenshuai.xi index = __mhal_lsbit_index(status);
474*53ee8cc1Swenshuai.xi } while (index);
475*53ee8cc1Swenshuai.xi }
476*53ee8cc1Swenshuai.xi
477*53ee8cc1Swenshuai.xi _bInFIQ = FALSE;
478*53ee8cc1Swenshuai.xi }
479*53ee8cc1Swenshuai.xi
_HAL_IRQ_IRQHnd(MHAL_SavedRegisters * pHalReg,MS_U32 u32Vector)480*53ee8cc1Swenshuai.xi static void _HAL_IRQ_IRQHnd(MHAL_SavedRegisters *pHalReg, MS_U32 u32Vector)
481*53ee8cc1Swenshuai.xi {
482*53ee8cc1Swenshuai.xi MS_U32 status;
483*53ee8cc1Swenshuai.xi MS_U32 index;
484*53ee8cc1Swenshuai.xi
485*53ee8cc1Swenshuai.xi _bInIRQ = TRUE;
486*53ee8cc1Swenshuai.xi
487*53ee8cc1Swenshuai.xi status = _IRQ_Read4Byte(REG_IRQ_FINAL_STATUS);
488*53ee8cc1Swenshuai.xi index = __mhal_lsbit_index(status);
489*53ee8cc1Swenshuai.xi if (index)
490*53ee8cc1Swenshuai.xi {
491*53ee8cc1Swenshuai.xi do {
492*53ee8cc1Swenshuai.xi status &= ~(1 << --index);
493*53ee8cc1Swenshuai.xi index += (MS_U32)E_IRQL_START;
494*53ee8cc1Swenshuai.xi if (irq_table[index])
495*53ee8cc1Swenshuai.xi {
496*53ee8cc1Swenshuai.xi _HAL_IRQ_Enable(index, DISABLE);
497*53ee8cc1Swenshuai.xi // This is for UART debug to get CPU registers temp solution.
498*53ee8cc1Swenshuai.xi // Todo: Should modify the interface to let CPU registers
499*53ee8cc1Swenshuai.xi // pointer pass to Callback funtion
500*53ee8cc1Swenshuai.xi if (HWIdx2IntEnum[index] == E_INT_IRQ_UART0)
501*53ee8cc1Swenshuai.xi {
502*53ee8cc1Swenshuai.xi irq_table[index]((MS_U32)pHalReg);
503*53ee8cc1Swenshuai.xi }
504*53ee8cc1Swenshuai.xi else
505*53ee8cc1Swenshuai.xi {
506*53ee8cc1Swenshuai.xi irq_table[index](HWIdx2IntEnum[index]);
507*53ee8cc1Swenshuai.xi }
508*53ee8cc1Swenshuai.xi }
509*53ee8cc1Swenshuai.xi index = __mhal_lsbit_index(status);
510*53ee8cc1Swenshuai.xi } while (index);
511*53ee8cc1Swenshuai.xi }
512*53ee8cc1Swenshuai.xi
513*53ee8cc1Swenshuai.xi status = _IRQ_Read4Byte(REG_C_IRQ_EXP_FINAL_STATUS);
514*53ee8cc1Swenshuai.xi index = __mhal_lsbit_index(status);
515*53ee8cc1Swenshuai.xi if (index)
516*53ee8cc1Swenshuai.xi {
517*53ee8cc1Swenshuai.xi do {
518*53ee8cc1Swenshuai.xi status &= ~(1 << --index);
519*53ee8cc1Swenshuai.xi index += (MS_U32)E_IRQEXPL_START;
520*53ee8cc1Swenshuai.xi if (irq_table[index])
521*53ee8cc1Swenshuai.xi {
522*53ee8cc1Swenshuai.xi _HAL_IRQ_Enable(index, DISABLE);
523*53ee8cc1Swenshuai.xi if (HWIdx2IntEnum[index] == E_INT_IRQ_FRC_INT_FIQ2HST0)//frcr2_integration###
524*53ee8cc1Swenshuai.xi {
525*53ee8cc1Swenshuai.xi MS_U32 reg = E_IRQ_FIQ_INVALID;
526*53ee8cc1Swenshuai.xi MS_U32 status_frc;
527*53ee8cc1Swenshuai.xi
528*53ee8cc1Swenshuai.xi irq_table[index](HWIdx2IntEnum[index]);
529*53ee8cc1Swenshuai.xi }
530*53ee8cc1Swenshuai.xi else
531*53ee8cc1Swenshuai.xi {
532*53ee8cc1Swenshuai.xi irq_table[index](HWIdx2IntEnum[index]);
533*53ee8cc1Swenshuai.xi }
534*53ee8cc1Swenshuai.xi }
535*53ee8cc1Swenshuai.xi index = __mhal_lsbit_index(status);
536*53ee8cc1Swenshuai.xi } while (index);
537*53ee8cc1Swenshuai.xi }
538*53ee8cc1Swenshuai.xi
539*53ee8cc1Swenshuai.xi status = _IRQ_Read4Byte(REG_C_IRQ_HYP_FINAL_STATUS);
540*53ee8cc1Swenshuai.xi index = __mhal_lsbit_index(status);
541*53ee8cc1Swenshuai.xi if (index)
542*53ee8cc1Swenshuai.xi {
543*53ee8cc1Swenshuai.xi do {
544*53ee8cc1Swenshuai.xi status &= ~(1 << --index);
545*53ee8cc1Swenshuai.xi index += (MS_U32)E_IRQHYPL_START;
546*53ee8cc1Swenshuai.xi if (irq_table[index])
547*53ee8cc1Swenshuai.xi {
548*53ee8cc1Swenshuai.xi _HAL_IRQ_Enable(index, DISABLE);
549*53ee8cc1Swenshuai.xi irq_table[index](HWIdx2IntEnum[index]);
550*53ee8cc1Swenshuai.xi }
551*53ee8cc1Swenshuai.xi index = __mhal_lsbit_index(status);
552*53ee8cc1Swenshuai.xi } while (index);
553*53ee8cc1Swenshuai.xi }
554*53ee8cc1Swenshuai.xi
555*53ee8cc1Swenshuai.xi _bInIRQ = FALSE;
556*53ee8cc1Swenshuai.xi }
557*53ee8cc1Swenshuai.xi #endif
558*53ee8cc1Swenshuai.xi
_HAL_IRQ_Enable(MS_U32 u32Vector,int enable)559*53ee8cc1Swenshuai.xi static void _HAL_IRQ_Enable(MS_U32 u32Vector, int enable)
560*53ee8cc1Swenshuai.xi {
561*53ee8cc1Swenshuai.xi MS_U32 reg = E_IRQ_FIQ_INVALID;
562*53ee8cc1Swenshuai.xi MS_U32 mask;
563*53ee8cc1Swenshuai.xi MS_U32 old = 0;
564*53ee8cc1Swenshuai.xi
565*53ee8cc1Swenshuai.xi if ((MS_U32)u32Vector <= COUNTOF(irq_table))
566*53ee8cc1Swenshuai.xi {
567*53ee8cc1Swenshuai.xi if ( (u32Vector >= E_IRQL_START) && (u32Vector <= E_IRQH_END) )
568*53ee8cc1Swenshuai.xi {
569*53ee8cc1Swenshuai.xi u32Vector -= E_IRQL_START;
570*53ee8cc1Swenshuai.xi reg = REG_C_IRQ_MASK;
571*53ee8cc1Swenshuai.xi }
572*53ee8cc1Swenshuai.xi else if ( (u32Vector >= E_FIQL_START) && (u32Vector <= E_FIQH_END) )
573*53ee8cc1Swenshuai.xi {
574*53ee8cc1Swenshuai.xi u32Vector -= E_FIQL_START;
575*53ee8cc1Swenshuai.xi reg = REG_C_FIQ_MASK;
576*53ee8cc1Swenshuai.xi }
577*53ee8cc1Swenshuai.xi else if ( (u32Vector >= E_IRQEXPL_START) && (u32Vector <= E_IRQEXPH_END) )
578*53ee8cc1Swenshuai.xi {
579*53ee8cc1Swenshuai.xi u32Vector -= E_IRQEXPL_START;
580*53ee8cc1Swenshuai.xi reg = REG_C_IRQ_EXP_MASK;
581*53ee8cc1Swenshuai.xi }
582*53ee8cc1Swenshuai.xi else if ( (u32Vector >= E_FIQEXPL_START) && (u32Vector <= E_FIQEXPH_END) )
583*53ee8cc1Swenshuai.xi {
584*53ee8cc1Swenshuai.xi u32Vector -= E_FIQEXPL_START;
585*53ee8cc1Swenshuai.xi reg = REG_C_FIQ_EXP_MASK;
586*53ee8cc1Swenshuai.xi }
587*53ee8cc1Swenshuai.xi else if ( (u32Vector >= E_IRQHYPL_START) && (u32Vector <= E_IRQHYPH_END) )
588*53ee8cc1Swenshuai.xi {
589*53ee8cc1Swenshuai.xi u32Vector -= E_IRQHYPL_START;
590*53ee8cc1Swenshuai.xi reg = REG_C_IRQ_HYP_MASK;
591*53ee8cc1Swenshuai.xi }
592*53ee8cc1Swenshuai.xi else if ( (u32Vector >= E_FIQHYPL_START) && (u32Vector <= E_FIQHYPH_END) )
593*53ee8cc1Swenshuai.xi {
594*53ee8cc1Swenshuai.xi u32Vector -= E_FIQHYPL_START;
595*53ee8cc1Swenshuai.xi reg = REG_C_FIQ_HYP_MASK;
596*53ee8cc1Swenshuai.xi }
597*53ee8cc1Swenshuai.xi
598*53ee8cc1Swenshuai.xi if( E_IRQ_FIQ_INVALID == reg )
599*53ee8cc1Swenshuai.xi {
600*53ee8cc1Swenshuai.xi //printf("_HAL_IRQ_Enable: unknow vector\n");
601*53ee8cc1Swenshuai.xi return;
602*53ee8cc1Swenshuai.xi }
603*53ee8cc1Swenshuai.xi
604*53ee8cc1Swenshuai.xi __mhal_interrupt_disable(old);
605*53ee8cc1Swenshuai.xi mask = _IRQ_Read4Byte(reg);
606*53ee8cc1Swenshuai.xi u32Vector = (1 << u32Vector);
607*53ee8cc1Swenshuai.xi
608*53ee8cc1Swenshuai.xi if (enable)
609*53ee8cc1Swenshuai.xi mask &= ~u32Vector;
610*53ee8cc1Swenshuai.xi else
611*53ee8cc1Swenshuai.xi mask |= u32Vector;
612*53ee8cc1Swenshuai.xi
613*53ee8cc1Swenshuai.xi _IRQ_Write4Byte(reg, mask);
614*53ee8cc1Swenshuai.xi __mhal_interrupt_restore(old);
615*53ee8cc1Swenshuai.xi
616*53ee8cc1Swenshuai.xi }
617*53ee8cc1Swenshuai.xi }
618*53ee8cc1Swenshuai.xi
619*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
620*53ee8cc1Swenshuai.xi // Global Functions
621*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
HAL_IRQ_Set_IOMap(MS_U32 u32Base)622*53ee8cc1Swenshuai.xi void HAL_IRQ_Set_IOMap(MS_U32 u32Base)
623*53ee8cc1Swenshuai.xi {
624*53ee8cc1Swenshuai.xi _u32MIO_MapBase = u32Base;
625*53ee8cc1Swenshuai.xi }
626*53ee8cc1Swenshuai.xi
627*53ee8cc1Swenshuai.xi #if defined(MSOS_TYPE_NUTTX)
_HAL_IRQ_FIQHnd_Nuttx(int irq,void * context)628*53ee8cc1Swenshuai.xi int _HAL_IRQ_FIQHnd_Nuttx(int irq, void *context)
629*53ee8cc1Swenshuai.xi {
630*53ee8cc1Swenshuai.xi _HAL_IRQ_FIQHnd((MHAL_SavedRegisters *)context, irq);
631*53ee8cc1Swenshuai.xi return 1;
632*53ee8cc1Swenshuai.xi }
633*53ee8cc1Swenshuai.xi
_HAL_IRQ_IRQHnd_Nuttx(int irq,void * context)634*53ee8cc1Swenshuai.xi int _HAL_IRQ_IRQHnd_Nuttx(int irq, void *context)
635*53ee8cc1Swenshuai.xi {
636*53ee8cc1Swenshuai.xi _HAL_IRQ_IRQHnd((MHAL_SavedRegisters *)context, irq);
637*53ee8cc1Swenshuai.xi return 1;
638*53ee8cc1Swenshuai.xi }
639*53ee8cc1Swenshuai.xi #endif
640*53ee8cc1Swenshuai.xi
HAL_IRQ_Init(void)641*53ee8cc1Swenshuai.xi void HAL_IRQ_Init(void)
642*53ee8cc1Swenshuai.xi {
643*53ee8cc1Swenshuai.xi HAL_InitIrqTable();
644*53ee8cc1Swenshuai.xi #if defined(MCU_ARM_CA12)
645*53ee8cc1Swenshuai.xi MsOS_CPU_AttachInterrupt(E_INTERRUPT_FIQ, _HAL_IRQ_FIQHnd_ARM, E_INTERRUPT_FIQ);
646*53ee8cc1Swenshuai.xi MsOS_CPU_AttachInterrupt(E_INTERRUPT_IRQ, _HAL_IRQ_IRQHnd_ARM, E_INTERRUPT_IRQ);
647*53ee8cc1Swenshuai.xi #else
648*53ee8cc1Swenshuai.xi #if defined(MSOS_TYPE_NUTTX)
649*53ee8cc1Swenshuai.xi MsOS_CPU_AttachInterrupt(E_INTERRUPT_FIQ, _HAL_IRQ_FIQHnd_Nuttx, E_INTERRUPT_FIQ);
650*53ee8cc1Swenshuai.xi MsOS_CPU_AttachInterrupt(E_INTERRUPT_IRQ, _HAL_IRQ_IRQHnd_Nuttx, E_INTERRUPT_IRQ);
651*53ee8cc1Swenshuai.xi MsOS_CPU_UnMaskInterrupt(E_INTERRUPT_FIQ);
652*53ee8cc1Swenshuai.xi MsOS_CPU_UnMaskInterrupt(E_INTERRUPT_IRQ);
653*53ee8cc1Swenshuai.xi #else
654*53ee8cc1Swenshuai.xi MsOS_CPU_AttachInterrupt(E_INTERRUPT_FIQ, (mhal_isr_t) _HAL_IRQ_FIQHnd, E_INTERRUPT_FIQ);
655*53ee8cc1Swenshuai.xi MsOS_CPU_AttachInterrupt(E_INTERRUPT_IRQ, (mhal_isr_t) _HAL_IRQ_IRQHnd, E_INTERRUPT_IRQ);
656*53ee8cc1Swenshuai.xi #endif
657*53ee8cc1Swenshuai.xi #endif
658*53ee8cc1Swenshuai.xi HAL_IRQ_DetechAll();
659*53ee8cc1Swenshuai.xi }
660*53ee8cc1Swenshuai.xi
661*53ee8cc1Swenshuai.xi
HAL_IRQ_Attach(MS_U32 u32Vector,void * pIntCb,MS_U32 u32IntType)662*53ee8cc1Swenshuai.xi void HAL_IRQ_Attach(MS_U32 u32Vector, void *pIntCb , MS_U32 u32IntType )
663*53ee8cc1Swenshuai.xi {
664*53ee8cc1Swenshuai.xi MS_U32 u32VectorIndex = 0;
665*53ee8cc1Swenshuai.xi
666*53ee8cc1Swenshuai.xi u32VectorIndex = (MS_U32)IntEnum2HWIdx[u32Vector];
667*53ee8cc1Swenshuai.xi
668*53ee8cc1Swenshuai.xi if ((MS_U32)u32VectorIndex <= COUNTOF(irq_table))
669*53ee8cc1Swenshuai.xi irq_table[u32VectorIndex] = (IRQCb)pIntCb;
670*53ee8cc1Swenshuai.xi else
671*53ee8cc1Swenshuai.xi printf("%s error vector: %x\n", __FUNCTION__, (unsigned int)u32VectorIndex);
672*53ee8cc1Swenshuai.xi }
673*53ee8cc1Swenshuai.xi
HAL_IRQ_DetechAll()674*53ee8cc1Swenshuai.xi void HAL_IRQ_DetechAll()
675*53ee8cc1Swenshuai.xi {
676*53ee8cc1Swenshuai.xi MS_U16 u16Cnt= 0;
677*53ee8cc1Swenshuai.xi for (; u16Cnt <= COUNTOF(irq_table); u16Cnt++)
678*53ee8cc1Swenshuai.xi irq_table[u16Cnt] = 0;
679*53ee8cc1Swenshuai.xi }
680*53ee8cc1Swenshuai.xi
HAL_IRQ_Detech(MS_U32 u32Vector)681*53ee8cc1Swenshuai.xi void HAL_IRQ_Detech(MS_U32 u32Vector)
682*53ee8cc1Swenshuai.xi {
683*53ee8cc1Swenshuai.xi MS_U32 u32VectorIndex = 0;
684*53ee8cc1Swenshuai.xi
685*53ee8cc1Swenshuai.xi u32VectorIndex = (MS_U32)IntEnum2HWIdx[u32Vector];
686*53ee8cc1Swenshuai.xi
687*53ee8cc1Swenshuai.xi if ((MS_U32)u32VectorIndex <= COUNTOF(irq_table))
688*53ee8cc1Swenshuai.xi irq_table[u32VectorIndex] = 0;
689*53ee8cc1Swenshuai.xi else
690*53ee8cc1Swenshuai.xi printf("%s error vector: %x\n", __FUNCTION__, (unsigned int)u32Vector);
691*53ee8cc1Swenshuai.xi }
692*53ee8cc1Swenshuai.xi
HAL_IRQ_MaskAll(MS_BOOL bMask)693*53ee8cc1Swenshuai.xi void HAL_IRQ_MaskAll(MS_BOOL bMask)
694*53ee8cc1Swenshuai.xi {
695*53ee8cc1Swenshuai.xi if (bMask)
696*53ee8cc1Swenshuai.xi {
697*53ee8cc1Swenshuai.xi _u32FIQ_Msk = _IRQ_Read4Byte(REG_C_FIQ_MASK);
698*53ee8cc1Swenshuai.xi _u32IRQ_Msk = _IRQ_Read4Byte(REG_C_IRQ_MASK);
699*53ee8cc1Swenshuai.xi _u32FIQExp_Msk = _IRQ_Read4Byte(REG_C_FIQ_EXP_MASK);
700*53ee8cc1Swenshuai.xi _u32IRQExp_Msk = _IRQ_Read4Byte(REG_C_IRQ_EXP_MASK);
701*53ee8cc1Swenshuai.xi _IRQ_Write4Byte(REG_C_FIQ_MASK, 0xFFFFFFFF);
702*53ee8cc1Swenshuai.xi _IRQ_Write4Byte(REG_C_IRQ_MASK, 0xFFFFFFFF);
703*53ee8cc1Swenshuai.xi _IRQ_Write4Byte(REG_C_FIQ_EXP_MASK, 0xFFFFFFFF);
704*53ee8cc1Swenshuai.xi _IRQ_Write4Byte(REG_C_IRQ_EXP_MASK, 0xFFFFFFFF);
705*53ee8cc1Swenshuai.xi }
706*53ee8cc1Swenshuai.xi else
707*53ee8cc1Swenshuai.xi {
708*53ee8cc1Swenshuai.xi _IRQ_Write4Byte(REG_C_FIQ_MASK, 0);
709*53ee8cc1Swenshuai.xi _IRQ_Write4Byte(REG_C_IRQ_MASK, 0);
710*53ee8cc1Swenshuai.xi _IRQ_Write4Byte(REG_C_FIQ_EXP_MASK, 0);
711*53ee8cc1Swenshuai.xi _IRQ_Write4Byte(REG_C_IRQ_EXP_MASK, 0);
712*53ee8cc1Swenshuai.xi }
713*53ee8cc1Swenshuai.xi }
714*53ee8cc1Swenshuai.xi
HAL_IRQ_Restore()715*53ee8cc1Swenshuai.xi void HAL_IRQ_Restore()
716*53ee8cc1Swenshuai.xi {
717*53ee8cc1Swenshuai.xi _IRQ_Write4Byte(REG_C_FIQ_MASK, _u32FIQ_Msk);
718*53ee8cc1Swenshuai.xi _IRQ_Write4Byte(REG_C_IRQ_MASK, _u32IRQ_Msk);
719*53ee8cc1Swenshuai.xi _IRQ_Write4Byte(REG_C_FIQ_EXP_MASK, _u32FIQExp_Msk);
720*53ee8cc1Swenshuai.xi _IRQ_Write4Byte(REG_C_IRQ_EXP_MASK, _u32IRQExp_Msk);
721*53ee8cc1Swenshuai.xi }
722*53ee8cc1Swenshuai.xi
HAL_IRQ_Mask(MS_U32 u32Vector)723*53ee8cc1Swenshuai.xi void HAL_IRQ_Mask(MS_U32 u32Vector)
724*53ee8cc1Swenshuai.xi {
725*53ee8cc1Swenshuai.xi MS_U32 u32VectorIndex = 0;
726*53ee8cc1Swenshuai.xi
727*53ee8cc1Swenshuai.xi u32VectorIndex = (MS_U32)IntEnum2HWIdx[u32Vector];
728*53ee8cc1Swenshuai.xi _HAL_IRQ_Enable(u32VectorIndex, DISABLE);
729*53ee8cc1Swenshuai.xi }
730*53ee8cc1Swenshuai.xi
HAL_IRQ_UnMask(MS_U32 u32Vector)731*53ee8cc1Swenshuai.xi void HAL_IRQ_UnMask(MS_U32 u32Vector)
732*53ee8cc1Swenshuai.xi {
733*53ee8cc1Swenshuai.xi MS_U32 u32VectorIndex = 0;
734*53ee8cc1Swenshuai.xi
735*53ee8cc1Swenshuai.xi u32VectorIndex = (MS_U32)IntEnum2HWIdx[u32Vector];
736*53ee8cc1Swenshuai.xi _HAL_IRQ_Enable(u32VectorIndex, ENABLE);
737*53ee8cc1Swenshuai.xi }
738*53ee8cc1Swenshuai.xi
HAL_IRQ_NotifyCpu(IRQ_CPU_TYPE type)739*53ee8cc1Swenshuai.xi void HAL_IRQ_NotifyCpu(IRQ_CPU_TYPE type)
740*53ee8cc1Swenshuai.xi {
741*53ee8cc1Swenshuai.xi type = type;
742*53ee8cc1Swenshuai.xi printf("[%s][%d] has not implemented yet\n", __FUNCTION__, __LINE__);
743*53ee8cc1Swenshuai.xi #if 0
744*53ee8cc1Swenshuai.xi switch (type)
745*53ee8cc1Swenshuai.xi {
746*53ee8cc1Swenshuai.xi case E_IRQ_CPU0_2_CPU1:
747*53ee8cc1Swenshuai.xi _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU0, BIT(0));
748*53ee8cc1Swenshuai.xi _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU0, 0);
749*53ee8cc1Swenshuai.xi break;
750*53ee8cc1Swenshuai.xi case E_IRQ_CPU0_2_CPU2:
751*53ee8cc1Swenshuai.xi _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU0, BIT(1));
752*53ee8cc1Swenshuai.xi _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU0, 0);
753*53ee8cc1Swenshuai.xi break;
754*53ee8cc1Swenshuai.xi case E_IRQ_CPU1_2_CPU0:
755*53ee8cc1Swenshuai.xi _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU1, BIT(0));
756*53ee8cc1Swenshuai.xi _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU1, 0);
757*53ee8cc1Swenshuai.xi break;
758*53ee8cc1Swenshuai.xi case E_IRQ_CPU1_2_CPU2:
759*53ee8cc1Swenshuai.xi _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU1, BIT(1));
760*53ee8cc1Swenshuai.xi _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU1, 0);
761*53ee8cc1Swenshuai.xi break;
762*53ee8cc1Swenshuai.xi case E_IRQ_CPU2_2_CPU0:
763*53ee8cc1Swenshuai.xi _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU2, BIT(0));
764*53ee8cc1Swenshuai.xi _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU2, 0);
765*53ee8cc1Swenshuai.xi break;
766*53ee8cc1Swenshuai.xi case E_IRQ_CPU2_2_CPU1:
767*53ee8cc1Swenshuai.xi _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU2, BIT(1));
768*53ee8cc1Swenshuai.xi _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU2, 0);
769*53ee8cc1Swenshuai.xi break;
770*53ee8cc1Swenshuai.xi default:
771*53ee8cc1Swenshuai.xi break;
772*53ee8cc1Swenshuai.xi }
773*53ee8cc1Swenshuai.xi #endif
774*53ee8cc1Swenshuai.xi }
775*53ee8cc1Swenshuai.xi
HAL_IRQ_InISR()776*53ee8cc1Swenshuai.xi MS_BOOL HAL_IRQ_InISR()
777*53ee8cc1Swenshuai.xi {
778*53ee8cc1Swenshuai.xi return (_bInIRQ || _bInFIQ);
779*53ee8cc1Swenshuai.xi }
780*53ee8cc1Swenshuai.xi
781*53ee8cc1Swenshuai.xi #endif // #if defined (MSOS_TYPE_NOS)
782*53ee8cc1Swenshuai.xi
783*53ee8cc1Swenshuai.xi #if defined(MSOS_TYPE_LINUX_KERNEL)
784*53ee8cc1Swenshuai.xi #include "linux/interrupt.h"
785*53ee8cc1Swenshuai.xi #include "MsCommon.h"
786*53ee8cc1Swenshuai.xi #include "halIRQTBL.h"
787*53ee8cc1Swenshuai.xi
788*53ee8cc1Swenshuai.xi typedef struct
789*53ee8cc1Swenshuai.xi {
790*53ee8cc1Swenshuai.xi MS_BOOL bUsed;
791*53ee8cc1Swenshuai.xi //MS_BOOL bRunning;
792*53ee8cc1Swenshuai.xi InterruptCb pInterruptCb;
793*53ee8cc1Swenshuai.xi } CHIP_ISR_Info;
794*53ee8cc1Swenshuai.xi
795*53ee8cc1Swenshuai.xi static CHIP_ISR_Info _MsOS_ISR_Info[MS_IRQ_MAX];
796*53ee8cc1Swenshuai.xi
797*53ee8cc1Swenshuai.xi static irqreturn_t _HAL_IRQHandler_Wrapper(int irq, void *desc);
798*53ee8cc1Swenshuai.xi
799*53ee8cc1Swenshuai.xi //
800*53ee8cc1Swenshuai.xi // Interrupt Service Routine
801*53ee8cc1Swenshuai.xi //
802*53ee8cc1Swenshuai.xi static DEFINE_SPINLOCK(_HAL_IRQ_Mutex);
803*53ee8cc1Swenshuai.xi #define IRQ_MUTEX_LOCK() spin_lock(&_HAL_IRQ_Mutex)
804*53ee8cc1Swenshuai.xi #define IRQ_MUTEX_UNLOCK() spin_unlock(&_HAL_IRQ_Mutex)
805*53ee8cc1Swenshuai.xi static MS_BOOL g_bISRInit = FALSE;
806*53ee8cc1Swenshuai.xi
807*53ee8cc1Swenshuai.xi //Bottom half interrupt handler define
808*53ee8cc1Swenshuai.xi #define BH_SOFTIRQ 1
809*53ee8cc1Swenshuai.xi #define BH_TASKLET 2
810*53ee8cc1Swenshuai.xi #define BH_WORKQUEUE 3
811*53ee8cc1Swenshuai.xi #define BH_THREADED 4
812*53ee8cc1Swenshuai.xi
813*53ee8cc1Swenshuai.xi #define BOTTOM_HALF BH_THREADED
814*53ee8cc1Swenshuai.xi
CHIP_InitISR(void)815*53ee8cc1Swenshuai.xi void CHIP_InitISR(void)
816*53ee8cc1Swenshuai.xi {
817*53ee8cc1Swenshuai.xi IRQ_MUTEX_LOCK();
818*53ee8cc1Swenshuai.xi if (g_bISRInit)
819*53ee8cc1Swenshuai.xi {
820*53ee8cc1Swenshuai.xi IRQ_MUTEX_UNLOCK();
821*53ee8cc1Swenshuai.xi return;
822*53ee8cc1Swenshuai.xi }
823*53ee8cc1Swenshuai.xi g_bISRInit = TRUE;
824*53ee8cc1Swenshuai.xi HAL_InitIrqTable();
825*53ee8cc1Swenshuai.xi //_HAL_IRQ_Tlb_Init();
826*53ee8cc1Swenshuai.xi memset(_MsOS_ISR_Info, 0, MS_IRQ_MAX*sizeof(CHIP_ISR_Info));
827*53ee8cc1Swenshuai.xi IRQ_MUTEX_UNLOCK();
828*53ee8cc1Swenshuai.xi }
829*53ee8cc1Swenshuai.xi
CHIP_EnableIRQ(InterruptNum eIntNum)830*53ee8cc1Swenshuai.xi MS_BOOL CHIP_EnableIRQ(InterruptNum eIntNum)
831*53ee8cc1Swenshuai.xi {
832*53ee8cc1Swenshuai.xi MS_U16 u16VectorIndex = 0;
833*53ee8cc1Swenshuai.xi int irq;
834*53ee8cc1Swenshuai.xi
835*53ee8cc1Swenshuai.xi IRQ_MUTEX_LOCK();
836*53ee8cc1Swenshuai.xi
837*53ee8cc1Swenshuai.xi u16VectorIndex = (MS_U16)IntEnum2HWIdx[eIntNum];
838*53ee8cc1Swenshuai.xi irq = (int)u16VectorIndex + MSTAR_INT_BASE;
839*53ee8cc1Swenshuai.xi
840*53ee8cc1Swenshuai.xi if (!g_bISRInit || !_MsOS_ISR_Info[u16VectorIndex].bUsed)
841*53ee8cc1Swenshuai.xi {
842*53ee8cc1Swenshuai.xi IRQ_MUTEX_UNLOCK();
843*53ee8cc1Swenshuai.xi return FALSE; //IRQ number was not register(Attach).
844*53ee8cc1Swenshuai.xi }
845*53ee8cc1Swenshuai.xi IRQ_MUTEX_UNLOCK();
846*53ee8cc1Swenshuai.xi
847*53ee8cc1Swenshuai.xi /* do not enable irq if already enableld */
848*53ee8cc1Swenshuai.xi if ((irq_to_desc(irq)->irq_data.state_use_accessors & IRQD_IRQ_DISABLED))
849*53ee8cc1Swenshuai.xi enable_irq(irq);
850*53ee8cc1Swenshuai.xi
851*53ee8cc1Swenshuai.xi return TRUE;
852*53ee8cc1Swenshuai.xi }
853*53ee8cc1Swenshuai.xi
CHIP_DisableIRQ(InterruptNum eIntNum)854*53ee8cc1Swenshuai.xi MS_BOOL CHIP_DisableIRQ(InterruptNum eIntNum)
855*53ee8cc1Swenshuai.xi {
856*53ee8cc1Swenshuai.xi MS_U16 u16VectorIndex = 0;
857*53ee8cc1Swenshuai.xi int irq;
858*53ee8cc1Swenshuai.xi
859*53ee8cc1Swenshuai.xi IRQ_MUTEX_LOCK();
860*53ee8cc1Swenshuai.xi
861*53ee8cc1Swenshuai.xi u16VectorIndex = (MS_U16)IntEnum2HWIdx[eIntNum];
862*53ee8cc1Swenshuai.xi irq = (int)u16VectorIndex + MSTAR_INT_BASE;
863*53ee8cc1Swenshuai.xi
864*53ee8cc1Swenshuai.xi if (!g_bISRInit || !_MsOS_ISR_Info[u16VectorIndex].bUsed)
865*53ee8cc1Swenshuai.xi {
866*53ee8cc1Swenshuai.xi IRQ_MUTEX_UNLOCK();
867*53ee8cc1Swenshuai.xi return FALSE; //IRQ number was not register(Attach).
868*53ee8cc1Swenshuai.xi }
869*53ee8cc1Swenshuai.xi IRQ_MUTEX_UNLOCK();
870*53ee8cc1Swenshuai.xi
871*53ee8cc1Swenshuai.xi disable_irq_nosync(irq);
872*53ee8cc1Swenshuai.xi return TRUE;
873*53ee8cc1Swenshuai.xi }
874*53ee8cc1Swenshuai.xi
875*53ee8cc1Swenshuai.xi typedef struct
876*53ee8cc1Swenshuai.xi {
877*53ee8cc1Swenshuai.xi int id;
878*53ee8cc1Swenshuai.xi bool id_auto;
879*53ee8cc1Swenshuai.xi }platform_utopia_device;
880*53ee8cc1Swenshuai.xi
881*53ee8cc1Swenshuai.xi
882*53ee8cc1Swenshuai.xi static platform_utopia_device _devUTOPIA =
883*53ee8cc1Swenshuai.xi {
884*53ee8cc1Swenshuai.xi .id = 6,
885*53ee8cc1Swenshuai.xi .id_auto = 0,
886*53ee8cc1Swenshuai.xi };
_irq_top(int eIntNum,void * dev_id)887*53ee8cc1Swenshuai.xi static irqreturn_t _irq_top(int eIntNum, void* dev_id)
888*53ee8cc1Swenshuai.xi {
889*53ee8cc1Swenshuai.xi return IRQ_WAKE_THREAD;
890*53ee8cc1Swenshuai.xi }
891*53ee8cc1Swenshuai.xi
HAL_IRQ_Attach(MS_U32 u32Vector,void * pIntCb,MS_U32 u32IntType)892*53ee8cc1Swenshuai.xi void HAL_IRQ_Attach(MS_U32 u32Vector, void *pIntCb, MS_U32 u32IntType )
893*53ee8cc1Swenshuai.xi {
894*53ee8cc1Swenshuai.xi MS_U16 u16VectorIndex = 0;
895*53ee8cc1Swenshuai.xi int irq_flags = SA_INTERRUPT;
896*53ee8cc1Swenshuai.xi int err = 0, irq;
897*53ee8cc1Swenshuai.xi
898*53ee8cc1Swenshuai.xi IRQ_MUTEX_LOCK();
899*53ee8cc1Swenshuai.xi
900*53ee8cc1Swenshuai.xi u16VectorIndex = (MS_U16)IntEnum2HWIdx[u32Vector];
901*53ee8cc1Swenshuai.xi irq = (int)u16VectorIndex + MSTAR_INT_BASE;
902*53ee8cc1Swenshuai.xi
903*53ee8cc1Swenshuai.xi if (!g_bISRInit || _MsOS_ISR_Info[u16VectorIndex].bUsed)
904*53ee8cc1Swenshuai.xi {
905*53ee8cc1Swenshuai.xi if (!g_bISRInit)
906*53ee8cc1Swenshuai.xi printk("[Utopia2K] IRQ structure did not be initialized\n");
907*53ee8cc1Swenshuai.xi else
908*53ee8cc1Swenshuai.xi printk("[Utopia2K] IRQ %d has been registered.\n", (unsigned int)u32Vector);
909*53ee8cc1Swenshuai.xi IRQ_MUTEX_UNLOCK();
910*53ee8cc1Swenshuai.xi return;
911*53ee8cc1Swenshuai.xi }
912*53ee8cc1Swenshuai.xi
913*53ee8cc1Swenshuai.xi _MsOS_ISR_Info[u16VectorIndex].bUsed = TRUE;
914*53ee8cc1Swenshuai.xi _MsOS_ISR_Info[u16VectorIndex].pInterruptCb = (InterruptCb)pIntCb;
915*53ee8cc1Swenshuai.xi
916*53ee8cc1Swenshuai.xi IRQ_MUTEX_UNLOCK();
917*53ee8cc1Swenshuai.xi
918*53ee8cc1Swenshuai.xi #if (BOTTOM_HALF == BH_SOFTIRQ)
919*53ee8cc1Swenshuai.xi #elif (BOTTOM_HALF == BH_TASKLET)
920*53ee8cc1Swenshuai.xi #elif (BOTTOM_HALF == BH_WORKQUEUE)
921*53ee8cc1Swenshuai.xi #elif (BOTTOM_HALF == BH_THREADED)
922*53ee8cc1Swenshuai.xi
923*53ee8cc1Swenshuai.xi if(u32IntType != IRQF_SHARED )
924*53ee8cc1Swenshuai.xi {
925*53ee8cc1Swenshuai.xi irq_flags |= IRQF_ONESHOT;
926*53ee8cc1Swenshuai.xi
927*53ee8cc1Swenshuai.xi err = request_threaded_irq( irq,
928*53ee8cc1Swenshuai.xi NULL,
929*53ee8cc1Swenshuai.xi _HAL_IRQHandler_Wrapper,
930*53ee8cc1Swenshuai.xi irq_flags,
931*53ee8cc1Swenshuai.xi HWIdx2IRQname[u16VectorIndex],
932*53ee8cc1Swenshuai.xi NULL);
933*53ee8cc1Swenshuai.xi }else
934*53ee8cc1Swenshuai.xi {
935*53ee8cc1Swenshuai.xi irq_flags = IRQF_SHARED | IRQF_ONESHOT;
936*53ee8cc1Swenshuai.xi
937*53ee8cc1Swenshuai.xi err = request_threaded_irq( irq,
938*53ee8cc1Swenshuai.xi _irq_top,
939*53ee8cc1Swenshuai.xi _HAL_IRQHandler_Wrapper,
940*53ee8cc1Swenshuai.xi irq_flags,
941*53ee8cc1Swenshuai.xi HWIdx2IRQname[u16VectorIndex],
942*53ee8cc1Swenshuai.xi &_devUTOPIA);
943*53ee8cc1Swenshuai.xi
944*53ee8cc1Swenshuai.xi }
945*53ee8cc1Swenshuai.xi if (0 != err)
946*53ee8cc1Swenshuai.xi {
947*53ee8cc1Swenshuai.xi printk("[Utopia2K] request_threaded_irq Fail\n");
948*53ee8cc1Swenshuai.xi return;
949*53ee8cc1Swenshuai.xi }
950*53ee8cc1Swenshuai.xi
951*53ee8cc1Swenshuai.xi if(!(irq_to_desc(irq)->irq_data.state_use_accessors & IRQD_IRQ_DISABLED))
952*53ee8cc1Swenshuai.xi disable_irq_nosync(irq);
953*53ee8cc1Swenshuai.xi #endif
954*53ee8cc1Swenshuai.xi
955*53ee8cc1Swenshuai.xi return;
956*53ee8cc1Swenshuai.xi }
957*53ee8cc1Swenshuai.xi
HAL_IRQ_Detech(MS_U32 u32Vector)958*53ee8cc1Swenshuai.xi void HAL_IRQ_Detech(MS_U32 u32Vector)
959*53ee8cc1Swenshuai.xi {
960*53ee8cc1Swenshuai.xi MS_U16 u16VectorIndex = 0;
961*53ee8cc1Swenshuai.xi int irq;
962*53ee8cc1Swenshuai.xi
963*53ee8cc1Swenshuai.xi IRQ_MUTEX_LOCK();
964*53ee8cc1Swenshuai.xi u16VectorIndex = (MS_U16)IntEnum2HWIdx[u32Vector];
965*53ee8cc1Swenshuai.xi irq = (int)u16VectorIndex + MSTAR_INT_BASE;
966*53ee8cc1Swenshuai.xi
967*53ee8cc1Swenshuai.xi if (!g_bISRInit || !_MsOS_ISR_Info[u16VectorIndex].bUsed)
968*53ee8cc1Swenshuai.xi {
969*53ee8cc1Swenshuai.xi IRQ_MUTEX_UNLOCK();
970*53ee8cc1Swenshuai.xi return;
971*53ee8cc1Swenshuai.xi }
972*53ee8cc1Swenshuai.xi IRQ_MUTEX_UNLOCK();
973*53ee8cc1Swenshuai.xi
974*53ee8cc1Swenshuai.xi free_irq(irq, NULL);
975*53ee8cc1Swenshuai.xi
976*53ee8cc1Swenshuai.xi IRQ_MUTEX_LOCK();
977*53ee8cc1Swenshuai.xi _MsOS_ISR_Info[u16VectorIndex].bUsed = FALSE;
978*53ee8cc1Swenshuai.xi _MsOS_ISR_Info[u16VectorIndex].pInterruptCb = NULL;
979*53ee8cc1Swenshuai.xi IRQ_MUTEX_UNLOCK();
980*53ee8cc1Swenshuai.xi
981*53ee8cc1Swenshuai.xi return;
982*53ee8cc1Swenshuai.xi }
983*53ee8cc1Swenshuai.xi
_HAL_IRQHandler_Wrapper(int irq,void * desc)984*53ee8cc1Swenshuai.xi static irqreturn_t _HAL_IRQHandler_Wrapper(int irq, void *desc)
985*53ee8cc1Swenshuai.xi {
986*53ee8cc1Swenshuai.xi InterruptCb pfnIntCb;
987*53ee8cc1Swenshuai.xi
988*53ee8cc1Swenshuai.xi disable_irq_nosync(irq);
989*53ee8cc1Swenshuai.xi
990*53ee8cc1Swenshuai.xi IRQ_MUTEX_LOCK();
991*53ee8cc1Swenshuai.xi if (!_MsOS_ISR_Info[(irq-MSTAR_INT_BASE)].bUsed || !_MsOS_ISR_Info[(irq-MSTAR_INT_BASE)].pInterruptCb)
992*53ee8cc1Swenshuai.xi {
993*53ee8cc1Swenshuai.xi IRQ_MUTEX_UNLOCK();
994*53ee8cc1Swenshuai.xi return IRQ_HANDLED;
995*53ee8cc1Swenshuai.xi }
996*53ee8cc1Swenshuai.xi pfnIntCb = _MsOS_ISR_Info[(irq-MSTAR_INT_BASE)].pInterruptCb;
997*53ee8cc1Swenshuai.xi IRQ_MUTEX_UNLOCK();
998*53ee8cc1Swenshuai.xi
999*53ee8cc1Swenshuai.xi pfnIntCb(irq);
1000*53ee8cc1Swenshuai.xi
1001*53ee8cc1Swenshuai.xi return IRQ_HANDLED;
1002*53ee8cc1Swenshuai.xi }
1003*53ee8cc1Swenshuai.xi
1004*53ee8cc1Swenshuai.xi #endif
1005