1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi // such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi // third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any
38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi // parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi // ("Services").
52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi // or otherwise:
58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi // with the said Rules.
72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi // be English.
74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2008-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi // File Name: mhal_CEC.c
94*53ee8cc1Swenshuai.xi // Description: For CEC functions.
95*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
96*53ee8cc1Swenshuai.xi
97*53ee8cc1Swenshuai.xi
98*53ee8cc1Swenshuai.xi #define _MHAL_CEC_C_
99*53ee8cc1Swenshuai.xi
100*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX_KERNEL
101*53ee8cc1Swenshuai.xi #include <linux/string.h>
102*53ee8cc1Swenshuai.xi #else
103*53ee8cc1Swenshuai.xi #include <string.h>
104*53ee8cc1Swenshuai.xi #endif
105*53ee8cc1Swenshuai.xi #include "MsCommon.h"
106*53ee8cc1Swenshuai.xi #include "cec_hwreg_utility2.h"
107*53ee8cc1Swenshuai.xi #include "cec_Analog_Reg.h"
108*53ee8cc1Swenshuai.xi #include "MsOS.h"
109*53ee8cc1Swenshuai.xi #include "apiCEC.h"
110*53ee8cc1Swenshuai.xi #include "MsIRQ.h"
111*53ee8cc1Swenshuai.xi #include "mhal_CEC.h"
112*53ee8cc1Swenshuai.xi #include "asmCPU.h"
113*53ee8cc1Swenshuai.xi
114*53ee8cc1Swenshuai.xi extern MS_VIRT CEC_RIU_BASE;
115*53ee8cc1Swenshuai.xi extern InterruptNum gCECIRQ;
116*53ee8cc1Swenshuai.xi extern MS_U8 g_u8CecVendorID[3];
117*53ee8cc1Swenshuai.xi extern MS_U8 g_u8RetryCnt;
118*53ee8cc1Swenshuai.xi
119*53ee8cc1Swenshuai.xi #define CEC_DPUTSTR(str) //printf(str)
120*53ee8cc1Swenshuai.xi #define CEC_DPRINTF(str, x) //printf(str, x)
121*53ee8cc1Swenshuai.xi
122*53ee8cc1Swenshuai.xi #define PM_REG_WRITE MDrv_WriteByte
123*53ee8cc1Swenshuai.xi #define PM_REG_READ MDrv_ReadByte
124*53ee8cc1Swenshuai.xi
125*53ee8cc1Swenshuai.xi
126*53ee8cc1Swenshuai.xi #define MST_XTAL_CLOCK_HZ (12000000UL) /* Temp define */
127*53ee8cc1Swenshuai.xi
128*53ee8cc1Swenshuai.xi #define _NOP_ MAsm_CPU_Nop();
129*53ee8cc1Swenshuai.xi
mhal_CEC_PortSelect(MsCEC_INPUT_PORT InputPort)130*53ee8cc1Swenshuai.xi void mhal_CEC_PortSelect(MsCEC_INPUT_PORT InputPort)
131*53ee8cc1Swenshuai.xi {
132*53ee8cc1Swenshuai.xi
133*53ee8cc1Swenshuai.xi }
134*53ee8cc1Swenshuai.xi
mhal_CEC_init_riu_base(MS_VIRT u32riu_base,MS_VIRT u32PMriu_base)135*53ee8cc1Swenshuai.xi void mhal_CEC_init_riu_base(MS_VIRT u32riu_base, MS_VIRT u32PMriu_base)
136*53ee8cc1Swenshuai.xi {
137*53ee8cc1Swenshuai.xi CEC_RIU_BASE = u32PMriu_base;
138*53ee8cc1Swenshuai.xi }
139*53ee8cc1Swenshuai.xi
140*53ee8cc1Swenshuai.xi
mhal_CEC_HeaderSwap(MS_U8 value)141*53ee8cc1Swenshuai.xi MS_U8 mhal_CEC_HeaderSwap(MS_U8 value)
142*53ee8cc1Swenshuai.xi {
143*53ee8cc1Swenshuai.xi return(((value&0x0f)<<4)+((value&0xf0)>>4));
144*53ee8cc1Swenshuai.xi }
145*53ee8cc1Swenshuai.xi
mhal_CEC_SendFrame(MS_U8 header,MS_U8 opcode,MS_U8 * operand,MS_U8 len)146*53ee8cc1Swenshuai.xi MS_U8 mhal_CEC_SendFrame(MS_U8 header, MS_U8 opcode, MS_U8* operand, MS_U8 len)
147*53ee8cc1Swenshuai.xi {
148*53ee8cc1Swenshuai.xi MS_U8 i, cnt, *ptr, res;
149*53ee8cc1Swenshuai.xi MS_U8 u8waitcnt;
150*53ee8cc1Swenshuai.xi
151*53ee8cc1Swenshuai.xi // clear CEC TX INT status
152*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x12), 0x0E);
153*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x12), 0x00);
154*53ee8cc1Swenshuai.xi PM_REG_WRITE( L_BK_CEC(0x18), header );
155*53ee8cc1Swenshuai.xi PM_REG_WRITE( H_BK_CEC(0x18), opcode );
156*53ee8cc1Swenshuai.xi
157*53ee8cc1Swenshuai.xi CEC_DPUTSTR("\r\n/******** CEC Tx **********/\r\n");
158*53ee8cc1Swenshuai.xi CEC_DPRINTF("CEC Tx FIFO= 0x%x", (MS_U8)header);
159*53ee8cc1Swenshuai.xi CEC_DPRINTF(" 0x%x", (MS_U8)opcode);
160*53ee8cc1Swenshuai.xi
161*53ee8cc1Swenshuai.xi if(len > 0)
162*53ee8cc1Swenshuai.xi {
163*53ee8cc1Swenshuai.xi ptr=operand;
164*53ee8cc1Swenshuai.xi for(i=0;i<len;i++)
165*53ee8cc1Swenshuai.xi {
166*53ee8cc1Swenshuai.xi PM_REG_WRITE( L_BK_CEC(0x19)+i , *(ptr+i) );
167*53ee8cc1Swenshuai.xi CEC_DPRINTF(" 0x%x", *(operand+i));
168*53ee8cc1Swenshuai.xi }
169*53ee8cc1Swenshuai.xi CEC_DPUTSTR("\r\n/**************************/\r\n");
170*53ee8cc1Swenshuai.xi }
171*53ee8cc1Swenshuai.xi
172*53ee8cc1Swenshuai.xi if((PM_REG_READ(L_BK_CEC(0x05))== 1) && (PM_REG_READ(H_BK_CEC(0x05))== 0)) // CEC idle
173*53ee8cc1Swenshuai.xi {
174*53ee8cc1Swenshuai.xi CEC_DPUTSTR("*** CEC idle!!! ***\n");
175*53ee8cc1Swenshuai.xi
176*53ee8cc1Swenshuai.xi // CEC transmit length
177*53ee8cc1Swenshuai.xi //if((opcode==0x00)&&(operand==NULL)&&(len==0))
178*53ee8cc1Swenshuai.xi if((opcode==0x00)&&(len==0))
179*53ee8cc1Swenshuai.xi {
180*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x00), 0); //polling message
181*53ee8cc1Swenshuai.xi u8waitcnt = 5;
182*53ee8cc1Swenshuai.xi }
183*53ee8cc1Swenshuai.xi else
184*53ee8cc1Swenshuai.xi {
185*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x00), (len+1));
186*53ee8cc1Swenshuai.xi u8waitcnt = 4 * (len+2);
187*53ee8cc1Swenshuai.xi }
188*53ee8cc1Swenshuai.xi
189*53ee8cc1Swenshuai.xi //The total time,
190*53ee8cc1Swenshuai.xi //(1). successful, 4.5 ms + 10 * 2.4 ms * N = 4.5 ms + 24 * N
191*53ee8cc1Swenshuai.xi // = 28.5 ms (1), or 52.5 ms (2), ....
192*53ee8cc1Swenshuai.xi //(2). NAK, (4.5 ms + 10 * 2.4 ms) * 1 + (4.5 ms + 10 * 2.4 ms +7.2 ms(3 bit time)) * retry (3)
193*53ee8cc1Swenshuai.xi // = 28.5 + 35.2 * 3 = 133.6 ms
194*53ee8cc1Swenshuai.xi
195*53ee8cc1Swenshuai.xi cnt=0;
196*53ee8cc1Swenshuai.xi MsOS_DelayTask(20);
197*53ee8cc1Swenshuai.xi
198*53ee8cc1Swenshuai.xi do
199*53ee8cc1Swenshuai.xi {
200*53ee8cc1Swenshuai.xi MsOS_DelayTask(10);
201*53ee8cc1Swenshuai.xi if(cnt++>=u8waitcnt)
202*53ee8cc1Swenshuai.xi break;
203*53ee8cc1Swenshuai.xi } while((PM_REG_READ(H_BK_CEC(0x11))&0x0E)==0);
204*53ee8cc1Swenshuai.xi res = (PM_REG_READ(H_BK_CEC(0x11))&0x0E);
205*53ee8cc1Swenshuai.xi
206*53ee8cc1Swenshuai.xi if(cnt>=u8waitcnt)
207*53ee8cc1Swenshuai.xi res |= E_CEC_SYSTEM_BUSY;
208*53ee8cc1Swenshuai.xi
209*53ee8cc1Swenshuai.xi // clear CEC TX INT status
210*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x12), 0x0E);
211*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x12), 0x00);
212*53ee8cc1Swenshuai.xi }
213*53ee8cc1Swenshuai.xi else
214*53ee8cc1Swenshuai.xi {
215*53ee8cc1Swenshuai.xi CEC_DPUTSTR("*** system busy!!! ***\n");
216*53ee8cc1Swenshuai.xi
217*53ee8cc1Swenshuai.xi res = E_CEC_SYSTEM_BUSY;
218*53ee8cc1Swenshuai.xi }
219*53ee8cc1Swenshuai.xi
220*53ee8cc1Swenshuai.xi return res;
221*53ee8cc1Swenshuai.xi }
222*53ee8cc1Swenshuai.xi
mhal_CEC_SendFramex(MS_U8 header,MS_U8 opcode,MS_U8 * operand,MS_U8 len)223*53ee8cc1Swenshuai.xi MS_U8 mhal_CEC_SendFramex(MS_U8 header, MS_U8 opcode, MS_U8* operand, MS_U8 len)
224*53ee8cc1Swenshuai.xi {
225*53ee8cc1Swenshuai.xi MS_U8 i, cnt, *ptr, res;
226*53ee8cc1Swenshuai.xi MS_U8 u8waitcnt;
227*53ee8cc1Swenshuai.xi volatile MS_U16 k, m;
228*53ee8cc1Swenshuai.xi // clear CEC TX INT status
229*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x12), 0x0E);
230*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x12), 0x00);
231*53ee8cc1Swenshuai.xi PM_REG_WRITE( L_BK_CEC(0x18), header );
232*53ee8cc1Swenshuai.xi PM_REG_WRITE( H_BK_CEC(0x18), opcode );
233*53ee8cc1Swenshuai.xi
234*53ee8cc1Swenshuai.xi CEC_DPUTSTR("\r\n/******** CEC Tx **********/\r\n");
235*53ee8cc1Swenshuai.xi CEC_DPRINTF("CEC Tx FIFO= 0x%x", (MS_U8)header);
236*53ee8cc1Swenshuai.xi CEC_DPRINTF(" 0x%x", (MS_U8)opcode);
237*53ee8cc1Swenshuai.xi
238*53ee8cc1Swenshuai.xi if(len > 0)
239*53ee8cc1Swenshuai.xi {
240*53ee8cc1Swenshuai.xi ptr=operand;
241*53ee8cc1Swenshuai.xi for(i=0;i<len;i++)
242*53ee8cc1Swenshuai.xi {
243*53ee8cc1Swenshuai.xi PM_REG_WRITE( L_BK_CEC(0x19)+i , *(ptr+i) );
244*53ee8cc1Swenshuai.xi CEC_DPRINTF(" 0x%x", *(operand+i));
245*53ee8cc1Swenshuai.xi }
246*53ee8cc1Swenshuai.xi CEC_DPUTSTR("\r\n/**************************/\r\n");
247*53ee8cc1Swenshuai.xi }
248*53ee8cc1Swenshuai.xi
249*53ee8cc1Swenshuai.xi if((PM_REG_READ(L_BK_CEC(0x05))== 1) && (PM_REG_READ(H_BK_CEC(0x05))== 0)) // CEC idle
250*53ee8cc1Swenshuai.xi {
251*53ee8cc1Swenshuai.xi CEC_DPUTSTR("*** CEC idle!!! ***\n");
252*53ee8cc1Swenshuai.xi
253*53ee8cc1Swenshuai.xi // CEC transmit length
254*53ee8cc1Swenshuai.xi //if((opcode==0x00)&&(operand==NULL)&&(len==0))
255*53ee8cc1Swenshuai.xi if((opcode==0x00)&&(len==0))
256*53ee8cc1Swenshuai.xi {
257*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x00), 0); //polling message
258*53ee8cc1Swenshuai.xi u8waitcnt = 5;
259*53ee8cc1Swenshuai.xi }
260*53ee8cc1Swenshuai.xi else
261*53ee8cc1Swenshuai.xi {
262*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x00), (len+1));
263*53ee8cc1Swenshuai.xi u8waitcnt = 30;
264*53ee8cc1Swenshuai.xi }
265*53ee8cc1Swenshuai.xi
266*53ee8cc1Swenshuai.xi //The total time,
267*53ee8cc1Swenshuai.xi //(1). successful, 4.5 ms + 10 * 2.4 ms * N = 4.5 ms + 24 * N
268*53ee8cc1Swenshuai.xi // = 28.5 ms (1), or 52.5 ms (2), ....
269*53ee8cc1Swenshuai.xi //(2). NAK, (4.5 ms + 10 * 2.4 ms) * 1 + (4.5 ms + 10 * 2.4 ms +7.2 ms(3 bit time)) * retry (3)
270*53ee8cc1Swenshuai.xi // = 28.5 + 35.2 * 3 = 133.6 ms
271*53ee8cc1Swenshuai.xi
272*53ee8cc1Swenshuai.xi cnt=0;
273*53ee8cc1Swenshuai.xi //MsOS_DelayTask(20);
274*53ee8cc1Swenshuai.xi for(k = 0; k< 20000; k++)
275*53ee8cc1Swenshuai.xi {
276*53ee8cc1Swenshuai.xi _NOP_
277*53ee8cc1Swenshuai.xi _NOP_
278*53ee8cc1Swenshuai.xi _NOP_
279*53ee8cc1Swenshuai.xi }
280*53ee8cc1Swenshuai.xi
281*53ee8cc1Swenshuai.xi do
282*53ee8cc1Swenshuai.xi {
283*53ee8cc1Swenshuai.xi //MsOS_DelayTask(10);
284*53ee8cc1Swenshuai.xi for(k = 0; k< 20000; k++)
285*53ee8cc1Swenshuai.xi {
286*53ee8cc1Swenshuai.xi for(m=0;m<50;m++)
287*53ee8cc1Swenshuai.xi {
288*53ee8cc1Swenshuai.xi _NOP_
289*53ee8cc1Swenshuai.xi _NOP_
290*53ee8cc1Swenshuai.xi _NOP_
291*53ee8cc1Swenshuai.xi _NOP_
292*53ee8cc1Swenshuai.xi _NOP_
293*53ee8cc1Swenshuai.xi }
294*53ee8cc1Swenshuai.xi }
295*53ee8cc1Swenshuai.xi if(cnt++>=u8waitcnt)
296*53ee8cc1Swenshuai.xi break;
297*53ee8cc1Swenshuai.xi } while((PM_REG_READ(H_BK_CEC(0x11))&0x0E)==0);
298*53ee8cc1Swenshuai.xi
299*53ee8cc1Swenshuai.xi res = (PM_REG_READ(H_BK_CEC(0x11))&0x0E);
300*53ee8cc1Swenshuai.xi
301*53ee8cc1Swenshuai.xi if(cnt>=u8waitcnt)
302*53ee8cc1Swenshuai.xi res |= E_CEC_SYSTEM_BUSY;
303*53ee8cc1Swenshuai.xi
304*53ee8cc1Swenshuai.xi // clear CEC TX INT status
305*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x12), 0x0E);
306*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x12), 0x00);
307*53ee8cc1Swenshuai.xi }
308*53ee8cc1Swenshuai.xi else
309*53ee8cc1Swenshuai.xi {
310*53ee8cc1Swenshuai.xi CEC_DPUTSTR("*** system busy!!! ***\n");
311*53ee8cc1Swenshuai.xi
312*53ee8cc1Swenshuai.xi res = E_CEC_SYSTEM_BUSY;
313*53ee8cc1Swenshuai.xi }
314*53ee8cc1Swenshuai.xi
315*53ee8cc1Swenshuai.xi return res;
316*53ee8cc1Swenshuai.xi }
317*53ee8cc1Swenshuai.xi
mhal_CEC_SetMyAddress(MS_U8 mylogicaladdress)318*53ee8cc1Swenshuai.xi void mhal_CEC_SetMyAddress(MS_U8 mylogicaladdress)
319*53ee8cc1Swenshuai.xi {
320*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x02), (PM_REG_READ(L_BK_CEC(0x02)) & 0x0F) |(mylogicaladdress<<4));
321*53ee8cc1Swenshuai.xi }
322*53ee8cc1Swenshuai.xi
mhal_CEC_INTEn(MS_BOOL bflag)323*53ee8cc1Swenshuai.xi void mhal_CEC_INTEn(MS_BOOL bflag)
324*53ee8cc1Swenshuai.xi {
325*53ee8cc1Swenshuai.xi if(bflag) // unmask
326*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x13), 0x1E); //REG_HDMI_INT_MASK
327*53ee8cc1Swenshuai.xi
328*53ee8cc1Swenshuai.xi else // Mask CEC interrupt
329*53ee8cc1Swenshuai.xi #if ENABLE_CEC_MULTIPLE
330*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x13), 0x7F); //REG_HDMI_INT_MASK
331*53ee8cc1Swenshuai.xi #else
332*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x13), 0x1F); //REG_HDMI_INT_MASK
333*53ee8cc1Swenshuai.xi #endif
334*53ee8cc1Swenshuai.xi }
335*53ee8cc1Swenshuai.xi
336*53ee8cc1Swenshuai.xi
mhal_CEC_Init(MS_U32 u32XTAL_CLK_Hz)337*53ee8cc1Swenshuai.xi void mhal_CEC_Init(MS_U32 u32XTAL_CLK_Hz)
338*53ee8cc1Swenshuai.xi {
339*53ee8cc1Swenshuai.xi MS_U16 reg_val0, reg_val1;
340*53ee8cc1Swenshuai.xi
341*53ee8cc1Swenshuai.xi #if ENABLE_CEC_INT
342*53ee8cc1Swenshuai.xi
343*53ee8cc1Swenshuai.xi // CEC irq clear
344*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x12), 0x1F);
345*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x12), 0x00);
346*53ee8cc1Swenshuai.xi // CEC irq mask control -only enable CEC rx irq
347*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x13), 0x1E);
348*53ee8cc1Swenshuai.xi // CEC interrupt mask for PM/normal function
349*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x30), 0x08); // 11_30[3] = 1 Interrupt clear type select (Level), clear by itself
350*53ee8cc1Swenshuai.xi
351*53ee8cc1Swenshuai.xi gCECIRQ = E_INT_IRQ_CEC; // IRQ55
352*53ee8cc1Swenshuai.xi #endif
353*53ee8cc1Swenshuai.xi
354*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x14),0x01); // [1]: clock source from Xtal;[0]: Power down CEC controller select
355*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x03),PM_REG_READ(H_BK_CEC(0x03))&(~ BIT(4))); // [4]: Standby mode;
356*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x00),0x10|RETRY_CNT); // retry times
357*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x01),0x80); // [5]:CEC clock no gate; [7]: Enable CEC controller
358*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x01),(BusFreeTime<<4)|(ReTxInterval)); // CNT1=ReTxInterval; CNT2=BusFreeTime;
359*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x02),(E_LA_TV<<4)|(FrameInterval)); // CNT3=FrameInterval; [7:4]=logical address: TV
360*53ee8cc1Swenshuai.xi #if ENABLE_CEC_MULTIPLE
361*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x30),PM_REG_READ(L_BK_CEC(0x30))|BIT(0)); // enable CEC multiple function
362*53ee8cc1Swenshuai.xi #endif
363*53ee8cc1Swenshuai.xi reg_val0=(MST_XTAL_CLOCK_HZ%100000l)*0.00016+0.5;
364*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x02),(MST_XTAL_CLOCK_HZ/100000l)); // CEC time unit by Xtal(integer)
365*53ee8cc1Swenshuai.xi reg_val1 = PM_REG_READ(L_BK_CEC(0x03));
366*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x03), ((reg_val1 & 0xF0) | reg_val0)); // CEC time unit by Xtal(fractional)
367*53ee8cc1Swenshuai.xi
368*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x11), 0xFF); // clear CEC status
369*53ee8cc1Swenshuai.xi }
370*53ee8cc1Swenshuai.xi
mhal_CEC_IsMessageReceived(void)371*53ee8cc1Swenshuai.xi MS_BOOL mhal_CEC_IsMessageReceived(void)
372*53ee8cc1Swenshuai.xi {
373*53ee8cc1Swenshuai.xi return (PM_REG_READ(H_BK_CEC(0x11))& 0x01 ? TRUE : FALSE);
374*53ee8cc1Swenshuai.xi }
375*53ee8cc1Swenshuai.xi
mhal_CEC_ReceivedMessageLen(void)376*53ee8cc1Swenshuai.xi MS_U8 mhal_CEC_ReceivedMessageLen(void)
377*53ee8cc1Swenshuai.xi {
378*53ee8cc1Swenshuai.xi return ((PM_REG_READ(L_BK_CEC(0x04)) & 0x1F) + 1);
379*53ee8cc1Swenshuai.xi }
380*53ee8cc1Swenshuai.xi
mhal_CEC_GetMessageByte(MS_U8 idx)381*53ee8cc1Swenshuai.xi MS_U8 mhal_CEC_GetMessageByte(MS_U8 idx)
382*53ee8cc1Swenshuai.xi {
383*53ee8cc1Swenshuai.xi return (PM_REG_READ(L_BK_CEC(0x20) + idx));
384*53ee8cc1Swenshuai.xi }
385*53ee8cc1Swenshuai.xi
mhal_CEC_ClearRxStatus(void)386*53ee8cc1Swenshuai.xi void mhal_CEC_ClearRxStatus(void)
387*53ee8cc1Swenshuai.xi {
388*53ee8cc1Swenshuai.xi // clear RX INT status
389*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x12), 0x11);
390*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x12), 0x00);
391*53ee8cc1Swenshuai.xi // clear RX NACK status
392*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x11), 0xFF);
393*53ee8cc1Swenshuai.xi }
394*53ee8cc1Swenshuai.xi
395*53ee8cc1Swenshuai.xi /***************************************************************************************/
396*53ee8cc1Swenshuai.xi /// config cec wake up
397*53ee8cc1Swenshuai.xi /***************************************************************************************/
398*53ee8cc1Swenshuai.xi
mhal_CEC_ConfigWakeUp(void)399*53ee8cc1Swenshuai.xi void mhal_CEC_ConfigWakeUp(void)
400*53ee8cc1Swenshuai.xi {
401*53ee8cc1Swenshuai.xi MS_U16 reg_val0, reg_val1;
402*53ee8cc1Swenshuai.xi CEC_DPUTSTR("\r\n Here do the PM config cec wakeup \r\n");
403*53ee8cc1Swenshuai.xi
404*53ee8cc1Swenshuai.xi //XBYTE[0x250C] &= ~BIT0;
405*53ee8cc1Swenshuai.xi MDrv_WriteByte( REG_DVI_ATOP_06_L, MDrv_ReadByte(REG_DVI_ATOP_06_L) &(~ BIT(0)));
406*53ee8cc1Swenshuai.xi
407*53ee8cc1Swenshuai.xi //(1) enable chiptop clk_mcu & clk_pram
408*53ee8cc1Swenshuai.xi #if 0
409*53ee8cc1Swenshuai.xi XBYTE[0x0E00] = 0x03;
410*53ee8cc1Swenshuai.xi //enable PM_Sleep's clk_mcu and _pram
411*53ee8cc1Swenshuai.xi Drv_WriteByte(L_BK_PMSLP(0x00), 0x03);
412*53ee8cc1Swenshuai.xi XBYTE[0x0E01] = 0x0F;
413*53ee8cc1Swenshuai.xi //0x0C; Ken 20080916 for calibration to 1Mz
414*53ee8cc1Swenshuai.xi MDrv_WriteByte(H_BK_PMSLP(0x00), 0x0F);
415*53ee8cc1Swenshuai.xi #endif
416*53ee8cc1Swenshuai.xi
417*53ee8cc1Swenshuai.xi
418*53ee8cc1Swenshuai.xi //(2) HDMI CEC settings
419*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x00),0x10|g_u8RetryCnt); // retry times
420*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x01),0x80); // [5]:CEC clock no gate; [7]: Enable CEC controller
421*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x01),0x63); // CNT1=3; CNT2 = 6;
422*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x02),0x07); // CNT3=7; logical address: TV
423*53ee8cc1Swenshuai.xi
424*53ee8cc1Swenshuai.xi reg_val0=(MST_XTAL_CLOCK_HZ%100000l)*0.00016+0.5;
425*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x02),(MST_XTAL_CLOCK_HZ/100000l)); // CEC time unit by Xtal(integer)
426*53ee8cc1Swenshuai.xi
427*53ee8cc1Swenshuai.xi reg_val1 = PM_REG_READ(L_BK_CEC(0x03));
428*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x03), ((reg_val1 & 0xF0) | reg_val0)); // CEC time unit by Xtal(fractional)
429*53ee8cc1Swenshuai.xi
430*53ee8cc1Swenshuai.xi
431*53ee8cc1Swenshuai.xi //(3) PM Sleep: wakeup enable sources
432*53ee8cc1Swenshuai.xi //PM_REG_WRITE(L_BK_PMMCU(0x00),0x01); // reg_cec_enw
433*53ee8cc1Swenshuai.xi
434*53ee8cc1Swenshuai.xi
435*53ee8cc1Swenshuai.xi //(4) PM CEC power down controller settings
436*53ee8cc1Swenshuai.xi // Mask CEC interrupt in standby mode
437*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x13),0xFF);
438*53ee8cc1Swenshuai.xi // select power down SW CEC controller
439*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x14),0x01); // [1]: clock source from Xtal;[0]: Power down CEC controller select
440*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x01),0x00); // [5]:CEC clock no gate; [7]: Disable CEC controller
441*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x01),0x80); // [5]:CEC clock no gate; [7]: Enable CEC controller
442*53ee8cc1Swenshuai.xi #if 0//ENABLE_SW_CEC_WAKEUP
443*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x03),PM_REG_READ(H_BK_CEC(0x03))&(~ BIT(4))); // [4]: Standby mode;
444*53ee8cc1Swenshuai.xi #else
445*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x03),PM_REG_READ(H_BK_CEC(0x03))|(BIT(4))); // [4]: sleep mode;
446*53ee8cc1Swenshuai.xi #endif
447*53ee8cc1Swenshuai.xi
448*53ee8cc1Swenshuai.xi
449*53ee8cc1Swenshuai.xi //(5) PM CEC wakeup opcode settings
450*53ee8cc1Swenshuai.xi // OPCODE0: 0x04(Image view on)
451*53ee8cc1Swenshuai.xi // OPCODE1: 0x0D(Text view on)
452*53ee8cc1Swenshuai.xi // OPCODE2: 0x44 0x40(Power)
453*53ee8cc1Swenshuai.xi // 0x44 0x6D(Power ON Function)
454*53ee8cc1Swenshuai.xi // OPCODE3: N/A
455*53ee8cc1Swenshuai.xi // OPCODE4: 0x82(Active source) length = 2
456*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x07), 0x37); // Enable OP0~2 and OP4
457*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x07), 0x24); // Eanble OPCODE2's operand
458*53ee8cc1Swenshuai.xi
459*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x08), E_MSG_OTP_IMAGE_VIEW_ON); // OPCODE0: Image View On
460*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x08), E_MSG_OTP_TEXT_VIEW_ON); // OPCODE1: Text View ON
461*53ee8cc1Swenshuai.xi
462*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x09), E_MSG_UI_PRESS); // OPCODE2: E_MSG_UI_PRESS
463*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x0B), E_MSG_UI_POWER); // OPCODE2 operand: Power
464*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x0C), E_MSG_UI_POWER_ON_FUN); // OPCODE2 operand: Power ON
465*53ee8cc1Swenshuai.xi
466*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x0A), E_MSG_ACTIVE_SOURCE); // OPCODE4: Active source
467*53ee8cc1Swenshuai.xi
468*53ee8cc1Swenshuai.xi // [2:0]: CEC version 1.4; [7]: OP4 is broadcast message
469*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x0D), 0x80 | HDMI_CEC_VERSION);
470*53ee8cc1Swenshuai.xi
471*53ee8cc1Swenshuai.xi
472*53ee8cc1Swenshuai.xi //(6) Device(TV) Vendor ID for customer (Big Endian)
473*53ee8cc1Swenshuai.xi // It depends end-customer's vendor ID
474*53ee8cc1Swenshuai.xi MS_DEBUG_MSG(printf("!!!!!!!!!!!!!!!!!!!Change this Vendor ID according to customer!!!!!!!!!!!!!!!!\n"));
475*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x0F), g_u8CecVendorID[0]); // Device Vendor ID
476*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x0F), g_u8CecVendorID[1]); // Device Vendor ID
477*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x10), g_u8CecVendorID[2]); // Device Vendor ID
478*53ee8cc1Swenshuai.xi
479*53ee8cc1Swenshuai.xi // [2:0]: Feature abort reason - "Not in correct mode to respond"
480*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x10), E_MSG_AR_CANNOTRESPOND );
481*53ee8cc1Swenshuai.xi
482*53ee8cc1Swenshuai.xi //(7) Device Physical address: default is 0x00 0x00 0x00
483*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x0E), 0x00); // Physical address 0.0
484*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x0E), 0x00); // Physical address 0.0
485*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x14), 0x00); // Device type: TV
486*53ee8cc1Swenshuai.xi
487*53ee8cc1Swenshuai.xi //(8) Clear CEC status
488*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x11), 0x7F); // Clear CEC wakeup status
489*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x12), 0x1F); // Clear RX/TX/RF/LA/NACK status status
490*53ee8cc1Swenshuai.xi PM_REG_WRITE(H_BK_CEC(0x12), 0x00);
491*53ee8cc1Swenshuai.xi }
492*53ee8cc1Swenshuai.xi
mhal_CEC_Enabled(MS_BOOL bEnableFlag)493*53ee8cc1Swenshuai.xi void mhal_CEC_Enabled(MS_BOOL bEnableFlag)
494*53ee8cc1Swenshuai.xi {
495*53ee8cc1Swenshuai.xi if(bEnableFlag)
496*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x01),0x80); //Enable PM CEC controller
497*53ee8cc1Swenshuai.xi else
498*53ee8cc1Swenshuai.xi PM_REG_WRITE(L_BK_CEC(0x01),0x00); //Disable PM CEC controller
499*53ee8cc1Swenshuai.xi }
500*53ee8cc1Swenshuai.xi
mhal_CEC_TxStatus(void)501*53ee8cc1Swenshuai.xi MS_U8 mhal_CEC_TxStatus(void)
502*53ee8cc1Swenshuai.xi {
503*53ee8cc1Swenshuai.xi return (PM_REG_READ(H_BK_CEC(0x11))&0x0E);
504*53ee8cc1Swenshuai.xi }
505*53ee8cc1Swenshuai.xi
mhal_CEC_Device_Is_Tx(void)506*53ee8cc1Swenshuai.xi MS_BOOL mhal_CEC_Device_Is_Tx(void)
507*53ee8cc1Swenshuai.xi {
508*53ee8cc1Swenshuai.xi return CEC_DEVICE_IS_SOURCE;
509*53ee8cc1Swenshuai.xi }
510