xref: /utopia/UTPA2-700.0.x/modules/hdmi/hal/k6lite/hdcp/halHDCP.c (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi //    Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi //    No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi //    modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi //    supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi //    Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi //    Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi //    obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi //    such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi //    MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi //    confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi //    third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi //    without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi //    intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi //    and in conformity with any international standard.  You agree to waive any
38*53ee8cc1Swenshuai.xi //    claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi //    incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi //    In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi //    consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi //    revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi //    You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi //    even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi //    request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi //    parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi //    services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi //    MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi //    ("Services").
52*53ee8cc1Swenshuai.xi //    You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi //    writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi //    disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi //    or otherwise:
58*53ee8cc1Swenshuai.xi //    (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi //        mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi //    (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi //        including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi //        of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi //    (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi //    of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi //    Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi //    settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi //    Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi //    with the said Rules.
72*53ee8cc1Swenshuai.xi //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi //    be English.
74*53ee8cc1Swenshuai.xi //    The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2006-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi 
95*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////////////////////////
96*53ee8cc1Swenshuai.xi // file   halHDCP.c
97*53ee8cc1Swenshuai.xi // @brief  HDCP HAL
98*53ee8cc1Swenshuai.xi // @author MStar Semiconductor,Inc.
99*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////////////////////////
100*53ee8cc1Swenshuai.xi /*********************************************************************/
101*53ee8cc1Swenshuai.xi /*                                                                                                                     */
102*53ee8cc1Swenshuai.xi /*                                                   Includes                                                      */
103*53ee8cc1Swenshuai.xi /*                                                                                                                     */
104*53ee8cc1Swenshuai.xi /*********************************************************************/
105*53ee8cc1Swenshuai.xi #include <stdio.h>
106*53ee8cc1Swenshuai.xi #include <string.h>
107*53ee8cc1Swenshuai.xi #include "MsCommon.h"
108*53ee8cc1Swenshuai.xi #include "MsTypes.h"
109*53ee8cc1Swenshuai.xi #include "regHDCP.h"
110*53ee8cc1Swenshuai.xi #include "halHDCP.h"
111*53ee8cc1Swenshuai.xi #include "drvCPU.h"
112*53ee8cc1Swenshuai.xi 
113*53ee8cc1Swenshuai.xi #ifndef HAL_HDCP_C
114*53ee8cc1Swenshuai.xi #define HAL_HDCP_C
115*53ee8cc1Swenshuai.xi 
116*53ee8cc1Swenshuai.xi /*********************************************************************/
117*53ee8cc1Swenshuai.xi /*                                                                                                                     */
118*53ee8cc1Swenshuai.xi /*                                                      Defines                                                    */
119*53ee8cc1Swenshuai.xi /*                                                                                                                     */
120*53ee8cc1Swenshuai.xi /*********************************************************************/
121*53ee8cc1Swenshuai.xi #define DEF_HDCP_TX_FUNC_EN     1
122*53ee8cc1Swenshuai.xi 
123*53ee8cc1Swenshuai.xi #if(defined(CONFIG_MLOG))
124*53ee8cc1Swenshuai.xi #include "ULog.h"
125*53ee8cc1Swenshuai.xi 
126*53ee8cc1Swenshuai.xi #define HalHDCPLogInfo(format, args...)       ULOGI("HDCP", format, ##args)
127*53ee8cc1Swenshuai.xi #define HalHDCPLogWarning(format, args...)    ULOGW("HDCP", format, ##args)
128*53ee8cc1Swenshuai.xi #define HalHDCPLogDebug(format, args...)      ULOGD("HDCP", format, ##args)
129*53ee8cc1Swenshuai.xi #define HalHDCPLogError(format, args...)      ULOGE("HDCP", format, ##args)
130*53ee8cc1Swenshuai.xi #define HalHDCPLogFatal(format, args...)      ULOGF("HDCP", format, ##args)
131*53ee8cc1Swenshuai.xi 
132*53ee8cc1Swenshuai.xi #else
133*53ee8cc1Swenshuai.xi 
134*53ee8cc1Swenshuai.xi #define HalHDCPLogInfo(format, args...)       printf(format, ##args)
135*53ee8cc1Swenshuai.xi #define HalHDCPLogWarning(format, args...)    printf(format, ##args)
136*53ee8cc1Swenshuai.xi #define HalHDCPLogDebug(format, args...)      printf(format, ##args)
137*53ee8cc1Swenshuai.xi #define HalHDCPLogError(format, args...)      printf(format, ##args)
138*53ee8cc1Swenshuai.xi #define HalHDCPLogFatal(format, args...)      printf(format, ##args)
139*53ee8cc1Swenshuai.xi 
140*53ee8cc1Swenshuai.xi #endif
141*53ee8cc1Swenshuai.xi 
142*53ee8cc1Swenshuai.xi 
143*53ee8cc1Swenshuai.xi #define DEF_SIZE_OF_KSXORLC128  16
144*53ee8cc1Swenshuai.xi #define DEF_SIZE_OF_RIV         8
145*53ee8cc1Swenshuai.xi #define DEF_SIZE_OF_HDCP1X_KEY  304
146*53ee8cc1Swenshuai.xi 
147*53ee8cc1Swenshuai.xi MS_VIRT _gHDCPRegBase = 0x00U;
148*53ee8cc1Swenshuai.xi MS_VIRT _gHDCPPMRegBase = 0x00U;
149*53ee8cc1Swenshuai.xi 
150*53ee8cc1Swenshuai.xi #define HDCPREG(bank, addr)     (*((volatile MS_U16 *)((_gHDCPRegBase + (bank << 1U)) + (addr << 2U))))
151*53ee8cc1Swenshuai.xi #define HDCPPMREG(bank, addr)   (*((volatile MS_U16 *)((_gHDCPPMRegBase + (bank << 1U)) + (addr << 2U))))
152*53ee8cc1Swenshuai.xi 
153*53ee8cc1Swenshuai.xi #define DEF_HDCP14_M0_SIZE          64U //bytes
154*53ee8cc1Swenshuai.xi 
155*53ee8cc1Swenshuai.xi /*********************************************************************/
156*53ee8cc1Swenshuai.xi /*                                                                                                                     */
157*53ee8cc1Swenshuai.xi /*                                                    Global                                                        */
158*53ee8cc1Swenshuai.xi /*                                                                                                                     */
159*53ee8cc1Swenshuai.xi /*********************************************************************/
160*53ee8cc1Swenshuai.xi MS_U8 gu8Hdcp1xKey[DEF_SIZE_OF_HDCP1X_KEY]= {0x00};
161*53ee8cc1Swenshuai.xi static MS_BOOL gbIsKmNewMode = FALSE;
162*53ee8cc1Swenshuai.xi 
163*53ee8cc1Swenshuai.xi /*********************************************************************/
164*53ee8cc1Swenshuai.xi /*                                                                                                                     */
165*53ee8cc1Swenshuai.xi /*                                                    Functions                                                    */
166*53ee8cc1Swenshuai.xi /*                                                                                                                     */
167*53ee8cc1Swenshuai.xi /*********************************************************************/
168*53ee8cc1Swenshuai.xi /*********************************************************************/
169*53ee8cc1Swenshuai.xi /*                                                                                                                     */
170*53ee8cc1Swenshuai.xi /*                                                    Internal                                                      */
171*53ee8cc1Swenshuai.xi /*                                                                                                                     */
172*53ee8cc1Swenshuai.xi /*********************************************************************/
173*53ee8cc1Swenshuai.xi 
MHalHdcpRegRead(MS_U32 bank,MS_U16 address)174*53ee8cc1Swenshuai.xi MS_U16 MHalHdcpRegRead(MS_U32 bank, MS_U16 address)
175*53ee8cc1Swenshuai.xi {
176*53ee8cc1Swenshuai.xi     return HDCPREG(bank, address);
177*53ee8cc1Swenshuai.xi }
178*53ee8cc1Swenshuai.xi 
MHalHdcpRegWrite(MS_U32 bank,MS_U16 address,MS_U16 reg_data)179*53ee8cc1Swenshuai.xi void MHalHdcpRegWrite(MS_U32 bank, MS_U16 address, MS_U16 reg_data)
180*53ee8cc1Swenshuai.xi {
181*53ee8cc1Swenshuai.xi     HDCPREG(bank, address) = reg_data;
182*53ee8cc1Swenshuai.xi }
183*53ee8cc1Swenshuai.xi 
MHalHdcpRegMaskWrite(MS_U32 bank,MS_U16 address,MS_U16 reg_mask,MS_U16 reg_data)184*53ee8cc1Swenshuai.xi void MHalHdcpRegMaskWrite(MS_U32 bank, MS_U16 address, MS_U16 reg_mask, MS_U16 reg_data)
185*53ee8cc1Swenshuai.xi {
186*53ee8cc1Swenshuai.xi     MS_U16 reg_value;
187*53ee8cc1Swenshuai.xi 
188*53ee8cc1Swenshuai.xi     reg_value = (HDCPREG(bank, address) & (~reg_mask)) | (reg_data & reg_mask);
189*53ee8cc1Swenshuai.xi     HDCPREG(bank, address) = reg_value;
190*53ee8cc1Swenshuai.xi }
191*53ee8cc1Swenshuai.xi 
MHalHdcpPMRegRead(MS_U32 bank,MS_U16 address)192*53ee8cc1Swenshuai.xi MS_U16 MHalHdcpPMRegRead(MS_U32 bank, MS_U16 address)
193*53ee8cc1Swenshuai.xi {
194*53ee8cc1Swenshuai.xi     return HDCPPMREG(bank, address);
195*53ee8cc1Swenshuai.xi }
196*53ee8cc1Swenshuai.xi 
MHalHdcpPMRegWrite(MS_U32 bank,MS_U16 address,MS_U16 reg_data)197*53ee8cc1Swenshuai.xi void MHalHdcpPMRegWrite(MS_U32 bank, MS_U16 address, MS_U16 reg_data)
198*53ee8cc1Swenshuai.xi {
199*53ee8cc1Swenshuai.xi     HDCPPMREG(bank, address) = reg_data;
200*53ee8cc1Swenshuai.xi }
201*53ee8cc1Swenshuai.xi 
MHalHdcpPMRegMaskWrite(MS_U32 bank,MS_U16 address,MS_U16 reg_mask,MS_U16 reg_data)202*53ee8cc1Swenshuai.xi void MHalHdcpPMRegMaskWrite(MS_U32 bank, MS_U16 address, MS_U16 reg_mask, MS_U16 reg_data)
203*53ee8cc1Swenshuai.xi {
204*53ee8cc1Swenshuai.xi     MS_U16 reg_value;
205*53ee8cc1Swenshuai.xi 
206*53ee8cc1Swenshuai.xi     reg_value = (HDCPPMREG(bank, address) & (~reg_mask)) | (reg_data & reg_mask);
207*53ee8cc1Swenshuai.xi     HDCPPMREG(bank, address) = reg_value;
208*53ee8cc1Swenshuai.xi }
209*53ee8cc1Swenshuai.xi 
210*53ee8cc1Swenshuai.xi /*********************************************************************/
211*53ee8cc1Swenshuai.xi /*                                                                                                                     */
212*53ee8cc1Swenshuai.xi /*                                                    External                                                     */
213*53ee8cc1Swenshuai.xi /*                                                                                                                     */
214*53ee8cc1Swenshuai.xi /*********************************************************************/
MHal_HDCP_HDCP14TxInitHdcp(MS_U8 u8PortIdx)215*53ee8cc1Swenshuai.xi void MHal_HDCP_HDCP14TxInitHdcp(MS_U8 u8PortIdx)
216*53ee8cc1Swenshuai.xi {
217*53ee8cc1Swenshuai.xi     //Kano has only 1 Tx port
218*53ee8cc1Swenshuai.xi     u8PortIdx &= 0x0F;
219*53ee8cc1Swenshuai.xi 
220*53ee8cc1Swenshuai.xi     //TBD: get bank offset by port index
221*53ee8cc1Swenshuai.xi     MHalHdcpRegMaskWrite(DEF_HDCP14_TX_REG_BANK, 0x0001, 0x8000, 0x8000); // Enable HDCP encryption
222*53ee8cc1Swenshuai.xi     MHalHdcpRegMaskWrite(DEF_HDCP14_TX_REG_BANK, 0x0002, 0x001C, 0x0000); //[4]: 1: km new mode; 0: km old mode
223*53ee8cc1Swenshuai.xi }
224*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP14TxLoadKey(MS_U8 * pu8KeyData,MS_BOOL bUseKmNewMode)225*53ee8cc1Swenshuai.xi void MHal_HDCP_HDCP14TxLoadKey(MS_U8* pu8KeyData, MS_BOOL bUseKmNewMode)
226*53ee8cc1Swenshuai.xi {
227*53ee8cc1Swenshuai.xi     gbIsKmNewMode = bUseKmNewMode;
228*53ee8cc1Swenshuai.xi     if (pu8KeyData != NULL)
229*53ee8cc1Swenshuai.xi         memcpy(gu8Hdcp1xKey, pu8KeyData, DEF_SIZE_OF_HDCP1X_KEY);
230*53ee8cc1Swenshuai.xi }
231*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP14TxSetAuthPass(MS_U8 u8PortIdx)232*53ee8cc1Swenshuai.xi void MHal_HDCP_HDCP14TxSetAuthPass(MS_U8 u8PortIdx)
233*53ee8cc1Swenshuai.xi {
234*53ee8cc1Swenshuai.xi     //Kano has only 1 Tx port
235*53ee8cc1Swenshuai.xi     u8PortIdx &= 0x0F;
236*53ee8cc1Swenshuai.xi 
237*53ee8cc1Swenshuai.xi     //TBD: get bank offset by port index
238*53ee8cc1Swenshuai.xi     MHalHdcpRegMaskWrite(DEF_HDCP14_TX_REG_BANK, 0x0002, 0x000F, 0x000C);
239*53ee8cc1Swenshuai.xi }
240*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP14TxEnableENC_EN(MS_U8 u8PortIdx,MS_BOOL bEnable)241*53ee8cc1Swenshuai.xi void MHal_HDCP_HDCP14TxEnableENC_EN(MS_U8 u8PortIdx, MS_BOOL bEnable)
242*53ee8cc1Swenshuai.xi {
243*53ee8cc1Swenshuai.xi     //Kano has only 1 Tx port
244*53ee8cc1Swenshuai.xi     u8PortIdx &= 0x0F;
245*53ee8cc1Swenshuai.xi 
246*53ee8cc1Swenshuai.xi     if (bEnable == TRUE)
247*53ee8cc1Swenshuai.xi         MHalHdcpRegMaskWrite(DEF_HDCP14_TX_REG_BANK, 0x0002, 0x0008, 0x0008);
248*53ee8cc1Swenshuai.xi     else
249*53ee8cc1Swenshuai.xi         MHalHdcpRegMaskWrite(DEF_HDCP14_TX_REG_BANK, 0x0002, 0x0008, 0x0000);
250*53ee8cc1Swenshuai.xi }
251*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP14TxProcessAn(MS_U8 u8PortIdx,MS_BOOL bUseInternalAn,MS_U8 * pu8An)252*53ee8cc1Swenshuai.xi void MHal_HDCP_HDCP14TxProcessAn(MS_U8 u8PortIdx, MS_BOOL bUseInternalAn, MS_U8* pu8An)
253*53ee8cc1Swenshuai.xi {
254*53ee8cc1Swenshuai.xi     MS_U8 i = 0;
255*53ee8cc1Swenshuai.xi     //Kano has only 1 Tx port
256*53ee8cc1Swenshuai.xi     u8PortIdx &= 0x0F;
257*53ee8cc1Swenshuai.xi 
258*53ee8cc1Swenshuai.xi     if (bUseInternalAn == TRUE)
259*53ee8cc1Swenshuai.xi     {
260*53ee8cc1Swenshuai.xi         MHalHdcpRegMaskWrite(DEF_HDCP14_TX_REG_BANK, 0x0001, 0x0100, 0x0100);
261*53ee8cc1Swenshuai.xi         MHalHdcpRegMaskWrite(DEF_HDCP14_TX_REG_BANK, 0x0002, 0x0002, 0x0002);
262*53ee8cc1Swenshuai.xi         MHalHdcpRegMaskWrite(DEF_HDCP14_TX_REG_BANK, 0x0002, 0x0002, 0x0000);
263*53ee8cc1Swenshuai.xi 
264*53ee8cc1Swenshuai.xi         MsOS_DelayTaskUs(1);
265*53ee8cc1Swenshuai.xi 
266*53ee8cc1Swenshuai.xi         for ( i = 0; i < 4; i++ )
267*53ee8cc1Swenshuai.xi         {
268*53ee8cc1Swenshuai.xi             *(pu8An + 2*i) = MHalHdcpRegRead(DEF_HDCP14_TX_REG_BANK, 0x0008 + i) & 0x00FF;
269*53ee8cc1Swenshuai.xi             *(pu8An + 2*i + 1) = (MHalHdcpRegRead(DEF_HDCP14_TX_REG_BANK, 0x0008 + i) & 0xFF00) >> 8;
270*53ee8cc1Swenshuai.xi         }
271*53ee8cc1Swenshuai.xi     }
272*53ee8cc1Swenshuai.xi     else
273*53ee8cc1Swenshuai.xi     {
274*53ee8cc1Swenshuai.xi         MHalHdcpRegMaskWrite(DEF_HDCP14_TX_REG_BANK, 0x0001, 0x0100, 0x0000);
275*53ee8cc1Swenshuai.xi 
276*53ee8cc1Swenshuai.xi         for ( i = 0; i < 4; i++ )
277*53ee8cc1Swenshuai.xi         {
278*53ee8cc1Swenshuai.xi             MHalHdcpRegWrite(DEF_HDCP14_TX_REG_BANK, 0x0008 + i, ((*(pu8An + 2*i + 1) << 8) | (*(pu8An + 2*i))));
279*53ee8cc1Swenshuai.xi         }
280*53ee8cc1Swenshuai.xi     }
281*53ee8cc1Swenshuai.xi }
282*53ee8cc1Swenshuai.xi 
283*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP14TxGetAKSV(MS_U8 u8PortIdx,MS_U8 * pu8Aksv)284*53ee8cc1Swenshuai.xi void MHal_HDCP_HDCP14TxGetAKSV(MS_U8 u8PortIdx, MS_U8* pu8Aksv)
285*53ee8cc1Swenshuai.xi {
286*53ee8cc1Swenshuai.xi     MS_U8 u8ByteCnt = 0;
287*53ee8cc1Swenshuai.xi 
288*53ee8cc1Swenshuai.xi     //Kano has only 1 Tx port
289*53ee8cc1Swenshuai.xi     u8PortIdx &= 0x0F;
290*53ee8cc1Swenshuai.xi 
291*53ee8cc1Swenshuai.xi     for (u8ByteCnt = 0; u8ByteCnt < 5; u8ByteCnt++ )
292*53ee8cc1Swenshuai.xi     {
293*53ee8cc1Swenshuai.xi         *(pu8Aksv + u8ByteCnt) = gu8Hdcp1xKey[u8ByteCnt];
294*53ee8cc1Swenshuai.xi     }
295*53ee8cc1Swenshuai.xi }
296*53ee8cc1Swenshuai.xi 
297*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP14TxCompareRi(MS_U8 u8PortIdx,MS_U8 * pu8SinkRi)298*53ee8cc1Swenshuai.xi MS_BOOL MHal_HDCP_HDCP14TxCompareRi(MS_U8 u8PortIdx, MS_U8* pu8SinkRi)
299*53ee8cc1Swenshuai.xi {
300*53ee8cc1Swenshuai.xi     MS_BOOL bRet = FALSE;
301*53ee8cc1Swenshuai.xi     MS_U16 u16SrcRi = 0x0000;
302*53ee8cc1Swenshuai.xi     //Kano has only 1 Tx port
303*53ee8cc1Swenshuai.xi     u8PortIdx &= 0x0F;
304*53ee8cc1Swenshuai.xi 
305*53ee8cc1Swenshuai.xi     do
306*53ee8cc1Swenshuai.xi     {
307*53ee8cc1Swenshuai.xi         u16SrcRi = MHalHdcpRegRead(DEF_HDCP14_TX_REG_BANK, 0x0000);
308*53ee8cc1Swenshuai.xi 
309*53ee8cc1Swenshuai.xi         if (u16SrcRi == *(MS_U16*)pu8SinkRi)
310*53ee8cc1Swenshuai.xi         {
311*53ee8cc1Swenshuai.xi             bRet = TRUE;
312*53ee8cc1Swenshuai.xi             break;
313*53ee8cc1Swenshuai.xi         }
314*53ee8cc1Swenshuai.xi 
315*53ee8cc1Swenshuai.xi         u16SrcRi = MHalHdcpRegRead(DEF_HDCP14_TX_REG_BANK, 0x0000);
316*53ee8cc1Swenshuai.xi 
317*53ee8cc1Swenshuai.xi         if (u16SrcRi == *(MS_U16*)pu8SinkRi)
318*53ee8cc1Swenshuai.xi         {
319*53ee8cc1Swenshuai.xi             bRet = TRUE;
320*53ee8cc1Swenshuai.xi             break;
321*53ee8cc1Swenshuai.xi         }
322*53ee8cc1Swenshuai.xi 
323*53ee8cc1Swenshuai.xi     } while (FALSE);
324*53ee8cc1Swenshuai.xi 
325*53ee8cc1Swenshuai.xi     return bRet;
326*53ee8cc1Swenshuai.xi }
327*53ee8cc1Swenshuai.xi 
328*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP14TxConfigMode(MS_U8 u8PortIdx,MS_U8 u8Mode)329*53ee8cc1Swenshuai.xi void MHal_HDCP_HDCP14TxConfigMode(MS_U8 u8PortIdx, MS_U8 u8Mode)
330*53ee8cc1Swenshuai.xi {
331*53ee8cc1Swenshuai.xi     //Kano has only 1 Tx port
332*53ee8cc1Swenshuai.xi     u8PortIdx &= 0x0F;
333*53ee8cc1Swenshuai.xi 
334*53ee8cc1Swenshuai.xi     MHalHdcpRegMaskWrite(DEF_HDCP14_TX_REG_BANK, 0x0001, 0x0E00, u8Mode << 8);
335*53ee8cc1Swenshuai.xi }
336*53ee8cc1Swenshuai.xi 
337*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP14TxGenerateCipher(MS_U8 u8PortIdx,MS_U8 * pu8Bksv)338*53ee8cc1Swenshuai.xi void MHal_HDCP_HDCP14TxGenerateCipher(MS_U8 u8PortIdx, MS_U8* pu8Bksv)
339*53ee8cc1Swenshuai.xi {
340*53ee8cc1Swenshuai.xi #define DEF_HDCP1X_KEY_OFFSET 8U
341*53ee8cc1Swenshuai.xi 
342*53ee8cc1Swenshuai.xi     MS_U8 u8Lm[7] = {0};
343*53ee8cc1Swenshuai.xi     MS_U8 u8ByteCnt = 0;
344*53ee8cc1Swenshuai.xi     MS_U8 u8BitCnt = 0;
345*53ee8cc1Swenshuai.xi     MS_U8 u8LmCnt = 0;
346*53ee8cc1Swenshuai.xi     MS_U8 u8CarryBit = 0;
347*53ee8cc1Swenshuai.xi     MS_U8 u8Seed = 0;
348*53ee8cc1Swenshuai.xi     MS_U8 u8Tmp = 0;
349*53ee8cc1Swenshuai.xi     MS_U16 u16Offset = 0;
350*53ee8cc1Swenshuai.xi 
351*53ee8cc1Swenshuai.xi     for (u8ByteCnt = 0; u8ByteCnt < 5; u8ByteCnt++)
352*53ee8cc1Swenshuai.xi     {
353*53ee8cc1Swenshuai.xi         for (u8BitCnt = 0; u8BitCnt < 8; u8BitCnt++)
354*53ee8cc1Swenshuai.xi         {
355*53ee8cc1Swenshuai.xi             if (*(pu8Bksv + u8ByteCnt) & (1 << u8BitCnt))
356*53ee8cc1Swenshuai.xi             {
357*53ee8cc1Swenshuai.xi                 u8CarryBit = 0;
358*53ee8cc1Swenshuai.xi                 u16Offset = (u8ByteCnt * 8 + u8BitCnt) * 7 + DEF_HDCP1X_KEY_OFFSET;
359*53ee8cc1Swenshuai.xi 
360*53ee8cc1Swenshuai.xi                 for (u8LmCnt = 0; u8LmCnt < 7; u8LmCnt++)
361*53ee8cc1Swenshuai.xi                 {
362*53ee8cc1Swenshuai.xi                     u8Seed = (u8LmCnt + gu8Hdcp1xKey[7]) % 7;
363*53ee8cc1Swenshuai.xi                     u8Tmp = gu8Hdcp1xKey[u16Offset + u8LmCnt] ^ gu8Hdcp1xKey[u8Seed];
364*53ee8cc1Swenshuai.xi 
365*53ee8cc1Swenshuai.xi                     u8Lm[u8LmCnt] = u8Lm[u8LmCnt] + u8Tmp + u8CarryBit;
366*53ee8cc1Swenshuai.xi                     if (((u8CarryBit == 0) && (u8Lm[u8LmCnt] >= u8Tmp)) || ((u8CarryBit == 1) && (u8Lm[u8LmCnt] > u8Tmp)))
367*53ee8cc1Swenshuai.xi                         u8CarryBit = 0;
368*53ee8cc1Swenshuai.xi                     else
369*53ee8cc1Swenshuai.xi                         u8CarryBit = 1;
370*53ee8cc1Swenshuai.xi                 }
371*53ee8cc1Swenshuai.xi             }
372*53ee8cc1Swenshuai.xi         }
373*53ee8cc1Swenshuai.xi     }
374*53ee8cc1Swenshuai.xi 
375*53ee8cc1Swenshuai.xi     u8Tmp = gu8Hdcp1xKey[288];
376*53ee8cc1Swenshuai.xi 
377*53ee8cc1Swenshuai.xi     for (u8LmCnt = 0; u8LmCnt < 7; u8LmCnt++)
378*53ee8cc1Swenshuai.xi     {
379*53ee8cc1Swenshuai.xi         if (u8LmCnt < 6)
380*53ee8cc1Swenshuai.xi             u8Lm[u8LmCnt] = u8Lm[u8LmCnt] ^ u8Tmp;
381*53ee8cc1Swenshuai.xi         else
382*53ee8cc1Swenshuai.xi             u8Lm[u8LmCnt] = u8Lm[u8LmCnt] ^ (~u8Tmp);
383*53ee8cc1Swenshuai.xi 
384*53ee8cc1Swenshuai.xi         if (u8LmCnt % 2 != 0)
385*53ee8cc1Swenshuai.xi             MHalHdcpRegWrite(DEF_HDCP14_TX_REG_BANK, 0x0004 + (u8LmCnt/2), (u8Lm[u8LmCnt] << 8) | u8Lm[u8LmCnt - 1]);
386*53ee8cc1Swenshuai.xi     }
387*53ee8cc1Swenshuai.xi 
388*53ee8cc1Swenshuai.xi     MHalHdcpRegWrite(DEF_HDCP14_TX_REG_BANK, 0x0007, (u8Tmp << 8) | u8Lm[6]);
389*53ee8cc1Swenshuai.xi 
390*53ee8cc1Swenshuai.xi #undef DEF_HDCP1X_KEY_OFFSET
391*53ee8cc1Swenshuai.xi 
392*53ee8cc1Swenshuai.xi }
393*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP14TxProcessR0(MS_U8 u8PortIdx)394*53ee8cc1Swenshuai.xi MS_BOOL MHal_HDCP_HDCP14TxProcessR0(MS_U8 u8PortIdx)
395*53ee8cc1Swenshuai.xi {
396*53ee8cc1Swenshuai.xi     MS_U8 u8Cnt = 0;
397*53ee8cc1Swenshuai.xi 
398*53ee8cc1Swenshuai.xi     MHalHdcpRegMaskWrite(DEF_HDCP14_TX_REG_BANK, 0x0002, 0x000F, 0x0000);
399*53ee8cc1Swenshuai.xi     MHalHdcpRegMaskWrite(DEF_HDCP14_TX_REG_BANK, 0x0002, 0x000F, 0x0001);
400*53ee8cc1Swenshuai.xi     MHalHdcpRegMaskWrite(DEF_HDCP14_TX_REG_BANK, 0x0002, 0x000F, 0x0000);
401*53ee8cc1Swenshuai.xi 
402*53ee8cc1Swenshuai.xi     while (u8Cnt-- && !(MHalHdcpRegRead(DEF_HDCP14_TX_REG_BANK, 0x0002) & 0x0100));
403*53ee8cc1Swenshuai.xi 
404*53ee8cc1Swenshuai.xi     return ((u8Cnt == 0) ? FALSE : TRUE);
405*53ee8cc1Swenshuai.xi }
406*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP14TxGetM0(MS_U8 u8PortIdx,MS_U8 * pu8M0)407*53ee8cc1Swenshuai.xi void MHal_HDCP_HDCP14TxGetM0(MS_U8 u8PortIdx, MS_U8* pu8M0)
408*53ee8cc1Swenshuai.xi {
409*53ee8cc1Swenshuai.xi #define DEF_HDCP1X_M0_SIZE 8
410*53ee8cc1Swenshuai.xi     unsigned char u8DataCnt = 0;
411*53ee8cc1Swenshuai.xi     MS_U16 u16BKOffset = 0x00;
412*53ee8cc1Swenshuai.xi     MS_U16 u16RegVal = 0x00;
413*53ee8cc1Swenshuai.xi 
414*53ee8cc1Swenshuai.xi     u8PortIdx &= 0x0F;
415*53ee8cc1Swenshuai.xi 
416*53ee8cc1Swenshuai.xi     for ( u8DataCnt = 0; u8DataCnt < (DEF_HDCP1X_M0_SIZE>>1); u8DataCnt++ )
417*53ee8cc1Swenshuai.xi     {
418*53ee8cc1Swenshuai.xi         u16RegVal = MHalHdcpRegRead(DEF_HDCP14_TX_REG_BANK + u16BKOffset, 0x0C + u8DataCnt);
419*53ee8cc1Swenshuai.xi         *(pu8M0 + 2*u8DataCnt) = (MS_U8)(u16RegVal & 0x00FF);
420*53ee8cc1Swenshuai.xi         *(pu8M0 + 2*u8DataCnt + 1) = (MS_U8)((u16RegVal & 0xFF00)>>8);
421*53ee8cc1Swenshuai.xi 
422*53ee8cc1Swenshuai.xi     }
423*53ee8cc1Swenshuai.xi #undef DEF_HDCP1X_M0_SIZE
424*53ee8cc1Swenshuai.xi }
425*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP14GetM0(MS_U8 u8PortIdx,MS_U8 * pu8Data)426*53ee8cc1Swenshuai.xi void MHal_HDCP_HDCP14GetM0(MS_U8 u8PortIdx, MS_U8 *pu8Data)
427*53ee8cc1Swenshuai.xi {
428*53ee8cc1Swenshuai.xi     MS_U8 cnt = 0x00;
429*53ee8cc1Swenshuai.xi     MS_U16 u16BKOffset = 0x00;
430*53ee8cc1Swenshuai.xi 
431*53ee8cc1Swenshuai.xi     u8PortIdx &= 0x0F;
432*53ee8cc1Swenshuai.xi     //Kano only has 1 Tx port
433*53ee8cc1Swenshuai.xi 
434*53ee8cc1Swenshuai.xi     for ( cnt = 0; cnt < (DEF_HDCP14_M0_SIZE >> 4); cnt++ )
435*53ee8cc1Swenshuai.xi     {
436*53ee8cc1Swenshuai.xi         MS_U16 u16tmpData = 0x00;
437*53ee8cc1Swenshuai.xi 
438*53ee8cc1Swenshuai.xi         u16tmpData = MHalHdcpRegRead(DEF_HDCP14_RX_REG_BANK + u16BKOffset, 0x0E + cnt);
439*53ee8cc1Swenshuai.xi 
440*53ee8cc1Swenshuai.xi         *(pu8Data + cnt*2) = (MS_U8)(u16tmpData & 0x00FF);
441*53ee8cc1Swenshuai.xi         *(pu8Data + cnt*2 + 1) = (MS_U8)((u16tmpData & 0xFF00) >> 8);
442*53ee8cc1Swenshuai.xi     }
443*53ee8cc1Swenshuai.xi }
444*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP14FillBksv(MS_U8 * pu8BksvData)445*53ee8cc1Swenshuai.xi void MHal_HDCP_HDCP14FillBksv(MS_U8 *pu8BksvData)
446*53ee8cc1Swenshuai.xi {
447*53ee8cc1Swenshuai.xi     if(pu8BksvData != NULL)
448*53ee8cc1Swenshuai.xi     {
449*53ee8cc1Swenshuai.xi 
450*53ee8cc1Swenshuai.xi     }
451*53ee8cc1Swenshuai.xi }
452*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP14FillKey(MS_U8 * pu8KeyData)453*53ee8cc1Swenshuai.xi void MHal_HDCP_HDCP14FillKey(MS_U8 *pu8KeyData)
454*53ee8cc1Swenshuai.xi {
455*53ee8cc1Swenshuai.xi     if(pu8KeyData == NULL)
456*53ee8cc1Swenshuai.xi     {
457*53ee8cc1Swenshuai.xi 
458*53ee8cc1Swenshuai.xi     }
459*53ee8cc1Swenshuai.xi }
460*53ee8cc1Swenshuai.xi 
MHal_HDCP_SetBank(MS_U32 u32NonPmBankAddr,MS_U32 u32PmBankAddr)461*53ee8cc1Swenshuai.xi void MHal_HDCP_SetBank(MS_U32 u32NonPmBankAddr, MS_U32 u32PmBankAddr)
462*53ee8cc1Swenshuai.xi {
463*53ee8cc1Swenshuai.xi     HalHDCPLogInfo("u32NonPmBankAddr = 0x%X, u32PmBankAddr = 0x%X\r\n", (unsigned int)u32NonPmBankAddr, (unsigned int)u32PmBankAddr);
464*53ee8cc1Swenshuai.xi     _gHDCPRegBase = u32NonPmBankAddr;
465*53ee8cc1Swenshuai.xi     _gHDCPPMRegBase = u32PmBankAddr;
466*53ee8cc1Swenshuai.xi }
467*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP2TxInit(MS_U8 u8PortIdx,MS_BOOL bEnable)468*53ee8cc1Swenshuai.xi void MHal_HDCP_HDCP2TxInit(MS_U8 u8PortIdx, MS_BOOL bEnable)
469*53ee8cc1Swenshuai.xi {
470*53ee8cc1Swenshuai.xi     MS_U16 u16BKOffset = 0x00;
471*53ee8cc1Swenshuai.xi 
472*53ee8cc1Swenshuai.xi     MHalHdcpRegMaskWrite(DEF_HDCP22_TX_REG_BANK + u16BKOffset, 0x0000, 0x11, bEnable ? 0x11 : 0x00); // bit 0: enable hdcp22; bit 4: enable EESS
473*53ee8cc1Swenshuai.xi     if (bEnable)
474*53ee8cc1Swenshuai.xi     {
475*53ee8cc1Swenshuai.xi         MHalHdcpRegMaskWrite(DEF_HDCP22_TX_REG_BANK + u16BKOffset, 0x0000, 0x02, 0x02); //reset hdcp22 FSM
476*53ee8cc1Swenshuai.xi         MHalHdcpRegMaskWrite(DEF_HDCP22_TX_REG_BANK + u16BKOffset, 0x0000, 0x02, 0x00);
477*53ee8cc1Swenshuai.xi     }
478*53ee8cc1Swenshuai.xi }
479*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP2TxEnableEncrypt(MS_U8 u8PortIdx,MS_BOOL bEnable)480*53ee8cc1Swenshuai.xi void MHal_HDCP_HDCP2TxEnableEncrypt(MS_U8 u8PortIdx, MS_BOOL bEnable)
481*53ee8cc1Swenshuai.xi {
482*53ee8cc1Swenshuai.xi     MS_U16 u16BKOffset = 0x00;
483*53ee8cc1Swenshuai.xi 
484*53ee8cc1Swenshuai.xi     MHalHdcpRegMaskWrite(DEF_HDCP22_TX_REG_BANK + u16BKOffset, 0x0000, 0x04, bEnable ? 0x04 : 0x00); //bit 2: authentication pass
485*53ee8cc1Swenshuai.xi     MHalHdcpRegMaskWrite(DEF_HDCP22_TX_REG_BANK + u16BKOffset, 0x0000, 0x08, bEnable ? 0x08 : 0x00); //bit 3: enable hdcp22 to issue encryption enable signal
486*53ee8cc1Swenshuai.xi }
487*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP2TxFillCipherKey(MS_U8 u8PortIdx,MS_U8 * pu8Riv,MS_U8 * pu8KsXORLC128)488*53ee8cc1Swenshuai.xi void MHal_HDCP_HDCP2TxFillCipherKey(MS_U8 u8PortIdx, MS_U8 *pu8Riv, MS_U8 *pu8KsXORLC128)
489*53ee8cc1Swenshuai.xi {
490*53ee8cc1Swenshuai.xi     MS_U8 cnt = 0;
491*53ee8cc1Swenshuai.xi     MS_U16 u16BKOffset = 0x00;
492*53ee8cc1Swenshuai.xi     //MS_U16 u16RegOffset = 0x00;
493*53ee8cc1Swenshuai.xi 
494*53ee8cc1Swenshuai.xi     //Kano only has 1 Tx port
495*53ee8cc1Swenshuai.xi 
496*53ee8cc1Swenshuai.xi     //Ks^LC128
497*53ee8cc1Swenshuai.xi     for ( cnt = 0; cnt < (DEF_SIZE_OF_KSXORLC128>>1); cnt++)
498*53ee8cc1Swenshuai.xi         MHalHdcpRegWrite(DEF_HDCP22_TX_KEY_REG_BANK + u16BKOffset, 0x60 + (DEF_SIZE_OF_KSXORLC128 >> 1) - 1 - cnt, *(pu8KsXORLC128 + cnt*2 + 1)|(*(pu8KsXORLC128 + cnt*2)<<8));
499*53ee8cc1Swenshuai.xi 
500*53ee8cc1Swenshuai.xi     //Riv
501*53ee8cc1Swenshuai.xi     for ( cnt = 0; cnt < (DEF_SIZE_OF_RIV>>1); cnt++)
502*53ee8cc1Swenshuai.xi         MHalHdcpRegWrite(DEF_HDCP22_TX_KEY_REG_BANK + u16BKOffset, 0x68 + (DEF_SIZE_OF_RIV >> 1) - 1 - cnt, *(pu8Riv + cnt*2 + 1)|(*(pu8Riv + cnt*2)<<8));
503*53ee8cc1Swenshuai.xi 
504*53ee8cc1Swenshuai.xi }
505*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP2TxGetCipherState(MS_U8 u8PortIdx,MS_U8 * pu8State)506*53ee8cc1Swenshuai.xi void MHal_HDCP_HDCP2TxGetCipherState(MS_U8 u8PortIdx, MS_U8 *pu8State)
507*53ee8cc1Swenshuai.xi {
508*53ee8cc1Swenshuai.xi     MS_U16 u16BKOffset = 0x00;
509*53ee8cc1Swenshuai.xi     //MS_U16 u16RegOffset = 0x00;
510*53ee8cc1Swenshuai.xi 
511*53ee8cc1Swenshuai.xi     *pu8State = MHalHdcpRegRead(DEF_HDCP22_TX_REG_BANK + u16BKOffset, 0x00) & 0x0C;
512*53ee8cc1Swenshuai.xi }
513*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP2TxSetAuthPass(MS_U8 u8PortIdx,MS_BOOL bEnable)514*53ee8cc1Swenshuai.xi void MHal_HDCP_HDCP2TxSetAuthPass(MS_U8 u8PortIdx, MS_BOOL bEnable)
515*53ee8cc1Swenshuai.xi {
516*53ee8cc1Swenshuai.xi     MS_U16 u16BKOffset = 0x00;
517*53ee8cc1Swenshuai.xi 
518*53ee8cc1Swenshuai.xi     MHalHdcpRegMaskWrite(DEF_HDCP22_TX_REG_BANK + u16BKOffset, 0x0000, 0x04, bEnable ? 0x04 : 0x00); //bit 2: authentication pass
519*53ee8cc1Swenshuai.xi }
520*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP2RxInit(MS_U8 u8PortIdx)521*53ee8cc1Swenshuai.xi void MHal_HDCP_HDCP2RxInit(MS_U8 u8PortIdx)
522*53ee8cc1Swenshuai.xi {
523*53ee8cc1Swenshuai.xi     MS_U16 u16BKOffset = 0x00;
524*53ee8cc1Swenshuai.xi 
525*53ee8cc1Swenshuai.xi     // [1] Enable auto-clear SKE status when receiving ake_init; [2] Enable auto-clear SKE status when no hdcp22 capability
526*53ee8cc1Swenshuai.xi     MHalHdcpRegMaskWrite(DEF_HDCP22_RX_REG_BANK + u16BKOffset, 0x4E, 0x0006, 0x0006);
527*53ee8cc1Swenshuai.xi }
528*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP2RxProcessCipher(MS_U8 u8PortIdx,MS_U8 * pu8Riv,MS_U8 * pu8ContentKey)529*53ee8cc1Swenshuai.xi void MHal_HDCP_HDCP2RxProcessCipher(MS_U8 u8PortIdx, MS_U8* pu8Riv, MS_U8 *pu8ContentKey)
530*53ee8cc1Swenshuai.xi {
531*53ee8cc1Swenshuai.xi     MS_U8 cnt = 0;
532*53ee8cc1Swenshuai.xi     MS_U16 u16BKOffset = 0x00;
533*53ee8cc1Swenshuai.xi     MS_U16 u16RegOffset = 0x00;
534*53ee8cc1Swenshuai.xi 
535*53ee8cc1Swenshuai.xi     //Ks^LC128
536*53ee8cc1Swenshuai.xi     for ( cnt = 0; cnt < (DEF_SIZE_OF_KSXORLC128>>1); cnt++)
537*53ee8cc1Swenshuai.xi         MHalHdcpRegWrite(DEF_HDCP22_RX_KEY_REG_BANK + u16BKOffset, u16RegOffset + 0x30 + (DEF_SIZE_OF_KSXORLC128 >> 1) - 1 - cnt, *(pu8ContentKey + cnt*2 + 1)|(*(pu8ContentKey + cnt*2)<<8));
538*53ee8cc1Swenshuai.xi 
539*53ee8cc1Swenshuai.xi     //Riv
540*53ee8cc1Swenshuai.xi     for ( cnt = 0; cnt < (DEF_SIZE_OF_RIV>>1); cnt++)
541*53ee8cc1Swenshuai.xi         MHalHdcpRegWrite(DEF_HDCP22_RX_KEY_REG_BANK + u16BKOffset, u16RegOffset + 0x38 + (DEF_SIZE_OF_RIV >> 1) - 1 - cnt, *(pu8Riv + cnt*2 + 1)|(*(pu8Riv + cnt*2)<<8));
542*53ee8cc1Swenshuai.xi 
543*53ee8cc1Swenshuai.xi     //Set SKE successful
544*53ee8cc1Swenshuai.xi     MHalHdcpRegMaskWrite(DEF_HDCP22_RX_REG_BANK + u16BKOffset, 0x4E, 0x0001, 0x0001);
545*53ee8cc1Swenshuai.xi }
546*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP2RxSetSKEPass(MS_U8 u8PortIdx,MS_BOOL bEnable)547*53ee8cc1Swenshuai.xi void MHal_HDCP_HDCP2RxSetSKEPass(MS_U8 u8PortIdx, MS_BOOL bEnable)
548*53ee8cc1Swenshuai.xi {
549*53ee8cc1Swenshuai.xi     MS_U16 u16BKOffset = 0x00;
550*53ee8cc1Swenshuai.xi     MS_U16 u16RegOffset = 0x00;
551*53ee8cc1Swenshuai.xi 
552*53ee8cc1Swenshuai.xi     //Set SKE successful
553*53ee8cc1Swenshuai.xi     MHalHdcpRegMaskWrite(DEF_HDCP22_RX_REG_BANK + u16BKOffset, 0x4E, 0x0001, bEnable ? 0x0001 : 0x0000);
554*53ee8cc1Swenshuai.xi }
555*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP2RxFillCipherKey(MS_U8 u8PortIdx,MS_U8 * pu8Riv,MS_U8 * pu8ContentKey)556*53ee8cc1Swenshuai.xi void MHal_HDCP_HDCP2RxFillCipherKey(MS_U8 u8PortIdx, MS_U8* pu8Riv, MS_U8 *pu8ContentKey)
557*53ee8cc1Swenshuai.xi {
558*53ee8cc1Swenshuai.xi     MS_U8 cnt = 0;
559*53ee8cc1Swenshuai.xi     MS_U16 u16BKOffset = 0x00;
560*53ee8cc1Swenshuai.xi     MS_U16 u16RegOffset = 0x00;
561*53ee8cc1Swenshuai.xi 
562*53ee8cc1Swenshuai.xi     //Ks^LC128
563*53ee8cc1Swenshuai.xi     for ( cnt = 0; cnt < (DEF_SIZE_OF_KSXORLC128>>1); cnt++)
564*53ee8cc1Swenshuai.xi         MHalHdcpRegWrite(DEF_HDCP22_RX_KEY_REG_BANK + u16BKOffset, u16RegOffset + 0x30 + (DEF_SIZE_OF_KSXORLC128 >> 1) - 1 - cnt, *(pu8ContentKey + cnt*2 + 1)|(*(pu8ContentKey + cnt*2)<<8));
565*53ee8cc1Swenshuai.xi 
566*53ee8cc1Swenshuai.xi     //Riv
567*53ee8cc1Swenshuai.xi     for ( cnt = 0; cnt < (DEF_SIZE_OF_RIV>>1); cnt++)
568*53ee8cc1Swenshuai.xi         MHalHdcpRegWrite(DEF_HDCP22_RX_KEY_REG_BANK + u16BKOffset, u16RegOffset + 0x38 + (DEF_SIZE_OF_RIV >> 1) - 1 - cnt, *(pu8Riv + cnt*2 + 1)|(*(pu8Riv + cnt*2)<<8));
569*53ee8cc1Swenshuai.xi }
570*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP2RxGetCipherState(MS_U8 u8PortIdx,MS_U8 * pu8State)571*53ee8cc1Swenshuai.xi void MHal_HDCP_HDCP2RxGetCipherState(MS_U8 u8PortIdx, MS_U8 *pu8State)
572*53ee8cc1Swenshuai.xi {
573*53ee8cc1Swenshuai.xi     MS_U16 u16BKOffset = 0x00;
574*53ee8cc1Swenshuai.xi     //MS_U16 u16RegOffset = 0x00;
575*53ee8cc1Swenshuai.xi 
576*53ee8cc1Swenshuai.xi     ////Kano only has 1 Rx port
577*53ee8cc1Swenshuai.xi 
578*53ee8cc1Swenshuai.xi     *pu8State = MHalHdcpRegRead(DEF_HDCP22_RX_REG_BANK + u16BKOffset, 0x4E) & 0x01;
579*53ee8cc1Swenshuai.xi }
580*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP1TxEncrytionStatus(MS_U8 u8PortIdx,MS_U8 u8SetStatusFlag,MS_U32 u32SetStatus)581*53ee8cc1Swenshuai.xi MS_U32 MHal_HDCP_HDCP1TxEncrytionStatus(MS_U8 u8PortIdx, MS_U8 u8SetStatusFlag, MS_U32 u32SetStatus)
582*53ee8cc1Swenshuai.xi {
583*53ee8cc1Swenshuai.xi     MS_U32 u32GetStatus = 0;
584*53ee8cc1Swenshuai.xi 
585*53ee8cc1Swenshuai.xi     if(u8SetStatusFlag) // Set HDCP1 encrytion status
586*53ee8cc1Swenshuai.xi     {
587*53ee8cc1Swenshuai.xi         MHalHdcpRegMaskWrite(DEF_HDCP14_TX_REG_BANK, REG_HDCP14_TX_02_L, BIT(3), u32SetStatus? BIT(3): 0); //bit 3: enable hdcp14 to issue encryption enable signal
588*53ee8cc1Swenshuai.xi     }
589*53ee8cc1Swenshuai.xi 
590*53ee8cc1Swenshuai.xi     // Get HDCP1 encrytion status
591*53ee8cc1Swenshuai.xi     if(MHalHdcpRegRead(DEF_HDCP14_TX_REG_BANK, REG_HDCP14_TX_02_L) &BIT(3))
592*53ee8cc1Swenshuai.xi     {
593*53ee8cc1Swenshuai.xi         u32GetStatus = TRUE;
594*53ee8cc1Swenshuai.xi     }
595*53ee8cc1Swenshuai.xi 
596*53ee8cc1Swenshuai.xi     return u32GetStatus;
597*53ee8cc1Swenshuai.xi }
598*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCP2TxEncrytionStatus(MS_U8 u8PortIdx,MS_U8 u8SetStatusFlag,MS_U32 u32SetStatus)599*53ee8cc1Swenshuai.xi MS_U32 MHal_HDCP_HDCP2TxEncrytionStatus(MS_U8 u8PortIdx, MS_U8 u8SetStatusFlag, MS_U32 u32SetStatus)
600*53ee8cc1Swenshuai.xi {
601*53ee8cc1Swenshuai.xi     MS_U32 u32GetStatus = 0;
602*53ee8cc1Swenshuai.xi 
603*53ee8cc1Swenshuai.xi     if(u8SetStatusFlag) // Set HDCP2 encrytion status
604*53ee8cc1Swenshuai.xi     {
605*53ee8cc1Swenshuai.xi         MHalHdcpRegMaskWrite(DEF_HDCP22_TX_REG_BANK, REG_HDCP22_TX_00_L, BIT(3), u32SetStatus? BIT(3): 0); //bit 3: enable hdcp22 to issue encryption enable signal
606*53ee8cc1Swenshuai.xi     }
607*53ee8cc1Swenshuai.xi 
608*53ee8cc1Swenshuai.xi     // Get HDCP2 encrytion status
609*53ee8cc1Swenshuai.xi     if(MHalHdcpRegRead(DEF_HDCP22_TX_REG_BANK, REG_HDCP22_TX_00_L) &BIT(3))
610*53ee8cc1Swenshuai.xi     {
611*53ee8cc1Swenshuai.xi         u32GetStatus = TRUE;
612*53ee8cc1Swenshuai.xi     }
613*53ee8cc1Swenshuai.xi 
614*53ee8cc1Swenshuai.xi     return u32GetStatus;
615*53ee8cc1Swenshuai.xi }
616*53ee8cc1Swenshuai.xi 
MHal_HDCP_HDCPTxHDMIStatus(MS_U8 u8PortIdx,MS_U8 u8SetStatusFlag,MS_U32 u32SetStatus)617*53ee8cc1Swenshuai.xi MS_U32 MHal_HDCP_HDCPTxHDMIStatus(MS_U8 u8PortIdx, MS_U8 u8SetStatusFlag, MS_U32 u32SetStatus)
618*53ee8cc1Swenshuai.xi {
619*53ee8cc1Swenshuai.xi     MS_U32 u32GetStatus = 0;
620*53ee8cc1Swenshuai.xi 
621*53ee8cc1Swenshuai.xi     if(u8SetStatusFlag) // Set HDNI status
622*53ee8cc1Swenshuai.xi     {
623*53ee8cc1Swenshuai.xi         MHalHdcpRegMaskWrite(DEF_HDMITX_PHY_REG_BANK, REG_HDMITX_PHY_39_L, 0xFFFF, u32SetStatus? 0xF000: 0xFFFF);
624*53ee8cc1Swenshuai.xi         MHalHdcpRegMaskWrite(DEF_HDMITX_PHY_REG_BANK, REG_HDMITX_PHY_2E_L, 0xE800, u32SetStatus? 0xE800: 0x0000);
625*53ee8cc1Swenshuai.xi     }
626*53ee8cc1Swenshuai.xi 
627*53ee8cc1Swenshuai.xi     // Get HDNI status
628*53ee8cc1Swenshuai.xi     if((MHalHdcpRegRead(DEF_HDMITX_PHY_REG_BANK, REG_HDMITX_PHY_2E_L) &0xE800) == 0xE800)
629*53ee8cc1Swenshuai.xi     {
630*53ee8cc1Swenshuai.xi         u32GetStatus = TRUE;
631*53ee8cc1Swenshuai.xi     }
632*53ee8cc1Swenshuai.xi 
633*53ee8cc1Swenshuai.xi     return u32GetStatus;
634*53ee8cc1Swenshuai.xi }
635*53ee8cc1Swenshuai.xi 
636*53ee8cc1Swenshuai.xi #endif //#ifndef HAL_HDCP_C
637