1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi // such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi // third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any
38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi // parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi // ("Services").
52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi // or otherwise:
58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi // with the said Rules.
72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi // be English.
74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2008-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // (!��MStar Confidential Information!�L) by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi
95*53ee8cc1Swenshuai.xi #include "MsCommon.h"
96*53ee8cc1Swenshuai.xi #include <string.h>
97*53ee8cc1Swenshuai.xi #include "MsTypes.h"
98*53ee8cc1Swenshuai.xi #include "halGOP.h"
99*53ee8cc1Swenshuai.xi #include "regGOP.h"
100*53ee8cc1Swenshuai.xi #include "halCHIP.h"
101*53ee8cc1Swenshuai.xi #include "drvSYS.h"
102*53ee8cc1Swenshuai.xi
103*53ee8cc1Swenshuai.xi
104*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
105*53ee8cc1Swenshuai.xi // Driver Compiler Options
106*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
107*53ee8cc1Swenshuai.xi #define HAL_GOP_DEBUGINFO(x) //x
108*53ee8cc1Swenshuai.xi
109*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
110*53ee8cc1Swenshuai.xi // Local Defines
111*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
112*53ee8cc1Swenshuai.xi #define RIU ((unsigned short volatile *) pGOPHalLocal->u32_mmio_base)
113*53ee8cc1Swenshuai.xi #define GOP_WRITE2BYTE(addr, val) { RIU[addr] = val; }
114*53ee8cc1Swenshuai.xi #define GOP_READ2BYTE(addr) RIU[addr]
115*53ee8cc1Swenshuai.xi #define GOP_BANK_MASK 0x0F
116*53ee8cc1Swenshuai.xi
117*53ee8cc1Swenshuai.xi
118*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
119*53ee8cc1Swenshuai.xi // Local Var
120*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
121*53ee8cc1Swenshuai.xi MS_BOOL bIsMuxVaildToGopDst[MAX_GOP_MUX][MAX_DRV_GOP_DST_SUPPORT] =
122*53ee8cc1Swenshuai.xi {
123*53ee8cc1Swenshuai.xi /*IP0, IP0_SUB, MIXER2VE, OP0, VOP, IP1, IP1_SUB, MIXER2OP*/
124*53ee8cc1Swenshuai.xi {TRUE, FALSE, FALSE, TRUE, TRUE, FALSE, FALSE, FALSE}, /*All Gop Dst case is vaild or FALSE for mux 0 */
125*53ee8cc1Swenshuai.xi {TRUE, FALSE, FALSE, FALSE, TRUE, FALSE, FALSE, FALSE}, /*All Gop Dst case is vaild or FALSE for mux 1 */
126*53ee8cc1Swenshuai.xi {TRUE, FALSE, FALSE, TRUE, TRUE, FALSE, FALSE, FALSE}, /*All Gop Dst case is vaild or FALSE for mux 2 */
127*53ee8cc1Swenshuai.xi {TRUE, FALSE, FALSE, FALSE, TRUE, FALSE, FALSE, FALSE}, /*All Gop Dst case is vaild or FALSE for mux 3 */
128*53ee8cc1Swenshuai.xi
129*53ee8cc1Swenshuai.xi };
130*53ee8cc1Swenshuai.xi
131*53ee8cc1Swenshuai.xi
132*53ee8cc1Swenshuai.xi GOP_CHIP_PROPERTY g_GopChipPro =
133*53ee8cc1Swenshuai.xi {
134*53ee8cc1Swenshuai.xi .bSetHSyncInverse = FALSE,
135*53ee8cc1Swenshuai.xi .bGop1GPalette = FALSE,
136*53ee8cc1Swenshuai.xi .bSetHPipeOfst = FALSE,
137*53ee8cc1Swenshuai.xi .bNeedCheckMVOP = FALSE,
138*53ee8cc1Swenshuai.xi .bNeedSetMUX1ToIP0 = FALSE,
139*53ee8cc1Swenshuai.xi .bNeedSetMUX3ToIP0 = FALSE,
140*53ee8cc1Swenshuai.xi .bNewMux = TRUE,
141*53ee8cc1Swenshuai.xi .bNewPalette = FALSE,
142*53ee8cc1Swenshuai.xi .bNewBwReg = TRUE,
143*53ee8cc1Swenshuai.xi .bGop2VStretch = TRUE,
144*53ee8cc1Swenshuai.xi .bIgnoreIPHPD = FALSE, //Uranus4 has handshack with XC, should not set HPD
145*53ee8cc1Swenshuai.xi .bIgnoreVEHPD = FALSE, //Uranus4 to VE through Mixer, do not need adjust HPD
146*53ee8cc1Swenshuai.xi .bhastilemode = FALSE,
147*53ee8cc1Swenshuai.xi .bInitNotEnableGOPToSC = FALSE, //For Uranus4 mux init setting, enable GOP to SC in GOP init would cause problem
148*53ee8cc1Swenshuai.xi .bAutoAdjustMirrorHSize = FALSE, //whether hw will auto adjust start addr when H mirror is enable
149*53ee8cc1Swenshuai.xi .bGOPWithVscale = {TRUE, TRUE, TRUE, TRUE}, //setting GOP with/without Vscale
150*53ee8cc1Swenshuai.xi .DwinVer = 0x1,
151*53ee8cc1Swenshuai.xi .bTstPatternAlpha = FALSE,
152*53ee8cc1Swenshuai.xi .bXCDirrectBankSupport = TRUE, /*XC Dirrect Bank R/W*/
153*53ee8cc1Swenshuai.xi .bFRCSupport = FALSE, /*OC path*/
154*53ee8cc1Swenshuai.xi .bGOPMixerToVE= FALSE, /*Mixer to VE path*/
155*53ee8cc1Swenshuai.xi .bBnkForceWrite = FALSE, /*Direct Bank Force Write*/
156*53ee8cc1Swenshuai.xi .bPixelModeSupport = FALSE, /*Pixel Mode Support*/
157*53ee8cc1Swenshuai.xi .bScalingDownSupport= FALSE,
158*53ee8cc1Swenshuai.xi .b2Pto1PSupport= FALSE,
159*53ee8cc1Swenshuai.xi .bTLBSupport= {TRUE, FALSE, TRUE, FALSE, FALSE, FALSE},
160*53ee8cc1Swenshuai.xi .GOP_TestPattern_Vaild= E_GOP2,
161*53ee8cc1Swenshuai.xi
162*53ee8cc1Swenshuai.xi #ifdef ENABLE_GOP_T3DPATCH
163*53ee8cc1Swenshuai.xi .GOP_PD = GOP_PD_T3D,
164*53ee8cc1Swenshuai.xi #else
165*53ee8cc1Swenshuai.xi .GOP_PD = 0x114,
166*53ee8cc1Swenshuai.xi #endif
167*53ee8cc1Swenshuai.xi .GOP_IP_PD = (-0x3),
168*53ee8cc1Swenshuai.xi .GOP_MVOP_PD = 0x6E,
169*53ee8cc1Swenshuai.xi .GOP_VE_PD = 0x89,
170*53ee8cc1Swenshuai.xi .GOP_MIXER_PD = 0x0,
171*53ee8cc1Swenshuai.xi .GOP_NonVS_PD_Offset = 0x0, //GOP without Vsacle might need add offset on pipedelay
172*53ee8cc1Swenshuai.xi .GOP_VE_V_Offset = 0x0,
173*53ee8cc1Swenshuai.xi .GOP_UHD_PD_Offset = 0x0,
174*53ee8cc1Swenshuai.xi
175*53ee8cc1Swenshuai.xi .GOP_MUX_Delta = 0x1,
176*53ee8cc1Swenshuai.xi .GOP_Mux_Offset = {0x0, 0x9, 0xC, 0xF},
177*53ee8cc1Swenshuai.xi .GOP_Mux_FRC_offset= 0x0,
178*53ee8cc1Swenshuai.xi .GOP_MapLayer2Mux = {E_GOP_MUX0, E_GOP_MUX1, E_GOP_MUX2, E_GOP_MUX3},
179*53ee8cc1Swenshuai.xi .WordUnit = GOP_WordUnit,
180*53ee8cc1Swenshuai.xi .TotalGwinNum = GOP_TotalGwinNum,
181*53ee8cc1Swenshuai.xi .Default_ConsAlpha_bits = DRV_VALID_8BITS,
182*53ee8cc1Swenshuai.xi .enGOP3DType = E_DRV_3D_DUP_HALF,
183*53ee8cc1Swenshuai.xi };
184*53ee8cc1Swenshuai.xi
185*53ee8cc1Swenshuai.xi
186*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
187*53ee8cc1Swenshuai.xi // Global Functions
188*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
HAL_GOP_GetGOPEnum(GOP_CTX_HAL_LOCAL * pGOPHalLocal,GOP_TYPE_DEF * GOP_TYPE)189*53ee8cc1Swenshuai.xi void HAL_GOP_GetGOPEnum(GOP_CTX_HAL_LOCAL *pGOPHalLocal, GOP_TYPE_DEF* GOP_TYPE)
190*53ee8cc1Swenshuai.xi {
191*53ee8cc1Swenshuai.xi GOP_TYPE->GOP0 = E_GOP0;
192*53ee8cc1Swenshuai.xi GOP_TYPE->GOP1 = E_GOP1;
193*53ee8cc1Swenshuai.xi GOP_TYPE->GOP2 = E_GOP2;
194*53ee8cc1Swenshuai.xi GOP_TYPE->GOP3 = E_GOP3;
195*53ee8cc1Swenshuai.xi GOP_TYPE->GOP4 = E_GOP4;
196*53ee8cc1Swenshuai.xi GOP_TYPE->GOP5 = E_GOP5;
197*53ee8cc1Swenshuai.xi GOP_TYPE->DWIN = E_GOP_Dwin;
198*53ee8cc1Swenshuai.xi GOP_TYPE->MIXER = E_GOP_MIXER;
199*53ee8cc1Swenshuai.xi }
200*53ee8cc1Swenshuai.xi
HAL_GOP_SetWinFmt(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 regForm,MS_U8 u8GOPNum,MS_U8 u8GwinNum,MS_U16 colortype)201*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetWinFmt(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 regForm, MS_U8 u8GOPNum, MS_U8 u8GwinNum, MS_U16 colortype)
202*53ee8cc1Swenshuai.xi {
203*53ee8cc1Swenshuai.xi MS_U32 u32BankOffSet = 0;
204*53ee8cc1Swenshuai.xi
205*53ee8cc1Swenshuai.xi _GetBnkOfstByGop(u8GOPNum, &u32BankOffSet);
206*53ee8cc1Swenshuai.xi
207*53ee8cc1Swenshuai.xi if (((regForm & E_GOP_REG_FORM_MASK) == E_GOP_REG_FORM_T21G) || ((regForm & E_GOP_REG_FORM_MASK) == E_GOP_REG_FORM_T81G))
208*53ee8cc1Swenshuai.xi {
209*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet + GOP_4G_GWIN0_CTRL(Gop23_GwinCtl_Ofet), colortype, GOP_REG_COLORTYPE_MASK<<GOP_REG_COLORTYPE_SHIFT);
210*53ee8cc1Swenshuai.xi }
211*53ee8cc1Swenshuai.xi else
212*53ee8cc1Swenshuai.xi {
213*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet + GOP_4G_GWIN0_CTRL(u8GwinNum), colortype, GOP_REG_COLORTYPE_MASK<<GOP_REG_COLORTYPE_SHIFT);
214*53ee8cc1Swenshuai.xi }
215*53ee8cc1Swenshuai.xi
216*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
217*53ee8cc1Swenshuai.xi }
218*53ee8cc1Swenshuai.xi
HAL_GOP_Set_PINPON(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOPNum,MS_BOOL bEn,E_DRV_GOP_PINPON_MODE pinpon_mode)219*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_Set_PINPON(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOPNum, MS_BOOL bEn, E_DRV_GOP_PINPON_MODE pinpon_mode)
220*53ee8cc1Swenshuai.xi {
221*53ee8cc1Swenshuai.xi MS_U32 u32BankOffSet =0;
222*53ee8cc1Swenshuai.xi MS_U32 u32BitMask=0,Regval=0;
223*53ee8cc1Swenshuai.xi
224*53ee8cc1Swenshuai.xi _GetBnkOfstByGop(u8GOPNum, &u32BankOffSet);
225*53ee8cc1Swenshuai.xi
226*53ee8cc1Swenshuai.xi switch(pinpon_mode)
227*53ee8cc1Swenshuai.xi {
228*53ee8cc1Swenshuai.xi case E_DRV_GOP_PINPON_G3D:
229*53ee8cc1Swenshuai.xi Regval = bEn << 5;
230*53ee8cc1Swenshuai.xi u32BitMask = GOP_BIT5;
231*53ee8cc1Swenshuai.xi break;
232*53ee8cc1Swenshuai.xi case E_DRV_GOP_PINPON_DWIN:
233*53ee8cc1Swenshuai.xi Regval = bEn << 6;
234*53ee8cc1Swenshuai.xi u32BitMask = GOP_BIT6;
235*53ee8cc1Swenshuai.xi break;
236*53ee8cc1Swenshuai.xi case E_DRV_GOP_PINPON_DIP:
237*53ee8cc1Swenshuai.xi Regval = bEn << 7;
238*53ee8cc1Swenshuai.xi u32BitMask = GOP_BIT7;
239*53ee8cc1Swenshuai.xi break;
240*53ee8cc1Swenshuai.xi default:
241*53ee8cc1Swenshuai.xi break;
242*53ee8cc1Swenshuai.xi }
243*53ee8cc1Swenshuai.xi
244*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_CTRL1, Regval, u32BitMask);
245*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
246*53ee8cc1Swenshuai.xi }
247*53ee8cc1Swenshuai.xi
248*53ee8cc1Swenshuai.xi
_GetBnkOfstByGop(MS_U8 gop,MS_U32 * pBnkOfst)249*53ee8cc1Swenshuai.xi MS_BOOL _GetBnkOfstByGop(MS_U8 gop, MS_U32 *pBnkOfst)
250*53ee8cc1Swenshuai.xi {
251*53ee8cc1Swenshuai.xi if (gop==0)
252*53ee8cc1Swenshuai.xi *pBnkOfst = GOP_4G_OFST<<16;
253*53ee8cc1Swenshuai.xi else if (gop==1)
254*53ee8cc1Swenshuai.xi *pBnkOfst = GOP_2G_OFST<<16;
255*53ee8cc1Swenshuai.xi else if (gop==2)
256*53ee8cc1Swenshuai.xi *pBnkOfst = GOP_1G_OFST<<16;
257*53ee8cc1Swenshuai.xi else if (gop==3)
258*53ee8cc1Swenshuai.xi *pBnkOfst = GOP_1GX_OFST<<16;
259*53ee8cc1Swenshuai.xi else if (gop==4)
260*53ee8cc1Swenshuai.xi *pBnkOfst = GOP_DW_OFST<<16;
261*53ee8cc1Swenshuai.xi else
262*53ee8cc1Swenshuai.xi return FALSE;
263*53ee8cc1Swenshuai.xi
264*53ee8cc1Swenshuai.xi return TRUE;
265*53ee8cc1Swenshuai.xi }
266*53ee8cc1Swenshuai.xi
HAL_GOP_GWIN_IsNewAlphaMode(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP)267*53ee8cc1Swenshuai.xi MS_BOOL HAL_GOP_GWIN_IsNewAlphaMode(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOP)
268*53ee8cc1Swenshuai.xi {
269*53ee8cc1Swenshuai.xi return FALSE;
270*53ee8cc1Swenshuai.xi }
271*53ee8cc1Swenshuai.xi
HAL_GOP_SetGOPACKMask(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U16 u16GopMask)272*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetGOPACKMask(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_U16 u16GopMask)
273*53ee8cc1Swenshuai.xi {
274*53ee8cc1Swenshuai.xi MS_U16 u16Mask = 0;
275*53ee8cc1Swenshuai.xi
276*53ee8cc1Swenshuai.xi if (u16GopMask&GOP_BIT0)
277*53ee8cc1Swenshuai.xi {
278*53ee8cc1Swenshuai.xi u16Mask |= GOP_BIT12;
279*53ee8cc1Swenshuai.xi }
280*53ee8cc1Swenshuai.xi if (u16GopMask&GOP_BIT1)
281*53ee8cc1Swenshuai.xi {
282*53ee8cc1Swenshuai.xi u16Mask |= GOP_BIT13;
283*53ee8cc1Swenshuai.xi }
284*53ee8cc1Swenshuai.xi if (u16GopMask&GOP_BIT2)
285*53ee8cc1Swenshuai.xi {
286*53ee8cc1Swenshuai.xi u16Mask |= GOP_BIT15;
287*53ee8cc1Swenshuai.xi }
288*53ee8cc1Swenshuai.xi if (u16Mask != 0)
289*53ee8cc1Swenshuai.xi {
290*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_BAK_SEL, 0xFFFF , u16Mask);
291*53ee8cc1Swenshuai.xi }
292*53ee8cc1Swenshuai.xi
293*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
294*53ee8cc1Swenshuai.xi }
295*53ee8cc1Swenshuai.xi
HAL_GOP_SetGOPACK(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gop)296*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetGOPACK(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_U8 gop)
297*53ee8cc1Swenshuai.xi {
298*53ee8cc1Swenshuai.xi switch(gop)
299*53ee8cc1Swenshuai.xi {
300*53ee8cc1Swenshuai.xi case E_GOP0:
301*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_BAK_SEL, GOP_BIT12 , GOP_BIT12);
302*53ee8cc1Swenshuai.xi break;
303*53ee8cc1Swenshuai.xi case E_GOP1:
304*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_BAK_SEL, GOP_BIT13 , GOP_BIT13);
305*53ee8cc1Swenshuai.xi break;
306*53ee8cc1Swenshuai.xi case E_GOP2:
307*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_BAK_SEL, GOP_BIT15 , GOP_BIT15);
308*53ee8cc1Swenshuai.xi break;
309*53ee8cc1Swenshuai.xi default:
310*53ee8cc1Swenshuai.xi break;
311*53ee8cc1Swenshuai.xi }
312*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
313*53ee8cc1Swenshuai.xi }
314*53ee8cc1Swenshuai.xi
HAL_GOP_GetGOPACK(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gop)315*53ee8cc1Swenshuai.xi MS_U16 HAL_GOP_GetGOPACK(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_U8 gop)
316*53ee8cc1Swenshuai.xi {
317*53ee8cc1Swenshuai.xi MS_U16 u16GopAck = 0,reg_val =0;
318*53ee8cc1Swenshuai.xi switch(gop)
319*53ee8cc1Swenshuai.xi {
320*53ee8cc1Swenshuai.xi case E_GOP0:
321*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal,GOP_BAK_SEL,®_val);
322*53ee8cc1Swenshuai.xi if(reg_val&0x1000)
323*53ee8cc1Swenshuai.xi u16GopAck = FALSE;
324*53ee8cc1Swenshuai.xi else
325*53ee8cc1Swenshuai.xi u16GopAck = TRUE;
326*53ee8cc1Swenshuai.xi break;
327*53ee8cc1Swenshuai.xi case E_GOP1:
328*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal,GOP_BAK_SEL,®_val);
329*53ee8cc1Swenshuai.xi if(reg_val&0x2000)
330*53ee8cc1Swenshuai.xi u16GopAck = FALSE;
331*53ee8cc1Swenshuai.xi else
332*53ee8cc1Swenshuai.xi u16GopAck = TRUE;
333*53ee8cc1Swenshuai.xi break;
334*53ee8cc1Swenshuai.xi case E_GOP2:
335*53ee8cc1Swenshuai.xi case E_GOP3:
336*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal,GOP_BAK_SEL,®_val);
337*53ee8cc1Swenshuai.xi if(reg_val&0x8000)
338*53ee8cc1Swenshuai.xi u16GopAck = FALSE;
339*53ee8cc1Swenshuai.xi else
340*53ee8cc1Swenshuai.xi u16GopAck = TRUE;
341*53ee8cc1Swenshuai.xi break;
342*53ee8cc1Swenshuai.xi case E_GOP_Dwin:
343*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal,GOP_BAK_SEL,®_val);
344*53ee8cc1Swenshuai.xi if(reg_val&0x4000)
345*53ee8cc1Swenshuai.xi u16GopAck = FALSE;
346*53ee8cc1Swenshuai.xi else
347*53ee8cc1Swenshuai.xi u16GopAck = TRUE;
348*53ee8cc1Swenshuai.xi break;
349*53ee8cc1Swenshuai.xi default:
350*53ee8cc1Swenshuai.xi break;
351*53ee8cc1Swenshuai.xi }
352*53ee8cc1Swenshuai.xi return u16GopAck;
353*53ee8cc1Swenshuai.xi }
354*53ee8cc1Swenshuai.xi
HAL_GOP_EnableTwoLineBufferMode(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_BOOL bEnable)355*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_EnableTwoLineBufferMode(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOP, MS_BOOL bEnable)
356*53ee8cc1Swenshuai.xi {
357*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
358*53ee8cc1Swenshuai.xi }
359*53ee8cc1Swenshuai.xi
360*53ee8cc1Swenshuai.xi MS_BOOL bAddOffset = FALSE;
HAL_GOP_Init(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOPNum)361*53ee8cc1Swenshuai.xi void HAL_GOP_Init(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOPNum)
362*53ee8cc1Swenshuai.xi {
363*53ee8cc1Swenshuai.xi MS_U32 u32bankoff = 0;
364*53ee8cc1Swenshuai.xi MS_U16 chipid=0;
365*53ee8cc1Swenshuai.xi const SYS_Info *sys_info = NULL;
366*53ee8cc1Swenshuai.xi
367*53ee8cc1Swenshuai.xi _GetBnkOfstByGop(u8GOPNum, &u32bankoff);
368*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoff+GOP_4G_NEW_BW, GOP_BIT7|GOP_BIT15, GOP_BIT7|GOP_BIT15 ); //use new BW mode, enable couple LB
369*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoff+GOP_4G_BW, GOP_FIFO_BURST_ALL, GOP_FIFO_BURST_MASK ); //set GOP DMA Burst length to "32"
370*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoff+GOP_4G_BW, GOP_FIFO_THRESHOLD, GOP_REG_LW_MASK ); //set DMA FIFO threshold to 3/4 FIFO length
371*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoff+GOP_4G_CTRL0, 0x000, 0x200); // Genshot fast=0 for t3, for T4 and after no need to set this bit.
372*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoff+GOP_4G_DUMMY_22, 0x0, 0x200); //0: Vsync will use the same pipe delay as Hsync
373*53ee8cc1Swenshuai.xi
374*53ee8cc1Swenshuai.xi // set VIP/VOP timing select, always select VOP should be OK.
375*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoff+GOP_4G_MULTI_ALPHA, GOP_BIT10, GOP_BIT10);
376*53ee8cc1Swenshuai.xi
377*53ee8cc1Swenshuai.xi chipid=MDrv_SYS_GetChipID();
378*53ee8cc1Swenshuai.xi sys_info=MDrv_SYS_GetInfo();
379*53ee8cc1Swenshuai.xi if( ( bAddOffset == FALSE ) && ( chipid == CHIPID_MUSTANG_SERIES )){
380*53ee8cc1Swenshuai.xi pGOPHalLocal->pGopChipPro->GOP_PD += MUSTANG_PD_OFFSET;
381*53ee8cc1Swenshuai.xi bAddOffset = TRUE;
382*53ee8cc1Swenshuai.xi }
383*53ee8cc1Swenshuai.xi }
384*53ee8cc1Swenshuai.xi
HAL_GOP_Chip_Proprity_Init(GOP_CTX_HAL_LOCAL * pGOPHalLocal)385*53ee8cc1Swenshuai.xi void HAL_GOP_Chip_Proprity_Init(GOP_CTX_HAL_LOCAL *pGOPHalLocal)
386*53ee8cc1Swenshuai.xi {
387*53ee8cc1Swenshuai.xi *pGOPHalLocal->pGopChipPro = g_GopChipPro;
388*53ee8cc1Swenshuai.xi }
389*53ee8cc1Swenshuai.xi
HAL_GOP_GetMaxGwinNumByGOP(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GopNum)390*53ee8cc1Swenshuai.xi MS_U8 HAL_GOP_GetMaxGwinNumByGOP(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GopNum)
391*53ee8cc1Swenshuai.xi {
392*53ee8cc1Swenshuai.xi if (u8GopNum==0)
393*53ee8cc1Swenshuai.xi {
394*53ee8cc1Swenshuai.xi return (MS_U8)MAX_GOP0_GWIN;
395*53ee8cc1Swenshuai.xi }
396*53ee8cc1Swenshuai.xi else if (u8GopNum==1)
397*53ee8cc1Swenshuai.xi {
398*53ee8cc1Swenshuai.xi return (MS_U8)MAX_GOP1_GWIN;
399*53ee8cc1Swenshuai.xi }
400*53ee8cc1Swenshuai.xi else if (u8GopNum==2)
401*53ee8cc1Swenshuai.xi {
402*53ee8cc1Swenshuai.xi return (MS_U8)MAX_GOP2_GWIN;
403*53ee8cc1Swenshuai.xi }
404*53ee8cc1Swenshuai.xi else if (u8GopNum==3)
405*53ee8cc1Swenshuai.xi {
406*53ee8cc1Swenshuai.xi return (MS_U8)MAX_GOP3_GWIN;
407*53ee8cc1Swenshuai.xi }
408*53ee8cc1Swenshuai.xi else
409*53ee8cc1Swenshuai.xi {
410*53ee8cc1Swenshuai.xi MS_ASSERT(0);
411*53ee8cc1Swenshuai.xi return 0xFF;
412*53ee8cc1Swenshuai.xi }
413*53ee8cc1Swenshuai.xi }
414*53ee8cc1Swenshuai.xi
HAL_GOP_SelGwinIdByGOP(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8Gop,MS_U8 u8Idx)415*53ee8cc1Swenshuai.xi MS_U8 HAL_GOP_SelGwinIdByGOP(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8Gop, MS_U8 u8Idx)
416*53ee8cc1Swenshuai.xi {
417*53ee8cc1Swenshuai.xi MS_U8 u8GWinId = 0;
418*53ee8cc1Swenshuai.xi
419*53ee8cc1Swenshuai.xi //Adjust GWIN ID by different Chip
420*53ee8cc1Swenshuai.xi
421*53ee8cc1Swenshuai.xi switch(u8Gop)
422*53ee8cc1Swenshuai.xi {
423*53ee8cc1Swenshuai.xi case E_GOP0:
424*53ee8cc1Swenshuai.xi u8GWinId = GOP0_GwinIdBase + u8Idx;
425*53ee8cc1Swenshuai.xi break;
426*53ee8cc1Swenshuai.xi case E_GOP1:
427*53ee8cc1Swenshuai.xi u8GWinId = GOP1_GwinIdBase + u8Idx;
428*53ee8cc1Swenshuai.xi break;
429*53ee8cc1Swenshuai.xi case E_GOP2:
430*53ee8cc1Swenshuai.xi u8GWinId = GOP2_GwinIdBase + u8Idx;
431*53ee8cc1Swenshuai.xi break;
432*53ee8cc1Swenshuai.xi case E_GOP3:
433*53ee8cc1Swenshuai.xi u8GWinId = GOP3_GwinIdBase + u8Idx;
434*53ee8cc1Swenshuai.xi break;
435*53ee8cc1Swenshuai.xi default:
436*53ee8cc1Swenshuai.xi break;
437*53ee8cc1Swenshuai.xi }
438*53ee8cc1Swenshuai.xi return u8GWinId;
439*53ee8cc1Swenshuai.xi
440*53ee8cc1Swenshuai.xi }
441*53ee8cc1Swenshuai.xi
HAL_GOP_GOPSel(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOPNum)442*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_GOPSel(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOPNum)
443*53ee8cc1Swenshuai.xi {
444*53ee8cc1Swenshuai.xi switch(u8GOPNum)
445*53ee8cc1Swenshuai.xi {
446*53ee8cc1Swenshuai.xi case 0: // GOP4G
447*53ee8cc1Swenshuai.xi pGOPHalLocal->bank_offset = GOP_4G_OFST<<16;
448*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
449*53ee8cc1Swenshuai.xi case 1: // GOP2G
450*53ee8cc1Swenshuai.xi pGOPHalLocal->bank_offset = GOP_2G_OFST<<16;
451*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
452*53ee8cc1Swenshuai.xi case 2: // GOP1G
453*53ee8cc1Swenshuai.xi pGOPHalLocal->bank_offset = GOP_1G_OFST<<16;
454*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
455*53ee8cc1Swenshuai.xi case 3: // GOP1GX
456*53ee8cc1Swenshuai.xi pGOPHalLocal->bank_offset = GOP_1GX_OFST<<16;
457*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
458*53ee8cc1Swenshuai.xi case 4: // GOPDWX
459*53ee8cc1Swenshuai.xi pGOPHalLocal->bank_offset = GOP_DW_OFST<<16;
460*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
461*53ee8cc1Swenshuai.xi default:
462*53ee8cc1Swenshuai.xi MS_ASSERT(0);
463*53ee8cc1Swenshuai.xi return GOP_FAIL;
464*53ee8cc1Swenshuai.xi }
465*53ee8cc1Swenshuai.xi }
466*53ee8cc1Swenshuai.xi
HAL_GOP_BANK_SEL(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8bank)467*53ee8cc1Swenshuai.xi void HAL_GOP_BANK_SEL(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8bank)
468*53ee8cc1Swenshuai.xi {
469*53ee8cc1Swenshuai.xi MS_U16 u16Bank;
470*53ee8cc1Swenshuai.xi u16Bank = GOP_READ2BYTE(GOP_BAK_SEL);
471*53ee8cc1Swenshuai.xi u16Bank &= ~GOP_BANK_MASK;
472*53ee8cc1Swenshuai.xi u16Bank |= (u8bank&GOP_BANK_MASK);
473*53ee8cc1Swenshuai.xi GOP_WRITE2BYTE(GOP_BAK_SEL, u16Bank);
474*53ee8cc1Swenshuai.xi }
475*53ee8cc1Swenshuai.xi
HAL_GOP_Get_BANK(GOP_CTX_HAL_LOCAL * pGOPHalLocal)476*53ee8cc1Swenshuai.xi MS_U8 HAL_GOP_Get_BANK(GOP_CTX_HAL_LOCAL *pGOPHalLocal)
477*53ee8cc1Swenshuai.xi {
478*53ee8cc1Swenshuai.xi MS_U16 u16GetBank;
479*53ee8cc1Swenshuai.xi u16GetBank = GOP_READ2BYTE(GOP_BAK_SEL);
480*53ee8cc1Swenshuai.xi return (u16GetBank&GOP_BANK_MASK);
481*53ee8cc1Swenshuai.xi }
482*53ee8cc1Swenshuai.xi
HAL_GOP_Read16Reg(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U32 u32addr,MS_U16 * pu16ret)483*53ee8cc1Swenshuai.xi void HAL_GOP_Read16Reg(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U32 u32addr, MS_U16* pu16ret)
484*53ee8cc1Swenshuai.xi {
485*53ee8cc1Swenshuai.xi MS_U16 u16xcSubbank=0, u16BankAddr=0, u16BankTemp=0;
486*53ee8cc1Swenshuai.xi MS_U32 bank;
487*53ee8cc1Swenshuai.xi MS_U32 direct_addr;
488*53ee8cc1Swenshuai.xi
489*53ee8cc1Swenshuai.xi HAL_GOP_DEBUGINFO(printf("HAL_GOP_Read16Reg[%x]\n", u32addr));
490*53ee8cc1Swenshuai.xi
491*53ee8cc1Swenshuai.xi //* Gop driver should access another HW IP register
492*53ee8cc1Swenshuai.xi //* ex: SC's IP and OP setting, GE's det frame buffer setting, ChipTop GOP clk setting
493*53ee8cc1Swenshuai.xi switch (u32addr & 0xFF00)
494*53ee8cc1Swenshuai.xi {
495*53ee8cc1Swenshuai.xi case GOP_REG_BASE:
496*53ee8cc1Swenshuai.xi {
497*53ee8cc1Swenshuai.xi bank = (u32addr & 0xF0000) >> 8;
498*53ee8cc1Swenshuai.xi direct_addr = GOP_REG_DIRECT_BASE + bank + (u32addr & 0xFF); //Direct_Base + bank + addr_offset
499*53ee8cc1Swenshuai.xi *pu16ret = GOP_READ2BYTE((direct_addr&0xFFFFF));
500*53ee8cc1Swenshuai.xi break;
501*53ee8cc1Swenshuai.xi }
502*53ee8cc1Swenshuai.xi case SC1_REG_BASE:
503*53ee8cc1Swenshuai.xi {
504*53ee8cc1Swenshuai.xi if(g_GopChipPro.bXCDirrectBankSupport)
505*53ee8cc1Swenshuai.xi {
506*53ee8cc1Swenshuai.xi u16xcSubbank = (u32addr & 0xFF0000)>>8;
507*53ee8cc1Swenshuai.xi u32addr = SC1_DIRREG_BASE+ u16xcSubbank + (u32addr & 0xFF);
508*53ee8cc1Swenshuai.xi *pu16ret = GOP_READ2BYTE((u32addr&0xFFFFF));
509*53ee8cc1Swenshuai.xi }
510*53ee8cc1Swenshuai.xi else
511*53ee8cc1Swenshuai.xi {
512*53ee8cc1Swenshuai.xi u16xcSubbank = (u32addr & 0xFF0000)>>16;
513*53ee8cc1Swenshuai.xi u16BankAddr = GOP_SC_BANKSEL+0;
514*53ee8cc1Swenshuai.xi u32addr = SC1_REG_BASE + (u32addr & 0xFF);
515*53ee8cc1Swenshuai.xi
516*53ee8cc1Swenshuai.xi u16BankTemp = GOP_READ2BYTE(u16BankAddr&0xFFFF);
517*53ee8cc1Swenshuai.xi GOP_WRITE2BYTE(u16BankAddr&0xFFFF, u16xcSubbank);
518*53ee8cc1Swenshuai.xi *pu16ret = GOP_READ2BYTE((u32addr&0xFFFF));
519*53ee8cc1Swenshuai.xi GOP_WRITE2BYTE(u16BankAddr&0xFFFF, u16BankTemp);
520*53ee8cc1Swenshuai.xi }
521*53ee8cc1Swenshuai.xi break;
522*53ee8cc1Swenshuai.xi }
523*53ee8cc1Swenshuai.xi case GE_REG_BASE:
524*53ee8cc1Swenshuai.xi case CKG_REG_BASE:
525*53ee8cc1Swenshuai.xi case MIU_REG_BASE:
526*53ee8cc1Swenshuai.xi case MVOP_REG_BASE:
527*53ee8cc1Swenshuai.xi {
528*53ee8cc1Swenshuai.xi *pu16ret = GOP_READ2BYTE((u32addr&0xFFFF));
529*53ee8cc1Swenshuai.xi break;
530*53ee8cc1Swenshuai.xi }
531*53ee8cc1Swenshuai.xi default:
532*53ee8cc1Swenshuai.xi {
533*53ee8cc1Swenshuai.xi //Gop lib current do not support this HW ip base
534*53ee8cc1Swenshuai.xi MS_ASSERT(0);
535*53ee8cc1Swenshuai.xi *pu16ret =0;
536*53ee8cc1Swenshuai.xi break;
537*53ee8cc1Swenshuai.xi }
538*53ee8cc1Swenshuai.xi }
539*53ee8cc1Swenshuai.xi }
540*53ee8cc1Swenshuai.xi
HAL_GOP_Write16Reg(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U32 u32addr,MS_U16 u16val,MS_U16 mask)541*53ee8cc1Swenshuai.xi void HAL_GOP_Write16Reg(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U32 u32addr, MS_U16 u16val, MS_U16 mask)
542*53ee8cc1Swenshuai.xi {
543*53ee8cc1Swenshuai.xi MS_U16 u16tmp=0;
544*53ee8cc1Swenshuai.xi MS_U16 u16xcSubbank=0,u16BankAddr=0,pu16ret=0;
545*53ee8cc1Swenshuai.xi MS_U32 bank;
546*53ee8cc1Swenshuai.xi MS_U32 direct_addr;
547*53ee8cc1Swenshuai.xi
548*53ee8cc1Swenshuai.xi HAL_GOP_DEBUGINFO(printf("HAL_GOP_Write16Reg[%04x] = %04x\n", u16addr, u16val));
549*53ee8cc1Swenshuai.xi
550*53ee8cc1Swenshuai.xi if(mask!=0xffff)
551*53ee8cc1Swenshuai.xi {
552*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, u32addr, &u16tmp);
553*53ee8cc1Swenshuai.xi u16tmp &= ~mask;
554*53ee8cc1Swenshuai.xi u16val &= mask;
555*53ee8cc1Swenshuai.xi u16val |= u16tmp;
556*53ee8cc1Swenshuai.xi }
557*53ee8cc1Swenshuai.xi
558*53ee8cc1Swenshuai.xi //* Gop driver should access another HW IP register
559*53ee8cc1Swenshuai.xi //* ex: SC's IP and OP setting, GE's det frame buffer setting, ChipTop GOP clk setting
560*53ee8cc1Swenshuai.xi switch (u32addr & 0xFF00)
561*53ee8cc1Swenshuai.xi {
562*53ee8cc1Swenshuai.xi case GOP_REG_BASE:
563*53ee8cc1Swenshuai.xi {
564*53ee8cc1Swenshuai.xi bank = (u32addr & 0xF0000) >> 8;
565*53ee8cc1Swenshuai.xi direct_addr = GOP_REG_DIRECT_BASE + bank + (u32addr & 0xFF);
566*53ee8cc1Swenshuai.xi GOP_WRITE2BYTE((direct_addr&0xFFFFF), u16val);
567*53ee8cc1Swenshuai.xi break;
568*53ee8cc1Swenshuai.xi }
569*53ee8cc1Swenshuai.xi case SC1_REG_BASE:
570*53ee8cc1Swenshuai.xi if(g_GopChipPro.bXCDirrectBankSupport)
571*53ee8cc1Swenshuai.xi { /*Derrick Bank*/
572*53ee8cc1Swenshuai.xi u16xcSubbank = (u32addr & 0xFF0000)>>8 ;
573*53ee8cc1Swenshuai.xi direct_addr = SC1_DIRREG_BASE + u16xcSubbank+ (u32addr & 0xFF);
574*53ee8cc1Swenshuai.xi GOP_WRITE2BYTE((direct_addr&0xFFFFF), u16val);
575*53ee8cc1Swenshuai.xi }
576*53ee8cc1Swenshuai.xi else
577*53ee8cc1Swenshuai.xi { /*Sub Bank*/
578*53ee8cc1Swenshuai.xi u16xcSubbank = (u32addr & 0xFF0000)>>16 ;
579*53ee8cc1Swenshuai.xi u16BankAddr = GOP_SC_BANKSEL+0;
580*53ee8cc1Swenshuai.xi u32addr = SC1_REG_BASE + (u32addr & 0xFF);
581*53ee8cc1Swenshuai.xi
582*53ee8cc1Swenshuai.xi pu16ret = GOP_READ2BYTE(u16BankAddr&0xFFFF);
583*53ee8cc1Swenshuai.xi GOP_WRITE2BYTE((u16BankAddr&0xFFFF), u16xcSubbank);
584*53ee8cc1Swenshuai.xi GOP_WRITE2BYTE((u32addr&0xFFFF), u16val);
585*53ee8cc1Swenshuai.xi GOP_WRITE2BYTE((u16BankAddr&0xFFFF), pu16ret);
586*53ee8cc1Swenshuai.xi }
587*53ee8cc1Swenshuai.xi break;
588*53ee8cc1Swenshuai.xi case GE_REG_BASE:
589*53ee8cc1Swenshuai.xi case CKG_REG_BASE:
590*53ee8cc1Swenshuai.xi case MIU_REG_BASE:
591*53ee8cc1Swenshuai.xi {
592*53ee8cc1Swenshuai.xi GOP_WRITE2BYTE((u32addr&0xFFFF), u16val);
593*53ee8cc1Swenshuai.xi break;
594*53ee8cc1Swenshuai.xi }
595*53ee8cc1Swenshuai.xi
596*53ee8cc1Swenshuai.xi default:
597*53ee8cc1Swenshuai.xi {
598*53ee8cc1Swenshuai.xi //Gop lib current do not support this HW ip base
599*53ee8cc1Swenshuai.xi MS_ASSERT(0);
600*53ee8cc1Swenshuai.xi break;
601*53ee8cc1Swenshuai.xi }
602*53ee8cc1Swenshuai.xi
603*53ee8cc1Swenshuai.xi }
604*53ee8cc1Swenshuai.xi }
605*53ee8cc1Swenshuai.xi
606*53ee8cc1Swenshuai.xi
HAL_GOP_Write32Reg(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U32 u32addr,MS_U32 u32val)607*53ee8cc1Swenshuai.xi void HAL_GOP_Write32Reg(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U32 u32addr, MS_U32 u32val)
608*53ee8cc1Swenshuai.xi {
609*53ee8cc1Swenshuai.xi MS_U32 bank;
610*53ee8cc1Swenshuai.xi MS_U32 direct_addr;
611*53ee8cc1Swenshuai.xi
612*53ee8cc1Swenshuai.xi HAL_GOP_DEBUGINFO(printf("HAL_GOP_Write32Reg[%bx] = %lx\n", u32addr, u32val));
613*53ee8cc1Swenshuai.xi
614*53ee8cc1Swenshuai.xi //* Gop driver should access another HW IP register
615*53ee8cc1Swenshuai.xi //* ex: SC's IP and OP setting, GE's det frame buffer setting, ChipTop GOP clk setting
616*53ee8cc1Swenshuai.xi switch (u32addr & 0xFF00)
617*53ee8cc1Swenshuai.xi {
618*53ee8cc1Swenshuai.xi case GOP_REG_BASE:
619*53ee8cc1Swenshuai.xi {
620*53ee8cc1Swenshuai.xi bank = (u32addr & 0xF0000) >> 8;
621*53ee8cc1Swenshuai.xi direct_addr = GOP_REG_DIRECT_BASE + bank + (u32addr & 0xFF);
622*53ee8cc1Swenshuai.xi GOP_WRITE2BYTE((direct_addr&0xFFFFF), (u32val&0xFFFF));
623*53ee8cc1Swenshuai.xi GOP_WRITE2BYTE((direct_addr&0xFFFFF)+2, (u32val&0xFFFF0000)>>16);
624*53ee8cc1Swenshuai.xi break;
625*53ee8cc1Swenshuai.xi }
626*53ee8cc1Swenshuai.xi
627*53ee8cc1Swenshuai.xi case GE_REG_BASE:
628*53ee8cc1Swenshuai.xi case SC1_REG_BASE:
629*53ee8cc1Swenshuai.xi case CKG_REG_BASE:
630*53ee8cc1Swenshuai.xi {
631*53ee8cc1Swenshuai.xi GOP_WRITE2BYTE((u32addr&0xFFFF), (u32val&0xFFFF));
632*53ee8cc1Swenshuai.xi GOP_WRITE2BYTE((u32addr&0xFFFF)+2, (u32val&0xFFFF0000)>>16);
633*53ee8cc1Swenshuai.xi break;
634*53ee8cc1Swenshuai.xi }
635*53ee8cc1Swenshuai.xi
636*53ee8cc1Swenshuai.xi default:
637*53ee8cc1Swenshuai.xi {
638*53ee8cc1Swenshuai.xi //Gop lib current do not support this HW ip base
639*53ee8cc1Swenshuai.xi MS_ASSERT(0);
640*53ee8cc1Swenshuai.xi break;
641*53ee8cc1Swenshuai.xi }
642*53ee8cc1Swenshuai.xi
643*53ee8cc1Swenshuai.xi }
644*53ee8cc1Swenshuai.xi }
645*53ee8cc1Swenshuai.xi
646*53ee8cc1Swenshuai.xi //extern E_BDMA_Ret MDrv_BDMA_Mem_Fill(MS_U32 u32Addr, MS_U32 u32Len, MS_U32 u32Pattern, E_BDMA_DstDev eDev);
647*53ee8cc1Swenshuai.xi
HAL_GOP_Write32Pal(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 * pREGMAP_Base,MS_U16 * pREGMAP_Offset,MS_U32 u32REGMAP_Len,MS_U8 u8Index,MS_U8 u8A,MS_U8 u8R,MS_U8 u8G,MS_U8 u8B)648*53ee8cc1Swenshuai.xi void HAL_GOP_Write32Pal(GOP_CTX_HAL_LOCAL *pGOPHalLocal,
649*53ee8cc1Swenshuai.xi MS_U8 *pREGMAP_Base, MS_U16 *pREGMAP_Offset, MS_U32 u32REGMAP_Len,
650*53ee8cc1Swenshuai.xi MS_U8 u8Index, MS_U8 u8A, MS_U8 u8R, MS_U8 u8G, MS_U8 u8B)
651*53ee8cc1Swenshuai.xi {
652*53ee8cc1Swenshuai.xi MS_U8 i=0;
653*53ee8cc1Swenshuai.xi HAL_GOP_DEBUGINFO(printf("GOP_Write32Pal : i= %02bx, ARGB = %02bx,%02bx,%02bx,%02bx\n",
654*53ee8cc1Swenshuai.xi u8Index, u8A, u8R, u8G, u8B));
655*53ee8cc1Swenshuai.xi /* Don't care high byte */
656*53ee8cc1Swenshuai.xi MS_ASSERT((MS_U32)(*pREGMAP_Offset +GOP_WordUnit)<= u32REGMAP_Len);
657*53ee8cc1Swenshuai.xi
658*53ee8cc1Swenshuai.xi for(i =(GOP_WordUnit-1);i>4;i--)
659*53ee8cc1Swenshuai.xi {
660*53ee8cc1Swenshuai.xi *(pREGMAP_Base + *pREGMAP_Offset + i) = 0;
661*53ee8cc1Swenshuai.xi }
662*53ee8cc1Swenshuai.xi *(pREGMAP_Base + *pREGMAP_Offset + 4) = u8Index;
663*53ee8cc1Swenshuai.xi *(pREGMAP_Base + *pREGMAP_Offset + 3) = u8A;
664*53ee8cc1Swenshuai.xi *(pREGMAP_Base + *pREGMAP_Offset + 2) = u8R;
665*53ee8cc1Swenshuai.xi *(pREGMAP_Base + *pREGMAP_Offset + 1) = u8G;
666*53ee8cc1Swenshuai.xi *(pREGMAP_Base + *pREGMAP_Offset) = u8B;
667*53ee8cc1Swenshuai.xi *pREGMAP_Offset += GOP_WordUnit;
668*53ee8cc1Swenshuai.xi
669*53ee8cc1Swenshuai.xi MsOS_FlushMemory(); //make sure cpu write data to dram
670*53ee8cc1Swenshuai.xi
671*53ee8cc1Swenshuai.xi }
672*53ee8cc1Swenshuai.xi
HAL_GOP_GetBPP(GOP_CTX_HAL_LOCAL * pGOPHalLocal,DRV_GOPColorType fbFmt)673*53ee8cc1Swenshuai.xi MS_U16 HAL_GOP_GetBPP(GOP_CTX_HAL_LOCAL *pGOPHalLocal, DRV_GOPColorType fbFmt)
674*53ee8cc1Swenshuai.xi {
675*53ee8cc1Swenshuai.xi MS_U16 bpp=0;
676*53ee8cc1Swenshuai.xi
677*53ee8cc1Swenshuai.xi switch ( fbFmt )
678*53ee8cc1Swenshuai.xi {
679*53ee8cc1Swenshuai.xi case E_DRV_GOP_COLOR_RGB555_BLINK :
680*53ee8cc1Swenshuai.xi case E_DRV_GOP_COLOR_RGB565 :
681*53ee8cc1Swenshuai.xi case E_DRV_GOP_COLOR_ARGB1555:
682*53ee8cc1Swenshuai.xi case E_DRV_GOP_COLOR_RGBA5551:
683*53ee8cc1Swenshuai.xi case E_DRV_GOP_COLOR_ARGB4444 :
684*53ee8cc1Swenshuai.xi case E_DRV_GOP_COLOR_RGBA4444 :
685*53ee8cc1Swenshuai.xi case E_DRV_GOP_COLOR_RGB555YUV422:
686*53ee8cc1Swenshuai.xi case E_DRV_GOP_COLOR_YUV422:
687*53ee8cc1Swenshuai.xi case E_DRV_GOP_COLOR_2266:
688*53ee8cc1Swenshuai.xi bpp = 16;
689*53ee8cc1Swenshuai.xi break;
690*53ee8cc1Swenshuai.xi case E_DRV_GOP_COLOR_ARGB8888 :
691*53ee8cc1Swenshuai.xi case E_DRV_GOP_COLOR_ABGR8888 :
692*53ee8cc1Swenshuai.xi bpp = 32;
693*53ee8cc1Swenshuai.xi break;
694*53ee8cc1Swenshuai.xi
695*53ee8cc1Swenshuai.xi case E_DRV_GOP_COLOR_I8 :
696*53ee8cc1Swenshuai.xi bpp = 8;
697*53ee8cc1Swenshuai.xi break;
698*53ee8cc1Swenshuai.xi
699*53ee8cc1Swenshuai.xi default :
700*53ee8cc1Swenshuai.xi //print err
701*53ee8cc1Swenshuai.xi MS_ASSERT(0);
702*53ee8cc1Swenshuai.xi bpp = 0xFFFF;
703*53ee8cc1Swenshuai.xi break;
704*53ee8cc1Swenshuai.xi }
705*53ee8cc1Swenshuai.xi return bpp;
706*53ee8cc1Swenshuai.xi
707*53ee8cc1Swenshuai.xi }
708*53ee8cc1Swenshuai.xi
HAL_GOP_GWIN_SetBlending(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8win,MS_BOOL bEnable,MS_U8 u8coef)709*53ee8cc1Swenshuai.xi void HAL_GOP_GWIN_SetBlending(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8win, MS_BOOL bEnable, MS_U8 u8coef)
710*53ee8cc1Swenshuai.xi {
711*53ee8cc1Swenshuai.xi MS_U16 regval;
712*53ee8cc1Swenshuai.xi /*For compatibility
713*53ee8cc1Swenshuai.xi Old chip only have alpha coeffient 6 bits. Charka2 define UI alpha value base on it.*/
714*53ee8cc1Swenshuai.xi MS_U8 u8coef_cpt = u8coef;
715*53ee8cc1Swenshuai.xi
716*53ee8cc1Swenshuai.xi //if UI alpha value based on alpha coeffient 6 bits, and our chip is 8bit, please do it.
717*53ee8cc1Swenshuai.xi if( pGOPHalLocal->User_ConsAlpha_bits != g_GopChipPro.Default_ConsAlpha_bits)
718*53ee8cc1Swenshuai.xi {
719*53ee8cc1Swenshuai.xi switch(u8coef)
720*53ee8cc1Swenshuai.xi {
721*53ee8cc1Swenshuai.xi case 0x0 :
722*53ee8cc1Swenshuai.xi u8coef_cpt = u8coef<<2;
723*53ee8cc1Swenshuai.xi break;
724*53ee8cc1Swenshuai.xi case 0x3f :
725*53ee8cc1Swenshuai.xi u8coef_cpt = ((u8coef<<2)|0x3);
726*53ee8cc1Swenshuai.xi break;
727*53ee8cc1Swenshuai.xi default:
728*53ee8cc1Swenshuai.xi u8coef_cpt = ((u8coef<<2)|0x1);
729*53ee8cc1Swenshuai.xi break;
730*53ee8cc1Swenshuai.xi }
731*53ee8cc1Swenshuai.xi }
732*53ee8cc1Swenshuai.xi
733*53ee8cc1Swenshuai.xi /*alpha coeffient 6/8bit chip has GOP0,GOP1*/
734*53ee8cc1Swenshuai.xi if (u8win<(MAX_GOP0_GWIN+MAX_GOP1_GWIN))
735*53ee8cc1Swenshuai.xi {
736*53ee8cc1Swenshuai.xi regval = (MS_U16)(bEnable?(1<<14):0)|(MS_U16)((u8coef_cpt&0xFC)<<6);
737*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, (u8win < MAX_GOP0_GWIN)? GOP_4G_GWIN0_CTRL(u8win):GOP_2G_GWIN_CTRL(u8win-MAX_GOP0_GWIN), regval, 0x7f00);
738*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, (u8win < MAX_GOP0_GWIN)? GOP_4G_GWIN_ALPHA01(u8win):GOP_2G_GWIN_ALPHA01(u8win-MAX_GOP0_GWIN), (u8coef_cpt&0x03), 0x03);
739*53ee8cc1Swenshuai.xi }
740*53ee8cc1Swenshuai.xi /*Only alpha coeffient 8bit chip has GOP2,GOP3...*/
741*53ee8cc1Swenshuai.xi else
742*53ee8cc1Swenshuai.xi {
743*53ee8cc1Swenshuai.xi if (u8win==(MAX_GOP0_GWIN+MAX_GOP1_GWIN))
744*53ee8cc1Swenshuai.xi {
745*53ee8cc1Swenshuai.xi regval = (MS_U16)(bEnable?(1<<14):0)|(MS_U16)((u8coef_cpt&0xFC)<<6);
746*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1G_GWIN0_CTRL, regval, 0x7f00);
747*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1G_GWIN_ALPHA01, (u8coef&0x03), 0x03);
748*53ee8cc1Swenshuai.xi }
749*53ee8cc1Swenshuai.xi else
750*53ee8cc1Swenshuai.xi {
751*53ee8cc1Swenshuai.xi printf("[%s]ERROR Invalid GwinID %d\n",__FUNCTION__,u8win);
752*53ee8cc1Swenshuai.xi }
753*53ee8cc1Swenshuai.xi }
754*53ee8cc1Swenshuai.xi }
755*53ee8cc1Swenshuai.xi
HAL_GOP_SetIOMapBase(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U32 addr)756*53ee8cc1Swenshuai.xi void HAL_GOP_SetIOMapBase(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U32 addr)
757*53ee8cc1Swenshuai.xi {
758*53ee8cc1Swenshuai.xi pGOPHalLocal->u32_mmio_base = addr;
759*53ee8cc1Swenshuai.xi }
HAL_GOP_SetIOFRCMapBase(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U32 addr)760*53ee8cc1Swenshuai.xi void HAL_GOP_SetIOFRCMapBase(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U32 addr)
761*53ee8cc1Swenshuai.xi {
762*53ee8cc1Swenshuai.xi }
HAL_GOP_SetIOPMMapBase(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U32 addr)763*53ee8cc1Swenshuai.xi void HAL_GOP_SetIOPMMapBase(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U32 addr)
764*53ee8cc1Swenshuai.xi {
765*53ee8cc1Swenshuai.xi }
766*53ee8cc1Swenshuai.xi
767*53ee8cc1Swenshuai.xi
HAL_GOP_GWIN_SetDstPlane(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 GopNum,DRV_GOPDstType eDstType,MS_BOOL bOnlyCheck)768*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_GWIN_SetDstPlane(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 GopNum, DRV_GOPDstType eDstType,MS_BOOL bOnlyCheck)
769*53ee8cc1Swenshuai.xi {
770*53ee8cc1Swenshuai.xi /* GOP dst type:
771*53ee8cc1Swenshuai.xi 0: IP (Main)
772*53ee8cc1Swenshuai.xi 1: IP (Sub)
773*53ee8cc1Swenshuai.xi 2: OP
774*53ee8cc1Swenshuai.xi 3: MVOP
775*53ee8cc1Swenshuai.xi */
776*53ee8cc1Swenshuai.xi MS_U16 u16RegVal;
777*53ee8cc1Swenshuai.xi
778*53ee8cc1Swenshuai.xi switch (eDstType)
779*53ee8cc1Swenshuai.xi {
780*53ee8cc1Swenshuai.xi case E_DRV_GOP_DST_IP0:
781*53ee8cc1Swenshuai.xi u16RegVal = 0x0;
782*53ee8cc1Swenshuai.xi break;
783*53ee8cc1Swenshuai.xi
784*53ee8cc1Swenshuai.xi case E_DRV_GOP_DST_IP0_SUB:
785*53ee8cc1Swenshuai.xi u16RegVal = 0x1;
786*53ee8cc1Swenshuai.xi break;
787*53ee8cc1Swenshuai.xi
788*53ee8cc1Swenshuai.xi case E_DRV_GOP_DST_OP0:
789*53ee8cc1Swenshuai.xi u16RegVal = 0x2;
790*53ee8cc1Swenshuai.xi break;
791*53ee8cc1Swenshuai.xi
792*53ee8cc1Swenshuai.xi case E_DRV_GOP_DST_VOP:
793*53ee8cc1Swenshuai.xi u16RegVal = 0x3;
794*53ee8cc1Swenshuai.xi break;
795*53ee8cc1Swenshuai.xi
796*53ee8cc1Swenshuai.xi default:
797*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
798*53ee8cc1Swenshuai.xi }
799*53ee8cc1Swenshuai.xi
800*53ee8cc1Swenshuai.xi if(bOnlyCheck == FALSE)
801*53ee8cc1Swenshuai.xi {
802*53ee8cc1Swenshuai.xi if (GopNum==0)
803*53ee8cc1Swenshuai.xi {
804*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_4G_CTRL1, u16RegVal, 0x0007);
805*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
806*53ee8cc1Swenshuai.xi }
807*53ee8cc1Swenshuai.xi else if (GopNum==1)
808*53ee8cc1Swenshuai.xi {
809*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_2G_CTRL1, u16RegVal, 0x0007);
810*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
811*53ee8cc1Swenshuai.xi }
812*53ee8cc1Swenshuai.xi else if (GopNum==2)
813*53ee8cc1Swenshuai.xi {
814*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1G_CTRL1, u16RegVal, 0x0007);
815*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
816*53ee8cc1Swenshuai.xi }
817*53ee8cc1Swenshuai.xi else if (GopNum==3)
818*53ee8cc1Swenshuai.xi {
819*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1GX_CTRL1, u16RegVal, 0x0007);
820*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
821*53ee8cc1Swenshuai.xi }
822*53ee8cc1Swenshuai.xi else
823*53ee8cc1Swenshuai.xi {
824*53ee8cc1Swenshuai.xi return GOP_INVALID_PARAMETERS;
825*53ee8cc1Swenshuai.xi }
826*53ee8cc1Swenshuai.xi }
827*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
828*53ee8cc1Swenshuai.xi }
829*53ee8cc1Swenshuai.xi
HAL_GOP_SetMixerDst(GOP_CTX_HAL_LOCAL * pGOPHalLocal,DRV_GOPDstType eDstType)830*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetMixerDst(GOP_CTX_HAL_LOCAL *pGOPHalLocal, DRV_GOPDstType eDstType)
831*53ee8cc1Swenshuai.xi {
832*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
833*53ee8cc1Swenshuai.xi }
834*53ee8cc1Swenshuai.xi
HAL_GOP_GetMixerDst(GOP_CTX_HAL_LOCAL * pGOPHalLocal,DRV_GOPDstType * pGopDst)835*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_GetMixerDst(GOP_CTX_HAL_LOCAL *pGOPHalLocal, DRV_GOPDstType *pGopDst)
836*53ee8cc1Swenshuai.xi {
837*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
838*53ee8cc1Swenshuai.xi }
839*53ee8cc1Swenshuai.xi
HAL_GOP_InitMux(GOP_CTX_HAL_LOCAL * pGOPHalLocal)840*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_InitMux(GOP_CTX_HAL_LOCAL *pGOPHalLocal)
841*53ee8cc1Swenshuai.xi {
842*53ee8cc1Swenshuai.xi /*
843*53ee8cc1Swenshuai.xi OP path: support 4 mux (mux0/1/2/3) to blend with SC simultaneously
844*53ee8cc1Swenshuai.xi IP path: support mux0 and mux1 to IPMain/IPSub. Only one mux of mux0 and mux1 can be blended to IPMain/IPSub
845*53ee8cc1Swenshuai.xi SW default setting=> mux0:gop1g, mux1:gop1gx, mux2:gop2g, mux3:gop4g
846*53ee8cc1Swenshuai.xi */
847*53ee8cc1Swenshuai.xi MS_U8 gop4g=0, gop2g=1, gop1g=2, gop1gx=3;
848*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX, ((gop1gx<<(GOP_MUX_SHIFT*3))|(gop1g<<(GOP_MUX_SHIFT*2))|(gop2g<<(GOP_MUX_SHIFT*1))|gop4g), GOP_REG_WORD_MASK);
849*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
850*53ee8cc1Swenshuai.xi }
851*53ee8cc1Swenshuai.xi
HAL_GOP_GWIN_GetMUX(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 * u8GOPNum,Gop_MuxSel eGopMux)852*53ee8cc1Swenshuai.xi void HAL_GOP_GWIN_GetMUX(GOP_CTX_HAL_LOCAL*pGOPHalLocal, MS_U8* u8GOPNum, Gop_MuxSel eGopMux)
853*53ee8cc1Swenshuai.xi {
854*53ee8cc1Swenshuai.xi MS_U16 u16GopMux=0;
855*53ee8cc1Swenshuai.xi if(eGopMux <4)
856*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX, &u16GopMux);
857*53ee8cc1Swenshuai.xi else
858*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX_IPVOP, &u16GopMux);
859*53ee8cc1Swenshuai.xi
860*53ee8cc1Swenshuai.xi *u8GOPNum = (u16GopMux >> ((eGopMux%4)*GOP_MUX_SHIFT))& GOP_REGMUX_MASK;
861*53ee8cc1Swenshuai.xi }
862*53ee8cc1Swenshuai.xi
HAL_GOP_GWIN_SetMUX(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOPNum,Gop_MuxSel eGopMux)863*53ee8cc1Swenshuai.xi void HAL_GOP_GWIN_SetMUX(GOP_CTX_HAL_LOCAL*pGOPHalLocal, MS_U8 u8GOPNum, Gop_MuxSel eGopMux)
864*53ee8cc1Swenshuai.xi {
865*53ee8cc1Swenshuai.xi switch(eGopMux)
866*53ee8cc1Swenshuai.xi {
867*53ee8cc1Swenshuai.xi case E_GOP_MUX0:
868*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX, u8GOPNum <<(GOP_MUX_SHIFT*eGopMux), GOP_REGMUX_MASK<<(GOP_MUX_SHIFT*eGopMux));
869*53ee8cc1Swenshuai.xi break;
870*53ee8cc1Swenshuai.xi case E_GOP_MUX1:
871*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX, u8GOPNum <<(GOP_MUX_SHIFT*eGopMux), GOP_REGMUX_MASK<<(GOP_MUX_SHIFT*eGopMux));
872*53ee8cc1Swenshuai.xi break;
873*53ee8cc1Swenshuai.xi case E_GOP_MUX2:
874*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX, u8GOPNum <<(GOP_MUX_SHIFT*eGopMux), GOP_REGMUX_MASK<<(GOP_MUX_SHIFT*eGopMux));
875*53ee8cc1Swenshuai.xi break;
876*53ee8cc1Swenshuai.xi case E_GOP_MUX3:
877*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX, u8GOPNum <<(GOP_MUX_SHIFT*eGopMux), GOP_REGMUX_MASK<<(GOP_MUX_SHIFT*eGopMux));
878*53ee8cc1Swenshuai.xi break;
879*53ee8cc1Swenshuai.xi case E_GOP_IP0_MUX:
880*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX_IPVOP, u8GOPNum << GOP_IP_MAIN_MUX_SHIFT, GOP_IP_MAIN_MUX_MASK);
881*53ee8cc1Swenshuai.xi break;
882*53ee8cc1Swenshuai.xi case E_GOP_IP1_MUX:
883*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX_IPVOP, u8GOPNum << GOP_IP_SUB_MUX_SHIFT, GOP_IP_SUB_MUX_MASK);
884*53ee8cc1Swenshuai.xi break;
885*53ee8cc1Swenshuai.xi case E_GOP_VOP0_MUX:
886*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX_IPVOP, u8GOPNum << GOP_IP_VOP0_MUX_SHIFT, GOP_IP_VOP0_MUX_MASK);
887*53ee8cc1Swenshuai.xi break;
888*53ee8cc1Swenshuai.xi case E_GOP_VOP1_MUX:
889*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX_IPVOP, u8GOPNum << GOP_IP_VOP1_MUX_SHIFT, GOP_IP_VOP1_MUX_MASK);
890*53ee8cc1Swenshuai.xi break;
891*53ee8cc1Swenshuai.xi default:
892*53ee8cc1Swenshuai.xi printf("[%s]ERROR mux setting\n",__FUNCTION__);
893*53ee8cc1Swenshuai.xi break;
894*53ee8cc1Swenshuai.xi }
895*53ee8cc1Swenshuai.xi }
896*53ee8cc1Swenshuai.xi
HAL_GOP_SetGOPEnable2SC(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gopNum,MS_BOOL bEnable)897*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetGOPEnable2SC(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 gopNum, MS_BOOL bEnable)
898*53ee8cc1Swenshuai.xi {
899*53ee8cc1Swenshuai.xi /* GOP OP Path enable to SC Setting
900*53ee8cc1Swenshuai.xi : GOP OP Path blending with SC sequence
901*53ee8cc1Swenshuai.xi */
902*53ee8cc1Swenshuai.xi MS_U16 muxValue=0, regval=0;
903*53ee8cc1Swenshuai.xi
904*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX, &muxValue);
905*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_GOPEN, ®val);
906*53ee8cc1Swenshuai.xi
907*53ee8cc1Swenshuai.xi if (gopNum== (muxValue & GOP_MUX0_MASK)) //enable mux0 to SC
908*53ee8cc1Swenshuai.xi {
909*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPEN, bEnable?(regval |0x8000):(regval & ~0x8000), 0x8000);
910*53ee8cc1Swenshuai.xi }
911*53ee8cc1Swenshuai.xi else if (gopNum== ((muxValue & GOP_MUX1_MASK)>>(GOP_MUX_SHIFT*1))) //enable mux2
912*53ee8cc1Swenshuai.xi {
913*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPEN, bEnable?(regval |0x4000):(regval & ~0x4000), 0x4000);
914*53ee8cc1Swenshuai.xi }
915*53ee8cc1Swenshuai.xi else if (gopNum== ((muxValue & GOP_MUX2_MASK)>>(GOP_MUX_SHIFT*2))) //enable mux3
916*53ee8cc1Swenshuai.xi {
917*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPEN, bEnable?(regval |0x2000):(regval & ~0x2000), 0x2000);
918*53ee8cc1Swenshuai.xi }
919*53ee8cc1Swenshuai.xi else if (gopNum== ((muxValue & GOP_MUX3_MASK)>>(GOP_MUX_SHIFT*3))) //enable mux1
920*53ee8cc1Swenshuai.xi {
921*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPEN, bEnable?(regval |0x1000):(regval & ~0x1000), 0x1000);
922*53ee8cc1Swenshuai.xi }
923*53ee8cc1Swenshuai.xi else
924*53ee8cc1Swenshuai.xi {
925*53ee8cc1Swenshuai.xi return GOP_FAIL;
926*53ee8cc1Swenshuai.xi }
927*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
928*53ee8cc1Swenshuai.xi }
929*53ee8cc1Swenshuai.xi
HAL_GOP_SetGOP2Pto1P(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gopNum,MS_BOOL bEnable)930*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetGOP2Pto1P(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 gopNum, MS_BOOL bEnable)
931*53ee8cc1Swenshuai.xi {
932*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
933*53ee8cc1Swenshuai.xi }
934*53ee8cc1Swenshuai.xi
HAL_GOP_SetGOPEnable2Mode1(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gopNum,MS_BOOL bEnable)935*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetGOPEnable2Mode1(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 gopNum, MS_BOOL bEnable)
936*53ee8cc1Swenshuai.xi {
937*53ee8cc1Swenshuai.xi /* GOP OP Path enable to SC Setting
938*53ee8cc1Swenshuai.xi A5: GOP OP Path blending with SC sequence
939*53ee8cc1Swenshuai.xi mux1-->mux0-->mux2-->mux3
940*53ee8cc1Swenshuai.xi */
941*53ee8cc1Swenshuai.xi MS_U16 muxValue=0, regval=0;
942*53ee8cc1Swenshuai.xi
943*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX, &muxValue);
944*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_GOPENMODE1, ®val);
945*53ee8cc1Swenshuai.xi if (gopNum== (muxValue & GOP_MUX0_MASK)) //enable mux0 to SC
946*53ee8cc1Swenshuai.xi {
947*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPENMODE1, bEnable?(regval |0x10):(regval & ~0x10), 0x30);
948*53ee8cc1Swenshuai.xi }
949*53ee8cc1Swenshuai.xi else if (gopNum== ((muxValue & GOP_MUX1_MASK)>>(GOP_MUX_SHIFT*1))) //enable mux1
950*53ee8cc1Swenshuai.xi {
951*53ee8cc1Swenshuai.xi //printf("");
952*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPENMODE1, bEnable?(regval |0x40):(regval & ~0x40), 0xC0);
953*53ee8cc1Swenshuai.xi }
954*53ee8cc1Swenshuai.xi else if (gopNum== ((muxValue & GOP_MUX2_MASK)>>(GOP_MUX_SHIFT*2))) //enable mux2
955*53ee8cc1Swenshuai.xi {
956*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPENMODE1, bEnable?(regval |0x100):(regval & ~0x100), 0x300);
957*53ee8cc1Swenshuai.xi }
958*53ee8cc1Swenshuai.xi else if (gopNum== ((muxValue & GOP_MUX3_MASK)>>(GOP_MUX_SHIFT*3))) //enable mux3
959*53ee8cc1Swenshuai.xi {
960*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPENMODE1, bEnable?(regval |0x1000):(regval & ~0x1000), 0x3000);
961*53ee8cc1Swenshuai.xi }
962*53ee8cc1Swenshuai.xi else
963*53ee8cc1Swenshuai.xi {
964*53ee8cc1Swenshuai.xi return GOP_FAIL;
965*53ee8cc1Swenshuai.xi }
966*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
967*53ee8cc1Swenshuai.xi }
968*53ee8cc1Swenshuai.xi
HAL_GOP_GetGOPAlphaMode1(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gopNum,MS_BOOL * pbEnable)969*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_GetGOPAlphaMode1(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 gopNum, MS_BOOL *pbEnable)
970*53ee8cc1Swenshuai.xi {
971*53ee8cc1Swenshuai.xi MS_U16 muxValue=0, regval=0;
972*53ee8cc1Swenshuai.xi
973*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX, &muxValue);
974*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_GOPENMODE1, ®val);
975*53ee8cc1Swenshuai.xi if (gopNum== (muxValue & GOP_MUX0_MASK)) //enable mux0 to SC
976*53ee8cc1Swenshuai.xi {
977*53ee8cc1Swenshuai.xi *pbEnable = (regval & GOP_BIT4) == GOP_BIT4;
978*53ee8cc1Swenshuai.xi }
979*53ee8cc1Swenshuai.xi else if (gopNum== ((muxValue & GOP_MUX1_MASK)>>(GOP_MUX_SHIFT*1))) //enable mux1
980*53ee8cc1Swenshuai.xi {
981*53ee8cc1Swenshuai.xi *pbEnable = (regval & GOP_BIT6) == GOP_BIT6;
982*53ee8cc1Swenshuai.xi }
983*53ee8cc1Swenshuai.xi else if (gopNum== ((muxValue & GOP_MUX2_MASK)>>(GOP_MUX_SHIFT*2))) //enable mux2
984*53ee8cc1Swenshuai.xi {
985*53ee8cc1Swenshuai.xi *pbEnable = (regval & GOP_BIT8) == GOP_BIT8;
986*53ee8cc1Swenshuai.xi }
987*53ee8cc1Swenshuai.xi else if (gopNum== ((muxValue & GOP_MUX3_MASK)>>(GOP_MUX_SHIFT*3))) //enable mux3
988*53ee8cc1Swenshuai.xi {
989*53ee8cc1Swenshuai.xi *pbEnable = (regval & GOP_BIT12) == GOP_BIT12;
990*53ee8cc1Swenshuai.xi }
991*53ee8cc1Swenshuai.xi else
992*53ee8cc1Swenshuai.xi {
993*53ee8cc1Swenshuai.xi return GOP_FAIL;
994*53ee8cc1Swenshuai.xi }
995*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
996*53ee8cc1Swenshuai.xi }
997*53ee8cc1Swenshuai.xi
HAL_GOP_SetGOPHighPri(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gopNum)998*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetGOPHighPri(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 gopNum)
999*53ee8cc1Swenshuai.xi {
1000*53ee8cc1Swenshuai.xi MS_U16 MuxGop, muxValue=0, i;
1001*53ee8cc1Swenshuai.xi MS_U16 MuxShift;
1002*53ee8cc1Swenshuai.xi
1003*53ee8cc1Swenshuai.xi MuxShift = GOP_MUX_SHIFT * E_GOP_MUX1;
1004*53ee8cc1Swenshuai.xi
1005*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX, &muxValue);
1006*53ee8cc1Swenshuai.xi for (i=0; i<MAX_GOP_MUX;i++)
1007*53ee8cc1Swenshuai.xi {
1008*53ee8cc1Swenshuai.xi if (gopNum== ((muxValue&(GOP_REGMUX_MASK<<(i*GOP_MUX_SHIFT)))>>(i*GOP_MUX_SHIFT)))
1009*53ee8cc1Swenshuai.xi {
1010*53ee8cc1Swenshuai.xi MuxGop = (muxValue&GOP_MUX1_MASK)>> MuxShift; //save mux1 gop
1011*53ee8cc1Swenshuai.xi
1012*53ee8cc1Swenshuai.xi muxValue &= ~GOP_MUX1_MASK; //clear mux1 setting
1013*53ee8cc1Swenshuai.xi muxValue &= ~(GOP_REGMUX_MASK<<(i*GOP_MUX_SHIFT)); //clear current mux setting
1014*53ee8cc1Swenshuai.xi muxValue |= ((gopNum<< MuxShift)|(MuxGop<<(i*GOP_MUX_SHIFT)));
1015*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX, muxValue, GOP_REG_WORD_MASK);
1016*53ee8cc1Swenshuai.xi break;
1017*53ee8cc1Swenshuai.xi }
1018*53ee8cc1Swenshuai.xi }
1019*53ee8cc1Swenshuai.xi
1020*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
1021*53ee8cc1Swenshuai.xi }
1022*53ee8cc1Swenshuai.xi
HAL_GOP_SetGOPClk(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gopNum,DRV_GOPDstType eDstType)1023*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetGOPClk(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 gopNum, DRV_GOPDstType eDstType)
1024*53ee8cc1Swenshuai.xi {
1025*53ee8cc1Swenshuai.xi /* GOP dst type:
1026*53ee8cc1Swenshuai.xi 0: IP (Main)
1027*53ee8cc1Swenshuai.xi 1: IP (Sub)
1028*53ee8cc1Swenshuai.xi 2: OP
1029*53ee8cc1Swenshuai.xi 3: MVOP
1030*53ee8cc1Swenshuai.xi */
1031*53ee8cc1Swenshuai.xi
1032*53ee8cc1Swenshuai.xi switch(eDstType)
1033*53ee8cc1Swenshuai.xi {
1034*53ee8cc1Swenshuai.xi case E_DRV_GOP_DST_IP0:
1035*53ee8cc1Swenshuai.xi
1036*53ee8cc1Swenshuai.xi if (gopNum==1)
1037*53ee8cc1Swenshuai.xi {
1038*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG1_IDCLK2, CKG_GOPG1_MASK);
1039*53ee8cc1Swenshuai.xi }
1040*53ee8cc1Swenshuai.xi else if (gopNum ==2)
1041*53ee8cc1Swenshuai.xi {
1042*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, CKG_GOPG2_IDCLK2, CKG_GOPG2_MASK);
1043*53ee8cc1Swenshuai.xi }
1044*53ee8cc1Swenshuai.xi else if (gopNum ==3)
1045*53ee8cc1Swenshuai.xi {
1046*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP3CLK, CKG_GOPG3_IDCLK2, CKG_GOPG2_MASK);
1047*53ee8cc1Swenshuai.xi }
1048*53ee8cc1Swenshuai.xi else if (gopNum==0)
1049*53ee8cc1Swenshuai.xi {
1050*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG0_IDCLK2, CKG_GOPG0_MASK);
1051*53ee8cc1Swenshuai.xi }
1052*53ee8cc1Swenshuai.xi else
1053*53ee8cc1Swenshuai.xi {
1054*53ee8cc1Swenshuai.xi MS_ASSERT(0);
1055*53ee8cc1Swenshuai.xi return GOP_INVALID_PARAMETERS;
1056*53ee8cc1Swenshuai.xi }
1057*53ee8cc1Swenshuai.xi break;
1058*53ee8cc1Swenshuai.xi
1059*53ee8cc1Swenshuai.xi case E_DRV_GOP_DST_IP0_SUB:
1060*53ee8cc1Swenshuai.xi if (gopNum==1)
1061*53ee8cc1Swenshuai.xi {
1062*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG1_IDCLK1, CKG_GOPG1_MASK);
1063*53ee8cc1Swenshuai.xi }
1064*53ee8cc1Swenshuai.xi else if (gopNum==2)
1065*53ee8cc1Swenshuai.xi {
1066*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, CKG_GOPG2_IDCLK1, CKG_GOPG2_MASK);
1067*53ee8cc1Swenshuai.xi }
1068*53ee8cc1Swenshuai.xi else if (gopNum==3)
1069*53ee8cc1Swenshuai.xi {
1070*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP3CLK, CKG_GOPG3_IDCLK1, CKG_GOPG2_MASK);
1071*53ee8cc1Swenshuai.xi }
1072*53ee8cc1Swenshuai.xi else if (gopNum==0)
1073*53ee8cc1Swenshuai.xi {
1074*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG0_IDCLK1, CKG_GOPG0_MASK);
1075*53ee8cc1Swenshuai.xi }
1076*53ee8cc1Swenshuai.xi else
1077*53ee8cc1Swenshuai.xi {
1078*53ee8cc1Swenshuai.xi MS_ASSERT(0);
1079*53ee8cc1Swenshuai.xi return GOP_INVALID_PARAMETERS;
1080*53ee8cc1Swenshuai.xi }
1081*53ee8cc1Swenshuai.xi break;
1082*53ee8cc1Swenshuai.xi
1083*53ee8cc1Swenshuai.xi
1084*53ee8cc1Swenshuai.xi case E_DRV_GOP_DST_OP0:
1085*53ee8cc1Swenshuai.xi if (gopNum==1)
1086*53ee8cc1Swenshuai.xi {
1087*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG1_ODCLK, CKG_GOPG1_MASK);
1088*53ee8cc1Swenshuai.xi }
1089*53ee8cc1Swenshuai.xi else if (gopNum==2)
1090*53ee8cc1Swenshuai.xi {
1091*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, CKG_GOPG2_ODCLK, CKG_GOPG2_MASK);
1092*53ee8cc1Swenshuai.xi }
1093*53ee8cc1Swenshuai.xi else if (gopNum==3)
1094*53ee8cc1Swenshuai.xi {
1095*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP3CLK, CKG_GOPG3_ODCLK, CKG_GOPG2_MASK);
1096*53ee8cc1Swenshuai.xi }
1097*53ee8cc1Swenshuai.xi else if (gopNum==0)
1098*53ee8cc1Swenshuai.xi {
1099*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG0_ODCLK, CKG_GOPG0_MASK);
1100*53ee8cc1Swenshuai.xi }
1101*53ee8cc1Swenshuai.xi else
1102*53ee8cc1Swenshuai.xi {
1103*53ee8cc1Swenshuai.xi MS_ASSERT(0);
1104*53ee8cc1Swenshuai.xi return GOP_INVALID_PARAMETERS;
1105*53ee8cc1Swenshuai.xi }
1106*53ee8cc1Swenshuai.xi
1107*53ee8cc1Swenshuai.xi break;
1108*53ee8cc1Swenshuai.xi
1109*53ee8cc1Swenshuai.xi case E_DRV_GOP_DST_VOP:
1110*53ee8cc1Swenshuai.xi if (gopNum==1)
1111*53ee8cc1Swenshuai.xi {
1112*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG1_IDCLK2, CKG_GOPG1_MASK);
1113*53ee8cc1Swenshuai.xi }
1114*53ee8cc1Swenshuai.xi else if (gopNum ==2)
1115*53ee8cc1Swenshuai.xi {
1116*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG2_IDCLK2, CKG_GOPG2_MASK);
1117*53ee8cc1Swenshuai.xi }
1118*53ee8cc1Swenshuai.xi else if (gopNum ==3)
1119*53ee8cc1Swenshuai.xi {
1120*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG3_IDCLK2, CKG_GOPG2_MASK);
1121*53ee8cc1Swenshuai.xi }
1122*53ee8cc1Swenshuai.xi else if (gopNum==0)
1123*53ee8cc1Swenshuai.xi {
1124*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG0_IDCLK2, CKG_GOPG0_MASK);
1125*53ee8cc1Swenshuai.xi }
1126*53ee8cc1Swenshuai.xi else
1127*53ee8cc1Swenshuai.xi {
1128*53ee8cc1Swenshuai.xi MS_ASSERT(0);
1129*53ee8cc1Swenshuai.xi return GOP_INVALID_PARAMETERS;
1130*53ee8cc1Swenshuai.xi }
1131*53ee8cc1Swenshuai.xi
1132*53ee8cc1Swenshuai.xi break;
1133*53ee8cc1Swenshuai.xi default:
1134*53ee8cc1Swenshuai.xi MS_ASSERT(0);
1135*53ee8cc1Swenshuai.xi return GOP_ENUM_NOT_SUPPORTED;
1136*53ee8cc1Swenshuai.xi }
1137*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_GOPCLK, &pGOPHalLocal->u16Clk0Setting); //Backup current GOPG clock settings
1138*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SRAMCLK,&pGOPHalLocal->u16Clk2Setting); //Backup current SRAM clock settings
1139*53ee8cc1Swenshuai.xi
1140*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
1141*53ee8cc1Swenshuai.xi }
1142*53ee8cc1Swenshuai.xi
1143*53ee8cc1Swenshuai.xi
HAL_GOP_SetClkForCapture(GOP_CTX_HAL_LOCAL * pGOPHalLocal,DRV_GOP_DWIN_SRC_SEL enSrcSel)1144*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetClkForCapture(GOP_CTX_HAL_LOCAL *pGOPHalLocal, DRV_GOP_DWIN_SRC_SEL enSrcSel)
1145*53ee8cc1Swenshuai.xi {
1146*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, 0, GOP_BIT8);
1147*53ee8cc1Swenshuai.xi if (enSrcSel==GOP_DRV_DWIN_SRC_OP)
1148*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, CKG_GOPD_CLK_ODCLK, CKG_GOPD_MASK);
1149*53ee8cc1Swenshuai.xi else if (enSrcSel==GOP_DRV_DWIN_SRC_MVOP)
1150*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, CKG_GOPD_CLK_DC0CLK, CKG_GOPD_MASK);
1151*53ee8cc1Swenshuai.xi else if (enSrcSel==GOP_DRV_DWIN_SRC_IP)
1152*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, CKG_GOPD_CLK_IDCLK2, CKG_GOPD_MASK);
1153*53ee8cc1Swenshuai.xi else
1154*53ee8cc1Swenshuai.xi return GOP_INVALID_PARAMETERS;
1155*53ee8cc1Swenshuai.xi
1156*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_GOP2CLK, &pGOPHalLocal->u16Clk1Setting); //Backup current GOPD clock settings
1157*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
1158*53ee8cc1Swenshuai.xi }
1159*53ee8cc1Swenshuai.xi
HAL_GOP_SetClock(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_BOOL bEnable)1160*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetClock(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_BOOL bEnable)
1161*53ee8cc1Swenshuai.xi {
1162*53ee8cc1Swenshuai.xi if (bEnable)
1163*53ee8cc1Swenshuai.xi {
1164*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, pGOPHalLocal->u16Clk0Setting, GOP_REG_WORD_MASK);
1165*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, pGOPHalLocal->u16Clk1Setting, GOP_REG_WORD_MASK);
1166*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SRAMCLK, pGOPHalLocal->u16Clk2Setting, GOP_REG_WORD_MASK);
1167*53ee8cc1Swenshuai.xi }
1168*53ee8cc1Swenshuai.xi else
1169*53ee8cc1Swenshuai.xi {
1170*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG0_DISABLE_CLK, CKG_GOPG0_MASK);
1171*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG1_DISABLE_CLK, CKG_GOPG1_MASK);
1172*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, CKG_GOPG2_DISABLE_CLK, CKG_GOPG2_MASK);
1173*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, CKG_GOPD_DISABLE_CLK, CKG_GOPD_MASK);
1174*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SRAMCLK, CKG_SRAM0_DISABLE_CLK, CKG_SRAM0_MASK);
1175*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SRAMCLK, CKG_SRAM1_DISABLE_CLK, CKG_SRAM1_MASK);
1176*53ee8cc1Swenshuai.xi }
1177*53ee8cc1Swenshuai.xi
1178*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
1179*53ee8cc1Swenshuai.xi }
1180*53ee8cc1Swenshuai.xi
HAL_GOP_MIXER_SetGOPEnable2Mixer(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gopNum,MS_BOOL bEnable)1181*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_MIXER_SetGOPEnable2Mixer(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 gopNum, MS_BOOL bEnable)
1182*53ee8cc1Swenshuai.xi {
1183*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
1184*53ee8cc1Swenshuai.xi }
1185*53ee8cc1Swenshuai.xi
HAL_GOP_MIXER_SetMux(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gopNum,MS_U8 muxNum,MS_BOOL bEnable)1186*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_MIXER_SetMux(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 gopNum, MS_U8 muxNum, MS_BOOL bEnable)
1187*53ee8cc1Swenshuai.xi {
1188*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
1189*53ee8cc1Swenshuai.xi }
1190*53ee8cc1Swenshuai.xi
HAL_GOP_MIXER_EnableOldBlendMode(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_BOOL bEn)1191*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_MIXER_EnableOldBlendMode(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOP, MS_BOOL bEn)
1192*53ee8cc1Swenshuai.xi {
1193*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
1194*53ee8cc1Swenshuai.xi }
1195*53ee8cc1Swenshuai.xi
HAL_GOP_Init_Context(GOP_CTX_HAL_LOCAL * pGOPHalLocal,GOP_CTX_HAL_SHARED * pHALShared,MS_BOOL bNeedInitShared)1196*53ee8cc1Swenshuai.xi void HAL_GOP_Init_Context(GOP_CTX_HAL_LOCAL *pGOPHalLocal, GOP_CTX_HAL_SHARED *pHALShared, MS_BOOL bNeedInitShared)
1197*53ee8cc1Swenshuai.xi {
1198*53ee8cc1Swenshuai.xi MS_U32 u32GopIdx;
1199*53ee8cc1Swenshuai.xi
1200*53ee8cc1Swenshuai.xi memset(pGOPHalLocal, 0, sizeof(*pGOPHalLocal));
1201*53ee8cc1Swenshuai.xi pGOPHalLocal->pHALShared = pHALShared;
1202*53ee8cc1Swenshuai.xi
1203*53ee8cc1Swenshuai.xi for(u32GopIdx=0; u32GopIdx<MAX_GOP_SUPPORT; u32GopIdx++)
1204*53ee8cc1Swenshuai.xi {
1205*53ee8cc1Swenshuai.xi pGOPHalLocal->drvGFlipGOPDst[u32GopIdx] = E_DRV_GOP_DST_OP0;
1206*53ee8cc1Swenshuai.xi }
1207*53ee8cc1Swenshuai.xi pGOPHalLocal->pGopChipPro = &pHALShared->gopChipProperty;
1208*53ee8cc1Swenshuai.xi pGOPHalLocal->pbIsMuxVaildToGopDst = (MS_BOOL *)bIsMuxVaildToGopDst;
1209*53ee8cc1Swenshuai.xi }
HAL_GOP_Restore_Ctx(GOP_CTX_HAL_LOCAL * pGOPHalLocal)1210*53ee8cc1Swenshuai.xi void HAL_GOP_Restore_Ctx(GOP_CTX_HAL_LOCAL *pGOPHalLocal)
1211*53ee8cc1Swenshuai.xi {
1212*53ee8cc1Swenshuai.xi }
1213*53ee8cc1Swenshuai.xi
HAL_ConvertAPIAddr(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gwinid,MS_U32 * u32Adr)1214*53ee8cc1Swenshuai.xi GOP_Result HAL_ConvertAPIAddr(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 gwinid, MS_U32* u32Adr)
1215*53ee8cc1Swenshuai.xi {
1216*53ee8cc1Swenshuai.xi MS_U16 u16RegVal=0;
1217*53ee8cc1Swenshuai.xi
1218*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MIU_GROUP1, &u16RegVal);
1219*53ee8cc1Swenshuai.xi if (gwinid<MAX_GOP0_GWIN) //gop0
1220*53ee8cc1Swenshuai.xi {
1221*53ee8cc1Swenshuai.xi if ((u16RegVal&BIT(GOP_MIU_CLIENT_GOP0))==BIT(GOP_MIU_CLIENT_GOP0)) //MIU1
1222*53ee8cc1Swenshuai.xi * u32Adr = (* u32Adr|HAL_MIU1_BASE);
1223*53ee8cc1Swenshuai.xi }
1224*53ee8cc1Swenshuai.xi else if (gwinid>=MAX_GOP0_GWIN && gwinid<MAX_GOP0_GWIN+MAX_GOP1_GWIN) //gop1
1225*53ee8cc1Swenshuai.xi {
1226*53ee8cc1Swenshuai.xi if ((u16RegVal&BIT(GOP_MIU_CLIENT_GOP1))==BIT(GOP_MIU_CLIENT_GOP1)) //MIU1
1227*53ee8cc1Swenshuai.xi * u32Adr = (* u32Adr|HAL_MIU1_BASE);
1228*53ee8cc1Swenshuai.xi }
1229*53ee8cc1Swenshuai.xi else if (gwinid==(MAX_GOP0_GWIN+MAX_GOP1_GWIN)) //gop2
1230*53ee8cc1Swenshuai.xi {
1231*53ee8cc1Swenshuai.xi if ((u16RegVal&BIT(GOP_MIU_CLIENT_GOP2))==BIT(GOP_MIU_CLIENT_GOP2)) //MIU1
1232*53ee8cc1Swenshuai.xi * u32Adr = (* u32Adr|HAL_MIU1_BASE);
1233*53ee8cc1Swenshuai.xi }
1234*53ee8cc1Swenshuai.xi else if (gwinid==(MAX_GOP0_GWIN+MAX_GOP1_GWIN+MAX_GOP2_GWIN)) //gop3
1235*53ee8cc1Swenshuai.xi {
1236*53ee8cc1Swenshuai.xi if ((u16RegVal&BIT(GOP_MIU_CLIENT_GOP3))==BIT(GOP_MIU_CLIENT_GOP3)) //MIU1
1237*53ee8cc1Swenshuai.xi * u32Adr = (* u32Adr|HAL_MIU1_BASE);
1238*53ee8cc1Swenshuai.xi }
1239*53ee8cc1Swenshuai.xi else
1240*53ee8cc1Swenshuai.xi {
1241*53ee8cc1Swenshuai.xi return GOP_FAIL;
1242*53ee8cc1Swenshuai.xi }
1243*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
1244*53ee8cc1Swenshuai.xi }
HAL_GOP_GetMIUDst(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gopnum)1245*53ee8cc1Swenshuai.xi MS_U8 HAL_GOP_GetMIUDst(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 gopnum)
1246*53ee8cc1Swenshuai.xi {
1247*53ee8cc1Swenshuai.xi MS_U16 u16RegVal=0;
1248*53ee8cc1Swenshuai.xi
1249*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MIU_GROUP1, &u16RegVal);
1250*53ee8cc1Swenshuai.xi
1251*53ee8cc1Swenshuai.xi switch (gopnum)
1252*53ee8cc1Swenshuai.xi {
1253*53ee8cc1Swenshuai.xi case 0:
1254*53ee8cc1Swenshuai.xi return ((u16RegVal&BIT(GOP_MIU_CLIENT_GOP0))==BIT(GOP_MIU_CLIENT_GOP0)? MIU_1:MIU_0);
1255*53ee8cc1Swenshuai.xi break;
1256*53ee8cc1Swenshuai.xi
1257*53ee8cc1Swenshuai.xi case 1:
1258*53ee8cc1Swenshuai.xi return ((u16RegVal&BIT(GOP_MIU_CLIENT_GOP1))==BIT(GOP_MIU_CLIENT_GOP1)? MIU_1:MIU_0);
1259*53ee8cc1Swenshuai.xi break;
1260*53ee8cc1Swenshuai.xi
1261*53ee8cc1Swenshuai.xi case 2:
1262*53ee8cc1Swenshuai.xi return ((u16RegVal&BIT(GOP_MIU_CLIENT_GOP2))==BIT(GOP_MIU_CLIENT_GOP2)? MIU_1:MIU_0);
1263*53ee8cc1Swenshuai.xi break;
1264*53ee8cc1Swenshuai.xi
1265*53ee8cc1Swenshuai.xi case 3:
1266*53ee8cc1Swenshuai.xi return ((u16RegVal&BIT(GOP_MIU_CLIENT_GOP3))==BIT(GOP_MIU_CLIENT_GOP3)? MIU_1:MIU_0);
1267*53ee8cc1Swenshuai.xi break;
1268*53ee8cc1Swenshuai.xi default:
1269*53ee8cc1Swenshuai.xi return 0xff;
1270*53ee8cc1Swenshuai.xi break;
1271*53ee8cc1Swenshuai.xi }
1272*53ee8cc1Swenshuai.xi }
HAL_GOP_GetGOPDst(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8gopNum,DRV_GOPDstType * pGopDst)1273*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_GetGOPDst(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8gopNum, DRV_GOPDstType *pGopDst)
1274*53ee8cc1Swenshuai.xi {
1275*53ee8cc1Swenshuai.xi MS_U16 u16Regval=0;
1276*53ee8cc1Swenshuai.xi MS_U32 u32pBankOffSet=0;
1277*53ee8cc1Swenshuai.xi GOP_Result ret;
1278*53ee8cc1Swenshuai.xi
1279*53ee8cc1Swenshuai.xi _GetBnkOfstByGop(u8gopNum, &u32pBankOffSet);
1280*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, u32pBankOffSet + GOP_4G_CTRL1, &u16Regval);
1281*53ee8cc1Swenshuai.xi
1282*53ee8cc1Swenshuai.xi switch (u16Regval&0x3)
1283*53ee8cc1Swenshuai.xi {
1284*53ee8cc1Swenshuai.xi case 0:
1285*53ee8cc1Swenshuai.xi *pGopDst = E_DRV_GOP_DST_IP0;
1286*53ee8cc1Swenshuai.xi ret = GOP_SUCCESS;
1287*53ee8cc1Swenshuai.xi break;
1288*53ee8cc1Swenshuai.xi case 1:
1289*53ee8cc1Swenshuai.xi *pGopDst = E_DRV_GOP_DST_IP0_SUB;
1290*53ee8cc1Swenshuai.xi ret = GOP_SUCCESS;
1291*53ee8cc1Swenshuai.xi break;
1292*53ee8cc1Swenshuai.xi case 2:
1293*53ee8cc1Swenshuai.xi *pGopDst = E_DRV_GOP_DST_OP0;
1294*53ee8cc1Swenshuai.xi ret = GOP_SUCCESS;
1295*53ee8cc1Swenshuai.xi break;
1296*53ee8cc1Swenshuai.xi case 3:
1297*53ee8cc1Swenshuai.xi *pGopDst = E_DRV_GOP_DST_VOP;
1298*53ee8cc1Swenshuai.xi ret = GOP_SUCCESS;
1299*53ee8cc1Swenshuai.xi break;
1300*53ee8cc1Swenshuai.xi default:
1301*53ee8cc1Swenshuai.xi *pGopDst = E_DRV_GOP_DST_INVALID;
1302*53ee8cc1Swenshuai.xi ret = GOP_FAIL;
1303*53ee8cc1Swenshuai.xi break;
1304*53ee8cc1Swenshuai.xi }
1305*53ee8cc1Swenshuai.xi
1306*53ee8cc1Swenshuai.xi return ret;
1307*53ee8cc1Swenshuai.xi
1308*53ee8cc1Swenshuai.xi }
1309*53ee8cc1Swenshuai.xi
HAL_GOP_SetIPSel2SC(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_IPSEL_GOP ipSelGop)1310*53ee8cc1Swenshuai.xi void HAL_GOP_SetIPSel2SC(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_IPSEL_GOP ipSelGop)
1311*53ee8cc1Swenshuai.xi {
1312*53ee8cc1Swenshuai.xi MS_U16 muxValue=0;
1313*53ee8cc1Swenshuai.xi MS_U16 u16RegVal= 0, u16RegMsk = 0;
1314*53ee8cc1Swenshuai.xi
1315*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX_IPVOP, &muxValue);
1316*53ee8cc1Swenshuai.xi
1317*53ee8cc1Swenshuai.xi /*
1318*53ee8cc1Swenshuai.xi mustang IP blending
1319*53ee8cc1Swenshuai.xi [15:8] IP Main blending
1320*53ee8cc1Swenshuai.xi [7:0] IP Sub blending
1321*53ee8cc1Swenshuai.xi ===========================================
1322*53ee8cc1Swenshuai.xi [10:8]/[2:0] No use
1323*53ee8cc1Swenshuai.xi [11]/[3] 0: Enable IP blending
1324*53ee8cc1Swenshuai.xi 1: Disable IP blending
1325*53ee8cc1Swenshuai.xi [13:12]/[5:4] 2'b01 : Select GOP ips mux as source
1326*53ee8cc1Swenshuai.xi 2'b10 : Select GOP ipm mux as source
1327*53ee8cc1Swenshuai.xi [15:14]/[7:6] 2'b00, 2'b01 : Select SUB timing for GOP
1328*53ee8cc1Swenshuai.xi 2'b10, 2'b11 : Select Main timing for GOP
1329*53ee8cc1Swenshuai.xi */
1330*53ee8cc1Swenshuai.xi switch(ipSelGop)
1331*53ee8cc1Swenshuai.xi {
1332*53ee8cc1Swenshuai.xi case MS_DRV_IP0_SEL_GOP0:
1333*53ee8cc1Swenshuai.xi u16RegVal = GOP_BIT15 ;
1334*53ee8cc1Swenshuai.xi if(E_GOP0 == (muxValue &GOP_MUX0_MASK))
1335*53ee8cc1Swenshuai.xi u16RegVal |= IPMUX0_BLENDING_ENABLE;//mux0
1336*53ee8cc1Swenshuai.xi else
1337*53ee8cc1Swenshuai.xi u16RegVal |= IPMUX1_BLENDING_ENABLE;//mux1
1338*53ee8cc1Swenshuai.xi u16RegVal |= GOP_BIT3; //Disable Sub IP blending
1339*53ee8cc1Swenshuai.xi u16RegMsk = GOP_REG_WORD_MASK;
1340*53ee8cc1Swenshuai.xi break;
1341*53ee8cc1Swenshuai.xi case MS_DRV_IP0_SEL_GOP1:
1342*53ee8cc1Swenshuai.xi u16RegVal = GOP_BIT15 ;
1343*53ee8cc1Swenshuai.xi if(E_GOP1 == (muxValue &GOP_MUX0_MASK))
1344*53ee8cc1Swenshuai.xi u16RegVal |= IPMUX0_BLENDING_ENABLE;//mux0
1345*53ee8cc1Swenshuai.xi else
1346*53ee8cc1Swenshuai.xi u16RegVal |= IPMUX1_BLENDING_ENABLE;//mux1
1347*53ee8cc1Swenshuai.xi u16RegVal |= GOP_BIT3; //Disable Sub IP blending
1348*53ee8cc1Swenshuai.xi u16RegMsk = GOP_REG_WORD_MASK;
1349*53ee8cc1Swenshuai.xi break;
1350*53ee8cc1Swenshuai.xi case MS_DRV_IP0_SEL_GOP2:
1351*53ee8cc1Swenshuai.xi u16RegVal = GOP_BIT15 ;
1352*53ee8cc1Swenshuai.xi if(E_GOP2 == (muxValue &GOP_MUX0_MASK))
1353*53ee8cc1Swenshuai.xi u16RegVal |= IPMUX0_BLENDING_ENABLE;//mux0
1354*53ee8cc1Swenshuai.xi else
1355*53ee8cc1Swenshuai.xi u16RegVal |= IPMUX1_BLENDING_ENABLE;//mux1
1356*53ee8cc1Swenshuai.xi u16RegVal |= GOP_BIT3; //Disable Sub IP blending
1357*53ee8cc1Swenshuai.xi u16RegMsk = GOP_REG_WORD_MASK;
1358*53ee8cc1Swenshuai.xi break;
1359*53ee8cc1Swenshuai.xi case MS_DRV_NIP_SEL_GOP0:
1360*53ee8cc1Swenshuai.xi if(E_GOP0 == (muxValue &GOP_MUX0_MASK))
1361*53ee8cc1Swenshuai.xi {
1362*53ee8cc1Swenshuai.xi u16RegVal = ~IPMUX0_BLENDING_ENABLE;//mux0
1363*53ee8cc1Swenshuai.xi u16RegMsk = IPMUX0_BLENDING_ENABLE;
1364*53ee8cc1Swenshuai.xi }
1365*53ee8cc1Swenshuai.xi else
1366*53ee8cc1Swenshuai.xi {
1367*53ee8cc1Swenshuai.xi u16RegVal = ~IPMUX1_BLENDING_ENABLE;//mux1
1368*53ee8cc1Swenshuai.xi u16RegMsk = IPMUX1_BLENDING_ENABLE;
1369*53ee8cc1Swenshuai.xi }
1370*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_CHANNELSYNC, GOP_BIT11, GOP_BIT11);
1371*53ee8cc1Swenshuai.xi break;
1372*53ee8cc1Swenshuai.xi case MS_DRV_NIP_SEL_GOP1:
1373*53ee8cc1Swenshuai.xi if(E_GOP1 == (muxValue &GOP_MUX0_MASK))
1374*53ee8cc1Swenshuai.xi {
1375*53ee8cc1Swenshuai.xi u16RegVal = ~IPMUX0_BLENDING_ENABLE;//mux0
1376*53ee8cc1Swenshuai.xi u16RegMsk = IPMUX0_BLENDING_ENABLE;
1377*53ee8cc1Swenshuai.xi }
1378*53ee8cc1Swenshuai.xi else
1379*53ee8cc1Swenshuai.xi {
1380*53ee8cc1Swenshuai.xi u16RegVal = ~IPMUX1_BLENDING_ENABLE;//mux1
1381*53ee8cc1Swenshuai.xi u16RegMsk = IPMUX1_BLENDING_ENABLE;
1382*53ee8cc1Swenshuai.xi }
1383*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_CHANNELSYNC, GOP_BIT11, GOP_BIT11);
1384*53ee8cc1Swenshuai.xi break;
1385*53ee8cc1Swenshuai.xi case MS_DRV_NIP_SEL_GOP2:
1386*53ee8cc1Swenshuai.xi if(E_GOP2 == (muxValue &GOP_MUX0_MASK))
1387*53ee8cc1Swenshuai.xi {
1388*53ee8cc1Swenshuai.xi u16RegVal = ~IPMUX0_BLENDING_ENABLE;//mux0
1389*53ee8cc1Swenshuai.xi u16RegMsk = IPMUX0_BLENDING_ENABLE;
1390*53ee8cc1Swenshuai.xi }
1391*53ee8cc1Swenshuai.xi else
1392*53ee8cc1Swenshuai.xi {
1393*53ee8cc1Swenshuai.xi u16RegVal = ~IPMUX1_BLENDING_ENABLE;//mux1
1394*53ee8cc1Swenshuai.xi u16RegMsk = IPMUX1_BLENDING_ENABLE;
1395*53ee8cc1Swenshuai.xi }
1396*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_CHANNELSYNC, GOP_BIT11, GOP_BIT11);
1397*53ee8cc1Swenshuai.xi break;
1398*53ee8cc1Swenshuai.xi case MS_DRV_MVOP_SEL:
1399*53ee8cc1Swenshuai.xi u16RegVal = GOP_BIT15 ;
1400*53ee8cc1Swenshuai.xi u16RegVal |= IPMUX0_BLENDING_ENABLE; //mux0
1401*53ee8cc1Swenshuai.xi u16RegVal |= GOP_BIT3; //Disable Sub IP blending
1402*53ee8cc1Swenshuai.xi u16RegMsk = GOP_REG_WORD_MASK;
1403*53ee8cc1Swenshuai.xi break;
1404*53ee8cc1Swenshuai.xi default:
1405*53ee8cc1Swenshuai.xi printf("[%s] ERROR invalid source select\n",__FUNCTION__);
1406*53ee8cc1Swenshuai.xi break;
1407*53ee8cc1Swenshuai.xi }
1408*53ee8cc1Swenshuai.xi if(0 != u16RegMsk)
1409*53ee8cc1Swenshuai.xi {
1410*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_CHANNELSYNC, u16RegVal, u16RegMsk);
1411*53ee8cc1Swenshuai.xi }
1412*53ee8cc1Swenshuai.xi }
1413*53ee8cc1Swenshuai.xi
HAL_GOP_DWIN_SetSourceSel(GOP_CTX_HAL_LOCAL * pGOPHalLocal,DRV_GOP_DWIN_SRC_SEL enSrcSel)1414*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_DWIN_SetSourceSel(GOP_CTX_HAL_LOCAL *pGOPHalLocal, DRV_GOP_DWIN_SRC_SEL enSrcSel)
1415*53ee8cc1Swenshuai.xi {
1416*53ee8cc1Swenshuai.xi if (enSrcSel==GOP_DRV_DWIN_SRC_OP)
1417*53ee8cc1Swenshuai.xi {
1418*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_DW_CTL0_EN, 0, (GOP_BIT8|GOP_BIT9));
1419*53ee8cc1Swenshuai.xi }
1420*53ee8cc1Swenshuai.xi else if (enSrcSel==GOP_DRV_DWIN_SRC_MVOP)
1421*53ee8cc1Swenshuai.xi {
1422*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_DW_CTL0_EN, (GOP_BIT8|GOP_BIT9), (GOP_BIT8|GOP_BIT9));
1423*53ee8cc1Swenshuai.xi }
1424*53ee8cc1Swenshuai.xi else if (enSrcSel==GOP_DRV_DWIN_SRC_IP)
1425*53ee8cc1Swenshuai.xi {
1426*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_DW_CTL0_EN, (GOP_BIT8), (GOP_BIT8|GOP_BIT9));
1427*53ee8cc1Swenshuai.xi //enable scaler IP.
1428*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_CHANNELSYNC, GOP_BIT12, GOP_BIT12|GOP_BIT13);
1429*53ee8cc1Swenshuai.xi // set GOPD to scaler ip OUT
1430*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_IP2GOP_SRCSEL, GOP_BIT15, GOP_BIT15);
1431*53ee8cc1Swenshuai.xi }
1432*53ee8cc1Swenshuai.xi else
1433*53ee8cc1Swenshuai.xi {
1434*53ee8cc1Swenshuai.xi return GOP_INVALID_PARAMETERS;
1435*53ee8cc1Swenshuai.xi }
1436*53ee8cc1Swenshuai.xi
1437*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
1438*53ee8cc1Swenshuai.xi }
1439*53ee8cc1Swenshuai.xi
1440*53ee8cc1Swenshuai.xi
HAL_GOP_GetDWINMIU(GOP_CTX_HAL_LOCAL * pGOPHalLocal)1441*53ee8cc1Swenshuai.xi MS_U8 HAL_GOP_GetDWINMIU(GOP_CTX_HAL_LOCAL *pGOPHalLocal)
1442*53ee8cc1Swenshuai.xi {
1443*53ee8cc1Swenshuai.xi MS_U16 u16RegVal=0;
1444*53ee8cc1Swenshuai.xi MS_U16 mask_shift=0;
1445*53ee8cc1Swenshuai.xi
1446*53ee8cc1Swenshuai.xi
1447*53ee8cc1Swenshuai.xi if (GOP_MIU_CLIENT_DWIN >=0x10)
1448*53ee8cc1Swenshuai.xi {
1449*53ee8cc1Swenshuai.xi MS_CRITICAL_MSG(printf(" %s :DWIN is not support\n",__FUNCTION__));
1450*53ee8cc1Swenshuai.xi return GOP_FAIL;
1451*53ee8cc1Swenshuai.xi }
1452*53ee8cc1Swenshuai.xi else
1453*53ee8cc1Swenshuai.xi mask_shift = GOP_MIU_CLIENT_DWIN;
1454*53ee8cc1Swenshuai.xi
1455*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MIU_GROUP1, &u16RegVal);
1456*53ee8cc1Swenshuai.xi return ((u16RegVal&(1<<mask_shift))? MIU_1:MIU_0);
1457*53ee8cc1Swenshuai.xi
1458*53ee8cc1Swenshuai.xi }
HAL_GOP_SetDWINMIU(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 miu)1459*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetDWINMIU(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 miu)
1460*53ee8cc1Swenshuai.xi {
1461*53ee8cc1Swenshuai.xi MS_U16 mask_shift=0;
1462*53ee8cc1Swenshuai.xi
1463*53ee8cc1Swenshuai.xi if ( (miu>2) || (GOP_MIU_CLIENT_DWIN >= 0x10))
1464*53ee8cc1Swenshuai.xi {
1465*53ee8cc1Swenshuai.xi MS_CRITICAL_MSG(printf(" %s :DWIN is not support\n",__FUNCTION__));
1466*53ee8cc1Swenshuai.xi return GOP_FAIL;
1467*53ee8cc1Swenshuai.xi }
1468*53ee8cc1Swenshuai.xi else
1469*53ee8cc1Swenshuai.xi mask_shift = GOP_MIU_CLIENT_DWIN;
1470*53ee8cc1Swenshuai.xi
1471*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIU_GROUP1, miu<<mask_shift, 1<<mask_shift);
1472*53ee8cc1Swenshuai.xi
1473*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
1474*53ee8cc1Swenshuai.xi
1475*53ee8cc1Swenshuai.xi
1476*53ee8cc1Swenshuai.xi }
1477*53ee8cc1Swenshuai.xi
HAL_GOP_DWIN_EnableR2YCSC(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_BOOL bEnable)1478*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_DWIN_EnableR2YCSC(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_BOOL bEnable)
1479*53ee8cc1Swenshuai.xi {
1480*53ee8cc1Swenshuai.xi if (bEnable)
1481*53ee8cc1Swenshuai.xi {
1482*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_DW_ALPHA, GOP_BIT6, GOP_BIT6);
1483*53ee8cc1Swenshuai.xi }
1484*53ee8cc1Swenshuai.xi else
1485*53ee8cc1Swenshuai.xi {
1486*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_DW_ALPHA, ~GOP_BIT6, GOP_BIT6);
1487*53ee8cc1Swenshuai.xi }
1488*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
1489*53ee8cc1Swenshuai.xi }
1490*53ee8cc1Swenshuai.xi
HAL_GOP_VE_SetOutputTiming(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U32 u32mode)1491*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_VE_SetOutputTiming(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U32 u32mode)
1492*53ee8cc1Swenshuai.xi {
1493*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
1494*53ee8cc1Swenshuai.xi }
1495*53ee8cc1Swenshuai.xi
HAL_GOP_MIXER_SetOutputTiming(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U32 u32mode,GOP_DRV_MixerTiming * pTM)1496*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_MIXER_SetOutputTiming(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U32 u32mode, GOP_DRV_MixerTiming *pTM)
1497*53ee8cc1Swenshuai.xi {
1498*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
1499*53ee8cc1Swenshuai.xi }
1500*53ee8cc1Swenshuai.xi
HAL_GOP_MIXER_EnableVfilter(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_BOOL bEn)1501*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_MIXER_EnableVfilter(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_BOOL bEn)
1502*53ee8cc1Swenshuai.xi {
1503*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
1504*53ee8cc1Swenshuai.xi }
1505*53ee8cc1Swenshuai.xi
HAL_GOP_GWIN_EnableTileMode(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8win,MS_BOOL bEnable,E_GOP_TILE_DATA_TYPE tilemode)1506*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_GWIN_EnableTileMode(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8win, MS_BOOL bEnable, E_GOP_TILE_DATA_TYPE tilemode)
1507*53ee8cc1Swenshuai.xi {
1508*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
1509*53ee8cc1Swenshuai.xi }
1510*53ee8cc1Swenshuai.xi
1511*53ee8cc1Swenshuai.xi
HAL_GOP_SetUVSwap(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOPNum,MS_BOOL bEn)1512*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetUVSwap(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOPNum,MS_BOOL bEn)
1513*53ee8cc1Swenshuai.xi {
1514*53ee8cc1Swenshuai.xi MS_U32 u32BankOffSet =0;
1515*53ee8cc1Swenshuai.xi
1516*53ee8cc1Swenshuai.xi _GetBnkOfstByGop(u8GOPNum, &u32BankOffSet);
1517*53ee8cc1Swenshuai.xi
1518*53ee8cc1Swenshuai.xi if (bEn)
1519*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_YUV_SWAP, GOP_BIT14, GOP_BIT14);
1520*53ee8cc1Swenshuai.xi else
1521*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_YUV_SWAP, ~GOP_BIT14, GOP_BIT14);
1522*53ee8cc1Swenshuai.xi
1523*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
1524*53ee8cc1Swenshuai.xi }
1525*53ee8cc1Swenshuai.xi
HAL_GOP_SetYCSwap(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOPNum,MS_BOOL bEn)1526*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetYCSwap(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOPNum,MS_BOOL bEn)
1527*53ee8cc1Swenshuai.xi {
1528*53ee8cc1Swenshuai.xi MS_U32 u32BankOffSet =0;
1529*53ee8cc1Swenshuai.xi
1530*53ee8cc1Swenshuai.xi _GetBnkOfstByGop(u8GOPNum, &u32BankOffSet);
1531*53ee8cc1Swenshuai.xi
1532*53ee8cc1Swenshuai.xi if (bEn)
1533*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_YUV_SWAP, GOP_BIT15, GOP_BIT15);
1534*53ee8cc1Swenshuai.xi else
1535*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_YUV_SWAP, 0x0, GOP_BIT15);
1536*53ee8cc1Swenshuai.xi
1537*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
1538*53ee8cc1Swenshuai.xi }
1539*53ee8cc1Swenshuai.xi
HAL_GOP_GWIN_SetNewAlphaMode(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8win,MS_BOOL bEnable)1540*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_GWIN_SetNewAlphaMode(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8win, MS_BOOL bEnable)
1541*53ee8cc1Swenshuai.xi {
1542*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
1543*53ee8cc1Swenshuai.xi }
1544*53ee8cc1Swenshuai.xi
HAL_GOP_GWiN_Set3DOSD_Sub(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_U8 u8Gwin,MS_U32 u32SubAddr)1545*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_GWiN_Set3DOSD_Sub(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_U8 u8GOP ,MS_U8 u8Gwin, MS_U32 u32SubAddr)
1546*53ee8cc1Swenshuai.xi {
1547*53ee8cc1Swenshuai.xi u32SubAddr /= GOP_WordUnit;
1548*53ee8cc1Swenshuai.xi
1549*53ee8cc1Swenshuai.xi if(u8GOP == E_GOP2)
1550*53ee8cc1Swenshuai.xi {
1551*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1G_3DOSD_SUB_RBLK_L, u32SubAddr&GOP_REG_WORD_MASK ,GOP_REG_WORD_MASK );
1552*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1G_3DOSD_SUB_RBLK_H, u32SubAddr>>16 ,GOP_REG_WORD_MASK );
1553*53ee8cc1Swenshuai.xi }
1554*53ee8cc1Swenshuai.xi else if(u8GOP == E_GOP1)
1555*53ee8cc1Swenshuai.xi {
1556*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_2G_3DOSD_SUB_RBLK_L(u8Gwin - MAX_GOP0_GWIN), u32SubAddr&GOP_REG_WORD_MASK ,GOP_REG_WORD_MASK );
1557*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_2G_3DOSD_SUB_RBLK_H(u8Gwin - MAX_GOP0_GWIN), u32SubAddr>>16 ,GOP_REG_WORD_MASK );
1558*53ee8cc1Swenshuai.xi }
1559*53ee8cc1Swenshuai.xi else if(u8GOP == E_GOP0)
1560*53ee8cc1Swenshuai.xi {
1561*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_4G_3DOSD_SUB_RBLK_L(u8Gwin), u32SubAddr&GOP_REG_WORD_MASK ,GOP_REG_WORD_MASK );
1562*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_4G_3DOSD_SUB_RBLK_H(u8Gwin), u32SubAddr>>16 ,GOP_REG_WORD_MASK );
1563*53ee8cc1Swenshuai.xi }
1564*53ee8cc1Swenshuai.xi else
1565*53ee8cc1Swenshuai.xi {
1566*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
1567*53ee8cc1Swenshuai.xi }
1568*53ee8cc1Swenshuai.xi
1569*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
1570*53ee8cc1Swenshuai.xi
1571*53ee8cc1Swenshuai.xi }
1572*53ee8cc1Swenshuai.xi
HAL_GOP_SetGOPToVE(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gopNum,MS_BOOL bEn)1573*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetGOPToVE(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 gopNum, MS_BOOL bEn )
1574*53ee8cc1Swenshuai.xi {
1575*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
1576*53ee8cc1Swenshuai.xi }
1577*53ee8cc1Swenshuai.xi
HAL_GOP_GetVideoTimingMirrorType(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_BOOL bHorizontal)1578*53ee8cc1Swenshuai.xi E_GOP_VIDEOTIMING_MIRRORTYPE HAL_GOP_GetVideoTimingMirrorType(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_BOOL bHorizontal)
1579*53ee8cc1Swenshuai.xi {
1580*53ee8cc1Swenshuai.xi E_GOP_VIDEOTIMING_MIRRORTYPE enMirrorType = E_GOP_VIDEOTIMING_MIRROR_BYSCALER;
1581*53ee8cc1Swenshuai.xi MS_U16 u16MVOPMirrorCfg = 0;
1582*53ee8cc1Swenshuai.xi MS_U16 u16ScalerMirrorCfg = 0;
1583*53ee8cc1Swenshuai.xi
1584*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MVOP_MIRRORCFG, &u16MVOPMirrorCfg);
1585*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_MIRRORCFG, &u16ScalerMirrorCfg);
1586*53ee8cc1Swenshuai.xi if(bHorizontal) // Horizontal
1587*53ee8cc1Swenshuai.xi {
1588*53ee8cc1Swenshuai.xi if(u16MVOPMirrorCfg & GOP_BIT1)
1589*53ee8cc1Swenshuai.xi {
1590*53ee8cc1Swenshuai.xi enMirrorType = E_GOP_VIDEOTIMING_MIRROR_BYMVOP;
1591*53ee8cc1Swenshuai.xi }
1592*53ee8cc1Swenshuai.xi else if(u16ScalerMirrorCfg & GOP_BIT12)
1593*53ee8cc1Swenshuai.xi {
1594*53ee8cc1Swenshuai.xi enMirrorType = E_GOP_VIDEOTIMING_MIRROR_BYSCALER;
1595*53ee8cc1Swenshuai.xi }
1596*53ee8cc1Swenshuai.xi }
1597*53ee8cc1Swenshuai.xi else //vertical
1598*53ee8cc1Swenshuai.xi {
1599*53ee8cc1Swenshuai.xi if(u16MVOPMirrorCfg & GOP_BIT0)
1600*53ee8cc1Swenshuai.xi {
1601*53ee8cc1Swenshuai.xi enMirrorType = E_GOP_VIDEOTIMING_MIRROR_BYMVOP;
1602*53ee8cc1Swenshuai.xi }
1603*53ee8cc1Swenshuai.xi else if(u16ScalerMirrorCfg & GOP_BIT13)
1604*53ee8cc1Swenshuai.xi {
1605*53ee8cc1Swenshuai.xi enMirrorType = E_GOP_VIDEOTIMING_MIRROR_BYSCALER;
1606*53ee8cc1Swenshuai.xi }
1607*53ee8cc1Swenshuai.xi }
1608*53ee8cc1Swenshuai.xi return enMirrorType;
1609*53ee8cc1Swenshuai.xi }
1610*53ee8cc1Swenshuai.xi
HAL_GOP_3D_SetMiddle(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_U16 u16Middle)1611*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_3D_SetMiddle(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_U8 u8GOP,MS_U16 u16Middle)
1612*53ee8cc1Swenshuai.xi {
1613*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
1614*53ee8cc1Swenshuai.xi }
1615*53ee8cc1Swenshuai.xi
HAL_GOP_OC_SetOCEn(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_BOOL bOCEn)1616*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_OC_SetOCEn(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOP, MS_BOOL bOCEn)
1617*53ee8cc1Swenshuai.xi {
1618*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
1619*53ee8cc1Swenshuai.xi }
1620*53ee8cc1Swenshuai.xi
HAL_GOP_OC_SetOCInfo(GOP_CTX_HAL_LOCAL * pGOPHalLocal,DRV_GOP_OC_INFO * pOCinfo)1621*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_OC_SetOCInfo(GOP_CTX_HAL_LOCAL *pGOPHalLocal, DRV_GOP_OC_INFO* pOCinfo)
1622*53ee8cc1Swenshuai.xi {
1623*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
1624*53ee8cc1Swenshuai.xi }
1625*53ee8cc1Swenshuai.xi
HAL_GOP_OC_Get_MIU_Sel(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 * MIUId)1626*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_OC_Get_MIU_Sel(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 *MIUId)
1627*53ee8cc1Swenshuai.xi {
1628*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
1629*53ee8cc1Swenshuai.xi }
1630*53ee8cc1Swenshuai.xi
HAL_GOP_DWIN_SetRingBuffer(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U32 u32RingSize,MS_U32 u32BufSize)1631*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_DWIN_SetRingBuffer(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U32 u32RingSize,MS_U32 u32BufSize)
1632*53ee8cc1Swenshuai.xi {
1633*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
1634*53ee8cc1Swenshuai.xi }
1635*53ee8cc1Swenshuai.xi
HAL_GOP_AdjustField(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 GopNum,DRV_GOPDstType eDstType)1636*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_AdjustField(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 GopNum, DRV_GOPDstType eDstType)
1637*53ee8cc1Swenshuai.xi {
1638*53ee8cc1Swenshuai.xi MS_U32 u32BankOffSet = 0;
1639*53ee8cc1Swenshuai.xi MS_BOOL bInverse = 0xFF;
1640*53ee8cc1Swenshuai.xi _GetBnkOfstByGop(GopNum, &u32BankOffSet);
1641*53ee8cc1Swenshuai.xi
1642*53ee8cc1Swenshuai.xi switch (eDstType)
1643*53ee8cc1Swenshuai.xi {
1644*53ee8cc1Swenshuai.xi case E_DRV_GOP_DST_IP0:
1645*53ee8cc1Swenshuai.xi bInverse = TRUE;
1646*53ee8cc1Swenshuai.xi break;
1647*53ee8cc1Swenshuai.xi default:
1648*53ee8cc1Swenshuai.xi bInverse = FALSE;
1649*53ee8cc1Swenshuai.xi break;
1650*53ee8cc1Swenshuai.xi }
1651*53ee8cc1Swenshuai.xi if(bInverse == TRUE)
1652*53ee8cc1Swenshuai.xi {
1653*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet + GOP_4G_CTRL0, 1<<4, 0x10);
1654*53ee8cc1Swenshuai.xi }
1655*53ee8cc1Swenshuai.xi else
1656*53ee8cc1Swenshuai.xi {
1657*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet + GOP_4G_CTRL0, 0<<4, 0x10);
1658*53ee8cc1Swenshuai.xi }
1659*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
1660*53ee8cc1Swenshuai.xi }
1661*53ee8cc1Swenshuai.xi
1662*53ee8cc1Swenshuai.xi /********************************************************************************/
1663*53ee8cc1Swenshuai.xi ///Test Pattern
1664*53ee8cc1Swenshuai.xi /********************************************************************************/
HAL_GOP_TestPattern_IsVaild(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GopNum)1665*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_TestPattern_IsVaild(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GopNum)
1666*53ee8cc1Swenshuai.xi {
1667*53ee8cc1Swenshuai.xi switch(u8GopNum)
1668*53ee8cc1Swenshuai.xi {
1669*53ee8cc1Swenshuai.xi case E_GOP0:
1670*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
1671*53ee8cc1Swenshuai.xi break;
1672*53ee8cc1Swenshuai.xi case E_GOP1:
1673*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
1674*53ee8cc1Swenshuai.xi break;
1675*53ee8cc1Swenshuai.xi case E_GOP2:
1676*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
1677*53ee8cc1Swenshuai.xi break;
1678*53ee8cc1Swenshuai.xi case E_GOP3:
1679*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
1680*53ee8cc1Swenshuai.xi break;
1681*53ee8cc1Swenshuai.xi default:
1682*53ee8cc1Swenshuai.xi printf("[%s] ERROR GOP Num %d\n",__FUNCTION__,u8GopNum);
1683*53ee8cc1Swenshuai.xi return GOP_FAIL;
1684*53ee8cc1Swenshuai.xi }
1685*53ee8cc1Swenshuai.xi return GOP_FAIL;
1686*53ee8cc1Swenshuai.xi
1687*53ee8cc1Swenshuai.xi }
1688*53ee8cc1Swenshuai.xi
1689*53ee8cc1Swenshuai.xi
1690*53ee8cc1Swenshuai.xi /********************************************************************************/
1691*53ee8cc1Swenshuai.xi ///GOP Scaling down (internal)
1692*53ee8cc1Swenshuai.xi /********************************************************************************/
1693*53ee8cc1Swenshuai.xi
HAL_GOP_HScalingDown(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_BOOL bEnable,MS_U16 src,MS_U16 dst)1694*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_HScalingDown(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_U8 u8GOP, MS_BOOL bEnable,MS_U16 src, MS_U16 dst)
1695*53ee8cc1Swenshuai.xi {
1696*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
1697*53ee8cc1Swenshuai.xi }
1698*53ee8cc1Swenshuai.xi
HAL_GOP_VScalingDown(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_BOOL bEnable,MS_U16 src,MS_U16 dst)1699*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_VScalingDown(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_U8 u8GOP, MS_BOOL bEnable,MS_U16 src, MS_U16 dst)
1700*53ee8cc1Swenshuai.xi {
1701*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
1702*53ee8cc1Swenshuai.xi }
1703*53ee8cc1Swenshuai.xi
HAL_GOP_DeleteWinHVSize(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_U16 u16HSize,MS_U16 u16VSize)1704*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_DeleteWinHVSize(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_U8 u8GOP, MS_U16 u16HSize, MS_U16 u16VSize)
1705*53ee8cc1Swenshuai.xi {
1706*53ee8cc1Swenshuai.xi MS_U32 u32BankOffSet=0;
1707*53ee8cc1Swenshuai.xi
1708*53ee8cc1Swenshuai.xi _GetBnkOfstByGop(u8GOP, &u32BankOffSet);
1709*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet + GOP_4G_BANK_HVAILDSIZE, u16HSize, GOP_REG_WORD_MASK);
1710*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet + GOP_4G_BANK_VVAILDSIZE, u16VSize, GOP_REG_WORD_MASK);
1711*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
1712*53ee8cc1Swenshuai.xi }
1713*53ee8cc1Swenshuai.xi
HAL_GOP_GWIN_SetGPUTileMode(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gwinid,EN_DRV_GOP_GPU_TILE_MODE tile_mode)1714*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_GWIN_SetGPUTileMode(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_U8 gwinid, EN_DRV_GOP_GPU_TILE_MODE tile_mode)
1715*53ee8cc1Swenshuai.xi {
1716*53ee8cc1Swenshuai.xi return GOP_FUN_NOT_SUPPORTED;
1717*53ee8cc1Swenshuai.xi }
1718*53ee8cc1Swenshuai.xi
HAL_GOP_EnableTLB(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_BOOL bEnable)1719*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_EnableTLB(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_U8 u8GOP, MS_BOOL bEnable)
1720*53ee8cc1Swenshuai.xi {
1721*53ee8cc1Swenshuai.xi MS_U32 u32BankOffSet=0xFFFF;
1722*53ee8cc1Swenshuai.xi
1723*53ee8cc1Swenshuai.xi _GetBnkOfstByGop(u8GOP, &u32BankOffSet);
1724*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_SRAM_BORROW, bEnable?GOP_BIT10:0, GOP_BIT10);
1725*53ee8cc1Swenshuai.xi
1726*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
1727*53ee8cc1Swenshuai.xi }
1728*53ee8cc1Swenshuai.xi
HAL_GOP_SetTLBAddr(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_U32 u32tlbaddr,MS_U32 u32size)1729*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetTLBAddr(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOP, MS_U32 u32tlbaddr, MS_U32 u32size)
1730*53ee8cc1Swenshuai.xi {
1731*53ee8cc1Swenshuai.xi MS_U32 u32BankOffSet=0xFFFF;
1732*53ee8cc1Swenshuai.xi _GetBnkOfstByGop(u8GOP, &u32BankOffSet);
1733*53ee8cc1Swenshuai.xi
1734*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+REG_TLB_TAG_ADDR_L, u32size&GOP_REG_WORD_MASK, GOP_REG_WORD_MASK);
1735*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+REG_TLB_TAG_ADDR_H, u32size>>16, GOP_REG_WORD_MASK);
1736*53ee8cc1Swenshuai.xi
1737*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+REG_TLB_BASE_ADDR_L, u32tlbaddr&GOP_REG_WORD_MASK, GOP_REG_WORD_MASK);
1738*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+REG_TLB_BASE_ADDR_H, u32tlbaddr>>16, GOP_REG_WORD_MASK);
1739*53ee8cc1Swenshuai.xi
1740*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
1741*53ee8cc1Swenshuai.xi }
1742*53ee8cc1Swenshuai.xi
HAL_GOP_SetTLBSubAddr(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_U32 u32tlbaddr)1743*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetTLBSubAddr(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOP, MS_U32 u32tlbaddr)
1744*53ee8cc1Swenshuai.xi {
1745*53ee8cc1Swenshuai.xi MS_U32 u32BankOffSet=0xFFFF;
1746*53ee8cc1Swenshuai.xi _GetBnkOfstByGop(u8GOP, &u32BankOffSet);
1747*53ee8cc1Swenshuai.xi
1748*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+REG_TLB_BASE_ADDR_RVIEW_L, u32tlbaddr&GOP_REG_WORD_MASK, GOP_REG_WORD_MASK);
1749*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+REG_TLB_BASE_ADDR_RVIEW_H, u32tlbaddr>>16, GOP_REG_WORD_MASK);
1750*53ee8cc1Swenshuai.xi
1751*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
1752*53ee8cc1Swenshuai.xi }
1753*53ee8cc1Swenshuai.xi
HAL_GOP_DumpGOPReg(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U32 u32GopIdx,MS_U16 u16BankIdx,MS_U16 u16Addr,MS_U16 * u16Val)1754*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_DumpGOPReg(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U32 u32GopIdx, MS_U16 u16BankIdx, MS_U16 u16Addr, MS_U16* u16Val)
1755*53ee8cc1Swenshuai.xi {
1756*53ee8cc1Swenshuai.xi MS_U32 u32BankOffSet=0;
1757*53ee8cc1Swenshuai.xi _GetBnkOfstByGop(u32GopIdx, &u32BankOffSet);
1758*53ee8cc1Swenshuai.xi
1759*53ee8cc1Swenshuai.xi if (u32GopIdx < MAX_GOP_SUPPORT)
1760*53ee8cc1Swenshuai.xi {
1761*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, (u32BankOffSet+ (u16BankIdx<<16) + (u16Addr<<1) +GOP_4G_CTRL0), u16Val);
1762*53ee8cc1Swenshuai.xi }
1763*53ee8cc1Swenshuai.xi else
1764*53ee8cc1Swenshuai.xi {
1765*53ee8cc1Swenshuai.xi printf("[%s][%d] Data is zero!!!\n",__FUNCTION__,__LINE__);
1766*53ee8cc1Swenshuai.xi *u16Val = 0;
1767*53ee8cc1Swenshuai.xi }
1768*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
1769*53ee8cc1Swenshuai.xi }
1770*53ee8cc1Swenshuai.xi
HAL_GOP_RestoreGOPReg(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U32 u32GopIdx,MS_U16 u16BankIdx,MS_U16 u16Addr,MS_U16 u16Val)1771*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_RestoreGOPReg(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U32 u32GopIdx, MS_U16 u16BankIdx, MS_U16 u16Addr, MS_U16 u16Val)
1772*53ee8cc1Swenshuai.xi {
1773*53ee8cc1Swenshuai.xi MS_U32 u32BankOffSet=0;
1774*53ee8cc1Swenshuai.xi _GetBnkOfstByGop(u32GopIdx, &u32BankOffSet);
1775*53ee8cc1Swenshuai.xi
1776*53ee8cc1Swenshuai.xi if (u32GopIdx < MAX_GOP_SUPPORT)
1777*53ee8cc1Swenshuai.xi {
1778*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, (u32BankOffSet+ (u16BankIdx<<16) + (u16Addr<<1) +GOP_4G_CTRL0), u16Val, GOP_REG_WORD_MASK);
1779*53ee8cc1Swenshuai.xi }
1780*53ee8cc1Swenshuai.xi else
1781*53ee8cc1Swenshuai.xi {
1782*53ee8cc1Swenshuai.xi printf("[%s][%d] Data is zero!!!\n",__FUNCTION__,__LINE__);
1783*53ee8cc1Swenshuai.xi }
1784*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
1785*53ee8cc1Swenshuai.xi }
1786*53ee8cc1Swenshuai.xi
HAL_GOP_PowerState(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U32 u32PowerState,GFLIP_REGS_SAVE_AREA * pGOP_STRPrivate)1787*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_PowerState(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U32 u32PowerState, GFLIP_REGS_SAVE_AREA* pGOP_STRPrivate)
1788*53ee8cc1Swenshuai.xi {
1789*53ee8cc1Swenshuai.xi switch(u32PowerState)
1790*53ee8cc1Swenshuai.xi {
1791*53ee8cc1Swenshuai.xi case E_POWER_SUSPEND:
1792*53ee8cc1Swenshuai.xi {
1793*53ee8cc1Swenshuai.xi //CLK
1794*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_GOPCLK, &(pGOP_STRPrivate->CKG_GopReg[0]));
1795*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_GOP2CLK, &(pGOP_STRPrivate->CKG_GopReg[1]));
1796*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_GOP3CLK, &(pGOP_STRPrivate->CKG_GopReg[2]));
1797*53ee8cc1Swenshuai.xi if(g_GopChipPro.TotalGwinNum > 4)
1798*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_GOP4CLK, &(pGOP_STRPrivate->CKG_GopReg[3]));
1799*53ee8cc1Swenshuai.xi
1800*53ee8cc1Swenshuai.xi
1801*53ee8cc1Swenshuai.xi //SRAM
1802*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, CKG_GOPG0_SCALING, &(pGOP_STRPrivate->GS_GopReg[0]));
1803*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, CKG_GOPG0_MG, &(pGOP_STRPrivate->GS_GopReg[1]));
1804*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_GOPSC_SRAM_CTRL, &(pGOP_STRPrivate->GS_GopReg[2]));
1805*53ee8cc1Swenshuai.xi
1806*53ee8cc1Swenshuai.xi //XC
1807*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_BANKSEL, &(pGOP_STRPrivate->XC_GopReg[0]));
1808*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_CHANNELSYNC, &(pGOP_STRPrivate->XC_GopReg[1]));
1809*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_GOPEN, &(pGOP_STRPrivate->XC_GopReg[2]));
1810*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_IP_SYNC, &(pGOP_STRPrivate->XC_GopReg[3]));
1811*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_IP2GOP_SRCSEL, &(pGOP_STRPrivate->XC_GopReg[4]));
1812*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_OSD_CHECK_ALPHA, &(pGOP_STRPrivate->XC_GopReg[5]));
1813*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_VOPNBL, &(pGOP_STRPrivate->XC_GopReg[6]));
1814*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_GOPENMODE1, &(pGOP_STRPrivate->XC_GopReg[7]));
1815*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_MIRRORCFG, &(pGOP_STRPrivate->XC_GopReg[8]));
1816*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_OCMIXER, &(pGOP_STRPrivate->XC_GopReg[9]));
1817*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_OCMISC, &(pGOP_STRPrivate->XC_GopReg[10]));
1818*53ee8cc1Swenshuai.xi HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_GOPSC_SRAM_CTRL, &(pGOP_STRPrivate->XC_GopReg[11]));
1819*53ee8cc1Swenshuai.xi }
1820*53ee8cc1Swenshuai.xi break;
1821*53ee8cc1Swenshuai.xi case E_POWER_RESUME:
1822*53ee8cc1Swenshuai.xi {
1823*53ee8cc1Swenshuai.xi //CLK
1824*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, pGOP_STRPrivate->CKG_GopReg[0], GOP_REG_WORD_MASK);
1825*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, pGOP_STRPrivate->CKG_GopReg[1], GOP_REG_WORD_MASK);
1826*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP3CLK, pGOP_STRPrivate->CKG_GopReg[2], GOP_REG_WORD_MASK);
1827*53ee8cc1Swenshuai.xi if(g_GopChipPro.TotalGwinNum > 4)
1828*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP4CLK, pGOP_STRPrivate->CKG_GopReg[3], GOP_REG_WORD_MASK);
1829*53ee8cc1Swenshuai.xi
1830*53ee8cc1Swenshuai.xi //SRAM
1831*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, CKG_GOPG0_SCALING, pGOP_STRPrivate->GS_GopReg[0], GOP_REG_WORD_MASK);
1832*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, CKG_GOPG0_MG, pGOP_STRPrivate->GS_GopReg[1], GOP_REG_WORD_MASK);
1833*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPSC_SRAM_CTRL, pGOP_STRPrivate->GS_GopReg[2], GOP_REG_WORD_MASK);
1834*53ee8cc1Swenshuai.xi
1835*53ee8cc1Swenshuai.xi //XC
1836*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_BANKSEL, pGOP_STRPrivate->XC_GopReg[0], GOP_REG_WORD_MASK);
1837*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_CHANNELSYNC, pGOP_STRPrivate->XC_GopReg[1], GOP_BIT11);
1838*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPEN, pGOP_STRPrivate->XC_GopReg[2], GOP_REG_WORD_MASK);
1839*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_IP_SYNC, pGOP_STRPrivate->XC_GopReg[3], GOP_REG_WORD_MASK);
1840*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_IP2GOP_SRCSEL, pGOP_STRPrivate->XC_GopReg[4], GOP_BIT15);
1841*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_OSD_CHECK_ALPHA, pGOP_STRPrivate->XC_GopReg[5], GOP_BIT6);
1842*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_VOPNBL, pGOP_STRPrivate->XC_GopReg[6], GOP_BIT5);
1843*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPENMODE1, pGOP_STRPrivate->XC_GopReg[7], GOP_REG_WORD_MASK);
1844*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_MIRRORCFG, pGOP_STRPrivate->XC_GopReg[8], GOP_REG_WORD_MASK);
1845*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_OCMIXER, pGOP_STRPrivate->XC_GopReg[9], GOP_REG_WORD_MASK);
1846*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_OCMISC, pGOP_STRPrivate->XC_GopReg[10], GOP_BIT2);
1847*53ee8cc1Swenshuai.xi HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPSC_SRAM_CTRL, pGOP_STRPrivate->XC_GopReg[11], GOP_REG_WORD_MASK);
1848*53ee8cc1Swenshuai.xi }
1849*53ee8cc1Swenshuai.xi break;
1850*53ee8cc1Swenshuai.xi default:
1851*53ee8cc1Swenshuai.xi break;
1852*53ee8cc1Swenshuai.xi }
1853*53ee8cc1Swenshuai.xi return GOP_SUCCESS;
1854*53ee8cc1Swenshuai.xi }
1855*53ee8cc1Swenshuai.xi
1856