xref: /utopia/UTPA2-700.0.x/modules/graphic/hal/curry/gop/halGOP.c (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi //    Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi //    No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi //    modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi //    supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi //    Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi //    Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi //    obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi //    such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi //    MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi //    confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi //    third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi //    without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi //    intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi //    and in conformity with any international standard.  You agree to waive any
38*53ee8cc1Swenshuai.xi //    claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi //    incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi //    In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi //    consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi //    revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi //    You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi //    even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi //    request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi //    parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi //    services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi //    MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi //    ("Services").
52*53ee8cc1Swenshuai.xi //    You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi //    writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi //    disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi //    or otherwise:
58*53ee8cc1Swenshuai.xi //    (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi //        mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi //    (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi //        including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi //        of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi //    (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi //    of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi //    Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi //    settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi //    Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi //    with the said Rules.
72*53ee8cc1Swenshuai.xi //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi //    be English.
74*53ee8cc1Swenshuai.xi //    The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2008-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // (!¡±MStar Confidential Information!¡L) by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi 
95*53ee8cc1Swenshuai.xi #include "MsCommon.h"
96*53ee8cc1Swenshuai.xi #ifndef MSOS_TYPE_LINUX_KERNEL
97*53ee8cc1Swenshuai.xi #include <string.h>
98*53ee8cc1Swenshuai.xi #endif
99*53ee8cc1Swenshuai.xi #include "MsTypes.h"
100*53ee8cc1Swenshuai.xi #include "halGOP.h"
101*53ee8cc1Swenshuai.xi #include "regGOP.h"
102*53ee8cc1Swenshuai.xi #include "halCHIP.h"
103*53ee8cc1Swenshuai.xi #include "drvSYS.h"
104*53ee8cc1Swenshuai.xi 
105*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
106*53ee8cc1Swenshuai.xi //  Driver Compiler Options
107*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
108*53ee8cc1Swenshuai.xi #define HAL_GOP_DEBUGINFO(x)   //x
109*53ee8cc1Swenshuai.xi 
110*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
111*53ee8cc1Swenshuai.xi //  Local Defines
112*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
113*53ee8cc1Swenshuai.xi #define RIU     ((unsigned short volatile *) pGOPHalLocal->va_mmio_base)
114*53ee8cc1Swenshuai.xi #define GOP_WRITE2BYTE(addr, val)    { RIU[addr] = val; }
115*53ee8cc1Swenshuai.xi #define GOP_READ2BYTE(addr)            RIU[addr]
116*53ee8cc1Swenshuai.xi #define GOP_BANK_MASK                  0x1FUL
117*53ee8cc1Swenshuai.xi #define GOP_DST_MASK                   0xFUL
118*53ee8cc1Swenshuai.xi 
119*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
120*53ee8cc1Swenshuai.xi //  Local Var
121*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
122*53ee8cc1Swenshuai.xi MS_BOOL bIsMuxVaildToGopDst[MAX_GOP_MUX][MAX_DRV_GOP_DST_SUPPORT] =
123*53ee8cc1Swenshuai.xi {
124*53ee8cc1Swenshuai.xi     /*IP0,      IP0_SUB,  MIXER2VE, OP0,         VOP,   IP1,       IP1_SUB, MIXER2OP*/
125*53ee8cc1Swenshuai.xi     {TRUE,    FALSE, FALSE,    TRUE,    TRUE, FALSE, FALSE,  FALSE},         /*All Gop Dst case is vaild or FALSE for mux 0 */
126*53ee8cc1Swenshuai.xi     {TRUE,    FALSE, FALSE,    FALSE,   TRUE, FALSE, FALSE,  FALSE},        /*All Gop Dst case is vaild or FALSE for mux 1 */
127*53ee8cc1Swenshuai.xi     {TRUE,    FALSE, FALSE,    TRUE,    TRUE, FALSE, FALSE,  FALSE},         /*All Gop Dst case is vaild or FALSE for mux 0 */
128*53ee8cc1Swenshuai.xi     {TRUE,    FALSE, FALSE,    TRUE,    TRUE, FALSE, FALSE,  FALSE},         /*All Gop Dst case is vaild or FALSE for mux 0 */
129*53ee8cc1Swenshuai.xi };
130*53ee8cc1Swenshuai.xi #ifdef GOP_CMDQ_ENABLE
131*53ee8cc1Swenshuai.xi extern MS_U16 u16MIUSelect[MAX_GOP_SUPPORT];
132*53ee8cc1Swenshuai.xi extern MS_U8 bMIUSelect[MAX_GOP_SUPPORT];
133*53ee8cc1Swenshuai.xi 
134*53ee8cc1Swenshuai.xi extern MS_U16 u16AFBCMIUSelect[MAX_GOP_SUPPORT];
135*53ee8cc1Swenshuai.xi extern MS_U8 bAFBCMIUSelect[MAX_GOP_SUPPORT];
136*53ee8cc1Swenshuai.xi #endif
137*53ee8cc1Swenshuai.xi GOP_CHIP_PROPERTY g_GopChipPro =
138*53ee8cc1Swenshuai.xi {
139*53ee8cc1Swenshuai.xi     .bSetHSyncInverse =         TRUE,
140*53ee8cc1Swenshuai.xi     .bGop1GPalette =            TRUE,
141*53ee8cc1Swenshuai.xi     .bSetHPipeOfst =            FALSE,
142*53ee8cc1Swenshuai.xi     .bNeedCheckMVOP =           FALSE,
143*53ee8cc1Swenshuai.xi     .bNeedSetMUX1ToIP0 =        FALSE,
144*53ee8cc1Swenshuai.xi     .bNeedSetMUX3ToIP0 =        FALSE,
145*53ee8cc1Swenshuai.xi     .bNewMux   =                TRUE,
146*53ee8cc1Swenshuai.xi     .bNewPalette   =            TRUE,
147*53ee8cc1Swenshuai.xi     .bNewBwReg =                TRUE,
148*53ee8cc1Swenshuai.xi     .bGop2VStretch =            TRUE,
149*53ee8cc1Swenshuai.xi     .bIgnoreIPHPD  =            TRUE,  //Uranus4 has handshack with XC, should not set HPD
150*53ee8cc1Swenshuai.xi     .bIgnoreVEHPD  =            FALSE,  //Uranus4 to VE through Mixer, do not need adjust HPD
151*53ee8cc1Swenshuai.xi     .bhastilemode  =            TRUE,
152*53ee8cc1Swenshuai.xi     .bInitNotEnableGOPToSC =    FALSE,  //For Uranus4 mux init setting, enable GOP to SC in GOP init would cause problem
153*53ee8cc1Swenshuai.xi     .bAutoAdjustMirrorHSize =   TRUE,   //whether hw will auto adjust start addr when H mirror is enable
154*53ee8cc1Swenshuai.xi     .bGOPWithVscale =           {TRUE, TRUE, TRUE, FALSE, FALSE}, //setting GOP with/without Vscale
155*53ee8cc1Swenshuai.xi 
156*53ee8cc1Swenshuai.xi     .bDWINSupport   =           FALSE,
157*53ee8cc1Swenshuai.xi     .DwinVer =             		0x1,
158*53ee8cc1Swenshuai.xi     .bTstPatternAlpha =         TRUE,
159*53ee8cc1Swenshuai.xi     .bXCDirrectBankSupport =    TRUE,   /*XC Dirrect Bank R/W*/
160*53ee8cc1Swenshuai.xi     .bFRCSupport =              FALSE,  /*OC path*/
161*53ee8cc1Swenshuai.xi     .bGOPMixerToVE=             TRUE,  /*Mixer to VE path*/
162*53ee8cc1Swenshuai.xi     .bBnkForceWrite =           TRUE,   /*Direct Bank Force Write*/
163*53ee8cc1Swenshuai.xi     .bPixelModeSupport =        TRUE,   /*Pixel Mode Support*/
164*53ee8cc1Swenshuai.xi     .bScalingDownSupport=       FALSE,
165*53ee8cc1Swenshuai.xi     .b2Pto1PSupport=            TRUE,
166*53ee8cc1Swenshuai.xi     .bTLBSupport=               {TRUE, FALSE, TRUE, TRUE, FALSE, FALSE},
167*53ee8cc1Swenshuai.xi     .GOP_TestPattern_Vaild=     E_GOP0,
168*53ee8cc1Swenshuai.xi     .bInternalMIUSelect=        {TRUE, TRUE, TRUE, TRUE, FALSE, FALSE, FALSE, FALSE}, //{E_GOP0, E_GOP1, E_GOP2, E_GOP3, E_GOP4, E_GOP_Dwin, E_GOP_MIXER, E_GOP5}
169*53ee8cc1Swenshuai.xi     .bAFBC_Support=             {FALSE, FALSE, FALSE, FALSE, FALSE, FALSE},
170*53ee8cc1Swenshuai.xi 
171*53ee8cc1Swenshuai.xi #ifdef ENABLE_GOP_T3DPATCH
172*53ee8cc1Swenshuai.xi     .GOP_PD =                   0x2A,
173*53ee8cc1Swenshuai.xi #else
174*53ee8cc1Swenshuai.xi     .GOP_PD =                   0x179,
175*53ee8cc1Swenshuai.xi #endif
176*53ee8cc1Swenshuai.xi     .GOP_HDR_OP_PD =            0x0,
177*53ee8cc1Swenshuai.xi     .GOP_IP_PD =                0x00,
178*53ee8cc1Swenshuai.xi     .GOP_MVOP_PD =              0x69,
179*53ee8cc1Swenshuai.xi     .GOP_VE_PD =                0x89,
180*53ee8cc1Swenshuai.xi     .GOP_MIXER_PD =             0x0,
181*53ee8cc1Swenshuai.xi     .GOP_NonVS_PD_Offset =      0x5, //GOP without Vsacle might need add offset on pipedelay
182*53ee8cc1Swenshuai.xi     .GOP_VE_V_Offset =          0x0,
183*53ee8cc1Swenshuai.xi     .GOP_OP1_PD     =           0x109,
184*53ee8cc1Swenshuai.xi 
185*53ee8cc1Swenshuai.xi     .GOP_MUX_Delta  =           0x4,
186*53ee8cc1Swenshuai.xi     .GOP_Mux_Offset =           {0x0, 0x1, 0x2, 0x3, 0x3},
187*53ee8cc1Swenshuai.xi     .GOP_MapLayer2Mux =         {E_GOP_MUX0, E_GOP_MUX1, E_GOP_MUX2, E_GOP_MUX3, E_GOP_MUX4},
188*53ee8cc1Swenshuai.xi     .GOP_Mux_FRC_offset=        0x13,
189*53ee8cc1Swenshuai.xi 
190*53ee8cc1Swenshuai.xi     .WordUnit =                 GOP_WordUnit,
191*53ee8cc1Swenshuai.xi     .TotalGwinNum =             GOP_TotalGwinNum,
192*53ee8cc1Swenshuai.xi     .Default_ConsAlpha_bits =   DRV_VALID_8BITS,
193*53ee8cc1Swenshuai.xi     .enGOP3DType =              E_DRV_3D_DUP_FULL,
194*53ee8cc1Swenshuai.xi     .bOpInterlace =             FALSE,
195*53ee8cc1Swenshuai.xi     .bAFBC_Merge_GOP_Trig =     FALSE,
196*53ee8cc1Swenshuai.xi     .bAFBCMIUSelDoubleBuffer =  FALSE,
197*53ee8cc1Swenshuai.xi     .bGOPVscalePipeDelay  =     {FALSE, FALSE, FALSE, FALSE, FALSE, FALSE},
198*53ee8cc1Swenshuai.xi     .bGOPAutoClkGating = FALSE,
199*53ee8cc1Swenshuai.xi };
200*53ee8cc1Swenshuai.xi 
201*53ee8cc1Swenshuai.xi 
202*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
203*53ee8cc1Swenshuai.xi //  Global Functions
204*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
HAL_GOP_GetGOPEnum(GOP_CTX_HAL_LOCAL * pGOPHalLocal,GOP_TYPE_DEF * GOP_TYPE)205*53ee8cc1Swenshuai.xi void HAL_GOP_GetGOPEnum(GOP_CTX_HAL_LOCAL *pGOPHalLocal, GOP_TYPE_DEF* GOP_TYPE)
206*53ee8cc1Swenshuai.xi {
207*53ee8cc1Swenshuai.xi     GOP_TYPE->GOP0 = E_GOP0;
208*53ee8cc1Swenshuai.xi     GOP_TYPE->GOP1 = E_GOP1;
209*53ee8cc1Swenshuai.xi     GOP_TYPE->GOP2 = E_GOP2;
210*53ee8cc1Swenshuai.xi     GOP_TYPE->GOP3 = E_GOP3;
211*53ee8cc1Swenshuai.xi     GOP_TYPE->GOP4 = E_GOP4;
212*53ee8cc1Swenshuai.xi     GOP_TYPE->GOP5 = E_GOP5;
213*53ee8cc1Swenshuai.xi     GOP_TYPE->DWIN = E_GOP_Dwin;
214*53ee8cc1Swenshuai.xi     GOP_TYPE->MIXER = E_GOP_MIXER;
215*53ee8cc1Swenshuai.xi }
216*53ee8cc1Swenshuai.xi 
HAL_GOP_SetWinFmt(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 regForm,MS_U8 u8GOPNum,MS_U8 u8GwinNum,MS_U16 colortype)217*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetWinFmt(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 regForm, MS_U8 u8GOPNum, MS_U8 u8GwinNum, MS_U16 colortype)
218*53ee8cc1Swenshuai.xi {
219*53ee8cc1Swenshuai.xi     MS_U32 u32BankOffSet = 0;
220*53ee8cc1Swenshuai.xi 
221*53ee8cc1Swenshuai.xi     _GetBnkOfstByGop(u8GOPNum, &u32BankOffSet);
222*53ee8cc1Swenshuai.xi 
223*53ee8cc1Swenshuai.xi     if (((regForm & E_GOP_REG_FORM_MASK) == E_GOP_REG_FORM_T21G) || ((regForm & E_GOP_REG_FORM_MASK) == E_GOP_REG_FORM_T81G))
224*53ee8cc1Swenshuai.xi     {
225*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet + GOP_4G_GWIN0_CTRL(Gop23_GwinCtl_Ofet), colortype, GOP_REG_COLORTYPE_MASK<<GOP_REG_COLORTYPE_SHIFT);
226*53ee8cc1Swenshuai.xi     }
227*53ee8cc1Swenshuai.xi     else
228*53ee8cc1Swenshuai.xi     {
229*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet + GOP_4G_GWIN0_CTRL(u8GwinNum), colortype, GOP_REG_COLORTYPE_MASK<<GOP_REG_COLORTYPE_SHIFT);
230*53ee8cc1Swenshuai.xi     }
231*53ee8cc1Swenshuai.xi 
232*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
233*53ee8cc1Swenshuai.xi }
234*53ee8cc1Swenshuai.xi 
HAL_GOP_Set_PINPON(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOPNum,MS_BOOL bEn,E_DRV_GOP_PINPON_MODE pinpon_mode)235*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_Set_PINPON(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOPNum, MS_BOOL bEn, E_DRV_GOP_PINPON_MODE pinpon_mode)
236*53ee8cc1Swenshuai.xi {
237*53ee8cc1Swenshuai.xi     MS_U32 u32BankOffSet =0;
238*53ee8cc1Swenshuai.xi     MS_U32 u32BitMask,Regval;
239*53ee8cc1Swenshuai.xi 
240*53ee8cc1Swenshuai.xi     _GetBnkOfstByGop(u8GOPNum, &u32BankOffSet);
241*53ee8cc1Swenshuai.xi 
242*53ee8cc1Swenshuai.xi     switch(pinpon_mode)
243*53ee8cc1Swenshuai.xi     {
244*53ee8cc1Swenshuai.xi         default:
245*53ee8cc1Swenshuai.xi         case E_DRV_GOP_PINPON_G3D:
246*53ee8cc1Swenshuai.xi             Regval = bEn << 5;
247*53ee8cc1Swenshuai.xi             u32BitMask = GOP_BIT5;
248*53ee8cc1Swenshuai.xi             break;
249*53ee8cc1Swenshuai.xi         case E_DRV_GOP_PINPON_DWIN:
250*53ee8cc1Swenshuai.xi             Regval = bEn << 6;
251*53ee8cc1Swenshuai.xi             u32BitMask = GOP_BIT6;
252*53ee8cc1Swenshuai.xi             break;
253*53ee8cc1Swenshuai.xi         case E_DRV_GOP_PINPON_DIP:
254*53ee8cc1Swenshuai.xi             Regval = bEn << 7;
255*53ee8cc1Swenshuai.xi             u32BitMask = GOP_BIT7;
256*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_MULTI_ALPHA, GOP_BIT9,(GOP_BIT8|GOP_BIT9));
257*53ee8cc1Swenshuai.xi             break;
258*53ee8cc1Swenshuai.xi         case E_DRV_GOP_PINPON_DWIN0:
259*53ee8cc1Swenshuai.xi             Regval = bEn << 7;
260*53ee8cc1Swenshuai.xi             u32BitMask = GOP_BIT7;
261*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_MULTI_ALPHA, 0x0,(GOP_BIT8|GOP_BIT9));
262*53ee8cc1Swenshuai.xi             break;
263*53ee8cc1Swenshuai.xi         case E_DRV_GOP_PINPON_DWIN1:
264*53ee8cc1Swenshuai.xi             Regval = bEn << 7;
265*53ee8cc1Swenshuai.xi             u32BitMask = GOP_BIT7;
266*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_MULTI_ALPHA, GOP_BIT8,(GOP_BIT8|GOP_BIT9));
267*53ee8cc1Swenshuai.xi             break;
268*53ee8cc1Swenshuai.xi             break;
269*53ee8cc1Swenshuai.xi     }
270*53ee8cc1Swenshuai.xi 
271*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_CTRL1, Regval, u32BitMask);
272*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
273*53ee8cc1Swenshuai.xi }
274*53ee8cc1Swenshuai.xi 
275*53ee8cc1Swenshuai.xi 
_GetBnkOfstByGop(MS_U8 gop,MS_U32 * pBnkOfst)276*53ee8cc1Swenshuai.xi MS_BOOL _GetBnkOfstByGop(MS_U8 gop, MS_U32 *pBnkOfst)
277*53ee8cc1Swenshuai.xi {
278*53ee8cc1Swenshuai.xi     if(gop >= MAX_GOP_SUPPORT)
279*53ee8cc1Swenshuai.xi     {
280*53ee8cc1Swenshuai.xi         printf("[%s][%d] Out of GOP support!!! GOP=%d\n",__FUNCTION__,__LINE__ ,gop);
281*53ee8cc1Swenshuai.xi         return FALSE;
282*53ee8cc1Swenshuai.xi     }
283*53ee8cc1Swenshuai.xi 
284*53ee8cc1Swenshuai.xi     if (gop==E_GOP0)
285*53ee8cc1Swenshuai.xi         *pBnkOfst = GOP_4G_OFST<<16;
286*53ee8cc1Swenshuai.xi     else if (gop==E_GOP1)
287*53ee8cc1Swenshuai.xi         *pBnkOfst = GOP_2G_OFST<<16;
288*53ee8cc1Swenshuai.xi     else if (gop==E_GOP2)
289*53ee8cc1Swenshuai.xi         *pBnkOfst = GOP_1G_OFST<<16;
290*53ee8cc1Swenshuai.xi     else if (gop==E_GOP3)
291*53ee8cc1Swenshuai.xi         *pBnkOfst = GOP_1GX_OFST<<16;
292*53ee8cc1Swenshuai.xi     else if (gop==E_GOP4)
293*53ee8cc1Swenshuai.xi         *pBnkOfst = GOP_1GS0_OFST<<16;
294*53ee8cc1Swenshuai.xi     else if (gop==E_GOP_MIXER)
295*53ee8cc1Swenshuai.xi         *pBnkOfst = 0xD<<16;
296*53ee8cc1Swenshuai.xi     else
297*53ee8cc1Swenshuai.xi         return FALSE;
298*53ee8cc1Swenshuai.xi 
299*53ee8cc1Swenshuai.xi     return TRUE;
300*53ee8cc1Swenshuai.xi }
301*53ee8cc1Swenshuai.xi 
HAL_GOP_SetGOPACKMask(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U16 u16GopMask)302*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetGOPACKMask(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_U16 u16GopMask)
303*53ee8cc1Swenshuai.xi {
304*53ee8cc1Swenshuai.xi     MS_U16 u16Mask0 = 0;
305*53ee8cc1Swenshuai.xi     MS_U16 u16Mask1 = 0;
306*53ee8cc1Swenshuai.xi     MS_U8 u8Core=0;
307*53ee8cc1Swenshuai.xi     MS_BOOL bCoreTrig[AFBC_CORE_COUNT];
308*53ee8cc1Swenshuai.xi     MS_U8 i=0;
309*53ee8cc1Swenshuai.xi 
310*53ee8cc1Swenshuai.xi     for(i=0;i<AFBC_CORE_COUNT;i++)
311*53ee8cc1Swenshuai.xi     {
312*53ee8cc1Swenshuai.xi         bCoreTrig[i]=FALSE;
313*53ee8cc1Swenshuai.xi     }
314*53ee8cc1Swenshuai.xi     if (u16GopMask&GOP_BIT0)
315*53ee8cc1Swenshuai.xi     {
316*53ee8cc1Swenshuai.xi         u16Mask0 |= GOP_BIT12;
317*53ee8cc1Swenshuai.xi         HAL_GOP_AFBC_GetCore(pGOPHalLocal, (MS_U8)E_GOP0, &u8Core);
318*53ee8cc1Swenshuai.xi         bCoreTrig[u8Core]=TRUE;
319*53ee8cc1Swenshuai.xi     }
320*53ee8cc1Swenshuai.xi     if (u16GopMask&GOP_BIT1)
321*53ee8cc1Swenshuai.xi     {
322*53ee8cc1Swenshuai.xi         u16Mask0 |= GOP_BIT13;
323*53ee8cc1Swenshuai.xi         HAL_GOP_AFBC_GetCore(pGOPHalLocal, (MS_U8)E_GOP1, &u8Core);
324*53ee8cc1Swenshuai.xi         bCoreTrig[u8Core]=TRUE;
325*53ee8cc1Swenshuai.xi     }
326*53ee8cc1Swenshuai.xi     if (u16GopMask&GOP_BIT2)
327*53ee8cc1Swenshuai.xi     {
328*53ee8cc1Swenshuai.xi         u16Mask0 |= GOP_BIT14;
329*53ee8cc1Swenshuai.xi         HAL_GOP_AFBC_GetCore(pGOPHalLocal, (MS_U8)E_GOP2, &u8Core);
330*53ee8cc1Swenshuai.xi         bCoreTrig[u8Core]=TRUE;
331*53ee8cc1Swenshuai.xi     }
332*53ee8cc1Swenshuai.xi     if (u16GopMask&GOP_BIT3)
333*53ee8cc1Swenshuai.xi     {
334*53ee8cc1Swenshuai.xi         u16Mask0 |= GOP_BIT15;
335*53ee8cc1Swenshuai.xi         HAL_GOP_AFBC_GetCore(pGOPHalLocal, (MS_U8)E_GOP2, &u8Core);
336*53ee8cc1Swenshuai.xi         bCoreTrig[u8Core]=TRUE;
337*53ee8cc1Swenshuai.xi     }
338*53ee8cc1Swenshuai.xi     if (u16GopMask&GOP_BIT4)
339*53ee8cc1Swenshuai.xi     {
340*53ee8cc1Swenshuai.xi         u16Mask1 |= GOP_BIT4;
341*53ee8cc1Swenshuai.xi         HAL_GOP_AFBC_GetCore(pGOPHalLocal, (MS_U8)E_GOP4, &u8Core);
342*53ee8cc1Swenshuai.xi         bCoreTrig[u8Core]=TRUE;
343*53ee8cc1Swenshuai.xi     }
344*53ee8cc1Swenshuai.xi     if (u16Mask0 != 0)
345*53ee8cc1Swenshuai.xi     {
346*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_BAK_SEL, 0xFFFF , u16Mask0);
347*53ee8cc1Swenshuai.xi     }
348*53ee8cc1Swenshuai.xi     if (u16Mask1 != 0)
349*53ee8cc1Swenshuai.xi     {
350*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_BAK_SEL_EX, 0xFFFF , u16Mask1);
351*53ee8cc1Swenshuai.xi     }
352*53ee8cc1Swenshuai.xi 
353*53ee8cc1Swenshuai.xi     for(i=0;i<AFBC_CORE_COUNT;i++)
354*53ee8cc1Swenshuai.xi     {
355*53ee8cc1Swenshuai.xi         if(g_GopChipPro.bAFBC_Merge_GOP_Trig ==FALSE)
356*53ee8cc1Swenshuai.xi         {
357*53ee8cc1Swenshuai.xi             if(bCoreTrig[i]==TRUE)
358*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, REG_AFBC_TRIGGER, GOP_BIT1, GOP_BIT1);
359*53ee8cc1Swenshuai.xi         }
360*53ee8cc1Swenshuai.xi     }
361*53ee8cc1Swenshuai.xi 
362*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
363*53ee8cc1Swenshuai.xi }
364*53ee8cc1Swenshuai.xi 
HAL_GOP_SetGOPACK(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gop)365*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetGOPACK(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_U8 gop)
366*53ee8cc1Swenshuai.xi {
367*53ee8cc1Swenshuai.xi     if(gop >= MAX_GOP_SUPPORT)
368*53ee8cc1Swenshuai.xi     {
369*53ee8cc1Swenshuai.xi         printf("[%s][%d] Out of GOP support!!! GOP=%d\n",__FUNCTION__,__LINE__ ,gop);
370*53ee8cc1Swenshuai.xi         return GOP_FAIL;
371*53ee8cc1Swenshuai.xi     }
372*53ee8cc1Swenshuai.xi 
373*53ee8cc1Swenshuai.xi     switch(gop)
374*53ee8cc1Swenshuai.xi     {
375*53ee8cc1Swenshuai.xi         case E_GOP0:
376*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_BAK_SEL, GOP_BIT12 , GOP_BIT12);
377*53ee8cc1Swenshuai.xi             break;
378*53ee8cc1Swenshuai.xi         case E_GOP1:
379*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_BAK_SEL, GOP_BIT13 , GOP_BIT13);
380*53ee8cc1Swenshuai.xi             break;
381*53ee8cc1Swenshuai.xi         case E_GOP2:
382*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_BAK_SEL, GOP_BIT14 , GOP_BIT14);
383*53ee8cc1Swenshuai.xi             break;
384*53ee8cc1Swenshuai.xi         case E_GOP3:
385*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_BAK_SEL, GOP_BIT15 , GOP_BIT15);
386*53ee8cc1Swenshuai.xi             break;
387*53ee8cc1Swenshuai.xi         case E_GOP4:
388*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_BAK_SEL_EX, GOP_BIT4 , GOP_BIT4);
389*53ee8cc1Swenshuai.xi             break;
390*53ee8cc1Swenshuai.xi         default:
391*53ee8cc1Swenshuai.xi             break;
392*53ee8cc1Swenshuai.xi     }
393*53ee8cc1Swenshuai.xi     if(g_GopChipPro.bAFBC_Merge_GOP_Trig ==FALSE)
394*53ee8cc1Swenshuai.xi     {
395*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, REG_AFBC_TRIGGER, GOP_BIT0, GOP_BIT0);
396*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, REG_AFBC_TRIGGER, GOP_BIT1, GOP_BIT1);
397*53ee8cc1Swenshuai.xi     }
398*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
399*53ee8cc1Swenshuai.xi }
400*53ee8cc1Swenshuai.xi 
HAL_GOP_GetGOPACK(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gop)401*53ee8cc1Swenshuai.xi MS_U16 HAL_GOP_GetGOPACK(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_U8 gop)
402*53ee8cc1Swenshuai.xi {
403*53ee8cc1Swenshuai.xi     MS_U16 u16GopAck = 0,reg_val =0;
404*53ee8cc1Swenshuai.xi 
405*53ee8cc1Swenshuai.xi     if(gop >= MAX_GOP_SUPPORT)
406*53ee8cc1Swenshuai.xi     {
407*53ee8cc1Swenshuai.xi         printf("[%s][%d] Out of GOP support!!! GOP=%d\n",__FUNCTION__,__LINE__ ,gop);
408*53ee8cc1Swenshuai.xi         return FALSE;
409*53ee8cc1Swenshuai.xi     }
410*53ee8cc1Swenshuai.xi 
411*53ee8cc1Swenshuai.xi     switch(gop)
412*53ee8cc1Swenshuai.xi     {
413*53ee8cc1Swenshuai.xi         case E_GOP0:
414*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal,GOP_BAK_SEL,&reg_val);
415*53ee8cc1Swenshuai.xi             if(reg_val&GOP_BIT12)
416*53ee8cc1Swenshuai.xi                 u16GopAck = FALSE;
417*53ee8cc1Swenshuai.xi             else
418*53ee8cc1Swenshuai.xi                 u16GopAck = TRUE;
419*53ee8cc1Swenshuai.xi             break;
420*53ee8cc1Swenshuai.xi         case E_GOP1:
421*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal,GOP_BAK_SEL,&reg_val);
422*53ee8cc1Swenshuai.xi             if(reg_val&GOP_BIT13)
423*53ee8cc1Swenshuai.xi                 u16GopAck = FALSE;
424*53ee8cc1Swenshuai.xi             else
425*53ee8cc1Swenshuai.xi                 u16GopAck = TRUE;
426*53ee8cc1Swenshuai.xi             break;
427*53ee8cc1Swenshuai.xi         case E_GOP2:
428*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal,GOP_BAK_SEL,&reg_val);
429*53ee8cc1Swenshuai.xi             if(reg_val&GOP_BIT14)
430*53ee8cc1Swenshuai.xi                 u16GopAck = FALSE;
431*53ee8cc1Swenshuai.xi             else
432*53ee8cc1Swenshuai.xi                 u16GopAck = TRUE;
433*53ee8cc1Swenshuai.xi             break;
434*53ee8cc1Swenshuai.xi         case E_GOP3:
435*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal,GOP_BAK_SEL,&reg_val);
436*53ee8cc1Swenshuai.xi             if(reg_val&GOP_BIT15)
437*53ee8cc1Swenshuai.xi                 u16GopAck = FALSE;
438*53ee8cc1Swenshuai.xi             else
439*53ee8cc1Swenshuai.xi                 u16GopAck = TRUE;
440*53ee8cc1Swenshuai.xi             break;
441*53ee8cc1Swenshuai.xi         case E_GOP4:
442*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal,GOP_BAK_SEL_EX,&reg_val);
443*53ee8cc1Swenshuai.xi             if(reg_val&GOP_BIT4)
444*53ee8cc1Swenshuai.xi                 u16GopAck = FALSE;
445*53ee8cc1Swenshuai.xi             else
446*53ee8cc1Swenshuai.xi                 u16GopAck = TRUE;
447*53ee8cc1Swenshuai.xi             break;
448*53ee8cc1Swenshuai.xi         default:
449*53ee8cc1Swenshuai.xi             break;
450*53ee8cc1Swenshuai.xi     }
451*53ee8cc1Swenshuai.xi     return u16GopAck;
452*53ee8cc1Swenshuai.xi }
453*53ee8cc1Swenshuai.xi 
HAL_GOP_EnableTwoLineBufferMode(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_BOOL bEnable)454*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_EnableTwoLineBufferMode(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOP, MS_BOOL bEnable)
455*53ee8cc1Swenshuai.xi {
456*53ee8cc1Swenshuai.xi     return GOP_FUN_NOT_SUPPORTED;
457*53ee8cc1Swenshuai.xi }
458*53ee8cc1Swenshuai.xi 
HAL_GOP_Init(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOPNum)459*53ee8cc1Swenshuai.xi void HAL_GOP_Init(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOPNum)
460*53ee8cc1Swenshuai.xi {
461*53ee8cc1Swenshuai.xi     MS_U32 u32bankoff = 0;
462*53ee8cc1Swenshuai.xi     MS_U16 mask_shift=0xFF;
463*53ee8cc1Swenshuai.xi     MS_U16 u16RegVal=0xFF;
464*53ee8cc1Swenshuai.xi     MS_U8 u8MIUSel=0xF;
465*53ee8cc1Swenshuai.xi     MS_U8 u8Core=0;
466*53ee8cc1Swenshuai.xi 
467*53ee8cc1Swenshuai.xi     _GetBnkOfstByGop(u8GOPNum, &u32bankoff);
468*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoff+GOP_4G_CTRL0, 0x000, GOP_BIT9);     // Genshot fast=0 for t3, for T4 and after no need to set this bit.
469*53ee8cc1Swenshuai.xi 
470*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoff+GOP_4G_BW, 0xDCF0, GOP_REG_WORD_MASK);  //set GOP DMA Burst length to "32"
471*53ee8cc1Swenshuai.xi 
472*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoff+GOP_4G_NEW_BW, GOP_BIT14, GOP_BIT14);
473*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoff+GOP_4G_NEW_BW, GOP_BIT12, GOP_BIT13|GOP_BIT12);
474*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoff+GOP_4G_NEW_BW, GOP_BIT8|GOP_BIT9, GOP_BIT8|GOP_BIT9);
475*53ee8cc1Swenshuai.xi 
476*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoff+GOP_4G_HW_USAGE, 0, GOP_BIT0);
477*53ee8cc1Swenshuai.xi 
478*53ee8cc1Swenshuai.xi     // H121 filter
479*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoff+GOP_4G_H121, 0, GOP_BIT0); // HD alpha Enable
480*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoff+GOP_4G_H121, 0, GOP_BIT1); // HD data Enable
481*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoff+GOP_4G_H121, GOP_BIT2, GOP_BIT2); // SD data Enable
482*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoff+GOP_4G_H121, GOP_BIT3, GOP_BIT3); // SD data Enable
483*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoff+GOP_4G_H121, 0x2000, 0x3F00); // Ratio between [H121] and [Bypass mode]
484*53ee8cc1Swenshuai.xi 
485*53ee8cc1Swenshuai.xi     if((u8GOPNum == 0)||(u8GOPNum == 1)||(u8GOPNum == 2))
486*53ee8cc1Swenshuai.xi     {
487*53ee8cc1Swenshuai.xi         if(u8GOPNum == 0)
488*53ee8cc1Swenshuai.xi         {
489*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoff+GOP_4G_SRAM_BORROW, 0, GOP_BIT13|GOP_BIT14);
490*53ee8cc1Swenshuai.xi         }
491*53ee8cc1Swenshuai.xi         else
492*53ee8cc1Swenshuai.xi         {
493*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoff+GOP_4G_SRAM_BORROW, 0, GOP_BIT14);
494*53ee8cc1Swenshuai.xi         }
495*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoff+GOP_4G_TWO_LINEBUFFER, GOP_BIT12, GOP_BIT12);
496*53ee8cc1Swenshuai.xi 
497*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, CKG_GOPG0_SCALING, GOP_BIT2|GOP_BIT3 , GOP_REG_WORD_MASK);
498*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, CKG_GOPG0_MG, 0, GOP_BIT2);
499*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPSC_SRAM_CTRL, GOP_BIT8|GOP_BIT10|GOP_BIT12, (GOP_BIT8|GOP_BIT9)|(GOP_BIT10|GOP_BIT11)|(GOP_BIT12|GOP_BIT13));
500*53ee8cc1Swenshuai.xi     }
501*53ee8cc1Swenshuai.xi 
502*53ee8cc1Swenshuai.xi     /* enable GOP clock */
503*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SRAMCLK, 0, CKG_SRAM1_DISABLE_CLK|CKG_SRAM0_DISABLE_CLK);  /* GOP palette SRAM0&1 */
504*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, GOP_LB_SRAMCLK, 0, BMASK(7:0));                                /* GOP Line buffer sram clock */
505*53ee8cc1Swenshuai.xi 
506*53ee8cc1Swenshuai.xi     switch(u8GOPNum)
507*53ee8cc1Swenshuai.xi     {
508*53ee8cc1Swenshuai.xi         case E_GOP0:
509*53ee8cc1Swenshuai.xi             mask_shift = GOP_MIU_CLIENT_GOP0;
510*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, 0, CKG_GOPG0_DISABLE_CLK_MASK);  /* GOP 0 */
511*53ee8cc1Swenshuai.xi             break;
512*53ee8cc1Swenshuai.xi         case E_GOP1:
513*53ee8cc1Swenshuai.xi             mask_shift = GOP_MIU_CLIENT_GOP1;
514*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, 0, CKG_GOPG1_DISABLE_CLK_MASK);  /* GOP 1 */
515*53ee8cc1Swenshuai.xi             break;
516*53ee8cc1Swenshuai.xi         case E_GOP2:
517*53ee8cc1Swenshuai.xi             mask_shift = GOP_MIU_CLIENT_GOP2;
518*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, 0, CKG_GOPG2_DISABLE_CLK_MASK);  /* GOP 2 */
519*53ee8cc1Swenshuai.xi             break;
520*53ee8cc1Swenshuai.xi         case E_GOP3:
521*53ee8cc1Swenshuai.xi             mask_shift = GOP_MIU_CLIENT_GOP3;
522*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP3CLK, 0, CKG_GOPG3_DISABLE_CLK_MASK);  /* GOP 3 */
523*53ee8cc1Swenshuai.xi             break;
524*53ee8cc1Swenshuai.xi         case E_GOP4:
525*53ee8cc1Swenshuai.xi             mask_shift = GOP_MIU_CLIENT_GOP4;
526*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP4CLK, 0, CKG_GOPG4_DISABLE_CLK_MASK);  /* GOP 4 */
527*53ee8cc1Swenshuai.xi             break;
528*53ee8cc1Swenshuai.xi         case E_GOP5:
529*53ee8cc1Swenshuai.xi             mask_shift = GOP_MIU_CLIENT_GOP5;
530*53ee8cc1Swenshuai.xi             break;
531*53ee8cc1Swenshuai.xi         case E_GOP_Dwin:
532*53ee8cc1Swenshuai.xi             mask_shift = GOP_MIU_CLIENT_DWIN;
533*53ee8cc1Swenshuai.xi             break;
534*53ee8cc1Swenshuai.xi         default:
535*53ee8cc1Swenshuai.xi             mask_shift = 0xFF;
536*53ee8cc1Swenshuai.xi             break;
537*53ee8cc1Swenshuai.xi     }
538*53ee8cc1Swenshuai.xi     if(g_GopChipPro.bAFBC_Support[u8GOPNum] ==TRUE)
539*53ee8cc1Swenshuai.xi     {
540*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_AFBCCLK, 0, CKG_AFBCCLK_DISABLE_CLK_MASK);
541*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, REG_AFBC_FMT(0), GOP_BIT5 , GOP_BIT5);									//Half block
542*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, REG_AFBC_FMT(1), GOP_BIT5 , GOP_BIT5);									//Half block
543*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_AFBCCLK, CKG_AFBCCLK_432, GOP_BIT2|GOP_BIT3);       				//Clk(Without resoluton)
544*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, REG_AFBC_TRIGGER, GOP_BIT0, GOP_BIT0);                				//Double buffer
545*53ee8cc1Swenshuai.xi     }
546*53ee8cc1Swenshuai.xi 
547*53ee8cc1Swenshuai.xi 
548*53ee8cc1Swenshuai.xi     if(pGOPHalLocal->pGopChipPro->bInternalMIUSelect[u8GOPNum] ==TRUE)
549*53ee8cc1Swenshuai.xi     {
550*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MIU_GROUP1, &u16RegVal);
551*53ee8cc1Swenshuai.xi         u8MIUSel = (u16RegVal>>mask_shift)&0x0000001UL;
552*53ee8cc1Swenshuai.xi #ifdef GOP_MIU_GROUP2
553*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MIU_GROUP2, &u16RegVal);
554*53ee8cc1Swenshuai.xi         u8MIUSel = u8MIUSel|(((u16RegVal>>mask_shift)&0x0000001UL)<<1);
555*53ee8cc1Swenshuai.xi #endif
556*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoff+GOP_4G_MIU_SEL, u8MIUSel<<0, GOP_BIT0|GOP_BIT1 );//GWIN MIU Select
557*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoff+GOP_4G_MIU_SEL, u8MIUSel<<2, GOP_BIT2|GOP_BIT3 );//GWIN_3D MIU Select
558*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoff+GOP_4G_MIU_SEL, u8MIUSel<<4, GOP_BIT4|GOP_BIT5 );//GWIN Palette MIU Select
559*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_MIU_IP_SEL, 1<<mask_shift, 1<<mask_shift );//Set Control MIU select by GOP itself, XC part
560*53ee8cc1Swenshuai.xi         if(g_GopChipPro.bAFBC_Support[u8GOPNum]==TRUE)
561*53ee8cc1Swenshuai.xi         {
562*53ee8cc1Swenshuai.xi             HAL_GOP_AFBC_GetCore(pGOPHalLocal, u8GOPNum, &u8Core);
563*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, REG_AFBC_MIU, u8MIUSel<<4 , GOP_BIT4|GOP_BIT5);
564*53ee8cc1Swenshuai.xi         }
565*53ee8cc1Swenshuai.xi     }
566*53ee8cc1Swenshuai.xi 
567*53ee8cc1Swenshuai.xi     //OC_RM_alpha
568*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_OCALPHA, GOP_BIT0, GOP_BIT0);
569*53ee8cc1Swenshuai.xi     //THEALE/utopia_release/UTPA2-205.0.x_Muji/mxlib/hal/muji/gop/
570*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX_4K2K, 0x7<< GOP_DIP_MUX_SHIFT, GOP_DIP_MUX_MASK);
571*53ee8cc1Swenshuai.xi 
572*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_VOP2BLENDING_L, GOP_BIT7|GOP_BIT15, GOP_BIT7|GOP_BIT15);//Per Pixel New alpha mode
573*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_VOP2BLENDING_H, GOP_BIT7|GOP_BIT15, GOP_BIT7|GOP_BIT15);//Per Pixel New alpha mode
574*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX_IPVOP,GOP_IP_SUB_MUX_MASK, GOP_IP_SUB_MUX_MASK);   //default mask sub IP
575*53ee8cc1Swenshuai.xi 
576*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, GOP_4G_GOP_INTERNAL_ZORDER_TRIG, GOP_BIT13, GOP_BIT13); // enable double buffe
577*53ee8cc1Swenshuai.xi }
578*53ee8cc1Swenshuai.xi 
HAL_GOP_Chip_Proprity_Init(GOP_CTX_HAL_LOCAL * pGOPHalLocal)579*53ee8cc1Swenshuai.xi void HAL_GOP_Chip_Proprity_Init(GOP_CTX_HAL_LOCAL *pGOPHalLocal)
580*53ee8cc1Swenshuai.xi {
581*53ee8cc1Swenshuai.xi     *pGOPHalLocal->pGopChipPro = g_GopChipPro;
582*53ee8cc1Swenshuai.xi }
583*53ee8cc1Swenshuai.xi 
HAL_GOP_GetMaxGwinNumByGOP(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GopNum)584*53ee8cc1Swenshuai.xi MS_U8 HAL_GOP_GetMaxGwinNumByGOP(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GopNum)
585*53ee8cc1Swenshuai.xi {
586*53ee8cc1Swenshuai.xi     switch(u8GopNum)
587*53ee8cc1Swenshuai.xi     {
588*53ee8cc1Swenshuai.xi         case E_GOP0:
589*53ee8cc1Swenshuai.xi         return (MS_U8)MAX_GOP0_GWIN;
590*53ee8cc1Swenshuai.xi             break;
591*53ee8cc1Swenshuai.xi         case E_GOP1:
592*53ee8cc1Swenshuai.xi         return (MS_U8)MAX_GOP1_GWIN;
593*53ee8cc1Swenshuai.xi             break;
594*53ee8cc1Swenshuai.xi         case E_GOP2:
595*53ee8cc1Swenshuai.xi         return (MS_U8)MAX_GOP2_GWIN;
596*53ee8cc1Swenshuai.xi             break;
597*53ee8cc1Swenshuai.xi         case E_GOP3:
598*53ee8cc1Swenshuai.xi         return (MS_U8)MAX_GOP3_GWIN;
599*53ee8cc1Swenshuai.xi             break;
600*53ee8cc1Swenshuai.xi         case E_GOP4:
601*53ee8cc1Swenshuai.xi             return (MS_U8)MAX_GOP4_GWIN;
602*53ee8cc1Swenshuai.xi             break;
603*53ee8cc1Swenshuai.xi         default:
604*53ee8cc1Swenshuai.xi         MS_ASSERT(0);
605*53ee8cc1Swenshuai.xi         return 0xFF;
606*53ee8cc1Swenshuai.xi             break;
607*53ee8cc1Swenshuai.xi     }
608*53ee8cc1Swenshuai.xi }
609*53ee8cc1Swenshuai.xi 
HAL_GOP_SelGwinIdByGOP(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8Gop,MS_U8 u8Idx)610*53ee8cc1Swenshuai.xi MS_U8 HAL_GOP_SelGwinIdByGOP(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8Gop, MS_U8 u8Idx)
611*53ee8cc1Swenshuai.xi {
612*53ee8cc1Swenshuai.xi     MS_U8 u8GWinId = 0;
613*53ee8cc1Swenshuai.xi 
614*53ee8cc1Swenshuai.xi     //Adjust GWIN ID by different Chip
615*53ee8cc1Swenshuai.xi     if(u8Gop >= MAX_GOP_SUPPORT)
616*53ee8cc1Swenshuai.xi     {
617*53ee8cc1Swenshuai.xi         printf("[%s][%d] Out of GOP support!!! GOP=%d\n",__FUNCTION__,__LINE__ ,u8Gop);
618*53ee8cc1Swenshuai.xi         MS_ASSERT(0);
619*53ee8cc1Swenshuai.xi         return 0xFF;
620*53ee8cc1Swenshuai.xi     }
621*53ee8cc1Swenshuai.xi 
622*53ee8cc1Swenshuai.xi     switch(u8Gop)
623*53ee8cc1Swenshuai.xi     {
624*53ee8cc1Swenshuai.xi         case E_GOP0:
625*53ee8cc1Swenshuai.xi             u8GWinId = GOP0_GwinIdBase + u8Idx;
626*53ee8cc1Swenshuai.xi             break;
627*53ee8cc1Swenshuai.xi         case E_GOP1:
628*53ee8cc1Swenshuai.xi             u8GWinId = GOP1_GwinIdBase + u8Idx;
629*53ee8cc1Swenshuai.xi             break;
630*53ee8cc1Swenshuai.xi         case E_GOP2:
631*53ee8cc1Swenshuai.xi             u8GWinId = GOP2_GwinIdBase + u8Idx;
632*53ee8cc1Swenshuai.xi             break;
633*53ee8cc1Swenshuai.xi         case E_GOP3:
634*53ee8cc1Swenshuai.xi             u8GWinId = GOP3_GwinIdBase + u8Idx;
635*53ee8cc1Swenshuai.xi             break;
636*53ee8cc1Swenshuai.xi         case E_GOP4:
637*53ee8cc1Swenshuai.xi             u8GWinId = GOP4_GwinIdBase + u8Idx;
638*53ee8cc1Swenshuai.xi             break;
639*53ee8cc1Swenshuai.xi         default:
640*53ee8cc1Swenshuai.xi             break;
641*53ee8cc1Swenshuai.xi     }
642*53ee8cc1Swenshuai.xi     return u8GWinId;
643*53ee8cc1Swenshuai.xi 
644*53ee8cc1Swenshuai.xi }
645*53ee8cc1Swenshuai.xi 
HAL_GOP_GOPSel(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOPNum)646*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_GOPSel(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOPNum)
647*53ee8cc1Swenshuai.xi {
648*53ee8cc1Swenshuai.xi     if(u8GOPNum >= MAX_GOP_SUPPORT)
649*53ee8cc1Swenshuai.xi     {
650*53ee8cc1Swenshuai.xi         printf("[%s][%d] Out of GOP support!!! GOP=%d\n",__FUNCTION__,__LINE__ ,u8GOPNum);
651*53ee8cc1Swenshuai.xi         MS_ASSERT(0);
652*53ee8cc1Swenshuai.xi         return 0xFF;
653*53ee8cc1Swenshuai.xi     }
654*53ee8cc1Swenshuai.xi 
655*53ee8cc1Swenshuai.xi     switch(u8GOPNum)
656*53ee8cc1Swenshuai.xi     {
657*53ee8cc1Swenshuai.xi     case E_GOP0: // GOP4G
658*53ee8cc1Swenshuai.xi             pGOPHalLocal->bank_offset = GOP_4G_OFST<<16;
659*53ee8cc1Swenshuai.xi             return GOP_SUCCESS;
660*53ee8cc1Swenshuai.xi     case E_GOP1: // GOP2G
661*53ee8cc1Swenshuai.xi             pGOPHalLocal->bank_offset = GOP_2G_OFST<<16;
662*53ee8cc1Swenshuai.xi             return GOP_SUCCESS;
663*53ee8cc1Swenshuai.xi     case E_GOP2: // GOP1G
664*53ee8cc1Swenshuai.xi             pGOPHalLocal->bank_offset = GOP_1G_OFST<<16;
665*53ee8cc1Swenshuai.xi             return GOP_SUCCESS;
666*53ee8cc1Swenshuai.xi     case E_GOP3: // GOP1GX
667*53ee8cc1Swenshuai.xi             pGOPHalLocal->bank_offset = GOP_1GX_OFST<<16;
668*53ee8cc1Swenshuai.xi             return GOP_SUCCESS;
669*53ee8cc1Swenshuai.xi     case E_GOP4: // GOP1GS
670*53ee8cc1Swenshuai.xi             pGOPHalLocal->bank_offset = GOP_1GS0_OFST<<16;
671*53ee8cc1Swenshuai.xi             return GOP_SUCCESS;
672*53ee8cc1Swenshuai.xi     default:
673*53ee8cc1Swenshuai.xi         MS_ASSERT(0);
674*53ee8cc1Swenshuai.xi         return GOP_FAIL;
675*53ee8cc1Swenshuai.xi     }
676*53ee8cc1Swenshuai.xi }
677*53ee8cc1Swenshuai.xi 
HAL_GOP_BANK_SEL(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8bank)678*53ee8cc1Swenshuai.xi void HAL_GOP_BANK_SEL(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8bank)
679*53ee8cc1Swenshuai.xi {
680*53ee8cc1Swenshuai.xi     MS_U16 u16Bank;
681*53ee8cc1Swenshuai.xi     u16Bank = GOP_READ2BYTE(GOP_BAK_SEL);
682*53ee8cc1Swenshuai.xi     u16Bank &= ~BMASK(3:0);
683*53ee8cc1Swenshuai.xi     u16Bank |= (u8bank&BMASK(3:0));
684*53ee8cc1Swenshuai.xi     GOP_WRITE2BYTE(GOP_BAK_SEL, u16Bank);
685*53ee8cc1Swenshuai.xi     u16Bank = GOP_READ2BYTE(GOP_BAK_SEL_EX);
686*53ee8cc1Swenshuai.xi     u16Bank &= ~GOP_BIT4;
687*53ee8cc1Swenshuai.xi     u16Bank |= ((u8bank&GOP_BIT4)<<GOP_BIT4);
688*53ee8cc1Swenshuai.xi     GOP_WRITE2BYTE(GOP_BAK_SEL_EX, u16Bank);
689*53ee8cc1Swenshuai.xi }
690*53ee8cc1Swenshuai.xi 
HAL_GOP_Get_BANK(GOP_CTX_HAL_LOCAL * pGOPHalLocal)691*53ee8cc1Swenshuai.xi MS_U8 HAL_GOP_Get_BANK(GOP_CTX_HAL_LOCAL *pGOPHalLocal)
692*53ee8cc1Swenshuai.xi {
693*53ee8cc1Swenshuai.xi     MS_U16 u16GetBank;
694*53ee8cc1Swenshuai.xi     MS_U16 u16BankMask=0;
695*53ee8cc1Swenshuai.xi 
696*53ee8cc1Swenshuai.xi     if(MAX_GOP_SUPPORT ==5)
697*53ee8cc1Swenshuai.xi     {
698*53ee8cc1Swenshuai.xi         u16BankMask = GOP_BANK_MASK | GOP_BIT4;
699*53ee8cc1Swenshuai.xi         u16GetBank = ((GOP_READ2BYTE(GOP_BAK_SEL_EX)& GOP_BIT8)>> GOP_BIT4)| (GOP_READ2BYTE(GOP_BAK_SEL)&0xF);
700*53ee8cc1Swenshuai.xi         return (u16GetBank&u16BankMask);
701*53ee8cc1Swenshuai.xi     }
702*53ee8cc1Swenshuai.xi     else
703*53ee8cc1Swenshuai.xi     {
704*53ee8cc1Swenshuai.xi         u16GetBank = (GOP_READ2BYTE(GOP_BAK_SEL)&0xF);
705*53ee8cc1Swenshuai.xi         return (u16GetBank&GOP_BANK_MASK);
706*53ee8cc1Swenshuai.xi     }
707*53ee8cc1Swenshuai.xi }
708*53ee8cc1Swenshuai.xi 
HAL_GOP_Read16Reg(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U32 u32addr,MS_U16 * pu16ret)709*53ee8cc1Swenshuai.xi void HAL_GOP_Read16Reg(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U32 u32addr, MS_U16* pu16ret)
710*53ee8cc1Swenshuai.xi {
711*53ee8cc1Swenshuai.xi     MS_U16 u16xcSubbank=0, u16BankAddr=0, u16BankTemp=0;
712*53ee8cc1Swenshuai.xi     MS_U32 bank;
713*53ee8cc1Swenshuai.xi     MS_U32 direct_addr;
714*53ee8cc1Swenshuai.xi 
715*53ee8cc1Swenshuai.xi     HAL_GOP_DEBUGINFO(printf("HAL_GOP_Read16Reg[%x]\n", u32addr));
716*53ee8cc1Swenshuai.xi 
717*53ee8cc1Swenshuai.xi     //* Gop driver should access another HW IP register
718*53ee8cc1Swenshuai.xi     //* ex: SC's IP and OP setting, GE's det frame buffer setting, ChipTop GOP clk setting
719*53ee8cc1Swenshuai.xi     switch (u32addr & 0xFF00)
720*53ee8cc1Swenshuai.xi     {
721*53ee8cc1Swenshuai.xi         case GOP_REG_BASE:
722*53ee8cc1Swenshuai.xi         {
723*53ee8cc1Swenshuai.xi             bank = (u32addr & 0xFF0000) >> 8;
724*53ee8cc1Swenshuai.xi #if 0 //for GOP4
725*53ee8cc1Swenshuai.xi             if(bank==0xE00)//GOP4:  0x121B00
726*53ee8cc1Swenshuai.xi             {
727*53ee8cc1Swenshuai.xi                     bank=GOP_REG_GOP4_BK_OFFSET;
728*53ee8cc1Swenshuai.xi             }
729*53ee8cc1Swenshuai.xi             else if(bank==0xF00)//GWIN4: 0x121E00
730*53ee8cc1Swenshuai.xi             {
731*53ee8cc1Swenshuai.xi                 bank=GOP_REG_GOP4_GW_OFFSET;
732*53ee8cc1Swenshuai.xi             }
733*53ee8cc1Swenshuai.xi             else if(bank==0x1000)//GOP4_ST
734*53ee8cc1Swenshuai.xi             {
735*53ee8cc1Swenshuai.xi                 bank=GOP_REG_GOP4_ST_OFFSET;
736*53ee8cc1Swenshuai.xi             }
737*53ee8cc1Swenshuai.xi #endif
738*53ee8cc1Swenshuai.xi             direct_addr = GOP_REG_DIRECT_BASE + bank + (u32addr & 0xFF);  //Direct_Base + bank + addr_offset
739*53ee8cc1Swenshuai.xi             *pu16ret = GOP_READ2BYTE((direct_addr&0xFFFFF));
740*53ee8cc1Swenshuai.xi             break;
741*53ee8cc1Swenshuai.xi         }
742*53ee8cc1Swenshuai.xi         case SC1_REG_BASE:
743*53ee8cc1Swenshuai.xi         {
744*53ee8cc1Swenshuai.xi             if(g_GopChipPro.bXCDirrectBankSupport)
745*53ee8cc1Swenshuai.xi             {
746*53ee8cc1Swenshuai.xi                 u16xcSubbank =  (u32addr & 0xFF0000)>>8;
747*53ee8cc1Swenshuai.xi                 u32addr = SC1_DIRREG_BASE+ u16xcSubbank + (u32addr & 0xFF);
748*53ee8cc1Swenshuai.xi                 *pu16ret = GOP_READ2BYTE((u32addr&0xFFFFF));
749*53ee8cc1Swenshuai.xi             }
750*53ee8cc1Swenshuai.xi             else
751*53ee8cc1Swenshuai.xi             {
752*53ee8cc1Swenshuai.xi                 u16xcSubbank =  (u32addr & 0xFF0000)>>16;
753*53ee8cc1Swenshuai.xi                 u16BankAddr = GOP_SC_BANKSEL+0;
754*53ee8cc1Swenshuai.xi                 u32addr = SC1_REG_BASE + (u32addr & 0xFF);
755*53ee8cc1Swenshuai.xi 
756*53ee8cc1Swenshuai.xi                 u16BankTemp = GOP_READ2BYTE(u16BankAddr&0xFFFF);
757*53ee8cc1Swenshuai.xi                 GOP_WRITE2BYTE(u16BankAddr&0xFFFF, u16xcSubbank);
758*53ee8cc1Swenshuai.xi                 *pu16ret = GOP_READ2BYTE((u32addr&0xFFFF));
759*53ee8cc1Swenshuai.xi                 GOP_WRITE2BYTE(u16BankAddr&0xFFFF, u16BankTemp);
760*53ee8cc1Swenshuai.xi             }
761*53ee8cc1Swenshuai.xi             break;
762*53ee8cc1Swenshuai.xi         }
763*53ee8cc1Swenshuai.xi         case GE_REG_BASE:
764*53ee8cc1Swenshuai.xi         case CKG_REG_BASE:
765*53ee8cc1Swenshuai.xi         case MIU0_REG_BASE:
766*53ee8cc1Swenshuai.xi         case MIU_REG_BASE:
767*53ee8cc1Swenshuai.xi         case MVOP_REG_BASE:
768*53ee8cc1Swenshuai.xi         case VE_REG_BASE:
769*53ee8cc1Swenshuai.xi         {
770*53ee8cc1Swenshuai.xi             *pu16ret = GOP_READ2BYTE((u32addr&0xFFFF));
771*53ee8cc1Swenshuai.xi             break;
772*53ee8cc1Swenshuai.xi         }
773*53ee8cc1Swenshuai.xi #ifdef GOP_MIU_GROUP2
774*53ee8cc1Swenshuai.xi         case (MIU2_REG_BASE & 0xFF00):
775*53ee8cc1Swenshuai.xi         {
776*53ee8cc1Swenshuai.xi             direct_addr = MIU2_REG_BASE + (u32addr & 0xFF);  //Direct_Base + addr_offset
777*53ee8cc1Swenshuai.xi             *pu16ret = GOP_READ2BYTE((direct_addr&0xFFFFF));
778*53ee8cc1Swenshuai.xi 
779*53ee8cc1Swenshuai.xi             break;
780*53ee8cc1Swenshuai.xi         }
781*53ee8cc1Swenshuai.xi #endif
782*53ee8cc1Swenshuai.xi         default:
783*53ee8cc1Swenshuai.xi         {
784*53ee8cc1Swenshuai.xi             //Gop lib current do not support this HW ip base
785*53ee8cc1Swenshuai.xi             MS_ASSERT(0);
786*53ee8cc1Swenshuai.xi             *pu16ret =0;
787*53ee8cc1Swenshuai.xi             break;
788*53ee8cc1Swenshuai.xi         }
789*53ee8cc1Swenshuai.xi     }
790*53ee8cc1Swenshuai.xi }
791*53ee8cc1Swenshuai.xi 
HAL_GOP_Write16Reg(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U32 u32addr,MS_U16 u16val,MS_U16 mask)792*53ee8cc1Swenshuai.xi void HAL_GOP_Write16Reg(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U32 u32addr, MS_U16 u16val, MS_U16 mask)
793*53ee8cc1Swenshuai.xi {
794*53ee8cc1Swenshuai.xi     MS_U16 u16tmp=0;
795*53ee8cc1Swenshuai.xi     MS_U16 u16xcSubbank=0,u16BankAddr=0,pu16ret=0;
796*53ee8cc1Swenshuai.xi     MS_U32 bank;
797*53ee8cc1Swenshuai.xi     MS_U32 direct_addr;
798*53ee8cc1Swenshuai.xi 
799*53ee8cc1Swenshuai.xi     HAL_GOP_DEBUGINFO(printf("HAL_GOP_Write16Reg[%04x] = %04x\n", u32addr, u16val));
800*53ee8cc1Swenshuai.xi 
801*53ee8cc1Swenshuai.xi     if(mask!=0xffff)
802*53ee8cc1Swenshuai.xi     {
803*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal, u32addr, &u16tmp);
804*53ee8cc1Swenshuai.xi         u16tmp &= ~mask;
805*53ee8cc1Swenshuai.xi         u16val &=  mask;
806*53ee8cc1Swenshuai.xi         u16val |=  u16tmp;
807*53ee8cc1Swenshuai.xi     }
808*53ee8cc1Swenshuai.xi 
809*53ee8cc1Swenshuai.xi     //* Gop driver should access another HW IP register
810*53ee8cc1Swenshuai.xi     //* ex: SC's IP and OP setting, GE's det frame buffer setting, ChipTop GOP clk setting
811*53ee8cc1Swenshuai.xi     switch (u32addr & 0xFF00)
812*53ee8cc1Swenshuai.xi     {
813*53ee8cc1Swenshuai.xi         case GOP_REG_BASE:
814*53ee8cc1Swenshuai.xi         {
815*53ee8cc1Swenshuai.xi             bank = (u32addr & 0xFF0000) >> 8;
816*53ee8cc1Swenshuai.xi #if 0 //for GOP4
817*53ee8cc1Swenshuai.xi             if(bank==0xE00)//GOP4:  0x121B00
818*53ee8cc1Swenshuai.xi             {
819*53ee8cc1Swenshuai.xi                     bank=GOP_REG_GOP4_BK_OFFSET;
820*53ee8cc1Swenshuai.xi             }
821*53ee8cc1Swenshuai.xi             else if(bank==0xF00)//GWIN4: 0x121E00
822*53ee8cc1Swenshuai.xi             {
823*53ee8cc1Swenshuai.xi                     bank=GOP_REG_GOP4_GW_OFFSET;
824*53ee8cc1Swenshuai.xi             }
825*53ee8cc1Swenshuai.xi             else if(bank==0x1000) //GOP4_ST
826*53ee8cc1Swenshuai.xi             {
827*53ee8cc1Swenshuai.xi                     bank=GOP_REG_GOP4_ST_OFFSET;
828*53ee8cc1Swenshuai.xi             }
829*53ee8cc1Swenshuai.xi #endif
830*53ee8cc1Swenshuai.xi             direct_addr = GOP_REG_DIRECT_BASE + bank + (u32addr & 0xFF);
831*53ee8cc1Swenshuai.xi             GOP_WRITE2BYTE((direct_addr&0xFFFFF), u16val);
832*53ee8cc1Swenshuai.xi             break;
833*53ee8cc1Swenshuai.xi         }
834*53ee8cc1Swenshuai.xi         case SC1_REG_BASE:
835*53ee8cc1Swenshuai.xi             if(g_GopChipPro.bXCDirrectBankSupport)
836*53ee8cc1Swenshuai.xi             {   /*Derrick Bank*/
837*53ee8cc1Swenshuai.xi                 u16xcSubbank =  (u32addr & 0xFF0000)>>8 ;
838*53ee8cc1Swenshuai.xi                 direct_addr = SC1_DIRREG_BASE + u16xcSubbank+ (u32addr & 0xFF);
839*53ee8cc1Swenshuai.xi                 GOP_WRITE2BYTE((direct_addr&0xFFFFF), u16val);
840*53ee8cc1Swenshuai.xi             }
841*53ee8cc1Swenshuai.xi             else
842*53ee8cc1Swenshuai.xi             {   /*Sub Bank*/
843*53ee8cc1Swenshuai.xi                 u16xcSubbank =  (u32addr & 0xFF0000)>>16 ;
844*53ee8cc1Swenshuai.xi                 u16BankAddr = GOP_SC_BANKSEL+0;
845*53ee8cc1Swenshuai.xi                 u32addr = SC1_REG_BASE + (u32addr & 0xFF);
846*53ee8cc1Swenshuai.xi 
847*53ee8cc1Swenshuai.xi                 pu16ret = GOP_READ2BYTE(u16BankAddr&0xFFFF);
848*53ee8cc1Swenshuai.xi                 GOP_WRITE2BYTE((u16BankAddr&0xFFFF), u16xcSubbank);
849*53ee8cc1Swenshuai.xi                 GOP_WRITE2BYTE((u32addr&0xFFFF), u16val);
850*53ee8cc1Swenshuai.xi                 GOP_WRITE2BYTE((u16BankAddr&0xFFFF), pu16ret);
851*53ee8cc1Swenshuai.xi             }
852*53ee8cc1Swenshuai.xi             break;
853*53ee8cc1Swenshuai.xi         case GE_REG_BASE:
854*53ee8cc1Swenshuai.xi         case CKG_REG_BASE:
855*53ee8cc1Swenshuai.xi         case MIU0_REG_BASE:
856*53ee8cc1Swenshuai.xi         case MIU_REG_BASE:
857*53ee8cc1Swenshuai.xi         case VE_REG_BASE:
858*53ee8cc1Swenshuai.xi         {
859*53ee8cc1Swenshuai.xi             GOP_WRITE2BYTE((u32addr&0xFFFF), u16val);
860*53ee8cc1Swenshuai.xi             break;
861*53ee8cc1Swenshuai.xi         }
862*53ee8cc1Swenshuai.xi #ifdef GOP_MIU_GROUP2
863*53ee8cc1Swenshuai.xi         case (MIU2_REG_BASE & 0xFF00):
864*53ee8cc1Swenshuai.xi         {
865*53ee8cc1Swenshuai.xi             direct_addr = MIU2_REG_BASE + (u32addr & 0xFF);  //Direct_Base + addr_offset
866*53ee8cc1Swenshuai.xi             GOP_WRITE2BYTE((direct_addr&0xFFFFF), u16val);
867*53ee8cc1Swenshuai.xi             break;
868*53ee8cc1Swenshuai.xi         }
869*53ee8cc1Swenshuai.xi #endif
870*53ee8cc1Swenshuai.xi         default:
871*53ee8cc1Swenshuai.xi         {
872*53ee8cc1Swenshuai.xi             //Gop lib current do not support this HW ip base
873*53ee8cc1Swenshuai.xi             MS_ASSERT(0);
874*53ee8cc1Swenshuai.xi             break;
875*53ee8cc1Swenshuai.xi         }
876*53ee8cc1Swenshuai.xi 
877*53ee8cc1Swenshuai.xi     }
878*53ee8cc1Swenshuai.xi }
879*53ee8cc1Swenshuai.xi 
880*53ee8cc1Swenshuai.xi 
HAL_GOP_Write32Reg(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U32 u32addr,MS_U32 u32val)881*53ee8cc1Swenshuai.xi void HAL_GOP_Write32Reg(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U32 u32addr, MS_U32 u32val)
882*53ee8cc1Swenshuai.xi {
883*53ee8cc1Swenshuai.xi     MS_U32 bank;
884*53ee8cc1Swenshuai.xi     MS_U32 direct_addr;
885*53ee8cc1Swenshuai.xi 
886*53ee8cc1Swenshuai.xi     HAL_GOP_DEBUGINFO(printf("HAL_GOP_Write32Reg[%bx] = %lx\n", u32addr, u32val));
887*53ee8cc1Swenshuai.xi 
888*53ee8cc1Swenshuai.xi     //* Gop driver should access another HW IP register
889*53ee8cc1Swenshuai.xi     //* ex: SC's IP and OP setting, GE's det frame buffer setting, ChipTop GOP clk setting
890*53ee8cc1Swenshuai.xi     switch (u32addr & 0xFF00)
891*53ee8cc1Swenshuai.xi     {
892*53ee8cc1Swenshuai.xi         case GOP_REG_BASE:
893*53ee8cc1Swenshuai.xi         {
894*53ee8cc1Swenshuai.xi             bank = (u32addr & 0xFF0000) >> 8;
895*53ee8cc1Swenshuai.xi #if 0 //for GOP4
896*53ee8cc1Swenshuai.xi             if(bank==0xE00)//GOP4:  0x121B00
897*53ee8cc1Swenshuai.xi             {
898*53ee8cc1Swenshuai.xi                     bank=GOP_REG_GOP4_BK_OFFSET;
899*53ee8cc1Swenshuai.xi             }
900*53ee8cc1Swenshuai.xi             else if(bank==0xF00)//GWIN4: 0x121E00
901*53ee8cc1Swenshuai.xi             {
902*53ee8cc1Swenshuai.xi                     bank=GOP_REG_GOP4_GW_OFFSET;
903*53ee8cc1Swenshuai.xi             }
904*53ee8cc1Swenshuai.xi             else if(bank==0x1000) //GOP4_ST
905*53ee8cc1Swenshuai.xi             {
906*53ee8cc1Swenshuai.xi                     bank=GOP_REG_GOP4_ST_OFFSET;
907*53ee8cc1Swenshuai.xi             }
908*53ee8cc1Swenshuai.xi #endif
909*53ee8cc1Swenshuai.xi             direct_addr = GOP_REG_DIRECT_BASE + bank + (u32addr & 0xFF);
910*53ee8cc1Swenshuai.xi             GOP_WRITE2BYTE((direct_addr&0xFFFFF), (u32val&0xFFFF));
911*53ee8cc1Swenshuai.xi             GOP_WRITE2BYTE((direct_addr&0xFFFFF)+2, (u32val&0xFFFF0000)>>16);
912*53ee8cc1Swenshuai.xi             break;
913*53ee8cc1Swenshuai.xi         }
914*53ee8cc1Swenshuai.xi 
915*53ee8cc1Swenshuai.xi         case GE_REG_BASE:
916*53ee8cc1Swenshuai.xi         case SC1_REG_BASE:
917*53ee8cc1Swenshuai.xi         case CKG_REG_BASE:
918*53ee8cc1Swenshuai.xi         {
919*53ee8cc1Swenshuai.xi             GOP_WRITE2BYTE((u32addr&0xFFFF), (u32val&0xFFFF));
920*53ee8cc1Swenshuai.xi             GOP_WRITE2BYTE((u32addr&0xFFFF)+2, (u32val&0xFFFF0000)>>16);
921*53ee8cc1Swenshuai.xi             break;
922*53ee8cc1Swenshuai.xi         }
923*53ee8cc1Swenshuai.xi 
924*53ee8cc1Swenshuai.xi         default:
925*53ee8cc1Swenshuai.xi         {
926*53ee8cc1Swenshuai.xi             //Gop lib current do not support this HW ip base
927*53ee8cc1Swenshuai.xi             MS_ASSERT(0);
928*53ee8cc1Swenshuai.xi             break;
929*53ee8cc1Swenshuai.xi         }
930*53ee8cc1Swenshuai.xi 
931*53ee8cc1Swenshuai.xi     }
932*53ee8cc1Swenshuai.xi }
933*53ee8cc1Swenshuai.xi 
934*53ee8cc1Swenshuai.xi //extern E_BDMA_Ret MDrv_BDMA_Mem_Fill(MS_U32 u32Addr, MS_U32 u32Len, MS_U32 u32Pattern, E_BDMA_DstDev eDev);
935*53ee8cc1Swenshuai.xi 
HAL_GOP_Write32Pal(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 * pREGMAP_Base,MS_U16 * pREGMAP_Offset,MS_U32 u32REGMAP_Len,MS_U8 u8Index,MS_U8 u8A,MS_U8 u8R,MS_U8 u8G,MS_U8 u8B)936*53ee8cc1Swenshuai.xi void HAL_GOP_Write32Pal(GOP_CTX_HAL_LOCAL *pGOPHalLocal,
937*53ee8cc1Swenshuai.xi                                            MS_U8 *pREGMAP_Base, MS_U16 *pREGMAP_Offset, MS_U32 u32REGMAP_Len,
938*53ee8cc1Swenshuai.xi                                            MS_U8 u8Index, MS_U8 u8A, MS_U8 u8R, MS_U8 u8G, MS_U8 u8B)
939*53ee8cc1Swenshuai.xi {
940*53ee8cc1Swenshuai.xi 	MS_U8 i=0;
941*53ee8cc1Swenshuai.xi     HAL_GOP_DEBUGINFO(printf("GOP_Write32Pal : i= %02bx, ARGB = %02bx,%02bx,%02bx,%02bx\n",u8Index, u8A, u8R, u8G, u8B));
942*53ee8cc1Swenshuai.xi 
943*53ee8cc1Swenshuai.xi     /* Don't care high byte */
944*53ee8cc1Swenshuai.xi     MS_ASSERT((MS_U32)(*pREGMAP_Offset +GOP_WordUnit)<= u32REGMAP_Len);
945*53ee8cc1Swenshuai.xi 
946*53ee8cc1Swenshuai.xi 	for(i =(GOP_WordUnit-1);i>4;i--)
947*53ee8cc1Swenshuai.xi     {
948*53ee8cc1Swenshuai.xi 		*(pREGMAP_Base + *pREGMAP_Offset + i) = 0;
949*53ee8cc1Swenshuai.xi     }
950*53ee8cc1Swenshuai.xi     *(pREGMAP_Base + *pREGMAP_Offset + 4) = u8Index;
951*53ee8cc1Swenshuai.xi     *(pREGMAP_Base + *pREGMAP_Offset + 3) = u8A;
952*53ee8cc1Swenshuai.xi     *(pREGMAP_Base + *pREGMAP_Offset + 2) = u8R;
953*53ee8cc1Swenshuai.xi     *(pREGMAP_Base + *pREGMAP_Offset + 1) = u8G;
954*53ee8cc1Swenshuai.xi     *(pREGMAP_Base + *pREGMAP_Offset) = u8B;
955*53ee8cc1Swenshuai.xi     *pREGMAP_Offset += GOP_WordUnit;
956*53ee8cc1Swenshuai.xi 
957*53ee8cc1Swenshuai.xi     MsOS_FlushMemory(); //make sure cpu write data to dram
958*53ee8cc1Swenshuai.xi 
959*53ee8cc1Swenshuai.xi }
960*53ee8cc1Swenshuai.xi 
HAL_GOP_GetBPP(GOP_CTX_HAL_LOCAL * pGOPHalLocal,DRV_GOPColorType fbFmt)961*53ee8cc1Swenshuai.xi MS_U16 HAL_GOP_GetBPP(GOP_CTX_HAL_LOCAL *pGOPHalLocal, DRV_GOPColorType fbFmt)
962*53ee8cc1Swenshuai.xi {
963*53ee8cc1Swenshuai.xi     MS_U16 bpp=0;
964*53ee8cc1Swenshuai.xi 
965*53ee8cc1Swenshuai.xi     switch ( fbFmt )
966*53ee8cc1Swenshuai.xi     {
967*53ee8cc1Swenshuai.xi     case E_DRV_GOP_COLOR_RGB555_BLINK :
968*53ee8cc1Swenshuai.xi     case E_DRV_GOP_COLOR_RGB565 :
969*53ee8cc1Swenshuai.xi     case E_DRV_GOP_COLOR_ARGB1555:
970*53ee8cc1Swenshuai.xi     case E_DRV_GOP_COLOR_RGBA5551:
971*53ee8cc1Swenshuai.xi     case E_DRV_GOP_COLOR_ARGB4444 :
972*53ee8cc1Swenshuai.xi     case E_DRV_GOP_COLOR_RGBA4444 :
973*53ee8cc1Swenshuai.xi     case E_DRV_GOP_COLOR_RGB555YUV422:
974*53ee8cc1Swenshuai.xi     case E_DRV_GOP_COLOR_YUV422:
975*53ee8cc1Swenshuai.xi     case E_DRV_GOP_COLOR_2266:
976*53ee8cc1Swenshuai.xi         bpp = 16;
977*53ee8cc1Swenshuai.xi         break;
978*53ee8cc1Swenshuai.xi     case E_DRV_GOP_COLOR_ARGB8888 :
979*53ee8cc1Swenshuai.xi     case E_DRV_GOP_COLOR_ABGR8888 :
980*53ee8cc1Swenshuai.xi         bpp = 32;
981*53ee8cc1Swenshuai.xi         break;
982*53ee8cc1Swenshuai.xi 
983*53ee8cc1Swenshuai.xi     case E_DRV_GOP_COLOR_I8 :
984*53ee8cc1Swenshuai.xi         bpp = 8;
985*53ee8cc1Swenshuai.xi         break;
986*53ee8cc1Swenshuai.xi 
987*53ee8cc1Swenshuai.xi     default :
988*53ee8cc1Swenshuai.xi         //print err
989*53ee8cc1Swenshuai.xi         MS_ASSERT(0);
990*53ee8cc1Swenshuai.xi         bpp = 0xFFFF;
991*53ee8cc1Swenshuai.xi         break;
992*53ee8cc1Swenshuai.xi     }
993*53ee8cc1Swenshuai.xi     return bpp;
994*53ee8cc1Swenshuai.xi 
995*53ee8cc1Swenshuai.xi }
996*53ee8cc1Swenshuai.xi 
HAL_GOP_GWIN_SetBlending(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8win,MS_BOOL bEnable,MS_U8 u8coef)997*53ee8cc1Swenshuai.xi void HAL_GOP_GWIN_SetBlending(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8win, MS_BOOL bEnable, MS_U8 u8coef)
998*53ee8cc1Swenshuai.xi {
999*53ee8cc1Swenshuai.xi     MS_U16 regval;
1000*53ee8cc1Swenshuai.xi     /*For compatibility
1001*53ee8cc1Swenshuai.xi         Old chip only have alpha coeffient 6 bits. Charka2 define UI alpha value base on it.*/
1002*53ee8cc1Swenshuai.xi     MS_U8 u8coef_cpt = u8coef;
1003*53ee8cc1Swenshuai.xi 
1004*53ee8cc1Swenshuai.xi     //if UI alpha value based on alpha coeffient 6 bits, and our chip is 8bit, please do it.
1005*53ee8cc1Swenshuai.xi     if( pGOPHalLocal->User_ConsAlpha_bits != g_GopChipPro.Default_ConsAlpha_bits)
1006*53ee8cc1Swenshuai.xi     {
1007*53ee8cc1Swenshuai.xi         switch(u8coef)
1008*53ee8cc1Swenshuai.xi         {
1009*53ee8cc1Swenshuai.xi             case 0x0 :
1010*53ee8cc1Swenshuai.xi                 u8coef_cpt = u8coef<<2;
1011*53ee8cc1Swenshuai.xi                 break;
1012*53ee8cc1Swenshuai.xi             case 0x3f :
1013*53ee8cc1Swenshuai.xi                 u8coef_cpt = ((u8coef<<2)|0x3);
1014*53ee8cc1Swenshuai.xi                 break;
1015*53ee8cc1Swenshuai.xi             default:
1016*53ee8cc1Swenshuai.xi                 u8coef_cpt = ((u8coef<<2)|0x1);
1017*53ee8cc1Swenshuai.xi                 break;
1018*53ee8cc1Swenshuai.xi         }
1019*53ee8cc1Swenshuai.xi     }
1020*53ee8cc1Swenshuai.xi 
1021*53ee8cc1Swenshuai.xi 	/*alpha coeffient 6/8bit chip has GOP0,GOP1*/
1022*53ee8cc1Swenshuai.xi     if (u8win<(MAX_GOP0_GWIN+MAX_GOP1_GWIN))
1023*53ee8cc1Swenshuai.xi     {
1024*53ee8cc1Swenshuai.xi         regval = (MS_U16)(bEnable?(1<<14):0)|(MS_U16)((u8coef&0x3F)<<8);
1025*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, (u8win < MAX_GOP0_GWIN)? GOP_4G_GWIN0_CTRL(u8win):GOP_2G_GWIN_CTRL(u8win-MAX_GOP0_GWIN), regval, 0x4000);
1026*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, (u8win < MAX_GOP0_GWIN)? GOP_4G_GWIN_ALPHA01(u8win):GOP_2G_GWIN_ALPHA01(u8win-MAX_GOP0_GWIN), u8coef_cpt, 0xFF);
1027*53ee8cc1Swenshuai.xi     }
1028*53ee8cc1Swenshuai.xi     /*Only alpha coeffient 8bit chip has GOP2,GOP3...*/
1029*53ee8cc1Swenshuai.xi     else
1030*53ee8cc1Swenshuai.xi     {
1031*53ee8cc1Swenshuai.xi         if (u8win==(MAX_GOP0_GWIN+MAX_GOP1_GWIN))
1032*53ee8cc1Swenshuai.xi         {
1033*53ee8cc1Swenshuai.xi             regval = (MS_U16)(bEnable?(1<<14):0);
1034*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1G_GWIN0_CTRL, regval, 0x4000);
1035*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1G_GWIN_ALPHA01, u8coef, 0xFF);
1036*53ee8cc1Swenshuai.xi         }
1037*53ee8cc1Swenshuai.xi         else if ((u8win==(MAX_GOP0_GWIN+MAX_GOP1_GWIN+MAX_GOP2_GWIN)))
1038*53ee8cc1Swenshuai.xi         {
1039*53ee8cc1Swenshuai.xi             regval = (MS_U16)(bEnable?(1<<14):0);
1040*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1GX_GWIN0_CTRL, regval, 0x4000);
1041*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1GX_GWIN_ALPHA01, u8coef, 0xFF);
1042*53ee8cc1Swenshuai.xi         }
1043*53ee8cc1Swenshuai.xi         else
1044*53ee8cc1Swenshuai.xi         {
1045*53ee8cc1Swenshuai.xi             regval = (MS_U16)(bEnable?(1<<14):0);
1046*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1GS0_GWIN0_CTRL, regval, 0x4000);
1047*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1GS0_GWIN_ALPHA01, u8coef, 0xFF);
1048*53ee8cc1Swenshuai.xi         }
1049*53ee8cc1Swenshuai.xi     }
1050*53ee8cc1Swenshuai.xi }
1051*53ee8cc1Swenshuai.xi 
HAL_GOP_SetIOMapBase(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_VIRT addr)1052*53ee8cc1Swenshuai.xi void HAL_GOP_SetIOMapBase(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_VIRT addr)
1053*53ee8cc1Swenshuai.xi {
1054*53ee8cc1Swenshuai.xi     pGOPHalLocal->va_mmio_base = addr;
1055*53ee8cc1Swenshuai.xi }
HAL_GOP_SetIOFRCMapBase(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_VIRT addr)1056*53ee8cc1Swenshuai.xi void HAL_GOP_SetIOFRCMapBase(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_VIRT addr)
1057*53ee8cc1Swenshuai.xi {
1058*53ee8cc1Swenshuai.xi }
HAL_GOP_SetIOPMMapBase(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_VIRT addr)1059*53ee8cc1Swenshuai.xi void HAL_GOP_SetIOPMMapBase(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_VIRT addr)
1060*53ee8cc1Swenshuai.xi {
1061*53ee8cc1Swenshuai.xi }
1062*53ee8cc1Swenshuai.xi 
1063*53ee8cc1Swenshuai.xi 
HAL_GOP_GWIN_SetDstPlane(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 GopNum,DRV_GOPDstType eDstType,MS_BOOL bOnlyCheck)1064*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_GWIN_SetDstPlane(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 GopNum, DRV_GOPDstType eDstType,MS_BOOL bOnlyCheck)
1065*53ee8cc1Swenshuai.xi {
1066*53ee8cc1Swenshuai.xi     /*A5 GOP dst type:
1067*53ee8cc1Swenshuai.xi         1: IP (Main)
1068*53ee8cc1Swenshuai.xi         0: IP (Sub)
1069*53ee8cc1Swenshuai.xi         2: OP
1070*53ee8cc1Swenshuai.xi         3: MVOP
1071*53ee8cc1Swenshuai.xi         4: MVOP (Sub)
1072*53ee8cc1Swenshuai.xi         6: FRC
1073*53ee8cc1Swenshuai.xi         11: InsideFRC
1074*53ee8cc1Swenshuai.xi     */
1075*53ee8cc1Swenshuai.xi     MS_U16 u16RegVal;
1076*53ee8cc1Swenshuai.xi     MS_U32 u32BankOffSet;
1077*53ee8cc1Swenshuai.xi     MS_BOOL bEnable=FALSE;
1078*53ee8cc1Swenshuai.xi     MS_U16 u16HSyncMask=GOP_BIT14;
1079*53ee8cc1Swenshuai.xi 
1080*53ee8cc1Swenshuai.xi     if( GopNum >= MAX_GOP_SUPPORT)
1081*53ee8cc1Swenshuai.xi     {
1082*53ee8cc1Swenshuai.xi         printf("[%s][%d] Out of GOP support!!! GOP=%d\n",__FUNCTION__,__LINE__ ,GopNum);
1083*53ee8cc1Swenshuai.xi         return GOP_INVALID_PARAMETERS;
1084*53ee8cc1Swenshuai.xi     }
1085*53ee8cc1Swenshuai.xi 
1086*53ee8cc1Swenshuai.xi     switch (eDstType)
1087*53ee8cc1Swenshuai.xi     {
1088*53ee8cc1Swenshuai.xi         case E_DRV_GOP_DST_IP0:
1089*53ee8cc1Swenshuai.xi             u16RegVal = 0x0;
1090*53ee8cc1Swenshuai.xi             bEnable = FALSE;
1091*53ee8cc1Swenshuai.xi             u16HSyncMask=0;
1092*53ee8cc1Swenshuai.xi             break;
1093*53ee8cc1Swenshuai.xi 
1094*53ee8cc1Swenshuai.xi         case E_DRV_GOP_DST_OP0:
1095*53ee8cc1Swenshuai.xi             u16RegVal = 0x2;
1096*53ee8cc1Swenshuai.xi             bEnable = FALSE;
1097*53ee8cc1Swenshuai.xi             u16HSyncMask=GOP_BIT14;
1098*53ee8cc1Swenshuai.xi             break;
1099*53ee8cc1Swenshuai.xi 
1100*53ee8cc1Swenshuai.xi         case E_DRV_GOP_DST_IP1:
1101*53ee8cc1Swenshuai.xi             u16RegVal = 0x5;
1102*53ee8cc1Swenshuai.xi             bEnable = TRUE;
1103*53ee8cc1Swenshuai.xi             u16HSyncMask=GOP_BIT14;
1104*53ee8cc1Swenshuai.xi             break;
1105*53ee8cc1Swenshuai.xi 
1106*53ee8cc1Swenshuai.xi         case E_DRV_GOP_DST_OP1:
1107*53ee8cc1Swenshuai.xi             u16RegVal = 0x6;
1108*53ee8cc1Swenshuai.xi             bEnable = TRUE;
1109*53ee8cc1Swenshuai.xi             u16HSyncMask=GOP_BIT14;
1110*53ee8cc1Swenshuai.xi             break;
1111*53ee8cc1Swenshuai.xi 
1112*53ee8cc1Swenshuai.xi         case E_DRV_GOP_DST_VE:
1113*53ee8cc1Swenshuai.xi             u16RegVal = 0x7;
1114*53ee8cc1Swenshuai.xi             bEnable = TRUE;
1115*53ee8cc1Swenshuai.xi             u16HSyncMask=GOP_BIT14;
1116*53ee8cc1Swenshuai.xi             break;
1117*53ee8cc1Swenshuai.xi 
1118*53ee8cc1Swenshuai.xi         case E_DRV_GOP_DST_DIP:
1119*53ee8cc1Swenshuai.xi             u16RegVal = 0x8;
1120*53ee8cc1Swenshuai.xi             bEnable = TRUE;
1121*53ee8cc1Swenshuai.xi             u16HSyncMask=GOP_BIT14;
1122*53ee8cc1Swenshuai.xi             break;
1123*53ee8cc1Swenshuai.xi 
1124*53ee8cc1Swenshuai.xi         default:
1125*53ee8cc1Swenshuai.xi             printf("[%s][%d] Not Define DST = %d !!!\n", __FUNCTION__, __LINE__ , eDstType);
1126*53ee8cc1Swenshuai.xi             return GOP_FUN_NOT_SUPPORTED;
1127*53ee8cc1Swenshuai.xi     }
1128*53ee8cc1Swenshuai.xi 
1129*53ee8cc1Swenshuai.xi     if(bOnlyCheck == FALSE)
1130*53ee8cc1Swenshuai.xi     {
1131*53ee8cc1Swenshuai.xi         _GetBnkOfstByGop(GopNum, &u32BankOffSet);
1132*53ee8cc1Swenshuai.xi         HAL_GOP_SetGOP2Pto1P(pGOPHalLocal, GopNum, bEnable);
1133*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_CTRL1, u16RegVal, BMASK(3:0));
1134*53ee8cc1Swenshuai.xi 
1135*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_CTRL0, u16HSyncMask, GOP_BIT14);               // Set mask Hsync when VFDE is low
1136*53ee8cc1Swenshuai.xi     }
1137*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
1138*53ee8cc1Swenshuai.xi }
1139*53ee8cc1Swenshuai.xi 
HAL_GOP_SetMixerDst(GOP_CTX_HAL_LOCAL * pGOPHalLocal,DRV_GOPDstType eDstType)1140*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetMixerDst(GOP_CTX_HAL_LOCAL *pGOPHalLocal, DRV_GOPDstType eDstType)
1141*53ee8cc1Swenshuai.xi {
1142*53ee8cc1Swenshuai.xi     /*U4 Mixer dst type:
1143*53ee8cc1Swenshuai.xi         2: OP
1144*53ee8cc1Swenshuai.xi         3: VE
1145*53ee8cc1Swenshuai.xi       */
1146*53ee8cc1Swenshuai.xi     MS_U16 u16Regval = 0;
1147*53ee8cc1Swenshuai.xi 	DRV_MixerDstType  eType=E_DRV_MIXER_DST_VE;
1148*53ee8cc1Swenshuai.xi 
1149*53ee8cc1Swenshuai.xi 	switch(eDstType)
1150*53ee8cc1Swenshuai.xi 	{
1151*53ee8cc1Swenshuai.xi 		case E_DRV_GOP_DST_MIXER2VE:
1152*53ee8cc1Swenshuai.xi 			eType = E_DRV_MIXER_DST_VE;
1153*53ee8cc1Swenshuai.xi 			HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, GOP_BIT7, GOP_BIT7);     	//Enable pseudo hsync
1154*53ee8cc1Swenshuai.xi 			break;
1155*53ee8cc1Swenshuai.xi 		case E_DRV_GOP_DST_MIXER2OP:
1156*53ee8cc1Swenshuai.xi 			eType = E_DRV_MIXER_DST_OP;
1157*53ee8cc1Swenshuai.xi 			HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, 0x0, GOP_BIT7);     		//Disable pseudo hsync
1158*53ee8cc1Swenshuai.xi 			break;
1159*53ee8cc1Swenshuai.xi 		default:
1160*53ee8cc1Swenshuai.xi 			break;
1161*53ee8cc1Swenshuai.xi 	}
1162*53ee8cc1Swenshuai.xi 
1163*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MIXER_CTRL, &u16Regval);
1164*53ee8cc1Swenshuai.xi 
1165*53ee8cc1Swenshuai.xi     u16Regval &= (~(GOP_BIT3|GOP_BIT4));
1166*53ee8cc1Swenshuai.xi     u16Regval |= (eType<<0x3);
1167*53ee8cc1Swenshuai.xi 
1168*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, u16Regval, (GOP_BIT3|GOP_BIT4));
1169*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
1170*53ee8cc1Swenshuai.xi }
1171*53ee8cc1Swenshuai.xi 
HAL_GOP_GetMixerDst(GOP_CTX_HAL_LOCAL * pGOPHalLocal,DRV_GOPDstType * pGopDst)1172*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_GetMixerDst(GOP_CTX_HAL_LOCAL *pGOPHalLocal, DRV_GOPDstType *pGopDst)
1173*53ee8cc1Swenshuai.xi {
1174*53ee8cc1Swenshuai.xi     MS_U16 u16Regval = 0;
1175*53ee8cc1Swenshuai.xi 
1176*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MIXER_CTRL, &u16Regval);
1177*53ee8cc1Swenshuai.xi 
1178*53ee8cc1Swenshuai.xi     if(((u16Regval&0x18)>>3) == 0x2)
1179*53ee8cc1Swenshuai.xi         *pGopDst = E_DRV_GOP_DST_MIXER2OP;
1180*53ee8cc1Swenshuai.xi     else
1181*53ee8cc1Swenshuai.xi         *pGopDst = E_DRV_GOP_DST_MIXER2VE;
1182*53ee8cc1Swenshuai.xi 
1183*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
1184*53ee8cc1Swenshuai.xi }
1185*53ee8cc1Swenshuai.xi 
HAL_GOP_InitMux(GOP_CTX_HAL_LOCAL * pGOPHalLocal)1186*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_InitMux(GOP_CTX_HAL_LOCAL *pGOPHalLocal)
1187*53ee8cc1Swenshuai.xi {
1188*53ee8cc1Swenshuai.xi     /*T8
1189*53ee8cc1Swenshuai.xi     OP path: support 3 mux (mux0, mux 2, mux3) to blend with SC simultaneously
1190*53ee8cc1Swenshuai.xi     IP  path: support mux0 and mux1 to IPMain/IPSub. Only one mux of mux0 and mux1 can be blended to IPMain/IPSub
1191*53ee8cc1Swenshuai.xi     SW default setting=> mux0:gop1g, mux1:gop1gx, mux2:gop2g, mux3:gop4g
1192*53ee8cc1Swenshuai.xi     */
1193*53ee8cc1Swenshuai.xi     MS_U8 gop4g=0, gop2g=1, gop1g=2, gop1gx=3, gop1gs=4;
1194*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX, ((gop1gs<<(GOP_MUX_SHIFT*4))|(gop4g<<(GOP_MUX_SHIFT*3))|(gop2g<<(GOP_MUX_SHIFT*2))|(gop1gx<<(GOP_MUX_SHIFT*1))|gop1g), GOP_REG_WORD_MASK);
1195*53ee8cc1Swenshuai.xi 
1196*53ee8cc1Swenshuai.xi     /*Disable VE OSD enable*/
1197*53ee8cc1Swenshuai.xi     HAL_GOP_VE_SetOSDEnable(pGOPHalLocal, FALSE, EN_OSD_0, 0x4);
1198*53ee8cc1Swenshuai.xi     HAL_GOP_VE_SetOSDEnable(pGOPHalLocal, FALSE, EN_OSD_1, 0x4);
1199*53ee8cc1Swenshuai.xi 
1200*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC1_VOPNBL, 1<<7, GOP_BIT7);
1201*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
1202*53ee8cc1Swenshuai.xi }
1203*53ee8cc1Swenshuai.xi 
HAL_GOP_GWIN_GetMUX(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 * u8GOPNum,Gop_MuxSel eGopMux)1204*53ee8cc1Swenshuai.xi void HAL_GOP_GWIN_GetMUX(GOP_CTX_HAL_LOCAL*pGOPHalLocal, MS_U8* u8GOPNum, Gop_MuxSel eGopMux)
1205*53ee8cc1Swenshuai.xi {
1206*53ee8cc1Swenshuai.xi     MS_U16 u16GopMux=0;
1207*53ee8cc1Swenshuai.xi     switch(eGopMux)
1208*53ee8cc1Swenshuai.xi     {
1209*53ee8cc1Swenshuai.xi         case E_GOP_MUX0:
1210*53ee8cc1Swenshuai.xi         case E_GOP_MUX1:
1211*53ee8cc1Swenshuai.xi         case E_GOP_MUX2:
1212*53ee8cc1Swenshuai.xi         case E_GOP_MUX3:
1213*53ee8cc1Swenshuai.xi         case E_GOP_MUX4:
1214*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX, &u16GopMux);
1215*53ee8cc1Swenshuai.xi             *u8GOPNum = (u16GopMux >> (eGopMux*GOP_MUX_SHIFT))& GOP_REGMUX_MASK;
1216*53ee8cc1Swenshuai.xi             break;
1217*53ee8cc1Swenshuai.xi         case E_GOP_IP0_MUX:
1218*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX_IPVOP, &u16GopMux);
1219*53ee8cc1Swenshuai.xi             *u8GOPNum = (u16GopMux&GOP_IP_MAIN_MUX_MASK)>>GOP_IP_MAIN_MUX_SHIFT;
1220*53ee8cc1Swenshuai.xi             break;
1221*53ee8cc1Swenshuai.xi         case E_GOP_IP0_SUB_MUX:
1222*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX_IPVOP, &u16GopMux);
1223*53ee8cc1Swenshuai.xi             *u8GOPNum = (u16GopMux&GOP_IP_SUB_MUX_MASK)>>GOP_IP_SUB_MUX_SHIFT;
1224*53ee8cc1Swenshuai.xi             break;
1225*53ee8cc1Swenshuai.xi         case E_GOP_VOP0_MUX:
1226*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX_IPVOP, &u16GopMux);
1227*53ee8cc1Swenshuai.xi             *u8GOPNum = (u16GopMux&GOP_IP_VOP0_MUX_MASK)>>GOP_IP_VOP0_MUX_SHIFT;
1228*53ee8cc1Swenshuai.xi             break;
1229*53ee8cc1Swenshuai.xi         case E_GOP_VOP0_SUB_MUX:
1230*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX_IPVOP, &u16GopMux);
1231*53ee8cc1Swenshuai.xi             *u8GOPNum = (u16GopMux&GOP_IP_VOP1_MUX_MASK)>>GOP_IP_VOP1_MUX_SHIFT;
1232*53ee8cc1Swenshuai.xi             break;
1233*53ee8cc1Swenshuai.xi         case E_GOP_Mix_MUX0:
1234*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX4_MIX_VE, &u16GopMux);
1235*53ee8cc1Swenshuai.xi             *u8GOPNum = (u16GopMux&GOP_Mix_MUX0_MASK)>>GOP_Mix_MUX0_SHIFT;
1236*53ee8cc1Swenshuai.xi             break;
1237*53ee8cc1Swenshuai.xi         case E_GOP_Mix_MUX1:
1238*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX4_MIX_VE, &u16GopMux);
1239*53ee8cc1Swenshuai.xi             *u8GOPNum = (u16GopMux&GOP_Mix_MUX1_MASK)>>GOP_Mix_MUX1_SHIFT;
1240*53ee8cc1Swenshuai.xi             break;
1241*53ee8cc1Swenshuai.xi         case E_GOP_VE0_MUX:
1242*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX4_MIX_VE, &u16GopMux);
1243*53ee8cc1Swenshuai.xi             *u8GOPNum = (u16GopMux&GOP_VE0_MUX_MASK)>>GOP_VE0_MUX_SHIFT;
1244*53ee8cc1Swenshuai.xi             break;
1245*53ee8cc1Swenshuai.xi         case E_GOP_VE1_MUX:
1246*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX4_MIX_VE, &u16GopMux);
1247*53ee8cc1Swenshuai.xi             *u8GOPNum = (u16GopMux&GOP_VE1_MUX_MASK)>>GOP_VE1_MUX_SHIFT;
1248*53ee8cc1Swenshuai.xi             break;
1249*53ee8cc1Swenshuai.xi         case E_GOP_DIP_MUX:
1250*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX_4K2K, &u16GopMux);
1251*53ee8cc1Swenshuai.xi             *u8GOPNum = (u16GopMux&GOP_DIP_MUX_MASK)>>GOP_DIP_MUX_SHIFT;
1252*53ee8cc1Swenshuai.xi             break;
1253*53ee8cc1Swenshuai.xi         case E_GOP_FRC_MUX0:
1254*53ee8cc1Swenshuai.xi         case E_GOP_FRC_MUX1:
1255*53ee8cc1Swenshuai.xi         case E_GOP_FRC_MUX2:
1256*53ee8cc1Swenshuai.xi         case E_GOP_FRC_MUX3:
1257*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX_4K2K, &u16GopMux);
1258*53ee8cc1Swenshuai.xi             *u8GOPNum = (u16GopMux >> ((eGopMux%E_GOP_FRC_MUX0)*GOP_FRC_MUX_SHIFT))& GOP_FRC_REGMUX_MASK;
1259*53ee8cc1Swenshuai.xi             break;
1260*53ee8cc1Swenshuai.xi         case E_GOP_BYPASS_MUX0:
1261*53ee8cc1Swenshuai.xi             break;
1262*53ee8cc1Swenshuai.xi         case E_GOP_OP1_MUX:
1263*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX_SC1, &u16GopMux);
1264*53ee8cc1Swenshuai.xi             *u8GOPNum = (u16GopMux& ((BMASK((GOP_MUX_SHIFT-1):0))<<12))>>12;
1265*53ee8cc1Swenshuai.xi             break;
1266*53ee8cc1Swenshuai.xi         default:
1267*53ee8cc1Swenshuai.xi             printf("[%s]ERROR, not support the mux[%d]\n",__FUNCTION__,eGopMux);
1268*53ee8cc1Swenshuai.xi             break;
1269*53ee8cc1Swenshuai.xi         }
1270*53ee8cc1Swenshuai.xi }
1271*53ee8cc1Swenshuai.xi 
HAL_GOP_GWIN_SetMUX(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOPNum,Gop_MuxSel eGopMux)1272*53ee8cc1Swenshuai.xi void HAL_GOP_GWIN_SetMUX(GOP_CTX_HAL_LOCAL*pGOPHalLocal, MS_U8 u8GOPNum, Gop_MuxSel eGopMux)
1273*53ee8cc1Swenshuai.xi {
1274*53ee8cc1Swenshuai.xi     MS_U16 u16Ret[4]={0};
1275*53ee8cc1Swenshuai.xi 
1276*53ee8cc1Swenshuai.xi     switch(eGopMux)
1277*53ee8cc1Swenshuai.xi     {
1278*53ee8cc1Swenshuai.xi         case E_GOP_MUX0:
1279*53ee8cc1Swenshuai.xi         case E_GOP_MUX1:
1280*53ee8cc1Swenshuai.xi         case E_GOP_MUX2:
1281*53ee8cc1Swenshuai.xi         case E_GOP_MUX3:
1282*53ee8cc1Swenshuai.xi         case E_GOP_MUX4:
1283*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX, u8GOPNum <<(GOP_MUX_SHIFT*eGopMux), GOP_REGMUX_MASK<<(GOP_MUX_SHIFT*eGopMux));
1284*53ee8cc1Swenshuai.xi           break;
1285*53ee8cc1Swenshuai.xi         case E_GOP_OP1_MUX:
1286*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX_SC1, u8GOPNum <<12, GOP_REGMUX_MASK<<12);
1287*53ee8cc1Swenshuai.xi           break;
1288*53ee8cc1Swenshuai.xi         case E_GOP_IP0_MUX:
1289*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX_IPVOP, u8GOPNum << GOP_IP_MAIN_MUX_SHIFT, GOP_IP_MAIN_MUX_MASK);
1290*53ee8cc1Swenshuai.xi             break;
1291*53ee8cc1Swenshuai.xi         case E_GOP_IP1_MUX:
1292*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX_4K2K, u8GOPNum << 0, BMASK(2:0));
1293*53ee8cc1Swenshuai.xi             break;
1294*53ee8cc1Swenshuai.xi         case E_GOP_VOP0_MUX:
1295*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX_IPVOP, u8GOPNum << GOP_IP_VOP0_MUX_SHIFT, GOP_IP_VOP0_MUX_MASK);
1296*53ee8cc1Swenshuai.xi             break;
1297*53ee8cc1Swenshuai.xi         case E_GOP_VOP1_MUX:
1298*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX_IPVOP, u8GOPNum << GOP_IP_VOP1_MUX_SHIFT, GOP_IP_VOP1_MUX_MASK);
1299*53ee8cc1Swenshuai.xi             break;
1300*53ee8cc1Swenshuai.xi         case E_GOP_Mix_MUX0:
1301*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX4_MIX_VE, u8GOPNum << GOP_Mix_MUX0_SHIFT, GOP_Mix_MUX0_MASK);
1302*53ee8cc1Swenshuai.xi             break;
1303*53ee8cc1Swenshuai.xi         case E_GOP_Mix_MUX1:
1304*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX4_MIX_VE, u8GOPNum << GOP_Mix_MUX1_SHIFT, GOP_Mix_MUX1_MASK);
1305*53ee8cc1Swenshuai.xi             break;
1306*53ee8cc1Swenshuai.xi         case E_GOP_VE0_MUX:
1307*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX4_MIX_VE, u8GOPNum << GOP_VE0_MUX_SHIFT, GOP_VE0_MUX_MASK);
1308*53ee8cc1Swenshuai.xi             break;
1309*53ee8cc1Swenshuai.xi         case E_GOP_VE1_MUX:
1310*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX4_MIX_VE, u8GOPNum << GOP_VE1_MUX_SHIFT, GOP_VE1_MUX_MASK);
1311*53ee8cc1Swenshuai.xi             break;
1312*53ee8cc1Swenshuai.xi         case E_GOP_DIP_MUX:
1313*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX_4K2K, u8GOPNum << GOP_DIP_MUX_SHIFT, GOP_DIP_MUX_MASK);
1314*53ee8cc1Swenshuai.xi             break;
1315*53ee8cc1Swenshuai.xi         case E_GOP_FRC_MUX0:
1316*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX_4K2K, u8GOPNum <<(GOP_FRC_MUX_SHIFT*(eGopMux%E_GOP_FRC_MUX0)) , GOP_REGMUX_MASK<<(GOP_FRC_MUX_SHIFT*(eGopMux%E_GOP_FRC_MUX0)));
1317*53ee8cc1Swenshuai.xi             break;
1318*53ee8cc1Swenshuai.xi         case E_GOP_FRC_MUX1:
1319*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX_4K2K, u8GOPNum <<(GOP_FRC_MUX_SHIFT*(eGopMux%E_GOP_FRC_MUX0)) , GOP_REGMUX_MASK<<(GOP_FRC_MUX_SHIFT*(eGopMux%E_GOP_FRC_MUX0)));
1320*53ee8cc1Swenshuai.xi             break;
1321*53ee8cc1Swenshuai.xi         case E_GOP_FRC_MUX2:
1322*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX_4K2K, u8GOPNum <<(GOP_FRC_MUX_SHIFT*(eGopMux%E_GOP_FRC_MUX0)) , GOP_REGMUX_MASK<<(GOP_FRC_MUX_SHIFT*(eGopMux%E_GOP_FRC_MUX0)));
1323*53ee8cc1Swenshuai.xi             break;
1324*53ee8cc1Swenshuai.xi         case E_GOP_FRC_MUX3:
1325*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX_4K2K, u8GOPNum <<(GOP_FRC_MUX_SHIFT*(eGopMux%E_GOP_FRC_MUX0)) , GOP_REGMUX_MASK<<(GOP_FRC_MUX_SHIFT*(eGopMux%E_GOP_FRC_MUX0)));
1326*53ee8cc1Swenshuai.xi             break;
1327*53ee8cc1Swenshuai.xi         case E_GOP_BYPASS_MUX0:
1328*53ee8cc1Swenshuai.xi                     //Check MUX is using? Checking from priority high to low
1329*53ee8cc1Swenshuai.xi                     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_FRC_LAYER2_L_EN, &u16Ret[0]);
1330*53ee8cc1Swenshuai.xi                     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_FRC_LAYER2_R_EN, &u16Ret[1]);
1331*53ee8cc1Swenshuai.xi                     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_FRC_LAYER1_L_EN, &u16Ret[2]);
1332*53ee8cc1Swenshuai.xi                     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_FRC_LAYER1_R_EN, &u16Ret[3]);
1333*53ee8cc1Swenshuai.xi 
1334*53ee8cc1Swenshuai.xi                     //Checking if un-use
1335*53ee8cc1Swenshuai.xi                     if((u16Ret[0] & GOP_BIT0) ==0)
1336*53ee8cc1Swenshuai.xi                     {
1337*53ee8cc1Swenshuai.xi                         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX_4K2K, u8GOPNum <<(GOP_FRC_MUX_SHIFT*(E_GOP_FRC_MUX2%E_GOP_FRC_MUX0)) , GOP_REGMUX_MASK<<(GOP_FRC_MUX_SHIFT*(E_GOP_FRC_MUX2%E_GOP_FRC_MUX0)));
1338*53ee8cc1Swenshuai.xi                     }
1339*53ee8cc1Swenshuai.xi                     else if((u16Ret[1] & GOP_BIT0) ==0)
1340*53ee8cc1Swenshuai.xi                     {
1341*53ee8cc1Swenshuai.xi                         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX_4K2K, u8GOPNum <<(GOP_FRC_MUX_SHIFT*(E_GOP_FRC_MUX3%E_GOP_FRC_MUX0)) , GOP_REGMUX_MASK<<(GOP_FRC_MUX_SHIFT*(E_GOP_FRC_MUX3%E_GOP_FRC_MUX0)));
1342*53ee8cc1Swenshuai.xi                     }
1343*53ee8cc1Swenshuai.xi                     else if((u16Ret[2] & GOP_BIT0) ==0)
1344*53ee8cc1Swenshuai.xi                     {
1345*53ee8cc1Swenshuai.xi                         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX_4K2K, u8GOPNum <<(GOP_FRC_MUX_SHIFT*(E_GOP_FRC_MUX0%E_GOP_FRC_MUX0)) , GOP_REGMUX_MASK<<(GOP_FRC_MUX_SHIFT*(E_GOP_FRC_MUX0%E_GOP_FRC_MUX0)));
1346*53ee8cc1Swenshuai.xi                     }
1347*53ee8cc1Swenshuai.xi                     else if((u16Ret[3] & GOP_BIT0) ==0)
1348*53ee8cc1Swenshuai.xi                     {
1349*53ee8cc1Swenshuai.xi                         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX_4K2K, u8GOPNum <<(GOP_FRC_MUX_SHIFT*(E_GOP_FRC_MUX1%E_GOP_FRC_MUX0)) , GOP_REGMUX_MASK<<(GOP_FRC_MUX_SHIFT*(E_GOP_FRC_MUX1%E_GOP_FRC_MUX0)));
1350*53ee8cc1Swenshuai.xi                     }
1351*53ee8cc1Swenshuai.xi                     else
1352*53ee8cc1Swenshuai.xi                     {
1353*53ee8cc1Swenshuai.xi                         printf("[%s][%d]FRC mux is already full.\n",__FUNCTION__,__LINE__);
1354*53ee8cc1Swenshuai.xi                     }
1355*53ee8cc1Swenshuai.xi                     break;
1356*53ee8cc1Swenshuai.xi              break;
1357*53ee8cc1Swenshuai.xi         default:
1358*53ee8cc1Swenshuai.xi             printf("[%s]ERROR mux setting\n",__FUNCTION__);
1359*53ee8cc1Swenshuai.xi             break;
1360*53ee8cc1Swenshuai.xi     }
1361*53ee8cc1Swenshuai.xi }
1362*53ee8cc1Swenshuai.xi 
HAL_GOP_SetGOPEnable2SC(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gopNum,MS_BOOL bEnable)1363*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetGOPEnable2SC(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 gopNum, MS_BOOL bEnable)
1364*53ee8cc1Swenshuai.xi {
1365*53ee8cc1Swenshuai.xi     /* GOP OP Path enable to SC Setting
1366*53ee8cc1Swenshuai.xi         A5: GOP OP Path blending with SC sequence
1367*53ee8cc1Swenshuai.xi         mux1-->mux0-->mux2-->mux3
1368*53ee8cc1Swenshuai.xi     */
1369*53ee8cc1Swenshuai.xi     MS_BOOL bOSDBEnable=TRUE;
1370*53ee8cc1Swenshuai.xi     MS_U16 muxValue=0, mux4Value=0, regval=0;
1371*53ee8cc1Swenshuai.xi 
1372*53ee8cc1Swenshuai.xi     DRV_GOPDstType pGopDst = E_DRV_GOP_DST_INVALID;
1373*53ee8cc1Swenshuai.xi     MS_U16 u164K2KMuxValue=0;
1374*53ee8cc1Swenshuai.xi 
1375*53ee8cc1Swenshuai.xi     if(gopNum >= MAX_GOP_SUPPORT)
1376*53ee8cc1Swenshuai.xi     {
1377*53ee8cc1Swenshuai.xi         printf("[%s][%d] Out of GOP support!!! GOP=%d\n",__FUNCTION__,__LINE__ ,gopNum);
1378*53ee8cc1Swenshuai.xi         return GOP_FAIL;
1379*53ee8cc1Swenshuai.xi     }
1380*53ee8cc1Swenshuai.xi 
1381*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX, &muxValue);
1382*53ee8cc1Swenshuai.xi     if(bOSDBEnable)
1383*53ee8cc1Swenshuai.xi     {
1384*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPEN, 0x0, GOP_REG_HW_MASK);
1385*53ee8cc1Swenshuai.xi 
1386*53ee8cc1Swenshuai.xi     }else
1387*53ee8cc1Swenshuai.xi     {
1388*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_GOPEN, &regval);
1389*53ee8cc1Swenshuai.xi     }
1390*53ee8cc1Swenshuai.xi 
1391*53ee8cc1Swenshuai.xi     if (gopNum== (muxValue & GOP_MUX0_MASK))    //enable mux0 to SC
1392*53ee8cc1Swenshuai.xi     {
1393*53ee8cc1Swenshuai.xi         if(bOSDBEnable)
1394*53ee8cc1Swenshuai.xi         {
1395*53ee8cc1Swenshuai.xi             if(bEnable)
1396*53ee8cc1Swenshuai.xi             {
1397*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_VOP2BLENDING_L, 0<<1, GOP_BIT1|GOP_BIT2);
1398*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_VOP2BLENDING_L, GOP_BIT3, GOP_BIT3);
1399*53ee8cc1Swenshuai.xi             }else{
1400*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_VOP2BLENDING_L, 0, GOP_BIT3);
1401*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_VOP2BLENDING_L, 0<<1, GOP_BIT1|GOP_BIT2);
1402*53ee8cc1Swenshuai.xi             }
1403*53ee8cc1Swenshuai.xi         }
1404*53ee8cc1Swenshuai.xi         else
1405*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPEN, bEnable?(regval |GOP_BIT15):(regval & ~GOP_BIT15), GOP_BIT15);
1406*53ee8cc1Swenshuai.xi     }
1407*53ee8cc1Swenshuai.xi 
1408*53ee8cc1Swenshuai.xi     if (gopNum== ((muxValue & GOP_MUX1_MASK)>>(GOP_MUX_SHIFT*1))) //enable mux1
1409*53ee8cc1Swenshuai.xi     {
1410*53ee8cc1Swenshuai.xi         if(bOSDBEnable)
1411*53ee8cc1Swenshuai.xi         {
1412*53ee8cc1Swenshuai.xi             if(bEnable)
1413*53ee8cc1Swenshuai.xi             {
1414*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_VOP2BLENDING_L, 1<<9, GOP_BIT9|GOP_BIT10);
1415*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_VOP2BLENDING_L, GOP_BIT11, GOP_BIT11);
1416*53ee8cc1Swenshuai.xi             }else{
1417*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_VOP2BLENDING_L, 0, GOP_BIT11);
1418*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_VOP2BLENDING_L, 1<<9, GOP_BIT9|GOP_BIT10);
1419*53ee8cc1Swenshuai.xi             }
1420*53ee8cc1Swenshuai.xi         }
1421*53ee8cc1Swenshuai.xi         else
1422*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPEN, bEnable?(regval | GOP_BIT12):(regval & ~GOP_BIT12), GOP_BIT12);
1423*53ee8cc1Swenshuai.xi     }
1424*53ee8cc1Swenshuai.xi 
1425*53ee8cc1Swenshuai.xi     if (gopNum== ((muxValue & GOP_MUX2_MASK)>>(GOP_MUX_SHIFT*2))) //enable mux2
1426*53ee8cc1Swenshuai.xi     {
1427*53ee8cc1Swenshuai.xi         if(bOSDBEnable)
1428*53ee8cc1Swenshuai.xi         {
1429*53ee8cc1Swenshuai.xi             if(bEnable)
1430*53ee8cc1Swenshuai.xi             {
1431*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_VOP2BLENDING_H, 2<<1, GOP_BIT1|GOP_BIT2);
1432*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_VOP2BLENDING_H, GOP_BIT3, GOP_BIT3);
1433*53ee8cc1Swenshuai.xi             }else{
1434*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_VOP2BLENDING_H, 0, GOP_BIT3);
1435*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_VOP2BLENDING_H, 2<<1, GOP_BIT1|GOP_BIT2);
1436*53ee8cc1Swenshuai.xi             }
1437*53ee8cc1Swenshuai.xi         }
1438*53ee8cc1Swenshuai.xi         else
1439*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPEN, bEnable?(regval |GOP_BIT14):(regval & ~GOP_BIT14), GOP_BIT14);
1440*53ee8cc1Swenshuai.xi     }
1441*53ee8cc1Swenshuai.xi 
1442*53ee8cc1Swenshuai.xi     if (gopNum== ((muxValue & GOP_MUX3_MASK)>>(GOP_MUX_SHIFT*3))) //enable mux3
1443*53ee8cc1Swenshuai.xi     {
1444*53ee8cc1Swenshuai.xi         if(bOSDBEnable)
1445*53ee8cc1Swenshuai.xi         {
1446*53ee8cc1Swenshuai.xi             if(bEnable)
1447*53ee8cc1Swenshuai.xi             {
1448*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_VOP2BLENDING_H, 3<<9, GOP_BIT9|GOP_BIT10);
1449*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_VOP2BLENDING_H, GOP_BIT11, GOP_BIT11);
1450*53ee8cc1Swenshuai.xi             }else{
1451*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_VOP2BLENDING_H, 0, GOP_BIT11);
1452*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_VOP2BLENDING_H, 3<<9, GOP_BIT9|GOP_BIT10);
1453*53ee8cc1Swenshuai.xi             }
1454*53ee8cc1Swenshuai.xi         }
1455*53ee8cc1Swenshuai.xi         else
1456*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPEN, bEnable?(regval |GOP_BIT13):(regval & ~GOP_BIT13), GOP_BIT13);
1457*53ee8cc1Swenshuai.xi     }
1458*53ee8cc1Swenshuai.xi 
1459*53ee8cc1Swenshuai.xi 
1460*53ee8cc1Swenshuai.xi     if(MAX_GOP_SUPPORT ==5)
1461*53ee8cc1Swenshuai.xi     {
1462*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX4_MIX_VE, &mux4Value);
1463*53ee8cc1Swenshuai.xi         if (gopNum== ((mux4Value & GOP_MUX4_MASK)>> GOP_MUX4_SHIFT)) //enable mux4
1464*53ee8cc1Swenshuai.xi         {
1465*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPEN, bEnable?(regval |GOP_BIT11):(regval & ~GOP_BIT11), GOP_BIT11);
1466*53ee8cc1Swenshuai.xi         }
1467*53ee8cc1Swenshuai.xi     }
1468*53ee8cc1Swenshuai.xi 
1469*53ee8cc1Swenshuai.xi     /*For FRC mux switch*/
1470*53ee8cc1Swenshuai.xi     HAL_GOP_GetGOPDst(pGOPHalLocal, gopNum, &pGopDst);
1471*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX_4K2K, &u164K2KMuxValue);
1472*53ee8cc1Swenshuai.xi     if (gopNum== (u164K2KMuxValue & GOP_MUX0_MASK))
1473*53ee8cc1Swenshuai.xi     {
1474*53ee8cc1Swenshuai.xi         /* Switch FRC blending */
1475*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_FRC_LAYER1_L_EN, (pGopDst==E_DRV_GOP_DST_BYPASS)?GOP_BIT0: ~GOP_BIT0, GOP_BIT0);
1476*53ee8cc1Swenshuai.xi     }
1477*53ee8cc1Swenshuai.xi 
1478*53ee8cc1Swenshuai.xi     if (gopNum== ((u164K2KMuxValue & GOP_MUX1_MASK)>>(GOP_MUX_SHIFT*1)))
1479*53ee8cc1Swenshuai.xi     {
1480*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_FRC_LAYER1_R_EN, (pGopDst==E_DRV_GOP_DST_BYPASS)?GOP_BIT0: ~GOP_BIT0, GOP_BIT0);
1481*53ee8cc1Swenshuai.xi     }
1482*53ee8cc1Swenshuai.xi 
1483*53ee8cc1Swenshuai.xi     if (gopNum== ((u164K2KMuxValue & GOP_MUX2_MASK)>>(GOP_MUX_SHIFT*2)))
1484*53ee8cc1Swenshuai.xi     {
1485*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_FRC_LAYER2_L_EN, (pGopDst==E_DRV_GOP_DST_BYPASS)?GOP_BIT0: ~GOP_BIT0, GOP_BIT0);
1486*53ee8cc1Swenshuai.xi     }
1487*53ee8cc1Swenshuai.xi 
1488*53ee8cc1Swenshuai.xi     if (gopNum== ((u164K2KMuxValue & GOP_MUX3_MASK)>>(GOP_MUX_SHIFT*3)))
1489*53ee8cc1Swenshuai.xi     {
1490*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_FRC_LAYER2_R_EN, (pGopDst==E_DRV_GOP_DST_BYPASS)?GOP_BIT0: ~GOP_BIT0, GOP_BIT0);
1491*53ee8cc1Swenshuai.xi     }
1492*53ee8cc1Swenshuai.xi 
1493*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
1494*53ee8cc1Swenshuai.xi }
1495*53ee8cc1Swenshuai.xi 
HAL_GOP_SetGOP2Pto1P(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gopNum,MS_BOOL bEnable)1496*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetGOP2Pto1P(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 gopNum, MS_BOOL bEnable)
1497*53ee8cc1Swenshuai.xi {
1498*53ee8cc1Swenshuai.xi     MS_U32 u32pBankOffSet=0;
1499*53ee8cc1Swenshuai.xi     MS_U16 u16Regval;
1500*53ee8cc1Swenshuai.xi 
1501*53ee8cc1Swenshuai.xi     if(g_GopChipPro.b2Pto1PSupport)
1502*53ee8cc1Swenshuai.xi     {
1503*53ee8cc1Swenshuai.xi         _GetBnkOfstByGop(gopNum, &u32pBankOffSet);
1504*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal, u32pBankOffSet + GOP_4G_SRAM_BORROW, &u16Regval);
1505*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, u32pBankOffSet + GOP_4G_SRAM_BORROW, bEnable?(u16Regval |GOP_BIT11):(u16Regval & ~GOP_BIT11), GOP_BIT11);
1506*53ee8cc1Swenshuai.xi     }
1507*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
1508*53ee8cc1Swenshuai.xi }
1509*53ee8cc1Swenshuai.xi 
HAL_GOP_SetGOPEnable2Mode1(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gopNum,MS_BOOL bEnable)1510*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetGOPEnable2Mode1(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 gopNum, MS_BOOL bEnable)
1511*53ee8cc1Swenshuai.xi {
1512*53ee8cc1Swenshuai.xi     /* GOP OP Path enable to SC Setting
1513*53ee8cc1Swenshuai.xi         A5: GOP OP Path blending with SC sequence
1514*53ee8cc1Swenshuai.xi         mux1-->mux0-->mux2-->mux3
1515*53ee8cc1Swenshuai.xi     */
1516*53ee8cc1Swenshuai.xi     MS_U16 muxValue=0, regval=0;
1517*53ee8cc1Swenshuai.xi 
1518*53ee8cc1Swenshuai.xi     if(gopNum >= MAX_GOP_SUPPORT)
1519*53ee8cc1Swenshuai.xi     {
1520*53ee8cc1Swenshuai.xi         printf("[%s][%d] Out of GOP support!!! GOP=%d\n",__FUNCTION__,__LINE__ ,gopNum );
1521*53ee8cc1Swenshuai.xi         return FALSE;
1522*53ee8cc1Swenshuai.xi     }
1523*53ee8cc1Swenshuai.xi 
1524*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX, &muxValue);
1525*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_GOPENMODE1, &regval);
1526*53ee8cc1Swenshuai.xi     if (gopNum== (muxValue & GOP_MUX0_MASK))    //enable mux0 to SC
1527*53ee8cc1Swenshuai.xi     {
1528*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPENMODE1, bEnable?(regval |0x10):(regval & ~0x10), 0x30);
1529*53ee8cc1Swenshuai.xi     }
1530*53ee8cc1Swenshuai.xi     else if (gopNum== ((muxValue & GOP_MUX1_MASK)>>(GOP_MUX_SHIFT*1))) //enable mux1
1531*53ee8cc1Swenshuai.xi     {
1532*53ee8cc1Swenshuai.xi         //printf("");
1533*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPENMODE1, bEnable?(regval |0x1000):(regval & ~0x1000), 0x3000);
1534*53ee8cc1Swenshuai.xi     }
1535*53ee8cc1Swenshuai.xi     else if (gopNum== ((muxValue & GOP_MUX2_MASK)>>(GOP_MUX_SHIFT*2))) //enable mux2
1536*53ee8cc1Swenshuai.xi     {
1537*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPENMODE1, bEnable?(regval |0x40):(regval & ~0x40), 0xC0);
1538*53ee8cc1Swenshuai.xi     }
1539*53ee8cc1Swenshuai.xi     else if (gopNum== ((muxValue & GOP_MUX3_MASK)>>(GOP_MUX_SHIFT*3))) //enable mux3
1540*53ee8cc1Swenshuai.xi     {
1541*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPENMODE1, bEnable?(regval |0x100):(regval & ~0x100), 0x300);
1542*53ee8cc1Swenshuai.xi     }
1543*53ee8cc1Swenshuai.xi     else if (gopNum== ((muxValue & GOP_MUX4_MASK)>> (GOP_MUX_SHIFT*4))) //enable mux4
1544*53ee8cc1Swenshuai.xi     {
1545*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPENMODE1, bEnable?(regval |0x4000):(regval & ~0x4000), 0xc000);
1546*53ee8cc1Swenshuai.xi     }
1547*53ee8cc1Swenshuai.xi     else
1548*53ee8cc1Swenshuai.xi     {
1549*53ee8cc1Swenshuai.xi         return GOP_FAIL;
1550*53ee8cc1Swenshuai.xi     }
1551*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
1552*53ee8cc1Swenshuai.xi }
1553*53ee8cc1Swenshuai.xi 
HAL_GOP_GetGOPAlphaMode1(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gopNum,MS_BOOL * pbEnable)1554*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_GetGOPAlphaMode1(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 gopNum, MS_BOOL *pbEnable)
1555*53ee8cc1Swenshuai.xi {
1556*53ee8cc1Swenshuai.xi     MS_U16 muxValue=0;
1557*53ee8cc1Swenshuai.xi     MS_U16 regval37=0;
1558*53ee8cc1Swenshuai.xi     MS_U16 regval38=0;
1559*53ee8cc1Swenshuai.xi 
1560*53ee8cc1Swenshuai.xi     if(gopNum >= MAX_GOP_SUPPORT)
1561*53ee8cc1Swenshuai.xi     {
1562*53ee8cc1Swenshuai.xi         printf("[%s][%d] Out of GOP support!!! GOP=%d\n",__FUNCTION__,__LINE__ ,gopNum );
1563*53ee8cc1Swenshuai.xi         return FALSE;
1564*53ee8cc1Swenshuai.xi     }
1565*53ee8cc1Swenshuai.xi 
1566*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX, &muxValue);
1567*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_VOP2BLENDING_L, &regval37);
1568*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_VOP2BLENDING_H, &regval38);
1569*53ee8cc1Swenshuai.xi     if (gopNum== (muxValue & GOP_MUX0_MASK))    //enable mux0 to SC
1570*53ee8cc1Swenshuai.xi     {
1571*53ee8cc1Swenshuai.xi         *pbEnable = (regval37& GOP_BIT5) == GOP_BIT5;
1572*53ee8cc1Swenshuai.xi     }
1573*53ee8cc1Swenshuai.xi     else if (gopNum== ((muxValue & GOP_MUX1_MASK)>>(GOP_MUX_SHIFT*1))) //enable mux1
1574*53ee8cc1Swenshuai.xi     {
1575*53ee8cc1Swenshuai.xi         *pbEnable = (regval37 & GOP_BIT13) == GOP_BIT13;
1576*53ee8cc1Swenshuai.xi     }
1577*53ee8cc1Swenshuai.xi     else if (gopNum== ((muxValue & GOP_MUX2_MASK)>>(GOP_MUX_SHIFT*2))) //enable mux2
1578*53ee8cc1Swenshuai.xi     {
1579*53ee8cc1Swenshuai.xi         *pbEnable = (regval38 & GOP_BIT5) == GOP_BIT5;
1580*53ee8cc1Swenshuai.xi     }
1581*53ee8cc1Swenshuai.xi     else if (gopNum== ((muxValue & GOP_MUX3_MASK)>>(GOP_MUX_SHIFT*3))) //enable mux3
1582*53ee8cc1Swenshuai.xi     {
1583*53ee8cc1Swenshuai.xi         *pbEnable = (regval38 & GOP_BIT13) == GOP_BIT13;
1584*53ee8cc1Swenshuai.xi     }
1585*53ee8cc1Swenshuai.xi     else
1586*53ee8cc1Swenshuai.xi     {
1587*53ee8cc1Swenshuai.xi         return GOP_FAIL;
1588*53ee8cc1Swenshuai.xi     }
1589*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
1590*53ee8cc1Swenshuai.xi }
1591*53ee8cc1Swenshuai.xi 
HAL_GOP_SetGOPHighPri(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gopNum)1592*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetGOPHighPri(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 gopNum)
1593*53ee8cc1Swenshuai.xi {
1594*53ee8cc1Swenshuai.xi     /*T8
1595*53ee8cc1Swenshuai.xi     OP path: support 4 mux (mux0, mux1, mux 2, mux3) to blend with SC simultaneously
1596*53ee8cc1Swenshuai.xi     IP  path: support mux0 and mux1 to IPMain/IPSub. Only one mux of mux0 and mux1 can be blended to IPMain/IPSub
1597*53ee8cc1Swenshuai.xi     */
1598*53ee8cc1Swenshuai.xi     MS_U16 Mux3Gop, muxValue=0, i;
1599*53ee8cc1Swenshuai.xi     MS_U16 MuxShift;
1600*53ee8cc1Swenshuai.xi 
1601*53ee8cc1Swenshuai.xi     MuxShift = GOP_MUX_SHIFT * E_GOP_MUX3;
1602*53ee8cc1Swenshuai.xi 
1603*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX, &muxValue);
1604*53ee8cc1Swenshuai.xi     for (i=0; i<MAX_GOP_MUX;i++) //T8 4 mux
1605*53ee8cc1Swenshuai.xi     {
1606*53ee8cc1Swenshuai.xi         if (gopNum== ((muxValue&(GOP_REGMUX_MASK<<(i*GOP_MUX_SHIFT)))>>(i*GOP_MUX_SHIFT)))
1607*53ee8cc1Swenshuai.xi         {
1608*53ee8cc1Swenshuai.xi             Mux3Gop = (muxValue&GOP_MUX3_MASK)>> MuxShift; //save mux2 gop
1609*53ee8cc1Swenshuai.xi 
1610*53ee8cc1Swenshuai.xi             muxValue &= ~GOP_MUX3_MASK; //clear mux2 setting
1611*53ee8cc1Swenshuai.xi             muxValue &= ~(GOP_REGMUX_MASK<<(i*GOP_MUX_SHIFT));  //clear current mux setting
1612*53ee8cc1Swenshuai.xi             muxValue |= ((gopNum<< MuxShift)|(Mux3Gop<<(i*GOP_MUX_SHIFT)));
1613*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX, muxValue, GOP_REG_WORD_MASK);
1614*53ee8cc1Swenshuai.xi             break;
1615*53ee8cc1Swenshuai.xi 
1616*53ee8cc1Swenshuai.xi         }
1617*53ee8cc1Swenshuai.xi 
1618*53ee8cc1Swenshuai.xi     }
1619*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
1620*53ee8cc1Swenshuai.xi }
1621*53ee8cc1Swenshuai.xi 
HAL_GOP_SetGOPClk(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gopNum,DRV_GOPDstType eDstType)1622*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetGOPClk(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 gopNum, DRV_GOPDstType eDstType)
1623*53ee8cc1Swenshuai.xi {
1624*53ee8cc1Swenshuai.xi     /*T8 GOP dst type:
1625*53ee8cc1Swenshuai.xi     0: IP (Main)
1626*53ee8cc1Swenshuai.xi     1: IP (Sub)
1627*53ee8cc1Swenshuai.xi     2: OP
1628*53ee8cc1Swenshuai.xi     3: MVOP
1629*53ee8cc1Swenshuai.xi     */
1630*53ee8cc1Swenshuai.xi 
1631*53ee8cc1Swenshuai.xi     if(gopNum >= MAX_GOP_SUPPORT)
1632*53ee8cc1Swenshuai.xi     {
1633*53ee8cc1Swenshuai.xi         printf("[%s][%d] Out of GOP support!!! GOP=%d\n",__FUNCTION__,__LINE__ ,gopNum);
1634*53ee8cc1Swenshuai.xi         MS_ASSERT(0);
1635*53ee8cc1Swenshuai.xi         return GOP_INVALID_PARAMETERS;
1636*53ee8cc1Swenshuai.xi     }
1637*53ee8cc1Swenshuai.xi     /* Monaco clkgen setting */
1638*53ee8cc1Swenshuai.xi     /******************
1639*53ee8cc1Swenshuai.xi     0: odclk
1640*53ee8cc1Swenshuai.xi     1: idclk_f2  (ipm)
1641*53ee8cc1Swenshuai.xi     2: idclk_f1 (ips)
1642*53ee8cc1Swenshuai.xi     3: ocmixer
1643*53ee8cc1Swenshuai.xi     4: ve
1644*53ee8cc1Swenshuai.xi     5 : mvop main
1645*53ee8cc1Swenshuai.xi     6 : mvop sub
1646*53ee8cc1Swenshuai.xi     ******************/
1647*53ee8cc1Swenshuai.xi 
1648*53ee8cc1Swenshuai.xi     switch(eDstType)
1649*53ee8cc1Swenshuai.xi     {
1650*53ee8cc1Swenshuai.xi     case E_DRV_GOP_DST_IP0:
1651*53ee8cc1Swenshuai.xi 
1652*53ee8cc1Swenshuai.xi         if (gopNum==E_GOP1)
1653*53ee8cc1Swenshuai.xi         {
1654*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG1_IDCLK2, CKG_GOPG1_MASK);
1655*53ee8cc1Swenshuai.xi         }
1656*53ee8cc1Swenshuai.xi         else if (gopNum ==E_GOP2)
1657*53ee8cc1Swenshuai.xi         {
1658*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, CKG_GOPG2_IDCLK2, CKG_GOPG2_MASK);
1659*53ee8cc1Swenshuai.xi         }
1660*53ee8cc1Swenshuai.xi         else if (gopNum ==E_GOP3)
1661*53ee8cc1Swenshuai.xi         {
1662*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP3CLK, CKG_GOPG3_IDCLK2, CKG_GOPG3_MASK);
1663*53ee8cc1Swenshuai.xi         }
1664*53ee8cc1Swenshuai.xi         else if (gopNum ==E_GOP4)
1665*53ee8cc1Swenshuai.xi         {
1666*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP4CLK, CKG_GOPG4_IDCLK2, CKG_GOPG4_MASK);
1667*53ee8cc1Swenshuai.xi         }
1668*53ee8cc1Swenshuai.xi         else if (gopNum==E_GOP0)
1669*53ee8cc1Swenshuai.xi         {
1670*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG0_IDCLK2, CKG_GOPG0_MASK);
1671*53ee8cc1Swenshuai.xi         }
1672*53ee8cc1Swenshuai.xi         else
1673*53ee8cc1Swenshuai.xi         {
1674*53ee8cc1Swenshuai.xi             MS_ASSERT(0);
1675*53ee8cc1Swenshuai.xi             return GOP_INVALID_PARAMETERS;
1676*53ee8cc1Swenshuai.xi         }
1677*53ee8cc1Swenshuai.xi         break;
1678*53ee8cc1Swenshuai.xi 
1679*53ee8cc1Swenshuai.xi     case E_DRV_GOP_DST_IP0_SUB:
1680*53ee8cc1Swenshuai.xi         if (gopNum==E_GOP1)
1681*53ee8cc1Swenshuai.xi         {
1682*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG1_IDCLK2, CKG_GOPG1_MASK);
1683*53ee8cc1Swenshuai.xi         }
1684*53ee8cc1Swenshuai.xi         else if (gopNum==E_GOP2)
1685*53ee8cc1Swenshuai.xi         {
1686*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, CKG_GOPG1_IDCLK2, CKG_GOPG2_MASK);
1687*53ee8cc1Swenshuai.xi         }
1688*53ee8cc1Swenshuai.xi         else if (gopNum==E_GOP3)
1689*53ee8cc1Swenshuai.xi         {
1690*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP3CLK, CKG_GOPG1_IDCLK2, CKG_GOPG3_MASK);
1691*53ee8cc1Swenshuai.xi         }
1692*53ee8cc1Swenshuai.xi         else if (gopNum ==E_GOP4)
1693*53ee8cc1Swenshuai.xi         {
1694*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP4CLK, CKG_GOPG1_IDCLK2, CKG_GOPG4_MASK);
1695*53ee8cc1Swenshuai.xi         }
1696*53ee8cc1Swenshuai.xi         else if (gopNum==E_GOP0)
1697*53ee8cc1Swenshuai.xi         {
1698*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG1_IDCLK2, CKG_GOPG0_MASK);
1699*53ee8cc1Swenshuai.xi         }
1700*53ee8cc1Swenshuai.xi         else
1701*53ee8cc1Swenshuai.xi         {
1702*53ee8cc1Swenshuai.xi             MS_ASSERT(0);
1703*53ee8cc1Swenshuai.xi             return GOP_INVALID_PARAMETERS;
1704*53ee8cc1Swenshuai.xi         }
1705*53ee8cc1Swenshuai.xi         break;
1706*53ee8cc1Swenshuai.xi 
1707*53ee8cc1Swenshuai.xi 	case E_DRV_GOP_DST_IP1:
1708*53ee8cc1Swenshuai.xi 		if (gopNum==E_GOP1)
1709*53ee8cc1Swenshuai.xi         {
1710*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG1_IDCLK1, CKG_GOPG1_MASK);
1711*53ee8cc1Swenshuai.xi         }
1712*53ee8cc1Swenshuai.xi         else if (gopNum==E_GOP2)
1713*53ee8cc1Swenshuai.xi         {
1714*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, CKG_GOPG1_IDCLK1, CKG_GOPG2_MASK);
1715*53ee8cc1Swenshuai.xi         }
1716*53ee8cc1Swenshuai.xi         else if (gopNum==E_GOP3)
1717*53ee8cc1Swenshuai.xi         {
1718*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP3CLK, CKG_GOPG1_IDCLK1, CKG_GOPG3_MASK);
1719*53ee8cc1Swenshuai.xi         }
1720*53ee8cc1Swenshuai.xi         else if (gopNum ==E_GOP4)
1721*53ee8cc1Swenshuai.xi         {
1722*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP4CLK, CKG_GOPG1_IDCLK1, CKG_GOPG4_MASK);
1723*53ee8cc1Swenshuai.xi         }
1724*53ee8cc1Swenshuai.xi         else if (gopNum==E_GOP0)
1725*53ee8cc1Swenshuai.xi         {
1726*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG1_IDCLK1, CKG_GOPG0_MASK);
1727*53ee8cc1Swenshuai.xi         }
1728*53ee8cc1Swenshuai.xi         else
1729*53ee8cc1Swenshuai.xi         {
1730*53ee8cc1Swenshuai.xi             MS_ASSERT(0);
1731*53ee8cc1Swenshuai.xi             return GOP_INVALID_PARAMETERS;
1732*53ee8cc1Swenshuai.xi         }
1733*53ee8cc1Swenshuai.xi         break;
1734*53ee8cc1Swenshuai.xi     case E_DRV_GOP_DST_MIXER2VE:
1735*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, CKG_GOPMIXER_CLK, CKG_GOPMIXER_VECLK, CKG_GOPMIXER_MASK);
1736*53ee8cc1Swenshuai.xi 
1737*53ee8cc1Swenshuai.xi         if(gopNum == 0)
1738*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG0_MIXERCLK_VE, CKG_GOPG0_MASK);
1739*53ee8cc1Swenshuai.xi         else if(gopNum == 1)
1740*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG1_MIXERCLK_VE, CKG_GOPG1_MASK);
1741*53ee8cc1Swenshuai.xi         else if(gopNum == 2)
1742*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, CKG_GOPG2_MIXERCLK_VE, CKG_GOPG2_MASK);
1743*53ee8cc1Swenshuai.xi         else if(gopNum == 3)
1744*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP3CLK, CKG_GOPG3_MIXERCLK_VE, CKG_GOPG3_MASK);
1745*53ee8cc1Swenshuai.xi         break;
1746*53ee8cc1Swenshuai.xi 
1747*53ee8cc1Swenshuai.xi     case E_DRV_GOP_DST_OP0:
1748*53ee8cc1Swenshuai.xi         if (gopNum==E_GOP1)
1749*53ee8cc1Swenshuai.xi         {
1750*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG1_ODCLK, CKG_GOPG1_MASK);
1751*53ee8cc1Swenshuai.xi         }
1752*53ee8cc1Swenshuai.xi         else if (gopNum==E_GOP2)
1753*53ee8cc1Swenshuai.xi         {
1754*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, CKG_GOPG2_ODCLK, CKG_GOPG2_MASK);
1755*53ee8cc1Swenshuai.xi         }
1756*53ee8cc1Swenshuai.xi         else if (gopNum==E_GOP3)
1757*53ee8cc1Swenshuai.xi         {
1758*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP3CLK, CKG_GOPG3_ODCLK, CKG_GOPG3_MASK);
1759*53ee8cc1Swenshuai.xi         }
1760*53ee8cc1Swenshuai.xi         else if (gopNum ==E_GOP4)
1761*53ee8cc1Swenshuai.xi         {
1762*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP4CLK, CKG_GOPG4_ODCLK, CKG_GOPG4_MASK);
1763*53ee8cc1Swenshuai.xi         }
1764*53ee8cc1Swenshuai.xi         else if (gopNum==E_GOP0)
1765*53ee8cc1Swenshuai.xi         {
1766*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG0_ODCLK, CKG_GOPG0_MASK);
1767*53ee8cc1Swenshuai.xi         }
1768*53ee8cc1Swenshuai.xi         else
1769*53ee8cc1Swenshuai.xi         {
1770*53ee8cc1Swenshuai.xi             MS_ASSERT(0);
1771*53ee8cc1Swenshuai.xi             return GOP_INVALID_PARAMETERS;
1772*53ee8cc1Swenshuai.xi         }
1773*53ee8cc1Swenshuai.xi 
1774*53ee8cc1Swenshuai.xi         break;
1775*53ee8cc1Swenshuai.xi 
1776*53ee8cc1Swenshuai.xi     case E_DRV_GOP_DST_DIP:
1777*53ee8cc1Swenshuai.xi 		if (gopNum==E_GOP1)
1778*53ee8cc1Swenshuai.xi         {
1779*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG1_OCC_FRCCLK, CKG_GOPG1_MASK);
1780*53ee8cc1Swenshuai.xi         }
1781*53ee8cc1Swenshuai.xi         else if (gopNum==E_GOP2)
1782*53ee8cc1Swenshuai.xi         {
1783*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG2_OCC_FRCCLK, CKG_GOPG2_MASK);
1784*53ee8cc1Swenshuai.xi         }
1785*53ee8cc1Swenshuai.xi         else if (gopNum==E_GOP3)
1786*53ee8cc1Swenshuai.xi         {
1787*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG3_OCC_FRCCLK, CKG_GOPG3_MASK);
1788*53ee8cc1Swenshuai.xi         }
1789*53ee8cc1Swenshuai.xi         else if (gopNum ==E_GOP4)
1790*53ee8cc1Swenshuai.xi         {
1791*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP4CLK, CKG_GOPG4_OCC_FRCCLK, CKG_GOPG4_MASK);
1792*53ee8cc1Swenshuai.xi         }
1793*53ee8cc1Swenshuai.xi         else if (gopNum==E_GOP0)
1794*53ee8cc1Swenshuai.xi         {
1795*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG0_OCC_FRCCLK, CKG_GOPG0_MASK);
1796*53ee8cc1Swenshuai.xi         }
1797*53ee8cc1Swenshuai.xi         else
1798*53ee8cc1Swenshuai.xi         {
1799*53ee8cc1Swenshuai.xi             MS_ASSERT(0);
1800*53ee8cc1Swenshuai.xi             return GOP_INVALID_PARAMETERS;
1801*53ee8cc1Swenshuai.xi         }
1802*53ee8cc1Swenshuai.xi 
1803*53ee8cc1Swenshuai.xi         break;
1804*53ee8cc1Swenshuai.xi     case E_DRV_GOP_DST_VOP:
1805*53ee8cc1Swenshuai.xi         if (gopNum==E_GOP1)
1806*53ee8cc1Swenshuai.xi         {
1807*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG1_MVOP, CKG_GOPG1_MASK);
1808*53ee8cc1Swenshuai.xi         }
1809*53ee8cc1Swenshuai.xi         else if (gopNum==E_GOP2)
1810*53ee8cc1Swenshuai.xi         {
1811*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG2_MVOP, CKG_GOPG2_MASK);
1812*53ee8cc1Swenshuai.xi         }
1813*53ee8cc1Swenshuai.xi         else if (gopNum==E_GOP3)
1814*53ee8cc1Swenshuai.xi         {
1815*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG3_MVOP, CKG_GOPG3_MASK);
1816*53ee8cc1Swenshuai.xi         }
1817*53ee8cc1Swenshuai.xi         else if (gopNum ==E_GOP4)
1818*53ee8cc1Swenshuai.xi         {
1819*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP4CLK, CKG_GOPG4_MVOP, CKG_GOPG4_MASK);
1820*53ee8cc1Swenshuai.xi         }
1821*53ee8cc1Swenshuai.xi         else if (gopNum==E_GOP0)
1822*53ee8cc1Swenshuai.xi         {
1823*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG0_MVOP, CKG_GOPG0_MASK);
1824*53ee8cc1Swenshuai.xi         }
1825*53ee8cc1Swenshuai.xi         else
1826*53ee8cc1Swenshuai.xi         {
1827*53ee8cc1Swenshuai.xi             MS_ASSERT(0);
1828*53ee8cc1Swenshuai.xi             return GOP_INVALID_PARAMETERS;
1829*53ee8cc1Swenshuai.xi         }
1830*53ee8cc1Swenshuai.xi 
1831*53ee8cc1Swenshuai.xi         break;
1832*53ee8cc1Swenshuai.xi      case E_DRV_GOP_DST_FRC:
1833*53ee8cc1Swenshuai.xi         if (gopNum==E_GOP1)
1834*53ee8cc1Swenshuai.xi         {
1835*53ee8cc1Swenshuai.xi              HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG1_OCC_FRCCLK, CKG_GOPG1_MASK);
1836*53ee8cc1Swenshuai.xi          }
1837*53ee8cc1Swenshuai.xi          else if (gopNum==E_GOP0)
1838*53ee8cc1Swenshuai.xi          {
1839*53ee8cc1Swenshuai.xi              HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG0_OCC_FRCCLK, CKG_GOPG0_MASK);
1840*53ee8cc1Swenshuai.xi         }
1841*53ee8cc1Swenshuai.xi         else if (gopNum ==E_GOP2)
1842*53ee8cc1Swenshuai.xi         {
1843*53ee8cc1Swenshuai.xi              HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, CKG_GOPG2_OCC_FRCCLK, CKG_GOPG2_MASK);
1844*53ee8cc1Swenshuai.xi         }
1845*53ee8cc1Swenshuai.xi         else if (gopNum ==E_GOP3)
1846*53ee8cc1Swenshuai.xi         {
1847*53ee8cc1Swenshuai.xi              HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP3CLK, CKG_GOPG3_OCC_FRCCLK, CKG_GOPG3_MASK);
1848*53ee8cc1Swenshuai.xi         }
1849*53ee8cc1Swenshuai.xi         else if (gopNum ==E_GOP4)
1850*53ee8cc1Swenshuai.xi         {
1851*53ee8cc1Swenshuai.xi              HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP4CLK, CKG_GOPG4_OCC_FRCCLK, CKG_GOPG4_MASK);
1852*53ee8cc1Swenshuai.xi         }
1853*53ee8cc1Swenshuai.xi         else
1854*53ee8cc1Swenshuai.xi         {
1855*53ee8cc1Swenshuai.xi             MS_ASSERT(0);
1856*53ee8cc1Swenshuai.xi             return GOP_INVALID_PARAMETERS;
1857*53ee8cc1Swenshuai.xi         }
1858*53ee8cc1Swenshuai.xi 
1859*53ee8cc1Swenshuai.xi          break;
1860*53ee8cc1Swenshuai.xi     case E_DRV_GOP_DST_BYPASS:
1861*53ee8cc1Swenshuai.xi          if (gopNum==E_GOP0)
1862*53ee8cc1Swenshuai.xi          {
1863*53ee8cc1Swenshuai.xi              HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG0_BYPASS_FRCCLK, CKG_GOPG0_MASK);
1864*53ee8cc1Swenshuai.xi          }
1865*53ee8cc1Swenshuai.xi          else if (gopNum==E_GOP1)
1866*53ee8cc1Swenshuai.xi          {
1867*53ee8cc1Swenshuai.xi              HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG1_BYPASS_FRCCLK, CKG_GOPG1_MASK);
1868*53ee8cc1Swenshuai.xi          }
1869*53ee8cc1Swenshuai.xi          else if (gopNum==E_GOP2)
1870*53ee8cc1Swenshuai.xi          {
1871*53ee8cc1Swenshuai.xi              HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, CKG_GOPG2_BYPASS_FRCCLK, CKG_GOPG2_MASK);
1872*53ee8cc1Swenshuai.xi          }
1873*53ee8cc1Swenshuai.xi          else if (gopNum==E_GOP3)
1874*53ee8cc1Swenshuai.xi          {
1875*53ee8cc1Swenshuai.xi              HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP3CLK, CKG_GOPG3_BYPASS_FRCCLK, CKG_GOPG3_MASK);
1876*53ee8cc1Swenshuai.xi          }
1877*53ee8cc1Swenshuai.xi          else if (gopNum ==E_GOP4)
1878*53ee8cc1Swenshuai.xi          {
1879*53ee8cc1Swenshuai.xi              HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP4CLK, CKG_GOPG4_BYPASS_FRCCLK, CKG_GOPG4_MASK);
1880*53ee8cc1Swenshuai.xi          }
1881*53ee8cc1Swenshuai.xi          else
1882*53ee8cc1Swenshuai.xi          {
1883*53ee8cc1Swenshuai.xi              MS_ASSERT(0);
1884*53ee8cc1Swenshuai.xi              return GOP_INVALID_PARAMETERS;
1885*53ee8cc1Swenshuai.xi          }
1886*53ee8cc1Swenshuai.xi          break;
1887*53ee8cc1Swenshuai.xi     case E_DRV_GOP_DST_MIXER2OP:
1888*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, CKG_GOPMIXER_CLK, CKG_GOPMIXER_ODCLK, CKG_GOPMIXER_MASK);
1889*53ee8cc1Swenshuai.xi         break;
1890*53ee8cc1Swenshuai.xi     case E_DRV_GOP_DST_OP1:
1891*53ee8cc1Swenshuai.xi         if (gopNum==E_GOP1)
1892*53ee8cc1Swenshuai.xi         {
1893*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG1_OD1CLK, CKG_GOPG1_MASK);
1894*53ee8cc1Swenshuai.xi         }
1895*53ee8cc1Swenshuai.xi         else if (gopNum==E_GOP2)
1896*53ee8cc1Swenshuai.xi         {
1897*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, CKG_GOPG2_OD1CLK, CKG_GOPG2_MASK);
1898*53ee8cc1Swenshuai.xi         }
1899*53ee8cc1Swenshuai.xi         else if (gopNum==E_GOP3)
1900*53ee8cc1Swenshuai.xi         {
1901*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP3CLK, CKG_GOPG3_OD1CLK, CKG_GOPG3_MASK);
1902*53ee8cc1Swenshuai.xi         }
1903*53ee8cc1Swenshuai.xi         else if (gopNum ==E_GOP4)
1904*53ee8cc1Swenshuai.xi         {
1905*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP4CLK, CKG_GOPG4_OD1CLK, CKG_GOPG4_MASK);
1906*53ee8cc1Swenshuai.xi         }
1907*53ee8cc1Swenshuai.xi         else if (gopNum==E_GOP0)
1908*53ee8cc1Swenshuai.xi         {
1909*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG0_OD1CLK, CKG_GOPG0_MASK);
1910*53ee8cc1Swenshuai.xi         }
1911*53ee8cc1Swenshuai.xi         else
1912*53ee8cc1Swenshuai.xi         {
1913*53ee8cc1Swenshuai.xi             MS_ASSERT(0);
1914*53ee8cc1Swenshuai.xi             return GOP_INVALID_PARAMETERS;
1915*53ee8cc1Swenshuai.xi         }
1916*53ee8cc1Swenshuai.xi         break;
1917*53ee8cc1Swenshuai.xi 
1918*53ee8cc1Swenshuai.xi     default:
1919*53ee8cc1Swenshuai.xi         MS_ASSERT(0);
1920*53ee8cc1Swenshuai.xi         return GOP_ENUM_NOT_SUPPORTED;
1921*53ee8cc1Swenshuai.xi     }
1922*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal, GOP_GOPCLK, &pGOPHalLocal->u16Clk0Setting); //Backup current GOPG clock settings
1923*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SRAMCLK,&pGOPHalLocal->u16Clk2Setting); //Backup current SRAM clock settings
1924*53ee8cc1Swenshuai.xi 
1925*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
1926*53ee8cc1Swenshuai.xi }
1927*53ee8cc1Swenshuai.xi 
1928*53ee8cc1Swenshuai.xi 
HAL_GOP_SetClkForCapture(GOP_CTX_HAL_LOCAL * pGOPHalLocal,DRV_GOP_DWIN_SRC_SEL enSrcSel)1929*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetClkForCapture(GOP_CTX_HAL_LOCAL *pGOPHalLocal, DRV_GOP_DWIN_SRC_SEL enSrcSel)
1930*53ee8cc1Swenshuai.xi {
1931*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, 0, GOP_BIT8);
1932*53ee8cc1Swenshuai.xi     if (enSrcSel==GOP_DRV_DWIN_SRC_OP)
1933*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, CKG_GOPD_CLK_ODCLK, CKG_GOPD_MASK);
1934*53ee8cc1Swenshuai.xi     else if (enSrcSel==GOP_DRV_DWIN_SRC_MVOP)
1935*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, CKG_GOPD_CLK_DC0CLK, CKG_GOPD_MASK);
1936*53ee8cc1Swenshuai.xi     else if (enSrcSel==GOP_DRV_DWIN_SRC_IP)
1937*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, CKG_GOPD_CLK_IDCLK2, CKG_GOPD_MASK);
1938*53ee8cc1Swenshuai.xi     else
1939*53ee8cc1Swenshuai.xi         return GOP_INVALID_PARAMETERS;
1940*53ee8cc1Swenshuai.xi 
1941*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_GOP2CLK, &pGOPHalLocal->u16Clk1Setting); //Backup current GOPD clock settings
1942*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
1943*53ee8cc1Swenshuai.xi }
HAL_GOP_SetClock(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_BOOL bEnable)1944*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetClock(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_BOOL bEnable)
1945*53ee8cc1Swenshuai.xi {
1946*53ee8cc1Swenshuai.xi     if (bEnable)
1947*53ee8cc1Swenshuai.xi     {
1948*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, pGOPHalLocal->u16Clk0Setting, GOP_REG_WORD_MASK);
1949*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, pGOPHalLocal->u16Clk1Setting, GOP_REG_WORD_MASK);
1950*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SRAMCLK, pGOPHalLocal->u16Clk2Setting, GOP_REG_WORD_MASK);
1951*53ee8cc1Swenshuai.xi     }
1952*53ee8cc1Swenshuai.xi     else
1953*53ee8cc1Swenshuai.xi     {
1954*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG0_DISABLE_CLK, CKG_GOPG0_MASK);
1955*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, CKG_GOPG1_DISABLE_CLK, CKG_GOPG1_MASK);
1956*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, CKG_GOPG2_DISABLE_CLK, CKG_GOPG2_MASK);
1957*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, CKG_GOPD_DISABLE_CLK, CKG_GOPD_MASK);
1958*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SRAMCLK, CKG_SRAM0_DISABLE_CLK, CKG_SRAM0_MASK);
1959*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SRAMCLK, CKG_SRAM1_DISABLE_CLK, CKG_SRAM1_MASK);
1960*53ee8cc1Swenshuai.xi     }
1961*53ee8cc1Swenshuai.xi 
1962*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
1963*53ee8cc1Swenshuai.xi }
1964*53ee8cc1Swenshuai.xi 
HAL_GOP_MIXER_SetGOPEnable2Mixer(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gopNum,MS_BOOL bEnable)1965*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_MIXER_SetGOPEnable2Mixer(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 gopNum, MS_BOOL bEnable)
1966*53ee8cc1Swenshuai.xi {
1967*53ee8cc1Swenshuai.xi        DRV_GOPDstType MixerDstType;
1968*53ee8cc1Swenshuai.xi         MS_U16 regval = 0;
1969*53ee8cc1Swenshuai.xi         MS_U8 u8MUXGOPNum = 0;
1970*53ee8cc1Swenshuai.xi         int i = 0;
1971*53ee8cc1Swenshuai.xi 
1972*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MIXER_CTRL, &regval);
1973*53ee8cc1Swenshuai.xi #if 0     //TO DO: To disable mixer mux
1974*53ee8cc1Swenshuai.xi         MS_U16 u16val;
1975*53ee8cc1Swenshuai.xi         if( regval & 0x0001) //MIXER GOP0 enable -> enable GOP1
1976*53ee8cc1Swenshuai.xi         {
1977*53ee8cc1Swenshuai.xi             u16val = (bEnable? TRUE: FALSE);
1978*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, (u16val<<1), GOP_BIT1);
1979*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, (gopNum<<12), (GOP_BIT12|GOP_BIT13));
1980*53ee8cc1Swenshuai.xi         }
1981*53ee8cc1Swenshuai.xi         else //enable GOP0
1982*53ee8cc1Swenshuai.xi         {
1983*53ee8cc1Swenshuai.xi             u16val = (bEnable? TRUE: FALSE);
1984*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, u16val, GOP_BIT0);
1985*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, (gopNum<<10), (GOP_BIT10|GOP_BIT11));
1986*53ee8cc1Swenshuai.xi         }
1987*53ee8cc1Swenshuai.xi #else
1988*53ee8cc1Swenshuai.xi         if((regval&(GOP_BIT0|GOP_BIT1)) == (GOP_BIT0|GOP_BIT1))
1989*53ee8cc1Swenshuai.xi         {
1990*53ee8cc1Swenshuai.xi             if((gopNum != ((regval&(GOP_BIT10|GOP_BIT11))>>10)) && (gopNum != ((regval&(GOP_BIT12|GOP_BIT13))>>12)))
1991*53ee8cc1Swenshuai.xi             {
1992*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, GOP_BIT0, GOP_BIT0);
1993*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, (gopNum<<10), (GOP_BIT10|GOP_BIT11));
1994*53ee8cc1Swenshuai.xi             }
1995*53ee8cc1Swenshuai.xi         }
1996*53ee8cc1Swenshuai.xi         else if(regval&GOP_BIT0)
1997*53ee8cc1Swenshuai.xi         {
1998*53ee8cc1Swenshuai.xi             if(gopNum != ((regval&(GOP_BIT10|GOP_BIT11))>>10))
1999*53ee8cc1Swenshuai.xi             {
2000*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, GOP_BIT1, GOP_BIT1);
2001*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, (gopNum<<12), (GOP_BIT12|GOP_BIT13));
2002*53ee8cc1Swenshuai.xi             }
2003*53ee8cc1Swenshuai.xi         }
2004*53ee8cc1Swenshuai.xi         else if(regval&GOP_BIT1)  //gop1Enable
2005*53ee8cc1Swenshuai.xi         {
2006*53ee8cc1Swenshuai.xi             if(gopNum != ((regval&(GOP_BIT12|GOP_BIT13))>>12))
2007*53ee8cc1Swenshuai.xi             {
2008*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, GOP_BIT1, GOP_BIT1);
2009*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, (gopNum<<12), (GOP_BIT12|GOP_BIT13));
2010*53ee8cc1Swenshuai.xi             }
2011*53ee8cc1Swenshuai.xi         }
2012*53ee8cc1Swenshuai.xi         else //no one enable
2013*53ee8cc1Swenshuai.xi         {
2014*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, GOP_BIT0, GOP_BIT0);
2015*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, (gopNum<<10), (GOP_BIT10|GOP_BIT11));
2016*53ee8cc1Swenshuai.xi         }
2017*53ee8cc1Swenshuai.xi #endif
2018*53ee8cc1Swenshuai.xi 
2019*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, GOP_BIT7, GOP_BIT7);     //disable pseudo hsync
2020*53ee8cc1Swenshuai.xi 
2021*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, 0x0, GOP_BIT2);     //alpha mode: 0 bypass mode: 1
2022*53ee8cc1Swenshuai.xi 
2023*53ee8cc1Swenshuai.xi         HAL_GOP_GetMixerDst(pGOPHalLocal,&MixerDstType);
2024*53ee8cc1Swenshuai.xi         if(MixerDstType == E_DRV_GOP_DST_MIXER2OP)
2025*53ee8cc1Swenshuai.xi         {
2026*53ee8cc1Swenshuai.xi             for (i=0; i<MAX_GOP_MUX - 1; i++) //mux3 not supported to OP
2027*53ee8cc1Swenshuai.xi             {
2028*53ee8cc1Swenshuai.xi                 HAL_GOP_GWIN_GetMUX(pGOPHalLocal, &u8MUXGOPNum, (Gop_MuxSel)i);
2029*53ee8cc1Swenshuai.xi                 if (0x4==u8MUXGOPNum)
2030*53ee8cc1Swenshuai.xi                 {
2031*53ee8cc1Swenshuai.xi                     HAL_GOP_EnableSCNewAlphaMode(pGOPHalLocal, (Gop_MuxSel)i, TRUE);
2032*53ee8cc1Swenshuai.xi                 }
2033*53ee8cc1Swenshuai.xi                 else
2034*53ee8cc1Swenshuai.xi                 {
2035*53ee8cc1Swenshuai.xi                     HAL_GOP_EnableSCNewAlphaMode(pGOPHalLocal, (Gop_MuxSel)i, FALSE);
2036*53ee8cc1Swenshuai.xi                 }
2037*53ee8cc1Swenshuai.xi             }
2038*53ee8cc1Swenshuai.xi         }
2039*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_VE, GOP_MIXER_EN_VFIL, GOP_MIXER_EN_VFIL_MASK);
2040*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_VE, GOP_MIXER_VS_FLD_ON, GOP_MIXER_VS_FLD_ON_MASK);
2041*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_REG_DUMMY, GOP_BIT0, GOP_BIT0);
2042*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, GOP_BIT15, GOP_BIT15);   //Enable Mixer
2043*53ee8cc1Swenshuai.xi 
2044*53ee8cc1Swenshuai.xi         //HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_FHST, GOP_VE_PAL_HSTART_OFST, GOP_REG_WORD_MASK);
2045*53ee8cc1Swenshuai.xi         //HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_FVST, GOP_VE_PAL_VSTART_OFST, GOP_REG_WORD_MASK);
2046*53ee8cc1Swenshuai.xi 
2047*53ee8cc1Swenshuai.xi 
2048*53ee8cc1Swenshuai.xi         //HAL_GOP_Write16Reg(pGOPHalLocal, GOP_4G_HS_PIPE, pGOPHalLocal->pGopChipPro->GOP_MIXER_PD, GOP_REG_WORD_MASK);
2049*53ee8cc1Swenshuai.xi 
2050*53ee8cc1Swenshuai.xi #if 0    /* PAL System*/
2051*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_VE_ENABLE_OSD, GOP_BIT0, GOP_BIT0);
2052*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_VE_ENABLE_OSD, GOP_BIT2, GOP_BIT2);
2053*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_FHST, GOP_VE_HSTART_OFST, GOP_REG_WORD_MASK);
2054*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_FVST, GOP_VE_VSTART_OFST, GOP_REG_WORD_MASK);
2055*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_FHEND, 0x330, GOP_REG_WORD_MASK);
2056*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_FVEND, 0x25D, GOP_REG_WORD_MASK);
2057*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_HTT, GOP_VE_PAL_HTOTAL-1, GOP_REG_WORD_MASK);
2058*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_HS_DELAY, GOP_VE_HS_DELAY, GOP_REG_WORD_MASK);
2059*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_4G_HS_PIPE, GOP_MIXER_PD, GOP_REG_WORD_MASK);
2060*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, GOP_BIT15, GOP_BIT15);
2061*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, GOP_BIT0, GOP_BIT0);
2062*53ee8cc1Swenshuai.xi #endif
2063*53ee8cc1Swenshuai.xi         return GOP_SUCCESS;
2064*53ee8cc1Swenshuai.xi 
2065*53ee8cc1Swenshuai.xi }
2066*53ee8cc1Swenshuai.xi 
HAL_GOP_MIXER_SetMux(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gopNum,MS_U8 muxNum,MS_BOOL bEnable)2067*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_MIXER_SetMux(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 gopNum, MS_U8 muxNum, MS_BOOL bEnable)
2068*53ee8cc1Swenshuai.xi {
2069*53ee8cc1Swenshuai.xi     MS_U16 u16val;
2070*53ee8cc1Swenshuai.xi 
2071*53ee8cc1Swenshuai.xi     if (muxNum >= MAX_MIXER_MUX)
2072*53ee8cc1Swenshuai.xi     {
2073*53ee8cc1Swenshuai.xi         MS_CRITICAL_MSG(printf("\n[%s] not support mux%d in this chip version!!",__FUNCTION__, muxNum));
2074*53ee8cc1Swenshuai.xi         return GOP_FAIL;
2075*53ee8cc1Swenshuai.xi     }
2076*53ee8cc1Swenshuai.xi 
2077*53ee8cc1Swenshuai.xi     if(muxNum==MIXER_MUX0Id) //Set GOP to mux0
2078*53ee8cc1Swenshuai.xi     {
2079*53ee8cc1Swenshuai.xi         u16val = (bEnable? TRUE: FALSE);
2080*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, u16val, GOP_BIT0);
2081*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, (gopNum<<10), (GOP_BIT10|GOP_BIT11));
2082*53ee8cc1Swenshuai.xi     }
2083*53ee8cc1Swenshuai.xi     else //Set GOP to mux1
2084*53ee8cc1Swenshuai.xi     {
2085*53ee8cc1Swenshuai.xi         u16val = (bEnable? TRUE: FALSE);
2086*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, (u16val<<1), GOP_BIT1);
2087*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, (gopNum<<12), (GOP_BIT12|GOP_BIT13));
2088*53ee8cc1Swenshuai.xi     }
2089*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
2090*53ee8cc1Swenshuai.xi 
2091*53ee8cc1Swenshuai.xi }
2092*53ee8cc1Swenshuai.xi 
HAL_GOP_MIXER_EnableOldBlendMode(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_BOOL bEn)2093*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_MIXER_EnableOldBlendMode(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOP, MS_BOOL bEn)
2094*53ee8cc1Swenshuai.xi {
2095*53ee8cc1Swenshuai.xi     MS_U32 u32bankoffset = 0;
2096*53ee8cc1Swenshuai.xi     DRV_GOPDstType gopDstType = E_DRV_GOP_DST_IP0;
2097*53ee8cc1Swenshuai.xi     MS_U16 regval = 0x0;
2098*53ee8cc1Swenshuai.xi 
2099*53ee8cc1Swenshuai.xi     HAL_GOP_GetGOPDst(pGOPHalLocal, u8GOP, &gopDstType);
2100*53ee8cc1Swenshuai.xi 
2101*53ee8cc1Swenshuai.xi     if(gopDstType == E_DRV_GOP_DST_MIXER2VE)
2102*53ee8cc1Swenshuai.xi     {
2103*53ee8cc1Swenshuai.xi 
2104*53ee8cc1Swenshuai.xi         _GetBnkOfstByGop(u8GOP, &u32bankoffset);
2105*53ee8cc1Swenshuai.xi 
2106*53ee8cc1Swenshuai.xi         if(bEn)
2107*53ee8cc1Swenshuai.xi         {
2108*53ee8cc1Swenshuai.xi 
2109*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, GOP_BIT2, GOP_BIT2);   //alpha mode: 0 bypass mode: 1
2110*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoffset + GOP_4G_CTRL0, (MS_U16)~GOP_BIT15, GOP_BIT15);
2111*53ee8cc1Swenshuai.xi 
2112*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MIXER_CTRL, &regval);
2113*53ee8cc1Swenshuai.xi 
2114*53ee8cc1Swenshuai.xi             if(u8GOP == ((regval&(GOP_BIT10|GOP_BIT11))>>10))
2115*53ee8cc1Swenshuai.xi             {
2116*53ee8cc1Swenshuai.xi                 MApi_VE_W2BYTE_MSK(MS_VE_REG_BANK_3B, GOP_VE_TVS_OSD_EN, (~BIT(2))|BIT(1), BIT(1)|BIT(2));
2117*53ee8cc1Swenshuai.xi             }
2118*53ee8cc1Swenshuai.xi             else if(u8GOP == ((regval&(GOP_BIT12|GOP_BIT13))>>12))
2119*53ee8cc1Swenshuai.xi             {
2120*53ee8cc1Swenshuai.xi                 MApi_VE_W2BYTE_MSK(MS_VE_REG_BANK_3B, GOP_VE_TVS_OSD1_EN, (~BIT(2))|BIT(1), BIT(1)|BIT(2));
2121*53ee8cc1Swenshuai.xi             }
2122*53ee8cc1Swenshuai.xi             else
2123*53ee8cc1Swenshuai.xi             {
2124*53ee8cc1Swenshuai.xi                 printf("[%s][%d]GOP not exisit in VE mux\n",__FUNCTION__,__LINE__);
2125*53ee8cc1Swenshuai.xi                 return GOP_FAIL;
2126*53ee8cc1Swenshuai.xi             }
2127*53ee8cc1Swenshuai.xi         }
2128*53ee8cc1Swenshuai.xi         else
2129*53ee8cc1Swenshuai.xi         {
2130*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, 0x0, GOP_BIT2);   //alpha mode: 0 bypass mode: 1
2131*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, u32bankoffset + GOP_4G_CTRL0, (MS_U16)GOP_BIT15, GOP_BIT15);
2132*53ee8cc1Swenshuai.xi 
2133*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MIXER_CTRL, &regval);
2134*53ee8cc1Swenshuai.xi 
2135*53ee8cc1Swenshuai.xi             if(u8GOP == ((regval&(GOP_BIT10|GOP_BIT11))>>10))
2136*53ee8cc1Swenshuai.xi             {
2137*53ee8cc1Swenshuai.xi                 MApi_VE_W2BYTE_MSK(MS_VE_REG_BANK_3B, GOP_VE_TVS_OSD_EN, (~BIT(1))|BIT(2), BIT(1)|BIT(2));
2138*53ee8cc1Swenshuai.xi             }
2139*53ee8cc1Swenshuai.xi             else if(u8GOP == ((regval&(GOP_BIT12|GOP_BIT13))>>12))
2140*53ee8cc1Swenshuai.xi             {
2141*53ee8cc1Swenshuai.xi                 MApi_VE_W2BYTE_MSK(MS_VE_REG_BANK_3B, GOP_VE_TVS_OSD1_EN, (~BIT(1))|BIT(2), BIT(1)|BIT(2));
2142*53ee8cc1Swenshuai.xi             }
2143*53ee8cc1Swenshuai.xi             else
2144*53ee8cc1Swenshuai.xi             {
2145*53ee8cc1Swenshuai.xi                 printf("[%s][%d]GOP not exisit in VE mux\n",__FUNCTION__,__LINE__);
2146*53ee8cc1Swenshuai.xi                 return GOP_FAIL;
2147*53ee8cc1Swenshuai.xi             }
2148*53ee8cc1Swenshuai.xi         }
2149*53ee8cc1Swenshuai.xi     }
2150*53ee8cc1Swenshuai.xi     else
2151*53ee8cc1Swenshuai.xi     {
2152*53ee8cc1Swenshuai.xi         printf("[%s][%d]GOP not on Mixer2VE path\n",__FUNCTION__,__LINE__);
2153*53ee8cc1Swenshuai.xi         return GOP_FAIL;
2154*53ee8cc1Swenshuai.xi     }
2155*53ee8cc1Swenshuai.xi 
2156*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
2157*53ee8cc1Swenshuai.xi 
2158*53ee8cc1Swenshuai.xi }
2159*53ee8cc1Swenshuai.xi 
HAL_GOP_EnableSCNewAlphaMode(GOP_CTX_HAL_LOCAL * pGOPHalLocal,Gop_MuxSel muxNum,MS_BOOL bEnable)2160*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_EnableSCNewAlphaMode(GOP_CTX_HAL_LOCAL *pGOPHalLocal, Gop_MuxSel muxNum, MS_BOOL bEnable)
2161*53ee8cc1Swenshuai.xi {
2162*53ee8cc1Swenshuai.xi     MS_U16 bankTemp = 0;
2163*53ee8cc1Swenshuai.xi     MS_U16 u16val = 0;
2164*53ee8cc1Swenshuai.xi 
2165*53ee8cc1Swenshuai.xi     u16val = (bEnable? TRUE: FALSE);
2166*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_BANKSEL, &bankTemp);
2167*53ee8cc1Swenshuai.xi     switch (muxNum) //Enable OP new alpha mode
2168*53ee8cc1Swenshuai.xi     {
2169*53ee8cc1Swenshuai.xi         case 0:
2170*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_BANKSEL, 0x2F, GOP_REG_WORD_MASK);
2171*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_BLEND0_GOP_SWITCH, (u16val<<1), GOP_BIT1);
2172*53ee8cc1Swenshuai.xi                 break;
2173*53ee8cc1Swenshuai.xi         case 1:
2174*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_BANKSEL, 0x10, GOP_REG_WORD_MASK);
2175*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_ALPHAMODE, (u16val<<6), GOP_BIT6);
2176*53ee8cc1Swenshuai.xi                 break;
2177*53ee8cc1Swenshuai.xi         case 2:
2178*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_BANKSEL, 0x10, GOP_REG_WORD_MASK);
2179*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_ALPHAMODE, (u16val<<8), GOP_BIT8);
2180*53ee8cc1Swenshuai.xi                 break;
2181*53ee8cc1Swenshuai.xi         default:
2182*53ee8cc1Swenshuai.xi                 printf("\n [%s],This chip is not support this MUX value!\n",__FUNCTION__);
2183*53ee8cc1Swenshuai.xi                 break;
2184*53ee8cc1Swenshuai.xi     }
2185*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_BANKSEL, bankTemp, GOP_REG_WORD_MASK);
2186*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
2187*53ee8cc1Swenshuai.xi }
2188*53ee8cc1Swenshuai.xi 
HAL_GOP_EnableSCPerPixelNewAlphaMode(GOP_CTX_HAL_LOCAL * pGOPHalLocal,Gop_MuxSel muxNum,MS_BOOL bEnable)2189*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_EnableSCPerPixelNewAlphaMode(GOP_CTX_HAL_LOCAL *pGOPHalLocal, Gop_MuxSel muxNum, MS_BOOL bEnable)
2190*53ee8cc1Swenshuai.xi {
2191*53ee8cc1Swenshuai.xi     MS_U16 bankTemp = 0;
2192*53ee8cc1Swenshuai.xi     MS_U16 u16val = 0;
2193*53ee8cc1Swenshuai.xi 
2194*53ee8cc1Swenshuai.xi     u16val = (bEnable? TRUE: FALSE);
2195*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_BANKSEL, &bankTemp);
2196*53ee8cc1Swenshuai.xi     switch (muxNum) //Enable OP per pixel new alpha mode
2197*53ee8cc1Swenshuai.xi     {
2198*53ee8cc1Swenshuai.xi         case 0:
2199*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_BANKSEL, 0x2F, GOP_REG_WORD_MASK);
2200*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_BLEND0_GOP_SWITCH, (u16val<<3), GOP_BIT3);
2201*53ee8cc1Swenshuai.xi                 break;
2202*53ee8cc1Swenshuai.xi         case 1:
2203*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_BANKSEL, 0x10, GOP_REG_WORD_MASK);
2204*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_ALPHAMODE, (u16val<<14), GOP_BIT14);
2205*53ee8cc1Swenshuai.xi                 break;
2206*53ee8cc1Swenshuai.xi         case 2:
2207*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_BANKSEL, 0x10, GOP_REG_WORD_MASK);
2208*53ee8cc1Swenshuai.xi                 HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_ALPHAMODE, (u16val<<15), GOP_BIT15);
2209*53ee8cc1Swenshuai.xi                 break;
2210*53ee8cc1Swenshuai.xi         default:
2211*53ee8cc1Swenshuai.xi                 printf("\n [%s],This chip is not support this MUX value!\n",__FUNCTION__);
2212*53ee8cc1Swenshuai.xi                 break;
2213*53ee8cc1Swenshuai.xi     }
2214*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_BANKSEL, bankTemp, GOP_REG_WORD_MASK);
2215*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
2216*53ee8cc1Swenshuai.xi }
2217*53ee8cc1Swenshuai.xi 
HAL_GOP_Init_Context(GOP_CTX_HAL_LOCAL * pGOPHalLocal,GOP_CTX_HAL_SHARED * pHALShared,MS_BOOL bNeedInitShared)2218*53ee8cc1Swenshuai.xi void  HAL_GOP_Init_Context(GOP_CTX_HAL_LOCAL *pGOPHalLocal, GOP_CTX_HAL_SHARED *pHALShared, MS_BOOL bNeedInitShared)
2219*53ee8cc1Swenshuai.xi {
2220*53ee8cc1Swenshuai.xi     MS_U32 u32GopIdx;
2221*53ee8cc1Swenshuai.xi 
2222*53ee8cc1Swenshuai.xi     memset(pGOPHalLocal, 0, sizeof(*pGOPHalLocal));
2223*53ee8cc1Swenshuai.xi     pGOPHalLocal->pHALShared = pHALShared;
2224*53ee8cc1Swenshuai.xi 
2225*53ee8cc1Swenshuai.xi     for(u32GopIdx=0; u32GopIdx<MAX_GOP_SUPPORT; u32GopIdx++)
2226*53ee8cc1Swenshuai.xi     {
2227*53ee8cc1Swenshuai.xi         pGOPHalLocal->drvGFlipGOPDst[u32GopIdx] = E_DRV_GOP_DST_OP0;
2228*53ee8cc1Swenshuai.xi     }
2229*53ee8cc1Swenshuai.xi     pGOPHalLocal->pGopChipPro = &pHALShared->gopChipProperty;
2230*53ee8cc1Swenshuai.xi     pGOPHalLocal->pbIsMuxVaildToGopDst = (MS_BOOL *)bIsMuxVaildToGopDst;
2231*53ee8cc1Swenshuai.xi }
HAL_GOP_Restore_Ctx(GOP_CTX_HAL_LOCAL * pGOPHalLocal)2232*53ee8cc1Swenshuai.xi void  HAL_GOP_Restore_Ctx(GOP_CTX_HAL_LOCAL *pGOPHalLocal)
2233*53ee8cc1Swenshuai.xi {
2234*53ee8cc1Swenshuai.xi }
2235*53ee8cc1Swenshuai.xi 
HAL_ConvertAPIAddr(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gwinid,MS_PHY * u64Adr)2236*53ee8cc1Swenshuai.xi GOP_Result HAL_ConvertAPIAddr(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 gwinid, MS_PHY* u64Adr)
2237*53ee8cc1Swenshuai.xi {
2238*53ee8cc1Swenshuai.xi     MS_U8 u8Miu=0xff;
2239*53ee8cc1Swenshuai.xi     MS_U8 u8GOP=0;
2240*53ee8cc1Swenshuai.xi 
2241*53ee8cc1Swenshuai.xi     if (gwinid<GOP1_GwinIdBase) //gop0
2242*53ee8cc1Swenshuai.xi     {
2243*53ee8cc1Swenshuai.xi         u8GOP=0;
2244*53ee8cc1Swenshuai.xi     }
2245*53ee8cc1Swenshuai.xi     else if (gwinid<GOP2_GwinIdBase) //gop1
2246*53ee8cc1Swenshuai.xi     {
2247*53ee8cc1Swenshuai.xi         u8GOP=1;
2248*53ee8cc1Swenshuai.xi     }
2249*53ee8cc1Swenshuai.xi     else if (gwinid<GOP3_GwinIdBase) //gop2
2250*53ee8cc1Swenshuai.xi     {
2251*53ee8cc1Swenshuai.xi         u8GOP=2;
2252*53ee8cc1Swenshuai.xi     }
2253*53ee8cc1Swenshuai.xi     else if (gwinid<GOP4_GwinIdBase) //gop3
2254*53ee8cc1Swenshuai.xi     {
2255*53ee8cc1Swenshuai.xi         u8GOP=3;
2256*53ee8cc1Swenshuai.xi     }
2257*53ee8cc1Swenshuai.xi     else
2258*53ee8cc1Swenshuai.xi     {
2259*53ee8cc1Swenshuai.xi         return GOP_FAIL;
2260*53ee8cc1Swenshuai.xi     }
2261*53ee8cc1Swenshuai.xi 
2262*53ee8cc1Swenshuai.xi     u8Miu = HAL_GOP_GetMIUDst(pGOPHalLocal, u8GOP);
2263*53ee8cc1Swenshuai.xi     if (u8Miu < MAX_GOP_MIUCOUNT)
2264*53ee8cc1Swenshuai.xi     {
2265*53ee8cc1Swenshuai.xi         _miu_offset_to_phy(u8Miu, *u64Adr, *u64Adr);
2266*53ee8cc1Swenshuai.xi     }
2267*53ee8cc1Swenshuai.xi     else
2268*53ee8cc1Swenshuai.xi     {
2269*53ee8cc1Swenshuai.xi         printf("[%s] ERROR GOP miu client( = %d)\n", __FUNCTION__, u8Miu);
2270*53ee8cc1Swenshuai.xi         return GOP_FAIL;
2271*53ee8cc1Swenshuai.xi     }
2272*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
2273*53ee8cc1Swenshuai.xi }
2274*53ee8cc1Swenshuai.xi 
HAL_GOP_GetMIUDst(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gopnum)2275*53ee8cc1Swenshuai.xi MS_U8 HAL_GOP_GetMIUDst(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 gopnum)
2276*53ee8cc1Swenshuai.xi {
2277*53ee8cc1Swenshuai.xi     MS_U8 u8Miu=0xff;
2278*53ee8cc1Swenshuai.xi     MS_U16 u16RegVal_L=0;
2279*53ee8cc1Swenshuai.xi     MS_U32 u32BnkOfst=0xFFFF;
2280*53ee8cc1Swenshuai.xi #ifdef GOP_MIU_GROUP2
2281*53ee8cc1Swenshuai.xi     MS_U16 u16RegVal_H=0;
2282*53ee8cc1Swenshuai.xi #endif
2283*53ee8cc1Swenshuai.xi 
2284*53ee8cc1Swenshuai.xi     if(pGOPHalLocal->pGopChipPro->bInternalMIUSelect[gopnum]==TRUE)
2285*53ee8cc1Swenshuai.xi     {
2286*53ee8cc1Swenshuai.xi         _GetBnkOfstByGop(gopnum, &u32BnkOfst);
2287*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal, u32BnkOfst+GOP_4G_MIU_SEL, &u16RegVal_L);
2288*53ee8cc1Swenshuai.xi 
2289*53ee8cc1Swenshuai.xi         u8Miu= u16RegVal_L& (GOP_BIT1|GOP_BIT0);
2290*53ee8cc1Swenshuai.xi     }
2291*53ee8cc1Swenshuai.xi     else
2292*53ee8cc1Swenshuai.xi     {
2293*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MIU_GROUP1, &u16RegVal_L);
2294*53ee8cc1Swenshuai.xi 
2295*53ee8cc1Swenshuai.xi #ifdef GOP_MIU_GROUP2
2296*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MIU_GROUP2, &u16RegVal_H);
2297*53ee8cc1Swenshuai.xi #endif
2298*53ee8cc1Swenshuai.xi         switch (gopnum)
2299*53ee8cc1Swenshuai.xi         {
2300*53ee8cc1Swenshuai.xi             case 0:
2301*53ee8cc1Swenshuai.xi                     u16RegVal_L &= BIT(GOP_MIU_CLIENT_GOP0);
2302*53ee8cc1Swenshuai.xi #ifdef GOP_MIU_GROUP2
2303*53ee8cc1Swenshuai.xi                     u16RegVal_H &= BIT(GOP_MIU_CLIENT_GOP0);
2304*53ee8cc1Swenshuai.xi                     u8Miu = (u16RegVal_L>>GOP_MIU_CLIENT_GOP0) | (u16RegVal_H>>GOP_MIU_CLIENT_GOP0)<<1;
2305*53ee8cc1Swenshuai.xi #else
2306*53ee8cc1Swenshuai.xi                     u8Miu = (u16RegVal_L>>GOP_MIU_CLIENT_GOP0);
2307*53ee8cc1Swenshuai.xi #endif
2308*53ee8cc1Swenshuai.xi                     break;
2309*53ee8cc1Swenshuai.xi             case 1:
2310*53ee8cc1Swenshuai.xi                     u16RegVal_L &= BIT(GOP_MIU_CLIENT_GOP1);
2311*53ee8cc1Swenshuai.xi #ifdef GOP_MIU_GROUP2
2312*53ee8cc1Swenshuai.xi                     u16RegVal_H &= BIT(GOP_MIU_CLIENT_GOP1);
2313*53ee8cc1Swenshuai.xi                     u8Miu = (u16RegVal_L>>GOP_MIU_CLIENT_GOP1) | (u16RegVal_H>>GOP_MIU_CLIENT_GOP1)<<1;
2314*53ee8cc1Swenshuai.xi #else
2315*53ee8cc1Swenshuai.xi                     u8Miu = (u16RegVal_L>>GOP_MIU_CLIENT_GOP1);
2316*53ee8cc1Swenshuai.xi #endif
2317*53ee8cc1Swenshuai.xi                     break;
2318*53ee8cc1Swenshuai.xi 
2319*53ee8cc1Swenshuai.xi             case 2:
2320*53ee8cc1Swenshuai.xi                     u16RegVal_L &= BIT(GOP_MIU_CLIENT_GOP2);
2321*53ee8cc1Swenshuai.xi #ifdef GOP_MIU_GROUP2
2322*53ee8cc1Swenshuai.xi                     u16RegVal_H &= BIT(GOP_MIU_CLIENT_GOP2);
2323*53ee8cc1Swenshuai.xi                     u8Miu = (u16RegVal_L>>GOP_MIU_CLIENT_GOP2) | (u16RegVal_H>>GOP_MIU_CLIENT_GOP2)<<1;
2324*53ee8cc1Swenshuai.xi #else
2325*53ee8cc1Swenshuai.xi                     u8Miu = (u16RegVal_L>>GOP_MIU_CLIENT_GOP2);
2326*53ee8cc1Swenshuai.xi #endif
2327*53ee8cc1Swenshuai.xi                     break;
2328*53ee8cc1Swenshuai.xi 
2329*53ee8cc1Swenshuai.xi             case 3:
2330*53ee8cc1Swenshuai.xi                     u16RegVal_L &= BIT(GOP_MIU_CLIENT_GOP3);
2331*53ee8cc1Swenshuai.xi #ifdef GOP_MIU_GROUP2
2332*53ee8cc1Swenshuai.xi                     u16RegVal_H &= BIT(GOP_MIU_CLIENT_GOP3);
2333*53ee8cc1Swenshuai.xi                     u8Miu = (u16RegVal_L>>GOP_MIU_CLIENT_GOP3) | (u16RegVal_H>>GOP_MIU_CLIENT_GOP3)<<1;
2334*53ee8cc1Swenshuai.xi #else
2335*53ee8cc1Swenshuai.xi                     u8Miu = (u16RegVal_L>>GOP_MIU_CLIENT_GOP3);
2336*53ee8cc1Swenshuai.xi #endif
2337*53ee8cc1Swenshuai.xi                     break;
2338*53ee8cc1Swenshuai.xi             case 4:
2339*53ee8cc1Swenshuai.xi                     u16RegVal_L &= BIT(GOP_MIU_CLIENT_GOP4);
2340*53ee8cc1Swenshuai.xi #ifdef GOP_MIU_GROUP2
2341*53ee8cc1Swenshuai.xi                     u16RegVal_H &= BIT(GOP_MIU_CLIENT_GOP4);
2342*53ee8cc1Swenshuai.xi                     u8Miu = (u16RegVal_L>>GOP_MIU_CLIENT_GOP4) | (u16RegVal_H>>GOP_MIU_CLIENT_GOP4)<<1;
2343*53ee8cc1Swenshuai.xi #else
2344*53ee8cc1Swenshuai.xi                     u8Miu = (u16RegVal_L>>GOP_MIU_CLIENT_GOP4);
2345*53ee8cc1Swenshuai.xi #endif
2346*53ee8cc1Swenshuai.xi                     break;
2347*53ee8cc1Swenshuai.xi             default:
2348*53ee8cc1Swenshuai.xi                     return 0xff;
2349*53ee8cc1Swenshuai.xi                     break;
2350*53ee8cc1Swenshuai.xi         }
2351*53ee8cc1Swenshuai.xi 
2352*53ee8cc1Swenshuai.xi         if(u8Miu > MAX_GOP_MIUSEL )
2353*53ee8cc1Swenshuai.xi         {
2354*53ee8cc1Swenshuai.xi             printf("[%s] ERROR GOP miu client\n",__FUNCTION__);
2355*53ee8cc1Swenshuai.xi             return 0xff;
2356*53ee8cc1Swenshuai.xi         }
2357*53ee8cc1Swenshuai.xi 
2358*53ee8cc1Swenshuai.xi     }
2359*53ee8cc1Swenshuai.xi     return u8Miu;
2360*53ee8cc1Swenshuai.xi }
HAL_GOP_GetGOPDst(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8gopNum,DRV_GOPDstType * pGopDst)2361*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_GetGOPDst(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8gopNum, DRV_GOPDstType *pGopDst)
2362*53ee8cc1Swenshuai.xi {
2363*53ee8cc1Swenshuai.xi     MS_U16 u16Regval;
2364*53ee8cc1Swenshuai.xi     MS_U32 u32pBankOffSet=0;
2365*53ee8cc1Swenshuai.xi     GOP_Result ret;
2366*53ee8cc1Swenshuai.xi 
2367*53ee8cc1Swenshuai.xi     if(u8gopNum >= MAX_GOP_SUPPORT)
2368*53ee8cc1Swenshuai.xi     {
2369*53ee8cc1Swenshuai.xi         printf("[%s][%d] Out of GOP support!!! GOP=%d\n",__FUNCTION__,__LINE__ ,u8gopNum);
2370*53ee8cc1Swenshuai.xi         *pGopDst = E_DRV_GOP_DST_INVALID;
2371*53ee8cc1Swenshuai.xi         return GOP_FAIL;
2372*53ee8cc1Swenshuai.xi     }
2373*53ee8cc1Swenshuai.xi 
2374*53ee8cc1Swenshuai.xi     _GetBnkOfstByGop(u8gopNum, &u32pBankOffSet);
2375*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, u32pBankOffSet + GOP_4G_CTRL1, &u16Regval);
2376*53ee8cc1Swenshuai.xi 
2377*53ee8cc1Swenshuai.xi     switch (u16Regval&GOP_DST_MASK)
2378*53ee8cc1Swenshuai.xi     {
2379*53ee8cc1Swenshuai.xi         case 0:
2380*53ee8cc1Swenshuai.xi             *pGopDst = E_DRV_GOP_DST_IP0;
2381*53ee8cc1Swenshuai.xi             ret = GOP_SUCCESS;
2382*53ee8cc1Swenshuai.xi             break;
2383*53ee8cc1Swenshuai.xi         case 2:
2384*53ee8cc1Swenshuai.xi             *pGopDst = E_DRV_GOP_DST_OP0;
2385*53ee8cc1Swenshuai.xi             ret = GOP_SUCCESS;
2386*53ee8cc1Swenshuai.xi             break;
2387*53ee8cc1Swenshuai.xi         case 5:
2388*53ee8cc1Swenshuai.xi             *pGopDst = E_DRV_GOP_DST_IP1;
2389*53ee8cc1Swenshuai.xi             ret = GOP_SUCCESS;
2390*53ee8cc1Swenshuai.xi             break;
2391*53ee8cc1Swenshuai.xi         case 6:
2392*53ee8cc1Swenshuai.xi             *pGopDst = E_DRV_GOP_DST_OP1;
2393*53ee8cc1Swenshuai.xi             ret = GOP_SUCCESS;
2394*53ee8cc1Swenshuai.xi             break;
2395*53ee8cc1Swenshuai.xi         case 7:
2396*53ee8cc1Swenshuai.xi             *pGopDst = E_DRV_GOP_DST_VE;
2397*53ee8cc1Swenshuai.xi             ret = GOP_SUCCESS;
2398*53ee8cc1Swenshuai.xi             break;
2399*53ee8cc1Swenshuai.xi         case 8:
2400*53ee8cc1Swenshuai.xi             *pGopDst = E_DRV_GOP_DST_DIP;
2401*53ee8cc1Swenshuai.xi             ret = GOP_SUCCESS;
2402*53ee8cc1Swenshuai.xi             break;
2403*53ee8cc1Swenshuai.xi         default:
2404*53ee8cc1Swenshuai.xi             *pGopDst = E_DRV_GOP_DST_INVALID;
2405*53ee8cc1Swenshuai.xi             ret = GOP_FAIL;
2406*53ee8cc1Swenshuai.xi             printf("[%s][%d] Not Define DST = %lx !!!\n", __FUNCTION__, __LINE__ , (u16Regval&GOP_DST_MASK));
2407*53ee8cc1Swenshuai.xi             break;
2408*53ee8cc1Swenshuai.xi     }
2409*53ee8cc1Swenshuai.xi 
2410*53ee8cc1Swenshuai.xi     return ret;
2411*53ee8cc1Swenshuai.xi 
2412*53ee8cc1Swenshuai.xi }
2413*53ee8cc1Swenshuai.xi 
HAL_GOP_SetIPSel2SC(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_IPSEL_GOP ipSelGop)2414*53ee8cc1Swenshuai.xi void HAL_GOP_SetIPSel2SC(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_IPSEL_GOP ipSelGop)
2415*53ee8cc1Swenshuai.xi {
2416*53ee8cc1Swenshuai.xi     MS_U16 muxValue=0;
2417*53ee8cc1Swenshuai.xi     MS_U16 u16RegVal= 0, u16RegMsk = 0;
2418*53ee8cc1Swenshuai.xi     MS_BOOL bSC1_OP=0,bSC1_IP=0;
2419*53ee8cc1Swenshuai.xi 
2420*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX_IPVOP, &muxValue);
2421*53ee8cc1Swenshuai.xi 
2422*53ee8cc1Swenshuai.xi     switch(ipSelGop)
2423*53ee8cc1Swenshuai.xi     {
2424*53ee8cc1Swenshuai.xi     case MS_DRV_IP0_SEL_GOP0:
2425*53ee8cc1Swenshuai.xi         u16RegVal = GOP_BIT7 | GOP_BIT5 ;
2426*53ee8cc1Swenshuai.xi         if(E_GOP0 == (muxValue &GOP_MUX0_MASK))
2427*53ee8cc1Swenshuai.xi             u16RegVal |= GOP_BIT12;//mux0
2428*53ee8cc1Swenshuai.xi         else
2429*53ee8cc1Swenshuai.xi             u16RegVal |= GOP_BIT13;//mux1
2430*53ee8cc1Swenshuai.xi         u16RegMsk = 0xFFE7;//Skip bit3/4 for GOP_SUB_IP control
2431*53ee8cc1Swenshuai.xi         bSC1_OP =FALSE;
2432*53ee8cc1Swenshuai.xi         bSC1_IP =FALSE;
2433*53ee8cc1Swenshuai.xi         break;
2434*53ee8cc1Swenshuai.xi 
2435*53ee8cc1Swenshuai.xi     case MS_DRV_IP0_SEL_GOP1:
2436*53ee8cc1Swenshuai.xi         u16RegVal = GOP_BIT7 | GOP_BIT5 ;
2437*53ee8cc1Swenshuai.xi         if(E_GOP1 == (muxValue &GOP_MUX0_MASK))
2438*53ee8cc1Swenshuai.xi             u16RegVal |= GOP_BIT12;//mux0
2439*53ee8cc1Swenshuai.xi         else
2440*53ee8cc1Swenshuai.xi             u16RegVal |= GOP_BIT13;//mux1
2441*53ee8cc1Swenshuai.xi         u16RegMsk = 0xFFE7;//Skip bit3/4 for GOP_SUB_IP control
2442*53ee8cc1Swenshuai.xi         bSC1_OP =FALSE;
2443*53ee8cc1Swenshuai.xi         bSC1_IP =FALSE;
2444*53ee8cc1Swenshuai.xi         break;
2445*53ee8cc1Swenshuai.xi     case MS_DRV_IP0_SEL_GOP2:
2446*53ee8cc1Swenshuai.xi         u16RegVal = GOP_BIT7 | GOP_BIT5 ;
2447*53ee8cc1Swenshuai.xi         if(E_GOP2 == (muxValue &GOP_MUX0_MASK))
2448*53ee8cc1Swenshuai.xi             u16RegVal |= GOP_BIT12;//mux0
2449*53ee8cc1Swenshuai.xi         else
2450*53ee8cc1Swenshuai.xi             u16RegVal |= GOP_BIT13;//mux1
2451*53ee8cc1Swenshuai.xi         u16RegMsk = 0xFFE7;//Skip bit3/4 for GOP_SUB_IP control
2452*53ee8cc1Swenshuai.xi         bSC1_OP =FALSE;
2453*53ee8cc1Swenshuai.xi         bSC1_IP =FALSE;
2454*53ee8cc1Swenshuai.xi         break;
2455*53ee8cc1Swenshuai.xi 
2456*53ee8cc1Swenshuai.xi     case MS_DRV_NIP_SEL_GOP0:
2457*53ee8cc1Swenshuai.xi         if(E_GOP0 == (muxValue &GOP_MUX0_MASK))
2458*53ee8cc1Swenshuai.xi         {
2459*53ee8cc1Swenshuai.xi                 u16RegVal = ~GOP_BIT12;//mux0
2460*53ee8cc1Swenshuai.xi                 u16RegMsk = GOP_BIT12;
2461*53ee8cc1Swenshuai.xi         }
2462*53ee8cc1Swenshuai.xi             else
2463*53ee8cc1Swenshuai.xi         {
2464*53ee8cc1Swenshuai.xi                 u16RegVal = ~GOP_BIT13;//mux1
2465*53ee8cc1Swenshuai.xi                 u16RegMsk = GOP_BIT13;
2466*53ee8cc1Swenshuai.xi         }
2467*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_CHANNELSYNC, GOP_BIT11, GOP_BIT11);
2468*53ee8cc1Swenshuai.xi         bSC1_OP =FALSE;
2469*53ee8cc1Swenshuai.xi         bSC1_IP =FALSE;
2470*53ee8cc1Swenshuai.xi         break;
2471*53ee8cc1Swenshuai.xi 
2472*53ee8cc1Swenshuai.xi     case MS_DRV_NIP_SEL_GOP1:
2473*53ee8cc1Swenshuai.xi         if(E_GOP1 == (muxValue &GOP_MUX0_MASK))
2474*53ee8cc1Swenshuai.xi         {
2475*53ee8cc1Swenshuai.xi                 u16RegVal = ~GOP_BIT12;//mux0
2476*53ee8cc1Swenshuai.xi                 u16RegMsk = GOP_BIT12;
2477*53ee8cc1Swenshuai.xi         }
2478*53ee8cc1Swenshuai.xi         else
2479*53ee8cc1Swenshuai.xi         {
2480*53ee8cc1Swenshuai.xi                 u16RegVal = ~GOP_BIT13;//mux1
2481*53ee8cc1Swenshuai.xi                 u16RegMsk = GOP_BIT13;
2482*53ee8cc1Swenshuai.xi         }
2483*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_CHANNELSYNC, GOP_BIT11, GOP_BIT11);
2484*53ee8cc1Swenshuai.xi         bSC1_OP =FALSE;
2485*53ee8cc1Swenshuai.xi         bSC1_IP =FALSE;
2486*53ee8cc1Swenshuai.xi         break;
2487*53ee8cc1Swenshuai.xi     case MS_DRV_NIP_SEL_GOP2:
2488*53ee8cc1Swenshuai.xi         if(E_GOP2 == (muxValue &GOP_MUX0_MASK))
2489*53ee8cc1Swenshuai.xi         {
2490*53ee8cc1Swenshuai.xi                 u16RegVal = ~GOP_BIT12;//mux0
2491*53ee8cc1Swenshuai.xi                 u16RegMsk = GOP_BIT12;
2492*53ee8cc1Swenshuai.xi         }
2493*53ee8cc1Swenshuai.xi             else
2494*53ee8cc1Swenshuai.xi         {
2495*53ee8cc1Swenshuai.xi                 u16RegVal = ~GOP_BIT13;//mux1
2496*53ee8cc1Swenshuai.xi                 u16RegMsk = GOP_BIT13;
2497*53ee8cc1Swenshuai.xi         }
2498*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_CHANNELSYNC, GOP_BIT11, GOP_BIT11);
2499*53ee8cc1Swenshuai.xi         bSC1_OP =FALSE;
2500*53ee8cc1Swenshuai.xi         bSC1_IP =FALSE;
2501*53ee8cc1Swenshuai.xi         break;
2502*53ee8cc1Swenshuai.xi     case MS_DRV_MVOP_SEL:
2503*53ee8cc1Swenshuai.xi         u16RegVal = GOP_BIT7 | GOP_BIT5 ;
2504*53ee8cc1Swenshuai.xi         u16RegVal |= GOP_BIT12; //mux0
2505*53ee8cc1Swenshuai.xi         u16RegMsk = 0xFFE7;//Skip bit3/4 for GOP_SUB_IP control
2506*53ee8cc1Swenshuai.xi         bSC1_OP =FALSE;
2507*53ee8cc1Swenshuai.xi         bSC1_IP =FALSE;
2508*53ee8cc1Swenshuai.xi         break;
2509*53ee8cc1Swenshuai.xi     case MS_DRV_SC1OP_SEL:
2510*53ee8cc1Swenshuai.xi         bSC1_OP =TRUE;
2511*53ee8cc1Swenshuai.xi         bSC1_IP =FALSE;
2512*53ee8cc1Swenshuai.xi         break;
2513*53ee8cc1Swenshuai.xi     case MS_DRV_IP1_SEL:
2514*53ee8cc1Swenshuai.xi         bSC1_OP =FALSE;
2515*53ee8cc1Swenshuai.xi         bSC1_IP =TRUE;
2516*53ee8cc1Swenshuai.xi         break;
2517*53ee8cc1Swenshuai.xi     default:
2518*53ee8cc1Swenshuai.xi         printf("[%s] ERROR invalid source select\n",__FUNCTION__);
2519*53ee8cc1Swenshuai.xi         break;
2520*53ee8cc1Swenshuai.xi     }
2521*53ee8cc1Swenshuai.xi     if(0 != u16RegMsk)
2522*53ee8cc1Swenshuai.xi     {
2523*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_CHANNELSYNC, u16RegVal, u16RegMsk);
2524*53ee8cc1Swenshuai.xi     }
2525*53ee8cc1Swenshuai.xi 
2526*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC1_GOPEN, bSC1_OP<<14, GOP_BIT14);
2527*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC1_CHANNELSYNC, !bSC1_IP<<11, GOP_BIT11);
2528*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC1_CHANNELSYNC, bSC1_IP<<12, GOP_BIT12);
2529*53ee8cc1Swenshuai.xi 
2530*53ee8cc1Swenshuai.xi }
2531*53ee8cc1Swenshuai.xi 
HAL_GOP_DWIN_SetSourceSel(GOP_CTX_HAL_LOCAL * pGOPHalLocal,DRV_GOP_DWIN_SRC_SEL enSrcSel)2532*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_DWIN_SetSourceSel(GOP_CTX_HAL_LOCAL *pGOPHalLocal, DRV_GOP_DWIN_SRC_SEL enSrcSel)
2533*53ee8cc1Swenshuai.xi {
2534*53ee8cc1Swenshuai.xi     return GOP_FUN_NOT_SUPPORTED;
2535*53ee8cc1Swenshuai.xi }
2536*53ee8cc1Swenshuai.xi 
2537*53ee8cc1Swenshuai.xi 
HAL_GOP_GetDWINMIU(GOP_CTX_HAL_LOCAL * pGOPHalLocal)2538*53ee8cc1Swenshuai.xi MS_U8 HAL_GOP_GetDWINMIU(GOP_CTX_HAL_LOCAL *pGOPHalLocal)
2539*53ee8cc1Swenshuai.xi {
2540*53ee8cc1Swenshuai.xi     return GOP_FUN_NOT_SUPPORTED;
2541*53ee8cc1Swenshuai.xi }
HAL_GOP_SetDWINMIU(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 miu)2542*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetDWINMIU(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 miu)
2543*53ee8cc1Swenshuai.xi {
2544*53ee8cc1Swenshuai.xi     return GOP_FUN_NOT_SUPPORTED;
2545*53ee8cc1Swenshuai.xi }
2546*53ee8cc1Swenshuai.xi 
HAL_GOP_DWIN_EnableR2YCSC(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_BOOL bEnable)2547*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_DWIN_EnableR2YCSC(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_BOOL bEnable)
2548*53ee8cc1Swenshuai.xi {
2549*53ee8cc1Swenshuai.xi     return GOP_FUN_NOT_SUPPORTED;
2550*53ee8cc1Swenshuai.xi }
2551*53ee8cc1Swenshuai.xi 
HAL_GOP_VE_SetOutputTiming(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U32 u32mode)2552*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_VE_SetOutputTiming(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U32 u32mode)
2553*53ee8cc1Swenshuai.xi {
2554*53ee8cc1Swenshuai.xi     if(u32mode == E_GOP_PAL)
2555*53ee8cc1Swenshuai.xi     {
2556*53ee8cc1Swenshuai.xi         /* PAL System*/
2557*53ee8cc1Swenshuai.xi         pGOPHalLocal->pGopChipPro->GOP_VE_PD = 0x73;
2558*53ee8cc1Swenshuai.xi         pGOPHalLocal->pGopChipPro->GOP_VE_V_Offset = 0x13;
2559*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, HAL_GOP_BankOffset(pGOPHalLocal)+GOP_4G_BOT_HS, ~GOP_BIT2, GOP_BIT2);
2560*53ee8cc1Swenshuai.xi     }
2561*53ee8cc1Swenshuai.xi     else if(u32mode == E_GOP_NTSC)
2562*53ee8cc1Swenshuai.xi     {
2563*53ee8cc1Swenshuai.xi         /* NTSC System*/
2564*53ee8cc1Swenshuai.xi         pGOPHalLocal->pGopChipPro->GOP_VE_PD = 0x65;
2565*53ee8cc1Swenshuai.xi         pGOPHalLocal->pGopChipPro->GOP_VE_V_Offset = 0xF;
2566*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, HAL_GOP_BankOffset(pGOPHalLocal)+GOP_4G_BOT_HS, GOP_BIT2, GOP_BIT2);
2567*53ee8cc1Swenshuai.xi     }
2568*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
2569*53ee8cc1Swenshuai.xi }
2570*53ee8cc1Swenshuai.xi 
HAL_GOP_MIXER_SetOutputTiming(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U32 u32mode,GOP_DRV_MixerTiming * pTM)2571*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_MIXER_SetOutputTiming(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U32 u32mode, GOP_DRV_MixerTiming *pTM)
2572*53ee8cc1Swenshuai.xi {
2573*53ee8cc1Swenshuai.xi 
2574*53ee8cc1Swenshuai.xi     if(u32mode == E_GOP_PAL)
2575*53ee8cc1Swenshuai.xi     {
2576*53ee8cc1Swenshuai.xi         /* PAL System*/
2577*53ee8cc1Swenshuai.xi         //HAL_GOP_Write16Reg(pGOPHalLocal, GOP_VE_ENABLE_OSD, GOP_BIT0, GOP_BIT0);
2578*53ee8cc1Swenshuai.xi         //HAL_GOP_Write16Reg(pGOPHalLocal, GOP_VE_ENABLE_OSD, GOP_BIT2, GOP_BIT2);
2579*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_FHST, GOP_VE_PAL_HSTART_OFST, GOP_REG_WORD_MASK);
2580*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_FVST, GOP_VE_PAL_VSTART_OFST, GOP_REG_WORD_MASK);
2581*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_FHEND, GOP_VE_PAL_WIDTH, GOP_REG_WORD_MASK);
2582*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_FVEND, GOP_VE_PAL_HEIGHT, GOP_REG_WORD_MASK);
2583*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_HTT, GOP_VE_PAL_HTOTAL-1, GOP_REG_WORD_MASK);
2584*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_HS_DELAY, GOP_VE_PAL_HS_DELAY, GOP_REG_WORD_MASK);
2585*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, HAL_GOP_BankOffset(pGOPHalLocal)+GOP_4G_HS_PIPE, pGOPHalLocal->pGopChipPro->GOP_MIXER_PD, GOP_REG_WORD_MASK);
2586*53ee8cc1Swenshuai.xi 
2587*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, GOP_BIT15, GOP_BIT15);
2588*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, GOP_BIT0, GOP_BIT0);
2589*53ee8cc1Swenshuai.xi     }
2590*53ee8cc1Swenshuai.xi     else if(u32mode == E_GOP_NTSC)
2591*53ee8cc1Swenshuai.xi     {
2592*53ee8cc1Swenshuai.xi         /* NTSC System*/
2593*53ee8cc1Swenshuai.xi         //HAL_GOP_Write16Reg(pGOPHalLocal, GOP_VE_ENABLE_OSD, GOP_BIT0, GOP_BIT0);
2594*53ee8cc1Swenshuai.xi         //HAL_GOP_Write16Reg(pGOPHalLocal, GOP_VE_ENABLE_OSD, GOP_BIT2, GOP_BIT2);
2595*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_FHST, GOP_VE_NTSC_HSTART_OFST, GOP_REG_WORD_MASK);
2596*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_FVST, GOP_VE_NTSC_VSTART_OFST, GOP_REG_WORD_MASK);
2597*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_FHEND, GOP_VE_NTSC_WIDTH, GOP_REG_WORD_MASK);
2598*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_FVEND, GOP_VE_NTSC_HEIGHT, GOP_REG_WORD_MASK);
2599*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_HTT, GOP_VE_NTSC_HTOTAL, GOP_REG_WORD_MASK);
2600*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_HS_DELAY, GOP_VE_NTSC_HS_DELAY, GOP_REG_WORD_MASK);
2601*53ee8cc1Swenshuai.xi 
2602*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, HAL_GOP_BankOffset(pGOPHalLocal)+GOP_4G_HS_PIPE, pGOPHalLocal->pGopChipPro->GOP_MIXER_PD, GOP_REG_WORD_MASK);
2603*53ee8cc1Swenshuai.xi 
2604*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, GOP_BIT15, GOP_BIT15);
2605*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, GOP_BIT0, GOP_BIT0);
2606*53ee8cc1Swenshuai.xi     }
2607*53ee8cc1Swenshuai.xi     else if(u32mode == E_GOP_CUSTOM)
2608*53ee8cc1Swenshuai.xi     {
2609*53ee8cc1Swenshuai.xi         return GOP_FUN_NOT_SUPPORTED;
2610*53ee8cc1Swenshuai.xi         /*
2611*53ee8cc1Swenshuai.xi         //HAL_GOP_Write16Reg(pGOPHalLocal, GOP_VE_ENABLE_OSD, GOP_BIT0, GOP_BIT0);
2612*53ee8cc1Swenshuai.xi         //HAL_GOP_Write16Reg(pGOPHalLocal, GOP_VE_ENABLE_OSD, GOP_BIT2, GOP_BIT2);
2613*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_FHST, pTM->hstart, GOP_REG_WORD_MASK);
2614*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_FVST, pTM->vstart, GOP_REG_WORD_MASK);
2615*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_FHEND, pTM->hend, GOP_REG_WORD_MASK);
2616*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_FVEND, pTM->vend, GOP_REG_WORD_MASK);
2617*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_HTT, pTM->htotal, GOP_REG_WORD_MASK);
2618*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_HS_DELAY, pTM->hsyncdelay, GOP_REG_WORD_MASK);
2619*53ee8cc1Swenshuai.xi 
2620*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, HAL_GOP_BankOffset(pGOPHalLocal)+GOP_4G_HS_PIPE, pGOPHalLocal->pGopChipPro->GOP_MIXER_PD, GOP_REG_WORD_MASK);
2621*53ee8cc1Swenshuai.xi 
2622*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, GOP_BIT7, GOP_BIT7);     //enable pseudo hsync
2623*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, GOP_BIT15, GOP_BIT15);
2624*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_CTRL, GOP_BIT0, GOP_BIT0);
2625*53ee8cc1Swenshuai.xi         */
2626*53ee8cc1Swenshuai.xi     }
2627*53ee8cc1Swenshuai.xi     else if(u32mode == E_GOP_CUSTOM_OP)
2628*53ee8cc1Swenshuai.xi     {
2629*53ee8cc1Swenshuai.xi     return GOP_FUN_NOT_SUPPORTED;
2630*53ee8cc1Swenshuai.xi }
2631*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
2632*53ee8cc1Swenshuai.xi }
2633*53ee8cc1Swenshuai.xi 
HAL_GOP_MIXER_EnableVfilter(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_BOOL bEn)2634*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_MIXER_EnableVfilter(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_BOOL bEn)
2635*53ee8cc1Swenshuai.xi {
2636*53ee8cc1Swenshuai.xi 	HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIXER_VE, bEn, GOP_MIXER_EN_VFIL_MASK);
2637*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
2638*53ee8cc1Swenshuai.xi }
2639*53ee8cc1Swenshuai.xi 
HAL_GOP_GWIN_EnableTileMode(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8win,MS_BOOL bEnable,E_GOP_TILE_DATA_TYPE tilemode)2640*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_GWIN_EnableTileMode(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8win, MS_BOOL bEnable, E_GOP_TILE_DATA_TYPE tilemode)
2641*53ee8cc1Swenshuai.xi {
2642*53ee8cc1Swenshuai.xi        //fix me need to modify tile_32bpp mode in 64b_bus
2643*53ee8cc1Swenshuai.xi 	if(E_DRV_GOP_TILE_DATA_16BPP == tilemode)
2644*53ee8cc1Swenshuai.xi 	{
2645*53ee8cc1Swenshuai.xi 	    HAL_GOP_Write16Reg(pGOPHalLocal, HAL_GOP_BankOffset(pGOPHalLocal)+GOP_4G_GWIN0_CTRL(u8win), \
2646*53ee8cc1Swenshuai.xi         bEnable?GOP_BIT15:~GOP_BIT15, GOP_BIT15);
2647*53ee8cc1Swenshuai.xi            HAL_GOP_Write16Reg(pGOPHalLocal, HAL_GOP_BankOffset(pGOPHalLocal)+GOP_4G_DRAM_FADE(u8win), \
2648*53ee8cc1Swenshuai.xi         ~GOP_BIT7, GOP_BIT7);
2649*53ee8cc1Swenshuai.xi 
2650*53ee8cc1Swenshuai.xi 	}
2651*53ee8cc1Swenshuai.xi 	else if(E_DRV_GOP_TILE_DATA_32BPP == tilemode)
2652*53ee8cc1Swenshuai.xi 	{
2653*53ee8cc1Swenshuai.xi 	    HAL_GOP_Write16Reg(pGOPHalLocal, HAL_GOP_BankOffset(pGOPHalLocal)+GOP_4G_GWIN0_CTRL(u8win), \
2654*53ee8cc1Swenshuai.xi         bEnable?GOP_BIT15:~GOP_BIT15, GOP_BIT15);
2655*53ee8cc1Swenshuai.xi 	    HAL_GOP_Write16Reg(pGOPHalLocal, HAL_GOP_BankOffset(pGOPHalLocal)+GOP_4G_DRAM_FADE(u8win), \
2656*53ee8cc1Swenshuai.xi         ~GOP_BIT7, GOP_BIT7);
2657*53ee8cc1Swenshuai.xi 	}
2658*53ee8cc1Swenshuai.xi 	else
2659*53ee8cc1Swenshuai.xi 	{
2660*53ee8cc1Swenshuai.xi      return GOP_FUN_NOT_SUPPORTED;
2661*53ee8cc1Swenshuai.xi }
2662*53ee8cc1Swenshuai.xi 
2663*53ee8cc1Swenshuai.xi 	return GOP_SUCCESS;
2664*53ee8cc1Swenshuai.xi 
2665*53ee8cc1Swenshuai.xi }
2666*53ee8cc1Swenshuai.xi 
HAL_GOP_SetUVSwap(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOPNum,MS_BOOL bEn)2667*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetUVSwap(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOPNum,MS_BOOL bEn)
2668*53ee8cc1Swenshuai.xi {
2669*53ee8cc1Swenshuai.xi     MS_U32 u32BankOffSet =0;
2670*53ee8cc1Swenshuai.xi 
2671*53ee8cc1Swenshuai.xi     _GetBnkOfstByGop(u8GOPNum, &u32BankOffSet);
2672*53ee8cc1Swenshuai.xi 
2673*53ee8cc1Swenshuai.xi     if (bEn)
2674*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_YUV_SWAP, GOP_BIT14, GOP_BIT14);
2675*53ee8cc1Swenshuai.xi     else
2676*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_YUV_SWAP, ~GOP_BIT14, GOP_BIT14);
2677*53ee8cc1Swenshuai.xi 
2678*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
2679*53ee8cc1Swenshuai.xi }
2680*53ee8cc1Swenshuai.xi 
HAL_GOP_SetYCSwap(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOPNum,MS_BOOL bEn)2681*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetYCSwap(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOPNum,MS_BOOL bEn)
2682*53ee8cc1Swenshuai.xi {
2683*53ee8cc1Swenshuai.xi     MS_U32 u32BankOffSet =0;
2684*53ee8cc1Swenshuai.xi 
2685*53ee8cc1Swenshuai.xi     _GetBnkOfstByGop(u8GOPNum, &u32BankOffSet);
2686*53ee8cc1Swenshuai.xi 
2687*53ee8cc1Swenshuai.xi     if (bEn)
2688*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_YUV_SWAP, GOP_BIT15, GOP_BIT15);
2689*53ee8cc1Swenshuai.xi     else
2690*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_YUV_SWAP, 0x0, GOP_BIT15);
2691*53ee8cc1Swenshuai.xi 
2692*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
2693*53ee8cc1Swenshuai.xi }
2694*53ee8cc1Swenshuai.xi 
HAL_GOP_GWIN_GetNewAlphaMode(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8win,MS_BOOL * pEnable)2695*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_GWIN_GetNewAlphaMode(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8win, MS_BOOL* pEnable)
2696*53ee8cc1Swenshuai.xi {
2697*53ee8cc1Swenshuai.xi     MS_U16 u16Val =0x0;
2698*53ee8cc1Swenshuai.xi     if (u8win < GOP1_GwinIdBase)
2699*53ee8cc1Swenshuai.xi     {
2700*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal, GOP_4G_GWIN_ALPHA01(u8win), &u16Val);
2701*53ee8cc1Swenshuai.xi         *pEnable = (MS_BOOL)(u16Val>>15);
2702*53ee8cc1Swenshuai.xi     }
2703*53ee8cc1Swenshuai.xi     else if (u8win < GOP2_GwinIdBase)
2704*53ee8cc1Swenshuai.xi     {
2705*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal, GOP_2G_GWIN_ALPHA01(u8win - MAX_GOP0_GWIN), &u16Val);
2706*53ee8cc1Swenshuai.xi         *pEnable = (MS_BOOL)(u16Val>>15);
2707*53ee8cc1Swenshuai.xi     }
2708*53ee8cc1Swenshuai.xi     else if (u8win < GOP3_GwinIdBase)
2709*53ee8cc1Swenshuai.xi     {
2710*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal, GOP_1G_GWIN_ALPHA01, &u16Val);
2711*53ee8cc1Swenshuai.xi         *pEnable = (MS_BOOL)(u16Val>>15);
2712*53ee8cc1Swenshuai.xi     }
2713*53ee8cc1Swenshuai.xi     else if (u8win < GOP4_GwinIdBase)
2714*53ee8cc1Swenshuai.xi     {
2715*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal, GOP_1GX_GWIN_ALPHA01, &u16Val);
2716*53ee8cc1Swenshuai.xi         *pEnable = (MS_BOOL)(u16Val>>15);
2717*53ee8cc1Swenshuai.xi     }
2718*53ee8cc1Swenshuai.xi     else if (u8win < GOP5_GwinIdBase)
2719*53ee8cc1Swenshuai.xi     {
2720*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal, GOP_1GS0_GWIN_ALPHA01, &u16Val);
2721*53ee8cc1Swenshuai.xi         *pEnable = (MS_BOOL)(u16Val>>15);
2722*53ee8cc1Swenshuai.xi     }
2723*53ee8cc1Swenshuai.xi     else
2724*53ee8cc1Swenshuai.xi     {
2725*53ee8cc1Swenshuai.xi         printf("%s Not support this GWIN num%d!!!\n",__FUNCTION__, u8win);
2726*53ee8cc1Swenshuai.xi         return GOP_INVALID_PARAMETERS;
2727*53ee8cc1Swenshuai.xi     }
2728*53ee8cc1Swenshuai.xi 
2729*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
2730*53ee8cc1Swenshuai.xi }
2731*53ee8cc1Swenshuai.xi 
HAL_GOP_GWIN_SetNewAlphaMode(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8win,MS_BOOL bEnable)2732*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_GWIN_SetNewAlphaMode(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8win, MS_BOOL bEnable)
2733*53ee8cc1Swenshuai.xi {
2734*53ee8cc1Swenshuai.xi     MS_U16 u16Val = bEnable << 15;
2735*53ee8cc1Swenshuai.xi     if (u8win < GOP1_GwinIdBase)
2736*53ee8cc1Swenshuai.xi     {
2737*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_4G_GWIN_ALPHA01(u8win), u16Val, GOP_BIT15);
2738*53ee8cc1Swenshuai.xi     }
2739*53ee8cc1Swenshuai.xi     else if (u8win < GOP2_GwinIdBase)
2740*53ee8cc1Swenshuai.xi     {
2741*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_2G_GWIN_ALPHA01(u8win - MAX_GOP0_GWIN), u16Val, GOP_BIT15);
2742*53ee8cc1Swenshuai.xi     }
2743*53ee8cc1Swenshuai.xi     else if (u8win < GOP3_GwinIdBase)
2744*53ee8cc1Swenshuai.xi     {
2745*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1G_GWIN_ALPHA01, u16Val, GOP_BIT15);
2746*53ee8cc1Swenshuai.xi     }
2747*53ee8cc1Swenshuai.xi     else if (u8win < GOP4_GwinIdBase)
2748*53ee8cc1Swenshuai.xi     {
2749*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1GX_GWIN_ALPHA01, u16Val, GOP_BIT15);
2750*53ee8cc1Swenshuai.xi     }
2751*53ee8cc1Swenshuai.xi     else if (u8win < GOP5_GwinIdBase)
2752*53ee8cc1Swenshuai.xi     {
2753*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1GS0_GWIN_ALPHA01, u16Val, GOP_BIT15);
2754*53ee8cc1Swenshuai.xi     }
2755*53ee8cc1Swenshuai.xi     else
2756*53ee8cc1Swenshuai.xi     {
2757*53ee8cc1Swenshuai.xi         printf("%s Not support this GWIN num%d!!!\n",__FUNCTION__, u8win);
2758*53ee8cc1Swenshuai.xi         return GOP_INVALID_PARAMETERS;
2759*53ee8cc1Swenshuai.xi     }
2760*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
2761*53ee8cc1Swenshuai.xi }
2762*53ee8cc1Swenshuai.xi 
HAL_GOP_GWiN_Set3DOSD_Sub(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_U8 u8Gwin,MS_PHY u32SubAddr)2763*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_GWiN_Set3DOSD_Sub(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_U8 u8GOP ,MS_U8 u8Gwin, MS_PHY u32SubAddr)
2764*53ee8cc1Swenshuai.xi {
2765*53ee8cc1Swenshuai.xi     MS_U16 u16Reg = 0;
2766*53ee8cc1Swenshuai.xi     MS_U32 u32WordBase = 0;
2767*53ee8cc1Swenshuai.xi     MS_U32 u32BankOffSet=0;
2768*53ee8cc1Swenshuai.xi 
2769*53ee8cc1Swenshuai.xi     _GetBnkOfstByGop(u8GOP, &u32BankOffSet);
2770*53ee8cc1Swenshuai.xi 
2771*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, u32BankOffSet + GOP_4G_BANK_FWR, &u16Reg);
2772*53ee8cc1Swenshuai.xi 
2773*53ee8cc1Swenshuai.xi     if(u16Reg & GOP_BIT7)
2774*53ee8cc1Swenshuai.xi     {
2775*53ee8cc1Swenshuai.xi         u32WordBase = 1;
2776*53ee8cc1Swenshuai.xi     }
2777*53ee8cc1Swenshuai.xi     else
2778*53ee8cc1Swenshuai.xi     {
2779*53ee8cc1Swenshuai.xi         u32WordBase = GOP_WordUnit;
2780*53ee8cc1Swenshuai.xi     }
2781*53ee8cc1Swenshuai.xi 
2782*53ee8cc1Swenshuai.xi     u32SubAddr /= u32WordBase;
2783*53ee8cc1Swenshuai.xi 
2784*53ee8cc1Swenshuai.xi     if(u8GOP == E_GOP2)
2785*53ee8cc1Swenshuai.xi     {
2786*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1G_3DOSD_SUB_RBLK_L, u32SubAddr&GOP_REG_WORD_MASK ,GOP_REG_WORD_MASK );
2787*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1G_3DOSD_SUB_RBLK_H, u32SubAddr>>16 ,GOP_REG_WORD_MASK );
2788*53ee8cc1Swenshuai.xi     }
2789*53ee8cc1Swenshuai.xi     else if(u8GOP == E_GOP3)
2790*53ee8cc1Swenshuai.xi     {
2791*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1GX_3DOSD_SUB_RBLK_L, u32SubAddr&GOP_REG_WORD_MASK ,GOP_REG_WORD_MASK );
2792*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1GX_3DOSD_SUB_RBLK_H, u32SubAddr>>16 ,GOP_REG_WORD_MASK );
2793*53ee8cc1Swenshuai.xi 
2794*53ee8cc1Swenshuai.xi     }
2795*53ee8cc1Swenshuai.xi     else if(u8GOP == E_GOP4)
2796*53ee8cc1Swenshuai.xi     {
2797*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1GS0_3DOSD_SUB_RBLK_L, u32SubAddr&GOP_REG_WORD_MASK ,GOP_REG_WORD_MASK );
2798*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1GS0_3DOSD_SUB_RBLK_H, u32SubAddr>>16 ,GOP_REG_WORD_MASK );
2799*53ee8cc1Swenshuai.xi     }
2800*53ee8cc1Swenshuai.xi     else if(u8GOP == E_GOP1)
2801*53ee8cc1Swenshuai.xi     {
2802*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_2G_3DOSD_SUB_RBLK_L(u8Gwin - MAX_GOP0_GWIN), u32SubAddr&GOP_REG_WORD_MASK ,GOP_REG_WORD_MASK );
2803*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_2G_3DOSD_SUB_RBLK_H(u8Gwin - MAX_GOP0_GWIN), u32SubAddr>>16 ,GOP_REG_WORD_MASK );
2804*53ee8cc1Swenshuai.xi     }
2805*53ee8cc1Swenshuai.xi     else  //gop0
2806*53ee8cc1Swenshuai.xi     {
2807*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_4G_3DOSD_SUB_RBLK_L(u8Gwin), u32SubAddr&GOP_REG_WORD_MASK ,GOP_REG_WORD_MASK );
2808*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_4G_3DOSD_SUB_RBLK_H(u8Gwin), u32SubAddr>>16 ,GOP_REG_WORD_MASK );
2809*53ee8cc1Swenshuai.xi     }
2810*53ee8cc1Swenshuai.xi 
2811*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
2812*53ee8cc1Swenshuai.xi 
2813*53ee8cc1Swenshuai.xi }
2814*53ee8cc1Swenshuai.xi 
2815*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
2816*53ee8cc1Swenshuai.xi /// Set VE output with OSD
2817*53ee8cc1Swenshuai.xi /// @return none
2818*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
HAL_GOP_VE_SetOSDEnable(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_BOOL bEnable,EN_VE_OSD_ENABLE eOSD,MS_U8 gopNum)2819*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_VE_SetOSDEnable(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_BOOL bEnable, EN_VE_OSD_ENABLE eOSD, MS_U8 gopNum)
2820*53ee8cc1Swenshuai.xi {
2821*53ee8cc1Swenshuai.xi     if(eOSD == EN_OSD_0)
2822*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC1_GOPEN, bEnable<<14, GOP_BIT14);
2823*53ee8cc1Swenshuai.xi 
2824*53ee8cc1Swenshuai.xi     if(eOSD == EN_OSD_1)
2825*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC1_GOPEN, bEnable<<15, GOP_BIT15);
2826*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
2827*53ee8cc1Swenshuai.xi }
2828*53ee8cc1Swenshuai.xi 
HAL_GOP_SetGOPToVE(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gopNum,MS_BOOL bEn)2829*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetGOPToVE(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 gopNum, MS_BOOL bEn )
2830*53ee8cc1Swenshuai.xi {
2831*53ee8cc1Swenshuai.xi /*
2832*53ee8cc1Swenshuai.xi     MS_U32 u32BankOffSet=0;
2833*53ee8cc1Swenshuai.xi     _GetBnkOfstByGop(gopNum, &u32BankOffSet);
2834*53ee8cc1Swenshuai.xi 
2835*53ee8cc1Swenshuai.xi     //Direct to SC1 OP
2836*53ee8cc1Swenshuai.xi     HAL_GOP_SetIPSel2SC(pGOPHalLocal, MS_DRV_SC1OP_SEL);
2837*53ee8cc1Swenshuai.xi     HAL_GOP_SetGOPClk(pGOPHalLocal, gopNum, E_DRV_GOP_DST_OP1);
2838*53ee8cc1Swenshuai.xi     HAL_GOP_GWIN_SetMUX(pGOPHalLocal,gopNum,E_GOP_OP1_MUX);
2839*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_CTRL0, (MS_U16)~GOP_BIT1, GOP_BIT1);
2840*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet + GOP_4G_CTRL0, (MS_U16)GOP_BIT15, GOP_BIT15);
2841*53ee8cc1Swenshuai.xi     */
2842*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
2843*53ee8cc1Swenshuai.xi }
2844*53ee8cc1Swenshuai.xi 
HAL_GOP_GetVideoTimingMirrorType(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_BOOL bHorizontal)2845*53ee8cc1Swenshuai.xi E_GOP_VIDEOTIMING_MIRRORTYPE HAL_GOP_GetVideoTimingMirrorType(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_BOOL bHorizontal)
2846*53ee8cc1Swenshuai.xi {
2847*53ee8cc1Swenshuai.xi     E_GOP_VIDEOTIMING_MIRRORTYPE enMirrorType = E_GOP_VIDEOTIMING_MIRROR_BYSCALER;
2848*53ee8cc1Swenshuai.xi     MS_U16 u16MVOPMirrorCfg = 0;
2849*53ee8cc1Swenshuai.xi     MS_U16 u16ScalerMirrorCfg = 0;
2850*53ee8cc1Swenshuai.xi 
2851*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MVOP_MIRRORCFG, &u16MVOPMirrorCfg);
2852*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_MIRRORCFG, &u16ScalerMirrorCfg);
2853*53ee8cc1Swenshuai.xi     if(bHorizontal) // Horizontal
2854*53ee8cc1Swenshuai.xi     {
2855*53ee8cc1Swenshuai.xi         if(u16MVOPMirrorCfg & GOP_BIT1)
2856*53ee8cc1Swenshuai.xi         {
2857*53ee8cc1Swenshuai.xi             enMirrorType = E_GOP_VIDEOTIMING_MIRROR_BYMVOP;
2858*53ee8cc1Swenshuai.xi         }
2859*53ee8cc1Swenshuai.xi         else if(u16ScalerMirrorCfg & GOP_BIT12)
2860*53ee8cc1Swenshuai.xi         {
2861*53ee8cc1Swenshuai.xi             enMirrorType = E_GOP_VIDEOTIMING_MIRROR_BYSCALER;
2862*53ee8cc1Swenshuai.xi         }
2863*53ee8cc1Swenshuai.xi     }
2864*53ee8cc1Swenshuai.xi     else //vertical
2865*53ee8cc1Swenshuai.xi     {
2866*53ee8cc1Swenshuai.xi         if(u16MVOPMirrorCfg & GOP_BIT0)
2867*53ee8cc1Swenshuai.xi         {
2868*53ee8cc1Swenshuai.xi             enMirrorType = E_GOP_VIDEOTIMING_MIRROR_BYMVOP;
2869*53ee8cc1Swenshuai.xi         }
2870*53ee8cc1Swenshuai.xi         else if(u16ScalerMirrorCfg & GOP_BIT13)
2871*53ee8cc1Swenshuai.xi         {
2872*53ee8cc1Swenshuai.xi             enMirrorType = E_GOP_VIDEOTIMING_MIRROR_BYSCALER;
2873*53ee8cc1Swenshuai.xi         }
2874*53ee8cc1Swenshuai.xi     }
2875*53ee8cc1Swenshuai.xi     return enMirrorType;
2876*53ee8cc1Swenshuai.xi }
2877*53ee8cc1Swenshuai.xi 
HAL_GOP_3D_SetMiddle(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_U16 u16Middle)2878*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_3D_SetMiddle(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_U8 u8GOP,MS_U16 u16Middle)
2879*53ee8cc1Swenshuai.xi {
2880*53ee8cc1Swenshuai.xi    MS_U32 u32BankOffSet =0;
2881*53ee8cc1Swenshuai.xi 
2882*53ee8cc1Swenshuai.xi    _GetBnkOfstByGop(u8GOP, &u32BankOffSet);
2883*53ee8cc1Swenshuai.xi    HAL_GOP_Write16Reg(pGOPHalLocal,u32BankOffSet+GOP_4G_3D_MIDDLE, u16Middle, GOP_REG_WORD_MASK);
2884*53ee8cc1Swenshuai.xi    return GOP_SUCCESS;
2885*53ee8cc1Swenshuai.xi }
2886*53ee8cc1Swenshuai.xi 
HAL_GOP_OC_SetOCEn(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_BOOL bOCEn)2887*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_OC_SetOCEn(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOP, MS_BOOL bOCEn)
2888*53ee8cc1Swenshuai.xi {
2889*53ee8cc1Swenshuai.xi     MS_U8  i=0, eGopMux=0, FRCMuxOffset=0;
2890*53ee8cc1Swenshuai.xi     MS_U16 u16Val=0;
2891*53ee8cc1Swenshuai.xi     MS_U16 u16Mux[MAX_GOP_MUX];
2892*53ee8cc1Swenshuai.xi 
2893*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MUX, &u16Val);
2894*53ee8cc1Swenshuai.xi     u16Mux[0] =( u16Val & GOP_MUX0_MASK);
2895*53ee8cc1Swenshuai.xi     u16Mux[1] =( u16Val & GOP_MUX1_MASK)    >> (GOP_MUX_SHIFT*1);
2896*53ee8cc1Swenshuai.xi     u16Mux[2] =( u16Val & GOP_MUX2_MASK)    >> (GOP_MUX_SHIFT*2);
2897*53ee8cc1Swenshuai.xi     u16Mux[3] =( u16Val & GOP_MUX3_MASK)    >> (GOP_MUX_SHIFT*3);
2898*53ee8cc1Swenshuai.xi 
2899*53ee8cc1Swenshuai.xi     switch(u8GOP)
2900*53ee8cc1Swenshuai.xi     {
2901*53ee8cc1Swenshuai.xi         case E_GOP0:
2902*53ee8cc1Swenshuai.xi         case E_GOP1:
2903*53ee8cc1Swenshuai.xi         case E_GOP2:
2904*53ee8cc1Swenshuai.xi         case E_GOP3:
2905*53ee8cc1Swenshuai.xi         case E_GOP4:
2906*53ee8cc1Swenshuai.xi                 for(i=0; i<MAX_GOP_MUX; i++)
2907*53ee8cc1Swenshuai.xi                 {
2908*53ee8cc1Swenshuai.xi                     if(u8GOP == u16Mux[i])
2909*53ee8cc1Swenshuai.xi                     {
2910*53ee8cc1Swenshuai.xi                         eGopMux = i;
2911*53ee8cc1Swenshuai.xi                         if(eGopMux == 4)
2912*53ee8cc1Swenshuai.xi                         {
2913*53ee8cc1Swenshuai.xi                             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX_4K2K, bOCEn<<15, GOP_BIT15);
2914*53ee8cc1Swenshuai.xi                         }
2915*53ee8cc1Swenshuai.xi                         else
2916*53ee8cc1Swenshuai.xi                         {
2917*53ee8cc1Swenshuai.xi                             FRCMuxOffset = 12 + eGopMux;
2918*53ee8cc1Swenshuai.xi                             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MUX_IPVOP, bOCEn<<FRCMuxOffset, 1<<FRCMuxOffset);
2919*53ee8cc1Swenshuai.xi                         }
2920*53ee8cc1Swenshuai.xi                     }
2921*53ee8cc1Swenshuai.xi                 }
2922*53ee8cc1Swenshuai.xi                 break;
2923*53ee8cc1Swenshuai.xi         default:
2924*53ee8cc1Swenshuai.xi                 return GOP_FAIL;
2925*53ee8cc1Swenshuai.xi                 break;
2926*53ee8cc1Swenshuai.xi     }
2927*53ee8cc1Swenshuai.xi 
2928*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
2929*53ee8cc1Swenshuai.xi }
2930*53ee8cc1Swenshuai.xi 
HAL_GOP_OC_SetOCInfo(GOP_CTX_HAL_LOCAL * pGOPHalLocal,DRV_GOP_OC_INFO * pOCinfo)2931*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_OC_SetOCInfo(GOP_CTX_HAL_LOCAL *pGOPHalLocal, DRV_GOP_OC_INFO* pOCinfo)
2932*53ee8cc1Swenshuai.xi {
2933*53ee8cc1Swenshuai.xi     return GOP_FUN_NOT_SUPPORTED;
2934*53ee8cc1Swenshuai.xi }
2935*53ee8cc1Swenshuai.xi 
HAL_GOP_OC_Get_MIU_Sel(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 * MIUId)2936*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_OC_Get_MIU_Sel(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 *MIUId)
2937*53ee8cc1Swenshuai.xi {
2938*53ee8cc1Swenshuai.xi     return GOP_FUN_NOT_SUPPORTED;
2939*53ee8cc1Swenshuai.xi }
2940*53ee8cc1Swenshuai.xi 
HAL_GOP_DWIN_SetRingBuffer(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U32 u32RingSize,MS_U32 u32BufSize)2941*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_DWIN_SetRingBuffer(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U32 u32RingSize,MS_U32 u32BufSize)
2942*53ee8cc1Swenshuai.xi {
2943*53ee8cc1Swenshuai.xi 	return GOP_FUN_NOT_SUPPORTED;
2944*53ee8cc1Swenshuai.xi }
2945*53ee8cc1Swenshuai.xi 
HAL_GOP_AdjustField(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 GopNum,DRV_GOPDstType eDstType)2946*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_AdjustField(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 GopNum, DRV_GOPDstType eDstType)
2947*53ee8cc1Swenshuai.xi {
2948*53ee8cc1Swenshuai.xi     MS_U32 u32BankOffSet = 0;
2949*53ee8cc1Swenshuai.xi     MS_BOOL bInverse = 0xFF;
2950*53ee8cc1Swenshuai.xi     _GetBnkOfstByGop(GopNum, &u32BankOffSet);
2951*53ee8cc1Swenshuai.xi 
2952*53ee8cc1Swenshuai.xi     switch (eDstType)
2953*53ee8cc1Swenshuai.xi     {
2954*53ee8cc1Swenshuai.xi         case E_DRV_GOP_DST_IP0:
2955*53ee8cc1Swenshuai.xi         case E_DRV_GOP_DST_IP1:
2956*53ee8cc1Swenshuai.xi         case E_DRV_GOP_DST_OP1:
2957*53ee8cc1Swenshuai.xi             bInverse = TRUE;
2958*53ee8cc1Swenshuai.xi             break;
2959*53ee8cc1Swenshuai.xi         default:
2960*53ee8cc1Swenshuai.xi             bInverse = FALSE;
2961*53ee8cc1Swenshuai.xi             break;
2962*53ee8cc1Swenshuai.xi     }
2963*53ee8cc1Swenshuai.xi     if(bInverse == TRUE)
2964*53ee8cc1Swenshuai.xi     {
2965*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet + GOP_4G_CTRL0, 1<<4, 0x10);
2966*53ee8cc1Swenshuai.xi     }
2967*53ee8cc1Swenshuai.xi     else
2968*53ee8cc1Swenshuai.xi     {
2969*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet + GOP_4G_CTRL0, 0<<4, 0x10);
2970*53ee8cc1Swenshuai.xi     }
2971*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
2972*53ee8cc1Swenshuai.xi }
2973*53ee8cc1Swenshuai.xi 
2974*53ee8cc1Swenshuai.xi /********************************************************************************/
2975*53ee8cc1Swenshuai.xi ///Test Pattern
2976*53ee8cc1Swenshuai.xi /********************************************************************************/
HAL_GOP_TestPattern_IsVaild(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GopNum)2977*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_TestPattern_IsVaild(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GopNum)
2978*53ee8cc1Swenshuai.xi {
2979*53ee8cc1Swenshuai.xi     if(u8GopNum == pGOPHalLocal->pGopChipPro->GOP_TestPattern_Vaild)
2980*53ee8cc1Swenshuai.xi     {
2981*53ee8cc1Swenshuai.xi             return GOP_SUCCESS;
2982*53ee8cc1Swenshuai.xi     }
2983*53ee8cc1Swenshuai.xi     else
2984*53ee8cc1Swenshuai.xi     {
2985*53ee8cc1Swenshuai.xi             return GOP_FAIL;
2986*53ee8cc1Swenshuai.xi     }
2987*53ee8cc1Swenshuai.xi 
2988*53ee8cc1Swenshuai.xi }
2989*53ee8cc1Swenshuai.xi 
2990*53ee8cc1Swenshuai.xi 
2991*53ee8cc1Swenshuai.xi /********************************************************************************/
2992*53ee8cc1Swenshuai.xi ///GOP Scaling down (internal)
2993*53ee8cc1Swenshuai.xi /********************************************************************************/
2994*53ee8cc1Swenshuai.xi 
HAL_GOP_EnableScalingDownSram(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_BOOL bEn)2995*53ee8cc1Swenshuai.xi MS_BOOL HAL_GOP_EnableScalingDownSram(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_U8 u8GOP,MS_BOOL bEn)
2996*53ee8cc1Swenshuai.xi {
2997*53ee8cc1Swenshuai.xi     MS_U16 u16MG_mask=0;
2998*53ee8cc1Swenshuai.xi     MS_U16 u16Val=0;
2999*53ee8cc1Swenshuai.xi     MS_U16 u16LB_mask=0;
3000*53ee8cc1Swenshuai.xi     MS_U16 u16enable=0;
3001*53ee8cc1Swenshuai.xi 
3002*53ee8cc1Swenshuai.xi     if(u8GOP==0)
3003*53ee8cc1Swenshuai.xi     {
3004*53ee8cc1Swenshuai.xi         u16MG_mask=CKG_GOPG0_MG_MASK;
3005*53ee8cc1Swenshuai.xi         u16Val=GOP_BIT2;
3006*53ee8cc1Swenshuai.xi         u16LB_mask=CKG_LB_SRAM1_MASK;
3007*53ee8cc1Swenshuai.xi         u16enable=GOP_BIT2;
3008*53ee8cc1Swenshuai.xi     }
3009*53ee8cc1Swenshuai.xi     else if(u8GOP==2)
3010*53ee8cc1Swenshuai.xi     {
3011*53ee8cc1Swenshuai.xi         u16MG_mask=CKG_GOPG2_MG_MASK;
3012*53ee8cc1Swenshuai.xi         u16Val=GOP_BIT6;
3013*53ee8cc1Swenshuai.xi         u16LB_mask=CKG_LB_SRAM2_MASK;
3014*53ee8cc1Swenshuai.xi         u16enable=GOP_BIT6;
3015*53ee8cc1Swenshuai.xi     }
3016*53ee8cc1Swenshuai.xi     else
3017*53ee8cc1Swenshuai.xi     {
3018*53ee8cc1Swenshuai.xi         printf("[%s] Error message GOP not support scaling down!!",__FUNCTION__);
3019*53ee8cc1Swenshuai.xi         return GOP_FAIL;
3020*53ee8cc1Swenshuai.xi     }
3021*53ee8cc1Swenshuai.xi     if(bEn==TRUE)
3022*53ee8cc1Swenshuai.xi     {
3023*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, CKG_GOPG0_MG, u16Val, u16MG_mask);
3024*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_LB_SRAMCLK, u16enable, u16LB_mask);
3025*53ee8cc1Swenshuai.xi     }
3026*53ee8cc1Swenshuai.xi     else
3027*53ee8cc1Swenshuai.xi     {
3028*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, CKG_GOPG0_MG, 0, u16MG_mask);
3029*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, GOP_LB_SRAMCLK, 0, u16LB_mask);
3030*53ee8cc1Swenshuai.xi     }
3031*53ee8cc1Swenshuai.xi     return TRUE;
3032*53ee8cc1Swenshuai.xi }
3033*53ee8cc1Swenshuai.xi 
HAL_GOP_HScalingDown(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_BOOL bEnable,MS_U16 src,MS_U16 dst)3034*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_HScalingDown(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_U8 u8GOP, MS_BOOL bEnable,MS_U16 src, MS_U16 dst)
3035*53ee8cc1Swenshuai.xi {
3036*53ee8cc1Swenshuai.xi     MS_U32 ratio;
3037*53ee8cc1Swenshuai.xi     MS_U32 u32BankOffSet=0xFFFF;
3038*53ee8cc1Swenshuai.xi     MS_U16 u16VScalReg;
3039*53ee8cc1Swenshuai.xi 
3040*53ee8cc1Swenshuai.xi     _GetBnkOfstByGop(u8GOP, &u32BankOffSet);
3041*53ee8cc1Swenshuai.xi     if(bEnable ==TRUE)
3042*53ee8cc1Swenshuai.xi     {
3043*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_VSTRCH, &u16VScalReg);
3044*53ee8cc1Swenshuai.xi         if( u16VScalReg != 0x1000 ) //Not support H/V scaling up and down at same time.
3045*53ee8cc1Swenshuai.xi         {
3046*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_HSTRCH, 0x1000 , GOP_REG_WORD_MASK);
3047*53ee8cc1Swenshuai.xi             printf("[%s] Warning message about GOP not support H/V scaling up and down at same time!!!!",__FUNCTION__);
3048*53ee8cc1Swenshuai.xi         }
3049*53ee8cc1Swenshuai.xi         //Set scaling down ratio
3050*53ee8cc1Swenshuai.xi         ratio = (dst * 0x100000) / src;
3051*53ee8cc1Swenshuai.xi         HAL_GOP_Write32Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_SCALING_HRATIO_L, ratio);
3052*53ee8cc1Swenshuai.xi         }
3053*53ee8cc1Swenshuai.xi         else
3054*53ee8cc1Swenshuai.xi         {
3055*53ee8cc1Swenshuai.xi             HAL_GOP_Write32Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_SCALING_HRATIO_L, 0);
3056*53ee8cc1Swenshuai.xi         }
3057*53ee8cc1Swenshuai.xi 
3058*53ee8cc1Swenshuai.xi     if(g_GopChipPro.bGOPWithScaleDown[u8GOP] ==TRUE)
3059*53ee8cc1Swenshuai.xi     {
3060*53ee8cc1Swenshuai.xi     HAL_GOP_EnableScalingDownSram(pGOPHalLocal, u8GOP, bEnable);
3061*53ee8cc1Swenshuai.xi     }
3062*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_SCALING_CFG, bEnable , GOP_BIT0);
3063*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_SCALING_H_OUTPUTSIZE, dst, GOP_REG_WORD_MASK);
3064*53ee8cc1Swenshuai.xi 
3065*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
3066*53ee8cc1Swenshuai.xi 
3067*53ee8cc1Swenshuai.xi }
3068*53ee8cc1Swenshuai.xi 
HAL_GOP_VScalingDown(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_BOOL bEnable,MS_U16 src,MS_U16 dst)3069*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_VScalingDown(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_U8 u8GOP, MS_BOOL bEnable,MS_U16 src, MS_U16 dst)
3070*53ee8cc1Swenshuai.xi {
3071*53ee8cc1Swenshuai.xi     MS_U32 ratio =0;
3072*53ee8cc1Swenshuai.xi     MS_U32 u32BankOffSet=0xFFFF;
3073*53ee8cc1Swenshuai.xi     MS_U16 u16HScalReg;
3074*53ee8cc1Swenshuai.xi 
3075*53ee8cc1Swenshuai.xi     if(pGOPHalLocal->pGopChipPro->bScalingDownSupport ==FALSE)
3076*53ee8cc1Swenshuai.xi     {
3077*53ee8cc1Swenshuai.xi         return GOP_FUN_NOT_SUPPORTED;
3078*53ee8cc1Swenshuai.xi     }
3079*53ee8cc1Swenshuai.xi 
3080*53ee8cc1Swenshuai.xi     _GetBnkOfstByGop(u8GOP, &u32BankOffSet);
3081*53ee8cc1Swenshuai.xi     if(bEnable ==TRUE)
3082*53ee8cc1Swenshuai.xi     {
3083*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_HSTRCH, &u16HScalReg);
3084*53ee8cc1Swenshuai.xi         if( u16HScalReg != 0x1000 ) //Not support H/V scaling up and down at same time.
3085*53ee8cc1Swenshuai.xi         {
3086*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_VSTRCH, 0x1000 , GOP_REG_WORD_MASK);
3087*53ee8cc1Swenshuai.xi             printf("[%s] Warning message about GOP not support H/V scaling up and down at same time!!!!",__FUNCTION__);
3088*53ee8cc1Swenshuai.xi         }
3089*53ee8cc1Swenshuai.xi         ratio = (dst * 0x100000) / src;
3090*53ee8cc1Swenshuai.xi         HAL_GOP_Write32Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_SCALING_VRATIO_L, ratio);
3091*53ee8cc1Swenshuai.xi     }
3092*53ee8cc1Swenshuai.xi     else
3093*53ee8cc1Swenshuai.xi     {
3094*53ee8cc1Swenshuai.xi         HAL_GOP_Write32Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_SCALING_VRATIO_L, 0);
3095*53ee8cc1Swenshuai.xi     }
3096*53ee8cc1Swenshuai.xi 
3097*53ee8cc1Swenshuai.xi     if(g_GopChipPro.bGOPWithScaleDown[u8GOP] ==TRUE)
3098*53ee8cc1Swenshuai.xi     {
3099*53ee8cc1Swenshuai.xi     HAL_GOP_EnableScalingDownSram(pGOPHalLocal, u8GOP, bEnable);
3100*53ee8cc1Swenshuai.xi }
3101*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_SCALING_CFG, (bEnable<<4) , GOP_BIT4);
3102*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_SVM_VEND, dst, GOP_REG_WORD_MASK);
3103*53ee8cc1Swenshuai.xi 
3104*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
3105*53ee8cc1Swenshuai.xi 
3106*53ee8cc1Swenshuai.xi }
3107*53ee8cc1Swenshuai.xi 
HAL_GOP_DeleteWinHVSize(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_U16 u16HSize,MS_U16 u16VSize)3108*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_DeleteWinHVSize(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_U8 u8GOP, MS_U16 u16HSize, MS_U16 u16VSize)
3109*53ee8cc1Swenshuai.xi {
3110*53ee8cc1Swenshuai.xi     MS_U32 u32BankOffSet=0;
3111*53ee8cc1Swenshuai.xi 
3112*53ee8cc1Swenshuai.xi     _GetBnkOfstByGop(u8GOP, &u32BankOffSet);
3113*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet + GOP_4G_BANK_HVAILDSIZE, u16HSize, GOP_REG_WORD_MASK);
3114*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet + GOP_4G_BANK_VVAILDSIZE, u16VSize, GOP_REG_WORD_MASK);
3115*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
3116*53ee8cc1Swenshuai.xi }
3117*53ee8cc1Swenshuai.xi 
HAL_GOP_DumpGOPReg(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U32 u32GopIdx,MS_U16 u16BankIdx,MS_U16 u16Addr,MS_U16 * u16Val)3118*53ee8cc1Swenshuai.xi GOP_Result  HAL_GOP_DumpGOPReg(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U32 u32GopIdx, MS_U16 u16BankIdx, MS_U16 u16Addr, MS_U16* u16Val)
3119*53ee8cc1Swenshuai.xi {
3120*53ee8cc1Swenshuai.xi     MS_U32 u32BankOffSet=0;
3121*53ee8cc1Swenshuai.xi     _GetBnkOfstByGop(u32GopIdx, &u32BankOffSet);
3122*53ee8cc1Swenshuai.xi 
3123*53ee8cc1Swenshuai.xi     if (u32GopIdx < MAX_GOP_SUPPORT)
3124*53ee8cc1Swenshuai.xi     {
3125*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal, (u32BankOffSet+ (u16BankIdx<<16) + u16Addr +GOP_4G_CTRL0), u16Val);
3126*53ee8cc1Swenshuai.xi     }
3127*53ee8cc1Swenshuai.xi     else
3128*53ee8cc1Swenshuai.xi     {
3129*53ee8cc1Swenshuai.xi         printf("[%s][%d] Data is zero!!!\n",__FUNCTION__,__LINE__);
3130*53ee8cc1Swenshuai.xi         *u16Val = 0;
3131*53ee8cc1Swenshuai.xi     }
3132*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
3133*53ee8cc1Swenshuai.xi }
3134*53ee8cc1Swenshuai.xi 
HAL_GOP_RestoreGOPReg(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U32 u32GopIdx,MS_U16 u16BankIdx,MS_U16 u16Addr,MS_U16 u16Val)3135*53ee8cc1Swenshuai.xi GOP_Result  HAL_GOP_RestoreGOPReg(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U32 u32GopIdx, MS_U16 u16BankIdx, MS_U16 u16Addr, MS_U16 u16Val)
3136*53ee8cc1Swenshuai.xi {
3137*53ee8cc1Swenshuai.xi     MS_U32 u32BankOffSet=0;
3138*53ee8cc1Swenshuai.xi     _GetBnkOfstByGop(u32GopIdx, &u32BankOffSet);
3139*53ee8cc1Swenshuai.xi 
3140*53ee8cc1Swenshuai.xi     if (u32GopIdx < MAX_GOP_SUPPORT)
3141*53ee8cc1Swenshuai.xi     {
3142*53ee8cc1Swenshuai.xi         HAL_GOP_Write16Reg(pGOPHalLocal, (u32BankOffSet+ (u16BankIdx<<16) + u16Addr +GOP_4G_CTRL0), u16Val, GOP_REG_WORD_MASK);
3143*53ee8cc1Swenshuai.xi     }
3144*53ee8cc1Swenshuai.xi     else
3145*53ee8cc1Swenshuai.xi     {
3146*53ee8cc1Swenshuai.xi         printf("[%s][%d] Data is zero!!!\n",__FUNCTION__,__LINE__);
3147*53ee8cc1Swenshuai.xi     }
3148*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
3149*53ee8cc1Swenshuai.xi }
3150*53ee8cc1Swenshuai.xi 
HAL_GOP_PowerState(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U32 u32PowerState,GFLIP_REGS_SAVE_AREA * pGOP_STRPrivate)3151*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_PowerState(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U32 u32PowerState, GFLIP_REGS_SAVE_AREA* pGOP_STRPrivate)
3152*53ee8cc1Swenshuai.xi {
3153*53ee8cc1Swenshuai.xi     switch(u32PowerState)
3154*53ee8cc1Swenshuai.xi     {
3155*53ee8cc1Swenshuai.xi         case E_POWER_SUSPEND:
3156*53ee8cc1Swenshuai.xi         {
3157*53ee8cc1Swenshuai.xi             //CLK
3158*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_GOPCLK, &(pGOP_STRPrivate->CKG_GopReg[0]));
3159*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_GOP2CLK, &(pGOP_STRPrivate->CKG_GopReg[1]));
3160*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_GOP3CLK, &(pGOP_STRPrivate->CKG_GopReg[2]));
3161*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_GOP4CLK, &(pGOP_STRPrivate->CKG_GopReg[3]));
3162*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SRAMCLK, &(pGOP_STRPrivate->CKG_GopReg[4]));
3163*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_LB_SRAMCLK, &(pGOP_STRPrivate->CKG_GopReg[5]));
3164*53ee8cc1Swenshuai.xi 
3165*53ee8cc1Swenshuai.xi             //SRAM
3166*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, CKG_GOPG0_SCALING, &(pGOP_STRPrivate->GS_GopReg[0]));
3167*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, CKG_GOPG0_MG, &(pGOP_STRPrivate->GS_GopReg[1]));
3168*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_GOPSC_SRAM_CTRL, &(pGOP_STRPrivate->GS_GopReg[2]));
3169*53ee8cc1Swenshuai.xi 
3170*53ee8cc1Swenshuai.xi             //XC
3171*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_BANKSEL, &(pGOP_STRPrivate->XC_GopReg[0]));
3172*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_CHANNELSYNC, &(pGOP_STRPrivate->XC_GopReg[1]));
3173*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_GOPEN, &(pGOP_STRPrivate->XC_GopReg[2]));
3174*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_IP_SYNC, &(pGOP_STRPrivate->XC_GopReg[3]));
3175*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_IP2GOP_SRCSEL, &(pGOP_STRPrivate->XC_GopReg[4]));
3176*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_OSD_CHECK_ALPHA, &(pGOP_STRPrivate->XC_GopReg[5]));
3177*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_VOPNBL, &(pGOP_STRPrivate->XC_GopReg[6]));
3178*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_GOPENMODE1, &(pGOP_STRPrivate->XC_GopReg[7]));
3179*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_MIRRORCFG, &(pGOP_STRPrivate->XC_GopReg[8]));
3180*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_OCMIXER, &(pGOP_STRPrivate->XC_GopReg[9]));
3181*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_OCMISC, &(pGOP_STRPrivate->XC_GopReg[10]));
3182*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_OCALPHA, &(pGOP_STRPrivate->XC_GopReg[11]));
3183*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_GOPSC_SRAM_CTRL, &(pGOP_STRPrivate->XC_GopReg[12]));
3184*53ee8cc1Swenshuai.xi         }
3185*53ee8cc1Swenshuai.xi             break;
3186*53ee8cc1Swenshuai.xi         case E_POWER_RESUME:
3187*53ee8cc1Swenshuai.xi         {
3188*53ee8cc1Swenshuai.xi             //CLK
3189*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOPCLK, pGOP_STRPrivate->CKG_GopReg[0], GOP_REG_WORD_MASK);
3190*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP2CLK, pGOP_STRPrivate->CKG_GopReg[1], GOP_REG_WORD_MASK);
3191*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP3CLK, pGOP_STRPrivate->CKG_GopReg[2], GOP_REG_WORD_MASK);
3192*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_GOP4CLK, pGOP_STRPrivate->CKG_GopReg[3], GOP_REG_WORD_MASK);
3193*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SRAMCLK, pGOP_STRPrivate->CKG_GopReg[4], GOP_REG_WORD_MASK);
3194*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_LB_SRAMCLK, pGOP_STRPrivate->CKG_GopReg[5], GOP_REG_WORD_MASK);
3195*53ee8cc1Swenshuai.xi 
3196*53ee8cc1Swenshuai.xi             //SRAM
3197*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, CKG_GOPG0_SCALING, pGOP_STRPrivate->GS_GopReg[0], GOP_REG_WORD_MASK);
3198*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, CKG_GOPG0_MG, pGOP_STRPrivate->GS_GopReg[1], GOP_REG_WORD_MASK);
3199*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPSC_SRAM_CTRL, pGOP_STRPrivate->GS_GopReg[2], GOP_REG_WORD_MASK);
3200*53ee8cc1Swenshuai.xi 
3201*53ee8cc1Swenshuai.xi             //XC
3202*53ee8cc1Swenshuai.xi             //HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_BANKSEL, pGOP_STRPrivate->XC_GopReg[0], GOP_REG_WORD_MASK);
3203*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_CHANNELSYNC, pGOP_STRPrivate->XC_GopReg[1], GOP_BIT11);
3204*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPEN, pGOP_STRPrivate->XC_GopReg[2], GOP_REG_WORD_MASK);
3205*53ee8cc1Swenshuai.xi             //HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_IP_SYNC, pGOP_STRPrivate->XC_GopReg[3], GOP_REG_WORD_MASK);
3206*53ee8cc1Swenshuai.xi             //HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_IP2GOP_SRCSEL, pGOP_STRPrivate->XC_GopReg[4], GOP_BIT15);
3207*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_OSD_CHECK_ALPHA, pGOP_STRPrivate->XC_GopReg[5], GOP_BIT6);
3208*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_VOPNBL, pGOP_STRPrivate->XC_GopReg[6], GOP_BIT5);
3209*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPENMODE1, pGOP_STRPrivate->XC_GopReg[7], GOP_REG_WORD_MASK);
3210*53ee8cc1Swenshuai.xi             //HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_MIRRORCFG, pGOP_STRPrivate->XC_GopReg[8], GOP_REG_WORD_MASK);
3211*53ee8cc1Swenshuai.xi             //HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_OCMIXER, pGOP_STRPrivate->XC_GopReg[9], GOP_REG_WORD_MASK);
3212*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_OCMISC, pGOP_STRPrivate->XC_GopReg[10], GOP_BIT2);
3213*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_OCALPHA, pGOP_STRPrivate->XC_GopReg[11], GOP_BIT2);
3214*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_SC_GOPSC_SRAM_CTRL, pGOP_STRPrivate->XC_GopReg[12], GOP_REG_WORD_MASK);
3215*53ee8cc1Swenshuai.xi         }
3216*53ee8cc1Swenshuai.xi             break;
3217*53ee8cc1Swenshuai.xi         default:
3218*53ee8cc1Swenshuai.xi             break;
3219*53ee8cc1Swenshuai.xi     }
3220*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
3221*53ee8cc1Swenshuai.xi }
HAL_GOP_GWIN_SetGPUTileMode(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gwinid,EN_DRV_GOP_GPU_TILE_MODE tile_mode)3222*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_GWIN_SetGPUTileMode(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_U8 gwinid, EN_DRV_GOP_GPU_TILE_MODE tile_mode)
3223*53ee8cc1Swenshuai.xi {
3224*53ee8cc1Swenshuai.xi     return GOP_FUN_NOT_SUPPORTED;
3225*53ee8cc1Swenshuai.xi }
3226*53ee8cc1Swenshuai.xi 
HAL_GOP_EnableTLB(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_BOOL bEnable)3227*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_EnableTLB(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_U8 u8GOP, MS_BOOL bEnable)
3228*53ee8cc1Swenshuai.xi {
3229*53ee8cc1Swenshuai.xi     MS_U32 u32BankOffSet=0xFFFF;
3230*53ee8cc1Swenshuai.xi 
3231*53ee8cc1Swenshuai.xi     _GetBnkOfstByGop(u8GOP, &u32BankOffSet);
3232*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_SRAM_BORROW, bEnable?GOP_BIT10:0, GOP_BIT10);
3233*53ee8cc1Swenshuai.xi 
3234*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
3235*53ee8cc1Swenshuai.xi }
3236*53ee8cc1Swenshuai.xi 
HAL_GOP_SetTLBAddr(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_PHY u64TLBAddr,MS_U32 u32size)3237*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetTLBAddr(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOP, MS_PHY u64TLBAddr, MS_U32 u32size)
3238*53ee8cc1Swenshuai.xi {
3239*53ee8cc1Swenshuai.xi     MS_U32 u32BankOffSet=0xFFFF;
3240*53ee8cc1Swenshuai.xi     _GetBnkOfstByGop(u8GOP, &u32BankOffSet);
3241*53ee8cc1Swenshuai.xi 
3242*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+REG_TLB_TAG_ADDR_L, u32size&GOP_REG_WORD_MASK, GOP_REG_WORD_MASK);
3243*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+REG_TLB_TAG_ADDR_H, u32size>>16, GOP_REG_WORD_MASK);
3244*53ee8cc1Swenshuai.xi 
3245*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+REG_TLB_BASE_ADDR_L, u64TLBAddr&GOP_REG_WORD_MASK, GOP_REG_WORD_MASK);
3246*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+REG_TLB_BASE_ADDR_H, u64TLBAddr>>16, GOP_REG_WORD_MASK);
3247*53ee8cc1Swenshuai.xi 
3248*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
3249*53ee8cc1Swenshuai.xi }
3250*53ee8cc1Swenshuai.xi 
HAL_GOP_SetTLBSubAddr(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_PHY u64TLBAddr)3251*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetTLBSubAddr(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOP, MS_PHY u64TLBAddr)
3252*53ee8cc1Swenshuai.xi {
3253*53ee8cc1Swenshuai.xi     MS_U32 u32BankOffSet=0xFFFF;
3254*53ee8cc1Swenshuai.xi     _GetBnkOfstByGop(u8GOP, &u32BankOffSet);
3255*53ee8cc1Swenshuai.xi 
3256*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+REG_TLB_BASE_ADDR_RVIEW_L, u64TLBAddr&GOP_REG_WORD_MASK, GOP_REG_WORD_MASK);
3257*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+REG_TLB_BASE_ADDR_RVIEW_H, u64TLBAddr>>16, GOP_REG_WORD_MASK);
3258*53ee8cc1Swenshuai.xi 
3259*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
3260*53ee8cc1Swenshuai.xi }
3261*53ee8cc1Swenshuai.xi 
HAL_GOP_Set_GWIN_INTERNAL_MIU(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_U8 miusel)3262*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_Set_GWIN_INTERNAL_MIU(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOP,MS_U8 miusel)
3263*53ee8cc1Swenshuai.xi {
3264*53ee8cc1Swenshuai.xi     MS_U32 u32BankOffSet=0xFFFF;
3265*53ee8cc1Swenshuai.xi     _GetBnkOfstByGop(u8GOP, &u32BankOffSet);
3266*53ee8cc1Swenshuai.xi 
3267*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_MIU_SEL, miusel<<0, GOP_BIT0|GOP_BIT1 );//GWIN MIU Select
3268*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_MIU_SEL, miusel<<2, GOP_BIT2|GOP_BIT3 );//GWIN_3D MIU Select
3269*53ee8cc1Swenshuai.xi 
3270*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
3271*53ee8cc1Swenshuai.xi }
3272*53ee8cc1Swenshuai.xi 
HAL_GOP_SetGopGwinHVPixel(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_U8 u8win,MS_U16 hstart,MS_U16 hend,MS_U16 vstart,MS_U16 vend)3273*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_SetGopGwinHVPixel(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOP, MS_U8 u8win, MS_U16 hstart, MS_U16 hend, MS_U16 vstart, MS_U16 vend)
3274*53ee8cc1Swenshuai.xi {
3275*53ee8cc1Swenshuai.xi     GOP_Result ret = GOP_SUCCESS;
3276*53ee8cc1Swenshuai.xi 
3277*53ee8cc1Swenshuai.xi     switch(u8GOP)
3278*53ee8cc1Swenshuai.xi     {
3279*53ee8cc1Swenshuai.xi         case E_GOP0:
3280*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_4G_HSTR(u8win), hstart, GOP_REG_WORD_MASK);
3281*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_4G_HEND(u8win), hend, GOP_REG_WORD_MASK);
3282*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_4G_VSTR(u8win), vstart, GOP_REG_WORD_MASK);
3283*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_4G_VEND(u8win), vend, GOP_REG_WORD_MASK);
3284*53ee8cc1Swenshuai.xi         break;
3285*53ee8cc1Swenshuai.xi 
3286*53ee8cc1Swenshuai.xi         case E_GOP1:
3287*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_2G_HSTR(u8win), hstart, GOP_REG_WORD_MASK);
3288*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_2G_HEND(u8win), hend, GOP_REG_WORD_MASK);
3289*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_2G_VSTR(u8win), vstart, GOP_REG_WORD_MASK);    // 1 pixel
3290*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_2G_VEND(u8win), vend, GOP_REG_WORD_MASK);    // 1 pixel
3291*53ee8cc1Swenshuai.xi             break;
3292*53ee8cc1Swenshuai.xi 
3293*53ee8cc1Swenshuai.xi         case E_GOP2:
3294*53ee8cc1Swenshuai.xi         case E_GOP3:
3295*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, (u8win==GOP2_Gwin0Id)?GOP_1G_HSTR:GOP_1GX_HSTR, hstart, GOP_REG_WORD_MASK);    // word pixels
3296*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, (u8win==GOP2_Gwin0Id)?GOP_1G_HEND:GOP_1GX_HEND, hend, GOP_REG_WORD_MASK);    // word pixels
3297*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, (u8win==GOP2_Gwin0Id)?GOP_1G_VSTR:GOP_1GX_VSTR, vstart, GOP_REG_WORD_MASK);    // 1 pixel
3298*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, (u8win==GOP2_Gwin0Id)?GOP_1G_VEND:GOP_1GX_VEND, vend, GOP_REG_WORD_MASK);    // 1 pixel
3299*53ee8cc1Swenshuai.xi             break;
3300*53ee8cc1Swenshuai.xi 
3301*53ee8cc1Swenshuai.xi         case E_GOP4:
3302*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1GS0_HSTR, hstart, GOP_REG_WORD_MASK);
3303*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1GS0_HEND, hend, GOP_REG_WORD_MASK);
3304*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1GS0_VSTR, vstart, GOP_REG_WORD_MASK);    // 1 pixel
3305*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1GS0_VEND, vend, GOP_REG_WORD_MASK);    // 1 pixel
3306*53ee8cc1Swenshuai.xi             break;
3307*53ee8cc1Swenshuai.xi 
3308*53ee8cc1Swenshuai.xi         case E_GOP5:
3309*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1GS1_HSTR, hstart, GOP_REG_WORD_MASK);
3310*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1GS1_HEND, hend, GOP_REG_WORD_MASK);
3311*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1GS1_VSTR, vstart, GOP_REG_WORD_MASK);    // 1 pixel
3312*53ee8cc1Swenshuai.xi             HAL_GOP_Write16Reg(pGOPHalLocal, GOP_1GS1_VEND, vend, GOP_REG_WORD_MASK);    // 1 pixel
3313*53ee8cc1Swenshuai.xi             break;
3314*53ee8cc1Swenshuai.xi 
3315*53ee8cc1Swenshuai.xi         default:
3316*53ee8cc1Swenshuai.xi             printf("invalid Gwin number:%d\n",u8win);
3317*53ee8cc1Swenshuai.xi             break;
3318*53ee8cc1Swenshuai.xi     }
3319*53ee8cc1Swenshuai.xi 
3320*53ee8cc1Swenshuai.xi     return ret;
3321*53ee8cc1Swenshuai.xi }
3322*53ee8cc1Swenshuai.xi 
HAL_GOP_Set_MIU(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_U8 miusel)3323*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_Set_MIU(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOP,MS_U8 miusel)
3324*53ee8cc1Swenshuai.xi {
3325*53ee8cc1Swenshuai.xi     MS_U32 u32BankOffSet=0xFFFF;
3326*53ee8cc1Swenshuai.xi     MS_U16 mask_shift=0xFF;
3327*53ee8cc1Swenshuai.xi 
3328*53ee8cc1Swenshuai.xi     _GetBnkOfstByGop(u8GOP, &u32BankOffSet);
3329*53ee8cc1Swenshuai.xi     switch(u8GOP)
3330*53ee8cc1Swenshuai.xi     {
3331*53ee8cc1Swenshuai.xi         case E_GOP0:
3332*53ee8cc1Swenshuai.xi             mask_shift = GOP_MIU_CLIENT_GOP0;
3333*53ee8cc1Swenshuai.xi             break;
3334*53ee8cc1Swenshuai.xi         case E_GOP1:
3335*53ee8cc1Swenshuai.xi             mask_shift = GOP_MIU_CLIENT_GOP1;
3336*53ee8cc1Swenshuai.xi             break;
3337*53ee8cc1Swenshuai.xi         case E_GOP2:
3338*53ee8cc1Swenshuai.xi             mask_shift = GOP_MIU_CLIENT_GOP2;
3339*53ee8cc1Swenshuai.xi             break;
3340*53ee8cc1Swenshuai.xi         case E_GOP3:
3341*53ee8cc1Swenshuai.xi             mask_shift = GOP_MIU_CLIENT_GOP3;
3342*53ee8cc1Swenshuai.xi             break;
3343*53ee8cc1Swenshuai.xi         case E_GOP4:
3344*53ee8cc1Swenshuai.xi             mask_shift = GOP_MIU_CLIENT_GOP4;
3345*53ee8cc1Swenshuai.xi             break;
3346*53ee8cc1Swenshuai.xi         case E_GOP5:
3347*53ee8cc1Swenshuai.xi             mask_shift = GOP_MIU_CLIENT_GOP5;
3348*53ee8cc1Swenshuai.xi             break;
3349*53ee8cc1Swenshuai.xi         case E_GOP_Dwin:
3350*53ee8cc1Swenshuai.xi             mask_shift = GOP_MIU_CLIENT_DWIN;
3351*53ee8cc1Swenshuai.xi             break;
3352*53ee8cc1Swenshuai.xi         default:
3353*53ee8cc1Swenshuai.xi             mask_shift = 0xFF;
3354*53ee8cc1Swenshuai.xi             MS_CRITICAL_MSG(printf("ERROR gop miu client\n"));
3355*53ee8cc1Swenshuai.xi             break;
3356*53ee8cc1Swenshuai.xi     }
3357*53ee8cc1Swenshuai.xi 
3358*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIU_GROUP1, miusel<<mask_shift, 1<<mask_shift );
3359*53ee8cc1Swenshuai.xi #ifdef GOP_MIU_GROUP2
3360*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, GOP_MIU_GROUP2, (miusel>>1)<<mask_shift, 1<<mask_shift );
3361*53ee8cc1Swenshuai.xi #endif
3362*53ee8cc1Swenshuai.xi 
3363*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
3364*53ee8cc1Swenshuai.xi }
3365*53ee8cc1Swenshuai.xi 
Hal_SetCropWindow(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,EN_GOP_CROP_CTL crop_mode)3366*53ee8cc1Swenshuai.xi GOP_Result Hal_SetCropWindow(
3367*53ee8cc1Swenshuai.xi     GOP_CTX_HAL_LOCAL *pGOPHalLocal,
3368*53ee8cc1Swenshuai.xi     MS_U8 u8GOP,
3369*53ee8cc1Swenshuai.xi     EN_GOP_CROP_CTL crop_mode
3370*53ee8cc1Swenshuai.xi     )
3371*53ee8cc1Swenshuai.xi {
3372*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
3373*53ee8cc1Swenshuai.xi }
3374*53ee8cc1Swenshuai.xi 
HAL_GOP_GetIPInterlace(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_BOOL * bInterlace)3375*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_GetIPInterlace(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_BOOL *bInterlace)
3376*53ee8cc1Swenshuai.xi {
3377*53ee8cc1Swenshuai.xi     MS_U16 reg_val = 0;
3378*53ee8cc1Swenshuai.xi 
3379*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_SC_IP_MAIN_USR_INTERLACE, &reg_val);
3380*53ee8cc1Swenshuai.xi     if(reg_val & BIT(1))
3381*53ee8cc1Swenshuai.xi         *bInterlace = TRUE;
3382*53ee8cc1Swenshuai.xi     else
3383*53ee8cc1Swenshuai.xi         *bInterlace = FALSE;
3384*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
3385*53ee8cc1Swenshuai.xi }
3386*53ee8cc1Swenshuai.xi 
HAL_GOP_IsHDREnabled(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_BOOL * pbHDREnable)3387*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_IsHDREnabled(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_BOOL *pbHDREnable)
3388*53ee8cc1Swenshuai.xi {
3389*53ee8cc1Swenshuai.xi     *pbHDREnable= FALSE;
3390*53ee8cc1Swenshuai.xi     return GOP_FUN_NOT_SUPPORTED;
3391*53ee8cc1Swenshuai.xi }
3392*53ee8cc1Swenshuai.xi 
HAL_GOP_AFBC_GetCore(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 u8GOP,MS_U8 * u8Core)3393*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_AFBC_GetCore(GOP_CTX_HAL_LOCAL *pGOPHalLocal, MS_U8 u8GOP,MS_U8* u8Core)
3394*53ee8cc1Swenshuai.xi {
3395*53ee8cc1Swenshuai.xi     if(u8GOP==0)
3396*53ee8cc1Swenshuai.xi     {
3397*53ee8cc1Swenshuai.xi         *u8Core=0;
3398*53ee8cc1Swenshuai.xi     }
3399*53ee8cc1Swenshuai.xi     else
3400*53ee8cc1Swenshuai.xi     {
3401*53ee8cc1Swenshuai.xi         *u8Core=1;
3402*53ee8cc1Swenshuai.xi     }
3403*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
3404*53ee8cc1Swenshuai.xi }
3405*53ee8cc1Swenshuai.xi 
3406*53ee8cc1Swenshuai.xi #ifdef GOP_CMDQ_ENABLE
HAL_GOP_CMDQ_WriteCommand(GOP_CTX_HAL_LOCAL * pGOPHalLocal,CAF_Struct * cmdq_struct,MS_U32 * number,MS_U32 u32addr,MS_U16 u16val,MS_U16 mask)3407*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_CMDQ_WriteCommand(GOP_CTX_HAL_LOCAL *pGOPHalLocal,CAF_Struct *cmdq_struct,MS_U32 *number,MS_U32 u32addr, MS_U16 u16val, MS_U16 mask)
3408*53ee8cc1Swenshuai.xi {
3409*53ee8cc1Swenshuai.xi     MS_U16 u16xcSubbank=0;
3410*53ee8cc1Swenshuai.xi     MS_U32 bank;
3411*53ee8cc1Swenshuai.xi     MS_U32 direct_addr;
3412*53ee8cc1Swenshuai.xi 
3413*53ee8cc1Swenshuai.xi     switch (u32addr & 0xFF00)
3414*53ee8cc1Swenshuai.xi     {
3415*53ee8cc1Swenshuai.xi         case GOP_REG_BASE:
3416*53ee8cc1Swenshuai.xi         {
3417*53ee8cc1Swenshuai.xi             bank = (u32addr & 0xFF0000) >> 8;
3418*53ee8cc1Swenshuai.xi #if 0 //for GOP4
3419*53ee8cc1Swenshuai.xi             if(bank==0xE00)//GOP4:  0x121B00
3420*53ee8cc1Swenshuai.xi             {
3421*53ee8cc1Swenshuai.xi                     bank=GOP_REG_GOP4_BK_OFFSET;
3422*53ee8cc1Swenshuai.xi             }
3423*53ee8cc1Swenshuai.xi             else if(bank==0xF00)//GWIN4: 0x121E00
3424*53ee8cc1Swenshuai.xi             {
3425*53ee8cc1Swenshuai.xi                     bank=GOP_REG_GOP4_GW_OFFSET;
3426*53ee8cc1Swenshuai.xi             }
3427*53ee8cc1Swenshuai.xi             else if(bank==0x1000) //GOP4_ST
3428*53ee8cc1Swenshuai.xi             {
3429*53ee8cc1Swenshuai.xi                     bank=GOP_REG_GOP4_ST_OFFSET;
3430*53ee8cc1Swenshuai.xi             }
3431*53ee8cc1Swenshuai.xi #endif
3432*53ee8cc1Swenshuai.xi             direct_addr = GOP_REG_DIRECT_BASE + bank + (u32addr & 0xFF);
3433*53ee8cc1Swenshuai.xi 
3434*53ee8cc1Swenshuai.xi             cmdq_struct[(*number)].destionation_address = (direct_addr&0xFFFFFF);
3435*53ee8cc1Swenshuai.xi             cmdq_struct[(*number)].destionation_value = u16val;
3436*53ee8cc1Swenshuai.xi             cmdq_struct[(*number)].mask = ((~mask)&0xFFFF);
3437*53ee8cc1Swenshuai.xi             cmdq_struct[(*number)].operation = 0x57;
3438*53ee8cc1Swenshuai.xi             (*number)++;
3439*53ee8cc1Swenshuai.xi             break;
3440*53ee8cc1Swenshuai.xi         }
3441*53ee8cc1Swenshuai.xi         case SC1_REG_BASE:
3442*53ee8cc1Swenshuai.xi             u16xcSubbank =  (u32addr & 0xFF0000)>>8 ;
3443*53ee8cc1Swenshuai.xi             direct_addr = SC1_DIRREG_BASE + u16xcSubbank+ (u32addr & 0xFF);
3444*53ee8cc1Swenshuai.xi 
3445*53ee8cc1Swenshuai.xi             cmdq_struct[(*number)].destionation_address = (direct_addr&0xFFFFFF);
3446*53ee8cc1Swenshuai.xi             cmdq_struct[(*number)].destionation_value = u16val;
3447*53ee8cc1Swenshuai.xi             cmdq_struct[(*number)].mask = ((~mask)&0xFFFF);
3448*53ee8cc1Swenshuai.xi             cmdq_struct[(*number)].operation = 0x57;
3449*53ee8cc1Swenshuai.xi             (*number)++;
3450*53ee8cc1Swenshuai.xi             break;
3451*53ee8cc1Swenshuai.xi         case GE_REG_BASE:
3452*53ee8cc1Swenshuai.xi         case CKG_REG_BASE:
3453*53ee8cc1Swenshuai.xi         case MIU_REG_BASE:
3454*53ee8cc1Swenshuai.xi         {
3455*53ee8cc1Swenshuai.xi             cmdq_struct[(*number)].destionation_address = (u32addr&0xFFFFF)+0x100000;
3456*53ee8cc1Swenshuai.xi             cmdq_struct[(*number)].destionation_value = u16val;
3457*53ee8cc1Swenshuai.xi             cmdq_struct[(*number)].mask = ((~mask)&0xFFFF);
3458*53ee8cc1Swenshuai.xi             cmdq_struct[(*number)].operation = 0x57;
3459*53ee8cc1Swenshuai.xi             (*number)++;
3460*53ee8cc1Swenshuai.xi             break;
3461*53ee8cc1Swenshuai.xi         }
3462*53ee8cc1Swenshuai.xi #ifdef GOP_MIU_GROUP2
3463*53ee8cc1Swenshuai.xi         case (MIU2_REG_BASE & 0xFF00):
3464*53ee8cc1Swenshuai.xi         {
3465*53ee8cc1Swenshuai.xi             direct_addr = MIU2_REG_BASE + (u32addr & 0xFF);  //Direct_Base + addr_offset
3466*53ee8cc1Swenshuai.xi 
3467*53ee8cc1Swenshuai.xi             cmdq_struct[(*number)].destionation_address = (direct_addr&0xFFFFFF);
3468*53ee8cc1Swenshuai.xi             cmdq_struct[(*number)].destionation_value = u16val;
3469*53ee8cc1Swenshuai.xi             cmdq_struct[(*number)].mask = ((~mask)&0xFFFF);
3470*53ee8cc1Swenshuai.xi             cmdq_struct[(*number)].operation = 0x57;
3471*53ee8cc1Swenshuai.xi             (*number)++;
3472*53ee8cc1Swenshuai.xi             break;
3473*53ee8cc1Swenshuai.xi         }
3474*53ee8cc1Swenshuai.xi #endif
3475*53ee8cc1Swenshuai.xi         default:
3476*53ee8cc1Swenshuai.xi         {
3477*53ee8cc1Swenshuai.xi             //Gop lib current do not support this HW ip base
3478*53ee8cc1Swenshuai.xi             MS_ASSERT(0);
3479*53ee8cc1Swenshuai.xi             break;
3480*53ee8cc1Swenshuai.xi         }
3481*53ee8cc1Swenshuai.xi 
3482*53ee8cc1Swenshuai.xi     }
3483*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
3484*53ee8cc1Swenshuai.xi }
HAL_GOP_CMDQ_BegineDraw(GOP_CTX_HAL_LOCAL * pGOPHalLocal,CAF_Struct * target,MS_U32 * number,MS_U32 * u32GopIdx)3485*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_CMDQ_BegineDraw(GOP_CTX_HAL_LOCAL *pGOPHalLocal,CAF_Struct *target,MS_U32 *number, MS_U32 *u32GopIdx)
3486*53ee8cc1Swenshuai.xi {
3487*53ee8cc1Swenshuai.xi     MS_U32 u32BankOffSet=0xFFFF;
3488*53ee8cc1Swenshuai.xi     MS_U16 u16RegVal1 = 0;
3489*53ee8cc1Swenshuai.xi     MS_BOOL bCheckValidGop = FALSE;
3490*53ee8cc1Swenshuai.xi     MS_U8 u8CheckTimeCnt = 0;
3491*53ee8cc1Swenshuai.xi     MS_U8 u8CurrentCmdGop = 0;
3492*53ee8cc1Swenshuai.xi 
3493*53ee8cc1Swenshuai.xi     while (!bCheckValidGop && (u8CheckTimeCnt < (GOPG3_GOP_CMDQ_INT_3 - GOPG0_GOP_CMDQ_INT_0 + 2)))
3494*53ee8cc1Swenshuai.xi     {
3495*53ee8cc1Swenshuai.xi         if (u8CurrentCmdGop > (GOPG3_GOP_CMDQ_INT_3 - GOPG0_GOP_CMDQ_INT_0))
3496*53ee8cc1Swenshuai.xi         {
3497*53ee8cc1Swenshuai.xi             u8CurrentCmdGop = 0;
3498*53ee8cc1Swenshuai.xi         }
3499*53ee8cc1Swenshuai.xi         _GetBnkOfstByGop(u8CurrentCmdGop, &u32BankOffSet);
3500*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal, u32BankOffSet + GOP_4G_CTRL0, &u16RegVal1);
3501*53ee8cc1Swenshuai.xi         if ((u16RegVal1 & GOP_BIT0) != 0) // gop not init, cmdq won't work
3502*53ee8cc1Swenshuai.xi         {
3503*53ee8cc1Swenshuai.xi             bCheckValidGop = FALSE;
3504*53ee8cc1Swenshuai.xi         }
3505*53ee8cc1Swenshuai.xi         else
3506*53ee8cc1Swenshuai.xi         {
3507*53ee8cc1Swenshuai.xi             bCheckValidGop = TRUE;
3508*53ee8cc1Swenshuai.xi             break;
3509*53ee8cc1Swenshuai.xi         }
3510*53ee8cc1Swenshuai.xi 
3511*53ee8cc1Swenshuai.xi         // if current gop not init, use next gop instead, check order 0->2->1->3
3512*53ee8cc1Swenshuai.xi         switch (u8CurrentCmdGop)
3513*53ee8cc1Swenshuai.xi         {
3514*53ee8cc1Swenshuai.xi             case 0:
3515*53ee8cc1Swenshuai.xi                 u8CurrentCmdGop = 2;
3516*53ee8cc1Swenshuai.xi                 break;
3517*53ee8cc1Swenshuai.xi             case 1:
3518*53ee8cc1Swenshuai.xi                 u8CurrentCmdGop = 0;
3519*53ee8cc1Swenshuai.xi                 break;
3520*53ee8cc1Swenshuai.xi             case 2:
3521*53ee8cc1Swenshuai.xi                 u8CurrentCmdGop = 3;
3522*53ee8cc1Swenshuai.xi                 break;
3523*53ee8cc1Swenshuai.xi             case 3:
3524*53ee8cc1Swenshuai.xi                 u8CurrentCmdGop = 1;
3525*53ee8cc1Swenshuai.xi                 break;
3526*53ee8cc1Swenshuai.xi             default:
3527*53ee8cc1Swenshuai.xi                 u8CurrentCmdGop = 0;
3528*53ee8cc1Swenshuai.xi                 break;
3529*53ee8cc1Swenshuai.xi         }
3530*53ee8cc1Swenshuai.xi         u8CheckTimeCnt++;
3531*53ee8cc1Swenshuai.xi     }
3532*53ee8cc1Swenshuai.xi     if (!bCheckValidGop)
3533*53ee8cc1Swenshuai.xi     {
3534*53ee8cc1Swenshuai.xi         printf("[%s] Error message no avalible gop can support current cmdq!!\n",__FUNCTION__);
3535*53ee8cc1Swenshuai.xi     }
3536*53ee8cc1Swenshuai.xi 
3537*53ee8cc1Swenshuai.xi     *u32GopIdx = u8CurrentCmdGop;
3538*53ee8cc1Swenshuai.xi     MDrv_CMDQ_Gen_WaitTrigger_Bus_Command(&(target[(*number)]),GOPG0_GOP_CMDQ_INT_0 + u8CurrentCmdGop,FALSE);
3539*53ee8cc1Swenshuai.xi     (*number)++;
3540*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
3541*53ee8cc1Swenshuai.xi }
HAL_GOP_CMDQ_EndDraw(GOP_CTX_HAL_LOCAL * pGOPHalLocal,CAF_Struct * target,MS_U32 * number,MS_U32 u32GopIdx)3542*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_CMDQ_EndDraw(GOP_CTX_HAL_LOCAL *pGOPHalLocal,CAF_Struct *target,MS_U32 *number, MS_U32 u32GopIdx)
3543*53ee8cc1Swenshuai.xi {
3544*53ee8cc1Swenshuai.xi     CH_Struct ch_fire;
3545*53ee8cc1Swenshuai.xi     MS_U32 Receive_Return_Value = 0,u32BankOffSet = 0,u32FireBankOffSet = 0,timer1 = 0x0,timer2 = 0x0;
3546*53ee8cc1Swenshuai.xi     MS_U16 u16ret = 0,u16ret1 = 0;
3547*53ee8cc1Swenshuai.xi     int i = 0;
3548*53ee8cc1Swenshuai.xi 
3549*53ee8cc1Swenshuai.xi 
3550*53ee8cc1Swenshuai.xi     _GetBnkOfstByGop(0, &u32BankOffSet);
3551*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal,u32BankOffSet+GOP_4G_BG_CLR(1),&u16ret);
3552*53ee8cc1Swenshuai.xi     HAL_GOP_CMDQ_WriteCommand(pGOPHalLocal,target,number,u32BankOffSet+GOP_4G_BG_CLR(1),u16ret+1,0xFFFF);//current GOP force write dis
3553*53ee8cc1Swenshuai.xi #if 0  //for Debug
3554*53ee8cc1Swenshuai.xi     for(i=0;i<(*number);i++)
3555*53ee8cc1Swenshuai.xi     {
3556*53ee8cc1Swenshuai.xi         printf("\33[0;36m [%d]op = %d, addr = %lx,value = %x,mask = %x\33[m \n",i,target[i].operation,target[i].destionation_address,target[i].destionation_value,target[i].mask);
3557*53ee8cc1Swenshuai.xi     }
3558*53ee8cc1Swenshuai.xi #endif
3559*53ee8cc1Swenshuai.xi     ch_fire.Command_Number = *number;
3560*53ee8cc1Swenshuai.xi     ch_fire.Pointer_To_CAFArray = target;
3561*53ee8cc1Swenshuai.xi     Receive_Return_Value = MDrv_CMDQ_Receive(&ch_fire);
3562*53ee8cc1Swenshuai.xi     if(Receive_Return_Value == DRVCMDQ_CMDQ_FULL)
3563*53ee8cc1Swenshuai.xi     {
3564*53ee8cc1Swenshuai.xi         Receive_Return_Value = 0;
3565*53ee8cc1Swenshuai.xi         MDrv_CMDQ_Printf_Crash_Command();
3566*53ee8cc1Swenshuai.xi     }
3567*53ee8cc1Swenshuai.xi 
3568*53ee8cc1Swenshuai.xi     _GetBnkOfstByGop(u32GopIdx, &u32FireBankOffSet);
3569*53ee8cc1Swenshuai.xi     MsOS_DelayTask(1);
3570*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32FireBankOffSet+GOP_4G_MULTI_ALPHA, GOP_BIT4, GOP_BIT4);//reset mask
3571*53ee8cc1Swenshuai.xi     HAL_GOP_Write16Reg(pGOPHalLocal, u32FireBankOffSet+GOP_4G_MULTI_ALPHA, 0, GOP_BIT4);    //reset nable detect
3572*53ee8cc1Swenshuai.xi 
3573*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal,u32BankOffSet+GOP_4G_BG_CLR(1),&u16ret1);
3574*53ee8cc1Swenshuai.xi     timer1 = MsOS_GetSystemTime();
3575*53ee8cc1Swenshuai.xi     timer2 = MsOS_GetSystemTime();
3576*53ee8cc1Swenshuai.xi     while( u16ret1 != (u16ret+1) && ((timer2 - timer1)<100))
3577*53ee8cc1Swenshuai.xi     {
3578*53ee8cc1Swenshuai.xi         HAL_GOP_Read16Reg(pGOPHalLocal,u32BankOffSet+GOP_4G_BG_CLR(1),&u16ret1);
3579*53ee8cc1Swenshuai.xi         MsOS_DelayTask(1);
3580*53ee8cc1Swenshuai.xi         timer2 = MsOS_GetSystemTime();
3581*53ee8cc1Swenshuai.xi     }
3582*53ee8cc1Swenshuai.xi     if(u16ret1 != (u16ret+1))
3583*53ee8cc1Swenshuai.xi     {
3584*53ee8cc1Swenshuai.xi         printf("\33[0;36m   %s:%d  timeout = %ld org = %d target = %d\33[m \n",__FUNCTION__,__LINE__,(timer2 - timer1),u16ret1,(u16ret+1));
3585*53ee8cc1Swenshuai.xi         MDrv_CMDQ_Printf_Crash_Command();
3586*53ee8cc1Swenshuai.xi     }
3587*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
3588*53ee8cc1Swenshuai.xi }
3589*53ee8cc1Swenshuai.xi 
HAL_GOP_CMDQ_SetGOPACK(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U8 gop)3590*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_CMDQ_SetGOPACK(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_U8 gop)
3591*53ee8cc1Swenshuai.xi {
3592*53ee8cc1Swenshuai.xi     CAF_Struct fire_struct[24];
3593*53ee8cc1Swenshuai.xi     MS_U32 u32BankOffSet;
3594*53ee8cc1Swenshuai.xi     MS_U32 number = 0;
3595*53ee8cc1Swenshuai.xi     MS_U16 u16RegVal1 = 0,u16RegVal2 = 0,u16RegVal3 = 0,u16MiuClient = 0;
3596*53ee8cc1Swenshuai.xi     MS_U16 u16RegMiu=0, u16RegCoreEna=0;
3597*53ee8cc1Swenshuai.xi     MS_U32 fireGOP=0;
3598*53ee8cc1Swenshuai.xi 
3599*53ee8cc1Swenshuai.xi     _GetBnkOfstByGop(gop, &u32BankOffSet);
3600*53ee8cc1Swenshuai.xi 
3601*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MIU_GROUP1, &u16RegVal1);
3602*53ee8cc1Swenshuai.xi #ifdef GOP_MIU_GROUP2
3603*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MIU_GROUP2, &u16RegVal3);
3604*53ee8cc1Swenshuai.xi #endif
3605*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_BANK_FWR,&u16RegVal2);
3606*53ee8cc1Swenshuai.xi     HAL_GOP_CMDQ_BegineDraw(pGOPHalLocal,fire_struct,&number,&fireGOP);
3607*53ee8cc1Swenshuai.xi 
3608*53ee8cc1Swenshuai.xi     switch(gop)
3609*53ee8cc1Swenshuai.xi     {
3610*53ee8cc1Swenshuai.xi         case E_GOP0:
3611*53ee8cc1Swenshuai.xi         {
3612*53ee8cc1Swenshuai.xi             u16MiuClient = GOP_MIU_CLIENT_GOP0;
3613*53ee8cc1Swenshuai.xi             break;
3614*53ee8cc1Swenshuai.xi         }
3615*53ee8cc1Swenshuai.xi         case E_GOP1:
3616*53ee8cc1Swenshuai.xi         {
3617*53ee8cc1Swenshuai.xi             u16MiuClient = GOP_MIU_CLIENT_GOP1;
3618*53ee8cc1Swenshuai.xi             break;
3619*53ee8cc1Swenshuai.xi         }
3620*53ee8cc1Swenshuai.xi         case E_GOP2:
3621*53ee8cc1Swenshuai.xi         {
3622*53ee8cc1Swenshuai.xi             u16MiuClient = GOP_MIU_CLIENT_GOP2;
3623*53ee8cc1Swenshuai.xi             break;
3624*53ee8cc1Swenshuai.xi         }
3625*53ee8cc1Swenshuai.xi         case E_GOP3:
3626*53ee8cc1Swenshuai.xi             {
3627*53ee8cc1Swenshuai.xi             u16MiuClient = GOP_MIU_CLIENT_GOP3;
3628*53ee8cc1Swenshuai.xi             break;
3629*53ee8cc1Swenshuai.xi         }
3630*53ee8cc1Swenshuai.xi         case E_GOP4:
3631*53ee8cc1Swenshuai.xi         {
3632*53ee8cc1Swenshuai.xi             u16MiuClient = GOP_MIU_CLIENT_GOP4;
3633*53ee8cc1Swenshuai.xi             break;
3634*53ee8cc1Swenshuai.xi         }
3635*53ee8cc1Swenshuai.xi         default:
3636*53ee8cc1Swenshuai.xi         {
3637*53ee8cc1Swenshuai.xi             MS_ASSERT(0);
3638*53ee8cc1Swenshuai.xi             break;
3639*53ee8cc1Swenshuai.xi         }
3640*53ee8cc1Swenshuai.xi     }
3641*53ee8cc1Swenshuai.xi     if(bMIUSelect[gop] == TRUE)
3642*53ee8cc1Swenshuai.xi     {
3643*53ee8cc1Swenshuai.xi         if(u16MIUSelect[gop] == 0)
3644*53ee8cc1Swenshuai.xi         {
3645*53ee8cc1Swenshuai.xi             u16RegVal1 &= ~(1<<u16MiuClient);
3646*53ee8cc1Swenshuai.xi             u16RegVal3 &= ~(1<<u16MiuClient);
3647*53ee8cc1Swenshuai.xi         }
3648*53ee8cc1Swenshuai.xi         else if(u16MIUSelect[gop] == 1)
3649*53ee8cc1Swenshuai.xi         {
3650*53ee8cc1Swenshuai.xi             u16RegVal1 |= (1<<u16MiuClient);
3651*53ee8cc1Swenshuai.xi             u16RegVal3 &= ~(1<<u16MiuClient);
3652*53ee8cc1Swenshuai.xi         }
3653*53ee8cc1Swenshuai.xi         else if(u16MIUSelect[gop] == 2)
3654*53ee8cc1Swenshuai.xi         {
3655*53ee8cc1Swenshuai.xi             u16RegVal1 &= ~(1<<u16MiuClient);
3656*53ee8cc1Swenshuai.xi             u16RegVal3 |= (1<<u16MiuClient);
3657*53ee8cc1Swenshuai.xi         }
3658*53ee8cc1Swenshuai.xi         else if(u16MIUSelect[gop] == 3)
3659*53ee8cc1Swenshuai.xi         {
3660*53ee8cc1Swenshuai.xi             u16RegVal1 |= (1<<u16MiuClient);
3661*53ee8cc1Swenshuai.xi             u16RegVal3 |= (1<<u16MiuClient);
3662*53ee8cc1Swenshuai.xi         }
3663*53ee8cc1Swenshuai.xi         bMIUSelect[gop] = FALSE;
3664*53ee8cc1Swenshuai.xi     }
3665*53ee8cc1Swenshuai.xi 
3666*53ee8cc1Swenshuai.xi     if(bAFBCMIUSelect[gop] == TRUE)
3667*53ee8cc1Swenshuai.xi     {
3668*53ee8cc1Swenshuai.xi         bAFBCMIUSelect[gop] = FALSE;
3669*53ee8cc1Swenshuai.xi     }
3670*53ee8cc1Swenshuai.xi     HAL_GOP_CMDQ_WriteCommand(pGOPHalLocal,fire_struct,&number,u32BankOffSet+GOP_4G_BANK_FWR,(u16RegVal2|(GOP_BIT0)) ,0xFFFF);//current GOP force write en
3671*53ee8cc1Swenshuai.xi     HAL_GOP_CMDQ_WriteCommand(pGOPHalLocal,fire_struct,&number,u32BankOffSet+GOP_4G_BANK_FWR,(u16RegVal2&(~GOP_BIT0)) ,0xFFFF);//current GOP force write en
3672*53ee8cc1Swenshuai.xi     HAL_GOP_CMDQ_WriteCommand(pGOPHalLocal,fire_struct,&number,GOP_MIU_GROUP1,u16RegVal1,0xFFFF);
3673*53ee8cc1Swenshuai.xi 
3674*53ee8cc1Swenshuai.xi     if(g_GopChipPro.bAFBC_Merge_GOP_Trig ==FALSE)
3675*53ee8cc1Swenshuai.xi     {
3676*53ee8cc1Swenshuai.xi         if(bAFBCMIUSelect[gop] == TRUE)
3677*53ee8cc1Swenshuai.xi         {
3678*53ee8cc1Swenshuai.xi             HAL_GOP_CMDQ_WriteCommand(pGOPHalLocal,fire_struct,&number,REG_AFBC_MIU,u16AFBCMIUSelect[gop]<<4, 0xFFFF);
3679*53ee8cc1Swenshuai.xi             bAFBCMIUSelect[gop] = FALSE;
3680*53ee8cc1Swenshuai.xi         }
3681*53ee8cc1Swenshuai.xi         HAL_GOP_CMDQ_WriteCommand(pGOPHalLocal,fire_struct,&number,REG_AFBC_MIU,u16AFBCMIUSelect[gop]<<4, 0xFFFF);
3682*53ee8cc1Swenshuai.xi         HAL_GOP_CMDQ_WriteCommand(pGOPHalLocal,fire_struct,&number,REG_AFBC_TRIGGER,GOP_BIT1, 0xFFFF);
3683*53ee8cc1Swenshuai.xi         HAL_GOP_CMDQ_WriteCommand(pGOPHalLocal,fire_struct,&number,REG_AFBC_TRIGGER,GOP_BIT0, 0xFFFF);
3684*53ee8cc1Swenshuai.xi     }
3685*53ee8cc1Swenshuai.xi #ifdef GOP_MIU_GROUP2
3686*53ee8cc1Swenshuai.xi     HAL_GOP_CMDQ_WriteCommand(pGOPHalLocal,fire_struct,&number,GOP_MIU_GROUP2,u16RegVal3,0xFFFF);
3687*53ee8cc1Swenshuai.xi #endif
3688*53ee8cc1Swenshuai.xi 
3689*53ee8cc1Swenshuai.xi     HAL_GOP_CMDQ_EndDraw(pGOPHalLocal,fire_struct,&number,fireGOP);
3690*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
3691*53ee8cc1Swenshuai.xi }
3692*53ee8cc1Swenshuai.xi 
HAL_GOP_CMDQ_SetGOPACKMask(GOP_CTX_HAL_LOCAL * pGOPHalLocal,MS_U16 u16GopMask)3693*53ee8cc1Swenshuai.xi GOP_Result HAL_GOP_CMDQ_SetGOPACKMask(GOP_CTX_HAL_LOCAL *pGOPHalLocal,MS_U16 u16GopMask)
3694*53ee8cc1Swenshuai.xi {
3695*53ee8cc1Swenshuai.xi     CAF_Struct fire_struct[24];
3696*53ee8cc1Swenshuai.xi     MS_U32 u32BankOffSet=0;
3697*53ee8cc1Swenshuai.xi     MS_U32 number = 0;
3698*53ee8cc1Swenshuai.xi     MS_U8 gop=0;
3699*53ee8cc1Swenshuai.xi     MS_U16 u16RegVal1=0,u16RegVal2=0,u16RegVal3 = 0,u16MiuClient = 0;
3700*53ee8cc1Swenshuai.xi     MS_U16 u16RegMiu=0,u16RegCoreEna=0;
3701*53ee8cc1Swenshuai.xi     MS_U8 u8Core=0;
3702*53ee8cc1Swenshuai.xi     MS_U32 fireGOP=0;
3703*53ee8cc1Swenshuai.xi     MS_BOOL bCoreTrig[AFBC_CORE_COUNT];
3704*53ee8cc1Swenshuai.xi     MS_BOOL bCoreMiu[AFBC_CORE_COUNT];
3705*53ee8cc1Swenshuai.xi     MS_U8 i=0;
3706*53ee8cc1Swenshuai.xi 
3707*53ee8cc1Swenshuai.xi     for(i=0;i<AFBC_CORE_COUNT;i++)
3708*53ee8cc1Swenshuai.xi     {
3709*53ee8cc1Swenshuai.xi         bCoreTrig[i]=FALSE;
3710*53ee8cc1Swenshuai.xi     }
3711*53ee8cc1Swenshuai.xi 
3712*53ee8cc1Swenshuai.xi 
3713*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MIU_GROUP1, &u16RegVal1);
3714*53ee8cc1Swenshuai.xi #ifdef GOP_MIU_GROUP2
3715*53ee8cc1Swenshuai.xi     HAL_GOP_Read16Reg(pGOPHalLocal, GOP_MIU_GROUP2, &u16RegVal3);
3716*53ee8cc1Swenshuai.xi #endif
3717*53ee8cc1Swenshuai.xi     HAL_GOP_CMDQ_BegineDraw(pGOPHalLocal,fire_struct,&number,&fireGOP);
3718*53ee8cc1Swenshuai.xi 
3719*53ee8cc1Swenshuai.xi     for(gop = 0; gop<MAX_GOP_SUPPORT; gop++)
3720*53ee8cc1Swenshuai.xi     {
3721*53ee8cc1Swenshuai.xi         switch(gop)
3722*53ee8cc1Swenshuai.xi         {
3723*53ee8cc1Swenshuai.xi             case E_GOP0:
3724*53ee8cc1Swenshuai.xi             {
3725*53ee8cc1Swenshuai.xi                 u16MiuClient = GOP_MIU_CLIENT_GOP0;
3726*53ee8cc1Swenshuai.xi                 HAL_GOP_AFBC_GetCore(pGOPHalLocal, (MS_U8)E_GOP0, &u8Core);
3727*53ee8cc1Swenshuai.xi                 bCoreTrig[u8Core]=TRUE;
3728*53ee8cc1Swenshuai.xi                 break;
3729*53ee8cc1Swenshuai.xi             }
3730*53ee8cc1Swenshuai.xi             case E_GOP1:
3731*53ee8cc1Swenshuai.xi             {
3732*53ee8cc1Swenshuai.xi                 u16MiuClient = GOP_MIU_CLIENT_GOP1;
3733*53ee8cc1Swenshuai.xi                 HAL_GOP_AFBC_GetCore(pGOPHalLocal, (MS_U8)E_GOP1, &u8Core);
3734*53ee8cc1Swenshuai.xi                 bCoreTrig[u8Core]=TRUE;
3735*53ee8cc1Swenshuai.xi                 break;
3736*53ee8cc1Swenshuai.xi             }
3737*53ee8cc1Swenshuai.xi             case E_GOP2:
3738*53ee8cc1Swenshuai.xi             {
3739*53ee8cc1Swenshuai.xi                 u16MiuClient = GOP_MIU_CLIENT_GOP2;
3740*53ee8cc1Swenshuai.xi                 HAL_GOP_AFBC_GetCore(pGOPHalLocal, (MS_U8)E_GOP2, &u8Core);
3741*53ee8cc1Swenshuai.xi                 bCoreTrig[u8Core]=TRUE;
3742*53ee8cc1Swenshuai.xi                 break;
3743*53ee8cc1Swenshuai.xi             }
3744*53ee8cc1Swenshuai.xi             case E_GOP3:
3745*53ee8cc1Swenshuai.xi             {
3746*53ee8cc1Swenshuai.xi                 u16MiuClient = GOP_MIU_CLIENT_GOP3;
3747*53ee8cc1Swenshuai.xi                 HAL_GOP_AFBC_GetCore(pGOPHalLocal, (MS_U8)E_GOP3, &u8Core);
3748*53ee8cc1Swenshuai.xi                 bCoreTrig[u8Core]=TRUE;
3749*53ee8cc1Swenshuai.xi                 break;
3750*53ee8cc1Swenshuai.xi             }
3751*53ee8cc1Swenshuai.xi             case E_GOP4:
3752*53ee8cc1Swenshuai.xi             {
3753*53ee8cc1Swenshuai.xi                 u16MiuClient = GOP_MIU_CLIENT_GOP4;
3754*53ee8cc1Swenshuai.xi                 HAL_GOP_AFBC_GetCore(pGOPHalLocal, (MS_U8)E_GOP4, &u8Core);
3755*53ee8cc1Swenshuai.xi                 bCoreTrig[u8Core]=TRUE;
3756*53ee8cc1Swenshuai.xi                 break;
3757*53ee8cc1Swenshuai.xi             }
3758*53ee8cc1Swenshuai.xi             default:
3759*53ee8cc1Swenshuai.xi             {
3760*53ee8cc1Swenshuai.xi                 continue;
3761*53ee8cc1Swenshuai.xi             }
3762*53ee8cc1Swenshuai.xi         }
3763*53ee8cc1Swenshuai.xi         if( ( u16GopMask & (1<<gop) ) )
3764*53ee8cc1Swenshuai.xi         {
3765*53ee8cc1Swenshuai.xi             _GetBnkOfstByGop(gop, &u32BankOffSet);
3766*53ee8cc1Swenshuai.xi             if(bMIUSelect[gop] == TRUE)
3767*53ee8cc1Swenshuai.xi             {
3768*53ee8cc1Swenshuai.xi                 if(u16MIUSelect[gop] == 0)
3769*53ee8cc1Swenshuai.xi                 {
3770*53ee8cc1Swenshuai.xi                     u16RegVal1 &= ~(1<<u16MiuClient);
3771*53ee8cc1Swenshuai.xi                     u16RegVal3 &= ~(1<<u16MiuClient);
3772*53ee8cc1Swenshuai.xi                 }
3773*53ee8cc1Swenshuai.xi                 else if(u16MIUSelect[gop] == 1)
3774*53ee8cc1Swenshuai.xi                 {
3775*53ee8cc1Swenshuai.xi                     u16RegVal1 |= (1<<u16MiuClient);
3776*53ee8cc1Swenshuai.xi                     u16RegVal3 &= ~(1<<u16MiuClient);
3777*53ee8cc1Swenshuai.xi                 }
3778*53ee8cc1Swenshuai.xi                 else if(u16MIUSelect[gop] == 2)
3779*53ee8cc1Swenshuai.xi                 {
3780*53ee8cc1Swenshuai.xi                     u16RegVal1 &= ~(1<<u16MiuClient);
3781*53ee8cc1Swenshuai.xi                     u16RegVal3 |= (1<<u16MiuClient);
3782*53ee8cc1Swenshuai.xi                 }
3783*53ee8cc1Swenshuai.xi                 else if(u16MIUSelect[gop] == 3)
3784*53ee8cc1Swenshuai.xi                 {
3785*53ee8cc1Swenshuai.xi                     u16RegVal1 |= (1<<u16MiuClient);
3786*53ee8cc1Swenshuai.xi                     u16RegVal3 |= (1<<u16MiuClient);
3787*53ee8cc1Swenshuai.xi                 }
3788*53ee8cc1Swenshuai.xi                 bMIUSelect[gop] = FALSE;
3789*53ee8cc1Swenshuai.xi             }
3790*53ee8cc1Swenshuai.xi             HAL_GOP_Read16Reg(pGOPHalLocal, u32BankOffSet+GOP_4G_BANK_FWR,&u16RegVal2);
3791*53ee8cc1Swenshuai.xi             HAL_GOP_CMDQ_WriteCommand(pGOPHalLocal,fire_struct,&number,u32BankOffSet+GOP_4G_BANK_FWR,(u16RegVal2|(GOP_BIT0)) ,0xFFFF);//current GOP force write en
3792*53ee8cc1Swenshuai.xi             HAL_GOP_CMDQ_WriteCommand(pGOPHalLocal,fire_struct,&number,u32BankOffSet+GOP_4G_BANK_FWR,(u16RegVal2&(~GOP_BIT0)) ,0xFFFF);//current GOP force write en
3793*53ee8cc1Swenshuai.xi         }
3794*53ee8cc1Swenshuai.xi 
3795*53ee8cc1Swenshuai.xi         if(bAFBCMIUSelect[gop] == TRUE)
3796*53ee8cc1Swenshuai.xi         {
3797*53ee8cc1Swenshuai.xi             HAL_GOP_AFBC_GetCore(pGOPHalLocal, gop, &u8Core);
3798*53ee8cc1Swenshuai.xi             bCoreMiu[gop]=TRUE;
3799*53ee8cc1Swenshuai.xi             bAFBCMIUSelect[gop] = FALSE;
3800*53ee8cc1Swenshuai.xi         }
3801*53ee8cc1Swenshuai.xi     }
3802*53ee8cc1Swenshuai.xi 
3803*53ee8cc1Swenshuai.xi     for(i=0;i<AFBC_CORE_COUNT;i++)
3804*53ee8cc1Swenshuai.xi     {
3805*53ee8cc1Swenshuai.xi         if(g_GopChipPro.bAFBC_Merge_GOP_Trig == FALSE)
3806*53ee8cc1Swenshuai.xi         {
3807*53ee8cc1Swenshuai.xi             if(bCoreTrig[i]==TRUE)
3808*53ee8cc1Swenshuai.xi             {
3809*53ee8cc1Swenshuai.xi                 if((g_GopChipPro.bAFBCMIUSelDoubleBuffer == FALSE)&&(bCoreMiu[i]==TRUE))
3810*53ee8cc1Swenshuai.xi                 {
3811*53ee8cc1Swenshuai.xi                     HAL_GOP_CMDQ_WriteCommand(pGOPHalLocal,fire_struct,&number,REG_AFBC_MIU,u16AFBCMIUSelect[gop]<<4, 0xFFFF);
3812*53ee8cc1Swenshuai.xi                 }
3813*53ee8cc1Swenshuai.xi                 HAL_GOP_CMDQ_WriteCommand(pGOPHalLocal,fire_struct,&number,REG_AFBC_TRIGGER,GOP_BIT1, 0xFFFF);
3814*53ee8cc1Swenshuai.xi                 HAL_GOP_CMDQ_WriteCommand(pGOPHalLocal,fire_struct,&number,REG_AFBC_TRIGGER,GOP_BIT0, 0xFFFF);
3815*53ee8cc1Swenshuai.xi             }
3816*53ee8cc1Swenshuai.xi         }
3817*53ee8cc1Swenshuai.xi     }
3818*53ee8cc1Swenshuai.xi 
3819*53ee8cc1Swenshuai.xi     HAL_GOP_CMDQ_WriteCommand(pGOPHalLocal,fire_struct,&number,GOP_MIU_GROUP1,u16RegVal1,0xFFFF);
3820*53ee8cc1Swenshuai.xi #ifdef GOP_MIU_GROUP2
3821*53ee8cc1Swenshuai.xi     HAL_GOP_CMDQ_WriteCommand(pGOPHalLocal,fire_struct,&number,GOP_MIU_GROUP2,u16RegVal3,0xFFFF);
3822*53ee8cc1Swenshuai.xi #endif
3823*53ee8cc1Swenshuai.xi     HAL_GOP_CMDQ_EndDraw(pGOPHalLocal,fire_struct,&number,fireGOP);
3824*53ee8cc1Swenshuai.xi     return GOP_SUCCESS;
3825*53ee8cc1Swenshuai.xi }
3826*53ee8cc1Swenshuai.xi #endif
3827*53ee8cc1Swenshuai.xi 
3828