xref: /utopia/UTPA2-700.0.x/modules/dscmb/hal/k7u/ca2/regCA.h (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi //    Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi //    No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi //    modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi //    supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi //    Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi //    Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi //    obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi //    such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi //    MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi //    confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi //    third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi //    without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi //    intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi //    and in conformity with any international standard.  You agree to waive any
38*53ee8cc1Swenshuai.xi //    claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi //    incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi //    In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi //    consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi //    revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi //    You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi //    even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi //    request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi //    parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi //    services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi //    MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi //    ("Services").
52*53ee8cc1Swenshuai.xi //    You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi //    writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi //    disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi //    or otherwise:
58*53ee8cc1Swenshuai.xi //    (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi //        mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi //    (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi //        including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi //        of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi //    (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi //    of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi //    Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi //    settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi //    Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi //    with the said Rules.
72*53ee8cc1Swenshuai.xi //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi //    be English.
74*53ee8cc1Swenshuai.xi //    The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2006-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // (��MStar Confidential Information��) by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi 
95*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////////////////////////
96*53ee8cc1Swenshuai.xi //
97*53ee8cc1Swenshuai.xi //  File name: regCA.h
98*53ee8cc1Swenshuai.xi //  Description: CA Register Definition
99*53ee8cc1Swenshuai.xi //
100*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////////////////////////
101*53ee8cc1Swenshuai.xi 
102*53ee8cc1Swenshuai.xi #ifndef _REG_CA_H_
103*53ee8cc1Swenshuai.xi #define _REG_CA_H_
104*53ee8cc1Swenshuai.xi 
105*53ee8cc1Swenshuai.xi 
106*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
107*53ee8cc1Swenshuai.xi //  Abbreviation
108*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
109*53ee8cc1Swenshuai.xi // Addr                             Address
110*53ee8cc1Swenshuai.xi // Buf                              Buffer
111*53ee8cc1Swenshuai.xi // Clr                              Clear
112*53ee8cc1Swenshuai.xi // CmdQ                             Command queue
113*53ee8cc1Swenshuai.xi // Cnt                              Count
114*53ee8cc1Swenshuai.xi // Ctrl                             Control
115*53ee8cc1Swenshuai.xi // Flt                              Filter
116*53ee8cc1Swenshuai.xi // Hw                               Hardware
117*53ee8cc1Swenshuai.xi // Int                              Interrupt
118*53ee8cc1Swenshuai.xi // Len                              Length
119*53ee8cc1Swenshuai.xi // Ovfw                             Overflow
120*53ee8cc1Swenshuai.xi // Pkt                              Packet
121*53ee8cc1Swenshuai.xi // Rec                              Record
122*53ee8cc1Swenshuai.xi // Recv                             Receive
123*53ee8cc1Swenshuai.xi // Rmn                              Remain
124*53ee8cc1Swenshuai.xi // Reg                              Register
125*53ee8cc1Swenshuai.xi // Req                              Request
126*53ee8cc1Swenshuai.xi // Rst                              Reset
127*53ee8cc1Swenshuai.xi // Scmb                             Scramble
128*53ee8cc1Swenshuai.xi // Sec                              Section
129*53ee8cc1Swenshuai.xi // Stat                             Status
130*53ee8cc1Swenshuai.xi // Sw                               Software
131*53ee8cc1Swenshuai.xi // Ts                               Transport Stream
132*53ee8cc1Swenshuai.xi 
133*53ee8cc1Swenshuai.xi 
134*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
135*53ee8cc1Swenshuai.xi //  Global Definition
136*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
137*53ee8cc1Swenshuai.xi #define MAX_DEVICEID_SIZE 16UL
138*53ee8cc1Swenshuai.xi 
139*53ee8cc1Swenshuai.xi 
140*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
141*53ee8cc1Swenshuai.xi //  Compliation Option
142*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
143*53ee8cc1Swenshuai.xi 
144*53ee8cc1Swenshuai.xi 
145*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
146*53ee8cc1Swenshuai.xi //  Harware Capability
147*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
148*53ee8cc1Swenshuai.xi 
149*53ee8cc1Swenshuai.xi 
150*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
151*53ee8cc1Swenshuai.xi //  Type and Structure
152*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
153*53ee8cc1Swenshuai.xi #define REG_OTP_BASE        (0x90000UL * 2)
154*53ee8cc1Swenshuai.xi #define REG_OTP_CTRL_BASE   (0xA1300UL * 2)
155*53ee8cc1Swenshuai.xi 
156*53ee8cc1Swenshuai.xi #define REG_OTP_CTRL_0                      (REG_OTP_CTRL_BASE + 0x00 * 4)
157*53ee8cc1Swenshuai.xi #define REG_OTP_CTRL_0_VALUE                (0x1303003cUL)
158*53ee8cc1Swenshuai.xi #define REG_OTP_CTRL_PV                     (REG_OTP_CTRL_BASE + 0x08 * 4)
159*53ee8cc1Swenshuai.xi #define REG_OTP_CTRL_PG_VERIFY_FAIL_FLAG    (1UL << 4)
160*53ee8cc1Swenshuai.xi 
161*53ee8cc1Swenshuai.xi #define REG_RNG_BASE    (0xA1C00UL * 2)
162*53ee8cc1Swenshuai.xi #define REG_RNG_SCPU    (REG_RNG_BASE + 0x12 * 4)
163*53ee8cc1Swenshuai.xi #define REG_RNG_ACPU    (REG_RNG_BASE + 0x13 * 4)
164*53ee8cc1Swenshuai.xi #if defined (MCU_AEON)
165*53ee8cc1Swenshuai.xi #define REG_RNG_TRNG    (REG_RNG_SCPU)
166*53ee8cc1Swenshuai.xi #else
167*53ee8cc1Swenshuai.xi #define REG_RNG_TRNG    (REG_RNG_ACPU)
168*53ee8cc1Swenshuai.xi #endif
169*53ee8cc1Swenshuai.xi #define REG_RNG_TRNG_ACK 0x80000000UL
170*53ee8cc1Swenshuai.xi #define REG_RNG_TRNG_VALID_MASK 0x00010000UL
171*53ee8cc1Swenshuai.xi #define REG_RNG_TRNG_OUT_MASK 0x0000FFFFUL
172*53ee8cc1Swenshuai.xi 
173*53ee8cc1Swenshuai.xi 
174*53ee8cc1Swenshuai.xi #define REG_RSA_BASE                        (0xA1D00UL * 2) //bank: 1A1D
175*53ee8cc1Swenshuai.xi     #define REG_RSA_SEC_RANGE_SET           0x6UL
176*53ee8cc1Swenshuai.xi     #define REG_RSA_SEC_RANGE_ENABLE        0x00010000UL
177*53ee8cc1Swenshuai.xi     #define REG_RSA_SEC_RANGE_MASK          0x0000FFFFUL
178*53ee8cc1Swenshuai.xi     #define REG_RSA_SEC_RANGE_START(_a_)    (REG_RSA_BASE + (0x00 + (_a_)* 2) * 4 ) //0~5
179*53ee8cc1Swenshuai.xi     #define REG_RSA_SEC_RANGE_END(_a_)      (REG_RSA_BASE + (0x01 + (_a_)* 2) * 4 ) //0~5
180*53ee8cc1Swenshuai.xi 
181*53ee8cc1Swenshuai.xi //BDMA for move BGC FW to SEC51
182*53ee8cc1Swenshuai.xi #define REG_BDMA_BASE           (0x00900UL * 2)
183*53ee8cc1Swenshuai.xi     #define REG_BDMA_CTRL       (REG_BDMA_BASE + 0x0)
184*53ee8cc1Swenshuai.xi     #define REG_BDMA_STATUS     (REG_BDMA_BASE + 0x1*4)
185*53ee8cc1Swenshuai.xi     #define REG_BDMA_SRC_SEL    (REG_BDMA_BASE + 0x2*4)
186*53ee8cc1Swenshuai.xi     #define REG_BDMA_SRC_ADDR_L (REG_BDMA_BASE + 0x4*4)
187*53ee8cc1Swenshuai.xi     #define REG_BDMA_SRC_ADDR_H (REG_BDMA_BASE + 0x5*4)
188*53ee8cc1Swenshuai.xi     #define REG_BDMA_DST_ADDR_L (REG_BDMA_BASE + 0x6*4)
189*53ee8cc1Swenshuai.xi     #define REG_BDMA_DST_ADDR_H (REG_BDMA_BASE + 0x7*4)
190*53ee8cc1Swenshuai.xi     #define REG_BDMA_SIZE_L     (REG_BDMA_BASE + 0x8*4)
191*53ee8cc1Swenshuai.xi     #define REG_BDMA_SIZE_H     (REG_BDMA_BASE + 0x9*4)
192*53ee8cc1Swenshuai.xi 
193*53ee8cc1Swenshuai.xi //SEC51
194*53ee8cc1Swenshuai.xi #define REG_ONEWAY_BASE       (0x60F00UL * 2)
195*53ee8cc1Swenshuai.xi     #define REG_ONEWAY_42       (REG_ONEWAY_BASE + 0x42*4)
196*53ee8cc1Swenshuai.xi         #define SEC51_SW_RST     0x0001UL
197*53ee8cc1Swenshuai.xi     #define REG_ONEWAY_52       (REG_ONEWAY_BASE + 0x52*4)
198*53ee8cc1Swenshuai.xi         #define SEC51_SW_LOCK    0x0001UL
199*53ee8cc1Swenshuai.xi 
200*53ee8cc1Swenshuai.xi #define REG_MIU_CROSSBAR      (0x61300UL * 2)
201*53ee8cc1Swenshuai.xi     #define REG_MIU_CROSSBAR_CTRL (REG_MIU_CROSSBAR + 0x0*4)
202*53ee8cc1Swenshuai.xi         #define REG_MIU_CROSSBAR_EN   0x0008UL
203*53ee8cc1Swenshuai.xi 
204*53ee8cc1Swenshuai.xi #define REG_MBX_BASE       (0x03300UL * 2)
205*53ee8cc1Swenshuai.xi 
206*53ee8cc1Swenshuai.xi #define BGC_SEC_MAX          0x8UL
207*53ee8cc1Swenshuai.xi 
208*53ee8cc1Swenshuai.xi //define a BGC command field
209*53ee8cc1Swenshuai.xi #define BGC_CMD_CTRL                       (REG_MBX_BASE + 0x60*4)
210*53ee8cc1Swenshuai.xi #define BGC_CMD_SEC_GO                     0x0001UL //ACPU: write 1 to trigger, Sec51 write 0 to finish a command
211*53ee8cc1Swenshuai.xi #define BGC_CMD_SEC_STATUS                 0x0002UL //ACPU: read only, 0: cmd ok, 1:cmd fail
212*53ee8cc1Swenshuai.xi #define BGC_CMD_SEC_TYPE                   0x003CUL
213*53ee8cc1Swenshuai.xi #define BGC_CMD_SEC_TYPE_SHT               2UL
214*53ee8cc1Swenshuai.xi     #define BGC_CMD_TYPE_SECID             0x0UL
215*53ee8cc1Swenshuai.xi     #define BGC_CMD_TYPE_LENGTH            0x1UL
216*53ee8cc1Swenshuai.xi     #define BGC_CMD_TYPE_ADDR              0x2UL
217*53ee8cc1Swenshuai.xi     #define BGC_CMD_TYPE_SIZE              0x3UL
218*53ee8cc1Swenshuai.xi     #define BGC_CMD_TYPE_GOLDEN            0x4UL
219*53ee8cc1Swenshuai.xi     #define BGC_CMD_TYPE_SET_PASSWD        0x5UL
220*53ee8cc1Swenshuai.xi     #define BGC_CMD_TYPE_RESET_PASSWD      0x6UL
221*53ee8cc1Swenshuai.xi     #define BGC_CMD_TYPE_INTERVAL          0x7UL
222*53ee8cc1Swenshuai.xi     #define BGC_CMD_TYPE_ALGO              0x8UL
223*53ee8cc1Swenshuai.xi     #define BGC_SEC_ALGO_SHA256            0x0UL
224*53ee8cc1Swenshuai.xi     #define BGC_CMD_TYPE_MODE              0x9UL
225*53ee8cc1Swenshuai.xi     #define BGC_SEC_MODE_STATIC            0x1UL
226*53ee8cc1Swenshuai.xi     #define BGC_SEC_MODE_DYNAMIC           0x0UL
227*53ee8cc1Swenshuai.xi     #define BGC_CMD_TYPE_RESET_MODE        0xAUL
228*53ee8cc1Swenshuai.xi     #define BGC_SEC_RESET_AV               0x01UL
229*53ee8cc1Swenshuai.xi     #define BGC_SEC_RESET_ACPU             0x02UL
230*53ee8cc1Swenshuai.xi     #define BGC_SEC_RESET_SCPU             0x04UL
231*53ee8cc1Swenshuai.xi     #define BGC_SEC_RESET_SYSTEM           0x08UL
232*53ee8cc1Swenshuai.xi     #define BGC_SEC_RESET_INTERRUPT        0x10UL
233*53ee8cc1Swenshuai.xi 
234*53ee8cc1Swenshuai.xi     #define BGC_CMD_TYPE_ENABLE            0xFUL
235*53ee8cc1Swenshuai.xi     //0xB for acpu forbid
236*53ee8cc1Swenshuai.xi     //0xC for Read BGC_CMD_SEC_RESET_STATUS                     //RO
237*53ee8cc1Swenshuai.xi     //0xD for Read BGC_CMD_SEC_INTEGRITY_CHECK_STATUS  //RO
238*53ee8cc1Swenshuai.xi     #define BGC_CMD_SEC_DATA               0xFF00UL // DATA or Length
239*53ee8cc1Swenshuai.xi     #define BGC_CMD_SEC_DATA_SHT           8UL
240*53ee8cc1Swenshuai.xi 
241*53ee8cc1Swenshuai.xi //define a BGC response when BGC run fail
242*53ee8cc1Swenshuai.xi #define BGC_RESP_FAIL       (REG_MBX_BASE + 0x61*4)
243*53ee8cc1Swenshuai.xi     #define BGC_RESP_SECID         0x000FUL
244*53ee8cc1Swenshuai.xi     #define BGC_RESP_RESET_AV      0x0100UL
245*53ee8cc1Swenshuai.xi     #define BGC_RESP_RESET_ACPU    0x0200UL
246*53ee8cc1Swenshuai.xi     #define BGC_RESP_RESET_SCPU    0x0400UL
247*53ee8cc1Swenshuai.xi     #define BGC_RESP_RESET_SYSTEM  0x0800UL
248*53ee8cc1Swenshuai.xi     #define BGC_RESP_HASH_FAIL     0x8000UL
249*53ee8cc1Swenshuai.xi 
250*53ee8cc1Swenshuai.xi #define REG_INTR_CPUINIT_BASE      (0x00500UL * 2)//1005
251*53ee8cc1Swenshuai.xi     #define REG_INTR_CPUINIT_HST3      (REG_INTR_CPUINIT_BASE + 0x26 * 4)
252*53ee8cc1Swenshuai.xi         #define REG_HST3TO2_INT           0x0004UL
253*53ee8cc1Swenshuai.xi 
254*53ee8cc1Swenshuai.xi #define REG_PM_SLEEP_BASE          (0x00E00UL * 2)//000E
255*53ee8cc1Swenshuai.xi     #define REG_TOP_SW_RST         (REG_PM_SLEEP_BASE + 0x2E*4)
256*53ee8cc1Swenshuai.xi         #define REG_TOP_SW_RST_MSK         0x00FFUL
257*53ee8cc1Swenshuai.xi         #define REG_TOP_SW_RST_PASSWD  0x79UL
258*53ee8cc1Swenshuai.xi 
259*53ee8cc1Swenshuai.xi //ONEWAY PM
260*53ee8cc1Swenshuai.xi #define REG_PMONEWAY_BASE        (0x02500UL * 2) //0025
261*53ee8cc1Swenshuai.xi #define REG_STR_AUTH_RESULT      (REG_PMONEWAY_BASE + (0x00 << 2))
262*53ee8cc1Swenshuai.xi #define REG_STR_PTR              (REG_PMONEWAY_BASE + (0x08 << 2))
263*53ee8cc1Swenshuai.xi #define REG_WARM_BOOT_IND        (REG_PMONEWAY_BASE + (0x10 << 2))
264*53ee8cc1Swenshuai.xi     #define REG_WARM_BOOT_IND_MAGIC 0x7A2D
265*53ee8cc1Swenshuai.xi #define REG_STR_KEY              (REG_PMONEWAY_BASE + (0x21 << 2))
266*53ee8cc1Swenshuai.xi     #define REG_STR_DMA_KEY_VALID      0x02
267*53ee8cc1Swenshuai.xi     #define REG_STR_SPS_KEY_VALID      0x04
268*53ee8cc1Swenshuai.xi 
269*53ee8cc1Swenshuai.xi #endif // #ifndef __REG_CA_H_
270