xref: /utopia/UTPA2-700.0.x/modules/dmx/hal/maxim/tso/regTSO.h (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi //    Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi //    No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi //    modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi //    supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi //    Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi //    Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi //    obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi //    such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi //    MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi //    confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi //    third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi //    without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi //    intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi //    and in conformity with any international standard.  You agree to waive any
38*53ee8cc1Swenshuai.xi //    claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi //    incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi //    In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi //    consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi //    revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi //    You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi //    even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi //    request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi //    parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi //    services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi //    MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi //    ("Services").
52*53ee8cc1Swenshuai.xi //    You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi //    writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi //    disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi //    or otherwise:
58*53ee8cc1Swenshuai.xi //    (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi //        mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi //    (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi //        including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi //        of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi //    (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi //    of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi //    Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi //    settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi //    Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi //    with the said Rules.
72*53ee8cc1Swenshuai.xi //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi //    be English.
74*53ee8cc1Swenshuai.xi //    The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2011-2013 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi 
95*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////////////////////////
96*53ee8cc1Swenshuai.xi //
97*53ee8cc1Swenshuai.xi //  File name: regTSO.h
98*53ee8cc1Swenshuai.xi //  Description: TS I/O Register Definition
99*53ee8cc1Swenshuai.xi //
100*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////////////////////////
101*53ee8cc1Swenshuai.xi 
102*53ee8cc1Swenshuai.xi #ifndef _TSO_REG_H_
103*53ee8cc1Swenshuai.xi #define _TSO_REG_H_
104*53ee8cc1Swenshuai.xi 
105*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
106*53ee8cc1Swenshuai.xi //  Abbreviation
107*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
108*53ee8cc1Swenshuai.xi // Addr                             Address
109*53ee8cc1Swenshuai.xi // Buf                              Buffer
110*53ee8cc1Swenshuai.xi // Clr                              Clear
111*53ee8cc1Swenshuai.xi // CmdQ                             Command queue
112*53ee8cc1Swenshuai.xi // Cnt                              Count
113*53ee8cc1Swenshuai.xi // Ctrl                             Control
114*53ee8cc1Swenshuai.xi // Flt                              Filter
115*53ee8cc1Swenshuai.xi // Hw                               Hardware
116*53ee8cc1Swenshuai.xi // Int                              Interrupt
117*53ee8cc1Swenshuai.xi // Len                              Length
118*53ee8cc1Swenshuai.xi // Ovfw                             Overflow
119*53ee8cc1Swenshuai.xi // Pkt                              Packet
120*53ee8cc1Swenshuai.xi // Rec                              Record
121*53ee8cc1Swenshuai.xi // Recv                             Receive
122*53ee8cc1Swenshuai.xi // Rmn                              Remain
123*53ee8cc1Swenshuai.xi // Reg                              Register
124*53ee8cc1Swenshuai.xi // Req                              Request
125*53ee8cc1Swenshuai.xi // Rst                              Reset
126*53ee8cc1Swenshuai.xi // Scmb                             Scramble
127*53ee8cc1Swenshuai.xi // Sec                              Section
128*53ee8cc1Swenshuai.xi // Stat                             Status
129*53ee8cc1Swenshuai.xi // Sw                               Software
130*53ee8cc1Swenshuai.xi // Ts                               Transport Stream
131*53ee8cc1Swenshuai.xi // MMFI                             Multi Media File In
132*53ee8cc1Swenshuai.xi 
133*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
134*53ee8cc1Swenshuai.xi //  Global Definition
135*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
136*53ee8cc1Swenshuai.xi #define TSO_ENGINE_NUM                          (1UL)
137*53ee8cc1Swenshuai.xi #define TSO_PIDFLT_NUM                          (128UL)
138*53ee8cc1Swenshuai.xi #define TSO_REP_PIDFLT_NUM                      (16UL)
139*53ee8cc1Swenshuai.xi #define TSO_TSIF_NUM                            (3UL)
140*53ee8cc1Swenshuai.xi #define TSO_FILE_IF_NUM                         (2UL)
141*53ee8cc1Swenshuai.xi #define TSO_SVQ_UNIT_SIZE                       (208UL)
142*53ee8cc1Swenshuai.xi 
143*53ee8cc1Swenshuai.xi #define TSO_PIDFLT_NUM_ALL                      TSO_PIDFLT_NUM
144*53ee8cc1Swenshuai.xi 
145*53ee8cc1Swenshuai.xi #define TSO_PID_NULL                            0x1FFFUL
146*53ee8cc1Swenshuai.xi 
147*53ee8cc1Swenshuai.xi #define TSO_MIU_BUS                             4UL
148*53ee8cc1Swenshuai.xi #define TSO_PVR_ENG_NUM                          1UL
149*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
150*53ee8cc1Swenshuai.xi //  Harware Capability
151*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
152*53ee8cc1Swenshuai.xi 
153*53ee8cc1Swenshuai.xi #define TSO_IN_MUX_TS0                          0x0UL
154*53ee8cc1Swenshuai.xi #define TSO_IN_MUX_TS1                          0x1UL
155*53ee8cc1Swenshuai.xi #define TSO_IN_MUX_TS2                          0x2UL
156*53ee8cc1Swenshuai.xi #define TSO_IN_MUX_TS3                          0x3UL
157*53ee8cc1Swenshuai.xi #define TSO_IN_MUX_TS4                          0x4UL
158*53ee8cc1Swenshuai.xi #define TSO_IN_MUX_TSDEMOD                      0x7UL
159*53ee8cc1Swenshuai.xi #define TSO_IN_MUX_MEM                          0x8UL
160*53ee8cc1Swenshuai.xi 
161*53ee8cc1Swenshuai.xi #define TSO_CLKIN_TS0                           0x00UL
162*53ee8cc1Swenshuai.xi #define TSO_CLKIN_TS1                           0x04UL
163*53ee8cc1Swenshuai.xi #define TSO_CLKIN_TS2                           0x08UL
164*53ee8cc1Swenshuai.xi #define TSO_CLKIN_TS3                           0x0CUL
165*53ee8cc1Swenshuai.xi #define TSO_CLKIN_TS4                           0x10UL
166*53ee8cc1Swenshuai.xi #define TSO_CLKIN_DMD                           0x1CUL
167*53ee8cc1Swenshuai.xi 
168*53ee8cc1Swenshuai.xi //--------------- u16ClkOutDivSrcSel   -------------
169*53ee8cc1Swenshuai.xi #define TSO_OUT_DIV_DMPLLDIV5                   0x0000UL      //  dmplldiv5  = 844/5 = 172.8MHz
170*53ee8cc1Swenshuai.xi #define TSO_OUT_DIV_DMPLLDIV3                   0x0001UL      //  dmplldiv3  = 844/3 = 288MHz
171*53ee8cc1Swenshuai.xi 
172*53ee8cc1Swenshuai.xi // Note:
173*53ee8cc1Swenshuai.xi // DVB-T    dmplldiv5 / 2 (11+1) = 7.2 MHz
174*53ee8cc1Swenshuai.xi // DVB-C    dmplldiv5 / 2 (11+1) = 7.2 MHz
175*53ee8cc1Swenshuai.xi // ATSC      dmplldiv5 / 2 (11+1) = 7.2 MHz
176*53ee8cc1Swenshuai.xi // ISDB-T   dmplldiv_3 / 2 (17+1) = 8 MHz
177*53ee8cc1Swenshuai.xi 
178*53ee8cc1Swenshuai.xi //---------------- u16ClkOutSel ---------------
179*53ee8cc1Swenshuai.xi #define TSO_OUT_DIV2                            0x0000UL      // Must also select div src and set div num
180*53ee8cc1Swenshuai.xi #define TSO_OUT_62MHz                           0x0400UL
181*53ee8cc1Swenshuai.xi #define TSO_OUT_54MHz                           0x0800UL
182*53ee8cc1Swenshuai.xi #define TSO_OUT_PTSO_OUT                        0x0C00UL //live-in
183*53ee8cc1Swenshuai.xi #define TSO_OUT_PTSO_OUT_DIV8                   0x1000UL //live-in
184*53ee8cc1Swenshuai.xi #define TSO_OUT_27MHz                           0x1400UL
185*53ee8cc1Swenshuai.xi #define TSO_OUT_DEMOD_P                         0x1C00UL //live-in
186*53ee8cc1Swenshuai.xi 
187*53ee8cc1Swenshuai.xi //--------------- u16PreTsoOutSel   -------------
188*53ee8cc1Swenshuai.xi #define TSO_PRE_OUT_TS0IN                       0x0000UL
189*53ee8cc1Swenshuai.xi #define TSO_PRE_OUT_TS1IN                       0x0001UL
190*53ee8cc1Swenshuai.xi #define TSO_PRE_OUT_TS2IN                       0x0002UL
191*53ee8cc1Swenshuai.xi #define TSO_PRE_OUT_DEMDOIN                     0x0003UL
192*53ee8cc1Swenshuai.xi #define TSO_PRE_OUT_TS3IN                       0x0004UL
193*53ee8cc1Swenshuai.xi #define TSO_PRE_OUT_TS4IN                       0x0005UL
194*53ee8cc1Swenshuai.xi 
195*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
196*53ee8cc1Swenshuai.xi //  Type and Structure
197*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
198*53ee8cc1Swenshuai.xi 
199*53ee8cc1Swenshuai.xi #define REG_PIDFLT_BASE                     (0x00210000UL << 1UL)                   // Fit the size of REG32
200*53ee8cc1Swenshuai.xi 
201*53ee8cc1Swenshuai.xi #define REG_CTRL_BASE_TSO                   (0x27400UL)                            // 0x113A
202*53ee8cc1Swenshuai.xi #define REG_CTRL_BASE_TSO1                  (0x47A00UL)                            // 0x123D
203*53ee8cc1Swenshuai.xi #define REG_CTRL_BASE_TSO2                  (0xA7200UL)                            // 0x1539
204*53ee8cc1Swenshuai.xi 
205*53ee8cc1Swenshuai.xi 
206*53ee8cc1Swenshuai.xi typedef struct _REG32
207*53ee8cc1Swenshuai.xi {
208*53ee8cc1Swenshuai.xi     volatile MS_U16                L;
209*53ee8cc1Swenshuai.xi     volatile MS_U16                empty_L;
210*53ee8cc1Swenshuai.xi     volatile MS_U16                H;
211*53ee8cc1Swenshuai.xi     volatile MS_U16                empty_H;
212*53ee8cc1Swenshuai.xi } REG32;
213*53ee8cc1Swenshuai.xi 
214*53ee8cc1Swenshuai.xi typedef struct _REG16
215*53ee8cc1Swenshuai.xi {
216*53ee8cc1Swenshuai.xi     volatile MS_U16                data;
217*53ee8cc1Swenshuai.xi     volatile MS_U16                _resv;
218*53ee8cc1Swenshuai.xi } REG16;
219*53ee8cc1Swenshuai.xi 
220*53ee8cc1Swenshuai.xi typedef REG32                           REG_PidFlt;
221*53ee8cc1Swenshuai.xi 
222*53ee8cc1Swenshuai.xi // PID
223*53ee8cc1Swenshuai.xi #define TSO_PIDFLT_PID_MASK         0x00001FFFUL
224*53ee8cc1Swenshuai.xi #define TSO_PIDFLT_PID_SHFT         0UL
225*53ee8cc1Swenshuai.xi 
226*53ee8cc1Swenshuai.xi // Channel source
227*53ee8cc1Swenshuai.xi #define TSO_PIDFLT_IN_SHIFT         13UL
228*53ee8cc1Swenshuai.xi #define TSO_PIDFLT_IN_MASK          0x0000E000UL
229*53ee8cc1Swenshuai.xi #define TSO_PIDFLT_IN_CH0           0x00002000UL
230*53ee8cc1Swenshuai.xi #define TSO_PIDFLT_IN_CH5           0x0000A000UL
231*53ee8cc1Swenshuai.xi #define TSO_PIDFLT_IN_CH6           0x0000C000UL
232*53ee8cc1Swenshuai.xi 
233*53ee8cc1Swenshuai.xi typedef struct _REG_Pid
234*53ee8cc1Swenshuai.xi {                                                                       // Index(word)  CPU(byte)       Default
235*53ee8cc1Swenshuai.xi     REG_PidFlt                      Flt[TSO_PIDFLT_NUM];
236*53ee8cc1Swenshuai.xi } REG_Pid;
237*53ee8cc1Swenshuai.xi 
238*53ee8cc1Swenshuai.xi 
239*53ee8cc1Swenshuai.xi typedef struct _REG_Ctrl_TSO
240*53ee8cc1Swenshuai.xi {
241*53ee8cc1Swenshuai.xi     //----------------------------------------------
242*53ee8cc1Swenshuai.xi     // 0xBF802A00 MIPS direct access
243*53ee8cc1Swenshuai.xi     //----------------------------------------------
244*53ee8cc1Swenshuai.xi                                                                        // Index(word)  CPU(byte)     MIPS(0x13A00/2+index)*4
245*53ee8cc1Swenshuai.xi 
246*53ee8cc1Swenshuai.xi     REG16                             SW_RSTZ;                         // 0xbf827400   0x00
247*53ee8cc1Swenshuai.xi     #define TSO_SW_RSTZ_DISABLE                     0x0001UL
248*53ee8cc1Swenshuai.xi     #define TSO_SW_RSTZ_CLK_STAMP                   0x0002UL
249*53ee8cc1Swenshuai.xi     #define TSO_SW_RSTZ_CMDQ1                       0x0100UL
250*53ee8cc1Swenshuai.xi     #define TSO_SW_RSTZ_WB1                         0x0200UL
251*53ee8cc1Swenshuai.xi     #define TSO_SW_RSTZ_WB_DMA1                     0x0400UL
252*53ee8cc1Swenshuai.xi     #define TSO_SW_RSTZ_TS_FIN1                     0x0800UL
253*53ee8cc1Swenshuai.xi     #define TSO_SW_RSTZ_CMDQ                        0x1000UL
254*53ee8cc1Swenshuai.xi     #define TSO_SW_RSTZ_WB                          0x2000UL
255*53ee8cc1Swenshuai.xi     #define TSO_SW_RSTZ_WB_DMA                      0x4000UL
256*53ee8cc1Swenshuai.xi     #define TSO_SW_RSTZ_TS_FIN                      0x8000UL
257*53ee8cc1Swenshuai.xi     #define TSO_SW_RSTZ_ALL                         0x00FEUL
258*53ee8cc1Swenshuai.xi 
259*53ee8cc1Swenshuai.xi     REG16                             SW_RSTZ1;                         // 0xbf827404   0x01
260*53ee8cc1Swenshuai.xi     #define TSO_SW_RSTZ1_CH_IF1                     0x0001UL
261*53ee8cc1Swenshuai.xi     #define TSO_SW_RSTZ1_CH_IF5                     0x0010UL
262*53ee8cc1Swenshuai.xi     #define TSO_SW_RSTZ1_CH_IF6                     0x0020UL
263*53ee8cc1Swenshuai.xi     #define TSO_SW_RSTZ1_ALL                        0x0031UL
264*53ee8cc1Swenshuai.xi 
265*53ee8cc1Swenshuai.xi     REG32                            _xbf827408_740c;                   // 0xbf827408~0xbf82740c  0x02~03
266*53ee8cc1Swenshuai.xi 
267*53ee8cc1Swenshuai.xi     REG16                             TSO_CH0_IF1_CFG0;                 // 0xbf827410   0x04
268*53ee8cc1Swenshuai.xi     #define TSO_PKT_SIZE_CHK_LIVE_MASK              0x00FFUL
269*53ee8cc1Swenshuai.xi     #define TSO_PIDFLT_PKT_SIZE_MASK                0xFF00UL
270*53ee8cc1Swenshuai.xi     #define TSO_PIDFLT_PKT_SIZE_SHIFT               8UL
271*53ee8cc1Swenshuai.xi 
272*53ee8cc1Swenshuai.xi     REG16                             TSO_CH0_IF1_CFG1;                 // 0xbf827414   0x05   //sunc byte
273*53ee8cc1Swenshuai.xi     REG16                             TSO_CH0_IF1_CFG2;                 // 0xbf827418   0x06
274*53ee8cc1Swenshuai.xi     #define TSO_CHCFG_P_SEL                         0x0001UL
275*53ee8cc1Swenshuai.xi     #define TSO_CHCFG_EXT_SYNC_SEL                  0x0002UL
276*53ee8cc1Swenshuai.xi     #define TSO_CHCFG_TS_SIN_C0                     0x0004UL
277*53ee8cc1Swenshuai.xi     #define TSO_CHCFG_TS_SIN_C1                     0x0008UL
278*53ee8cc1Swenshuai.xi     #define TSO_CHCFG_PIDFLT_REC_ALL                0x0010UL              // bypass all packets
279*53ee8cc1Swenshuai.xi     #define TSO_CHCFG_PIDFLT_REC_NULL               0x0020UL              // bypass NULL packets
280*53ee8cc1Swenshuai.xi     #define TSO_CHCFG_PIDFLT_OVF_INT_EN             0x0040UL
281*53ee8cc1Swenshuai.xi     #define TSO_CHCFG_PIDFLT_OVF_CLR                0x0080UL
282*53ee8cc1Swenshuai.xi     #define TSO_CHCFG_FORCE_SYNC_BYTE               0x0100UL
283*53ee8cc1Swenshuai.xi     #define TSO_CHCFG_SKIP_TEI_PKT                  0x0200UL
284*53ee8cc1Swenshuai.xi     #define TSO_CHCFG_DIS_LOCKED_PKT_CNT            0x0400UL
285*53ee8cc1Swenshuai.xi     #define TSO_CHCFG_CLR_LOCKED_PKT_CNT            0x0800UL
286*53ee8cc1Swenshuai.xi     #define TSO_CHCFG_TRC_CLK_LD_DIS                0x1000UL
287*53ee8cc1Swenshuai.xi     #define TSO_CHCFG_TRC_CLK_CLR                   0x2000UL
288*53ee8cc1Swenshuai.xi     REG16                             TSO_CH0_IF1_CFG3;                 // 0xbf82741c   0x07
289*53ee8cc1Swenshuai.xi 
290*53ee8cc1Swenshuai.xi     REG16                            _xbf827470_747c[12];                // 0xbf827420~0xbf82744c  0x08~13
291*53ee8cc1Swenshuai.xi 
292*53ee8cc1Swenshuai.xi     REG16                             TSO_CH0_IF5_CFG0;                 // 0xbf827450   0x14
293*53ee8cc1Swenshuai.xi     REG16                             TSO_CH0_IF5_CFG1;                 // 0xbf827454   0x15
294*53ee8cc1Swenshuai.xi     REG16                             TSO_CH0_IF5_CFG2;                 // 0xbf827458   0x16
295*53ee8cc1Swenshuai.xi     REG16                             TSO_CH0_IF5_CFG3;                 // 0xbf82745c   0x17
296*53ee8cc1Swenshuai.xi 
297*53ee8cc1Swenshuai.xi     REG16                             TSO_CH0_IF6_CFG0;                 // 0xbf827460   0x18
298*53ee8cc1Swenshuai.xi     REG16                             TSO_CH0_IF6_CFG1;                 // 0xbf827464   0x19
299*53ee8cc1Swenshuai.xi     REG16                             TSO_CH0_IF6_CFG2;                 // 0xbf827468   0x1a
300*53ee8cc1Swenshuai.xi     REG16                             TSO_CH0_IF6_CFG3;                 // 0xbf82746c   0x1b
301*53ee8cc1Swenshuai.xi 
302*53ee8cc1Swenshuai.xi     REG16                             TSO_CFG0;                         // 0xbf827470   0x1c
303*53ee8cc1Swenshuai.xi     #define TSO_CFG0_S2P0_SHIFT                     0UL
304*53ee8cc1Swenshuai.xi     #define TSO_CFG0_S2P1_SHIFT                     1UL
305*53ee8cc1Swenshuai.xi     #define TSO_CFG0_S2P_CFG_MASK                   0x001FUL
306*53ee8cc1Swenshuai.xi     #define TSO_CFG0_S2P_EN                         0x0001UL
307*53ee8cc1Swenshuai.xi     #define TSO_CFG0_S2P_TS_SIN_C0                  0x0002UL
308*53ee8cc1Swenshuai.xi     #define TSO_CFG0_S2P_TS_SIN_C1                  0x0004UL
309*53ee8cc1Swenshuai.xi     #define TSO_CFG0_S2P_TS_3WIRE_MOD               0x0008UL
310*53ee8cc1Swenshuai.xi     #define TSO_CFG0_S2P_BYPASS                     0x0010UL
311*53ee8cc1Swenshuai.xi 
312*53ee8cc1Swenshuai.xi     REG16                             TSO_CFG1;                         // 0xbf827474   0x1d
313*53ee8cc1Swenshuai.xi     #define TSO_CFG1_TSO_OUT_EN                     0x0001UL
314*53ee8cc1Swenshuai.xi     #define TSO_CFG1_TSO_TSIF1_EN                   0x0002UL
315*53ee8cc1Swenshuai.xi     #define TSO_CFG1_TSO_TSIF5_EN                   0x0020UL
316*53ee8cc1Swenshuai.xi     #define TSO_CFG1_TSO_TSIF6_EN                   0x0040UL
317*53ee8cc1Swenshuai.xi     #define TSO_CFG1_CLK_TRC_SEL_MASK               0x0E00UL
318*53ee8cc1Swenshuai.xi     #define TSO_CFG1_PKT_LOCK_CLR                   0x2000UL
319*53ee8cc1Swenshuai.xi     #define TSO_CFG1_NULL_EN                        0x4000UL
320*53ee8cc1Swenshuai.xi     #define TSO_CFG1_PKT_PARAM_LD                   0x8000UL
321*53ee8cc1Swenshuai.xi 
322*53ee8cc1Swenshuai.xi     REG16                             TSO_CFG2;                         // 0xbf827478   0x1e
323*53ee8cc1Swenshuai.xi     #define TSO_CFG2_VALID_BYTECNT_MASK             0x00FFUL
324*53ee8cc1Swenshuai.xi     #define TSO_CFG2_INVALID_BYTECNT_MASK           0xFF00UL
325*53ee8cc1Swenshuai.xi     #define TSO_CFG2_VALID_BYTECNT_SHIFT            0UL
326*53ee8cc1Swenshuai.xi     #define TSO_CFG2_INVALID_BYTECNT_SHIFT          8UL
327*53ee8cc1Swenshuai.xi 
328*53ee8cc1Swenshuai.xi     REG16                             TSO_CFG3;                         // 0xbf82747c   0x1f        //opif_pkt_size
329*53ee8cc1Swenshuai.xi 
330*53ee8cc1Swenshuai.xi     REG32                             REP_PidFlt[16];                   // 0xbf827480~0xbf8274F8   0x20~0x3e
331*53ee8cc1Swenshuai.xi     #define REP_PIDFLT_ORG_PID_MASK                 0x00001FFFUL
332*53ee8cc1Swenshuai.xi     #define REP_PIDFLT_SRC_MASK                     0x0000E000UL
333*53ee8cc1Swenshuai.xi     #define REP_PIDFLT_SRC_SHIFT                    13UL
334*53ee8cc1Swenshuai.xi         #define REP_PIDFLT_SRC_CH1                  0x00002000UL
335*53ee8cc1Swenshuai.xi         #define REP_PIDFLT_SRC_CH5                  0x0000A000UL
336*53ee8cc1Swenshuai.xi         #define REP_PIDFLT_SRC_CH6                  0x0000C000UL
337*53ee8cc1Swenshuai.xi     #define REP_PIDFLT_NEW_PID_MASK                 0x01FFF000UL
338*53ee8cc1Swenshuai.xi     #define REP_PIDFLT_NEW_PID_SHIFT                16UL
339*53ee8cc1Swenshuai.xi     #define REP_PIDFLT_REPLACE_EN                   0x80000000UL
340*53ee8cc1Swenshuai.xi 
341*53ee8cc1Swenshuai.xi     REG16                             TSO_CLR_BYTE_CNT;                // 0xbf827500   0x40
342*53ee8cc1Swenshuai.xi     #define TSO_CLR_BYTE_CNT_1                      0x0000UL
343*53ee8cc1Swenshuai.xi     #define TSO_CLR_BYTE_CNT_5                      0x0004UL
344*53ee8cc1Swenshuai.xi     #define TSO_CLR_BYTE_CNT_6                      0x0005UL
345*53ee8cc1Swenshuai.xi 
346*53ee8cc1Swenshuai.xi     REG32                             TSO_SYSTIMESTAMP;                // 0xbf827504~0xbf827508   0x41~42
347*53ee8cc1Swenshuai.xi 
348*53ee8cc1Swenshuai.xi     REG16                             TSO_CFG4;                        // 0xbf82750c   0x43
349*53ee8cc1Swenshuai.xi     #define TSO_CFG4_LOCK_RET_SYS_TIMESTAMP         0x0001UL
350*53ee8cc1Swenshuai.xi     #define TSO_CFG4_ENABLE_SYS_TIMESTAMP           0x0002UL
351*53ee8cc1Swenshuai.xi     #define TSO_CFG4_SET_SYS_TIMESTAMP              0x0004UL
352*53ee8cc1Swenshuai.xi     #define TSO_CFG4_SET_TIMESTAMP_BASE_MASK        0x0008UL
353*53ee8cc1Swenshuai.xi         #define TSO_CFG4_SET_TIMESTAMP_90K          0x0000UL
354*53ee8cc1Swenshuai.xi         #define TSO_CFG4_SET_TIMESTAMP_27M          0x0008UL
355*53ee8cc1Swenshuai.xi     #define TSO_CFG4_PIDTABLE_SRAM_SD_EN            0x0010UL
356*53ee8cc1Swenshuai.xi     #define TSO_TIMESTAMP_RING_BACK                 0x0020UL
357*53ee8cc1Swenshuai.xi     #define TSO_LPCR_RING_BACK                      0x0040UL
358*53ee8cc1Swenshuai.xi     #define TSO_INIT_STAMP_RSTART                   0x0100UL
359*53ee8cc1Swenshuai.xi     #define TSO_CFG4_NULL_PKT_ID_MASK               0xF000UL
360*53ee8cc1Swenshuai.xi 
361*53ee8cc1Swenshuai.xi     REG16                             TSO_CFG5;                        // 0xbf82750c   0x44
362*53ee8cc1Swenshuai.xi     #define TSO_CFG5_WIRE_MODE_EN_1                 0x0001UL
363*53ee8cc1Swenshuai.xi     #define TSO_CFG5_WIRE_MODE_EN_5                 0x0010UL
364*53ee8cc1Swenshuai.xi     #define TSO_CFG5_WIRE_MODE_EN_6                 0x0020UL
365*53ee8cc1Swenshuai.xi     #define TSO_CFG5_DIS_MIU_RQ                     0x0400UL
366*53ee8cc1Swenshuai.xi 
367*53ee8cc1Swenshuai.xi     REG32                             TSO_INDR_ADDR;                   // 0xbf82750c~0xbf827510   0x45~0x46
368*53ee8cc1Swenshuai.xi     REG32                             TSO_INDR_WDATA;                  // 0xbf827514~0xbf827518   0x47~0x48
369*53ee8cc1Swenshuai.xi     REG16                             TSO_INDR_RDATA;                  // 0xbf82751c   0x49
370*53ee8cc1Swenshuai.xi     REG16                             TSO_INDR_CTRL ;                  // 0xbf827520   0x4a
371*53ee8cc1Swenshuai.xi     #define TSO_INDIR_W_ENABLE                      0x0001UL
372*53ee8cc1Swenshuai.xi     #define TSO_INDIR_R_ENABLE                      0x0002UL
373*53ee8cc1Swenshuai.xi 
374*53ee8cc1Swenshuai.xi     REG16                             TSO_STATUS;                      // 0xbf827524   0x4b
375*53ee8cc1Swenshuai.xi 
376*53ee8cc1Swenshuai.xi     REG16                             TSO_FI_TIMER[2];                 // 0xbf827528~0xbf82752c   0x4c~0x4d
377*53ee8cc1Swenshuai.xi 
378*53ee8cc1Swenshuai.xi     REG16                             TSO_STATUS1;                     // 0xbf827530   0x4e
379*53ee8cc1Swenshuai.xi     #define TSO_PIDFLT_OVF_EVER_TSIF0               0x0001UL
380*53ee8cc1Swenshuai.xi     #define TSO_PIDFLT_OVF_EVER_TSIF5               0x0010UL
381*53ee8cc1Swenshuai.xi     #define TSO_PIDFLT_OVF_EVER_TSIF6               0x0020UL
382*53ee8cc1Swenshuai.xi 
383*53ee8cc1Swenshuai.xi     REG16                            _xbf827534_7568[12];              // 0xbf827534~0xbf827568  0x4f~0x5a
384*53ee8cc1Swenshuai.xi 
385*53ee8cc1Swenshuai.xi     REG16                             TSO_TRACE_HIGH;                  // 0xbf82756c   0x5b
386*53ee8cc1Swenshuai.xi     REG16                             TSO_TRACE_LOW;                   // 0xbf827570   0x5c
387*53ee8cc1Swenshuai.xi     REG16                             TSO_TRACE_1t;                    // 0xbf827574   0x5d
388*53ee8cc1Swenshuai.xi 
389*53ee8cc1Swenshuai.xi     REG16                             TSO_BLOCK_SIZE_DB;               // 0xbf827578   0x5e
390*53ee8cc1Swenshuai.xi     REG16                             TSO_BLOCK_OPT_DB;                // 0xbf82757c   0x5f
391*53ee8cc1Swenshuai.xi 
392*53ee8cc1Swenshuai.xi     REG32                             TSO_Filein_raddr;                // 0xbf827580~0xbf827584      0x60-0x61
393*53ee8cc1Swenshuai.xi     REG32                             TSO_Filein_rNum;                 // 0xbf827588~0xbf82758c      0x62-0x63
394*53ee8cc1Swenshuai.xi     REG16                             TSO_Filein_Ctrl;                 // 0xbf827590   0x64
395*53ee8cc1Swenshuai.xi     #define TSO_FILEIN_CTRL_MASK                    0x0003UL
396*53ee8cc1Swenshuai.xi     #define TSO_FILEIN_RSTART                       0x0001UL
397*53ee8cc1Swenshuai.xi     #define TSO_FILEIN_ABORT                        0x0002UL
398*53ee8cc1Swenshuai.xi     #define TSO_FILEIN_MOBF_IDX_MASK                0x1F00UL
399*53ee8cc1Swenshuai.xi     #define TSO_FILEIN_MOBF_IDX_SHIFT               8UL
400*53ee8cc1Swenshuai.xi     #define TSO_FILEIN_RIU_TSO_NS                   0x2000UL
401*53ee8cc1Swenshuai.xi 
402*53ee8cc1Swenshuai.xi     REG32                             TSO_Filein_raddr1;               // 0xbf827594~0xbf827598      0x65-0x66
403*53ee8cc1Swenshuai.xi     REG32                             TSO_Filein_rNum1;                // 0xbf82759c~0xbf8275a0      0x67-0x68
404*53ee8cc1Swenshuai.xi     REG16                             TSO_Filein_Ctrl1;                // 0xbf8275a4   0x69
405*53ee8cc1Swenshuai.xi 
406*53ee8cc1Swenshuai.xi     REG16                             TSO_PKT_CNT_SEL;                 // 0xbf8275a8   0x6a
407*53ee8cc1Swenshuai.xi     #define TSO_PKT_CNT_SEL_MASK                    0x000FUL
408*53ee8cc1Swenshuai.xi     #define TSO_PKT_CNT_LOCKED_CNT_MASK             0x00F0UL
409*53ee8cc1Swenshuai.xi     #define TSO_PKT_CNT_DBG_MASK                    0xFF00UL
410*53ee8cc1Swenshuai.xi 
411*53ee8cc1Swenshuai.xi     REG16                             TSO_PKT_CHKSIZE_FI;              // 0xbf8275ac   0x6b
412*53ee8cc1Swenshuai.xi     #define TSO_PKT_CHKSIZE_FI_MASK                 0x00FFUL
413*53ee8cc1Swenshuai.xi     #define TSO_PKT_CHKSIZE_FI1_MASK                0xFF00UL
414*53ee8cc1Swenshuai.xi 
415*53ee8cc1Swenshuai.xi     REG32                             TSO_LPCR2[2];                    // 0xbf8275b0~ 0xbf8275bc  0x6c~0x6f
416*53ee8cc1Swenshuai.xi     REG32                             TSO_TIMESTAMP[2];                // 0xbf8275c0~ 0xbf8275cc  0x70~0x73
417*53ee8cc1Swenshuai.xi     REG32                             TSO_TSO2MI_RADDR[2];             // 0xbf8275d0~ 0xbf8275dc  0x74~0x77
418*53ee8cc1Swenshuai.xi 
419*53ee8cc1Swenshuai.xi     REG16                             TSO_CMDQ_STATUS;                 // 0xbf8275e0   0x78
420*53ee8cc1Swenshuai.xi     #define TSO_CMDQ_SIZE                           8UL
421*53ee8cc1Swenshuai.xi     #define TSO_CMDQ_STS_WCNT_MASK                  0x000FUL
422*53ee8cc1Swenshuai.xi     #define TSO_CMDQ_STS_WLEVEL_MASK                0x0030UL
423*53ee8cc1Swenshuai.xi     #define TSO_CMDQ_STS_FIFO_FULL                  0x0040UL
424*53ee8cc1Swenshuai.xi     #define TSO_CMDQ_STS_FIFO_EMPTY                 0x0080UL
425*53ee8cc1Swenshuai.xi     #define TSO_CMDQ_STS1_SHIFT                     8UL
426*53ee8cc1Swenshuai.xi 
427*53ee8cc1Swenshuai.xi     REG16                             TSO_FILE_CFG[2];                 // 0xbf8275e4~0xbf8275e8   0x79~0x7a
428*53ee8cc1Swenshuai.xi     #define TSO_FICFG_TSO2MI_RPRI                   0x0001UL
429*53ee8cc1Swenshuai.xi     #define TSO_FICFG_MEM_TSDATA_ENDIAN             0x0002UL
430*53ee8cc1Swenshuai.xi     #define TSO_FICFG_MEM_TS_W_ORDER                0x0004UL
431*53ee8cc1Swenshuai.xi     #define TSO_FICFG_LPCR2_WLD                     0x0008UL
432*53ee8cc1Swenshuai.xi     #define TSO_FICFG_LPCR2_LD                      0x0010UL
433*53ee8cc1Swenshuai.xi     #define TSO_FICFG_DIS_MIU_RQ                    0x0020UL
434*53ee8cc1Swenshuai.xi     #define TSO_FICFG_RADDR_READ                    0x0040UL
435*53ee8cc1Swenshuai.xi     #define TSO_FICFG_TS_DATAPORT_SEL               0x0080UL
436*53ee8cc1Swenshuai.xi     #define TSO_FICFG_TSO_FILEIN                    0x0100UL
437*53ee8cc1Swenshuai.xi     #define TSO_FICFG_TIMER_ENABLE                  0x0200UL
438*53ee8cc1Swenshuai.xi     #define TSO_FICFG_PKT192_BLK_DISABLE            0x0400UL
439*53ee8cc1Swenshuai.xi     #define TSO_FICFG_PKT192_ENABLE                 0x0800UL
440*53ee8cc1Swenshuai.xi     #define TSO_FICFG_FILE_SEGMENT                  0x1000UL
441*53ee8cc1Swenshuai.xi     #define TSO_FICFG_CLK_TIMESTAMP_SEL_MASK        0x2000UL
442*53ee8cc1Swenshuai.xi     #define TSO_FICFG_CLK_TIMESTAMP_27M             0x2000UL
443*53ee8cc1Swenshuai.xi     #define TSO_FICFG_CLK_TIMESTAMP_90K             0x0000UL
444*53ee8cc1Swenshuai.xi     #define TSO_FICFG_INIT_TIMESTAMP                0x4000UL
445*53ee8cc1Swenshuai.xi 
446*53ee8cc1Swenshuai.xi     REG16                             TSO_Interrupt;                    // 0xbf8275ec   0x7b
447*53ee8cc1Swenshuai.xi     #define TSO_INT_ENABLE_MASK                     0x00FFUL
448*53ee8cc1Swenshuai.xi     #define TSO_INT_STATUS_MASK                     0xFF00UL
449*53ee8cc1Swenshuai.xi     #define TSO_INT_DMA_DONE                        0x0001UL
450*53ee8cc1Swenshuai.xi     #define TSO_INT_DMA_DONE1                       0x0002UL
451*53ee8cc1Swenshuai.xi     #define TSO_INT_TRCCLK_UPDATE                   0x0004UL
452*53ee8cc1Swenshuai.xi 
453*53ee8cc1Swenshuai.xi     REG16                             TSO_Interrupt1;                   // 0xbf8275f0   0x7c
454*53ee8cc1Swenshuai.xi     #define TSO_INT1_ENABLE_MASK                    0x00FFUL
455*53ee8cc1Swenshuai.xi     #define TSO_INT1_STATUS_MASK                    0xFF00UL
456*53ee8cc1Swenshuai.xi     #define TSO_INT1_PIDFLT1_OVF                    0x0001UL
457*53ee8cc1Swenshuai.xi     #define TSO_INT1_PIDFLT5_OVF                    0x0010UL
458*53ee8cc1Swenshuai.xi     #define TSO_INT1_PIDFLT6_OVF                    0x0020UL
459*53ee8cc1Swenshuai.xi 
460*53ee8cc1Swenshuai.xi     REG32                             TSO_DBG;                         // 0xbf8275f4~0xbf8275f8   0x7d~0x7e
461*53ee8cc1Swenshuai.xi     REG16                             TSO_DBG_SEL;                     // 0xbf8275fc   0x7f
462*53ee8cc1Swenshuai.xi 
463*53ee8cc1Swenshuai.xi } REG_Ctrl_TSO;
464*53ee8cc1Swenshuai.xi 
465*53ee8cc1Swenshuai.xi typedef struct _REG_Ctrl_TSO1
466*53ee8cc1Swenshuai.xi {
467*53ee8cc1Swenshuai.xi     //----------------------------------------------
468*53ee8cc1Swenshuai.xi     // 0xBF802A00 MIPS direct access
469*53ee8cc1Swenshuai.xi     //----------------------------------------------
470*53ee8cc1Swenshuai.xi                                                                        // Index(word)  CPU(byte)     MIPS(0x13A00/2+index)*4
471*53ee8cc1Swenshuai.xi 
472*53ee8cc1Swenshuai.xi     REG16                             TSO_PRE_HEADER1_CFG0;            // 0xbf847A00   0x00
473*53ee8cc1Swenshuai.xi     #define TSO_PRE_HD1_CFG0_LOCAL_STRID_MASK       0x00FFUL
474*53ee8cc1Swenshuai.xi 
475*53ee8cc1Swenshuai.xi     REG16                             TSO_PRE_HEADER1_CFG1;            // 0xbf847A04   0x01
476*53ee8cc1Swenshuai.xi     REG16                             TSO_PRE_HEADER1_CFG2;            // 0xbf847A08   0x02
477*53ee8cc1Swenshuai.xi     REG16                             TSO_PRE_HEADER1_CFG3;            // 0xbf847A0c   0x03
478*53ee8cc1Swenshuai.xi 
479*53ee8cc1Swenshuai.xi     REG16                            _xbf827a10_7a3c[12];              // 0xbf847A10~0xbf847A3c  0x04~0x0f
480*53ee8cc1Swenshuai.xi 
481*53ee8cc1Swenshuai.xi     REG16                            TSO_PRE_HEADER5_CFG0;             // 0xbf847A40   0x10
482*53ee8cc1Swenshuai.xi     REG16                            TSO_PRE_HEADER5_CFG1;             // 0xbf847A44   0x11
483*53ee8cc1Swenshuai.xi     REG16                            TSO_PRE_HEADER5_CFG2;             // 0xbf847A48   0x12
484*53ee8cc1Swenshuai.xi     REG16                            TSO_PRE_HEADER5_CFG3;             // 0xbf847A4c   0x13
485*53ee8cc1Swenshuai.xi 
486*53ee8cc1Swenshuai.xi     REG16                            TSO_PRE_HEADER6_CFG0;             // 0xbf847A40   0x14
487*53ee8cc1Swenshuai.xi     REG16                            TSO_PRE_HEADER6_CFG1;             // 0xbf847A44   0x15
488*53ee8cc1Swenshuai.xi     REG16                            TSO_PRE_HEADER6_CFG2;             // 0xbf847A48   0x16
489*53ee8cc1Swenshuai.xi     REG16                            TSO_PRE_HEADER6_CFG3;             // 0xbf847A4c   0x17
490*53ee8cc1Swenshuai.xi 
491*53ee8cc1Swenshuai.xi     REG32                            TSO_SVQ1_BASE;                    // 0xbf847A50~0xbf847A54   0x18~0x19
492*53ee8cc1Swenshuai.xi     REG16                            TSO_SVQ1_SIZE;                    // 0xbf847A58   0x1a  //unit:200byte/pkt
493*53ee8cc1Swenshuai.xi     REG16                            TSO_SVQ1_TX_CFG;                  // 0xbf847A5c   0x1b
494*53ee8cc1Swenshuai.xi     #define TSO_SVQ_TX_CFG_WR_THRESHOLD_MASK        0x000FUL
495*53ee8cc1Swenshuai.xi     #define TSO_SVQ_TX_CFG_PRI_THRESHOLD_MASK       0x00F0UL
496*53ee8cc1Swenshuai.xi     #define TSO_SVQ_TX_CFG_FORCE_FIRE_CNT_MASK      0x0F00UL
497*53ee8cc1Swenshuai.xi     #define TSO_SVQ_TX_CFG_FORCE_FIRE_CNT_SHIFT     8UL
498*53ee8cc1Swenshuai.xi     #define TSO_SVQ_TX_CFG_TX_RESET                 0x1000UL
499*53ee8cc1Swenshuai.xi     #define TSO_SVQ_TX_CFG_OVF_INT_EN               0x2000UL
500*53ee8cc1Swenshuai.xi     #define TSO_SVQ_TX_CFG_OVF_CLR                  0x4000UL
501*53ee8cc1Swenshuai.xi     #define TSO_SVQ_TX_CFG_SVQ_EN                   0x8000UL
502*53ee8cc1Swenshuai.xi 
503*53ee8cc1Swenshuai.xi     REG16                            _xbf827a60_7a9c[12];              // 0xbf847A60~0xbf847A9c  0x1c~0x27
504*53ee8cc1Swenshuai.xi 
505*53ee8cc1Swenshuai.xi     REG32                            TSO_SVQ5_BASE;                    // 0xbf847Aa0~0xbf847Aa4   0x28~0x29
506*53ee8cc1Swenshuai.xi     REG16                            TSO_SVQ5_SIZE;                    // 0xbf847Aa8   0x2a  //unit:200byte/pkt
507*53ee8cc1Swenshuai.xi     REG16                            TSO_SVQ5_TX_CFG;                  // 0xbf847Aac   0x2b
508*53ee8cc1Swenshuai.xi 
509*53ee8cc1Swenshuai.xi     REG32                            TSO_SVQ6_BASE;                    // 0xbf847Ab0~0xbf847Ab4   0x2c~0x2d
510*53ee8cc1Swenshuai.xi     REG16                            TSO_SVQ6_SIZE;                    // 0xbf847Ab8   0x2e  //unit:200byte/pkt
511*53ee8cc1Swenshuai.xi     REG16                            TSO_SVQ6_TX_CFG;                  // 0xbf847Abc   0x2f
512*53ee8cc1Swenshuai.xi 
513*53ee8cc1Swenshuai.xi     REG16                            TSO_SVQ_RX_CFG;                   // 0xbf847Ac0   0x30
514*53ee8cc1Swenshuai.xi     #define TSO_SVQ_RX_CFG_MODE_MASK                0x0003UL
515*53ee8cc1Swenshuai.xi     #define TSO_SVQ_RX_CFG_MODE_OPENCBL             0x0000UL
516*53ee8cc1Swenshuai.xi     #define TSO_SVQ_RX_CFG_MODE_CIPL                0x0001UL
517*53ee8cc1Swenshuai.xi     #define TSO_SVQ_RX_CFG_MODE_192PKT              0x0002UL
518*53ee8cc1Swenshuai.xi     #define TSO_SVQ_RX_CFG_MODE_DONGLE              0x0003UL            //dongle mode
519*53ee8cc1Swenshuai.xi     #define TSO_SVQ_RX_CFG_RD_THRESHOLD_MASK        0x001CUL
520*53ee8cc1Swenshuai.xi     #define TSO_SVQ_RX_CFG_ARBMODE_MASK             0x0060UL
521*53ee8cc1Swenshuai.xi     #define TSO_SVQ_RX_CFG_ARBMODE_RUNROBIN         0x0000UL
522*53ee8cc1Swenshuai.xi     #define TSO_SVQ_RX_CFG_ARBMODE_FIXPRI           0x0020UL
523*53ee8cc1Swenshuai.xi     #define TSO_SVQ_RX_CFG_ARBMODE_DYMPRI           0x0040UL
524*53ee8cc1Swenshuai.xi     #define TSO_SVQ_RX_CFG_DRAM_SD_ENABLE           0x0080UL
525*53ee8cc1Swenshuai.xi     #define TSO_SVQ_RX_CFG_SVQ_FORCE_RESET          0x0100UL
526*53ee8cc1Swenshuai.xi     #define TSO_SVQ_RX_CFG_SVQ_MIU_NS               0x0200UL
527*53ee8cc1Swenshuai.xi     #define TSO_SVQ_RX_CFG_SVQ_MOBF_IDX_MASK        0x7C00UL
528*53ee8cc1Swenshuai.xi     #define TSO_SVQ_RX_CFG_SVQ_MOBF_IDX_SHIFT       10UL
529*53ee8cc1Swenshuai.xi     #define TSO_SVQ_RX_CFG_SVQ_DYN_PRI              0x8000UL
530*53ee8cc1Swenshuai.xi 
531*53ee8cc1Swenshuai.xi     REG16                            TSO_SVQ_RX_PRI[3];                // 0xbf847Ac4~0xbf847Acc   0x31~0x33
532*53ee8cc1Swenshuai.xi     #define TSO_SVQ_RX_NUM                          6UL
533*53ee8cc1Swenshuai.xi     #define TSO_SVQ_RX_PRI_MASK                     0xFFUL
534*53ee8cc1Swenshuai.xi     #define TSO_SVQ_RX_PRI_SHIFT                    8UL
535*53ee8cc1Swenshuai.xi 
536*53ee8cc1Swenshuai.xi     REG32                            TSO_SVQ_STATUS;                   // 0xbf847Ad0~0xbf847Ad4   0x34~0x35
537*53ee8cc1Swenshuai.xi     #define TSO_SVQ_STS_MASK                        0x000FUL
538*53ee8cc1Swenshuai.xi     #define TSO_SVQ1_STS_SHIFT                      0UL
539*53ee8cc1Swenshuai.xi     #define TSO_SVQ5_STS_SHIFT                      16UL
540*53ee8cc1Swenshuai.xi     #define TSO_SVQ6_STS_SHIFT                      20UL
541*53ee8cc1Swenshuai.xi     #define TSO_SVQ_STS_EVER_FULL                   0x0001UL
542*53ee8cc1Swenshuai.xi     #define TSO_SVQ_STS_EVER_OVF                    0x0002UL
543*53ee8cc1Swenshuai.xi     #define TSO_SVQ_STS_EMPTY                       0x0004UL
544*53ee8cc1Swenshuai.xi     #define TSO_SVQ_STS_BUSY                        0x0008UL
545*53ee8cc1Swenshuai.xi 
546*53ee8cc1Swenshuai.xi     REG32                            TSO_SVQ_STATUS2;                  // 0xbf847Ad8~0xbf847Adc   0x36~0x37
547*53ee8cc1Swenshuai.xi     #define TSO_SVQ_STS2_MASK                       0x000FUL
548*53ee8cc1Swenshuai.xi     #define TSO_SVQ1_STS2_SHIFT                     0UL
549*53ee8cc1Swenshuai.xi     #define TSO_SVQ5_STS2_SHIFT                     16UL
550*53ee8cc1Swenshuai.xi     #define TSO_SVQ6_STS2_SHIFT                     20UL
551*53ee8cc1Swenshuai.xi     #define TSO_SVQ_STS2_TXFIFO_WLEVEL_MASK         0x000CUL
552*53ee8cc1Swenshuai.xi     #define TSO_SVQ_STS2_TXFIFO_FULL                0x0002UL
553*53ee8cc1Swenshuai.xi     #define TSO_SVQ_STS2_TXFIFO_EMPTY               0x0001UL
554*53ee8cc1Swenshuai.xi 
555*53ee8cc1Swenshuai.xi     REG32                            TSO_DELTA;                       // 0xbf847Ae0~0xbf847Ae4   0x38~0x39
556*53ee8cc1Swenshuai.xi 
557*53ee8cc1Swenshuai.xi     REG16                            TSO_DELTA_CFG;                   // 0xbf847Ae8   0x3a
558*53ee8cc1Swenshuai.xi     #define TSO_DELTA_CFG_SEL_CH_MASK               0x0007UL
559*53ee8cc1Swenshuai.xi     #define TSO_DELTA_CFG_DELTA_CLR                 0x0008UL
560*53ee8cc1Swenshuai.xi     #define TSO_DELTA_CFG_MAX_ID_MASK               0x0700UL
561*53ee8cc1Swenshuai.xi     #define TSO_DELTA_CFG_MAX_ID_SHIFT              8UL
562*53ee8cc1Swenshuai.xi 
563*53ee8cc1Swenshuai.xi     REG32                           TSO_DONGLE_TSIF1;
564*53ee8cc1Swenshuai.xi     REG32                           TSO_DONGLE_TSIF2;
565*53ee8cc1Swenshuai.xi     REG32                           TSO_DONGLE_TSIF3;
566*53ee8cc1Swenshuai.xi     REG32                           TSO_DONGLE_TSIF4;
567*53ee8cc1Swenshuai.xi     REG32                           TSO_DONGLE_TSIF5;
568*53ee8cc1Swenshuai.xi     REG32                           TSO_DONGLE_TSIF6;
569*53ee8cc1Swenshuai.xi     #define TSO_DONGLE_PROTOCAL_ID_MASK             0x000000FF
570*53ee8cc1Swenshuai.xi     #define TSO_DONGLE_PROTOCAL_ID_SHIFT            0
571*53ee8cc1Swenshuai.xi     #define TSO_DONGLE_RFU0_MASK                    0x0000FF00
572*53ee8cc1Swenshuai.xi     #define TSO_DONGLE_RFU1_MASK                    0x00FF0000
573*53ee8cc1Swenshuai.xi     #define TSO_DONGLE_STREAM_ID_MASK               0xFF000000
574*53ee8cc1Swenshuai.xi     #define TSO_DONGLE_STREAM_ID_SHIFT              24
575*53ee8cc1Swenshuai.xi 
576*53ee8cc1Swenshuai.xi 
577*53ee8cc1Swenshuai.xi     REG16   TSO_MIU_SEL;
578*53ee8cc1Swenshuai.xi     #define TSO_SVQ_TX1                             0x00000001
579*53ee8cc1Swenshuai.xi     #define TSO_SVQ_TX2                             0x00000002
580*53ee8cc1Swenshuai.xi     #define TSO_PVR                                 0x00000004
581*53ee8cc1Swenshuai.xi     #define TSO_SVQ_TX4                             0x00000008
582*53ee8cc1Swenshuai.xi     #define TSO_SVQ_TX5                             0x00000010
583*53ee8cc1Swenshuai.xi     #define TSO_SVQ_TX6                             0x00000020
584*53ee8cc1Swenshuai.xi     #define TSO_SVQ_RX                              0x00000040
585*53ee8cc1Swenshuai.xi     #define TSO_FI_CH5                              0x00000080
586*53ee8cc1Swenshuai.xi     #define TSO_FI_CH6                              0x00000100
587*53ee8cc1Swenshuai.xi } REG_Ctrl_TSO1;
588*53ee8cc1Swenshuai.xi 
589*53ee8cc1Swenshuai.xi typedef struct _REG_Ctrl_TSO2
590*53ee8cc1Swenshuai.xi {
591*53ee8cc1Swenshuai.xi     REG16                           TSO_CFG_00;                         // 0x00
592*53ee8cc1Swenshuai.xi     #define TSO_PVR_PINGPONG                        0x0001UL
593*53ee8cc1Swenshuai.xi     #define TSO_PVR_ENABLE                          0x0002UL
594*53ee8cc1Swenshuai.xi     #define TSO_PVR_RST_WADR                        0x0004UL
595*53ee8cc1Swenshuai.xi     #define TSO_PVR_PAUSE                           0x0008UL
596*53ee8cc1Swenshuai.xi     #define TSO_RECORD192_EN                        0x0010UL
597*53ee8cc1Swenshuai.xi 
598*53ee8cc1Swenshuai.xi     #define TSO_BURST_LEN_MASK                      0x0060UL            // 00,01:    burst length = 4; 10,11: burst length = 1
599*53ee8cc1Swenshuai.xi     #define TSO_BURST_LEN_4                         0x0020UL
600*53ee8cc1Swenshuai.xi 
601*53ee8cc1Swenshuai.xi     #define TSO_PVR_LPCR1_WLD                       0x0080UL            // Set 1 to load LPCR1 value
602*53ee8cc1Swenshuai.xi     #define TSP_PVR_ALIGN_EN                        0x0100UL
603*53ee8cc1Swenshuai.xi     #define TSO_PVR_ENDIAN_BIG                      0x0200UL            // 1: record TS to MIU with big endian, 0: record TS to MIU with little endian
604*53ee8cc1Swenshuai.xi     #define TSO_PVRBUF_BYTEORDER_BIG                0x0400UL            // Byte order of 8-byte recoding buffer to MIU.
605*53ee8cc1Swenshuai.xi     #define TSO_PVR_INVERT                          0x0800UL            // Set 1 to enable data payload invert for PVR record
606*53ee8cc1Swenshuai.xi     #define TSO_PVR_BLOCK_DIS                       0x1000UL
607*53ee8cc1Swenshuai.xi     #define TSO_PVR_PID_BYPASS                      0x2000UL            // Set 1 to bypass PID in record
608*53ee8cc1Swenshuai.xi     #define TSO_PVR_REC_ALL_EN                      0x4000UL
609*53ee8cc1Swenshuai.xi     #define TSO_PVR_LPCR1_RLD                       0x8000UL            // Set 1 to read LPCR1 value (Default: 1)
610*53ee8cc1Swenshuai.xi 
611*53ee8cc1Swenshuai.xi     REG32                           TSO_PVR_Head1;                      // 0x01
612*53ee8cc1Swenshuai.xi     REG32                           TSO_PVR_Mid1;                       // 0x03, PVR1 mid address
613*53ee8cc1Swenshuai.xi     REG32                           TSO_PVR_Tail;                       // 0x05
614*53ee8cc1Swenshuai.xi 
615*53ee8cc1Swenshuai.xi     REG32                           TSO_PVR_Head2;                      // 0x07
616*53ee8cc1Swenshuai.xi     REG32                           TSO_PVR_Mid2;                       // 0x09, PVR1 mid address
617*53ee8cc1Swenshuai.xi     REG32                           TSO_PVR_Tail2;                      // 0x0B
618*53ee8cc1Swenshuai.xi 
619*53ee8cc1Swenshuai.xi     REG16                           TSO_CFG_0D;                         // 0x0D
620*53ee8cc1Swenshuai.xi     #define TSP_FLUSH_EN                            0x0002UL            //PVR1 dma flush
621*53ee8cc1Swenshuai.xi     #define TSO_CH_BW_WP_LD                         0x0004UL
622*53ee8cc1Swenshuai.xi     #define TSO_CLR_PVR_OVERFLOW                    0x0008UL
623*53ee8cc1Swenshuai.xi     #define TSO_PVR_DMA_FLUSH_EN                    0x0010UL
624*53ee8cc1Swenshuai.xi     #define TSO_PVR_FORCE_SYNC                      0x0020UL
625*53ee8cc1Swenshuai.xi     #define TSO_PVR_DIS_REC_AT_SYNC                 0x0040UL
626*53ee8cc1Swenshuai.xi     #define TSO_MIU_HIGH_PRIO                       0x0080UL
627*53ee8cc1Swenshuai.xi     #define TSO_RECORD_ALL_OLD                      0x0100UL
628*53ee8cc1Swenshuai.xi     #define TSO_PVR_WPTR_NEXT                       0x0200UL
629*53ee8cc1Swenshuai.xi     #define TSO_PVR_DAMW_PROTECT_EN                 0x0400UL
630*53ee8cc1Swenshuai.xi     #define TSO_CLR_NO_HIT_INT                      0x0800UL            // set 1 clear all dma write function not hit interrupt
631*53ee8cc1Swenshuai.xi 
632*53ee8cc1Swenshuai.xi     REG32                           DMAW_LBND0;                         // 0x0E
633*53ee8cc1Swenshuai.xi     REG32                           DMAW_UBND0;                         // 0x10
634*53ee8cc1Swenshuai.xi 
635*53ee8cc1Swenshuai.xi     REG32                           PVR1_LPcr1;                         // 0x12
636*53ee8cc1Swenshuai.xi     REG16                           TSO_CFG_14;                         // 0x14
637*53ee8cc1Swenshuai.xi     #define TSO_PVR_SRC_MASK                        0x0003UL
638*53ee8cc1Swenshuai.xi     #define TSO_PVR_SRC_SVQ                         0x0001UL
639*53ee8cc1Swenshuai.xi     #define TSO_PVR_SRC_MMT                         0x0002UL
640*53ee8cc1Swenshuai.xi     #define TSO_PVR_CLK_STAMP_27_EN                 0x0004UL
641*53ee8cc1Swenshuai.xi 
642*53ee8cc1Swenshuai.xi     REG16                           TSO_RESERVE_15_1F[11];
643*53ee8cc1Swenshuai.xi     REG16                           TSO_CFG_20;                         // 0x20
644*53ee8cc1Swenshuai.xi     #define TSO_MMT_TS_SIN_C0                       0x0001UL            // Reset bit count when data valid signal of TS interface is low.
645*53ee8cc1Swenshuai.xi     #define TSO_MMT_TS_SIN_C1                       0x0002UL            // Reset bit count on the rising sync signal of TS interface.
646*53ee8cc1Swenshuai.xi     #define TSO_FORCE_SYNCBYTE                      0x0004UL
647*53ee8cc1Swenshuai.xi     #define TSO_MMT_PARL                            0x0008UL
648*53ee8cc1Swenshuai.xi     #define TSO_MMT_EXTSYNC                         0x0010UL
649*53ee8cc1Swenshuai.xi     #define TSO_ISYNC_PATCH_EN                      0x0020UL
650*53ee8cc1Swenshuai.xi     #define TSO_SERIAL_EXT_SYNC_LT                  0x0040UL            // Set 1 to detect serial-in sync without 8-cycle mode
651*53ee8cc1Swenshuai.xi     #define TSO_TSIF_OVF_CLR                        0x0080UL
652*53ee8cc1Swenshuai.xi     #define TSO_PACKET_CHK_SIZE_MASK                0xFF00UL
653*53ee8cc1Swenshuai.xi     #define TSO_PACKET_CHK_SIZE_SHFT                8UL
654*53ee8cc1Swenshuai.xi 
655*53ee8cc1Swenshuai.xi     REG16                           TSO_CFG_21;                         // 0x21
656*53ee8cc1Swenshuai.xi     #define TSO_MMT_EN                              0x0001UL
657*53ee8cc1Swenshuai.xi     #define TSO_3WIRE_EN                            0x0002UL
658*53ee8cc1Swenshuai.xi     #define TSO_MMT_SW_RST                          0x0004UL
659*53ee8cc1Swenshuai.xi     #define TSO_LOCK_PKT_CNT_LOAD                   0x0008UL
660*53ee8cc1Swenshuai.xi     #define TSO_LOCK_PKT_CNT_CLR                    0x0010UL
661*53ee8cc1Swenshuai.xi     REG32                           TSO_PVR_DMAW_WADDR_ERR;             // 0x22
662*53ee8cc1Swenshuai.xi     REG16                           TSO_PVR_MOBF;                       // 0x24
663*53ee8cc1Swenshuai.xi 
664*53ee8cc1Swenshuai.xi     REG32                           TSO_PVR_WPTR;                       // 0x25
665*53ee8cc1Swenshuai.xi     REG16                           TSO_CFG_27;                         // 0x27
666*53ee8cc1Swenshuai.xi     #define TSO_TSIF_OVF                            0x0001UL
667*53ee8cc1Swenshuai.xi     #define TSO_PVR_FLUSH_STATUS                    0x0002UL
668*53ee8cc1Swenshuai.xi     #define TSO_PVR_FIFO_STATUS                     0x0004UL
669*53ee8cc1Swenshuai.xi 
670*53ee8cc1Swenshuai.xi } REG_Ctrl_TSO2;
671*53ee8cc1Swenshuai.xi 
672*53ee8cc1Swenshuai.xi #endif // _TSO_REG_H_
673*53ee8cc1Swenshuai.xi 
674