1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi // such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi // third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any
38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi // parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi // ("Services").
52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi // or otherwise:
58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi // with the said Rules.
72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi // be English.
74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2011-2013 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi
95*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////////////////////////
96*53ee8cc1Swenshuai.xi // file halTSO.c
97*53ee8cc1Swenshuai.xi // @brief TS I/O HAL
98*53ee8cc1Swenshuai.xi // @author MStar Semiconductor,Inc.
99*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////////////////////////
100*53ee8cc1Swenshuai.xi #include "halTSO.h"
101*53ee8cc1Swenshuai.xi #include "halCHIP.h"
102*53ee8cc1Swenshuai.xi
103*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_CLKM
104*53ee8cc1Swenshuai.xi #include "drvCLKM.h"
105*53ee8cc1Swenshuai.xi #endif //CONFIG_MSTAR_CLKM
106*53ee8cc1Swenshuai.xi
107*53ee8cc1Swenshuai.xi
108*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
109*53ee8cc1Swenshuai.xi // Driver Compiler Option
110*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
111*53ee8cc1Swenshuai.xi #define TSP_HAL_REG_SAFE_MODE 1UL // Register protection access between 1 task and 1+ ISR
112*53ee8cc1Swenshuai.xi
113*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
114*53ee8cc1Swenshuai.xi // Local Structures
115*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
116*53ee8cc1Swenshuai.xi typedef struct _HalTSO_OutPad
117*53ee8cc1Swenshuai.xi {
118*53ee8cc1Swenshuai.xi MS_U16 u16OutPad[TSO_ENGINE_NUM];
119*53ee8cc1Swenshuai.xi MS_U16 u16TSCfgOld[TSO_ENGINE_NUM];
120*53ee8cc1Swenshuai.xi MS_U16 u16TSOutModeOld[TSO_ENGINE_NUM];
121*53ee8cc1Swenshuai.xi } HalTSO_OutPad;
122*53ee8cc1Swenshuai.xi
123*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
124*53ee8cc1Swenshuai.xi // TSP Hardware Abstraction Layer
125*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
126*53ee8cc1Swenshuai.xi static REG_Ctrl_TSO* _TSOCtrl = NULL;
127*53ee8cc1Swenshuai.xi static REG_Ctrl_TSO1* _TSOCtrl1 = NULL;
128*53ee8cc1Swenshuai.xi static REG_Ctrl_TSO2* _TSOCtrl2 = NULL;
129*53ee8cc1Swenshuai.xi
130*53ee8cc1Swenshuai.xi
131*53ee8cc1Swenshuai.xi static MS_VIRT _virtTSORegBase = 0;
132*53ee8cc1Swenshuai.xi static MS_PHY _phyTSOFiMiuOffset[TSO_FILE_IF_NUM] = {[0 ... (TSO_FILE_IF_NUM-1)] = 0UL};
133*53ee8cc1Swenshuai.xi static MS_PHY _phyTSOVQiMiuOffset = 0UL;
134*53ee8cc1Swenshuai.xi static MS_PHY _phyPVRBufMiuOffset = 0UL;
135*53ee8cc1Swenshuai.xi
136*53ee8cc1Swenshuai.xi static HalTSO_OutPad _stOutPadCtrl;
137*53ee8cc1Swenshuai.xi
138*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX_KERNEL
139*53ee8cc1Swenshuai.xi static MS_U16 _u16TSORegArray[2][128];
140*53ee8cc1Swenshuai.xi static MS_U16 _u16TSOTopReg[3][8];
141*53ee8cc1Swenshuai.xi #endif
142*53ee8cc1Swenshuai.xi
143*53ee8cc1Swenshuai.xi
144*53ee8cc1Swenshuai.xi //[NOTE] Jerry
145*53ee8cc1Swenshuai.xi // Some register has write order, for example, writing PCR_L will disable PCR counter
146*53ee8cc1Swenshuai.xi // writing PCR_M trigger nothing, writing PCR_H will enable PCR counter
147*53ee8cc1Swenshuai.xi #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFFUL); \
148*53ee8cc1Swenshuai.xi (reg)->H = ((value) >> 16UL); } while(0)
149*53ee8cc1Swenshuai.xi
150*53ee8cc1Swenshuai.xi #define _HAL_REG16_W(reg, value) (reg)->data = (value);
151*53ee8cc1Swenshuai.xi
152*53ee8cc1Swenshuai.xi #define TSO0_REG(addr) (*((volatile MS_U16*)(_virtTSORegBase + REG_CTRL_BASE_TSO + ((addr)<<2UL))))
153*53ee8cc1Swenshuai.xi #define TSO1_REG(addr) (*((volatile MS_U16*)(_virtTSORegBase + REG_CTRL_BASE_TSO1 + ((addr)<<2UL))))
154*53ee8cc1Swenshuai.xi
155*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
156*53ee8cc1Swenshuai.xi // Macro of bit operations
157*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
158*53ee8cc1Swenshuai.xi #define HAS_FLAG(flag, bit) ((flag) & (bit))
159*53ee8cc1Swenshuai.xi #define SET_FLAG(flag, bit) ((flag)|= (bit))
160*53ee8cc1Swenshuai.xi #define RESET_FLAG(flag, bit) ((flag)&= (~(bit)))
161*53ee8cc1Swenshuai.xi #define SET_FLAG1(flag, bit) ((flag)| (bit))
162*53ee8cc1Swenshuai.xi #define RESET_FLAG1(flag, bit) ((flag)& (~(bit)))
163*53ee8cc1Swenshuai.xi
164*53ee8cc1Swenshuai.xi #define TSO_CLKGEN0_REG(addr) (*((volatile MS_U16*)(_virtTSORegBase + 0x1600UL + ((addr)<<2UL))))
165*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_IN 0x27UL
166*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_TRACE_MASK 0x000FUL
167*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_TRACE_DISABLE 0x0001UL
168*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_TRACE_INVERT 0x0002UL
169*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_TRACE_216M 0x0000UL
170*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_IN_MASK 0x1F00UL
171*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_IN_SHIFT 8UL
172*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_IN_DISABLE 0x0100UL
173*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_IN_INVERT 0x0200UL
174*53ee8cc1Swenshuai.xi // bit[12:8] -> 0: disable clock
175*53ee8cc1Swenshuai.xi // 1: invert clock
176*53ee8cc1Swenshuai.xi // bit [4:2] -> 000: Sel TS0 Clk
177*53ee8cc1Swenshuai.xi // 001: Sel TS1 Clk
178*53ee8cc1Swenshuai.xi // 010: Sel TS2 Clk
179*53ee8cc1Swenshuai.xi // 011: Sel TS3 Clk
180*53ee8cc1Swenshuai.xi // 100: Sel TS4 Clk
181*53ee8cc1Swenshuai.xi // 110: Sel Dmd Clk
182*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_PHASE 0x7CUL
183*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_DIVNUM_MASK 0x001FUL
184*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_PH_TUN_NUM_MASK 0x1F00UL
185*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_PH_TUN_NUM_SHIFT 8UL
186*53ee8cc1Swenshuai.xi
187*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_CLK 0x7DUL
188*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_DIV_SEL_MASK 0x0001UL
189*53ee8cc1Swenshuai.xi // bit[0] -> 0: CLK_DMPLLDIV2
190*53ee8cc1Swenshuai.xi // 1: CLK_DMPLLDIV3
191*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_INV 0x0002UL
192*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_PHASE_TUN_ENABLE 0x0004UL
193*53ee8cc1Swenshuai.xi #define REG_CLKGEN1_TSO_OUT_PRE_CLK_MASK 0x0070UL
194*53ee8cc1Swenshuai.xi #define REG_CLKGEN1_TSO_OUT_PRE_CLK_SHIFT 4UL
195*53ee8cc1Swenshuai.xi // bit[6:4] -> 000:CLK_TS0_IN
196*53ee8cc1Swenshuai.xi // 001:CLK_TS1_IN
197*53ee8cc1Swenshuai.xi // 010:CLK_TS2_IN
198*53ee8cc1Swenshuai.xi // 011:CLK_TS3_IN
199*53ee8cc1Swenshuai.xi // 100:CLK_TS4_IN
200*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_CLK_MASK 0x1F00UL
201*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_CLK_DISABLE 0x0100UL
202*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_CLK_INVERT 0x0200UL
203*53ee8cc1Swenshuai.xi // bit[12:8] -> 0: disable clock
204*53ee8cc1Swenshuai.xi // 1: invert clock
205*53ee8cc1Swenshuai.xi // bit [4:2] -> 000: TSO_OUT_DIV2 (clock/2N+1)
206*53ee8cc1Swenshuai.xi // 001: 62MHz
207*53ee8cc1Swenshuai.xi // 010: 54MHz
208*53ee8cc1Swenshuai.xi // 011: clk_p_tso_out (live in)
209*53ee8cc1Swenshuai.xi // 100: clk_p_tso_out_div8 (live in)
210*53ee8cc1Swenshuai.xi // 101: 27MHz
211*53ee8cc1Swenshuai.xi // 111: clk_demod_ts_p
212*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_RESERVED0 0x7EUL
213*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_RES0_CLKTSO_TOPAD_INV 0x8000UL
214*53ee8cc1Swenshuai.xi #define TSO_CLKGEN2_REG(addr) (*((volatile MS_U16*)(_virtTSORegBase + 0x1400UL + ((addr)<<2UL))))
215*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_TSO1_IN 0x10UL
216*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_TSO1_IN_MASK 0x001FUL
217*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_TSO1_IN_SHIFT 0UL
218*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_TSO1_IN_DISABLE 0x0001UL
219*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_TSO1_IN_INVERT 0x0002UL
220*53ee8cc1Swenshuai.xi // bit[4:0] -> 0: disable clock
221*53ee8cc1Swenshuai.xi // 1: invert clock
222*53ee8cc1Swenshuai.xi // bit [4:2] -> 000: Sel TS0 Clk
223*53ee8cc1Swenshuai.xi // 001: Sel TS1 Clk
224*53ee8cc1Swenshuai.xi // 010: Sel TS2 Clk
225*53ee8cc1Swenshuai.xi // 011: Sel TS3 Clk
226*53ee8cc1Swenshuai.xi // 100: Sel TS4 Clk
227*53ee8cc1Swenshuai.xi // 111: Sel Dmd Clk
228*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_TSO2_IN_MASK 0x1F00UL
229*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_TSO2_IN_SHIFT 8UL
230*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_TSO2_IN_DISABLE 0x0001UL
231*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_TSO2_IN_INVERT 0x0002UL
232*53ee8cc1Swenshuai.xi // bit[12:8] -> 0: disable clock
233*53ee8cc1Swenshuai.xi // 1: invert clock
234*53ee8cc1Swenshuai.xi // bit [12:10] -> 000: Sel TS0 Clk
235*53ee8cc1Swenshuai.xi // 001: Sel TS1 Clk
236*53ee8cc1Swenshuai.xi // 010: Sel TS2 Clk
237*53ee8cc1Swenshuai.xi // 011: Sel TS3 Clk
238*53ee8cc1Swenshuai.xi // 100: Sel TS4 Clk
239*53ee8cc1Swenshuai.xi // 111: Sel Dmd Clk
240*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_MMT_IN 0x19UL
241*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_MMT_IN_MASK 0x1F00UL
242*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_MMT_IN_SHIFT 8UL
243*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_MMT_IN_DISABLE 0x0001UL
244*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_MMT_IN_INVERT 0x0002UL
245*53ee8cc1Swenshuai.xi // bit[4:0] -> 0: disable clock
246*53ee8cc1Swenshuai.xi // 1: invert clock
247*53ee8cc1Swenshuai.xi // bit [4:2] -> 000: Sel TS0 Clk
248*53ee8cc1Swenshuai.xi // 001: Sel TS1 Clk
249*53ee8cc1Swenshuai.xi // 010: Sel TS2 Clk
250*53ee8cc1Swenshuai.xi // 011: Sel TS3 Clk
251*53ee8cc1Swenshuai.xi // 100: Sel TS4 Clk
252*53ee8cc1Swenshuai.xi // 111: Sel Dmd Clk
253*53ee8cc1Swenshuai.xi
254*53ee8cc1Swenshuai.xi
255*53ee8cc1Swenshuai.xi #define TSP_TOP_REG(addr) (*((volatile MS_U16*)(_virtTSORegBase + 0x3c00UL + ((addr)<<2UL))))
256*53ee8cc1Swenshuai.xi #define REG_TOP_TSO_EVD 0x10UL
257*53ee8cc1Swenshuai.xi #define REG_TOP_TSO_EVDMODE_MASK 0x0600UL
258*53ee8cc1Swenshuai.xi #define REG_TOP_TS3_OUT_MODE_TSO 0x0400UL
259*53ee8cc1Swenshuai.xi
260*53ee8cc1Swenshuai.xi #define REG_TOP_TS4_CFG 0x40UL
261*53ee8cc1Swenshuai.xi #define REG_TOP_TS_OUT_MODE_MASK 0x0070UL
262*53ee8cc1Swenshuai.xi #define REG_TOP_TS1_OUT_MODE_TSO 0x0030UL
263*53ee8cc1Swenshuai.xi #define REG_TOP_TS1_OUT_MODE_Ser2Par 0x0040UL
264*53ee8cc1Swenshuai.xi #define REG_TOP_TS1_OUT_MODE_Ser2Par1 0x0050UL
265*53ee8cc1Swenshuai.xi #define REG_TOP_TS4_CFG_MASK 0x0E00UL
266*53ee8cc1Swenshuai.xi #define REG_TOP_TS4_CFG_SHIFT 9UL
267*53ee8cc1Swenshuai.xi #define REG_TOP_TS4_CFG_SERIAL_IN 0x0400UL
268*53ee8cc1Swenshuai.xi #define REG_TOP_TS4_CFG_PARALLEL_IN 0x0800UL
269*53ee8cc1Swenshuai.xi
270*53ee8cc1Swenshuai.xi #define REG_TOP_TS_CONFIG 0x57UL
271*53ee8cc1Swenshuai.xi #define REG_TOP_TS0_CONFIG_MASK 0x0700UL
272*53ee8cc1Swenshuai.xi #define REG_TOP_TS0_CONFIG_PARALLEL_IN 0x0100UL
273*53ee8cc1Swenshuai.xi #define REG_TOP_TS0_CONFIG_SERIAL_IN 0x0200UL
274*53ee8cc1Swenshuai.xi #define REG_TOP_TS0_CONFIG_MSPI_MODE 0x0300UL
275*53ee8cc1Swenshuai.xi #define REG_TOP_TS0_CONFIG_3WIRE_MODE 0x0400UL
276*53ee8cc1Swenshuai.xi #define REG_TOP_TS1_CONFIG_MASK 0x3800UL
277*53ee8cc1Swenshuai.xi #define REG_TOP_TS1_CONFIG_PARALLEL_IN 0x0800UL
278*53ee8cc1Swenshuai.xi #define REG_TOP_TS1_CONFIG_PARALLEL_OUT 0x1000UL //out from demod
279*53ee8cc1Swenshuai.xi #define REG_TOP_TS1_CONFIG_SERIAL_IN 0x1800UL
280*53ee8cc1Swenshuai.xi #define REG_TOP_TS1_CONFIG_3WIRE_MODE 0x2000UL
281*53ee8cc1Swenshuai.xi #define REG_TOP_TS1_CONFIG_MSPI_MODE 0x2800UL
282*53ee8cc1Swenshuai.xi #define REG_TOP_TS2_CONFIG 0x5AUL
283*53ee8cc1Swenshuai.xi #define REG_TOP_TS2_CONFIG_MASK 0x7000UL
284*53ee8cc1Swenshuai.xi #define REG_TOP_TS2_CONFIG_PARALLEL_IN 0x2000UL
285*53ee8cc1Swenshuai.xi #define REG_TOP_TS2_CONFIG_SERIAL_IN 0x1000UL
286*53ee8cc1Swenshuai.xi
287*53ee8cc1Swenshuai.xi #define REG_TOP_TS3_CONFIG 0x67UL
288*53ee8cc1Swenshuai.xi #define REG_TOP_TS3_CONFIG_MASK 0xF000UL
289*53ee8cc1Swenshuai.xi #define REG_TOP_TS3_CONFIG_SERIAL_IN 0x1000UL
290*53ee8cc1Swenshuai.xi #define REG_TOP_TS3_CONFIG_PARALLEL_IN 0x2000UL
291*53ee8cc1Swenshuai.xi #define REG_TOP_TS3_CONFIG_MSPI 0x3000UL
292*53ee8cc1Swenshuai.xi #define REG_TOP_TS3_CONFIG_PAROUT_DMD 0x5000UL
293*53ee8cc1Swenshuai.xi #define REG_TOP_TS3_CONFIG_PAROUT_Ser2Par 0x7000UL
294*53ee8cc1Swenshuai.xi #define REG_TOP_TS3_CONFIG_PAROUT_Ser2Par1 0x8000UL
295*53ee8cc1Swenshuai.xi
296*53ee8cc1Swenshuai.xi #define TSP_TSP5_REG(addr) (*((volatile MS_U16*)(_virtTSORegBase + 0xc7600 + ((addr)<<2))))
297*53ee8cc1Swenshuai.xi #define REG_TSP5_TSOIN_MUX 0x13UL
298*53ee8cc1Swenshuai.xi #define REG_TSP5_TSOIN_MUX_MASK 0x000FUL
299*53ee8cc1Swenshuai.xi #define REG_TSP5_TSOIN0_MUX_SHIFT 0UL
300*53ee8cc1Swenshuai.xi #define REG_TSP5_TSOIN1_MUX_SHIFT 4UL
301*53ee8cc1Swenshuai.xi #define REG_TSP5_TSOIN2_MUX_SHIFT 8UL
302*53ee8cc1Swenshuai.xi // bit[14:12] -> 000: PAD_TS0
303*53ee8cc1Swenshuai.xi // 001: PAD_TS1
304*53ee8cc1Swenshuai.xi // 010: PAD_TS2
305*53ee8cc1Swenshuai.xi // 011: PAD_TS3
306*53ee8cc1Swenshuai.xi // 100: PAD_TS4
307*53ee8cc1Swenshuai.xi // 111: DEMOD
308*53ee8cc1Swenshuai.xi #define REG_TSP5_TSOOUT_MUX 0x15UL
309*53ee8cc1Swenshuai.xi #define REG_TSP5_TSOOUT_MUX_MASK 0x000FUL
310*53ee8cc1Swenshuai.xi #define REG_TSP5_TSOOUT_MUX_TSO 0x0000UL
311*53ee8cc1Swenshuai.xi #define REG_TSP5_TSOOUT_MUX_S2P0 0x0001UL
312*53ee8cc1Swenshuai.xi #define REG_TSP5_MMT_MUX 0x16
313*53ee8cc1Swenshuai.xi #define REG_TSP5_MMT_MUX_SHIFT 0UL
314*53ee8cc1Swenshuai.xi #define REG_TSP5_MMT_MUX_MASK 0x000FUL
315*53ee8cc1Swenshuai.xi
316*53ee8cc1Swenshuai.xi #define TSP_TS_SAMPLE_REG(addr) (*((volatile MS_U16*)(_virtTSORegBase + 0x21600 + ((addr)<<2))))
317*53ee8cc1Swenshuai.xi #define REG_TSO_OUT_CLK_SEL 0x30UL
318*53ee8cc1Swenshuai.xi #define REG_TSO_OUT_CLK_SEL_MASK 1UL
319*53ee8cc1Swenshuai.xi #define REG_TSO_OUT_TSO 0x0000UL
320*53ee8cc1Swenshuai.xi #define REG_TSO_OUT_S2P 0x0001UL
321*53ee8cc1Swenshuai.xi
322*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
323*53ee8cc1Swenshuai.xi // Implementation
324*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
_HAL_REG32_R(REG32 * reg)325*53ee8cc1Swenshuai.xi static MS_U32 _HAL_REG32_R(REG32 *reg)
326*53ee8cc1Swenshuai.xi {
327*53ee8cc1Swenshuai.xi MS_U32 value = 0UL;
328*53ee8cc1Swenshuai.xi value = (reg)->H << 16UL;
329*53ee8cc1Swenshuai.xi value |= (reg)->L;
330*53ee8cc1Swenshuai.xi return value;
331*53ee8cc1Swenshuai.xi }
332*53ee8cc1Swenshuai.xi
_HAL_REG16_R(REG16 * reg)333*53ee8cc1Swenshuai.xi static MS_U16 _HAL_REG16_R(REG16 *reg)
334*53ee8cc1Swenshuai.xi {
335*53ee8cc1Swenshuai.xi MS_U16 value = 0;
336*53ee8cc1Swenshuai.xi value = (reg)->data;
337*53ee8cc1Swenshuai.xi return value;
338*53ee8cc1Swenshuai.xi }
339*53ee8cc1Swenshuai.xi
_HAL_TSO_MIU_OFFSET(MS_PHY Phyaddr)340*53ee8cc1Swenshuai.xi static MS_PHY _HAL_TSO_MIU_OFFSET(MS_PHY Phyaddr)
341*53ee8cc1Swenshuai.xi {
342*53ee8cc1Swenshuai.xi #ifdef HAL_MIU2_BASE
343*53ee8cc1Swenshuai.xi if(Phyaddr >= (MS_PHY)HAL_MIU2_BASE)
344*53ee8cc1Swenshuai.xi return ((MS_PHY)HAL_MIU2_BASE & 0xFFFFFFFFUL);
345*53ee8cc1Swenshuai.xi else
346*53ee8cc1Swenshuai.xi #endif //HAL_MIU2_BASE
347*53ee8cc1Swenshuai.xi #ifdef HAL_MIU1_BASE
348*53ee8cc1Swenshuai.xi if(Phyaddr >= (MS_PHY)HAL_MIU1_BASE)
349*53ee8cc1Swenshuai.xi return ((MS_PHY)HAL_MIU1_BASE & 0xFFFFFFFFUL);
350*53ee8cc1Swenshuai.xi else
351*53ee8cc1Swenshuai.xi #endif //HAL_MIU1_BASE
352*53ee8cc1Swenshuai.xi return ((MS_PHY)HAL_MIU0_BASE & 0xFFFFFFFFUL);
353*53ee8cc1Swenshuai.xi }
354*53ee8cc1Swenshuai.xi
HAL_TSO_SetBank(MS_VIRT virtBankAddr)355*53ee8cc1Swenshuai.xi void HAL_TSO_SetBank(MS_VIRT virtBankAddr)
356*53ee8cc1Swenshuai.xi {
357*53ee8cc1Swenshuai.xi _virtTSORegBase = virtBankAddr;
358*53ee8cc1Swenshuai.xi _TSOCtrl = (REG_Ctrl_TSO*)(_virtTSORegBase+ REG_CTRL_BASE_TSO);
359*53ee8cc1Swenshuai.xi _TSOCtrl1 = (REG_Ctrl_TSO1*)(_virtTSORegBase+ REG_CTRL_BASE_TSO1);
360*53ee8cc1Swenshuai.xi _TSOCtrl2 = (REG_Ctrl_TSO2*)(_virtTSORegBase+ REG_CTRL_BASE_TSO2);
361*53ee8cc1Swenshuai.xi
362*53ee8cc1Swenshuai.xi }
363*53ee8cc1Swenshuai.xi
HAL_TSO_REG32_IndR(REG32 * reg)364*53ee8cc1Swenshuai.xi static MS_U32 HAL_TSO_REG32_IndR(REG32 *reg)
365*53ee8cc1Swenshuai.xi {
366*53ee8cc1Swenshuai.xi MS_U32 u32tmp;
367*53ee8cc1Swenshuai.xi MS_VIRT virtReg = (MS_VIRT)reg;
368*53ee8cc1Swenshuai.xi
369*53ee8cc1Swenshuai.xi u32tmp = ((MS_U32)virtReg)>> 1UL;
370*53ee8cc1Swenshuai.xi
371*53ee8cc1Swenshuai.xi _HAL_REG32_W(&(_TSOCtrl->TSO_INDR_ADDR), u32tmp); // set address
372*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_INDR_CTRL) , SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->TSO_INDR_CTRL)), TSO_INDIR_R_ENABLE)); // set command
373*53ee8cc1Swenshuai.xi
374*53ee8cc1Swenshuai.xi u32tmp = ((MS_U32)_HAL_REG16_R(&(_TSOCtrl->TSO_INDR_RDATA))) & 0xFFFFUL; // get read value
375*53ee8cc1Swenshuai.xi
376*53ee8cc1Swenshuai.xi return u32tmp;
377*53ee8cc1Swenshuai.xi }
378*53ee8cc1Swenshuai.xi
HAL_TSO_REG32_IndW(REG32 * reg,MS_U32 value)379*53ee8cc1Swenshuai.xi static void HAL_TSO_REG32_IndW(REG32 *reg, MS_U32 value)
380*53ee8cc1Swenshuai.xi {
381*53ee8cc1Swenshuai.xi MS_VIRT virtReg = (MS_VIRT)reg;
382*53ee8cc1Swenshuai.xi MS_U32 u32tmp = 0;
383*53ee8cc1Swenshuai.xi
384*53ee8cc1Swenshuai.xi u32tmp = ((MS_U32)virtReg)>> 1;
385*53ee8cc1Swenshuai.xi
386*53ee8cc1Swenshuai.xi _HAL_REG32_W(&(_TSOCtrl->TSO_INDR_ADDR), u32tmp); // set address
387*53ee8cc1Swenshuai.xi _HAL_REG32_W(&(_TSOCtrl->TSO_INDR_WDATA), value); // set write value
388*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_INDR_CTRL) , SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->TSO_INDR_CTRL)), TSO_INDIR_W_ENABLE)); // set command
389*53ee8cc1Swenshuai.xi }
390*53ee8cc1Swenshuai.xi
391*53ee8cc1Swenshuai.xi //
392*53ee8cc1Swenshuai.xi // General API
393*53ee8cc1Swenshuai.xi //
HAL_TSO_Init(void)394*53ee8cc1Swenshuai.xi void HAL_TSO_Init(void)
395*53ee8cc1Swenshuai.xi {
396*53ee8cc1Swenshuai.xi MS_U8 u8ii = 0;
397*53ee8cc1Swenshuai.xi
398*53ee8cc1Swenshuai.xi //select MIU0, and 128bit MIU bus
399*53ee8cc1Swenshuai.xi #if 0
400*53ee8cc1Swenshuai.xi TSO_MIUDIG0_REG(REG_MIUDIG_MIU_SEL1) &= ~REG_MIUDIG_MIU_SEL1_TSO_SEL_MASK; //select miu0
401*53ee8cc1Swenshuai.xi TSO_MIUDIG1_REG(REG_MIUDIG_MIU_SEL1) &= ~REG_MIUDIG_MIU_SEL1_TSO_SEL_MASK; //select miu0
402*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_MIU_GP1_i64) =
403*53ee8cc1Swenshuai.xi (TSP_TOP_REG(REG_TOP_MIU_GP1_i64) & ~REG_TOP_MIU_GP1_i64_TSO_MASK) | REG_TOP_MIU_GP1_i64_TSO_128BIT_CLIENT;
404*53ee8cc1Swenshuai.xi #endif
405*53ee8cc1Swenshuai.xi
406*53ee8cc1Swenshuai.xi for(u8ii = 0; u8ii < (MS_U8)TSO_ENGINE_NUM; u8ii++)
407*53ee8cc1Swenshuai.xi {
408*53ee8cc1Swenshuai.xi _stOutPadCtrl.u16OutPad[u8ii] = 0;
409*53ee8cc1Swenshuai.xi _stOutPadCtrl.u16TSCfgOld[u8ii] = 0;
410*53ee8cc1Swenshuai.xi _stOutPadCtrl.u16TSOutModeOld[u8ii] = 0;
411*53ee8cc1Swenshuai.xi }
412*53ee8cc1Swenshuai.xi
413*53ee8cc1Swenshuai.xi //reset
414*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ1), TSO_SW_RSTZ1_ALL);
415*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ), TSO_SW_RSTZ_ALL);
416*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ1), 0);
417*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ), TSO_SW_RSTZ_DISABLE);
418*53ee8cc1Swenshuai.xi
419*53ee8cc1Swenshuai.xi //reset MMT
420*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_21), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_21)), TSO_MMT_SW_RST));
421*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_21), RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_21)), TSO_MMT_SW_RST));
422*53ee8cc1Swenshuai.xi
423*53ee8cc1Swenshuai.xi //default local stream id
424*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl1->TSO_PRE_HEADER1_CFG0), 0x47);
425*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl1->TSO_PRE_HEADER5_CFG0), 0x47);
426*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl1->TSO_PRE_HEADER6_CFG0), 0x47);
427*53ee8cc1Swenshuai.xi
428*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl1->TSO_SVQ_RX_CFG), (_HAL_REG16_R(&(_TSOCtrl1->TSO_SVQ_RX_CFG)) & ~TSO_SVQ_RX_CFG_MODE_MASK) | TSO_SVQ_RX_CFG_MODE_CIPL);
429*53ee8cc1Swenshuai.xi
430*53ee8cc1Swenshuai.xi // Set SVQ FIFO timeout value
431*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl1->TSO_SVQ1_TX_CFG), (_HAL_REG16_R(&(_TSOCtrl1->TSO_SVQ1_TX_CFG)) & ~TSO_SVQ_TX_CFG_FORCE_FIRE_CNT_MASK) | (0x0C << TSO_SVQ_TX_CFG_FORCE_FIRE_CNT_SHIFT));
432*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl1->TSO_SVQ5_TX_CFG), (_HAL_REG16_R(&(_TSOCtrl1->TSO_SVQ5_TX_CFG)) & ~TSO_SVQ_TX_CFG_FORCE_FIRE_CNT_MASK) | (0x0C << TSO_SVQ_TX_CFG_FORCE_FIRE_CNT_SHIFT));
433*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl1->TSO_SVQ6_TX_CFG), (_HAL_REG16_R(&(_TSOCtrl1->TSO_SVQ6_TX_CFG)) & ~TSO_SVQ_TX_CFG_FORCE_FIRE_CNT_MASK) | (0x0C << TSO_SVQ_TX_CFG_FORCE_FIRE_CNT_SHIFT));
434*53ee8cc1Swenshuai.xi
435*53ee8cc1Swenshuai.xi //enable eco bit
436*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CFG4), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->TSO_CFG4)), TSO_TIMESTAMP_RING_BACK | TSO_LPCR_RING_BACK | TSO_INIT_STAMP_RSTART));
437*53ee8cc1Swenshuai.xi
438*53ee8cc1Swenshuai.xi }
439*53ee8cc1Swenshuai.xi
HAL_TSO_Reset_All(MS_U8 u8Eng)440*53ee8cc1Swenshuai.xi void HAL_TSO_Reset_All(MS_U8 u8Eng)
441*53ee8cc1Swenshuai.xi {
442*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ1), TSO_SW_RSTZ1_ALL);
443*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ), TSO_SW_RSTZ_ALL);
444*53ee8cc1Swenshuai.xi
445*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ1), 0);
446*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ), TSO_SW_RSTZ_DISABLE);
447*53ee8cc1Swenshuai.xi }
448*53ee8cc1Swenshuai.xi
HAL_TSO_Reset(MS_U8 u8Eng)449*53ee8cc1Swenshuai.xi void HAL_TSO_Reset(MS_U8 u8Eng)
450*53ee8cc1Swenshuai.xi {
451*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ), _HAL_REG16_R(&(_TSOCtrl->SW_RSTZ)) & ~TSO_SW_RSTZ_DISABLE);
452*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ), _HAL_REG16_R(&(_TSOCtrl->SW_RSTZ)) | TSO_SW_RSTZ_DISABLE);
453*53ee8cc1Swenshuai.xi }
454*53ee8cc1Swenshuai.xi
HAL_TSO_Reset_SubItem(MS_U8 u8Eng,MS_U16 u16RstItem)455*53ee8cc1Swenshuai.xi void HAL_TSO_Reset_SubItem(MS_U8 u8Eng, MS_U16 u16RstItem)
456*53ee8cc1Swenshuai.xi {
457*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ), (_HAL_REG16_R(&(_TSOCtrl->SW_RSTZ)) | u16RstItem));
458*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ), (_HAL_REG16_R(&(_TSOCtrl->SW_RSTZ)) & ~u16RstItem));
459*53ee8cc1Swenshuai.xi }
460*53ee8cc1Swenshuai.xi
HAL_TSO_HWInt_Enable(MS_U8 u8Eng,MS_BOOL bEnable,MS_U16 u16init)461*53ee8cc1Swenshuai.xi void HAL_TSO_HWInt_Enable(MS_U8 u8Eng, MS_BOOL bEnable, MS_U16 u16init)
462*53ee8cc1Swenshuai.xi {
463*53ee8cc1Swenshuai.xi MS_U16 u16data = _HAL_REG16_R(&(_TSOCtrl->TSO_Interrupt));
464*53ee8cc1Swenshuai.xi
465*53ee8cc1Swenshuai.xi if(bEnable)
466*53ee8cc1Swenshuai.xi {
467*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_Interrupt), (u16data | u16init));
468*53ee8cc1Swenshuai.xi }
469*53ee8cc1Swenshuai.xi else
470*53ee8cc1Swenshuai.xi {
471*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_Interrupt), (u16data & ~u16init));
472*53ee8cc1Swenshuai.xi }
473*53ee8cc1Swenshuai.xi }
474*53ee8cc1Swenshuai.xi
HAL_TSO_HWInt_Clear(MS_U8 u8Eng,MS_U16 u16Int)475*53ee8cc1Swenshuai.xi void HAL_TSO_HWInt_Clear(MS_U8 u8Eng, MS_U16 u16Int)
476*53ee8cc1Swenshuai.xi {
477*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_Interrupt), (_HAL_REG16_R(&(_TSOCtrl->TSO_Interrupt)) & ~u16Int));
478*53ee8cc1Swenshuai.xi }
479*53ee8cc1Swenshuai.xi
HAL_TSO_HWInt_Status(MS_U8 u8Eng)480*53ee8cc1Swenshuai.xi MS_U16 HAL_TSO_HWInt_Status(MS_U8 u8Eng)
481*53ee8cc1Swenshuai.xi {
482*53ee8cc1Swenshuai.xi return (_HAL_REG16_R(&(_TSOCtrl->TSO_Interrupt)) & TSO_INT_STATUS_MASK);
483*53ee8cc1Swenshuai.xi }
484*53ee8cc1Swenshuai.xi
485*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_CLKM
HAL_TSO_PowerCtrl(MS_BOOL bOn)486*53ee8cc1Swenshuai.xi void HAL_TSO_PowerCtrl(MS_BOOL bOn)
487*53ee8cc1Swenshuai.xi {
488*53ee8cc1Swenshuai.xi MS_S32 s32ClkHandle;
489*53ee8cc1Swenshuai.xi
490*53ee8cc1Swenshuai.xi if (bOn)
491*53ee8cc1Swenshuai.xi {
492*53ee8cc1Swenshuai.xi // Enable TSO Trace Clock
493*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso_trace");
494*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(s32ClkHandle , "CLK_TSO_TRACE_NORMAL");
495*53ee8cc1Swenshuai.xi
496*53ee8cc1Swenshuai.xi // Enable TSO out Clock
497*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso_out");
498*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(s32ClkHandle , "CLK_TSOOUT_DIV");
499*53ee8cc1Swenshuai.xi
500*53ee8cc1Swenshuai.xi // Enable TSO in Clock
501*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso_in");
502*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(s32ClkHandle , "CLK_TSOIN0_PAD0");
503*53ee8cc1Swenshuai.xi
504*53ee8cc1Swenshuai.xi // Enable TSO1 in Clock
505*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso1_in");
506*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(s32ClkHandle , "CLK_TSIN1_PAD0");
507*53ee8cc1Swenshuai.xi
508*53ee8cc1Swenshuai.xi // Enable TSO2 in Clock
509*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso2_in");
510*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(s32ClkHandle , "CLK_TSIN2_PAD0");
511*53ee8cc1Swenshuai.xi }
512*53ee8cc1Swenshuai.xi else
513*53ee8cc1Swenshuai.xi {
514*53ee8cc1Swenshuai.xi // Disabel TSO Trace Clock
515*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso_trace");
516*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(s32ClkHandle);
517*53ee8cc1Swenshuai.xi
518*53ee8cc1Swenshuai.xi // Disabel TSO out Clock
519*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso_out");
520*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(s32ClkHandle);
521*53ee8cc1Swenshuai.xi
522*53ee8cc1Swenshuai.xi // Disabel TSO in Clock
523*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso_in");
524*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(s32ClkHandle);
525*53ee8cc1Swenshuai.xi
526*53ee8cc1Swenshuai.xi // Disabel TSO1 in Clock
527*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso1_in");
528*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(s32ClkHandle);
529*53ee8cc1Swenshuai.xi
530*53ee8cc1Swenshuai.xi // Disabel TSO2 in Clock
531*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso2_in");
532*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(s32ClkHandle);
533*53ee8cc1Swenshuai.xi }
534*53ee8cc1Swenshuai.xi }
535*53ee8cc1Swenshuai.xi #else
HAL_TSO_PowerCtrl(MS_BOOL bOn)536*53ee8cc1Swenshuai.xi void HAL_TSO_PowerCtrl(MS_BOOL bOn)
537*53ee8cc1Swenshuai.xi {
538*53ee8cc1Swenshuai.xi if (bOn)
539*53ee8cc1Swenshuai.xi {
540*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) &= ~REG_CLKGEN0_TSO_TRACE_MASK;
541*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) &= ~REG_CLKGEN0_TSO_OUT_CLK_MASK;
542*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) &= ~REG_CLKGEN0_TSO_IN_MASK;
543*53ee8cc1Swenshuai.xi TSO_CLKGEN2_REG(REG_CLKGEN2_TSO1_IN) &= ~REG_CLKGEN2_TSO1_IN_MASK;
544*53ee8cc1Swenshuai.xi TSO_CLKGEN2_REG(REG_CLKGEN2_TSO1_IN) &= ~REG_CLKGEN2_TSO2_IN_MASK;
545*53ee8cc1Swenshuai.xi }
546*53ee8cc1Swenshuai.xi else
547*53ee8cc1Swenshuai.xi {
548*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) |= REG_CLKGEN0_TSO_OUT_CLK_DISABLE;
549*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) |= REG_CLKGEN0_TSO_TRACE_DISABLE;
550*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) |= REG_CLKGEN0_TSO_IN_DISABLE;
551*53ee8cc1Swenshuai.xi TSO_CLKGEN2_REG(REG_CLKGEN2_TSO1_IN) |= REG_CLKGEN2_TSO1_IN_DISABLE;
552*53ee8cc1Swenshuai.xi TSO_CLKGEN2_REG(REG_CLKGEN2_TSO1_IN) |= REG_CLKGEN2_TSO2_IN_DISABLE;
553*53ee8cc1Swenshuai.xi }
554*53ee8cc1Swenshuai.xi }
555*53ee8cc1Swenshuai.xi #endif
556*53ee8cc1Swenshuai.xi
HAL_TSO_Recover_TSOutMode(MS_U8 u8Eng)557*53ee8cc1Swenshuai.xi void HAL_TSO_Recover_TSOutMode(MS_U8 u8Eng)
558*53ee8cc1Swenshuai.xi {
559*53ee8cc1Swenshuai.xi if(_stOutPadCtrl.u16OutPad[u8Eng] != HAL_TSOOUT_MUX_TS1)
560*53ee8cc1Swenshuai.xi return;
561*53ee8cc1Swenshuai.xi
562*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TS_CONFIG) = (TSP_TOP_REG(REG_TOP_TS_CONFIG) & ~REG_TOP_TS1_CONFIG_MASK) | _stOutPadCtrl.u16TSCfgOld[u8Eng];
563*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TS4_CFG) = (TSP_TOP_REG(REG_TOP_TS4_CFG) & ~REG_TOP_TS_OUT_MODE_MASK) | _stOutPadCtrl.u16TSOutModeOld[u8Eng];
564*53ee8cc1Swenshuai.xi }
565*53ee8cc1Swenshuai.xi
HAL_TSO_OutPad(MS_U8 u8Eng,MS_U16 * pu16OutPad,MS_BOOL bSet)566*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_OutPad(MS_U8 u8Eng, MS_U16* pu16OutPad, MS_BOOL bSet)
567*53ee8cc1Swenshuai.xi {
568*53ee8cc1Swenshuai.xi if(bSet)
569*53ee8cc1Swenshuai.xi {
570*53ee8cc1Swenshuai.xi if(*pu16OutPad != HAL_TSOOUT_MUX_TS1)
571*53ee8cc1Swenshuai.xi return FALSE;
572*53ee8cc1Swenshuai.xi
573*53ee8cc1Swenshuai.xi _stOutPadCtrl.u16OutPad[u8Eng] = *pu16OutPad;
574*53ee8cc1Swenshuai.xi _stOutPadCtrl.u16TSCfgOld[u8Eng] = TSP_TOP_REG(REG_TOP_TS_CONFIG) & REG_TOP_TS1_CONFIG_MASK;
575*53ee8cc1Swenshuai.xi _stOutPadCtrl.u16TSOutModeOld[u8Eng] = TSP_TOP_REG(REG_TOP_TS4_CFG) & REG_TOP_TS_OUT_MODE_MASK;
576*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TS_CONFIG) = TSP_TOP_REG(REG_TOP_TS_CONFIG) & ~REG_TOP_TS1_CONFIG_MASK;
577*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TS4_CFG) = (TSP_TOP_REG(REG_TOP_TS4_CFG) & ~REG_TOP_TS_OUT_MODE_MASK) | REG_TOP_TS1_OUT_MODE_TSO;
578*53ee8cc1Swenshuai.xi }
579*53ee8cc1Swenshuai.xi else
580*53ee8cc1Swenshuai.xi {
581*53ee8cc1Swenshuai.xi if(((TSP_TOP_REG(REG_TOP_TS4_CFG) & REG_TOP_TS_OUT_MODE_MASK) == REG_TOP_TS1_OUT_MODE_TSO)
582*53ee8cc1Swenshuai.xi && ((TSP_TOP_REG(REG_TOP_TS_CONFIG) & REG_TOP_TS1_CONFIG_MASK) == 0))
583*53ee8cc1Swenshuai.xi {
584*53ee8cc1Swenshuai.xi *pu16OutPad = HAL_TSOOUT_MUX_TS1;
585*53ee8cc1Swenshuai.xi }
586*53ee8cc1Swenshuai.xi else
587*53ee8cc1Swenshuai.xi {
588*53ee8cc1Swenshuai.xi *pu16OutPad = HAL_TSOOUT_MUX_NONE;
589*53ee8cc1Swenshuai.xi }
590*53ee8cc1Swenshuai.xi }
591*53ee8cc1Swenshuai.xi return TRUE;
592*53ee8cc1Swenshuai.xi }
593*53ee8cc1Swenshuai.xi
HAL_TSO_SelPad(MS_U8 u8Eng,MS_U8 u8TsIf,MS_U16 u16InPadSel,MS_BOOL bParallel)594*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_SelPad(MS_U8 u8Eng, MS_U8 u8TsIf, MS_U16 u16InPadSel, MS_BOOL bParallel)
595*53ee8cc1Swenshuai.xi {
596*53ee8cc1Swenshuai.xi MS_U16 u16Reg, u16RegMask, u16RegShift;
597*53ee8cc1Swenshuai.xi MS_U16 u16MuxReg, u16MuxRegMask;
598*53ee8cc1Swenshuai.xi MS_U16 u16data = 0;
599*53ee8cc1Swenshuai.xi
600*53ee8cc1Swenshuai.xi //printf("[%s][%d] u8Eng %d, u8TsIf %d, u16InPadSel %d, bParallel %d\n", __FUNCTION__, __LINE__, (int)u8Eng, (int)u8TsIf, (int)u16InPadSel, (int)bParallel);
601*53ee8cc1Swenshuai.xi
602*53ee8cc1Swenshuai.xi // Set pad mux
603*53ee8cc1Swenshuai.xi switch(u8TsIf)
604*53ee8cc1Swenshuai.xi {
605*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
606*53ee8cc1Swenshuai.xi u16MuxReg = REG_TSP5_TSOIN_MUX;
607*53ee8cc1Swenshuai.xi u16MuxRegMask = REG_TSP5_TSOIN_MUX_MASK;
608*53ee8cc1Swenshuai.xi u16RegShift = REG_TSP5_TSOIN0_MUX_SHIFT;
609*53ee8cc1Swenshuai.xi break;
610*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
611*53ee8cc1Swenshuai.xi u16MuxReg = REG_TSP5_TSOIN_MUX;
612*53ee8cc1Swenshuai.xi u16MuxRegMask = REG_TSP5_TSOIN_MUX_MASK;
613*53ee8cc1Swenshuai.xi u16RegShift = REG_TSP5_TSOIN1_MUX_SHIFT;
614*53ee8cc1Swenshuai.xi break;
615*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
616*53ee8cc1Swenshuai.xi u16MuxReg = REG_TSP5_TSOIN_MUX;
617*53ee8cc1Swenshuai.xi u16MuxRegMask = REG_TSP5_TSOIN_MUX_MASK;
618*53ee8cc1Swenshuai.xi u16RegShift = REG_TSP5_TSOIN2_MUX_SHIFT;
619*53ee8cc1Swenshuai.xi break;
620*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE_MMT:
621*53ee8cc1Swenshuai.xi u16MuxReg = REG_TSP5_MMT_MUX;
622*53ee8cc1Swenshuai.xi u16MuxRegMask = REG_TSP5_MMT_MUX_MASK;
623*53ee8cc1Swenshuai.xi u16RegShift = REG_TSP5_MMT_MUX_SHIFT;
624*53ee8cc1Swenshuai.xi break;
625*53ee8cc1Swenshuai.xi default:
626*53ee8cc1Swenshuai.xi return FALSE;
627*53ee8cc1Swenshuai.xi }
628*53ee8cc1Swenshuai.xi
629*53ee8cc1Swenshuai.xi //set pad configure
630*53ee8cc1Swenshuai.xi switch(u16InPadSel)
631*53ee8cc1Swenshuai.xi {
632*53ee8cc1Swenshuai.xi case HAL_TSOIN_MUX_TS0:
633*53ee8cc1Swenshuai.xi u16Reg = REG_TOP_TS_CONFIG;
634*53ee8cc1Swenshuai.xi u16RegMask = REG_TOP_TS0_CONFIG_MASK;
635*53ee8cc1Swenshuai.xi if(bParallel)
636*53ee8cc1Swenshuai.xi {
637*53ee8cc1Swenshuai.xi u16data = REG_TOP_TS0_CONFIG_PARALLEL_IN;
638*53ee8cc1Swenshuai.xi }
639*53ee8cc1Swenshuai.xi else
640*53ee8cc1Swenshuai.xi {
641*53ee8cc1Swenshuai.xi u16data = REG_TOP_TS0_CONFIG_SERIAL_IN;
642*53ee8cc1Swenshuai.xi }
643*53ee8cc1Swenshuai.xi break;
644*53ee8cc1Swenshuai.xi case HAL_TSOIN_MUX_TS1:
645*53ee8cc1Swenshuai.xi u16Reg = REG_TOP_TS_CONFIG;
646*53ee8cc1Swenshuai.xi u16RegMask = REG_TOP_TS1_CONFIG_MASK;
647*53ee8cc1Swenshuai.xi if(bParallel)
648*53ee8cc1Swenshuai.xi {
649*53ee8cc1Swenshuai.xi u16data = REG_TOP_TS1_CONFIG_PARALLEL_IN;
650*53ee8cc1Swenshuai.xi }
651*53ee8cc1Swenshuai.xi else
652*53ee8cc1Swenshuai.xi {
653*53ee8cc1Swenshuai.xi u16data = REG_TOP_TS1_CONFIG_SERIAL_IN;
654*53ee8cc1Swenshuai.xi }
655*53ee8cc1Swenshuai.xi break;
656*53ee8cc1Swenshuai.xi case HAL_TSOIN_MUX_TS2:
657*53ee8cc1Swenshuai.xi u16Reg = REG_TOP_TS2_CONFIG;
658*53ee8cc1Swenshuai.xi u16RegMask = REG_TOP_TS2_CONFIG_MASK;
659*53ee8cc1Swenshuai.xi if(bParallel)
660*53ee8cc1Swenshuai.xi {
661*53ee8cc1Swenshuai.xi u16data = REG_TOP_TS2_CONFIG_PARALLEL_IN;
662*53ee8cc1Swenshuai.xi }
663*53ee8cc1Swenshuai.xi else
664*53ee8cc1Swenshuai.xi {
665*53ee8cc1Swenshuai.xi u16data = REG_TOP_TS2_CONFIG_SERIAL_IN;
666*53ee8cc1Swenshuai.xi }
667*53ee8cc1Swenshuai.xi break;
668*53ee8cc1Swenshuai.xi case HAL_TSOIN_MUX_TS3:
669*53ee8cc1Swenshuai.xi u16Reg = REG_TOP_TS3_CONFIG;
670*53ee8cc1Swenshuai.xi u16RegMask = REG_TOP_TS3_CONFIG_MASK;
671*53ee8cc1Swenshuai.xi if(bParallel)
672*53ee8cc1Swenshuai.xi {
673*53ee8cc1Swenshuai.xi u16data = REG_TOP_TS3_CONFIG_PARALLEL_IN;
674*53ee8cc1Swenshuai.xi }
675*53ee8cc1Swenshuai.xi else
676*53ee8cc1Swenshuai.xi {
677*53ee8cc1Swenshuai.xi u16data = REG_TOP_TS3_CONFIG_SERIAL_IN;
678*53ee8cc1Swenshuai.xi }
679*53ee8cc1Swenshuai.xi break;
680*53ee8cc1Swenshuai.xi case HAL_TSOIN_MUX_TS4:
681*53ee8cc1Swenshuai.xi u16Reg = REG_TOP_TS4_CFG;
682*53ee8cc1Swenshuai.xi u16RegMask = REG_TOP_TS4_CFG_MASK;
683*53ee8cc1Swenshuai.xi if(bParallel)
684*53ee8cc1Swenshuai.xi {
685*53ee8cc1Swenshuai.xi return FALSE;
686*53ee8cc1Swenshuai.xi }
687*53ee8cc1Swenshuai.xi else
688*53ee8cc1Swenshuai.xi {
689*53ee8cc1Swenshuai.xi u16data = REG_TOP_TS4_CFG_SERIAL_IN;
690*53ee8cc1Swenshuai.xi }
691*53ee8cc1Swenshuai.xi break;
692*53ee8cc1Swenshuai.xi case HAL_TSOIN_MUX_TSDEMOD0:
693*53ee8cc1Swenshuai.xi TSP_TSP5_REG(u16MuxReg) = (TSP_TSP5_REG(u16MuxReg) & ~(u16MuxRegMask << u16RegShift)) | (u16InPadSel << u16RegShift);
694*53ee8cc1Swenshuai.xi return TRUE;
695*53ee8cc1Swenshuai.xi
696*53ee8cc1Swenshuai.xi default:
697*53ee8cc1Swenshuai.xi return FALSE;
698*53ee8cc1Swenshuai.xi }
699*53ee8cc1Swenshuai.xi
700*53ee8cc1Swenshuai.xi TSP_TOP_REG(u16Reg) = (TSP_TOP_REG(u16Reg) & ~u16RegMask) | u16data;
701*53ee8cc1Swenshuai.xi
702*53ee8cc1Swenshuai.xi TSP_TSP5_REG(u16MuxReg) = (TSP_TSP5_REG(u16MuxReg) & ~(u16MuxRegMask << u16RegShift)) | (u16InPadSel << u16RegShift);
703*53ee8cc1Swenshuai.xi
704*53ee8cc1Swenshuai.xi return TRUE;
705*53ee8cc1Swenshuai.xi }
706*53ee8cc1Swenshuai.xi
HAL_TSO_Set_InClk(MS_U8 u8Eng,MS_U8 u8TsIf,MS_U16 u16ClkSel,MS_BOOL bClkInvert,MS_BOOL bEnable)707*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_Set_InClk(MS_U8 u8Eng, MS_U8 u8TsIf, MS_U16 u16ClkSel, MS_BOOL bClkInvert, MS_BOOL bEnable)
708*53ee8cc1Swenshuai.xi {
709*53ee8cc1Swenshuai.xi MS_U16 u16Reg, u16RegMask, u16RegShift;
710*53ee8cc1Swenshuai.xi MS_U16 u16value = 0;
711*53ee8cc1Swenshuai.xi
712*53ee8cc1Swenshuai.xi //printf("[%s] u8TsIf %x, u16ClkSel %d\n", __FUNCTION__, (int)u8TsIf, u16ClkSel);
713*53ee8cc1Swenshuai.xi
714*53ee8cc1Swenshuai.xi //set clock
715*53ee8cc1Swenshuai.xi switch(u8TsIf)
716*53ee8cc1Swenshuai.xi {
717*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
718*53ee8cc1Swenshuai.xi u16Reg = REG_CLKGEN0_TSO_IN;
719*53ee8cc1Swenshuai.xi u16RegMask = REG_CLKGEN0_TSO_IN_MASK;
720*53ee8cc1Swenshuai.xi u16RegShift = REG_CLKGEN0_TSO_IN_SHIFT;
721*53ee8cc1Swenshuai.xi u16value = TSO_CLKGEN0_REG(u16Reg) & ~u16RegMask;
722*53ee8cc1Swenshuai.xi break;
723*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
724*53ee8cc1Swenshuai.xi u16Reg = REG_CLKGEN2_TSO1_IN;
725*53ee8cc1Swenshuai.xi u16RegMask = REG_CLKGEN2_TSO1_IN_MASK;
726*53ee8cc1Swenshuai.xi u16RegShift = REG_CLKGEN2_TSO1_IN_SHIFT;
727*53ee8cc1Swenshuai.xi u16value = TSO_CLKGEN2_REG(u16Reg) & ~u16RegMask;
728*53ee8cc1Swenshuai.xi break;
729*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
730*53ee8cc1Swenshuai.xi u16Reg = REG_CLKGEN2_TSO1_IN;
731*53ee8cc1Swenshuai.xi u16RegMask = REG_CLKGEN2_TSO2_IN_MASK;
732*53ee8cc1Swenshuai.xi u16RegShift = REG_CLKGEN2_TSO2_IN_SHIFT;
733*53ee8cc1Swenshuai.xi u16value = TSO_CLKGEN2_REG(u16Reg) & ~u16RegMask;
734*53ee8cc1Swenshuai.xi break;
735*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE_MMT:
736*53ee8cc1Swenshuai.xi u16Reg = REG_CLKGEN2_MMT_IN;
737*53ee8cc1Swenshuai.xi u16RegMask = REG_CLKGEN2_MMT_IN_MASK;
738*53ee8cc1Swenshuai.xi u16RegShift = REG_CLKGEN2_MMT_IN_SHIFT;
739*53ee8cc1Swenshuai.xi u16value = TSO_CLKGEN2_REG(u16Reg) & ~u16RegMask;
740*53ee8cc1Swenshuai.xi break;
741*53ee8cc1Swenshuai.xi
742*53ee8cc1Swenshuai.xi default:
743*53ee8cc1Swenshuai.xi return FALSE;
744*53ee8cc1Swenshuai.xi }
745*53ee8cc1Swenshuai.xi
746*53ee8cc1Swenshuai.xi //printf("[%s] u16RegMask %x, u16RegShift %d\n", __FUNCTION__, u16RegMask, u16RegShift);
747*53ee8cc1Swenshuai.xi
748*53ee8cc1Swenshuai.xi if(!bEnable)
749*53ee8cc1Swenshuai.xi {
750*53ee8cc1Swenshuai.xi u16value |= ((REG_CLKGEN2_TSO1_IN_DISABLE << u16RegShift) & 0xFFFFUL);
751*53ee8cc1Swenshuai.xi }
752*53ee8cc1Swenshuai.xi else
753*53ee8cc1Swenshuai.xi {
754*53ee8cc1Swenshuai.xi if(u16ClkSel > TSO_CLKIN_TS4)
755*53ee8cc1Swenshuai.xi {
756*53ee8cc1Swenshuai.xi return FALSE;
757*53ee8cc1Swenshuai.xi }
758*53ee8cc1Swenshuai.xi
759*53ee8cc1Swenshuai.xi u16value |= (u16ClkSel << u16RegShift);
760*53ee8cc1Swenshuai.xi if(bClkInvert)
761*53ee8cc1Swenshuai.xi {
762*53ee8cc1Swenshuai.xi u16value |= ((REG_CLKGEN2_TSO1_IN_INVERT << u16RegShift) & 0xFFFFUL);
763*53ee8cc1Swenshuai.xi }
764*53ee8cc1Swenshuai.xi }
765*53ee8cc1Swenshuai.xi
766*53ee8cc1Swenshuai.xi switch(u8TsIf)
767*53ee8cc1Swenshuai.xi {
768*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
769*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(u16Reg) = u16value;
770*53ee8cc1Swenshuai.xi break;
771*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
772*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
773*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE_MMT:
774*53ee8cc1Swenshuai.xi TSO_CLKGEN2_REG(u16Reg) = u16value;
775*53ee8cc1Swenshuai.xi break;
776*53ee8cc1Swenshuai.xi default:
777*53ee8cc1Swenshuai.xi return FALSE;
778*53ee8cc1Swenshuai.xi }
779*53ee8cc1Swenshuai.xi
780*53ee8cc1Swenshuai.xi return TRUE;
781*53ee8cc1Swenshuai.xi }
782*53ee8cc1Swenshuai.xi
HAL_TSO_GetInputTSIF_Status(MS_U8 u8Eng,MS_U8 u8TsIf,MS_U16 * pu16Pad,MS_BOOL * pbClkInvert,MS_BOOL * pbExtSync,MS_BOOL * pbParl)783*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_GetInputTSIF_Status(MS_U8 u8Eng, MS_U8 u8TsIf, MS_U16* pu16Pad, MS_BOOL* pbClkInvert, MS_BOOL* pbExtSync, MS_BOOL* pbParl)
784*53ee8cc1Swenshuai.xi {
785*53ee8cc1Swenshuai.xi MS_U16 u16Reg, u16RegMask, u16RegShift;
786*53ee8cc1Swenshuai.xi MS_U16 u16data = 0;
787*53ee8cc1Swenshuai.xi REG16* reg16 = 0;
788*53ee8cc1Swenshuai.xi
789*53ee8cc1Swenshuai.xi // Set pad mux
790*53ee8cc1Swenshuai.xi switch(u8TsIf)
791*53ee8cc1Swenshuai.xi {
792*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
793*53ee8cc1Swenshuai.xi u16Reg = REG_TSP5_TSOIN_MUX;
794*53ee8cc1Swenshuai.xi u16RegMask = REG_TSP5_TSOIN_MUX_MASK;
795*53ee8cc1Swenshuai.xi u16RegShift = REG_TSP5_TSOIN0_MUX_SHIFT;
796*53ee8cc1Swenshuai.xi break;
797*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
798*53ee8cc1Swenshuai.xi u16Reg = REG_TSP5_TSOIN_MUX;
799*53ee8cc1Swenshuai.xi u16RegMask = REG_TSP5_TSOIN_MUX_MASK;
800*53ee8cc1Swenshuai.xi u16RegShift = REG_TSP5_TSOIN1_MUX_SHIFT;
801*53ee8cc1Swenshuai.xi break;
802*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
803*53ee8cc1Swenshuai.xi u16Reg = REG_TSP5_TSOIN_MUX;
804*53ee8cc1Swenshuai.xi u16RegMask = REG_TSP5_TSOIN_MUX_MASK;
805*53ee8cc1Swenshuai.xi u16RegShift = REG_TSP5_TSOIN2_MUX_SHIFT;
806*53ee8cc1Swenshuai.xi break;
807*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE_MMT:
808*53ee8cc1Swenshuai.xi u16Reg = REG_TSP5_MMT_MUX;
809*53ee8cc1Swenshuai.xi u16RegMask = REG_TSP5_MMT_MUX_MASK;
810*53ee8cc1Swenshuai.xi u16RegShift = REG_TSP5_MMT_MUX_SHIFT;
811*53ee8cc1Swenshuai.xi break;
812*53ee8cc1Swenshuai.xi
813*53ee8cc1Swenshuai.xi default:
814*53ee8cc1Swenshuai.xi return FALSE;
815*53ee8cc1Swenshuai.xi }
816*53ee8cc1Swenshuai.xi *pu16Pad = (TSP_TSP5_REG(u16Reg) & (u16RegMask << u16RegShift)) >> u16RegShift;
817*53ee8cc1Swenshuai.xi
818*53ee8cc1Swenshuai.xi switch(u8TsIf)
819*53ee8cc1Swenshuai.xi {
820*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
821*53ee8cc1Swenshuai.xi u16data = (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) & REG_CLKGEN0_TSO_IN_MASK) >> REG_CLKGEN0_TSO_IN_SHIFT;
822*53ee8cc1Swenshuai.xi reg16 = &(_TSOCtrl->TSO_CH0_IF1_CFG2);
823*53ee8cc1Swenshuai.xi break;
824*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
825*53ee8cc1Swenshuai.xi u16data = (TSO_CLKGEN2_REG(REG_CLKGEN2_TSO1_IN) & REG_CLKGEN2_TSO1_IN_MASK) >> REG_CLKGEN2_TSO1_IN_SHIFT;
826*53ee8cc1Swenshuai.xi reg16 = &(_TSOCtrl->TSO_CH0_IF5_CFG2);
827*53ee8cc1Swenshuai.xi break;
828*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
829*53ee8cc1Swenshuai.xi u16data = (TSO_CLKGEN2_REG(REG_CLKGEN2_TSO1_IN) & REG_CLKGEN2_TSO2_IN_MASK) >> REG_CLKGEN2_TSO2_IN_SHIFT;
830*53ee8cc1Swenshuai.xi reg16 = &(_TSOCtrl->TSO_CH0_IF6_CFG2);
831*53ee8cc1Swenshuai.xi break;
832*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE_MMT:
833*53ee8cc1Swenshuai.xi u16data = (TSO_CLKGEN2_REG(REG_CLKGEN2_MMT_IN) & REG_CLKGEN2_MMT_IN_MASK) >> REG_CLKGEN2_MMT_IN_SHIFT;
834*53ee8cc1Swenshuai.xi *pbExtSync = _HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_0D)) & TSO_MMT_EXTSYNC;
835*53ee8cc1Swenshuai.xi *pbParl = _HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_0D)) & TSO_MMT_PARL;
836*53ee8cc1Swenshuai.xi *pbClkInvert = ((u16data & REG_CLKGEN2_TSO1_IN_INVERT) == REG_CLKGEN2_TSO1_IN_INVERT);
837*53ee8cc1Swenshuai.xi return TRUE;
838*53ee8cc1Swenshuai.xi default:
839*53ee8cc1Swenshuai.xi return FALSE;
840*53ee8cc1Swenshuai.xi }
841*53ee8cc1Swenshuai.xi
842*53ee8cc1Swenshuai.xi *pbExtSync = ((_HAL_REG16_R(reg16) & TSO_CHCFG_EXT_SYNC_SEL) == TSO_CHCFG_EXT_SYNC_SEL);
843*53ee8cc1Swenshuai.xi *pbParl = ((_HAL_REG16_R(reg16) & TSO_CHCFG_P_SEL) == TSO_CHCFG_P_SEL);
844*53ee8cc1Swenshuai.xi *pbClkInvert = ((u16data & REG_CLKGEN2_TSO1_IN_INVERT) == REG_CLKGEN2_TSO1_IN_INVERT);
845*53ee8cc1Swenshuai.xi
846*53ee8cc1Swenshuai.xi return TRUE;
847*53ee8cc1Swenshuai.xi
848*53ee8cc1Swenshuai.xi }
849*53ee8cc1Swenshuai.xi
HAL_TSO_OutClk_DefSelect(MS_U8 u8Eng,MS_U16 u16PadSel,MS_BOOL bSet,HalTSOOutClk * pstOutClkSet)850*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_OutClk_DefSelect(MS_U8 u8Eng, MS_U16 u16PadSel, MS_BOOL bSet, HalTSOOutClk* pstOutClkSet)
851*53ee8cc1Swenshuai.xi {
852*53ee8cc1Swenshuai.xi if((u16PadSel == 0xFFFF) || (bSet == TRUE))
853*53ee8cc1Swenshuai.xi {
854*53ee8cc1Swenshuai.xi return FALSE; //not support yet
855*53ee8cc1Swenshuai.xi }
856*53ee8cc1Swenshuai.xi
857*53ee8cc1Swenshuai.xi switch(u16PadSel)
858*53ee8cc1Swenshuai.xi {
859*53ee8cc1Swenshuai.xi case HAL_TSOIN_MUX_TS0:
860*53ee8cc1Swenshuai.xi pstOutClkSet->u16OutClk = HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT;
861*53ee8cc1Swenshuai.xi pstOutClkSet->u16PreTsoOutClk = HAL_PRE_TSO_OUT_SEL_TS0IN;
862*53ee8cc1Swenshuai.xi break;
863*53ee8cc1Swenshuai.xi case HAL_TSOIN_MUX_TS1:
864*53ee8cc1Swenshuai.xi pstOutClkSet->u16OutClk = HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT;
865*53ee8cc1Swenshuai.xi pstOutClkSet->u16PreTsoOutClk = HAL_PRE_TSO_OUT_SEL_TS1IN;
866*53ee8cc1Swenshuai.xi break;
867*53ee8cc1Swenshuai.xi case HAL_TSOIN_MUX_TS2:
868*53ee8cc1Swenshuai.xi pstOutClkSet->u16OutClk = HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT;
869*53ee8cc1Swenshuai.xi pstOutClkSet->u16PreTsoOutClk = HAL_PRE_TSO_OUT_SEL_TS2IN;
870*53ee8cc1Swenshuai.xi break;
871*53ee8cc1Swenshuai.xi case HAL_TSOIN_MUX_TS3:
872*53ee8cc1Swenshuai.xi pstOutClkSet->u16OutClk = HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT;
873*53ee8cc1Swenshuai.xi pstOutClkSet->u16PreTsoOutClk = HAL_PRE_TSO_OUT_SEL_TS3IN;
874*53ee8cc1Swenshuai.xi break;
875*53ee8cc1Swenshuai.xi case HAL_TSOIN_MUX_TS4:
876*53ee8cc1Swenshuai.xi pstOutClkSet->u16OutClk = HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT;
877*53ee8cc1Swenshuai.xi pstOutClkSet->u16PreTsoOutClk = HAL_PRE_TSO_OUT_SEL_TS4IN;
878*53ee8cc1Swenshuai.xi break;
879*53ee8cc1Swenshuai.xi case HAL_TSOIN_MUX_TSDEMOD0:
880*53ee8cc1Swenshuai.xi pstOutClkSet->u16OutClk = HAL_TSO_OUT_SEL_TSO_OUT_FROM_DEMOD;
881*53ee8cc1Swenshuai.xi break;
882*53ee8cc1Swenshuai.xi case HAL_TSOIN_MUX_MEM:
883*53ee8cc1Swenshuai.xi case HAL_TSOIN_MUX_MEM1:
884*53ee8cc1Swenshuai.xi pstOutClkSet->u16OutClk = HAL_TSO_OUT_SEL_TSO_OUT_DIV2N;
885*53ee8cc1Swenshuai.xi pstOutClkSet->u16OutDivSrc = HAL_TSO_OUT_DIV_SEL_172M_2N;
886*53ee8cc1Swenshuai.xi pstOutClkSet->u16OutDivNum = 0x0F; //default: 172.8/2(15+1) = 5.4M
887*53ee8cc1Swenshuai.xi break;
888*53ee8cc1Swenshuai.xi default:
889*53ee8cc1Swenshuai.xi return FALSE;
890*53ee8cc1Swenshuai.xi }
891*53ee8cc1Swenshuai.xi
892*53ee8cc1Swenshuai.xi return TRUE;
893*53ee8cc1Swenshuai.xi }
894*53ee8cc1Swenshuai.xi
895*53ee8cc1Swenshuai.xi // default: dmplldiv5 / 2 (11+1) = 7.2 MHz
896*53ee8cc1Swenshuai.xi // default: dmplldiv_3 / 2 (17+1) = 8 MHz
HAL_TSO_OutputClk(MS_U8 u8Eng,HalTSOOutClk * pstOutClkSet,MS_BOOL bSet)897*53ee8cc1Swenshuai.xi void HAL_TSO_OutputClk(MS_U8 u8Eng, HalTSOOutClk* pstOutClkSet, MS_BOOL bSet)
898*53ee8cc1Swenshuai.xi {
899*53ee8cc1Swenshuai.xi if(bSet == TRUE)
900*53ee8cc1Swenshuai.xi {
901*53ee8cc1Swenshuai.xi if(pstOutClkSet->bEnable == FALSE)
902*53ee8cc1Swenshuai.xi {
903*53ee8cc1Swenshuai.xi HAL_TSO_OutClk(u8Eng, &(pstOutClkSet->u16OutClk), &(pstOutClkSet->bClkInvert), &(pstOutClkSet->bEnable), TRUE);
904*53ee8cc1Swenshuai.xi return;
905*53ee8cc1Swenshuai.xi }
906*53ee8cc1Swenshuai.xi
907*53ee8cc1Swenshuai.xi switch(pstOutClkSet->u16OutClk)
908*53ee8cc1Swenshuai.xi {
909*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_DIV2N:
910*53ee8cc1Swenshuai.xi HAL_TSO_TSOOutDiv(u8Eng, &(pstOutClkSet->u16OutDivSrc), &(pstOutClkSet->u16OutDivNum), TRUE);
911*53ee8cc1Swenshuai.xi break;
912*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_62MHz:
913*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_54MHz:
914*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_27MHz:
915*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_FROM_DEMOD:
916*53ee8cc1Swenshuai.xi break;
917*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT:
918*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT_DIV8:
919*53ee8cc1Swenshuai.xi HAL_TSO_PreTsoOutClk(u8Eng, &(pstOutClkSet->u16PreTsoOutClk), TRUE);
920*53ee8cc1Swenshuai.xi break;
921*53ee8cc1Swenshuai.xi default:
922*53ee8cc1Swenshuai.xi return;
923*53ee8cc1Swenshuai.xi }
924*53ee8cc1Swenshuai.xi
925*53ee8cc1Swenshuai.xi HAL_TSO_Set_TSOOut_Phase_Tune(u8Eng, 0, FALSE); //default -> no phase tuning
926*53ee8cc1Swenshuai.xi HAL_TSO_OutClk(u8Eng, &(pstOutClkSet->u16OutClk), &(pstOutClkSet->bClkInvert), &(pstOutClkSet->bEnable), TRUE); //alyays need TSO out clock
927*53ee8cc1Swenshuai.xi }
928*53ee8cc1Swenshuai.xi else
929*53ee8cc1Swenshuai.xi {
930*53ee8cc1Swenshuai.xi HAL_TSO_OutClk(u8Eng, &(pstOutClkSet->u16OutClk), &(pstOutClkSet->bClkInvert), &(pstOutClkSet->bEnable), FALSE);
931*53ee8cc1Swenshuai.xi if(pstOutClkSet->u16OutClk == HAL_TSO_OUT_SEL_TSO_OUT_DIV2N)
932*53ee8cc1Swenshuai.xi {
933*53ee8cc1Swenshuai.xi HAL_TSO_TSOOutDiv(u8Eng, &(pstOutClkSet->u16OutDivSrc), &(pstOutClkSet->u16OutDivNum), FALSE);
934*53ee8cc1Swenshuai.xi }
935*53ee8cc1Swenshuai.xi else if((pstOutClkSet->u16OutClk == HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT) || (pstOutClkSet->u16OutClk == HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT_DIV8))
936*53ee8cc1Swenshuai.xi {
937*53ee8cc1Swenshuai.xi HAL_TSO_PreTsoOutClk(u8Eng, &(pstOutClkSet->u16PreTsoOutClk), FALSE);
938*53ee8cc1Swenshuai.xi }
939*53ee8cc1Swenshuai.xi }
940*53ee8cc1Swenshuai.xi }
941*53ee8cc1Swenshuai.xi
HAL_TSO_Set_TSOOut_Phase_Tune(MS_U8 u8Eng,MS_U16 u16ClkOutPhase,MS_BOOL bPhaseEnable)942*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_Set_TSOOut_Phase_Tune(MS_U8 u8Eng, MS_U16 u16ClkOutPhase, MS_BOOL bPhaseEnable)
943*53ee8cc1Swenshuai.xi {
944*53ee8cc1Swenshuai.xi MS_U16 u16value = 0;
945*53ee8cc1Swenshuai.xi
946*53ee8cc1Swenshuai.xi if(!bPhaseEnable)
947*53ee8cc1Swenshuai.xi {
948*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) &= ~REG_CLKGEN0_TSO_OUT_PHASE_TUN_ENABLE;
949*53ee8cc1Swenshuai.xi }
950*53ee8cc1Swenshuai.xi else
951*53ee8cc1Swenshuai.xi {
952*53ee8cc1Swenshuai.xi u16value = (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_PHASE) & ~REG_CLKGEN0_TSO_OUT_PH_TUN_NUM_MASK)
953*53ee8cc1Swenshuai.xi | (u16ClkOutPhase << REG_CLKGEN0_TSO_OUT_PH_TUN_NUM_SHIFT);
954*53ee8cc1Swenshuai.xi
955*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_PHASE) = u16value;
956*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) |= REG_CLKGEN0_TSO_OUT_PHASE_TUN_ENABLE;
957*53ee8cc1Swenshuai.xi }
958*53ee8cc1Swenshuai.xi
959*53ee8cc1Swenshuai.xi return TRUE;
960*53ee8cc1Swenshuai.xi }
961*53ee8cc1Swenshuai.xi
HAL_TSO_PreTsoOutClk(MS_U8 u8Eng,MS_U16 * pu16PreTsoOutSel,MS_BOOL bSet)962*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_PreTsoOutClk(MS_U8 u8Eng, MS_U16* pu16PreTsoOutSel, MS_BOOL bSet)
963*53ee8cc1Swenshuai.xi {
964*53ee8cc1Swenshuai.xi if(bSet == TRUE)
965*53ee8cc1Swenshuai.xi {
966*53ee8cc1Swenshuai.xi if(*pu16PreTsoOutSel > HAL_PRE_TSO_OUT_SEL_TS4IN)
967*53ee8cc1Swenshuai.xi {
968*53ee8cc1Swenshuai.xi return FALSE;
969*53ee8cc1Swenshuai.xi }
970*53ee8cc1Swenshuai.xi
971*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) =
972*53ee8cc1Swenshuai.xi (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) & ~REG_CLKGEN1_TSO_OUT_PRE_CLK_MASK) | (*pu16PreTsoOutSel << REG_CLKGEN1_TSO_OUT_PRE_CLK_SHIFT);
973*53ee8cc1Swenshuai.xi }
974*53ee8cc1Swenshuai.xi else
975*53ee8cc1Swenshuai.xi {
976*53ee8cc1Swenshuai.xi *pu16PreTsoOutSel = (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) & REG_CLKGEN1_TSO_OUT_PRE_CLK_MASK) >> REG_CLKGEN1_TSO_OUT_PRE_CLK_SHIFT;
977*53ee8cc1Swenshuai.xi }
978*53ee8cc1Swenshuai.xi
979*53ee8cc1Swenshuai.xi return TRUE;
980*53ee8cc1Swenshuai.xi }
981*53ee8cc1Swenshuai.xi
HAL_TSO_TSOOutDiv(MS_U8 u8Eng,MS_U16 * pu16ClkOutDivSrcSel,MS_U16 * pu16ClkOutDivNum,MS_BOOL bSet)982*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_TSOOutDiv(MS_U8 u8Eng, MS_U16* pu16ClkOutDivSrcSel, MS_U16 *pu16ClkOutDivNum, MS_BOOL bSet)
983*53ee8cc1Swenshuai.xi {
984*53ee8cc1Swenshuai.xi //clock source for clock divide
985*53ee8cc1Swenshuai.xi if(bSet == TRUE)
986*53ee8cc1Swenshuai.xi {
987*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) =
988*53ee8cc1Swenshuai.xi (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) & ~REG_CLKGEN0_TSO_TRACE_MASK) | REG_CLKGEN0_TSO_TRACE_216M;
989*53ee8cc1Swenshuai.xi
990*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) =
991*53ee8cc1Swenshuai.xi (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) & ~REG_CLKGEN0_TSO_OUT_DIV_SEL_MASK) | (*pu16ClkOutDivSrcSel);
992*53ee8cc1Swenshuai.xi
993*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_PHASE) =
994*53ee8cc1Swenshuai.xi (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_PHASE) & ~REG_CLKGEN0_TSO_OUT_DIVNUM_MASK) | (*pu16ClkOutDivNum);
995*53ee8cc1Swenshuai.xi }
996*53ee8cc1Swenshuai.xi else
997*53ee8cc1Swenshuai.xi {
998*53ee8cc1Swenshuai.xi *pu16ClkOutDivSrcSel = TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) & REG_CLKGEN0_TSO_OUT_DIV_SEL_MASK;
999*53ee8cc1Swenshuai.xi *pu16ClkOutDivNum = TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_PHASE) & REG_CLKGEN0_TSO_OUT_DIVNUM_MASK;
1000*53ee8cc1Swenshuai.xi }
1001*53ee8cc1Swenshuai.xi
1002*53ee8cc1Swenshuai.xi return TRUE;
1003*53ee8cc1Swenshuai.xi }
1004*53ee8cc1Swenshuai.xi
HAL_TSO_OutClk(MS_U8 u8Eng,MS_U16 * pu16ClkOutSel,MS_BOOL * pbClkInvert,MS_BOOL * pbEnable,MS_BOOL bSet)1005*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_OutClk(MS_U8 u8Eng, MS_U16* pu16ClkOutSel, MS_BOOL* pbClkInvert, MS_BOOL* pbEnable, MS_BOOL bSet)
1006*53ee8cc1Swenshuai.xi {
1007*53ee8cc1Swenshuai.xi MS_U16 u16Clk = TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) & ~REG_CLKGEN0_TSO_OUT_CLK_MASK;
1008*53ee8cc1Swenshuai.xi
1009*53ee8cc1Swenshuai.xi if(bSet == TRUE)
1010*53ee8cc1Swenshuai.xi {
1011*53ee8cc1Swenshuai.xi if(*pbEnable == FALSE)
1012*53ee8cc1Swenshuai.xi {
1013*53ee8cc1Swenshuai.xi u16Clk |= REG_CLKGEN0_TSO_OUT_CLK_DISABLE;
1014*53ee8cc1Swenshuai.xi }
1015*53ee8cc1Swenshuai.xi else
1016*53ee8cc1Swenshuai.xi {
1017*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) =
1018*53ee8cc1Swenshuai.xi (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) & ~REG_CLKGEN0_TSO_TRACE_MASK) | REG_CLKGEN0_TSO_TRACE_216M;
1019*53ee8cc1Swenshuai.xi
1020*53ee8cc1Swenshuai.xi u16Clk |= (*pu16ClkOutSel);
1021*53ee8cc1Swenshuai.xi
1022*53ee8cc1Swenshuai.xi if(*pbClkInvert)
1023*53ee8cc1Swenshuai.xi u16Clk |= REG_CLKGEN0_TSO_OUT_CLK_INVERT;
1024*53ee8cc1Swenshuai.xi
1025*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_RESERVED0) |= REG_CLKGEN0_RES0_CLKTSO_TOPAD_INV;
1026*53ee8cc1Swenshuai.xi }
1027*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) = u16Clk;
1028*53ee8cc1Swenshuai.xi }
1029*53ee8cc1Swenshuai.xi else
1030*53ee8cc1Swenshuai.xi {
1031*53ee8cc1Swenshuai.xi *pbEnable = ((u16Clk & REG_CLKGEN0_TSO_OUT_CLK_DISABLE) == 0);
1032*53ee8cc1Swenshuai.xi *pbClkInvert = ((u16Clk & REG_CLKGEN0_TSO_OUT_CLK_INVERT) == REG_CLKGEN0_TSO_OUT_CLK_INVERT);
1033*53ee8cc1Swenshuai.xi *pu16ClkOutSel = u16Clk;
1034*53ee8cc1Swenshuai.xi }
1035*53ee8cc1Swenshuai.xi
1036*53ee8cc1Swenshuai.xi return TRUE;
1037*53ee8cc1Swenshuai.xi }
1038*53ee8cc1Swenshuai.xi
1039*53ee8cc1Swenshuai.xi // ------------------------------------------------------
1040*53ee8cc1Swenshuai.xi // APIS
1041*53ee8cc1Swenshuai.xi //-------------------------------------------------------
HAL_TSO_Flt_SetPid(MS_U8 u8Eng,MS_U16 u16FltId,MS_U16 u16PID)1042*53ee8cc1Swenshuai.xi void HAL_TSO_Flt_SetPid(MS_U8 u8Eng, MS_U16 u16FltId, MS_U16 u16PID)
1043*53ee8cc1Swenshuai.xi {
1044*53ee8cc1Swenshuai.xi MS_U32 u32value;
1045*53ee8cc1Swenshuai.xi REG_PidFlt* pidReg = &(_TsoPid[u8Eng].Flt[u16FltId]);
1046*53ee8cc1Swenshuai.xi
1047*53ee8cc1Swenshuai.xi u32value = (HAL_TSO_REG32_IndR((REG32 *)pidReg) & ~TSO_PIDFLT_PID_MASK) | (((MS_U32)u16PID << TSO_PIDFLT_PID_SHFT) & TSO_PIDFLT_PID_MASK);
1048*53ee8cc1Swenshuai.xi HAL_TSO_REG32_IndW((REG32 *)pidReg, u32value);
1049*53ee8cc1Swenshuai.xi }
1050*53ee8cc1Swenshuai.xi
HAL_TSO_Flt_SetInputSrc(MS_U8 u8Eng,MS_U16 u16FltId,MS_U16 u16InputSrc)1051*53ee8cc1Swenshuai.xi void HAL_TSO_Flt_SetInputSrc(MS_U8 u8Eng, MS_U16 u16FltId, MS_U16 u16InputSrc)
1052*53ee8cc1Swenshuai.xi {
1053*53ee8cc1Swenshuai.xi MS_U32 u32value;
1054*53ee8cc1Swenshuai.xi REG_PidFlt* pidReg = &(_TsoPid[u8Eng].Flt[u16FltId]);
1055*53ee8cc1Swenshuai.xi
1056*53ee8cc1Swenshuai.xi u32value = (HAL_TSO_REG32_IndR((REG32 *)pidReg) & ~TSO_PIDFLT_IN_MASK) | (u16InputSrc << TSO_PIDFLT_IN_SHIFT);
1057*53ee8cc1Swenshuai.xi HAL_TSO_REG32_IndW((REG32 *)pidReg, u32value);
1058*53ee8cc1Swenshuai.xi }
1059*53ee8cc1Swenshuai.xi
HAL_TSO_ReplaceFlt_SetPktPid(MS_U8 u8Eng,MS_U16 u16FltId,MS_U8 u8TsIf,MS_U16 u16OldPid,MS_U16 u16NewPid)1060*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_ReplaceFlt_SetPktPid(MS_U8 u8Eng, MS_U16 u16FltId, MS_U8 u8TsIf, MS_U16 u16OldPid, MS_U16 u16NewPid)
1061*53ee8cc1Swenshuai.xi {
1062*53ee8cc1Swenshuai.xi MS_U16 u32data = (((MS_U32)u16OldPid) & REP_PIDFLT_ORG_PID_MASK) | (((MS_U32)u8TsIf) << REP_PIDFLT_SRC_SHIFT) |
1063*53ee8cc1Swenshuai.xi ((((MS_U32)u16NewPid) << REP_PIDFLT_NEW_PID_SHIFT) & REP_PIDFLT_NEW_PID_MASK);
1064*53ee8cc1Swenshuai.xi
1065*53ee8cc1Swenshuai.xi _HAL_REG32_W(&(_TSOCtrl->REP_PidFlt[u16FltId]), u32data);
1066*53ee8cc1Swenshuai.xi
1067*53ee8cc1Swenshuai.xi return TRUE;
1068*53ee8cc1Swenshuai.xi }
1069*53ee8cc1Swenshuai.xi
HAL_TSO_ReplaceFlt_Enable(MS_U8 u8Eng,MS_U16 u16FltId,MS_BOOL bEnable)1070*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_ReplaceFlt_Enable(MS_U8 u8Eng, MS_U16 u16FltId, MS_BOOL bEnable)
1071*53ee8cc1Swenshuai.xi {
1072*53ee8cc1Swenshuai.xi if(bEnable)
1073*53ee8cc1Swenshuai.xi {
1074*53ee8cc1Swenshuai.xi _HAL_REG32_W(&(_TSOCtrl->REP_PidFlt[u16FltId]), SET_FLAG1(_HAL_REG32_R(&(_TSOCtrl->REP_PidFlt[u16FltId])), REP_PIDFLT_REPLACE_EN));
1075*53ee8cc1Swenshuai.xi }
1076*53ee8cc1Swenshuai.xi else
1077*53ee8cc1Swenshuai.xi {
1078*53ee8cc1Swenshuai.xi _HAL_REG32_W(&(_TSOCtrl->REP_PidFlt[u16FltId]), RESET_FLAG1(_HAL_REG32_R(&(_TSOCtrl->REP_PidFlt[u16FltId])), REP_PIDFLT_REPLACE_EN));
1079*53ee8cc1Swenshuai.xi }
1080*53ee8cc1Swenshuai.xi
1081*53ee8cc1Swenshuai.xi return TRUE;
1082*53ee8cc1Swenshuai.xi }
1083*53ee8cc1Swenshuai.xi
HAL_TSO_Set_Filein_ReadAddr(MS_U8 u8Eng,MS_U8 u8FileEng,MS_PHY phyAddr)1084*53ee8cc1Swenshuai.xi void HAL_TSO_Set_Filein_ReadAddr(MS_U8 u8Eng, MS_U8 u8FileEng, MS_PHY phyAddr)
1085*53ee8cc1Swenshuai.xi {
1086*53ee8cc1Swenshuai.xi _phyTSOFiMiuOffset[u8FileEng] = _HAL_TSO_MIU_OFFSET(phyAddr);
1087*53ee8cc1Swenshuai.xi
1088*53ee8cc1Swenshuai.xi if(u8FileEng == 0)
1089*53ee8cc1Swenshuai.xi {
1090*53ee8cc1Swenshuai.xi _HAL_REG32_W(&(_TSOCtrl->TSO_Filein_raddr), (MS_U32)(phyAddr-_phyTSOFiMiuOffset[u8FileEng]));
1091*53ee8cc1Swenshuai.xi }
1092*53ee8cc1Swenshuai.xi else if(u8FileEng == 1)
1093*53ee8cc1Swenshuai.xi {
1094*53ee8cc1Swenshuai.xi _HAL_REG32_W(&(_TSOCtrl->TSO_Filein_raddr1), (MS_U32)(phyAddr-_phyTSOFiMiuOffset[u8FileEng]));
1095*53ee8cc1Swenshuai.xi }
1096*53ee8cc1Swenshuai.xi }
1097*53ee8cc1Swenshuai.xi
HAL_TSO_Set_Filein_ReadLen(MS_U8 u8Eng,MS_U8 u8FileEng,MS_U32 u32len)1098*53ee8cc1Swenshuai.xi void HAL_TSO_Set_Filein_ReadLen(MS_U8 u8Eng, MS_U8 u8FileEng, MS_U32 u32len)
1099*53ee8cc1Swenshuai.xi {
1100*53ee8cc1Swenshuai.xi if(u8FileEng == 0)
1101*53ee8cc1Swenshuai.xi {
1102*53ee8cc1Swenshuai.xi _HAL_REG32_W(&(_TSOCtrl->TSO_Filein_rNum), u32len);
1103*53ee8cc1Swenshuai.xi }
1104*53ee8cc1Swenshuai.xi else if(u8FileEng == 1)
1105*53ee8cc1Swenshuai.xi {
1106*53ee8cc1Swenshuai.xi _HAL_REG32_W(&(_TSOCtrl->TSO_Filein_rNum1), u32len);
1107*53ee8cc1Swenshuai.xi }
1108*53ee8cc1Swenshuai.xi }
1109*53ee8cc1Swenshuai.xi
HAL_TSO_Get_Filein_ReadAddr(MS_U8 u8Eng,MS_U8 u8FileEng)1110*53ee8cc1Swenshuai.xi MS_PHY HAL_TSO_Get_Filein_ReadAddr(MS_U8 u8Eng, MS_U8 u8FileEng)
1111*53ee8cc1Swenshuai.xi {
1112*53ee8cc1Swenshuai.xi MS_PHY phyvalue = 0;
1113*53ee8cc1Swenshuai.xi
1114*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]), _HAL_REG16_R(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng])) | TSO_FICFG_RADDR_READ);
1115*53ee8cc1Swenshuai.xi phyvalue = ((MS_PHY)_HAL_REG32_R(&(_TSOCtrl->TSO_TSO2MI_RADDR[u8FileEng])) & 0xFFFFFFFFUL) << TSO_MIU_BUS;
1116*53ee8cc1Swenshuai.xi phyvalue += _phyTSOFiMiuOffset[u8FileEng];
1117*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]), _HAL_REG16_R(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng])) & ~TSO_FICFG_RADDR_READ);
1118*53ee8cc1Swenshuai.xi return phyvalue;
1119*53ee8cc1Swenshuai.xi }
1120*53ee8cc1Swenshuai.xi
HAL_TSO_Set_Filein_Ctrl(MS_U8 u8Eng,MS_U8 u8FileEng,MS_U16 u16ctrl)1121*53ee8cc1Swenshuai.xi void HAL_TSO_Set_Filein_Ctrl(MS_U8 u8Eng, MS_U8 u8FileEng, MS_U16 u16ctrl)
1122*53ee8cc1Swenshuai.xi {
1123*53ee8cc1Swenshuai.xi if(u8FileEng == 0)
1124*53ee8cc1Swenshuai.xi {
1125*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_Filein_Ctrl), (_HAL_REG16_R(&(_TSOCtrl->TSO_Filein_Ctrl)) & ~TSO_FILEIN_CTRL_MASK) | u16ctrl);
1126*53ee8cc1Swenshuai.xi }
1127*53ee8cc1Swenshuai.xi else if(u8FileEng == 1)
1128*53ee8cc1Swenshuai.xi {
1129*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_Filein_Ctrl1), (_HAL_REG16_R(&(_TSOCtrl->TSO_Filein_Ctrl1)) & ~TSO_FILEIN_CTRL_MASK) | u16ctrl);
1130*53ee8cc1Swenshuai.xi }
1131*53ee8cc1Swenshuai.xi }
1132*53ee8cc1Swenshuai.xi
HAL_TSO_Get_Filein_Ctrl(MS_U8 u8Eng,MS_U8 u8FileEng)1133*53ee8cc1Swenshuai.xi MS_U16 HAL_TSO_Get_Filein_Ctrl(MS_U8 u8Eng, MS_U8 u8FileEng)
1134*53ee8cc1Swenshuai.xi {
1135*53ee8cc1Swenshuai.xi if(u8FileEng == 0)
1136*53ee8cc1Swenshuai.xi {
1137*53ee8cc1Swenshuai.xi return (_HAL_REG16_R(&(_TSOCtrl->TSO_Filein_Ctrl)) & TSO_FILEIN_CTRL_MASK);
1138*53ee8cc1Swenshuai.xi }
1139*53ee8cc1Swenshuai.xi else if(u8FileEng == 1)
1140*53ee8cc1Swenshuai.xi {
1141*53ee8cc1Swenshuai.xi return (_HAL_REG16_R(&(_TSOCtrl->TSO_Filein_Ctrl1)) & TSO_FILEIN_CTRL_MASK);
1142*53ee8cc1Swenshuai.xi }
1143*53ee8cc1Swenshuai.xi
1144*53ee8cc1Swenshuai.xi return 0;
1145*53ee8cc1Swenshuai.xi }
1146*53ee8cc1Swenshuai.xi
HAL_TSO_Set_Filein_MOBFKey(MS_U8 u8FileEng,MS_U32 u32Key,MS_BOOL bSecured)1147*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_Set_Filein_MOBFKey(MS_U8 u8FileEng, MS_U32 u32Key, MS_BOOL bSecured)
1148*53ee8cc1Swenshuai.xi {
1149*53ee8cc1Swenshuai.xi MS_U16 u16data = (bSecured ? TSO_FILEIN_RIU_TSO_NS : 0);
1150*53ee8cc1Swenshuai.xi REG16* pReg = ((u8FileEng == 0)? (&(_TSOCtrl->TSO_Filein_Ctrl)) : (&(_TSOCtrl->TSO_Filein_Ctrl1)));
1151*53ee8cc1Swenshuai.xi
1152*53ee8cc1Swenshuai.xi if((_HAL_REG16_R(pReg) & (TSO_FILEIN_RSTART|TSO_FILEIN_ABORT)) != 0)
1153*53ee8cc1Swenshuai.xi {
1154*53ee8cc1Swenshuai.xi return FALSE;
1155*53ee8cc1Swenshuai.xi }
1156*53ee8cc1Swenshuai.xi
1157*53ee8cc1Swenshuai.xi u16data |= ((MS_U16)(u32Key << TSO_FILEIN_MOBF_IDX_SHIFT) & TSO_FILEIN_MOBF_IDX_MASK);
1158*53ee8cc1Swenshuai.xi _HAL_REG16_W(pReg, u16data)
1159*53ee8cc1Swenshuai.xi
1160*53ee8cc1Swenshuai.xi return TRUE;
1161*53ee8cc1Swenshuai.xi }
1162*53ee8cc1Swenshuai.xi
HAL_TSO_Filein_Enable(MS_U8 u8Eng,MS_U8 u8FileEng,MS_BOOL bEnable)1163*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_Filein_Enable(MS_U8 u8Eng, MS_U8 u8FileEng, MS_BOOL bEnable)
1164*53ee8cc1Swenshuai.xi {
1165*53ee8cc1Swenshuai.xi MS_U16 u16ChIf = ((u8Eng == 0)? TSO_CFG1_TSO_TSIF5_EN: TSO_CFG1_TSO_TSIF6_EN);
1166*53ee8cc1Swenshuai.xi
1167*53ee8cc1Swenshuai.xi if(bEnable)
1168*53ee8cc1Swenshuai.xi {
1169*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CFG1), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->TSO_CFG1)), u16ChIf));
1170*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]),
1171*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_FILE_CFG[u8FileEng]), TSO_FICFG_TSO_FILEIN|TSO_FICFG_FILE_SEGMENT|TSO_FICFG_TS_DATAPORT_SEL));
1172*53ee8cc1Swenshuai.xi }
1173*53ee8cc1Swenshuai.xi else
1174*53ee8cc1Swenshuai.xi {
1175*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CFG1), RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->TSO_CFG1)), u16ChIf));
1176*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]),
1177*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_FILE_CFG[u8FileEng]), TSO_FICFG_TSO_FILEIN|TSO_FICFG_FILE_SEGMENT|TSO_FICFG_TS_DATAPORT_SEL));
1178*53ee8cc1Swenshuai.xi }
1179*53ee8cc1Swenshuai.xi
1180*53ee8cc1Swenshuai.xi return TRUE;
1181*53ee8cc1Swenshuai.xi }
1182*53ee8cc1Swenshuai.xi
HAL_TSO_FileinTimer_Enable(MS_U8 u8Eng,MS_U8 u8FileEng,MS_BOOL bEnable)1183*53ee8cc1Swenshuai.xi void HAL_TSO_FileinTimer_Enable(MS_U8 u8Eng, MS_U8 u8FileEng, MS_BOOL bEnable)
1184*53ee8cc1Swenshuai.xi {
1185*53ee8cc1Swenshuai.xi if(bEnable)
1186*53ee8cc1Swenshuai.xi {
1187*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]), _HAL_REG16_R(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng])) | TSO_FICFG_TIMER_ENABLE);
1188*53ee8cc1Swenshuai.xi }
1189*53ee8cc1Swenshuai.xi else
1190*53ee8cc1Swenshuai.xi {
1191*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]), _HAL_REG16_R(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng])) & ~TSO_FICFG_TIMER_ENABLE);
1192*53ee8cc1Swenshuai.xi }
1193*53ee8cc1Swenshuai.xi }
1194*53ee8cc1Swenshuai.xi
HAL_TSO_Filein_Rate(MS_U8 u8Eng,MS_U8 u8FileEng,MS_U16 u16timer)1195*53ee8cc1Swenshuai.xi void HAL_TSO_Filein_Rate(MS_U8 u8Eng, MS_U8 u8FileEng, MS_U16 u16timer)
1196*53ee8cc1Swenshuai.xi {
1197*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_FI_TIMER[u8FileEng]), u16timer);
1198*53ee8cc1Swenshuai.xi }
1199*53ee8cc1Swenshuai.xi
HAL_TSO_Filein_192Mode_Enable(MS_U8 u8Eng,MS_U8 u8FileEng,MS_BOOL bEnable)1200*53ee8cc1Swenshuai.xi void HAL_TSO_Filein_192Mode_Enable(MS_U8 u8Eng, MS_U8 u8FileEng, MS_BOOL bEnable)
1201*53ee8cc1Swenshuai.xi {
1202*53ee8cc1Swenshuai.xi if(bEnable)
1203*53ee8cc1Swenshuai.xi {
1204*53ee8cc1Swenshuai.xi //init timestamp
1205*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]), SET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_FILE_CFG[u8FileEng]), TSO_FICFG_INIT_TIMESTAMP));
1206*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]), RESET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_FILE_CFG[u8FileEng]), TSO_FICFG_INIT_TIMESTAMP));
1207*53ee8cc1Swenshuai.xi
1208*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]), SET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_FILE_CFG[u8FileEng]), TSO_FICFG_PKT192_ENABLE));
1209*53ee8cc1Swenshuai.xi }
1210*53ee8cc1Swenshuai.xi else
1211*53ee8cc1Swenshuai.xi {
1212*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]),
1213*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_FILE_CFG[u8FileEng]), TSO_FICFG_PKT192_ENABLE));
1214*53ee8cc1Swenshuai.xi }
1215*53ee8cc1Swenshuai.xi }
1216*53ee8cc1Swenshuai.xi
HAL_TSO_Filein_192BlockMode_Enable(MS_U8 u8Eng,MS_U8 u8FileEng,MS_BOOL bEnable)1217*53ee8cc1Swenshuai.xi void HAL_TSO_Filein_192BlockMode_Enable(MS_U8 u8Eng, MS_U8 u8FileEng, MS_BOOL bEnable)
1218*53ee8cc1Swenshuai.xi {
1219*53ee8cc1Swenshuai.xi if(bEnable)
1220*53ee8cc1Swenshuai.xi {
1221*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]),
1222*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_FILE_CFG[u8FileEng]), TSO_FICFG_PKT192_BLK_DISABLE));
1223*53ee8cc1Swenshuai.xi }
1224*53ee8cc1Swenshuai.xi else
1225*53ee8cc1Swenshuai.xi {
1226*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]),
1227*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_FILE_CFG[u8FileEng]), TSO_FICFG_PKT192_BLK_DISABLE));
1228*53ee8cc1Swenshuai.xi }
1229*53ee8cc1Swenshuai.xi }
1230*53ee8cc1Swenshuai.xi
HAL_TSO_CmdQ_FIFO_Get_WRCnt(MS_U8 u8Eng,MS_U8 u8FileEng)1231*53ee8cc1Swenshuai.xi MS_U16 HAL_TSO_CmdQ_FIFO_Get_WRCnt(MS_U8 u8Eng, MS_U8 u8FileEng)
1232*53ee8cc1Swenshuai.xi {
1233*53ee8cc1Swenshuai.xi MS_U16 u16Shift = ((u8FileEng == 0) ? 0: 8);
1234*53ee8cc1Swenshuai.xi
1235*53ee8cc1Swenshuai.xi return ((_HAL_REG16_R(&(_TSOCtrl->TSO_CMDQ_STATUS)) >> u16Shift) & TSO_CMDQ_STS_WCNT_MASK);
1236*53ee8cc1Swenshuai.xi }
1237*53ee8cc1Swenshuai.xi
HAL_TSO_CmdQ_FIFO_IsFull(MS_U8 u8Eng,MS_U8 u8FileEng)1238*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_CmdQ_FIFO_IsFull(MS_U8 u8Eng, MS_U8 u8FileEng)
1239*53ee8cc1Swenshuai.xi {
1240*53ee8cc1Swenshuai.xi MS_U16 u16Shift = ((u8FileEng == 0) ? 0: 8);
1241*53ee8cc1Swenshuai.xi
1242*53ee8cc1Swenshuai.xi return (MS_BOOL)((_HAL_REG16_R(&(_TSOCtrl->TSO_CMDQ_STATUS)) >> u16Shift) & TSO_CMDQ_STS_FIFO_FULL);
1243*53ee8cc1Swenshuai.xi }
1244*53ee8cc1Swenshuai.xi
HAL_TSO_CmdQ_FIFO_IsEmpty(MS_U8 u8Eng,MS_U8 u8FileEng)1245*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_CmdQ_FIFO_IsEmpty(MS_U8 u8Eng, MS_U8 u8FileEng)
1246*53ee8cc1Swenshuai.xi {
1247*53ee8cc1Swenshuai.xi MS_U16 u16Shift = ((u8FileEng == 0) ? 0: 8);
1248*53ee8cc1Swenshuai.xi
1249*53ee8cc1Swenshuai.xi return (MS_BOOL)((_HAL_REG16_R(&(_TSOCtrl->TSO_CMDQ_STATUS)) >> u16Shift) & TSO_CMDQ_STS_FIFO_EMPTY);
1250*53ee8cc1Swenshuai.xi }
1251*53ee8cc1Swenshuai.xi
HAL_TSO_CmdQ_FIFO_Get_WRLevel(MS_U8 u8Eng,MS_U8 u8FileEng)1252*53ee8cc1Swenshuai.xi MS_U8 HAL_TSO_CmdQ_FIFO_Get_WRLevel(MS_U8 u8Eng, MS_U8 u8FileEng)
1253*53ee8cc1Swenshuai.xi {
1254*53ee8cc1Swenshuai.xi MS_U16 u16Shift = ((u8FileEng == 0) ? 0: 8);
1255*53ee8cc1Swenshuai.xi
1256*53ee8cc1Swenshuai.xi return (MS_U8)((_HAL_REG16_R(&(_TSOCtrl[u8Eng].TSO_CMDQ_STATUS)) >> u16Shift) & TSO_CMDQ_STS_WLEVEL_MASK);
1257*53ee8cc1Swenshuai.xi }
1258*53ee8cc1Swenshuai.xi
HAL_TSO_CmdQ_Reset(MS_U8 u8Eng,MS_U8 u8FileEng)1259*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_CmdQ_Reset(MS_U8 u8Eng, MS_U8 u8FileEng)
1260*53ee8cc1Swenshuai.xi {
1261*53ee8cc1Swenshuai.xi MS_U16 u16data = ((u8FileEng == 0)? TSO_SW_RSTZ_CMDQ : TSO_SW_RSTZ_CMDQ1);
1262*53ee8cc1Swenshuai.xi
1263*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->SW_RSTZ)), u16data));
1264*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ), RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->SW_RSTZ)), u16data));
1265*53ee8cc1Swenshuai.xi return TRUE;
1266*53ee8cc1Swenshuai.xi }
1267*53ee8cc1Swenshuai.xi
HAL_TSO_RW_ValidBlock_Count(MS_U8 u8Eng,MS_BOOL bWrite,MS_U16 * pu16ValidBlockCnt)1268*53ee8cc1Swenshuai.xi void HAL_TSO_RW_ValidBlock_Count(MS_U8 u8Eng, MS_BOOL bWrite, MS_U16 *pu16ValidBlockCnt)
1269*53ee8cc1Swenshuai.xi {
1270*53ee8cc1Swenshuai.xi MS_U16 u16data = _HAL_REG16_R(&(_TSOCtrl->TSO_CFG2));
1271*53ee8cc1Swenshuai.xi
1272*53ee8cc1Swenshuai.xi if(bWrite)
1273*53ee8cc1Swenshuai.xi {
1274*53ee8cc1Swenshuai.xi u16data &= ~TSO_CFG2_VALID_BYTECNT_MASK;
1275*53ee8cc1Swenshuai.xi u16data |= (*pu16ValidBlockCnt << TSO_CFG2_VALID_BYTECNT_SHIFT);
1276*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CFG2), u16data);
1277*53ee8cc1Swenshuai.xi
1278*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CFG1), SET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_CFG1), TSO_CFG1_PKT_PARAM_LD));
1279*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CFG1), RESET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_CFG1), TSO_CFG1_PKT_PARAM_LD));
1280*53ee8cc1Swenshuai.xi }
1281*53ee8cc1Swenshuai.xi else
1282*53ee8cc1Swenshuai.xi {
1283*53ee8cc1Swenshuai.xi *pu16ValidBlockCnt = (u16data & TSO_CFG2_VALID_BYTECNT_MASK) >> TSO_CFG2_VALID_BYTECNT_SHIFT;
1284*53ee8cc1Swenshuai.xi }
1285*53ee8cc1Swenshuai.xi }
1286*53ee8cc1Swenshuai.xi
HAL_TSO_RW_InvalidBlock_Count(MS_U8 u8Eng,MS_BOOL bWrite,MS_U16 * pu16InvalidBlockCnt)1287*53ee8cc1Swenshuai.xi void HAL_TSO_RW_InvalidBlock_Count(MS_U8 u8Eng, MS_BOOL bWrite, MS_U16 *pu16InvalidBlockCnt)
1288*53ee8cc1Swenshuai.xi {
1289*53ee8cc1Swenshuai.xi MS_U16 u16data = _HAL_REG16_R(&(_TSOCtrl->TSO_CFG2));
1290*53ee8cc1Swenshuai.xi
1291*53ee8cc1Swenshuai.xi if(bWrite)
1292*53ee8cc1Swenshuai.xi {
1293*53ee8cc1Swenshuai.xi u16data &= ~TSO_CFG2_INVALID_BYTECNT_MASK;
1294*53ee8cc1Swenshuai.xi u16data |= (*pu16InvalidBlockCnt << TSO_CFG2_INVALID_BYTECNT_SHIFT);
1295*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CFG2), u16data);
1296*53ee8cc1Swenshuai.xi
1297*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CFG1), SET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_CFG1), TSO_CFG1_PKT_PARAM_LD));
1298*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CFG1), RESET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_CFG1), TSO_CFG1_PKT_PARAM_LD));
1299*53ee8cc1Swenshuai.xi }
1300*53ee8cc1Swenshuai.xi else
1301*53ee8cc1Swenshuai.xi {
1302*53ee8cc1Swenshuai.xi *pu16InvalidBlockCnt = u16data & TSO_CFG2_INVALID_BYTECNT_MASK;
1303*53ee8cc1Swenshuai.xi }
1304*53ee8cc1Swenshuai.xi }
1305*53ee8cc1Swenshuai.xi
HAL_TSO_RW_OutputPktSize(MS_U8 u8Eng,MS_BOOL bWrite,MS_U16 * pu16PktSize)1306*53ee8cc1Swenshuai.xi void HAL_TSO_RW_OutputPktSize(MS_U8 u8Eng, MS_BOOL bWrite, MS_U16 *pu16PktSize)
1307*53ee8cc1Swenshuai.xi {
1308*53ee8cc1Swenshuai.xi if(bWrite)
1309*53ee8cc1Swenshuai.xi {
1310*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CFG3), *pu16PktSize);
1311*53ee8cc1Swenshuai.xi }
1312*53ee8cc1Swenshuai.xi else
1313*53ee8cc1Swenshuai.xi {
1314*53ee8cc1Swenshuai.xi *pu16PktSize = _HAL_REG16_R(&(_TSOCtrl->TSO_CFG3));
1315*53ee8cc1Swenshuai.xi }
1316*53ee8cc1Swenshuai.xi
1317*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CFG1), SET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_CFG1), TSO_CFG1_PKT_PARAM_LD));
1318*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CFG1), RESET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_CFG1), TSO_CFG1_PKT_PARAM_LD));
1319*53ee8cc1Swenshuai.xi }
1320*53ee8cc1Swenshuai.xi
HAL_TSO_LPcr2_Set(MS_U8 u8Eng,MS_U8 u8FileEng,MS_U32 u32lpcr2)1321*53ee8cc1Swenshuai.xi void HAL_TSO_LPcr2_Set(MS_U8 u8Eng, MS_U8 u8FileEng, MS_U32 u32lpcr2)
1322*53ee8cc1Swenshuai.xi {
1323*53ee8cc1Swenshuai.xi MS_U16 u16temp = _HAL_REG16_R(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]));
1324*53ee8cc1Swenshuai.xi
1325*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]), u16temp | TSO_FICFG_LPCR2_WLD);
1326*53ee8cc1Swenshuai.xi _HAL_REG32_W(&(_TSOCtrl->TSO_LPCR2[u8FileEng]), u32lpcr2);
1327*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]), u16temp);
1328*53ee8cc1Swenshuai.xi }
1329*53ee8cc1Swenshuai.xi
HAL_TSO_LPcr2_Get(MS_U8 u8Eng,MS_U8 u8FileEng)1330*53ee8cc1Swenshuai.xi MS_U32 HAL_TSO_LPcr2_Get(MS_U8 u8Eng, MS_U8 u8FileEng)
1331*53ee8cc1Swenshuai.xi {
1332*53ee8cc1Swenshuai.xi MS_U32 u32temp = 0;
1333*53ee8cc1Swenshuai.xi MS_U16 u16temp = _HAL_REG16_R(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]));
1334*53ee8cc1Swenshuai.xi
1335*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]), ((u16temp & ~TSO_FICFG_LPCR2_WLD)|TSO_FICFG_LPCR2_LD));
1336*53ee8cc1Swenshuai.xi u32temp = _HAL_REG32_R(&_TSOCtrl->TSO_LPCR2[u8FileEng]);
1337*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]), u16temp);
1338*53ee8cc1Swenshuai.xi
1339*53ee8cc1Swenshuai.xi return u32temp;
1340*53ee8cc1Swenshuai.xi }
1341*53ee8cc1Swenshuai.xi
HAL_TSO_TimeStamp_Get(MS_U8 u8Eng,MS_U8 u8FileEng)1342*53ee8cc1Swenshuai.xi MS_U32 HAL_TSO_TimeStamp_Get(MS_U8 u8Eng, MS_U8 u8FileEng)
1343*53ee8cc1Swenshuai.xi {
1344*53ee8cc1Swenshuai.xi return _HAL_REG32_R(&(_TSOCtrl->TSO_TIMESTAMP[u8FileEng]));
1345*53ee8cc1Swenshuai.xi }
1346*53ee8cc1Swenshuai.xi
HAL_TSO_PktChkSize_Set(MS_U8 u8Eng,MS_U8 u8If,MS_U8 u8size)1347*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_PktChkSize_Set(MS_U8 u8Eng, MS_U8 u8If, MS_U8 u8size)
1348*53ee8cc1Swenshuai.xi {
1349*53ee8cc1Swenshuai.xi MS_U16 u16data = 0;
1350*53ee8cc1Swenshuai.xi
1351*53ee8cc1Swenshuai.xi if(u8If == HAL_TSO_TSIF_LIVE1)
1352*53ee8cc1Swenshuai.xi {
1353*53ee8cc1Swenshuai.xi u16data = _HAL_REG16_R(&(_TSOCtrl->TSO_CH0_IF1_CFG0)) & ~TSO_PKT_SIZE_CHK_LIVE_MASK;
1354*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CH0_IF1_CFG0), u16data | (MS_U16)u8size);
1355*53ee8cc1Swenshuai.xi }
1356*53ee8cc1Swenshuai.xi else if((u8If == HAL_TSO_TSIF_LIVE2) || (u8If == HAL_TSO_TSIF_FILE1))
1357*53ee8cc1Swenshuai.xi {
1358*53ee8cc1Swenshuai.xi u16data = _HAL_REG16_R(&(_TSOCtrl->TSO_CH0_IF5_CFG0)) & ~TSO_PKT_SIZE_CHK_LIVE_MASK;
1359*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CH0_IF5_CFG0), u16data | (MS_U16)u8size);
1360*53ee8cc1Swenshuai.xi }
1361*53ee8cc1Swenshuai.xi else if((u8If == HAL_TSO_TSIF_LIVE3) || (u8If == HAL_TSO_TSIF_FILE2))
1362*53ee8cc1Swenshuai.xi {
1363*53ee8cc1Swenshuai.xi u16data = _HAL_REG16_R(&(_TSOCtrl->TSO_CH0_IF6_CFG0)) & ~TSO_PKT_SIZE_CHK_LIVE_MASK;
1364*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CH0_IF6_CFG0), u16data | (MS_U16)u8size);
1365*53ee8cc1Swenshuai.xi }
1366*53ee8cc1Swenshuai.xi else
1367*53ee8cc1Swenshuai.xi {
1368*53ee8cc1Swenshuai.xi return FALSE;
1369*53ee8cc1Swenshuai.xi }
1370*53ee8cc1Swenshuai.xi
1371*53ee8cc1Swenshuai.xi return TRUE;
1372*53ee8cc1Swenshuai.xi }
1373*53ee8cc1Swenshuai.xi
HAL_TSO_Filein_PktChkSize_Set(MS_U8 u8Eng,MS_U8 u8FileEng,MS_U8 u8size)1374*53ee8cc1Swenshuai.xi void HAL_TSO_Filein_PktChkSize_Set(MS_U8 u8Eng, MS_U8 u8FileEng, MS_U8 u8size)
1375*53ee8cc1Swenshuai.xi {
1376*53ee8cc1Swenshuai.xi MS_U16 u16temp = 0, u16shift = ((u8FileEng == 0) ? 0: 8);
1377*53ee8cc1Swenshuai.xi
1378*53ee8cc1Swenshuai.xi u16temp = _HAL_REG16_R(&(_TSOCtrl->TSO_PKT_CHKSIZE_FI)) & ~(TSO_PKT_CHKSIZE_FI_MASK << u16shift);
1379*53ee8cc1Swenshuai.xi u16temp |= (((MS_U16)(u8size & 0xFF)) << u16shift);
1380*53ee8cc1Swenshuai.xi
1381*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_PKT_CHKSIZE_FI), u16temp);
1382*53ee8cc1Swenshuai.xi }
1383*53ee8cc1Swenshuai.xi
HAL_TSO_Cfg1_Enable(MS_U8 u8Eng,MS_U16 u16CfgItem,MS_BOOL bEnable)1384*53ee8cc1Swenshuai.xi void HAL_TSO_Cfg1_Enable(MS_U8 u8Eng, MS_U16 u16CfgItem, MS_BOOL bEnable)
1385*53ee8cc1Swenshuai.xi {
1386*53ee8cc1Swenshuai.xi MS_U16 u16data = _HAL_REG16_R(&(_TSOCtrl->TSO_CFG1));
1387*53ee8cc1Swenshuai.xi
1388*53ee8cc1Swenshuai.xi if(bEnable)
1389*53ee8cc1Swenshuai.xi {
1390*53ee8cc1Swenshuai.xi u16data |= u16CfgItem;
1391*53ee8cc1Swenshuai.xi }
1392*53ee8cc1Swenshuai.xi else
1393*53ee8cc1Swenshuai.xi {
1394*53ee8cc1Swenshuai.xi u16data &= ~u16CfgItem;
1395*53ee8cc1Swenshuai.xi }
1396*53ee8cc1Swenshuai.xi
1397*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CFG1), u16data);
1398*53ee8cc1Swenshuai.xi }
1399*53ee8cc1Swenshuai.xi
HAL_TSO_Cfg4_Enable(MS_U8 u8Eng,MS_U16 u16CfgItem,MS_BOOL bEnable)1400*53ee8cc1Swenshuai.xi void HAL_TSO_Cfg4_Enable(MS_U8 u8Eng, MS_U16 u16CfgItem, MS_BOOL bEnable)
1401*53ee8cc1Swenshuai.xi {
1402*53ee8cc1Swenshuai.xi MS_U16 u16data = _HAL_REG16_R(&(_TSOCtrl->TSO_CFG4));
1403*53ee8cc1Swenshuai.xi
1404*53ee8cc1Swenshuai.xi if(bEnable)
1405*53ee8cc1Swenshuai.xi {
1406*53ee8cc1Swenshuai.xi u16data |= u16CfgItem;
1407*53ee8cc1Swenshuai.xi }
1408*53ee8cc1Swenshuai.xi else
1409*53ee8cc1Swenshuai.xi {
1410*53ee8cc1Swenshuai.xi u16data &= ~u16CfgItem;
1411*53ee8cc1Swenshuai.xi }
1412*53ee8cc1Swenshuai.xi
1413*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CFG4), u16data);
1414*53ee8cc1Swenshuai.xi }
1415*53ee8cc1Swenshuai.xi
HAL_TSO_ChIf_Enable(MS_U8 u8Eng,MS_U8 u8ChIf,MS_BOOL bEnable)1416*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_ChIf_Enable(MS_U8 u8Eng, MS_U8 u8ChIf, MS_BOOL bEnable)
1417*53ee8cc1Swenshuai.xi {
1418*53ee8cc1Swenshuai.xi MS_U16 u16data = 0;
1419*53ee8cc1Swenshuai.xi REG16* pReg = &(_TSOCtrl->TSO_CFG1);
1420*53ee8cc1Swenshuai.xi
1421*53ee8cc1Swenshuai.xi if(u8Eng > 0)
1422*53ee8cc1Swenshuai.xi {
1423*53ee8cc1Swenshuai.xi return FALSE;
1424*53ee8cc1Swenshuai.xi }
1425*53ee8cc1Swenshuai.xi
1426*53ee8cc1Swenshuai.xi switch(u8ChIf)
1427*53ee8cc1Swenshuai.xi {
1428*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
1429*53ee8cc1Swenshuai.xi u16data = TSO_CFG1_TSO_TSIF1_EN;
1430*53ee8cc1Swenshuai.xi break;
1431*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
1432*53ee8cc1Swenshuai.xi u16data = TSO_CFG1_TSO_TSIF5_EN;
1433*53ee8cc1Swenshuai.xi break;
1434*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
1435*53ee8cc1Swenshuai.xi u16data = TSO_CFG1_TSO_TSIF6_EN;
1436*53ee8cc1Swenshuai.xi break;
1437*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE_MMT:
1438*53ee8cc1Swenshuai.xi pReg = &(_TSOCtrl2->TSO_CFG_21);
1439*53ee8cc1Swenshuai.xi u16data = TSO_MMT_EN;
1440*53ee8cc1Swenshuai.xi break;
1441*53ee8cc1Swenshuai.xi default:
1442*53ee8cc1Swenshuai.xi return FALSE;
1443*53ee8cc1Swenshuai.xi }
1444*53ee8cc1Swenshuai.xi
1445*53ee8cc1Swenshuai.xi if(bEnable)
1446*53ee8cc1Swenshuai.xi {
1447*53ee8cc1Swenshuai.xi _HAL_REG16_W(pReg, SET_FLAG1(_HAL_REG16_R(pReg), u16data));
1448*53ee8cc1Swenshuai.xi }
1449*53ee8cc1Swenshuai.xi else
1450*53ee8cc1Swenshuai.xi {
1451*53ee8cc1Swenshuai.xi _HAL_REG16_W(pReg, RESET_FLAG1(_HAL_REG16_R(pReg), u16data));
1452*53ee8cc1Swenshuai.xi }
1453*53ee8cc1Swenshuai.xi
1454*53ee8cc1Swenshuai.xi return TRUE;
1455*53ee8cc1Swenshuai.xi
1456*53ee8cc1Swenshuai.xi }
1457*53ee8cc1Swenshuai.xi
HAL_TSO_ChIf_Cfg(MS_U8 u8Eng,MS_U8 u8ChIf,MS_U16 u16Cfg,MS_BOOL bEnable)1458*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_ChIf_Cfg(MS_U8 u8Eng, MS_U8 u8ChIf, MS_U16 u16Cfg, MS_BOOL bEnable)
1459*53ee8cc1Swenshuai.xi {
1460*53ee8cc1Swenshuai.xi REG16* pReg = NULL;
1461*53ee8cc1Swenshuai.xi
1462*53ee8cc1Swenshuai.xi if(u8Eng > 0)
1463*53ee8cc1Swenshuai.xi {
1464*53ee8cc1Swenshuai.xi return FALSE;
1465*53ee8cc1Swenshuai.xi }
1466*53ee8cc1Swenshuai.xi
1467*53ee8cc1Swenshuai.xi switch(u8ChIf)
1468*53ee8cc1Swenshuai.xi {
1469*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
1470*53ee8cc1Swenshuai.xi pReg = &(_TSOCtrl->TSO_CH0_IF1_CFG2);
1471*53ee8cc1Swenshuai.xi break;
1472*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
1473*53ee8cc1Swenshuai.xi pReg = &(_TSOCtrl->TSO_CH0_IF5_CFG2);
1474*53ee8cc1Swenshuai.xi break;
1475*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
1476*53ee8cc1Swenshuai.xi pReg = &(_TSOCtrl->TSO_CH0_IF6_CFG2);
1477*53ee8cc1Swenshuai.xi break;
1478*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE_MMT:
1479*53ee8cc1Swenshuai.xi pReg = &(_TSOCtrl2->TSO_CFG_20);
1480*53ee8cc1Swenshuai.xi u16Cfg = HAL_TSO_MMT_Cfg_Map(u16Cfg);
1481*53ee8cc1Swenshuai.xi break;
1482*53ee8cc1Swenshuai.xi default:
1483*53ee8cc1Swenshuai.xi return FALSE;
1484*53ee8cc1Swenshuai.xi }
1485*53ee8cc1Swenshuai.xi
1486*53ee8cc1Swenshuai.xi if(bEnable)
1487*53ee8cc1Swenshuai.xi {
1488*53ee8cc1Swenshuai.xi _HAL_REG16_W(pReg, SET_FLAG1(_HAL_REG16_R(pReg), u16Cfg));
1489*53ee8cc1Swenshuai.xi }
1490*53ee8cc1Swenshuai.xi else
1491*53ee8cc1Swenshuai.xi {
1492*53ee8cc1Swenshuai.xi _HAL_REG16_W(pReg, RESET_FLAG1(_HAL_REG16_R(pReg), u16Cfg));
1493*53ee8cc1Swenshuai.xi }
1494*53ee8cc1Swenshuai.xi
1495*53ee8cc1Swenshuai.xi return TRUE;
1496*53ee8cc1Swenshuai.xi }
1497*53ee8cc1Swenshuai.xi
HAL_TSO_Get_ChIf_Cfg(MS_U8 u8Eng,MS_U8 u8ChIf,MS_U16 * pu16Cfg,MS_BOOL * pbEnable)1498*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_Get_ChIf_Cfg(MS_U8 u8Eng, MS_U8 u8ChIf, MS_U16* pu16Cfg, MS_BOOL *pbEnable)
1499*53ee8cc1Swenshuai.xi {
1500*53ee8cc1Swenshuai.xi REG16* pReg = NULL;
1501*53ee8cc1Swenshuai.xi MS_U16 u16data = 0;
1502*53ee8cc1Swenshuai.xi
1503*53ee8cc1Swenshuai.xi *pu16Cfg = 0;
1504*53ee8cc1Swenshuai.xi *pbEnable = FALSE;
1505*53ee8cc1Swenshuai.xi
1506*53ee8cc1Swenshuai.xi if(u8Eng > 0)
1507*53ee8cc1Swenshuai.xi {
1508*53ee8cc1Swenshuai.xi return FALSE;
1509*53ee8cc1Swenshuai.xi }
1510*53ee8cc1Swenshuai.xi
1511*53ee8cc1Swenshuai.xi switch(u8ChIf)
1512*53ee8cc1Swenshuai.xi {
1513*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
1514*53ee8cc1Swenshuai.xi pReg = &(_TSOCtrl->TSO_CH0_IF1_CFG2);
1515*53ee8cc1Swenshuai.xi break;
1516*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
1517*53ee8cc1Swenshuai.xi pReg = &(_TSOCtrl->TSO_CH0_IF5_CFG2);
1518*53ee8cc1Swenshuai.xi break;
1519*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
1520*53ee8cc1Swenshuai.xi pReg = &(_TSOCtrl->TSO_CH0_IF6_CFG2);
1521*53ee8cc1Swenshuai.xi break;
1522*53ee8cc1Swenshuai.xi default:
1523*53ee8cc1Swenshuai.xi return FALSE;
1524*53ee8cc1Swenshuai.xi }
1525*53ee8cc1Swenshuai.xi
1526*53ee8cc1Swenshuai.xi *pu16Cfg = _HAL_REG16_R(pReg);
1527*53ee8cc1Swenshuai.xi
1528*53ee8cc1Swenshuai.xi switch(u8ChIf)
1529*53ee8cc1Swenshuai.xi {
1530*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
1531*53ee8cc1Swenshuai.xi u16data = TSO_CFG1_TSO_TSIF1_EN;
1532*53ee8cc1Swenshuai.xi break;
1533*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
1534*53ee8cc1Swenshuai.xi u16data = TSO_CFG1_TSO_TSIF5_EN;
1535*53ee8cc1Swenshuai.xi break;
1536*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
1537*53ee8cc1Swenshuai.xi u16data = TSO_CFG1_TSO_TSIF6_EN;
1538*53ee8cc1Swenshuai.xi break;
1539*53ee8cc1Swenshuai.xi default:
1540*53ee8cc1Swenshuai.xi return FALSE;
1541*53ee8cc1Swenshuai.xi }
1542*53ee8cc1Swenshuai.xi
1543*53ee8cc1Swenshuai.xi *pbEnable = ((_HAL_REG16_R(&(_TSOCtrl->TSO_CFG1)) & u16data) == u16data);
1544*53ee8cc1Swenshuai.xi
1545*53ee8cc1Swenshuai.xi return TRUE;
1546*53ee8cc1Swenshuai.xi
1547*53ee8cc1Swenshuai.xi }
1548*53ee8cc1Swenshuai.xi
1549*53ee8cc1Swenshuai.xi
HAL_TSO_SVQBuf_Set(MS_U8 u8Eng,MS_U8 u8ChIf,MS_PHY phyBufAddr,MS_U32 u32BufSize)1550*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_SVQBuf_Set(MS_U8 u8Eng, MS_U8 u8ChIf, MS_PHY phyBufAddr, MS_U32 u32BufSize)
1551*53ee8cc1Swenshuai.xi {
1552*53ee8cc1Swenshuai.xi REG32* p32Reg = NULL;
1553*53ee8cc1Swenshuai.xi REG16* p16Reg = NULL;
1554*53ee8cc1Swenshuai.xi REG16* p16RegCfg = NULL;
1555*53ee8cc1Swenshuai.xi MS_U32 u32addr = 0;
1556*53ee8cc1Swenshuai.xi
1557*53ee8cc1Swenshuai.xi _phyTSOVQiMiuOffset = _HAL_TSO_MIU_OFFSET(phyBufAddr);
1558*53ee8cc1Swenshuai.xi u32addr = (MS_U32)(phyBufAddr - _phyTSOVQiMiuOffset);
1559*53ee8cc1Swenshuai.xi
1560*53ee8cc1Swenshuai.xi if(u8Eng > 0)
1561*53ee8cc1Swenshuai.xi {
1562*53ee8cc1Swenshuai.xi return FALSE;
1563*53ee8cc1Swenshuai.xi }
1564*53ee8cc1Swenshuai.xi
1565*53ee8cc1Swenshuai.xi switch(u8ChIf)
1566*53ee8cc1Swenshuai.xi {
1567*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
1568*53ee8cc1Swenshuai.xi p32Reg = &(_TSOCtrl1->TSO_SVQ1_BASE);
1569*53ee8cc1Swenshuai.xi p16Reg = &(_TSOCtrl1->TSO_SVQ1_SIZE);
1570*53ee8cc1Swenshuai.xi p16RegCfg = &(_TSOCtrl1->TSO_SVQ1_TX_CFG);
1571*53ee8cc1Swenshuai.xi break;
1572*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
1573*53ee8cc1Swenshuai.xi p32Reg = &(_TSOCtrl1->TSO_SVQ5_BASE);
1574*53ee8cc1Swenshuai.xi p16Reg = &(_TSOCtrl1->TSO_SVQ5_SIZE);
1575*53ee8cc1Swenshuai.xi p16RegCfg = &(_TSOCtrl1->TSO_SVQ5_TX_CFG);
1576*53ee8cc1Swenshuai.xi break;
1577*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
1578*53ee8cc1Swenshuai.xi p32Reg = &(_TSOCtrl1->TSO_SVQ6_BASE);
1579*53ee8cc1Swenshuai.xi p16Reg = &(_TSOCtrl1->TSO_SVQ6_SIZE);
1580*53ee8cc1Swenshuai.xi p16RegCfg = &(_TSOCtrl1->TSO_SVQ6_TX_CFG);
1581*53ee8cc1Swenshuai.xi break;
1582*53ee8cc1Swenshuai.xi default:
1583*53ee8cc1Swenshuai.xi return FALSE;
1584*53ee8cc1Swenshuai.xi }
1585*53ee8cc1Swenshuai.xi
1586*53ee8cc1Swenshuai.xi _HAL_REG32_W(p32Reg, u32addr >> TSO_MIU_BUS);
1587*53ee8cc1Swenshuai.xi _HAL_REG16_W(p16Reg , u32BufSize/TSO_SVQ_UNIT_SIZE);
1588*53ee8cc1Swenshuai.xi
1589*53ee8cc1Swenshuai.xi // Reset SVQ
1590*53ee8cc1Swenshuai.xi _HAL_REG16_W(p16RegCfg , SET_FLAG1(_HAL_REG16_R(p16RegCfg), TSO_SVQ_TX_CFG_TX_RESET));
1591*53ee8cc1Swenshuai.xi _HAL_REG16_W(p16RegCfg , RESET_FLAG1(_HAL_REG16_R(p16RegCfg), TSO_SVQ_TX_CFG_TX_RESET));
1592*53ee8cc1Swenshuai.xi
1593*53ee8cc1Swenshuai.xi _HAL_REG16_W(p16RegCfg, SET_FLAG1(_HAL_REG16_R(p16RegCfg), TSO_SVQ_TX_CFG_SVQ_EN));
1594*53ee8cc1Swenshuai.xi
1595*53ee8cc1Swenshuai.xi return TRUE;
1596*53ee8cc1Swenshuai.xi }
1597*53ee8cc1Swenshuai.xi
HAL_TSO_ChIf_ClrByteCnt(MS_U8 u8Eng,MS_U8 u8ChIf)1598*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_ChIf_ClrByteCnt(MS_U8 u8Eng, MS_U8 u8ChIf)
1599*53ee8cc1Swenshuai.xi {
1600*53ee8cc1Swenshuai.xi MS_U16 u16data = 0;
1601*53ee8cc1Swenshuai.xi
1602*53ee8cc1Swenshuai.xi switch(u8ChIf)
1603*53ee8cc1Swenshuai.xi {
1604*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
1605*53ee8cc1Swenshuai.xi u16data = TSO_CLR_BYTE_CNT_1;
1606*53ee8cc1Swenshuai.xi break;
1607*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
1608*53ee8cc1Swenshuai.xi u16data = TSO_CLR_BYTE_CNT_5;
1609*53ee8cc1Swenshuai.xi break;
1610*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
1611*53ee8cc1Swenshuai.xi u16data = TSO_CLR_BYTE_CNT_6;
1612*53ee8cc1Swenshuai.xi break;
1613*53ee8cc1Swenshuai.xi default:
1614*53ee8cc1Swenshuai.xi return FALSE;
1615*53ee8cc1Swenshuai.xi }
1616*53ee8cc1Swenshuai.xi
1617*53ee8cc1Swenshuai.xi
1618*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CLR_BYTE_CNT), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->TSO_CLR_BYTE_CNT)), u16data));
1619*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CLR_BYTE_CNT), RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->TSO_CLR_BYTE_CNT)), u16data));
1620*53ee8cc1Swenshuai.xi
1621*53ee8cc1Swenshuai.xi return TRUE;
1622*53ee8cc1Swenshuai.xi }
1623*53ee8cc1Swenshuai.xi
HAL_TSO_LocalStreamID(MS_U8 u8Eng,MS_U8 u8ChIf,MS_U8 * pu8StrID,MS_BOOL beSet)1624*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_LocalStreamID(MS_U8 u8Eng, MS_U8 u8ChIf, MS_U8* pu8StrID, MS_BOOL beSet)
1625*53ee8cc1Swenshuai.xi {
1626*53ee8cc1Swenshuai.xi REG16* p16Reg = NULL;
1627*53ee8cc1Swenshuai.xi
1628*53ee8cc1Swenshuai.xi if(beSet == FALSE)
1629*53ee8cc1Swenshuai.xi {
1630*53ee8cc1Swenshuai.xi *pu8StrID = 0xFF;
1631*53ee8cc1Swenshuai.xi }
1632*53ee8cc1Swenshuai.xi
1633*53ee8cc1Swenshuai.xi if(u8Eng > 0)
1634*53ee8cc1Swenshuai.xi {
1635*53ee8cc1Swenshuai.xi return FALSE;
1636*53ee8cc1Swenshuai.xi }
1637*53ee8cc1Swenshuai.xi
1638*53ee8cc1Swenshuai.xi switch(u8ChIf)
1639*53ee8cc1Swenshuai.xi {
1640*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
1641*53ee8cc1Swenshuai.xi p16Reg = &(_TSOCtrl1->TSO_PRE_HEADER1_CFG0);
1642*53ee8cc1Swenshuai.xi break;
1643*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
1644*53ee8cc1Swenshuai.xi p16Reg = &(_TSOCtrl1->TSO_PRE_HEADER5_CFG0);
1645*53ee8cc1Swenshuai.xi break;
1646*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
1647*53ee8cc1Swenshuai.xi p16Reg = &(_TSOCtrl1->TSO_PRE_HEADER6_CFG0);
1648*53ee8cc1Swenshuai.xi break;
1649*53ee8cc1Swenshuai.xi default:
1650*53ee8cc1Swenshuai.xi return FALSE;
1651*53ee8cc1Swenshuai.xi }
1652*53ee8cc1Swenshuai.xi
1653*53ee8cc1Swenshuai.xi if(beSet == TRUE)
1654*53ee8cc1Swenshuai.xi {
1655*53ee8cc1Swenshuai.xi _HAL_REG16_W(p16Reg , (MS_U16)(*pu8StrID) & 0xFF);
1656*53ee8cc1Swenshuai.xi }
1657*53ee8cc1Swenshuai.xi else
1658*53ee8cc1Swenshuai.xi {
1659*53ee8cc1Swenshuai.xi *pu8StrID = (MS_U8)(_HAL_REG16_R(p16Reg) & 0xFF);
1660*53ee8cc1Swenshuai.xi }
1661*53ee8cc1Swenshuai.xi
1662*53ee8cc1Swenshuai.xi return TRUE;
1663*53ee8cc1Swenshuai.xi
1664*53ee8cc1Swenshuai.xi }
1665*53ee8cc1Swenshuai.xi
HAL_TSO_SVQ_TX_Reset(MS_U8 u8Eng,MS_U8 u8ChIf)1666*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_SVQ_TX_Reset(MS_U8 u8Eng, MS_U8 u8ChIf)
1667*53ee8cc1Swenshuai.xi {
1668*53ee8cc1Swenshuai.xi REG16* p16Reg = NULL;
1669*53ee8cc1Swenshuai.xi
1670*53ee8cc1Swenshuai.xi if(u8Eng > 0)
1671*53ee8cc1Swenshuai.xi {
1672*53ee8cc1Swenshuai.xi return FALSE;
1673*53ee8cc1Swenshuai.xi }
1674*53ee8cc1Swenshuai.xi
1675*53ee8cc1Swenshuai.xi switch(u8ChIf)
1676*53ee8cc1Swenshuai.xi {
1677*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
1678*53ee8cc1Swenshuai.xi p16Reg = &(_TSOCtrl1->TSO_SVQ1_TX_CFG);
1679*53ee8cc1Swenshuai.xi break;
1680*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
1681*53ee8cc1Swenshuai.xi p16Reg = &(_TSOCtrl1->TSO_SVQ5_TX_CFG);
1682*53ee8cc1Swenshuai.xi break;
1683*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
1684*53ee8cc1Swenshuai.xi p16Reg = &(_TSOCtrl1->TSO_SVQ6_TX_CFG);
1685*53ee8cc1Swenshuai.xi break;
1686*53ee8cc1Swenshuai.xi default:
1687*53ee8cc1Swenshuai.xi return FALSE;
1688*53ee8cc1Swenshuai.xi }
1689*53ee8cc1Swenshuai.xi
1690*53ee8cc1Swenshuai.xi _HAL_REG16_W(p16Reg , SET_FLAG1(_HAL_REG16_R(p16Reg), TSO_SVQ_TX_CFG_TX_RESET));
1691*53ee8cc1Swenshuai.xi _HAL_REG16_W(p16Reg , RESET_FLAG1(_HAL_REG16_R(p16Reg), TSO_SVQ_TX_CFG_TX_RESET));
1692*53ee8cc1Swenshuai.xi
1693*53ee8cc1Swenshuai.xi return TRUE;
1694*53ee8cc1Swenshuai.xi
1695*53ee8cc1Swenshuai.xi }
1696*53ee8cc1Swenshuai.xi
HAL_TSO_Set_SVQRX_MOBFKey(MS_U8 u8Eng,MS_U32 u32Key,MS_BOOL bSecured)1697*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_Set_SVQRX_MOBFKey(MS_U8 u8Eng, MS_U32 u32Key, MS_BOOL bSecured)
1698*53ee8cc1Swenshuai.xi {
1699*53ee8cc1Swenshuai.xi MS_U16 u16data = _HAL_REG16_R(&(_TSOCtrl1->TSO_SVQ_RX_CFG)) & ~TSO_SVQ_RX_CFG_SVQ_MOBF_IDX_MASK;
1700*53ee8cc1Swenshuai.xi
1701*53ee8cc1Swenshuai.xi u16data |= ((MS_U16)(u32Key << TSO_SVQ_RX_CFG_SVQ_MOBF_IDX_SHIFT) & TSO_SVQ_RX_CFG_SVQ_MOBF_IDX_MASK);
1702*53ee8cc1Swenshuai.xi
1703*53ee8cc1Swenshuai.xi if(bSecured)
1704*53ee8cc1Swenshuai.xi {
1705*53ee8cc1Swenshuai.xi u16data |= TSO_SVQ_RX_CFG_SVQ_MIU_NS;
1706*53ee8cc1Swenshuai.xi }
1707*53ee8cc1Swenshuai.xi else
1708*53ee8cc1Swenshuai.xi {
1709*53ee8cc1Swenshuai.xi u16data &= ~TSO_SVQ_RX_CFG_SVQ_MIU_NS;
1710*53ee8cc1Swenshuai.xi }
1711*53ee8cc1Swenshuai.xi
1712*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl1->TSO_SVQ_RX_CFG), u16data);
1713*53ee8cc1Swenshuai.xi
1714*53ee8cc1Swenshuai.xi return TRUE;
1715*53ee8cc1Swenshuai.xi }
1716*53ee8cc1Swenshuai.xi
HAL_TSO_Set_SVQRX_PktMode(MS_U8 u8Eng,MS_U16 u16mode)1717*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_Set_SVQRX_PktMode(MS_U8 u8Eng, MS_U16 u16mode)
1718*53ee8cc1Swenshuai.xi {
1719*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl1->TSO_SVQ_RX_CFG), (_HAL_REG16_R(&(_TSOCtrl1->TSO_SVQ_RX_CFG)) & ~TSO_SVQ_RX_CFG_MODE_MASK) | u16mode);
1720*53ee8cc1Swenshuai.xi
1721*53ee8cc1Swenshuai.xi return TRUE;
1722*53ee8cc1Swenshuai.xi }
1723*53ee8cc1Swenshuai.xi
HAL_TSO_Set_SVQRX_ArbitorMode(MS_U8 u8Eng,MS_U16 u16mode,MS_U16 * pu16SvqRxPri)1724*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_Set_SVQRX_ArbitorMode(MS_U8 u8Eng, MS_U16 u16mode, MS_U16 *pu16SvqRxPri)
1725*53ee8cc1Swenshuai.xi {
1726*53ee8cc1Swenshuai.xi MS_U8 u8ii = 0, u8jj = 0;
1727*53ee8cc1Swenshuai.xi MS_U16 u16shift = 0;
1728*53ee8cc1Swenshuai.xi
1729*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl1->TSO_SVQ_RX_CFG), (_HAL_REG16_R(&(_TSOCtrl1->TSO_SVQ_RX_CFG)) & ~TSO_SVQ_RX_CFG_ARBMODE_MASK) | u16mode);
1730*53ee8cc1Swenshuai.xi
1731*53ee8cc1Swenshuai.xi if(u16mode != TSO_SVQ_RX_CFG_ARBMODE_FIXPRI)
1732*53ee8cc1Swenshuai.xi {
1733*53ee8cc1Swenshuai.xi return TRUE;
1734*53ee8cc1Swenshuai.xi }
1735*53ee8cc1Swenshuai.xi
1736*53ee8cc1Swenshuai.xi for(u8ii = 0; u8ii < TSO_SVQ_RX_NUM; u8ii++)
1737*53ee8cc1Swenshuai.xi {
1738*53ee8cc1Swenshuai.xi u8jj = u8ii >> 1;
1739*53ee8cc1Swenshuai.xi u16shift = ((u8ii % 2) ? TSO_SVQ_RX_PRI_SHIFT: 0);
1740*53ee8cc1Swenshuai.xi
1741*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl1->TSO_SVQ_RX_PRI[u8jj]),
1742*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl1->TSO_SVQ_RX_PRI[u8jj])) & ~(TSO_SVQ_RX_PRI_MASK << u16shift)) | (pu16SvqRxPri[u8ii] << u16shift));
1743*53ee8cc1Swenshuai.xi }
1744*53ee8cc1Swenshuai.xi
1745*53ee8cc1Swenshuai.xi return TRUE;
1746*53ee8cc1Swenshuai.xi }
1747*53ee8cc1Swenshuai.xi
HAL_TSO_Set_SVQ_LocalSysTimestamp(MS_U8 u8Eng,MS_U32 u32systime)1748*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_Set_SVQ_LocalSysTimestamp(MS_U8 u8Eng, MS_U32 u32systime)
1749*53ee8cc1Swenshuai.xi {
1750*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CFG4) , RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->TSO_CFG4)), TSO_CFG4_SET_SYS_TIMESTAMP));
1751*53ee8cc1Swenshuai.xi _HAL_REG32_W(&(_TSOCtrl->TSO_SYSTIMESTAMP), u32systime);
1752*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CFG4) , SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->TSO_CFG4)), TSO_CFG4_SET_SYS_TIMESTAMP));
1753*53ee8cc1Swenshuai.xi
1754*53ee8cc1Swenshuai.xi return FALSE;
1755*53ee8cc1Swenshuai.xi }
1756*53ee8cc1Swenshuai.xi
HAL_TSO_Get_SVQ_Status(MS_U8 u8Eng,MS_U8 u8ChIf,MS_U16 * pu16Status)1757*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_Get_SVQ_Status(MS_U8 u8Eng, MS_U8 u8ChIf, MS_U16* pu16Status)
1758*53ee8cc1Swenshuai.xi {
1759*53ee8cc1Swenshuai.xi MS_U32 u32data = 0;
1760*53ee8cc1Swenshuai.xi MS_U32 u32Shift = 0;
1761*53ee8cc1Swenshuai.xi
1762*53ee8cc1Swenshuai.xi *pu16Status = 0;
1763*53ee8cc1Swenshuai.xi
1764*53ee8cc1Swenshuai.xi if(u8Eng > 0)
1765*53ee8cc1Swenshuai.xi {
1766*53ee8cc1Swenshuai.xi return FALSE;
1767*53ee8cc1Swenshuai.xi }
1768*53ee8cc1Swenshuai.xi
1769*53ee8cc1Swenshuai.xi u32data = _HAL_REG32_R(&(_TSOCtrl1->TSO_SVQ_STATUS));
1770*53ee8cc1Swenshuai.xi
1771*53ee8cc1Swenshuai.xi switch(u8ChIf)
1772*53ee8cc1Swenshuai.xi {
1773*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
1774*53ee8cc1Swenshuai.xi u32Shift = 0;
1775*53ee8cc1Swenshuai.xi break;
1776*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
1777*53ee8cc1Swenshuai.xi u32Shift = 16;
1778*53ee8cc1Swenshuai.xi break;
1779*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
1780*53ee8cc1Swenshuai.xi u32Shift = 20;
1781*53ee8cc1Swenshuai.xi break;
1782*53ee8cc1Swenshuai.xi default:
1783*53ee8cc1Swenshuai.xi return FALSE;
1784*53ee8cc1Swenshuai.xi }
1785*53ee8cc1Swenshuai.xi
1786*53ee8cc1Swenshuai.xi *pu16Status = ((MS_U16)(u32data >> u32Shift) & TSO_SVQ_STS_MASK);
1787*53ee8cc1Swenshuai.xi
1788*53ee8cc1Swenshuai.xi return TRUE;
1789*53ee8cc1Swenshuai.xi
1790*53ee8cc1Swenshuai.xi }
1791*53ee8cc1Swenshuai.xi
HAL_TSO_GetDelayTime_PreHd2Output(MS_U8 u8Eng,MS_U8 u8ChIf,MS_U32 * pu32time)1792*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_GetDelayTime_PreHd2Output(MS_U8 u8Eng, MS_U8 u8ChIf, MS_U32 *pu32time)
1793*53ee8cc1Swenshuai.xi {
1794*53ee8cc1Swenshuai.xi *pu32time = 0;
1795*53ee8cc1Swenshuai.xi
1796*53ee8cc1Swenshuai.xi if(u8Eng > 0)
1797*53ee8cc1Swenshuai.xi {
1798*53ee8cc1Swenshuai.xi return FALSE;
1799*53ee8cc1Swenshuai.xi }
1800*53ee8cc1Swenshuai.xi
1801*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl1->TSO_DELTA_CFG) , SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl1->TSO_DELTA_CFG)), TSO_DELTA_CFG_DELTA_CLR));
1802*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl1->TSO_DELTA_CFG) , RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl1->TSO_DELTA_CFG)), TSO_DELTA_CFG_DELTA_CLR));
1803*53ee8cc1Swenshuai.xi
1804*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl1->TSO_DELTA_CFG) ,
1805*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl1->TSO_DELTA_CFG)) & ~TSO_DELTA_CFG_SEL_CH_MASK) | u8ChIf);
1806*53ee8cc1Swenshuai.xi
1807*53ee8cc1Swenshuai.xi *pu32time = _HAL_REG32_R(&(_TSOCtrl1->TSO_DELTA));
1808*53ee8cc1Swenshuai.xi
1809*53ee8cc1Swenshuai.xi return TRUE;
1810*53ee8cc1Swenshuai.xi }
1811*53ee8cc1Swenshuai.xi
HAL_TSO_Get_MaxDelta_ChId(MS_U8 u8Eng,MS_U8 * pu8ChIf)1812*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_Get_MaxDelta_ChId(MS_U8 u8Eng, MS_U8 *pu8ChIf)
1813*53ee8cc1Swenshuai.xi {
1814*53ee8cc1Swenshuai.xi *pu8ChIf = 0xFF;
1815*53ee8cc1Swenshuai.xi
1816*53ee8cc1Swenshuai.xi *pu8ChIf = (MS_U8)((_HAL_REG16_R(&(_TSOCtrl1->TSO_DELTA_CFG)) & TSO_DELTA_CFG_MAX_ID_MASK) >> TSO_DELTA_CFG_MAX_ID_SHIFT);
1817*53ee8cc1Swenshuai.xi
1818*53ee8cc1Swenshuai.xi return TRUE;
1819*53ee8cc1Swenshuai.xi }
1820*53ee8cc1Swenshuai.xi
HAL_TSO_Sel_LocalSysStampClkBase(MS_U8 u8Eng,MS_U16 u16ClkBase)1821*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_Sel_LocalSysStampClkBase(MS_U8 u8Eng, MS_U16 u16ClkBase)
1822*53ee8cc1Swenshuai.xi {
1823*53ee8cc1Swenshuai.xi if(u16ClkBase == HAL_TSO_TIMESTAMP_27M)
1824*53ee8cc1Swenshuai.xi {
1825*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CFG4) , SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->TSO_CFG4)), TSO_CFG4_SET_TIMESTAMP_27M));
1826*53ee8cc1Swenshuai.xi }
1827*53ee8cc1Swenshuai.xi else
1828*53ee8cc1Swenshuai.xi {
1829*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CFG4) , RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->TSO_CFG4)), TSO_CFG4_SET_TIMESTAMP_BASE_MASK));
1830*53ee8cc1Swenshuai.xi }
1831*53ee8cc1Swenshuai.xi
1832*53ee8cc1Swenshuai.xi return TRUE;
1833*53ee8cc1Swenshuai.xi }
1834*53ee8cc1Swenshuai.xi
1835*53ee8cc1Swenshuai.xi
HAL_TSO_MMT_Cfg_Map(MS_U16 u16Cfg)1836*53ee8cc1Swenshuai.xi MS_U16 HAL_TSO_MMT_Cfg_Map(MS_U16 u16Cfg)
1837*53ee8cc1Swenshuai.xi {
1838*53ee8cc1Swenshuai.xi switch(u16Cfg)
1839*53ee8cc1Swenshuai.xi {
1840*53ee8cc1Swenshuai.xi case TSO_CHCFG_TS_SIN_C0:
1841*53ee8cc1Swenshuai.xi return TSO_MMT_TS_SIN_C0;
1842*53ee8cc1Swenshuai.xi case TSO_CHCFG_TS_SIN_C1:
1843*53ee8cc1Swenshuai.xi return TSO_MMT_TS_SIN_C1;
1844*53ee8cc1Swenshuai.xi case TSO_CHCFG_P_SEL:
1845*53ee8cc1Swenshuai.xi return TSO_MMT_PARL;
1846*53ee8cc1Swenshuai.xi case TSO_CHCFG_EXT_SYNC_SEL:
1847*53ee8cc1Swenshuai.xi return TSO_MMT_EXTSYNC;
1848*53ee8cc1Swenshuai.xi default:
1849*53ee8cc1Swenshuai.xi return 0;
1850*53ee8cc1Swenshuai.xi }
1851*53ee8cc1Swenshuai.xi }
1852*53ee8cc1Swenshuai.xi
HAL_TSO_PVR_WaitFlush(MS_U8 u8PVRId)1853*53ee8cc1Swenshuai.xi void HAL_TSO_PVR_WaitFlush(MS_U8 u8PVRId)
1854*53ee8cc1Swenshuai.xi {
1855*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_0D), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_0D)), TSP_FLUSH_EN));
1856*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_0D), RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_0D)), TSP_FLUSH_EN));
1857*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_PVR_RST_WADR));
1858*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_PVR_RST_WADR));
1859*53ee8cc1Swenshuai.xi }
1860*53ee8cc1Swenshuai.xi
1861*53ee8cc1Swenshuai.xi
HAL_TSO_PVR_SetBuffer(MS_U8 u8PVRId,MS_PHY phyBufStart0,MS_PHY phyBufStart1,MS_U32 u32BufSize0,MS_U32 u32BufSize1)1862*53ee8cc1Swenshuai.xi void HAL_TSO_PVR_SetBuffer(MS_U8 u8PVRId, MS_PHY phyBufStart0, MS_PHY phyBufStart1, MS_U32 u32BufSize0, MS_U32 u32BufSize1)
1863*53ee8cc1Swenshuai.xi {
1864*53ee8cc1Swenshuai.xi MS_PHY phyBufEnd = phyBufStart0 + u32BufSize0;
1865*53ee8cc1Swenshuai.xi
1866*53ee8cc1Swenshuai.xi _phyPVRBufMiuOffset = _HAL_TSO_MIU_OFFSET(phyBufStart0);
1867*53ee8cc1Swenshuai.xi _HAL_REG32_W(&(_TSOCtrl2->TSO_PVR_Head1), ((MS_U32)((phyBufStart0-_phyPVRBufMiuOffset)>> MIU_BUS)));
1868*53ee8cc1Swenshuai.xi _HAL_REG32_W(&(_TSOCtrl2->TSO_PVR_Tail), ((MS_U32)((phyBufEnd-_phyPVRBufMiuOffset)>> MIU_BUS)));
1869*53ee8cc1Swenshuai.xi
1870*53ee8cc1Swenshuai.xi phyBufEnd = phyBufStart1+ u32BufSize1;
1871*53ee8cc1Swenshuai.xi
1872*53ee8cc1Swenshuai.xi _HAL_REG32_W(&(_TSOCtrl2->TSO_PVR_Head2), ((MS_U32)((phyBufStart1-_phyPVRBufMiuOffset)>> MIU_BUS)));
1873*53ee8cc1Swenshuai.xi _HAL_REG32_W(&(_TSOCtrl2->TSO_PVR_Tail2), ((MS_U32)((phyBufEnd-_phyPVRBufMiuOffset)>> MIU_BUS)));
1874*53ee8cc1Swenshuai.xi
1875*53ee8cc1Swenshuai.xi
1876*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00),
1877*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_PVR_PINGPONG));
1878*53ee8cc1Swenshuai.xi
1879*53ee8cc1Swenshuai.xi // flush PVR buffer
1880*53ee8cc1Swenshuai.xi HAL_TSO_PVR_WaitFlush(u8PVRId);
1881*53ee8cc1Swenshuai.xi }
1882*53ee8cc1Swenshuai.xi
1883*53ee8cc1Swenshuai.xi
HAL_TSO_PVR_GetBufWrite(MS_U8 u8PVRId)1884*53ee8cc1Swenshuai.xi MS_PHY HAL_TSO_PVR_GetBufWrite(MS_U8 u8PVRId)
1885*53ee8cc1Swenshuai.xi {
1886*53ee8cc1Swenshuai.xi MS_U32 u32value = 0;
1887*53ee8cc1Swenshuai.xi
1888*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_0D),
1889*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_0D)), TSO_CH_BW_WP_LD));
1890*53ee8cc1Swenshuai.xi
1891*53ee8cc1Swenshuai.xi u32value = _HAL_REG32_R(&(_TSOCtrl2->TSO_PVR_WPTR));
1892*53ee8cc1Swenshuai.xi
1893*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_0D),
1894*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_0D)), TSO_CH_BW_WP_LD));
1895*53ee8cc1Swenshuai.xi
1896*53ee8cc1Swenshuai.xi return ((((MS_PHY)u32value) << MIU_BUS) + _phyPVRBufMiuOffset);
1897*53ee8cc1Swenshuai.xi
1898*53ee8cc1Swenshuai.xi }
1899*53ee8cc1Swenshuai.xi
1900*53ee8cc1Swenshuai.xi
HAL_TSO_PVR_Enable(MS_U8 u8PVRId,MS_BOOL bEnable)1901*53ee8cc1Swenshuai.xi void HAL_TSO_PVR_Enable(MS_U8 u8PVRId,MS_BOOL bEnable)
1902*53ee8cc1Swenshuai.xi {
1903*53ee8cc1Swenshuai.xi if (bEnable)
1904*53ee8cc1Swenshuai.xi {
1905*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), (_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)) & ~TSO_BURST_LEN_MASK) | TSO_BURST_LEN_4);
1906*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_0D), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_0D)), TSO_PVR_DMA_FLUSH_EN));
1907*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_PVR_ENABLE));
1908*53ee8cc1Swenshuai.xi }
1909*53ee8cc1Swenshuai.xi else
1910*53ee8cc1Swenshuai.xi {
1911*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_PVR_ENABLE));
1912*53ee8cc1Swenshuai.xi }
1913*53ee8cc1Swenshuai.xi }
1914*53ee8cc1Swenshuai.xi
1915*53ee8cc1Swenshuai.xi
HAL_TSO_PVR_PacketMode(MS_U8 u8PVRId,MS_BOOL bSet)1916*53ee8cc1Swenshuai.xi void HAL_TSO_PVR_PacketMode(MS_U8 u8PVRId, MS_BOOL bSet)
1917*53ee8cc1Swenshuai.xi {
1918*53ee8cc1Swenshuai.xi if (bSet)
1919*53ee8cc1Swenshuai.xi {
1920*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_RECORD192_EN));
1921*53ee8cc1Swenshuai.xi }
1922*53ee8cc1Swenshuai.xi else
1923*53ee8cc1Swenshuai.xi {
1924*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_RECORD192_EN));
1925*53ee8cc1Swenshuai.xi }
1926*53ee8cc1Swenshuai.xi }
1927*53ee8cc1Swenshuai.xi
1928*53ee8cc1Swenshuai.xi
HAL_TSO_SetPVRTimeStamp(MS_U8 u8PVRId,MS_U32 u32Stamp)1929*53ee8cc1Swenshuai.xi void HAL_TSO_SetPVRTimeStamp(MS_U8 u8PVRId, MS_U32 u32Stamp)
1930*53ee8cc1Swenshuai.xi {
1931*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_PVR_LPCR1_WLD));
1932*53ee8cc1Swenshuai.xi
1933*53ee8cc1Swenshuai.xi _HAL_REG32_W(&(_TSOCtrl2->PVR1_LPcr1),u32Stamp);
1934*53ee8cc1Swenshuai.xi
1935*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_PVR_LPCR1_WLD));
1936*53ee8cc1Swenshuai.xi }
1937*53ee8cc1Swenshuai.xi
1938*53ee8cc1Swenshuai.xi
HAL_TSO_GetPVRTimeStamp(MS_U8 u8PVRId)1939*53ee8cc1Swenshuai.xi MS_U32 HAL_TSO_GetPVRTimeStamp(MS_U8 u8PVRId)
1940*53ee8cc1Swenshuai.xi {
1941*53ee8cc1Swenshuai.xi MS_U32 u32lpcr = 0;
1942*53ee8cc1Swenshuai.xi
1943*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_PVR_LPCR1_RLD));
1944*53ee8cc1Swenshuai.xi
1945*53ee8cc1Swenshuai.xi u32lpcr = _HAL_REG32_R(&(_TSOCtrl2->PVR1_LPcr1));
1946*53ee8cc1Swenshuai.xi
1947*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_PVR_LPCR1_RLD));
1948*53ee8cc1Swenshuai.xi
1949*53ee8cc1Swenshuai.xi return u32lpcr;
1950*53ee8cc1Swenshuai.xi }
1951*53ee8cc1Swenshuai.xi
1952*53ee8cc1Swenshuai.xi
HAL_TSO_SetPVRTimeStampClk(MS_U8 u8PVRId,MS_U32 u32ClkSrc)1953*53ee8cc1Swenshuai.xi void HAL_TSO_SetPVRTimeStampClk(MS_U8 u8PVRId, MS_U32 u32ClkSrc)
1954*53ee8cc1Swenshuai.xi {
1955*53ee8cc1Swenshuai.xi if(u32ClkSrc == 0x0) // 90K
1956*53ee8cc1Swenshuai.xi {
1957*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_14),
1958*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_14)), TSO_PVR_CLK_STAMP_27_EN));
1959*53ee8cc1Swenshuai.xi }
1960*53ee8cc1Swenshuai.xi else // 27M
1961*53ee8cc1Swenshuai.xi {
1962*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_14),
1963*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_14)), TSO_PVR_CLK_STAMP_27_EN));
1964*53ee8cc1Swenshuai.xi }
1965*53ee8cc1Swenshuai.xi
1966*53ee8cc1Swenshuai.xi }
1967*53ee8cc1Swenshuai.xi
HAL_TSO_PVR_IsEnabled(MS_U32 u32EngId)1968*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_PVR_IsEnabled(MS_U32 u32EngId)
1969*53ee8cc1Swenshuai.xi {
1970*53ee8cc1Swenshuai.xi return ((_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)) & TSO_PVR_ENABLE) > 0);
1971*53ee8cc1Swenshuai.xi }
1972*53ee8cc1Swenshuai.xi
HAL_TSO_PVR_Src(MS_U32 u32Src)1973*53ee8cc1Swenshuai.xi void HAL_TSO_PVR_Src(MS_U32 u32Src)
1974*53ee8cc1Swenshuai.xi {
1975*53ee8cc1Swenshuai.xi if(u32Src == HAL_TSO_PVR_SVQ)//from SVQ
1976*53ee8cc1Swenshuai.xi {
1977*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_14), (_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_14)) & ~TSO_PVR_SRC_MASK) | TSO_PVR_SRC_SVQ);
1978*53ee8cc1Swenshuai.xi }
1979*53ee8cc1Swenshuai.xi else if(u32Src == HAL_TSO_PVR_MMT)
1980*53ee8cc1Swenshuai.xi {
1981*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_14), (_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_14)) & ~TSO_PVR_SRC_MASK) | TSO_PVR_SRC_MMT);
1982*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_RECORD192_EN)); //MMT mode will add timestamp automatically
1983*53ee8cc1Swenshuai.xi }
1984*53ee8cc1Swenshuai.xi else
1985*53ee8cc1Swenshuai.xi {
1986*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_14),
1987*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_14)), TSO_PVR_SRC_MASK));
1988*53ee8cc1Swenshuai.xi }
1989*53ee8cc1Swenshuai.xi }
1990*53ee8cc1Swenshuai.xi
HAL_TSO_ChIf_Ng_Protocol_ID(MS_U8 u8Eng,MS_U8 u8ChIf,MS_U16 u16ID)1991*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_ChIf_Ng_Protocol_ID(MS_U8 u8Eng, MS_U8 u8ChIf, MS_U16 u16ID)
1992*53ee8cc1Swenshuai.xi {
1993*53ee8cc1Swenshuai.xi REG32* p32Reg = NULL;
1994*53ee8cc1Swenshuai.xi
1995*53ee8cc1Swenshuai.xi switch(u8ChIf)
1996*53ee8cc1Swenshuai.xi {
1997*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
1998*53ee8cc1Swenshuai.xi p32Reg = &(_TSOCtrl1->TSO_DONGLE_TSIF1);
1999*53ee8cc1Swenshuai.xi break;
2000*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
2001*53ee8cc1Swenshuai.xi p32Reg = &(_TSOCtrl1->TSO_DONGLE_TSIF5);
2002*53ee8cc1Swenshuai.xi break;
2003*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
2004*53ee8cc1Swenshuai.xi p32Reg = &(_TSOCtrl1->TSO_DONGLE_TSIF6);
2005*53ee8cc1Swenshuai.xi break;
2006*53ee8cc1Swenshuai.xi default:
2007*53ee8cc1Swenshuai.xi return FALSE;
2008*53ee8cc1Swenshuai.xi }
2009*53ee8cc1Swenshuai.xi _HAL_REG32_W(p32Reg, (_HAL_REG32_R(p32Reg) & ~TSO_DONGLE_PROTOCAL_ID_MASK) | (u16ID<<TSO_DONGLE_PROTOCAL_ID_SHIFT));
2010*53ee8cc1Swenshuai.xi
2011*53ee8cc1Swenshuai.xi return TRUE;
2012*53ee8cc1Swenshuai.xi }
2013*53ee8cc1Swenshuai.xi
HAL_TSO_ChIf_Ng_Stream_ID(MS_U8 u8Eng,MS_U8 u8ChIf,MS_U16 u16ID)2014*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_ChIf_Ng_Stream_ID(MS_U8 u8Eng, MS_U8 u8ChIf, MS_U16 u16ID)
2015*53ee8cc1Swenshuai.xi {
2016*53ee8cc1Swenshuai.xi REG32* p32Reg = NULL;
2017*53ee8cc1Swenshuai.xi
2018*53ee8cc1Swenshuai.xi switch(u8ChIf)
2019*53ee8cc1Swenshuai.xi {
2020*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
2021*53ee8cc1Swenshuai.xi p32Reg = &(_TSOCtrl1->TSO_DONGLE_TSIF1);
2022*53ee8cc1Swenshuai.xi break;
2023*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
2024*53ee8cc1Swenshuai.xi p32Reg = &(_TSOCtrl1->TSO_DONGLE_TSIF5);
2025*53ee8cc1Swenshuai.xi break;
2026*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
2027*53ee8cc1Swenshuai.xi p32Reg = &(_TSOCtrl1->TSO_DONGLE_TSIF6);
2028*53ee8cc1Swenshuai.xi break;
2029*53ee8cc1Swenshuai.xi default:
2030*53ee8cc1Swenshuai.xi return FALSE;
2031*53ee8cc1Swenshuai.xi }
2032*53ee8cc1Swenshuai.xi _HAL_REG32_W(p32Reg, (_HAL_REG32_R(p32Reg) & ~TSO_DONGLE_STREAM_ID_MASK) | (u16ID<<TSO_DONGLE_STREAM_ID_SHIFT));
2033*53ee8cc1Swenshuai.xi return TRUE;
2034*53ee8cc1Swenshuai.xi }
2035*53ee8cc1Swenshuai.xi
2036*53ee8cc1Swenshuai.xi
2037*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX_KERNEL
2038*53ee8cc1Swenshuai.xi
HAL_TSO_SaveRegs(void)2039*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_SaveRegs(void)
2040*53ee8cc1Swenshuai.xi {
2041*53ee8cc1Swenshuai.xi MS_U32 u32ii = 0;
2042*53ee8cc1Swenshuai.xi
2043*53ee8cc1Swenshuai.xi _u16TSORegArray[0][0x04] = TSO0_REG(0x04);
2044*53ee8cc1Swenshuai.xi _u16TSORegArray[0][0x05] = TSO0_REG(0x05);
2045*53ee8cc1Swenshuai.xi _u16TSORegArray[0][0x06] = TSO0_REG(0x06);
2046*53ee8cc1Swenshuai.xi
2047*53ee8cc1Swenshuai.xi _u16TSORegArray[0][0x14] = TSO0_REG(0x14);
2048*53ee8cc1Swenshuai.xi _u16TSORegArray[0][0x15] = TSO0_REG(0x15);
2049*53ee8cc1Swenshuai.xi _u16TSORegArray[0][0x16] = TSO0_REG(0x16);
2050*53ee8cc1Swenshuai.xi
2051*53ee8cc1Swenshuai.xi _u16TSORegArray[0][0x18] = TSO0_REG(0x18);
2052*53ee8cc1Swenshuai.xi _u16TSORegArray[0][0x19] = TSO0_REG(0x19);
2053*53ee8cc1Swenshuai.xi _u16TSORegArray[0][0x1a] = TSO0_REG(0x1a);
2054*53ee8cc1Swenshuai.xi
2055*53ee8cc1Swenshuai.xi for(u32ii = 0x1c; u32ii <= 0x44; u32ii++)
2056*53ee8cc1Swenshuai.xi {
2057*53ee8cc1Swenshuai.xi _u16TSORegArray[0][u32ii] = TSO0_REG(u32ii);
2058*53ee8cc1Swenshuai.xi }
2059*53ee8cc1Swenshuai.xi
2060*53ee8cc1Swenshuai.xi _u16TSORegArray[0][0x4c] = TSO0_REG(0x4c);
2061*53ee8cc1Swenshuai.xi _u16TSORegArray[0][0x4d] = TSO0_REG(0x4d);
2062*53ee8cc1Swenshuai.xi
2063*53ee8cc1Swenshuai.xi for(u32ii = 0x60; u32ii <= 0x6f; u32ii++)
2064*53ee8cc1Swenshuai.xi {
2065*53ee8cc1Swenshuai.xi _u16TSORegArray[0][u32ii] = TSO0_REG(u32ii);
2066*53ee8cc1Swenshuai.xi }
2067*53ee8cc1Swenshuai.xi
2068*53ee8cc1Swenshuai.xi _u16TSORegArray[0][0x79] = TSO0_REG(0x79);
2069*53ee8cc1Swenshuai.xi _u16TSORegArray[0][0x7a] = TSO0_REG(0x7a);
2070*53ee8cc1Swenshuai.xi _u16TSORegArray[0][0x7b] = TSO0_REG(0x7b);
2071*53ee8cc1Swenshuai.xi _u16TSORegArray[0][0x7c] = TSO0_REG(0x7c);
2072*53ee8cc1Swenshuai.xi
2073*53ee8cc1Swenshuai.xi //TSO1
2074*53ee8cc1Swenshuai.xi _u16TSORegArray[1][0x00] = TSO1_REG(0x00);
2075*53ee8cc1Swenshuai.xi _u16TSORegArray[1][0x10] = TSO1_REG(0x10);
2076*53ee8cc1Swenshuai.xi _u16TSORegArray[1][0x14] = TSO1_REG(0x14);
2077*53ee8cc1Swenshuai.xi
2078*53ee8cc1Swenshuai.xi for(u32ii = 0x18; u32ii <= 0x1b; u32ii++)
2079*53ee8cc1Swenshuai.xi {
2080*53ee8cc1Swenshuai.xi _u16TSORegArray[1][u32ii] = TSO1_REG(u32ii);
2081*53ee8cc1Swenshuai.xi }
2082*53ee8cc1Swenshuai.xi
2083*53ee8cc1Swenshuai.xi for(u32ii = 0x28; u32ii <= 0x33; u32ii++)
2084*53ee8cc1Swenshuai.xi {
2085*53ee8cc1Swenshuai.xi _u16TSORegArray[1][u32ii] = TSO1_REG(u32ii);
2086*53ee8cc1Swenshuai.xi }
2087*53ee8cc1Swenshuai.xi
2088*53ee8cc1Swenshuai.xi _u16TSOTopReg[0][0] = TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN);
2089*53ee8cc1Swenshuai.xi _u16TSOTopReg[0][1] = TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_PHASE);
2090*53ee8cc1Swenshuai.xi _u16TSOTopReg[0][2] = TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK);
2091*53ee8cc1Swenshuai.xi _u16TSOTopReg[0][3] = TSO_CLKGEN0_REG(REG_CLKGEN0_RESERVED0);
2092*53ee8cc1Swenshuai.xi _u16TSOTopReg[0][4] = TSO_CLKGEN2_REG(REG_CLKGEN2_TSO1_IN);
2093*53ee8cc1Swenshuai.xi _u16TSOTopReg[0][5] = TSO_CLKGEN2_REG(REG_CLKGEN2_MMT_IN);
2094*53ee8cc1Swenshuai.xi _u16TSOTopReg[0][6] = TSP_TS_SAMPLE_REG(REG_TSO_OUT_CLK_SEL);
2095*53ee8cc1Swenshuai.xi
2096*53ee8cc1Swenshuai.xi _u16TSOTopReg[1][0] = TSP_TOP_REG(REG_TOP_TSO_EVD);
2097*53ee8cc1Swenshuai.xi _u16TSOTopReg[1][1] = TSP_TOP_REG(REG_TOP_TS4_CFG);
2098*53ee8cc1Swenshuai.xi _u16TSOTopReg[1][2] = TSP_TOP_REG(REG_TOP_TS_CONFIG);
2099*53ee8cc1Swenshuai.xi _u16TSOTopReg[1][3] = TSP_TOP_REG(REG_TOP_TS2_CONFIG);
2100*53ee8cc1Swenshuai.xi _u16TSOTopReg[1][4] = TSP_TOP_REG(REG_TOP_TS3_CONFIG);
2101*53ee8cc1Swenshuai.xi
2102*53ee8cc1Swenshuai.xi _u16TSOTopReg[2][0] = TSP_TSP5_REG(REG_TSP5_TSOIN_MUX);
2103*53ee8cc1Swenshuai.xi _u16TSOTopReg[2][1] = TSP_TSP5_REG(REG_TSP5_TSOOUT_MUX);
2104*53ee8cc1Swenshuai.xi _u16TSOTopReg[2][2] = TSP_TSP5_REG(REG_TSP5_MMT_MUX);
2105*53ee8cc1Swenshuai.xi
2106*53ee8cc1Swenshuai.xi return TRUE;
2107*53ee8cc1Swenshuai.xi }
2108*53ee8cc1Swenshuai.xi
HAL_TSO_RestoreRegs(void)2109*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_RestoreRegs(void)
2110*53ee8cc1Swenshuai.xi {
2111*53ee8cc1Swenshuai.xi MS_U32 u32ii = 0, u32jj, u32temp = 0;
2112*53ee8cc1Swenshuai.xi
2113*53ee8cc1Swenshuai.xi
2114*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) = _u16TSOTopReg[0][0];
2115*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_PHASE) = _u16TSOTopReg[0][1];
2116*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) = _u16TSOTopReg[0][2];
2117*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_RESERVED0) = _u16TSOTopReg[0][3];
2118*53ee8cc1Swenshuai.xi TSO_CLKGEN2_REG(REG_CLKGEN2_TSO1_IN) = _u16TSOTopReg[0][4];
2119*53ee8cc1Swenshuai.xi TSO_CLKGEN2_REG(REG_CLKGEN2_MMT_IN) = _u16TSOTopReg[0][5];
2120*53ee8cc1Swenshuai.xi TSP_TS_SAMPLE_REG(REG_TSO_OUT_CLK_SEL) = _u16TSOTopReg[0][6];
2121*53ee8cc1Swenshuai.xi
2122*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TSO_EVD) = _u16TSOTopReg[1][0];
2123*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TS4_CFG) = _u16TSOTopReg[1][1];
2124*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TS_CONFIG) = _u16TSOTopReg[1][2] ;
2125*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TS2_CONFIG) = _u16TSOTopReg[1][3];
2126*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TS3_CONFIG) = _u16TSOTopReg[1][4];
2127*53ee8cc1Swenshuai.xi
2128*53ee8cc1Swenshuai.xi TSP_TSP5_REG(REG_TSP5_TSOIN_MUX) = _u16TSOTopReg[2][0];
2129*53ee8cc1Swenshuai.xi TSP_TSP5_REG(REG_TSP5_TSOOUT_MUX) = _u16TSOTopReg[2][1];
2130*53ee8cc1Swenshuai.xi TSP_TSP5_REG(REG_TSP5_MMT_MUX) = _u16TSOTopReg[2][2];
2131*53ee8cc1Swenshuai.xi
2132*53ee8cc1Swenshuai.xi TSO0_REG(0x04) = _u16TSORegArray[0][0x04];
2133*53ee8cc1Swenshuai.xi TSO0_REG(0x05) = _u16TSORegArray[0][0x05];
2134*53ee8cc1Swenshuai.xi TSO0_REG(0x06) = _u16TSORegArray[0][0x06];
2135*53ee8cc1Swenshuai.xi
2136*53ee8cc1Swenshuai.xi for(u32ii = 0; u32ii < TSO_FILE_IF_NUM; u32ii++)
2137*53ee8cc1Swenshuai.xi {
2138*53ee8cc1Swenshuai.xi TSO0_REG(u32temp+0x14) = _u16TSORegArray[0][u32temp+0x14];
2139*53ee8cc1Swenshuai.xi TSO0_REG(u32temp+0x15) = _u16TSORegArray[0][u32temp+0x15];
2140*53ee8cc1Swenshuai.xi TSO0_REG(u32temp+0x16) = _u16TSORegArray[0][u32temp+0x16];
2141*53ee8cc1Swenshuai.xi u32temp += 4;
2142*53ee8cc1Swenshuai.xi }
2143*53ee8cc1Swenshuai.xi
2144*53ee8cc1Swenshuai.xi for(u32ii = 0x1c; u32ii <= 0x3f; u32ii++)
2145*53ee8cc1Swenshuai.xi {
2146*53ee8cc1Swenshuai.xi TSO0_REG(u32ii) = _u16TSORegArray[0][u32ii];
2147*53ee8cc1Swenshuai.xi }
2148*53ee8cc1Swenshuai.xi
2149*53ee8cc1Swenshuai.xi TSO0_REG(0x43) = _u16TSORegArray[0][0x43] & ~0x0004;
2150*53ee8cc1Swenshuai.xi TSO0_REG(0x44) = _u16TSORegArray[0][0x44];
2151*53ee8cc1Swenshuai.xi
2152*53ee8cc1Swenshuai.xi for(u32ii = 0; u32ii < TSO_FILE_IF_NUM; u32ii++)
2153*53ee8cc1Swenshuai.xi {
2154*53ee8cc1Swenshuai.xi TSO0_REG(u32ii+0x4c) = _u16TSORegArray[0][u32ii+0x4c];
2155*53ee8cc1Swenshuai.xi }
2156*53ee8cc1Swenshuai.xi
2157*53ee8cc1Swenshuai.xi u32temp = 0;
2158*53ee8cc1Swenshuai.xi for(u32ii = 0; u32ii < TSO_FILE_IF_NUM; u32ii++)
2159*53ee8cc1Swenshuai.xi {
2160*53ee8cc1Swenshuai.xi TSO0_REG(u32temp+0x60) = _u16TSORegArray[0][u32temp+0x60];
2161*53ee8cc1Swenshuai.xi TSO0_REG(u32temp+0x61) = _u16TSORegArray[0][u32temp+0x61];
2162*53ee8cc1Swenshuai.xi TSO0_REG(u32temp+0x62) = _u16TSORegArray[0][u32temp+0x62];
2163*53ee8cc1Swenshuai.xi TSO0_REG(u32temp+0x63) = _u16TSORegArray[0][u32temp+0x63];
2164*53ee8cc1Swenshuai.xi u32temp += 5;
2165*53ee8cc1Swenshuai.xi }
2166*53ee8cc1Swenshuai.xi
2167*53ee8cc1Swenshuai.xi TSO0_REG(0x6a) = _u16TSORegArray[0][0x6a];
2168*53ee8cc1Swenshuai.xi TSO0_REG(0x6b) = _u16TSORegArray[0][0x6b];
2169*53ee8cc1Swenshuai.xi
2170*53ee8cc1Swenshuai.xi for(u32ii = 0; u32ii < TSO_FILE_IF_NUM; u32ii++)
2171*53ee8cc1Swenshuai.xi {
2172*53ee8cc1Swenshuai.xi TSO0_REG(u32ii+0x79) = _u16TSORegArray[0][u32ii+0x79];
2173*53ee8cc1Swenshuai.xi }
2174*53ee8cc1Swenshuai.xi TSO0_REG(0x7b) = _u16TSORegArray[0][0x7b];
2175*53ee8cc1Swenshuai.xi TSO0_REG(0x7c) = _u16TSORegArray[0][0x7c];
2176*53ee8cc1Swenshuai.xi
2177*53ee8cc1Swenshuai.xi //TSO1
2178*53ee8cc1Swenshuai.xi TSO1_REG(0x00) = _u16TSORegArray[1][0x00];
2179*53ee8cc1Swenshuai.xi
2180*53ee8cc1Swenshuai.xi for(u32ii = 0; u32ii < TSO_FILE_IF_NUM; u32ii++)
2181*53ee8cc1Swenshuai.xi {
2182*53ee8cc1Swenshuai.xi TSO1_REG(u32temp+0x10) = _u16TSORegArray[1][u32temp+0x10];
2183*53ee8cc1Swenshuai.xi u32temp += 4;
2184*53ee8cc1Swenshuai.xi }
2185*53ee8cc1Swenshuai.xi
2186*53ee8cc1Swenshuai.xi TSO1_REG(0x18) = _u16TSORegArray[1][0x18];
2187*53ee8cc1Swenshuai.xi TSO1_REG(0x19) = _u16TSORegArray[1][0x19];
2188*53ee8cc1Swenshuai.xi TSO1_REG(0x1a) = _u16TSORegArray[1][0x1a];
2189*53ee8cc1Swenshuai.xi TSO1_REG(0x1b) = _u16TSORegArray[1][0x1b] & ~TSO_SVQ_TX_CFG_SVQ_EN; //disable SVQ fisr
2190*53ee8cc1Swenshuai.xi
2191*53ee8cc1Swenshuai.xi u32temp =0;
2192*53ee8cc1Swenshuai.xi for(u32ii = 0; u32ii < TSO_FILE_IF_NUM; u32ii++)
2193*53ee8cc1Swenshuai.xi {
2194*53ee8cc1Swenshuai.xi TSO1_REG(u32temp+0x28) = _u16TSORegArray[1][u32temp+0x28];
2195*53ee8cc1Swenshuai.xi TSO1_REG(u32temp+0x29) = _u16TSORegArray[1][u32temp+0x29];
2196*53ee8cc1Swenshuai.xi TSO1_REG(u32temp+0x2a) = _u16TSORegArray[1][u32temp+0x2a];
2197*53ee8cc1Swenshuai.xi TSO1_REG(u32temp+0x2b) = _u16TSORegArray[1][u32temp+0x2b] & ~TSO_SVQ_TX_CFG_SVQ_EN; //disable SVQ first
2198*53ee8cc1Swenshuai.xi u32temp += 4;
2199*53ee8cc1Swenshuai.xi }
2200*53ee8cc1Swenshuai.xi for(u32ii = 0x30; u32ii <= 0x33; u32ii++)
2201*53ee8cc1Swenshuai.xi {
2202*53ee8cc1Swenshuai.xi TSO1_REG(u32ii) = _u16TSORegArray[1][u32ii];
2203*53ee8cc1Swenshuai.xi }
2204*53ee8cc1Swenshuai.xi
2205*53ee8cc1Swenshuai.xi //enable SVQ
2206*53ee8cc1Swenshuai.xi if(_u16TSORegArray[1][0x1b] & TSO_SVQ_TX_CFG_SVQ_EN)
2207*53ee8cc1Swenshuai.xi {
2208*53ee8cc1Swenshuai.xi TSO1_REG(0x1b) |= TSO_SVQ_TX_CFG_TX_RESET;
2209*53ee8cc1Swenshuai.xi TSO1_REG(0x1b) &= ~TSO_SVQ_TX_CFG_TX_RESET;
2210*53ee8cc1Swenshuai.xi TSO1_REG(0x2b) |= TSO_SVQ_TX_CFG_TX_RESET;
2211*53ee8cc1Swenshuai.xi TSO1_REG(0x2b) &= ~TSO_SVQ_TX_CFG_TX_RESET;
2212*53ee8cc1Swenshuai.xi TSO1_REG(0x2f) |= TSO_SVQ_TX_CFG_TX_RESET;
2213*53ee8cc1Swenshuai.xi TSO1_REG(0x2f) &= ~TSO_SVQ_TX_CFG_TX_RESET;
2214*53ee8cc1Swenshuai.xi
2215*53ee8cc1Swenshuai.xi TSO1_REG(0x1b) |= TSO_SVQ_TX_CFG_SVQ_EN;
2216*53ee8cc1Swenshuai.xi }
2217*53ee8cc1Swenshuai.xi
2218*53ee8cc1Swenshuai.xi if(_u16TSORegArray[0][0x43] & 0x0004)
2219*53ee8cc1Swenshuai.xi {
2220*53ee8cc1Swenshuai.xi TSO0_REG(0x43) |= 0x0004;
2221*53ee8cc1Swenshuai.xi TSO0_REG(0x43) &= ~0x0004;
2222*53ee8cc1Swenshuai.xi }
2223*53ee8cc1Swenshuai.xi
2224*53ee8cc1Swenshuai.xi //enable TSO setting
2225*53ee8cc1Swenshuai.xi TSO0_REG(0x1d) |= TSO_CFG1_PKT_PARAM_LD;
2226*53ee8cc1Swenshuai.xi TSO0_REG(0x1d) &= ~TSO_CFG1_PKT_PARAM_LD;
2227*53ee8cc1Swenshuai.xi
2228*53ee8cc1Swenshuai.xi //set lpcr2, TSO file in start
2229*53ee8cc1Swenshuai.xi u32temp = 0;
2230*53ee8cc1Swenshuai.xi u32jj = 0;
2231*53ee8cc1Swenshuai.xi for(u32ii = 0; u32ii < TSO_FILE_IF_NUM; u32ii++)
2232*53ee8cc1Swenshuai.xi {
2233*53ee8cc1Swenshuai.xi if(_u16TSORegArray[0][u32temp+0x64] & 0x0003)
2234*53ee8cc1Swenshuai.xi {
2235*53ee8cc1Swenshuai.xi TSO0_REG(u32ii+0x79) = _u16TSORegArray[0][u32ii+0x79] | TSO_FICFG_LPCR2_WLD;
2236*53ee8cc1Swenshuai.xi TSO0_REG(u32jj+0x6c) = _u16TSORegArray[0][u32jj+0x6c];
2237*53ee8cc1Swenshuai.xi TSO0_REG(u32jj+0x6d) = _u16TSORegArray[0][u32jj+0x6d];
2238*53ee8cc1Swenshuai.xi TSO0_REG(u32ii+0x79) = _u16TSORegArray[0][u32ii+0x79] & ~TSO_FICFG_LPCR2_WLD;
2239*53ee8cc1Swenshuai.xi TSO0_REG(u32temp+0x64) = _u16TSORegArray[0][u32temp+0x64];
2240*53ee8cc1Swenshuai.xi }
2241*53ee8cc1Swenshuai.xi u32temp += 5;
2242*53ee8cc1Swenshuai.xi u32jj += 2;
2243*53ee8cc1Swenshuai.xi }
2244*53ee8cc1Swenshuai.xi
2245*53ee8cc1Swenshuai.xi return TRUE;
2246*53ee8cc1Swenshuai.xi }
2247*53ee8cc1Swenshuai.xi
2248*53ee8cc1Swenshuai.xi #endif //MSOS_TYPE_LINUX_KERNEL
2249*53ee8cc1Swenshuai.xi
2250*53ee8cc1Swenshuai.xi
2251