xref: /utopia/UTPA2-700.0.x/modules/dmx/hal/manhattan/tsp/halTSP.h (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi //    Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi //    No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi //    modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi //    supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi //    Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi //    Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi //    obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi //    such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi //    MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi //    confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi //    third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi //    without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi //    intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi //    and in conformity with any international standard.  You agree to waive any
38*53ee8cc1Swenshuai.xi //    claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi //    incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi //    In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi //    consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi //    revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi //    You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi //    even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi //    request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi //    parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi //    services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi //    MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi //    ("Services").
52*53ee8cc1Swenshuai.xi //    You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi //    writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi //    disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi //    or otherwise:
58*53ee8cc1Swenshuai.xi //    (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi //        mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi //    (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi //        including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi //        of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi //    (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi //    of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi //    Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi //    settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi //    Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi //    with the said Rules.
72*53ee8cc1Swenshuai.xi //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi //    be English.
74*53ee8cc1Swenshuai.xi //    The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2006-2007 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi 
95*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////////////////////////
96*53ee8cc1Swenshuai.xi // file   halTSP.h
97*53ee8cc1Swenshuai.xi // @brief  Transport Stream Processer (TSP) HAL
98*53ee8cc1Swenshuai.xi // @author MStar Semiconductor,Inc.
99*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////////////////////////
100*53ee8cc1Swenshuai.xi #ifndef __HAL_TSP_H__
101*53ee8cc1Swenshuai.xi #define __HAL_TSP_H__
102*53ee8cc1Swenshuai.xi 
103*53ee8cc1Swenshuai.xi #include "MsCommon.h"
104*53ee8cc1Swenshuai.xi 
105*53ee8cc1Swenshuai.xi #include "regTSP.h"
106*53ee8cc1Swenshuai.xi 
107*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
108*53ee8cc1Swenshuai.xi //  Driver Compiler Option
109*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
110*53ee8cc1Swenshuai.xi #define TSP_HWPCR_BY_HK                 0UL    //Tuning STC by driver side
111*53ee8cc1Swenshuai.xi #define TSP_AUDIO3_AUDIO4_SUPPORT       0UL    //Support AUDIO3 & AUDIO4 FIFO
112*53ee8cc1Swenshuai.xi 
113*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
114*53ee8cc1Swenshuai.xi //  TSP Hardware Abstraction Layer
115*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
116*53ee8cc1Swenshuai.xi // TSP Register
117*53ee8cc1Swenshuai.xi #define _TspPid                      ((REG_Pid*)(REG_PIDFLT_L_BASE))
118*53ee8cc1Swenshuai.xi #define _TspPid_H                    ((REG_Pid*)(REG_PIDFLT_H_BASE))
119*53ee8cc1Swenshuai.xi 
120*53ee8cc1Swenshuai.xi #define _TspPid_Ext                  ((REG_Pid*)(REG_PIDFLT_L_EXT_BASE))
121*53ee8cc1Swenshuai.xi #define _TspPid_Ext_H                ((REG_Pid*)(REG_PIDFLT_H_EXT_BASE))
122*53ee8cc1Swenshuai.xi 
123*53ee8cc1Swenshuai.xi #define _TspSec1                     ((REG_Sec*)(REG_SECFLT_BASE1))
124*53ee8cc1Swenshuai.xi #define _TspSec2                     ((REG_Sec*)(REG_SECFLT_BASE2))
125*53ee8cc1Swenshuai.xi 
126*53ee8cc1Swenshuai.xi #define TSP_HW_CFG_0   0x00UL
127*53ee8cc1Swenshuai.xi #define TSP_HW_CFG_1   0x01UL
128*53ee8cc1Swenshuai.xi #define TSP_HW_CFG_2   0x10UL
129*53ee8cc1Swenshuai.xi #define TSP_HW_CFG_3   0x11UL
130*53ee8cc1Swenshuai.xi 
131*53ee8cc1Swenshuai.xi /// TSP debug mode type
132*53ee8cc1Swenshuai.xi typedef enum
133*53ee8cc1Swenshuai.xi {
134*53ee8cc1Swenshuai.xi     TSP_DEBUG_MODE_DIS_CONT,         ///< Select dis-continue packet count mode
135*53ee8cc1Swenshuai.xi     TSP_DEBUG_MODE_DROP_CONT,        ///< Select drop packet count mode
136*53ee8cc1Swenshuai.xi } TSP_DEBUG_MODE;
137*53ee8cc1Swenshuai.xi 
138*53ee8cc1Swenshuai.xi typedef enum
139*53ee8cc1Swenshuai.xi {
140*53ee8cc1Swenshuai.xi     TSP_DEBUG_SRC_TS0,               ///< TSP input from TS0 interface
141*53ee8cc1Swenshuai.xi     TSP_DEBUG_SRC_TS1,               ///< TSP input from TS1 interface
142*53ee8cc1Swenshuai.xi     TSP_DEBUG_SRC_TS2,               ///< TSP input from TS2 interface
143*53ee8cc1Swenshuai.xi     TSP_DEBUG_SRC_FILE,              ///< TSP input from filein
144*53ee8cc1Swenshuai.xi } TSP_DEBUG_SRC;
145*53ee8cc1Swenshuai.xi 
146*53ee8cc1Swenshuai.xi typedef enum
147*53ee8cc1Swenshuai.xi {
148*53ee8cc1Swenshuai.xi     TSP_DEBUG_FIFO_VIDEO,            ///< TSP output to Video FIFO
149*53ee8cc1Swenshuai.xi     TSP_DEBUG_FIFO_AUDIO,            ///< TSP output to Audio FIFO
150*53ee8cc1Swenshuai.xi     TSP_DEBUG_FIFO_VIDEO3D,          ///< TSP output to Video3D FIFO
151*53ee8cc1Swenshuai.xi     TSP_DEBUG_FIFO_AUDIOB,           ///< TSP output to AudioB FIFO
152*53ee8cc1Swenshuai.xi } TSP_DEBUG_FIFO;
153*53ee8cc1Swenshuai.xi 
154*53ee8cc1Swenshuai.xi typedef enum
155*53ee8cc1Swenshuai.xi {
156*53ee8cc1Swenshuai.xi     TSP_DEBUG_PKT_DEMUX_0,
157*53ee8cc1Swenshuai.xi     TSP_DEBUG_PKT_DEMUX_0_FILE,
158*53ee8cc1Swenshuai.xi     TSP_DEBUG_PKT_DEMUX_1,
159*53ee8cc1Swenshuai.xi     TSP_DEBUG_PKT_DEMUX_2,
160*53ee8cc1Swenshuai.xi     TSP_DEBUG_MMFI0,
161*53ee8cc1Swenshuai.xi     TSP_DEBUG_MMFI1,
162*53ee8cc1Swenshuai.xi } TSP_DEBUG_FIFO_SRC;
163*53ee8cc1Swenshuai.xi 
164*53ee8cc1Swenshuai.xi typedef enum
165*53ee8cc1Swenshuai.xi {
166*53ee8cc1Swenshuai.xi     TSP_DEBUG_TSIF0,            ///< TSP output to Video FIFO
167*53ee8cc1Swenshuai.xi     TSP_DEBUG_TSIF1,            ///< TSP output to Audio FIFO
168*53ee8cc1Swenshuai.xi     TSP_DEBUG_TSIF2,
169*53ee8cc1Swenshuai.xi     TSP_DEBUG_TSIFFI,
170*53ee8cc1Swenshuai.xi } TSP_DEBUG_TSIF;
171*53ee8cc1Swenshuai.xi 
172*53ee8cc1Swenshuai.xi typedef enum
173*53ee8cc1Swenshuai.xi {
174*53ee8cc1Swenshuai.xi     TSP_DEBUG_CMD_NONE,              ///< TSP debug table cmd: do nothing
175*53ee8cc1Swenshuai.xi     TSP_DEBUG_CMD_CLEAR,             ///< TSP debug table cmd: clear
176*53ee8cc1Swenshuai.xi     TSP_DEBUG_CMD_ENABLE,            ///< TSP debug table cmd: enable
177*53ee8cc1Swenshuai.xi     TSP_DEBUG_CMD_DISABLE,           ///< TSP debug table cmd: disable
178*53ee8cc1Swenshuai.xi } TSP_DEBUG_CMD;
179*53ee8cc1Swenshuai.xi 
180*53ee8cc1Swenshuai.xi typedef enum
181*53ee8cc1Swenshuai.xi {
182*53ee8cc1Swenshuai.xi     TSP_CLR_SRC_PIDFLT_0    = 0x1,            ///< TSP debug table clear source: pidflt 0
183*53ee8cc1Swenshuai.xi     TSP_CLR_SRC_PIDFLT_FILE = 0x2,         ///< TSP debug table clear source: pidflt file
184*53ee8cc1Swenshuai.xi } TSP_DEBUG_CLR_SRC;
185*53ee8cc1Swenshuai.xi 
186*53ee8cc1Swenshuai.xi //----------------------------------
187*53ee8cc1Swenshuai.xi /// DMX debug table information structure
188*53ee8cc1Swenshuai.xi //----------------------------------
189*53ee8cc1Swenshuai.xi typedef struct
190*53ee8cc1Swenshuai.xi {
191*53ee8cc1Swenshuai.xi     TSP_DEBUG_CMD               TspCmd;
192*53ee8cc1Swenshuai.xi     TSP_DEBUG_SRC               TspSrc;
193*53ee8cc1Swenshuai.xi     TSP_DEBUG_FIFO              TspFifo;
194*53ee8cc1Swenshuai.xi } TSP_DisconPktCnt_Info, TSP_DropPktCnt_Info;
195*53ee8cc1Swenshuai.xi 
196*53ee8cc1Swenshuai.xi typedef struct
197*53ee8cc1Swenshuai.xi {
198*53ee8cc1Swenshuai.xi     TSP_DEBUG_CMD               TspCmd;
199*53ee8cc1Swenshuai.xi     TSP_DEBUG_TSIF              TspTsif;
200*53ee8cc1Swenshuai.xi } TSP_LockPktCnt_info;
201*53ee8cc1Swenshuai.xi 
202*53ee8cc1Swenshuai.xi typedef struct
203*53ee8cc1Swenshuai.xi {
204*53ee8cc1Swenshuai.xi     TSP_DEBUG_CMD               TspCmd;
205*53ee8cc1Swenshuai.xi     TSP_DEBUG_FIFO              TspFifo;
206*53ee8cc1Swenshuai.xi     TSP_DEBUG_FIFO_SRC          TspFifoSrc;
207*53ee8cc1Swenshuai.xi } TSP_AVPktCnt_info;
208*53ee8cc1Swenshuai.xi 
209*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
210*53ee8cc1Swenshuai.xi //  Macro of bit operations
211*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
212*53ee8cc1Swenshuai.xi #define HAS_FLAG(flag, bit)        ((flag) & (bit))
213*53ee8cc1Swenshuai.xi #define SET_FLAG(flag, bit)        ((flag)|= (bit))
214*53ee8cc1Swenshuai.xi #define RESET_FLAG(flag, bit)      ((flag)&= (~(bit)))
215*53ee8cc1Swenshuai.xi #define SET_FLAG1(flag, bit)       ((flag)|  (bit))
216*53ee8cc1Swenshuai.xi #define RESET_FLAG1(flag, bit)     ((flag)&  (~(bit)))
217*53ee8cc1Swenshuai.xi 
218*53ee8cc1Swenshuai.xi // define NULL function
219*53ee8cc1Swenshuai.xi #define HAL_TSP_SecFlt_SelSecBuf(u32EngId, u32SecFltId, u32BufId, bEnable)
220*53ee8cc1Swenshuai.xi #define HAL_TSP_SecFlt_SetEcmIdx(u32EngId, u32SecFltId, u32EcmIdx)
221*53ee8cc1Swenshuai.xi #define HAL_TSP_SecFlt_ResetEmmIdx(u32EngId, u32SecFltId)
222*53ee8cc1Swenshuai.xi #define HAL_TSP_SelAudOut(u32EngId)
223*53ee8cc1Swenshuai.xi 
224*53ee8cc1Swenshuai.xi //AV FIFO Enum
225*53ee8cc1Swenshuai.xi #define TSP_FIFO_AU                         0UL
226*53ee8cc1Swenshuai.xi #define TSP_FIFO_AUB                        1UL
227*53ee8cc1Swenshuai.xi #define TSP_FIFO_V3D                        2UL
228*53ee8cc1Swenshuai.xi #define TSP_FIFO_VD                         3UL
229*53ee8cc1Swenshuai.xi #define TSP_FIFO_AUC                        4UL
230*53ee8cc1Swenshuai.xi #define TSP_FIFO_AUD                        5UL
231*53ee8cc1Swenshuai.xi 
232*53ee8cc1Swenshuai.xi //TSP IF Source Enum
233*53ee8cc1Swenshuai.xi #define TSP_SRC_FROM_TSIF0_LIVE             0x00000001UL
234*53ee8cc1Swenshuai.xi #define TSP_SRC_FROM_TSIF0_FILE             0x00000002UL
235*53ee8cc1Swenshuai.xi #define TSP_SRC_FROM_TSIF1                  0x00000003UL
236*53ee8cc1Swenshuai.xi #define TSP_SRC_FROM_TSIF2                  0x00000004UL
237*53ee8cc1Swenshuai.xi #define TSP_SRC_FROM_MMFI0                  0x00000006UL
238*53ee8cc1Swenshuai.xi #define TSP_SRC_FROM_MMFI1                  0x00000007UL
239*53ee8cc1Swenshuai.xi 
240*53ee8cc1Swenshuai.xi //TSP Packet Demux Enum
241*53ee8cc1Swenshuai.xi #define TSP_PKTDMX_NONE                     0x00000000UL
242*53ee8cc1Swenshuai.xi #define TSP_PKTDMX0_LIVE                    0x00000002UL
243*53ee8cc1Swenshuai.xi #define TSP_PKTDMX0_FILE                    0x00000004UL
244*53ee8cc1Swenshuai.xi #define TSP_PKTDMX1                         0x00000008UL
245*53ee8cc1Swenshuai.xi #define TSP_PKTDMX2                         0x00000010UL
246*53ee8cc1Swenshuai.xi 
247*53ee8cc1Swenshuai.xi 
248*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////
249*53ee8cc1Swenshuai.xi // HAL API
250*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////
251*53ee8cc1Swenshuai.xi 
252*53ee8cc1Swenshuai.xi //enum of Capcbility item
253*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_PID_FILTER_NUM          0x00000000UL
254*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_SEC_FILTER_NUM          0x00000001UL
255*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_SEC_BUF_NUM             0x00000002UL
256*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_PVR_ENG_NUM             0x00000003UL
257*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_PVR_FILTER_NUM          0x00000004UL
258*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_PVR1_FILTER_NUM         0x00000005UL
259*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_MMFI0_FILTER_NUM        0x00000006UL
260*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_MMFI1_FILTER_NUM        0x00000007UL
261*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_TSIF_NUM                0x00000008UL
262*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_DEMOD_NUM               0x00000009UL
263*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_TS_PAD_NUM              0x0000000aUL
264*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_VQ_NUM                  0x0000000bUL
265*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_CA_FLT_NUM              0x0000000cUL
266*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_CA_KEY_NUM              0x0000000dUL
267*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_FW_ALIGN                0x0000000eUL
268*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_VQ_ALIGN                0x0000000fUL
269*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_VQ_PITCH                0x00000010UL
270*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_SEC_BUF_ALIGN           0x00000011UL
271*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_PVR_ALIGN               0x00000012UL
272*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_PVRCA_PATH_NUM          0x00000013UL
273*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_SHAREKEY_FLT_RANGE      0x00000014UL
274*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_CA0_FLT_RANGE           0x00000015UL
275*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_CA1_FLT_RANGE           0x00000016UL
276*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_CA2_FLT_RANGE           0x00000017UL
277*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_SHAREKEY_FLT1_RANGE     0x00000018UL
278*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_SHAREKEY_FLT2_RANGE     0x00000019UL
279*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_HW_TYPE                 0x0000001aUL
280*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_VFIFO_NUM               0x0000001cUL
281*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_AFIFO_NUM               0x0000001dUL
282*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_HWPCR_SUPPORT           0x0000001eUL
283*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_PCRFLT_START_IDX        0x0000001fUL
284*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_HWWP_SET_NUM            0x00000020UL
285*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_DSCMB_ENG_NUM           0x00000021UL
286*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_MERGESTR_NUM            0x00000022UL
287*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_MAX_SEC_FLT_DEPTH       0x00000023UL
288*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_FW_BUF_SIZE             0x00000024UL
289*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_FW_BUF_RANGE            0x00000025UL
290*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_VQ_BUF_RANGE            0x00000026UL
291*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_SEC_BUF_RANGE           0x00000027UL
292*53ee8cc1Swenshuai.xi #define HAL_TSP_CAP_FIQ_NUM                 0x00000028UL
293*53ee8cc1Swenshuai.xi 
294*53ee8cc1Swenshuai.xi // Output pad mode
295*53ee8cc1Swenshuai.xi #define HAL_TSP_OUTPAD_DMD                  0x00000000UL
296*53ee8cc1Swenshuai.xi #define HAL_TSP_OUTPAD_S2P                  0x10000000UL
297*53ee8cc1Swenshuai.xi #define HAL_TSP_OUTPAD_TSO                  0x20000000UL
298*53ee8cc1Swenshuai.xi #define HAL_TSP_OUTPAD_S2P1                 0x40000000UL
299*53ee8cc1Swenshuai.xi #define HAL_TSP_OUTPAD_TSO1                 0x80000000UL
300*53ee8cc1Swenshuai.xi 
301*53ee8cc1Swenshuai.xi //STC update Control Parameters define
302*53ee8cc1Swenshuai.xi #define HAL_TSP_STC_UPDATE_FW               0x00UL
303*53ee8cc1Swenshuai.xi #define HAL_TSP_STC_UPDATE_HK               0x01UL
304*53ee8cc1Swenshuai.xi #define HAL_TSP_STC_UPDATE_UPDATEONCE       0x02UL
305*53ee8cc1Swenshuai.xi 
306*53ee8cc1Swenshuai.xi //S2P Clock Option
307*53ee8cc1Swenshuai.xi #define HAL_S2P_CLK_OPT_NONE                0x00000000UL
308*53ee8cc1Swenshuai.xi #define HAL_S2P_CLK_OPT_INVERT              0x00000001UL
309*53ee8cc1Swenshuai.xi #define HAL_S2P_CLK_OPT_NON_INVERT          0x00000002UL
310*53ee8cc1Swenshuai.xi 
311*53ee8cc1Swenshuai.xi //[LEGACY] //[OBSOLETE]
312*53ee8cc1Swenshuai.xi extern MS_BOOL _bIsHK;
313*53ee8cc1Swenshuai.xi //[LEGACY] //[OBSOLETE]
314*53ee8cc1Swenshuai.xi 
315*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_GetCap(MS_U32 u32Cap, void* pData);
316*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_Alive(void);
317*53ee8cc1Swenshuai.xi void    HAL_TSP_HW_Lock_Init(void);
318*53ee8cc1Swenshuai.xi void    HAL_TSP_HW_Lock_Release(void);
319*53ee8cc1Swenshuai.xi void    HAL_TSP_SetPKTSize(MS_U32 u32PKTSize);
320*53ee8cc1Swenshuai.xi void    HAL_TSP_SetOwner(MS_U32 u32EngId, MS_U32 u32SecFltId, MS_BOOL bOwner);
321*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_TTX_IsAccess(MS_U32 u32Try);
322*53ee8cc1Swenshuai.xi void    HAL_TSP_TTX_UnlockAccess(void);
323*53ee8cc1Swenshuai.xi 
324*53ee8cc1Swenshuai.xi void    HAL_ResetAll(void);
325*53ee8cc1Swenshuai.xi void    HAL_TSP_PowerCtrl(MS_BOOL bOn);
326*53ee8cc1Swenshuai.xi void    HAL_TSP_SaveFltState(void);
327*53ee8cc1Swenshuai.xi void    HAL_TSP_RestoreFltState(void);
328*53ee8cc1Swenshuai.xi void    HAL_TSP_Enable_ValidSync_Dectect(void);
329*53ee8cc1Swenshuai.xi void    HAL_Reset_WB(void);
330*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_WriteProtect_Enable(MS_BOOL bEnable, MS_PHY* pphyStartAddr, MS_PHY* pphyEndAddr);
331*53ee8cc1Swenshuai.xi void    HAL_TSP_OrzWriteProtect_Enable(MS_BOOL bEnable, MS_PHY phyStartAddr, MS_PHY phyEndAddr);
332*53ee8cc1Swenshuai.xi 
333*53ee8cc1Swenshuai.xi void    HAL_TSP_ORAcess_Optimize(MS_BOOL bEnable);
334*53ee8cc1Swenshuai.xi void    HAL_TSP_Reset(MS_U32 u32EngId);
335*53ee8cc1Swenshuai.xi void    HAL_TSP_SetBank(MS_VIRT virtBankAddr, MS_VIRT virtPMBankAddr);
336*53ee8cc1Swenshuai.xi void    HAL_TSP_WbDmaEnable(MS_BOOL bEnable);
337*53ee8cc1Swenshuai.xi void    HAL_TSP_HwPatch(void);
338*53ee8cc1Swenshuai.xi void    HAL_TSP_CPU_SetBase(MS_PHY phyAddr, MS_U32 u32Size);
339*53ee8cc1Swenshuai.xi void    HAL_TSP_SetCtrlMode(MS_U32 u32EngId, MS_U32 u32Mode, MS_U32 u32TsIfId);
340*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_GetCtrlMode(MS_U32 u32EngId);
341*53ee8cc1Swenshuai.xi 
342*53ee8cc1Swenshuai.xi void    HAL_TSP_Ind_Enable(void);
343*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_Scmb_Status(MS_U32 u32TSSrc, MS_U32 u32GroupId, MS_U32 u32PidFltId);
344*53ee8cc1Swenshuai.xi 
345*53ee8cc1Swenshuai.xi void    HAL_TSP_RemoveDupAVPkt(MS_BOOL bEnable);
346*53ee8cc1Swenshuai.xi void    HAL_TSP_RemoveDupAVFifoPkt(MS_U32 u32StreamId, MS_BOOL bEnable);
347*53ee8cc1Swenshuai.xi void    HAL_TSP_TEI_RemoveErrorPkt(MS_U32 u32PktType, MS_BOOL bEnable);
348*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_DupPktCnt_Clear(void);
349*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_AU_BD_Mode_Enable(MS_BOOL bEnable);
350*53ee8cc1Swenshuai.xi 
351*53ee8cc1Swenshuai.xi void    HAL_TSP_Int_ClearSw(void);
352*53ee8cc1Swenshuai.xi void    HAL_TSP_Int_ClearHw(MS_U32 u32Mask);
353*53ee8cc1Swenshuai.xi void    HAL_TSP_Int_ClearHw2(MS_U32 u32Mask);
354*53ee8cc1Swenshuai.xi void    HAL_TSP_Int_Enable(MS_U32 u32Mask);
355*53ee8cc1Swenshuai.xi void    HAL_TSP_Int_Disable(MS_U32 u32Mask);
356*53ee8cc1Swenshuai.xi void    HAL_TSP_Int2_Enable(MS_U32 u32Mask);
357*53ee8cc1Swenshuai.xi void    HAL_TSP_Int2_Disable(MS_U32 u32Mask);
358*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_HW_INT_STATUS(void);
359*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_HW_INT2_STATUS(void);
360*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_SW_INT_STATUS(void);
361*53ee8cc1Swenshuai.xi 
362*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_TsOutPadCfg(MS_U32 u32OutPad, MS_U32 u32OutPadMode, MS_U32 u32InPad, MS_BOOL bInParallel);
363*53ee8cc1Swenshuai.xi void    HAL_TSP_SelPad(MS_U32 u32EngId, MS_U32 u32Flow, MS_U32 u32Pad, MS_BOOL bParl);
364*53ee8cc1Swenshuai.xi void    HAL_TSP_SelPad_ClkInv(MS_U32 u32EngId, MS_U32 u32Flow, MS_BOOL bClkInv);
365*53ee8cc1Swenshuai.xi void    HAL_TSP_SelPad_ExtSync(MS_U32 u32EngId, MS_BOOL bExtSync, MS_U32 u32Flow);
366*53ee8cc1Swenshuai.xi void    HAL_TSP_SelPad_Parl(MS_U32 u32EngId, MS_BOOL bParl, MS_U32 u32Flow);
367*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_BlockTSOIn_En(MS_U32 u32EngId, MS_U32 u32TSIf, MS_BOOL bBlockMode);
368*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_TsOuOutClockPhase(MS_U16 u16OutPad, MS_U16 u16Val, MS_BOOL bEnable, MS_U32 u32S2pOpt);
369*53ee8cc1Swenshuai.xi void    HAL_TSP_TSOut_En(MS_BOOL bEnable);
370*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_GetTSIF_Status(MS_U8 u8TsIfId, MS_U16* pu16Pad, MS_U16* pu16Clk, MS_BOOL* pbExtSync, MS_BOOL* pbParl);
371*53ee8cc1Swenshuai.xi void    HAL_TSP_Parl_BitOrderSwap(MS_U32 u32EngId, MS_U32 u32Flow, MS_BOOL bInvert);
372*53ee8cc1Swenshuai.xi void    HAL_TSP_Flush_AV_FIFO(MS_U32 u32StreamId, MS_BOOL bFlush);
373*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_Get_AVFifoLevel(MS_U32 u32StreamId);
374*53ee8cc1Swenshuai.xi void    HAL_TSP_AVFIFO_Src_Select(MS_U32 u32Fifo, MS_U32 u32Src);
375*53ee8cc1Swenshuai.xi void    HAL_TSP_AVFIFO_Block_Disable(MS_U32 u32Fifo, MS_BOOL bDisable);
376*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_TSIF_Enable(MS_U8 u8_tsif, MS_BOOL bEnable);
377*53ee8cc1Swenshuai.xi void    HAL_TSP_SelMatchPidSrc(MS_U32 u32Src);
378*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_PidFlt_Src_Select(MS_U32 u32Src);
379*53ee8cc1Swenshuai.xi 
380*53ee8cc1Swenshuai.xi 
381*53ee8cc1Swenshuai.xi void    HAL_TSP_CmdQ_SetSTC(MS_U32 u32EngId, MS_U32 u32STC);
382*53ee8cc1Swenshuai.xi void    HAL_TSP_CmdQ_SetSTC_32(MS_U32 u32EngId, MS_U32 u32STC_32);
383*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_CmdQ_GetSTC(MS_U32 u32EngId);
384*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_CmdQ_GetSTC_32(MS_U32 u32EngId);
385*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_CmdQ_CmdCount(void);
386*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_CmdQ_Reset(void);
387*53ee8cc1Swenshuai.xi void    HAL_TSP_CmdQ_TsDma_SetAddr(MS_PHY phyStreamAddr);
388*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_CmdQ_TsDma_SetSize(MS_U32 u32StreamSize);
389*53ee8cc1Swenshuai.xi void    HAL_TSP_CmdQ_TsDma_Start(MS_U32 u32TsDmaCtrl);
390*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_CmdQ_TsDma_GetState(void);
391*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_CmdQ_EmptyCount(void);
392*53ee8cc1Swenshuai.xi void    HAL_TSP_CmdQ_TsDma_Reset(void);
393*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_CmdQ_IsEmpty(void);
394*53ee8cc1Swenshuai.xi void    HAL_TSP_TsDma_SetDelay(MS_U32 u32Delay);
395*53ee8cc1Swenshuai.xi void    HAL_TSP_TsDma_Pause(void);
396*53ee8cc1Swenshuai.xi void    HAL_TSP_TsDma_Resume(void);
397*53ee8cc1Swenshuai.xi MS_U8   HAL_TSP_Get_CmdQFifoLevel(void);
398*53ee8cc1Swenshuai.xi 
399*53ee8cc1Swenshuai.xi void    HAL_TSP_FileIn_192BlockScheme_En(MS_BOOL bEnable);
400*53ee8cc1Swenshuai.xi void    HAL_TSP_filein_enable(MS_BOOL b_enable);
401*53ee8cc1Swenshuai.xi void    HAL_TSP_FileIn_Set(MS_BOOL bset);
402*53ee8cc1Swenshuai.xi void    HAL_TSP_ResetTimeStamp(void);
403*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_GetPlayBackTimeStamp(void);
404*53ee8cc1Swenshuai.xi void    HAL_TSP_SetPlayBackTimeStamp(MS_U32 u32Stamp);
405*53ee8cc1Swenshuai.xi void    HAL_TSP_SetPlayBackTimeStampClk(MS_U8 u8Id, MS_U32 u32ClkSrc);
406*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_GetFileInTimeStamp(void);
407*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_GetFilinReadAddr(MS_PHY* pphyReadAddr);
408*53ee8cc1Swenshuai.xi void    HAL_TSP_SetDMABurstLen(MS_U32 u32Len);
409*53ee8cc1Swenshuai.xi 
410*53ee8cc1Swenshuai.xi void    HAL_TSP_STC64_Mode_En(MS_BOOL bEnable);  //T12 new
411*53ee8cc1Swenshuai.xi void    HAL_TSP_SetSTC(MS_U32 u32EngId, MS_U32 u32STC, MS_U32 u32STC_32);
412*53ee8cc1Swenshuai.xi void    HAL_TSP_Stc_ctrl(MS_U32 u32EngId, MS_U32 u32Sync);
413*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_GetSTCSynth(MS_U32 u32EngId);
414*53ee8cc1Swenshuai.xi //void    HAL_TSP_SetSTC_32(MS_U32 u32EngId, MS_U32 u32STC_32);
415*53ee8cc1Swenshuai.xi void    HAL_TSP_STC_Update_Disable(MS_U32 u32EngId, MS_BOOL bDisable);
416*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_GetSTC(MS_U32 u32EngId);
417*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_GetSTC_32(MS_U32 u32EngId);
418*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_SelectSTCEng(MS_U32 u32FltSrc, MS_U32 u32Eng);
419*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_GetPcr(MS_U32 u32EngId, MS_U32 *pu32Pcr_32, MS_U32 *pu32Pcr);
420*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_Check_FIFO_Overflow(MS_U32 u32StreamId);
421*53ee8cc1Swenshuai.xi void    HAL_TSP_HWPcr_SetSrcId(MS_U32 u32EngId, MS_U32 u32SrcId);
422*53ee8cc1Swenshuai.xi void    HAL_TSP_HWPcr_SelSrc(MS_U32 u32EngId, MS_U32 u32Src);
423*53ee8cc1Swenshuai.xi void    HAL_TSP_HWPcr_Reset(MS_U32 u32EngId, MS_BOOL bReset);
424*53ee8cc1Swenshuai.xi void    HAL_TSP_HWPcr_Int_Enable(MS_U32 u32EngId, MS_BOOL bEnable);
425*53ee8cc1Swenshuai.xi void    HAL_TSP_HWPcr_Read(MS_U32 u32EngId, MS_U32 *pu32Pcr, MS_U32 *pu32Pcr_32);
426*53ee8cc1Swenshuai.xi 
427*53ee8cc1Swenshuai.xi //MS_U32 HAL_TSP_PidFltId(MS_U32 u32PidType);
428*53ee8cc1Swenshuai.xi void    HAL_TSP_PidFlt_SetPid(MS_U32 u32EngId, MS_U32 u32PidFltId, MS_U32 u32PID);
429*53ee8cc1Swenshuai.xi void    HAL_TSP_PidFlt_SelFltOutput(MS_U32 u32EngId, MS_U32 u32PidFltId, MS_U32 u32FltOutput);
430*53ee8cc1Swenshuai.xi void    HAL_TSP_PidFlt_SelSecFlt(MS_U32 u32EngId, MS_U32 u32PidFltId, MS_U32 u32SecFltId);
431*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_PidFlt_GetSecFlt(MS_U32 u32EngId, MS_U32 u32PidFltId);
432*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_PidFlt_GetPid(MS_U32 u32EngId, MS_U32 u32PidFltId);
433*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_PidFlt_GetFltOutput(MS_U32 u32EngId, MS_U32 u32PidFltId);
434*53ee8cc1Swenshuai.xi void    HAL_TSP_PidFlt_SelFltSource(MS_U32 u32EngId, MS_U32 u32PidFltId, MS_U32 u32FltSource);
435*53ee8cc1Swenshuai.xi void    HAL_TSP_PidFlt_SetFltSrcStreamID(MS_U32 u32EngId, MS_U32 u32PidFltId, MS_U32 u32SrcStrId);
436*53ee8cc1Swenshuai.xi 
437*53ee8cc1Swenshuai.xi void    HAL_TSP_PidFlt_SetHWPcrPid(MS_U32 u32EngId, MS_U32 u32PID);
438*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_PidFlt_GetHWPcrPid(MS_U32 u32EngId);
439*53ee8cc1Swenshuai.xi void    HAL_TSP_PidFlt_HWPcrFlt_Enable(MS_U32 u32EngId, MS_BOOL bEnable);
440*53ee8cc1Swenshuai.xi 
441*53ee8cc1Swenshuai.xi void    HAL_TSP_SecBuf_ResetBuffer(MS_U32 u32EngId, MS_U32 u32SecBufId);
442*53ee8cc1Swenshuai.xi void    HAL_TSP_SecFlt_ResetState(MS_U32 u32EngId, MS_U32 u32SecFltId);
443*53ee8cc1Swenshuai.xi void    HAL_TSP_SecFlt_SetType(MS_U32 u32EngId, MS_U32 u32SecFltId, MS_U32 u32FltType);
444*53ee8cc1Swenshuai.xi void    HAL_TSP_SecFlt_SetRmnCount(MS_U32 u32EngId, MS_U32 u32SecFltId, MS_U32 u32RmnCount);
445*53ee8cc1Swenshuai.xi void    HAL_TSP_SecFlt_ClrCtrl(MS_U32 u32EngId, MS_U32 u32SecFltId);
446*53ee8cc1Swenshuai.xi void    HAL_TSP_SecFlt_SetMask(MS_U32 u32EngId, MS_U32 u32SecFltId, MS_U8 *pu8Mask);
447*53ee8cc1Swenshuai.xi void    HAL_TSP_SecFlt_SetNMask(MS_U32 u32EngId, MS_U32 u32SecFltId, MS_U8 *pu8NMask);
448*53ee8cc1Swenshuai.xi void    HAL_TSP_SecFlt_SetMatch(MS_U32 u32EngId, MS_U32 u32SecFltId, MS_U8 *pu8Match);
449*53ee8cc1Swenshuai.xi void    HAL_TSP_SecFlt_SetReqCount(MS_U32 u32EngId, MS_U32 u32SecFltId, MS_U32 u32ReqCount);
450*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_SecFlt_GetMode(MS_U32 u32EngId, MS_U32 u32SecFltId);
451*53ee8cc1Swenshuai.xi void    HAL_TSP_SecFlt_PcrReset(MS_U32 u32EngId, MS_U32 u32SecFltId);
452*53ee8cc1Swenshuai.xi void    HAL_TSP_SecFlt_VerReset(MS_U32 u32SecFltId);
453*53ee8cc1Swenshuai.xi void    HAL_TSP_SecFlt_SetDataAddr(MS_PHY phyDataAddr);
454*53ee8cc1Swenshuai.xi 
455*53ee8cc1Swenshuai.xi MS_PHY  HAL_TSP_SecBuf_GetBufRead(MS_U32 u32EngId, MS_U32 u32SecBufId);
456*53ee8cc1Swenshuai.xi MS_PHY  HAL_TSP_SecBuf_GetBufWrite(MS_U32 u32EngId, MS_U32 u32SecBufId);
457*53ee8cc1Swenshuai.xi void    HAL_TSP_SecBuf_SetBuffer(MS_U32 u32EngId, MS_U32 u32SecBufId, MS_PHY phyStartAddr, MS_U32 u32BufSize);
458*53ee8cc1Swenshuai.xi void    HAL_TSP_SecBuf_SetBufRead(MS_U32 u32EngId, MS_U32 u32SecBufId, MS_PHY phyReadAddr);
459*53ee8cc1Swenshuai.xi MS_PHY  HAL_TSP_SecBuf_GetBufStart(MS_U32 u32EngId, MS_U32 u32SecBufId);
460*53ee8cc1Swenshuai.xi MS_PHY  HAL_TSP_SecBuf_GetBufEnd(MS_U32 u32EngId, MS_U32 u32SecBufId);
461*53ee8cc1Swenshuai.xi MS_PHY  HAL_TSP_SecBuf_GetBufCur(MS_U32 u32EngId, MS_U32 u32SecBufId);
462*53ee8cc1Swenshuai.xi void    HAL_TSP_SecFlt_SetMode(MS_U32 u32EngId, MS_U32 u32SecFltId, MS_U32 u32SecFltMode);
463*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_SecFlt_GetCRC32(MS_U32 u32EngId, MS_U32 u32SecFltId);
464*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_SecFlt_GetState(MS_U32 u32EngId, MS_U32 u32SecFltId);
465*53ee8cc1Swenshuai.xi void    HAL_TSP_SecBuf_SetBufRead_tmp(MS_U32 u32EngId, MS_U32 u32SecBufId, MS_PHY phyReadAddr);
466*53ee8cc1Swenshuai.xi MS_PHY  HAL_TSP_SecBuf_GetBufWrite_tmp(MS_U32 u32EngId, MS_U32 u32SecBufId);
467*53ee8cc1Swenshuai.xi 
468*53ee8cc1Swenshuai.xi void    HAL_TSP_PVR_SetBuffer(MS_U8 u8PVRId, MS_PHY phyBufStart0, MS_PHY phyBufStart1, MS_U32 u32BufSize0, MS_U32 u32BufSize1);
469*53ee8cc1Swenshuai.xi void    HAL_TSP_PVR_Enable(MS_U8 u8PVRId, MS_BOOL bEnable);
470*53ee8cc1Swenshuai.xi void    HAL_TSP_PVR_Reset(MS_U8 u8PVRId);
471*53ee8cc1Swenshuai.xi void    HAL_TSP_PVR_All(MS_U8 u8PVRId, MS_BOOL bPvrAll, MS_BOOL bWithNull, MS_BOOL bOldMode);
472*53ee8cc1Swenshuai.xi MS_PHY  HAL_TSP_PVR_GetBufWrite(MS_U8 u8PVRId);
473*53ee8cc1Swenshuai.xi void    HAL_TSP_PVR_WaitFlush(MS_U8 u8PVRId);
474*53ee8cc1Swenshuai.xi void    HAL_TSP_PVR_BypassHeader_En(MS_U8 u8PVRId, MS_BOOL bBypassHD);
475*53ee8cc1Swenshuai.xi void    HAL_TSP_PVR_Src_Select(MS_U8 u8PVRId, MS_U32 u32Src);
476*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_PVR_StartingEngs_Get(MS_U32 u32PktDmxSrc);
477*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_PVR_IsEnabled(MS_U32 u32EngId);
478*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_PVR_Alignment_Enable(MS_U8 u8PVRId, MS_BOOL bEnable);
479*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_PVR_ForceSync_Enable(MS_U8 u8PVRId, MS_BOOL bEnable);
480*53ee8cc1Swenshuai.xi void    HAL_TSP_PVR_PacketMode(MS_U8 u8PVRId, MS_BOOL bSet);
481*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_PVR_Fifo_Block_Disable(MS_U8 u8PVRId, MS_BOOL bDisable);
482*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_GetPVRTimeStamp(MS_U8 u8PVRId);
483*53ee8cc1Swenshuai.xi void    HAL_TSP_SetPVRTimeStamp(MS_U8 u8PVRId, MS_U32 u32Stamp);
484*53ee8cc1Swenshuai.xi void    HAL_TSP_SetPVRTimeStampClk(MS_U8 u8PVRId, MS_U32 u32ClkSrc);
485*53ee8cc1Swenshuai.xi 
486*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_Read_DropPktCnt(MS_U16* pu16ADropCnt, MS_U16* pu16VDropCnt);
487*53ee8cc1Swenshuai.xi void    HAL_TSP_TSIF0_Enable(MS_BOOL bEnable);
488*53ee8cc1Swenshuai.xi void    HAL_TSP_TSIF1_Enable(MS_BOOL bEnable);
489*53ee8cc1Swenshuai.xi void    HAL_TSP_TSIFFI_SrcSelect(MS_BOOL bFileMode);
490*53ee8cc1Swenshuai.xi 
491*53ee8cc1Swenshuai.xi MS_U32  HAL_REG32_IndR(REG32 *reg);
492*53ee8cc1Swenshuai.xi void    HAL_REG32_IndW(REG32 *reg, MS_U32 value);
493*53ee8cc1Swenshuai.xi 
494*53ee8cc1Swenshuai.xi // void HAL_TSP_SetFwMsg(MS_U32 u32Mode);
495*53ee8cc1Swenshuai.xi // MS_U32 HAL_TSP_GetFwMsg(void);
496*53ee8cc1Swenshuai.xi void    HAL_TSP_ISR_SAVE_ALL(void);
497*53ee8cc1Swenshuai.xi void    HAL_TSP_ISR_RESTORE_ALL(void);
498*53ee8cc1Swenshuai.xi void    HAL_TSP_PS_Path_Disable(void);
499*53ee8cc1Swenshuai.xi void    HAL_TSP_PS_Path_Enable(MS_U32 u32TsDmaCtrl);
500*53ee8cc1Swenshuai.xi void    HAL_TSP_CSA_Set_ScrmPath(MS_U8 u8EngId, MS_U32 u32ScrmPath);
501*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_CSA_Get_ScrmPath(MS_U8 u8EngId);
502*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_CSA_Set_CACtrl(MS_U8 u8EngId, MS_U8 u8SrcTSIF, MS_U32 u32Dst);
503*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_CSA_Get_CACtrl(MS_U8 u8EngId, MS_U8* pu8SrcTSIF, MS_U32* pu32Dst);
504*53ee8cc1Swenshuai.xi 
505*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_Get_FW_VER(void);
506*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_Check_FW_VER(void);
507*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_SetFwDbgMem(MS_PHY phyAddr, MS_U32 u32Size);
508*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_SetFwDbgWord(MS_U32 u32Word);
509*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_GetDBGPortInfo(MS_U32 u32dbgsel);
510*53ee8cc1Swenshuai.xi MS_U8   HAL_TSP_Get_PesScmb_Sts(MS_U8 u8FltId);
511*53ee8cc1Swenshuai.xi MS_U8   HAL_TSP_Get_TsScmb_Sts(MS_U8 u8FltId);
512*53ee8cc1Swenshuai.xi 
513*53ee8cc1Swenshuai.xi //------- VQ Funcions -----------------------------------------------------------
514*53ee8cc1Swenshuai.xi void    HAL_TSP_SetVQBuffer(MS_U8 u8VQId, MS_PHY phyBaseAddr, MS_U32 u32BufLen);
515*53ee8cc1Swenshuai.xi void    HAL_TSP_VQueue_Enable(MS_BOOL bEnable);
516*53ee8cc1Swenshuai.xi void    HAL_TSP_VQueue_Reset(MS_U8 u8VQId);
517*53ee8cc1Swenshuai.xi void    HAL_TSP_VQueue_OverflowInt_En(MS_U8 u8VQId, MS_BOOL bEnable);
518*53ee8cc1Swenshuai.xi void    HAL_TSP_VQueue_Clr_OverflowInt(MS_U8 u8VQId);
519*53ee8cc1Swenshuai.xi void    HAL_TSP_Set_Req_VQ_RX_Threshold(MS_U8 u8req_len);
520*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_Get_VQStatus(void);
521*53ee8cc1Swenshuai.xi void    HAL_TSP_VQBlock_Disable(MS_U8 u8VQId, MS_BOOL bDisable);
522*53ee8cc1Swenshuai.xi //-----------------------------------------------------------------------------
523*53ee8cc1Swenshuai.xi 
524*53ee8cc1Swenshuai.xi //------------------ MOBF Functions ---------------
525*53ee8cc1Swenshuai.xi //--- decrypt address must be the same as encrypt address ------
526*53ee8cc1Swenshuai.xi void    HAL_TSP_MOBF_Select(MS_U8 u8Model, MS_U8 u8MobfIndex0, MS_U8 u8MobfIndex1);
527*53ee8cc1Swenshuai.xi //---------------------------------------------------------
528*53ee8cc1Swenshuai.xi 
529*53ee8cc1Swenshuai.xi // -------------------------------------------------------------
530*53ee8cc1Swenshuai.xi //  Common api for mode setting
531*53ee8cc1Swenshuai.xi //  u32Cmd[31]: 0 -> public cmd, 1 -> private cmd
532*53ee8cc1Swenshuai.xi // -------------------------------------------------------------
533*53ee8cc1Swenshuai.xi // HAL_CMD_ONEWAY                    : Oneway record enable, 1-> Rec scrmable stream disable, 2 -> PVR oneway, 4 -> LoadFW oneway
534*53ee8cc1Swenshuai.xi // -------------------------------------------------------------
535*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_CMD_Run(MS_U32 u32Cmd, MS_U32 u32Config0, MS_U32 u32Config1, MS_U32* pData);
536*53ee8cc1Swenshuai.xi #define HAL_CMD_ONEWAY                   0x80000001UL  //u32Config0: 1-> Rec SCM stream disable , 2->OnewayPVRPort, 4->OnewayFW; u32Config1,pData: Don't care
537*53ee8cc1Swenshuai.xi #define HAL_CMD_SET_KRSTR_MODE           0x80000002UL  //u32Config0: 0 -> Disable, 1 -> Suspend, 2 -> Resume
538*53ee8cc1Swenshuai.xi #define HAL_CMD_SET_LIB_MODE             0x80000003UL  //u32Config0: 0 ->  user mode, 1 ->  Kernel mode with user cb
539*53ee8cc1Swenshuai.xi #define HAL_CMD_PVR_PES_MODE             0x00000030UL  //u32Config0: PVR EngineID, u32Config1=1, *pData = 1 is enable, pData = 0 is disable
540*53ee8cc1Swenshuai.xi 
541*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_STC_UpdateCtrl(MS_U8 u8Eng, MS_U8 u8Opt);
542*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_SetSTCOffset(MS_U32 u32EngId, MS_U32 u32Offset, MS_BOOL bAdd);
543*53ee8cc1Swenshuai.xi 
544*53ee8cc1Swenshuai.xi // -------------------------------------------------------------
545*53ee8cc1Swenshuai.xi // Debug table
546*53ee8cc1Swenshuai.xi // -------------------------------------------------------------
547*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_Get_DisContiCnt(TSP_DisconPktCnt_Info* TspDisconPktCntInfo);
548*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_Get_DropPktCnt(TSP_DropPktCnt_Info* TspDropCntInfo);
549*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_Get_LockPktCnt(TSP_LockPktCnt_info* TspLockCntInfo);
550*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_GetAVPktCnt(TSP_AVPktCnt_info* TspAVCntInfo);
551*53ee8cc1Swenshuai.xi 
552*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_Get_SecTEI_PktCount(MS_U32 u32PktSrc);
553*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_Reset_SecTEI_PktCount(MS_U32 u32PktSrc);
554*53ee8cc1Swenshuai.xi MS_U32  HAL_TSP_Get_SecDisCont_PktCount(MS_U32 u32FltId);
555*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_Reset_SecDisCont_PktCount(MS_U32 u32FltId);
556*53ee8cc1Swenshuai.xi 
557*53ee8cc1Swenshuai.xi // -------------------------------------------------------------
558*53ee8cc1Swenshuai.xi // Merge Stream
559*53ee8cc1Swenshuai.xi // -------------------------------------------------------------
560*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_Set_Sync_Byte(MS_U8 u8Path, MS_U8 u8Id, MS_U8 *pu8SyncByte, MS_BOOL bSet);
561*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_Set_Src_Id(MS_U8 u8Path, MS_U8 u8Id, MS_U8 *pu8SrcId, MS_BOOL bSet);
562*53ee8cc1Swenshuai.xi 
563*53ee8cc1Swenshuai.xi // ATS Calibration API
564*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_Set_ATS_AdjPeriod(MS_U16 u16Value);
565*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_Set_ATS_AdjEnable(MS_BOOL bEnable);
566*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_Set_ATS_AdjOffset(MS_BOOL bIncreased, MS_U16 u16Offset);
567*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_DropScmbPkt(MS_U32 u32StreamId,MS_BOOL bEnable);
568*53ee8cc1Swenshuai.xi 
569*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX_KERNEL
570*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_SaveRegs(void);
571*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_RestoreRegs(void);
572*53ee8cc1Swenshuai.xi #endif  //MSOS_TYPE_LINUX_KERNEL
573*53ee8cc1Swenshuai.xi 
574*53ee8cc1Swenshuai.xi 
575*53ee8cc1Swenshuai.xi #endif // #ifndef __HAL_TSP_H__
576