1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi // such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi // third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any
38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi // parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi // ("Services").
52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi // or otherwise:
58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi // with the said Rules.
72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi // be English.
74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2011-2013 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi
95*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////////////////////////
96*53ee8cc1Swenshuai.xi // file halTSP.c
97*53ee8cc1Swenshuai.xi // @brief Transport Stream Processer (TSP) HAL
98*53ee8cc1Swenshuai.xi // @author MStar Semiconductor,Inc.
99*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////////////////////////
100*53ee8cc1Swenshuai.xi #include "halTSP.h"
101*53ee8cc1Swenshuai.xi #include "halCHIP.h"
102*53ee8cc1Swenshuai.xi
103*53ee8cc1Swenshuai.xi
104*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
105*53ee8cc1Swenshuai.xi // Driver Compiler Option
106*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
107*53ee8cc1Swenshuai.xi #define TSP_HAL_REG_SAFE_MODE 1UL // Register protection access between 1 task and 1+ ISR
108*53ee8cc1Swenshuai.xi
109*53ee8cc1Swenshuai.xi //[HWBUG]
110*53ee8cc1Swenshuai.xi #define MULTI_ACCESS_SW_PATCH 1UL // It's still risk becuase some registers like readaddr will
111*53ee8cc1Swenshuai.xi
112*53ee8cc1Swenshuai.xi // @FIXME: remove the test later
113*53ee8cc1Swenshuai.xi #define LINUX_TEST 0UL
114*53ee8cc1Swenshuai.xi // cause overflow before patching to correct value.
115*53ee8cc1Swenshuai.xi #define MIU_BUS 4UL
116*53ee8cc1Swenshuai.xi
117*53ee8cc1Swenshuai.xi #define VQ_PACKET_UNIT_LEN 208UL
118*53ee8cc1Swenshuai.xi
119*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
120*53ee8cc1Swenshuai.xi // TSP Hardware Abstraction Layer
121*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
122*53ee8cc1Swenshuai.xi static REG_Ctrl* _TspCtrl = NULL;
123*53ee8cc1Swenshuai.xi static REG_Ctrl2* _TspCtrl2 = NULL;
124*53ee8cc1Swenshuai.xi static REG_Ctrl3* _TspCtrl3 = NULL;
125*53ee8cc1Swenshuai.xi static REG_Ctrl4* _TspCtrl4 = NULL;
126*53ee8cc1Swenshuai.xi static REG_Ctrl5* _TspCtrl5 = NULL;
127*53ee8cc1Swenshuai.xi static REG_TS_Sample* _TspSample = NULL;
128*53ee8cc1Swenshuai.xi
129*53ee8cc1Swenshuai.xi static MS_VIRT _virtRegBase = 0;
130*53ee8cc1Swenshuai.xi static MS_VIRT _virtPMRegBase = 0;
131*53ee8cc1Swenshuai.xi
132*53ee8cc1Swenshuai.xi static MS_U32 _u32KernelSTRMode = 0;
133*53ee8cc1Swenshuai.xi static MS_U32 _u32LibMode = 0;
134*53ee8cc1Swenshuai.xi
135*53ee8cc1Swenshuai.xi extern MS_BOOL _bIsHK;
136*53ee8cc1Swenshuai.xi static MS_S32 _s32HALTSPMutexId = -1;
137*53ee8cc1Swenshuai.xi
138*53ee8cc1Swenshuai.xi static MS_BOOL _bTsPadUsed[4] = {FALSE, FALSE, FALSE, FALSE};
139*53ee8cc1Swenshuai.xi
140*53ee8cc1Swenshuai.xi static MS_PHY _phyOrLoadMiuOffset = 0;
141*53ee8cc1Swenshuai.xi static MS_PHY _phySecBufMiuOffset = 0;
142*53ee8cc1Swenshuai.xi static MS_PHY _phyFIBufMiuOffset = 0;
143*53ee8cc1Swenshuai.xi static MS_PHY _phyPVRBufMiuOffset[TSP_PVR_IF_NUM] = {[0 ... (TSP_PVR_IF_NUM-1)] = 0UL};
144*53ee8cc1Swenshuai.xi static MS_U16 _16MobfKey = 0;
145*53ee8cc1Swenshuai.xi
146*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX_KERNEL
147*53ee8cc1Swenshuai.xi static MS_U16 _u16ChipRegArray[128] = {[0 ... 127] = 0UL};
148*53ee8cc1Swenshuai.xi static MS_U16 _u16ClkgenRegArray[128] = {[0 ... 127] = 0UL};
149*53ee8cc1Swenshuai.xi static MS_U16 _u16Clkgen2RegArray[128] = {[0 ... 127] = 0UL};
150*53ee8cc1Swenshuai.xi static MS_U16 _u16TSP0RegArray[128] = {[0 ... 127] = 0UL};
151*53ee8cc1Swenshuai.xi static MS_U16 _u16TSP1RegArray[128] = {[0 ... 127] = 0UL};
152*53ee8cc1Swenshuai.xi static MS_U16 _u16TSP3RegArray[128] = {[0 ... 127] = 0UL};
153*53ee8cc1Swenshuai.xi static MS_U16 _u16TSP5RegArray[128] = {[0 ... 127] = 0UL};
154*53ee8cc1Swenshuai.xi #endif //MSOS_TYPE_LINUX_KERNEL
155*53ee8cc1Swenshuai.xi
156*53ee8cc1Swenshuai.xi
157*53ee8cc1Swenshuai.xi //[NOTE] Jerry
158*53ee8cc1Swenshuai.xi // Some register has write order, for example, writing PCR_L will disable PCR counter
159*53ee8cc1Swenshuai.xi // writing PCR_M trigger nothing, writing PCR_H will enable PCR counter
160*53ee8cc1Swenshuai.xi #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFFUL); \
161*53ee8cc1Swenshuai.xi (reg)->H = ((value) >> 16UL); } while(0)
162*53ee8cc1Swenshuai.xi
163*53ee8cc1Swenshuai.xi #define _HAL_REG32L_W(reg, value) (reg)->data = ((value) & 0x0000FFFFUL);
164*53ee8cc1Swenshuai.xi
165*53ee8cc1Swenshuai.xi #define _HAL_REG16_W(reg, value) (reg)->u16data = (value);
166*53ee8cc1Swenshuai.xi
167*53ee8cc1Swenshuai.xi
168*53ee8cc1Swenshuai.xi #define _HAL_HALTSP_ENTRY() if((_u32KernelSTRMode == 0) && (_s32HALTSPMutexId == -1)) { \
169*53ee8cc1Swenshuai.xi _s32HALTSPMutexId = MsOS_CreateMutex(E_MSOS_FIFO, "HALTSP_Mutex", MSOS_PROCESS_SHARED); }
170*53ee8cc1Swenshuai.xi
171*53ee8cc1Swenshuai.xi #define _HAL_HALTSP_EXIT() if((_u32KernelSTRMode == 0) && (_s32HALTSPMutexId == -1)) { \
172*53ee8cc1Swenshuai.xi MsOS_DeleteMutex(_s32HALTSPMutexId); _s32HALTSPMutexId = -1; }
173*53ee8cc1Swenshuai.xi
174*53ee8cc1Swenshuai.xi #define _HAL_HALTSP_LOCK() if(_u32KernelSTRMode == 0) { MsOS_ObtainMutex(_s32HALTSPMutexId, MSOS_WAIT_FOREVER);}
175*53ee8cc1Swenshuai.xi #define _HAL_HALTSP_UNLOCK() if(_u32KernelSTRMode == 0) { MsOS_ReleaseMutex(_s32HALTSPMutexId); }
176*53ee8cc1Swenshuai.xi
177*53ee8cc1Swenshuai.xi #define _HAL_TSP_PIDFLT(EngId, FltId) (&(_TspPid[EngId].Flt[FltId]))
178*53ee8cc1Swenshuai.xi #define _HAL_TSP_PIDFLT_H(EngId, FltId) (&(_TspPid_H[EngId].Flt[FltId]))
179*53ee8cc1Swenshuai.xi
180*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
181*53ee8cc1Swenshuai.xi // Macro of bit operations
182*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
183*53ee8cc1Swenshuai.xi #define HAS_FLAG(flag, bit) ((flag) & (bit))
184*53ee8cc1Swenshuai.xi #define SET_FLAG(flag, bit) ((flag)|= (bit))
185*53ee8cc1Swenshuai.xi #define RESET_FLAG(flag, bit) ((flag)&= (~(bit)))
186*53ee8cc1Swenshuai.xi #define SET_FLAG1(flag, bit) ((flag)| (bit))
187*53ee8cc1Swenshuai.xi #define RESET_FLAG1(flag, bit) ((flag)& (~(bit)))
188*53ee8cc1Swenshuai.xi
189*53ee8cc1Swenshuai.xi //#define MASK(x) (((1<<(x##_BITS))-1) << x##_SHIFT)
190*53ee8cc1Swenshuai.xi //#define BIT(x) (1<<(x))
191*53ee8cc1Swenshuai.xi //#define BMASK(bits) (BIT(((1)?bits)+1)-BIT(((0)?bits)))
192*53ee8cc1Swenshuai.xi //#define BMASK_L(bits) (BMASK(bits)&0xFFFF)
193*53ee8cc1Swenshuai.xi //#define BMASK_H(bits) (BMASK(bits)>>16)
194*53ee8cc1Swenshuai.xi //#define BITS(bits,value) ((BIT(((1)?bits)+1)-BIT(((0)?bits))) & (value<<((0)?bits)))
195*53ee8cc1Swenshuai.xi
196*53ee8cc1Swenshuai.xi #define TSP_TSP0_REG(addr) (*((volatile MS_U16*)(_virtRegBase + REG_CTRL_BASE + ((addr)<<2UL))))
197*53ee8cc1Swenshuai.xi #define TSP_TSP1_REG(addr) (*((volatile MS_U16*)(_virtRegBase + 0x2C00UL + ((addr)<<2UL))))
198*53ee8cc1Swenshuai.xi #define TSP_TSP3_REG(addr) (*((volatile MS_U16*)(_virtRegBase + REG_CTRL_TSP3 + ((addr)<<2UL))))
199*53ee8cc1Swenshuai.xi #define TSP_TSP5_REG(addr) (*((volatile MS_U16*)(_virtRegBase + REG_CTRL_TSP5 + ((addr)<<2UL))))
200*53ee8cc1Swenshuai.xi
201*53ee8cc1Swenshuai.xi #define PMTOP_REG(addr) (*((volatile MS_U16*)(_virtPMRegBase + 0x3c00UL + ((addr)<<2UL))))
202*53ee8cc1Swenshuai.xi #define REG_PMTOP_CHIPID 0x00UL
203*53ee8cc1Swenshuai.xi #define REG_PMTOP_CHIPID_MASK 0xFFFFUL
204*53ee8cc1Swenshuai.xi #define REG_PMTOP_CHIPVERSION 0x01UL
205*53ee8cc1Swenshuai.xi #define REG_PMTOP_CHIP_VERSION_MASK 0x00FFUL
206*53ee8cc1Swenshuai.xi #define REG_PMTOP_CHIP_REVISION_MASK 0xFF00UL
207*53ee8cc1Swenshuai.xi #define REG_PMTOP_CHIP_REVISION_SHIFT 8UL
208*53ee8cc1Swenshuai.xi
209*53ee8cc1Swenshuai.xi #define TSP_INT_REG(addr) (*((volatile MS_U16*)(_virtRegBase + 0x3200UL + ((addr)<<2UL))))
210*53ee8cc1Swenshuai.xi
211*53ee8cc1Swenshuai.xi #define TSP_CLKGEN0_REG(addr) (*((volatile MS_U16*)(_virtRegBase + 0x1600UL + ((addr)<<2UL))))
212*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_DC0_SYTNTH 0x04UL
213*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_STC_CW_SEL 0x0002UL
214*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_STC_CW_EN 0x0004UL
215*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_STC1_CW_SEL 0x0200UL
216*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_STC1_CW_EN 0x0400UL
217*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_DC0_STC_CW_L 0x05UL
218*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_DC0_STC_CW_H 0x06UL
219*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_DC0_STC1_CW_L 0x07UL
220*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_DC0_STC1_CW_H 0x08UL
221*53ee8cc1Swenshuai.xi
222*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSN_CLK 0x28UL
223*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSN_CLK_MASK 0x1FUL
224*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSN_CLK_DEMOD 0x1CUL
225*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSN_CLK_TS0_SHIFT 0UL
226*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSN_CLK_TS1_SHIFT 8UL
227*53ee8cc1Swenshuai.xi //#define TSP_CLK_TS0 0
228*53ee8cc1Swenshuai.xi //#define TSP_CLK_TS1 1
229*53ee8cc1Swenshuai.xi //#define TSP_CLK_TS2 2
230*53ee8cc1Swenshuai.xi //#define TSP_CLK_TS3 3
231*53ee8cc1Swenshuai.xi //#define TSP_CLK_TS4 4
232*53ee8cc1Swenshuai.xi //#define TSP_CLK_TS5 5
233*53ee8cc1Swenshuai.xi //#define TSP_CLK_TSO_OUT 6
234*53ee8cc1Swenshuai.xi //#define TSP_CLK_INDEMOD 7
235*53ee8cc1Swenshuai.xi // bit[4:0] -> ts0 -> 0: disable clock
236*53ee8cc1Swenshuai.xi // 1: invert clock
237*53ee8cc1Swenshuai.xi // bit [4:2] -> 0: TS0
238*53ee8cc1Swenshuai.xi // 1: TS1
239*53ee8cc1Swenshuai.xi // 2: TS2
240*53ee8cc1Swenshuai.xi // 3: TS3
241*53ee8cc1Swenshuai.xi // 4: TS4
242*53ee8cc1Swenshuai.xi // 5: TS5
243*53ee8cc1Swenshuai.xi // 6: TSOOUT
244*53ee8cc1Swenshuai.xi // 7: Internal Demmod
245*53ee8cc1Swenshuai.xi // bit[12:8] -> ts1 -> 0: disable clock
246*53ee8cc1Swenshuai.xi // 1: invert clock
247*53ee8cc1Swenshuai.xi // bit [4:2] -> 0: TS0
248*53ee8cc1Swenshuai.xi // 1: TS1
249*53ee8cc1Swenshuai.xi // 2: TS2
250*53ee8cc1Swenshuai.xi // 3: TS3
251*53ee8cc1Swenshuai.xi // 4: TS4
252*53ee8cc1Swenshuai.xi // 5: TS5
253*53ee8cc1Swenshuai.xi // 6: TSOOUT
254*53ee8cc1Swenshuai.xi // 7: Internal Demmod
255*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSN_CLK2 0x29UL
256*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSN_CLK_TS2_SHIFT 0UL
257*53ee8cc1Swenshuai.xi // bit[4:0] -> ts2 -> 0: disable clock
258*53ee8cc1Swenshuai.xi // 1: invert clock
259*53ee8cc1Swenshuai.xi // bit [4:2] -> 0: TS0
260*53ee8cc1Swenshuai.xi // 1: TS1
261*53ee8cc1Swenshuai.xi // 2: TS2
262*53ee8cc1Swenshuai.xi // 3: TS3
263*53ee8cc1Swenshuai.xi // 4: TS4
264*53ee8cc1Swenshuai.xi // 5: TS5
265*53ee8cc1Swenshuai.xi // 6: TSOOUT
266*53ee8cc1Swenshuai.xi // 7: Internal Demmod
267*53ee8cc1Swenshuai.xi #define TSP_CLKGEN2_REG(addr) (*((volatile MS_U16*)(_virtRegBase + 0x1400UL + ((addr)<<2UL))))
268*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_TSN_CLKFI 0x0DUL
269*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_TSN_CLK_TSFI_SHIFT 8UL
270*53ee8cc1Swenshuai.xi // bit[12:8] -> tsfi -> 0: disable clock
271*53ee8cc1Swenshuai.xi // 1: invert clock
272*53ee8cc1Swenshuai.xi // bit [4:2] -> 0: TS0
273*53ee8cc1Swenshuai.xi // 1: TS1
274*53ee8cc1Swenshuai.xi // 2: TS2
275*53ee8cc1Swenshuai.xi // 3: TS3
276*53ee8cc1Swenshuai.xi // 4: TS4
277*53ee8cc1Swenshuai.xi // 5: TS5
278*53ee8cc1Swenshuai.xi // 6: TSOOUT
279*53ee8cc1Swenshuai.xi // 7: Internal Demmod
280*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_TSN_CLKTS3 0x11UL
281*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_TSN_CLKTS3_SHIFT 0
282*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_TSN_CLKTS3_MASK 0x1FUL
283*53ee8cc1Swenshuai.xi // bit[4:0] -> 0: disable clock
284*53ee8cc1Swenshuai.xi // 1: invert clock
285*53ee8cc1Swenshuai.xi // bit [4:2] -> 0: TS0
286*53ee8cc1Swenshuai.xi // 1: TS1
287*53ee8cc1Swenshuai.xi // 2: TS2
288*53ee8cc1Swenshuai.xi // 3: TS3
289*53ee8cc1Swenshuai.xi // 4: TS4
290*53ee8cc1Swenshuai.xi // 5: TS5
291*53ee8cc1Swenshuai.xi // 6: TSOOUT
292*53ee8cc1Swenshuai.xi // 7: Internal Demmod
293*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_TSN_TS4TS5 0x18UL //s2p0, ts4 mux clk
294*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_TSN_TS4_SHIFT 0UL //s2p1, ts5 mux clk
295*53ee8cc1Swenshuai.xi // bit[4:0] -> 0: disable clock
296*53ee8cc1Swenshuai.xi // 1: invert clock
297*53ee8cc1Swenshuai.xi // bit [4:2] -> 0: TS0
298*53ee8cc1Swenshuai.xi // 1: TS1
299*53ee8cc1Swenshuai.xi // 2: TS2
300*53ee8cc1Swenshuai.xi // 3: TS3
301*53ee8cc1Swenshuai.xi // 4: TS4
302*53ee8cc1Swenshuai.xi // 5: TS5
303*53ee8cc1Swenshuai.xi // 7: Internal Demmod
304*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_TSN_TS5_SHIFT 8UL
305*53ee8cc1Swenshuai.xi // bit[12:8] -> 0: disable clock
306*53ee8cc1Swenshuai.xi // 1: invert clock
307*53ee8cc1Swenshuai.xi // bit [4:2] -> 0: TS0
308*53ee8cc1Swenshuai.xi // 1: TS1
309*53ee8cc1Swenshuai.xi // 2: TS2
310*53ee8cc1Swenshuai.xi // 3: TS3
311*53ee8cc1Swenshuai.xi // 4: TS4
312*53ee8cc1Swenshuai.xi // 5: TS5
313*53ee8cc1Swenshuai.xi // 7: Internal Demmod
314*53ee8cc1Swenshuai.xi #define TSP_TOP_REG(addr) (*((volatile MS_U16*)(_virtRegBase + 0x3c00UL + ((addr)<<2UL))))
315*53ee8cc1Swenshuai.xi #define REG_TOP_TS0_PE 0x0EUL
316*53ee8cc1Swenshuai.xi #define REG_TOP_TS0_PE_MASK 0x07FFUL
317*53ee8cc1Swenshuai.xi #define REG_TOP_TS1_PE 0x06UL
318*53ee8cc1Swenshuai.xi #define REG_TOP_TS1_PE_MASK 0x07FFUL
319*53ee8cc1Swenshuai.xi
320*53ee8cc1Swenshuai.xi #define REG_TOP_TSO_MUX 0x10UL
321*53ee8cc1Swenshuai.xi #define REG_TOP_TSO_EVDMODE_MASK 0x0600UL
322*53ee8cc1Swenshuai.xi #define REG_TOP_TS3_OUT_MODE_TSO 0x0400UL
323*53ee8cc1Swenshuai.xi #define REG_TOP_TSO_MUX_TSO_SHIFT 12UL //tso in mux
324*53ee8cc1Swenshuai.xi #define REG_TOP_TS2_PE 0x36UL
325*53ee8cc1Swenshuai.xi #define REG_TOP_TS2_PE_MASK 0x07FFUL
326*53ee8cc1Swenshuai.xi #define REG_TOP_TS3_PE 0x37UL
327*53ee8cc1Swenshuai.xi #define REG_TOP_TS3_PE_MASK 0x07FFUL
328*53ee8cc1Swenshuai.xi
329*53ee8cc1Swenshuai.xi #define REG_TOP_TS4TS5_CFG 0x40UL
330*53ee8cc1Swenshuai.xi #define REG_TOP_TS_OUT_MODE_MASK 0x0070UL
331*53ee8cc1Swenshuai.xi #define REG_TOP_TS1_OUT_MODE_TSO 0x0030UL
332*53ee8cc1Swenshuai.xi #define REG_TOP_TS1_OUT_MODE_Ser2Par 0x0040UL
333*53ee8cc1Swenshuai.xi #define REG_TOP_TS1_OUT_MODE_Ser2Par1 0x0050UL
334*53ee8cc1Swenshuai.xi #define REG_TOP_TS4_CFG_MASK 0x0C00UL
335*53ee8cc1Swenshuai.xi #define REG_TOP_TS4_CFG_SHIFT 10UL
336*53ee8cc1Swenshuai.xi //bit [11:10] -> 0: Disable
337*53ee8cc1Swenshuai.xi // 1: TS4 use I2S & GPIO pads
338*53ee8cc1Swenshuai.xi // 2: TS4 use all PAD_TS4 pads
339*53ee8cc1Swenshuai.xi #define REG_TOP_TS5_CFG_MASK 0x3000UL
340*53ee8cc1Swenshuai.xi #define REG_TOP_TS5_CFG_SHIFT 12UL
341*53ee8cc1Swenshuai.xi //bit [12] -> 0: Disable
342*53ee8cc1Swenshuai.xi // 1: TS4 use I2S & GPIO pads
343*53ee8cc1Swenshuai.xi #define REG_TOP_TSCONFIG 0x57UL
344*53ee8cc1Swenshuai.xi #define REG_TOP_TS0CFG_SHIFT 8UL
345*53ee8cc1Swenshuai.xi #define REG_TOP_TS_TS0_CFG_MASK 0x0700UL
346*53ee8cc1Swenshuai.xi #define REG_TOP_TS_TS0_PARALL_IN 1UL
347*53ee8cc1Swenshuai.xi #define REG_TOP_TS_TS0_SERIAL_IN 2UL
348*53ee8cc1Swenshuai.xi
349*53ee8cc1Swenshuai.xi #define REG_TOP_TS1CFG_SHIFT 11UL
350*53ee8cc1Swenshuai.xi #define REG_TOP_TS_TS1_CFG_MASK 0x3800UL
351*53ee8cc1Swenshuai.xi #define REG_TOP_TS_TS1_PARALL_IN 1UL
352*53ee8cc1Swenshuai.xi #define REG_TOP_TS_TS1_PARALL_OUT 2UL
353*53ee8cc1Swenshuai.xi #define REG_TOP_TS_TS1_SERIAL_IN 3UL
354*53ee8cc1Swenshuai.xi
355*53ee8cc1Swenshuai.xi #define REG_TOP_TS2CFG_SHIFT 14UL
356*53ee8cc1Swenshuai.xi #define REG_TOP_TS_TS2_CFG_MASK 0xC000UL
357*53ee8cc1Swenshuai.xi #define REG_TOP_TS_TS2_PARALL_IN 2UL
358*53ee8cc1Swenshuai.xi #define REG_TOP_TS_TS2_SERIAL_IN 1UL
359*53ee8cc1Swenshuai.xi
360*53ee8cc1Swenshuai.xi #define REG_TOP_TSCFG_DISABLE_PAD 0UL
361*53ee8cc1Swenshuai.xi // bit[10:8] -> 0: Disable
362*53ee8cc1Swenshuai.xi // 1: use all PAD_TS0 pads
363*53ee8cc1Swenshuai.xi // 2: e PAD_TS0_VLD, PAD_TS0_SYNC, PAD_TS0_CLK and PAD_TS0_D0 pads
364*53ee8cc1Swenshuai.xi // 3: mspi mode
365*53ee8cc1Swenshuai.xi // 4: 3 wire mode
366*53ee8cc1Swenshuai.xi // bit[13:11] -> 0: Disable
367*53ee8cc1Swenshuai.xi // 1: TS1 use all PAD_TS1 pads
368*53ee8cc1Swenshuai.xi // 2: TS1 out use all PAD_TS1 pads from demod
369*53ee8cc1Swenshuai.xi // 3: TS1 use all PAD_TS1_VLD, PAD_TS1_SYNC, PAD_TS1_CLK and PAD_TS1_D0 pads
370*53ee8cc1Swenshuai.xi // 4: 3 wire mode
371*53ee8cc1Swenshuai.xi // 5: mspi
372*53ee8cc1Swenshuai.xi // bit[15:14] -> 0: Disable
373*53ee8cc1Swenshuai.xi // 1: TS2 use I2S & GPIO pads
374*53ee8cc1Swenshuai.xi // 2: TS2 use all PAD_TS2 pads
375*53ee8cc1Swenshuai.xi #define REG_TOP_TS_TS3_CFG 0x67UL
376*53ee8cc1Swenshuai.xi #define REG_TOP_TS3CFG_MASK 0xF000UL
377*53ee8cc1Swenshuai.xi #define REG_TOP_TS3CFG_SHIFT 12UL
378*53ee8cc1Swenshuai.xi #define REG_TOP_TS3_OUT_MODE_DMD 0x5000UL
379*53ee8cc1Swenshuai.xi #define REG_TOP_TS3_OUT_MODE_Ser2Par 0x7000UL
380*53ee8cc1Swenshuai.xi #define REG_TOP_TS3_OUT_MODE_Ser2Par1 0x8000UL
381*53ee8cc1Swenshuai.xi // bit[15:12] -> 0: Disable
382*53ee8cc1Swenshuai.xi // 1: TS3 Serial in
383*53ee8cc1Swenshuai.xi // 2: TS3 Parallel In
384*53ee8cc1Swenshuai.xi // 3: mspi out
385*53ee8cc1Swenshuai.xi // 5: TS3 Demod Out
386*53ee8cc1Swenshuai.xi // 6: TS33 wire mode
387*53ee8cc1Swenshuai.xi // 7: TS3 s2p Out
388*53ee8cc1Swenshuai.xi // 8: TS3 s2p1 Out
389*53ee8cc1Swenshuai.xi #define TSP_TSO0_REG(addr) (*((volatile MS_U16*)(_virtRegBase + 0x27400UL + ((addr)<<2UL))))
390*53ee8cc1Swenshuai.xi #define REG_TSO0_CFG0 0x1CUL
391*53ee8cc1Swenshuai.xi #define REG_TSO0_CFG0_S2PCFG_MASK 0x001FUL
392*53ee8cc1Swenshuai.xi #define REG_TSO0_CFG0_S2PCFG_S2P_EN 0x0001UL
393*53ee8cc1Swenshuai.xi #define REG_TSO0_CFG0_S2PCFG_S2P_TSSIN_C0 0x0002UL
394*53ee8cc1Swenshuai.xi #define REG_TSO0_CFG0_S2PCFG_S2P_TSSIN_C1 0x0004UL
395*53ee8cc1Swenshuai.xi #define REG_TSO0_CFG0_S2PCFG_S2P_3WIRE_MODE 0x0008UL
396*53ee8cc1Swenshuai.xi #define REG_TSO0_CFG0_S2PCFG_S2P_BYPASS 0x0010UL
397*53ee8cc1Swenshuai.xi #define REG_TSO0_CFG0_S2P0_CFG_SHIFT 0UL
398*53ee8cc1Swenshuai.xi #define REG_TSO0_CFG0_S2P1_CFG_SHIFT 8UL
399*53ee8cc1Swenshuai.xi
400*53ee8cc1Swenshuai.xi #define TSP_TS_SAMPLE_REG(addr) (*((volatile MS_U16*)(_virtRegBase + 0x21400 + ((addr)<<2))))
401*53ee8cc1Swenshuai.xi #define REG_TSO_OUT_CLK_SEL 0x30UL
402*53ee8cc1Swenshuai.xi #define REG_TSO_OUT_CLK_SEL_MASK 3UL
403*53ee8cc1Swenshuai.xi #define REG_TSO1_OUT_CLK_SEL_SHIFT 4UL
404*53ee8cc1Swenshuai.xi #define REG_TSO_OUT_TSO 0x0000UL
405*53ee8cc1Swenshuai.xi #define REG_TSO_OUT_S2P0 0x0001UL
406*53ee8cc1Swenshuai.xi #define REG_TSO_OUT_S2P1 0x0002UL
407*53ee8cc1Swenshuai.xi
408*53ee8cc1Swenshuai.xi
409*53ee8cc1Swenshuai.xi #define ABS_DIFF(x1, x2) (((x1) > (x2))? ((x1) - (x2)) : ((x2) - (x1)))
410*53ee8cc1Swenshuai.xi #define IsCover(_start1, _end1, _start2, _end2) (ABS_DIFF(_end1, _end2) < (((_end1) > (_end2))?((_end1)-(_start1)):((_end2)-(_start2))) )?TRUE:FALSE
411*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
412*53ee8cc1Swenshuai.xi // Forward declaration
413*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
414*53ee8cc1Swenshuai.xi static void _HAL_TSP_FW_load(
415*53ee8cc1Swenshuai.xi MS_PHY phyFwAddrPhys,
416*53ee8cc1Swenshuai.xi MS_U32 u32FwSize,
417*53ee8cc1Swenshuai.xi MS_BOOL bFwDMA,
418*53ee8cc1Swenshuai.xi MS_BOOL bIQmem,
419*53ee8cc1Swenshuai.xi MS_BOOL bDQmem);
420*53ee8cc1Swenshuai.xi
421*53ee8cc1Swenshuai.xi static void _HAL_TSP_tsif_select(MS_U8 u8_tsif);
422*53ee8cc1Swenshuai.xi // static void _HAL_TSP_SelPad(MS_U32 u32EngId, MS_U32 PadId);
423*53ee8cc1Swenshuai.xi
424*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
425*53ee8cc1Swenshuai.xi // Implementation
426*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
_delay(void)427*53ee8cc1Swenshuai.xi static void _delay(void)
428*53ee8cc1Swenshuai.xi {
429*53ee8cc1Swenshuai.xi volatile MS_U32 i;
430*53ee8cc1Swenshuai.xi for (i = 0; i< 0xFFFFUL; i++);
431*53ee8cc1Swenshuai.xi }
432*53ee8cc1Swenshuai.xi
_HAL_REG32_R(REG32 * reg)433*53ee8cc1Swenshuai.xi static MS_U32 _HAL_REG32_R(REG32 *reg)
434*53ee8cc1Swenshuai.xi {
435*53ee8cc1Swenshuai.xi MS_U32 value = 0UL;
436*53ee8cc1Swenshuai.xi value = (reg)->H << 16UL;
437*53ee8cc1Swenshuai.xi value |= (reg)->L;
438*53ee8cc1Swenshuai.xi return value;
439*53ee8cc1Swenshuai.xi }
440*53ee8cc1Swenshuai.xi
_HAL_REG32L_R(REG32_L * reg)441*53ee8cc1Swenshuai.xi static MS_U16 _HAL_REG32L_R(REG32_L *reg)
442*53ee8cc1Swenshuai.xi {
443*53ee8cc1Swenshuai.xi MS_U16 value;
444*53ee8cc1Swenshuai.xi value = (reg)->data;
445*53ee8cc1Swenshuai.xi return value;
446*53ee8cc1Swenshuai.xi }
447*53ee8cc1Swenshuai.xi
_HAL_REG16_R(REG16 * reg)448*53ee8cc1Swenshuai.xi static MS_U16 _HAL_REG16_R(REG16 *reg)
449*53ee8cc1Swenshuai.xi {
450*53ee8cc1Swenshuai.xi MS_U16 value;
451*53ee8cc1Swenshuai.xi value = (reg)->u16data;
452*53ee8cc1Swenshuai.xi return value;
453*53ee8cc1Swenshuai.xi }
454*53ee8cc1Swenshuai.xi
_HAL_TSP_SECFLT(MS_U32 u32EngId,MS_U32 u32FltId)455*53ee8cc1Swenshuai.xi static REG_SecFlt* _HAL_TSP_SECFLT(MS_U32 u32EngId, MS_U32 u32FltId)
456*53ee8cc1Swenshuai.xi {
457*53ee8cc1Swenshuai.xi if(u32FltId & 0x40UL)
458*53ee8cc1Swenshuai.xi return (&(_TspSec2[u32EngId].Flt[u32FltId & 0x3FUL]));
459*53ee8cc1Swenshuai.xi else
460*53ee8cc1Swenshuai.xi return (&(_TspSec1[u32EngId].Flt[u32FltId]));
461*53ee8cc1Swenshuai.xi }
462*53ee8cc1Swenshuai.xi
_HAL_TSP_MIU_OFFSET(MS_PHY Phyaddr)463*53ee8cc1Swenshuai.xi static MS_PHY _HAL_TSP_MIU_OFFSET(MS_PHY Phyaddr)
464*53ee8cc1Swenshuai.xi {
465*53ee8cc1Swenshuai.xi #ifdef HAL_MIU2_BASE
466*53ee8cc1Swenshuai.xi if(Phyaddr >= (MS_PHY)HAL_MIU2_BASE)
467*53ee8cc1Swenshuai.xi return ((MS_PHY)HAL_MIU2_BASE & 0xFFFFFFFFUL);
468*53ee8cc1Swenshuai.xi else
469*53ee8cc1Swenshuai.xi #endif //HAL_MIU2_BASE
470*53ee8cc1Swenshuai.xi #ifdef HAL_MIU1_BASE
471*53ee8cc1Swenshuai.xi if(Phyaddr >= (MS_PHY)HAL_MIU1_BASE)
472*53ee8cc1Swenshuai.xi return ((MS_PHY)HAL_MIU1_BASE & 0xFFFFFFFFUL);
473*53ee8cc1Swenshuai.xi else
474*53ee8cc1Swenshuai.xi #endif //HAL_MIU1_BUS_BASE
475*53ee8cc1Swenshuai.xi return ((MS_PHY)HAL_MIU0_BASE & 0xFFFFFFFFUL);
476*53ee8cc1Swenshuai.xi }
477*53ee8cc1Swenshuai.xi
_HAL_TSP_tsif_select(MS_U8 u8_tsif)478*53ee8cc1Swenshuai.xi static void _HAL_TSP_tsif_select(MS_U8 u8_tsif)
479*53ee8cc1Swenshuai.xi {
480*53ee8cc1Swenshuai.xi switch(u8_tsif)
481*53ee8cc1Swenshuai.xi {
482*53ee8cc1Swenshuai.xi default:
483*53ee8cc1Swenshuai.xi case 0:
484*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config4,
485*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config4), TSP_HW_CFG4_TSIF0_ENABLE));
486*53ee8cc1Swenshuai.xi break;
487*53ee8cc1Swenshuai.xi case 1:
488*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config4,
489*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config4), TSP_HW_CFG4_TSIF1_ENABLE));
490*53ee8cc1Swenshuai.xi break;
491*53ee8cc1Swenshuai.xi case 2:
492*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PVR2_Config,
493*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].PVR2_Config), TSP_TSIF2_ENABLE));
494*53ee8cc1Swenshuai.xi break;
495*53ee8cc1Swenshuai.xi case 3: //TS_FI
496*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl5[0].Ts_If_Fi_Cfg,
497*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG16_R(&_TspCtrl5[0].Ts_If_Fi_Cfg), TSP_FIIF_EN|TSP_FIIF_MUX_LIVE_PATH));
498*53ee8cc1Swenshuai.xi break;
499*53ee8cc1Swenshuai.xi }
500*53ee8cc1Swenshuai.xi }
501*53ee8cc1Swenshuai.xi
502*53ee8cc1Swenshuai.xi #define REG16_T(addr) (*((volatile MS_U16*)(addr)))
503*53ee8cc1Swenshuai.xi #define ADDR_INDR_CTRL (_virtRegBase+ 0x2b20UL)
504*53ee8cc1Swenshuai.xi #define ADDR_INDR_ADDR0 (_virtRegBase+ 0x2b24UL)
505*53ee8cc1Swenshuai.xi #define ADDR_INDR_ADDR1 (_virtRegBase+ 0x2b28UL)
506*53ee8cc1Swenshuai.xi #define ADDR_INDR_WRITE0 (_virtRegBase+ 0x2b2cUL)
507*53ee8cc1Swenshuai.xi #define ADDR_INDR_WRITE1 (_virtRegBase+ 0x2b30UL)
508*53ee8cc1Swenshuai.xi #define ADDR_INDR_READ0 (_virtRegBase+ 0x2b34UL)
509*53ee8cc1Swenshuai.xi #define ADDR_INDR_READ1 (_virtRegBase+ 0x2b38UL)
510*53ee8cc1Swenshuai.xi
511*53ee8cc1Swenshuai.xi #define ADDR_MOBF_FILEIN (_virtRegBase+ 0x2a2cUL)
512*53ee8cc1Swenshuai.xi
513*53ee8cc1Swenshuai.xi #if 0
514*53ee8cc1Swenshuai.xi #define XBYTE_1591 (_virtRegBase+ 0x2a0cUL) // TsRec_Head21_Mid20
515*53ee8cc1Swenshuai.xi #define XBYTE_15A4 (_virtRegBase+ 0x2a10UL) // TsRec_Mid21_Tail20
516*53ee8cc1Swenshuai.xi #define XBYTE_15A6 (_virtRegBase+ 0x2b48UL) // TsRec_Mid
517*53ee8cc1Swenshuai.xi
518*53ee8cc1Swenshuai.xi void HAL_TSP_HW_Lock_Init(void)
519*53ee8cc1Swenshuai.xi {
520*53ee8cc1Swenshuai.xi REG16_T(XBYTE_1591) = 0;
521*53ee8cc1Swenshuai.xi REG16_T(XBYTE_15A4) = 0;
522*53ee8cc1Swenshuai.xi REG16_T(XBYTE_15A6) = 0;
523*53ee8cc1Swenshuai.xi }
524*53ee8cc1Swenshuai.xi
525*53ee8cc1Swenshuai.xi void _HAL_TSP_HW_Lock(void)
526*53ee8cc1Swenshuai.xi {
527*53ee8cc1Swenshuai.xi #ifdef MCU_HK
528*53ee8cc1Swenshuai.xi REG16_T(XBYTE_1591) = 0xFF;
529*53ee8cc1Swenshuai.xi REG16_T(XBYTE_15A4) = 0xFF;
530*53ee8cc1Swenshuai.xi while (REG16_T(XBYTE_15A4) && REG16_T(XBYTE_15A6));
531*53ee8cc1Swenshuai.xi REG16_T(XBYTE_1591) = 0xFF;
532*53ee8cc1Swenshuai.xi #else // MIPS HK
533*53ee8cc1Swenshuai.xi REG16_T(XBYTE_15A6) = 0xFF;
534*53ee8cc1Swenshuai.xi REG16_T(XBYTE_15A4) = 0x00;
535*53ee8cc1Swenshuai.xi while (REG16_T(XBYTE_1591) && (REG16_T(XBYTE_15A4)==0));
536*53ee8cc1Swenshuai.xi #endif
537*53ee8cc1Swenshuai.xi }
538*53ee8cc1Swenshuai.xi
539*53ee8cc1Swenshuai.xi void _HAL_TSP_HW_Unlock(void)
540*53ee8cc1Swenshuai.xi {
541*53ee8cc1Swenshuai.xi #ifdef MCU_HK
542*53ee8cc1Swenshuai.xi REG16_T(XBYTE_1591) = 0x00;
543*53ee8cc1Swenshuai.xi #else
544*53ee8cc1Swenshuai.xi REG16_T(XBYTE_15A6) = 0x00;
545*53ee8cc1Swenshuai.xi #endif
546*53ee8cc1Swenshuai.xi }
547*53ee8cc1Swenshuai.xi
548*53ee8cc1Swenshuai.xi #undef XBYTE_1591
549*53ee8cc1Swenshuai.xi #undef XBYTE_15A4
550*53ee8cc1Swenshuai.xi #undef XBYTE_15A6
551*53ee8cc1Swenshuai.xi
552*53ee8cc1Swenshuai.xi #else
553*53ee8cc1Swenshuai.xi
554*53ee8cc1Swenshuai.xi #define TSP_SEM_AEON (_virtRegBase+ 0x2a34UL) //sw_mail_box0
555*53ee8cc1Swenshuai.xi #define TSP_SEM_ORDER (_virtRegBase+ 0x2b58UL) // sw_mail_box1
556*53ee8cc1Swenshuai.xi #define TSP_SEM_MIPS (_virtRegBase+ 0x2b5cUL) // sw_mail_box2
557*53ee8cc1Swenshuai.xi
HAL_TSP_HW_Lock_Init(void)558*53ee8cc1Swenshuai.xi void HAL_TSP_HW_Lock_Init(void)
559*53ee8cc1Swenshuai.xi {
560*53ee8cc1Swenshuai.xi REG16_T(TSP_SEM_AEON) = 0;
561*53ee8cc1Swenshuai.xi REG16_T(TSP_SEM_MIPS) = 0;
562*53ee8cc1Swenshuai.xi REG16_T(TSP_SEM_ORDER) = 0;
563*53ee8cc1Swenshuai.xi
564*53ee8cc1Swenshuai.xi _HAL_HALTSP_ENTRY();
565*53ee8cc1Swenshuai.xi }
566*53ee8cc1Swenshuai.xi
_HAL_TSP_HW_TryLock(MS_BOOL bInit)567*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_TSP_HW_TryLock(MS_BOOL bInit)
568*53ee8cc1Swenshuai.xi {
569*53ee8cc1Swenshuai.xi if (_bIsHK)
570*53ee8cc1Swenshuai.xi {
571*53ee8cc1Swenshuai.xi if (bInit)
572*53ee8cc1Swenshuai.xi {
573*53ee8cc1Swenshuai.xi REG16_T(TSP_SEM_AEON) = 0xFFFF;
574*53ee8cc1Swenshuai.xi REG16_T(TSP_SEM_ORDER) = 0xFFFF;
575*53ee8cc1Swenshuai.xi }
576*53ee8cc1Swenshuai.xi if (REG16_T(TSP_SEM_ORDER) && REG16_T(TSP_SEM_MIPS))
577*53ee8cc1Swenshuai.xi {
578*53ee8cc1Swenshuai.xi // REG16_T(TSP_SEM_AEON) = 0x0000;
579*53ee8cc1Swenshuai.xi return FALSE;
580*53ee8cc1Swenshuai.xi }
581*53ee8cc1Swenshuai.xi return TRUE;
582*53ee8cc1Swenshuai.xi }
583*53ee8cc1Swenshuai.xi else
584*53ee8cc1Swenshuai.xi {
585*53ee8cc1Swenshuai.xi if (bInit)
586*53ee8cc1Swenshuai.xi {
587*53ee8cc1Swenshuai.xi REG16_T(TSP_SEM_MIPS) = 0xFFFF;
588*53ee8cc1Swenshuai.xi REG16_T(TSP_SEM_ORDER) = 0x00;
589*53ee8cc1Swenshuai.xi }
590*53ee8cc1Swenshuai.xi if ((REG16_T(TSP_SEM_ORDER) ==0) && (REG16_T(TSP_SEM_AEON)))
591*53ee8cc1Swenshuai.xi {
592*53ee8cc1Swenshuai.xi // REG16_T(TSP_SEM_MIPS) = 0x0000;
593*53ee8cc1Swenshuai.xi return FALSE;
594*53ee8cc1Swenshuai.xi }
595*53ee8cc1Swenshuai.xi return TRUE;
596*53ee8cc1Swenshuai.xi }
597*53ee8cc1Swenshuai.xi }
598*53ee8cc1Swenshuai.xi
_HAL_TSP_HW_Lock(void)599*53ee8cc1Swenshuai.xi static void _HAL_TSP_HW_Lock(void)
600*53ee8cc1Swenshuai.xi {
601*53ee8cc1Swenshuai.xi if (FALSE == _HAL_TSP_HW_TryLock(TRUE))
602*53ee8cc1Swenshuai.xi {
603*53ee8cc1Swenshuai.xi while (FALSE == _HAL_TSP_HW_TryLock(FALSE));
604*53ee8cc1Swenshuai.xi }
605*53ee8cc1Swenshuai.xi }
606*53ee8cc1Swenshuai.xi
_HAL_TSP_HW_Unlock(void)607*53ee8cc1Swenshuai.xi static void _HAL_TSP_HW_Unlock(void)
608*53ee8cc1Swenshuai.xi {
609*53ee8cc1Swenshuai.xi if (_bIsHK)
610*53ee8cc1Swenshuai.xi {
611*53ee8cc1Swenshuai.xi REG16_T(TSP_SEM_AEON) = 0x00;
612*53ee8cc1Swenshuai.xi }
613*53ee8cc1Swenshuai.xi else
614*53ee8cc1Swenshuai.xi {
615*53ee8cc1Swenshuai.xi REG16_T(TSP_SEM_MIPS) = 0x00;
616*53ee8cc1Swenshuai.xi }
617*53ee8cc1Swenshuai.xi }
618*53ee8cc1Swenshuai.xi
HAL_TSP_HW_Lock_Release(void)619*53ee8cc1Swenshuai.xi void HAL_TSP_HW_Lock_Release(void)
620*53ee8cc1Swenshuai.xi {
621*53ee8cc1Swenshuai.xi REG16_T(TSP_SEM_AEON) = 0x00;
622*53ee8cc1Swenshuai.xi REG16_T(TSP_SEM_MIPS) = 0x00;
623*53ee8cc1Swenshuai.xi
624*53ee8cc1Swenshuai.xi _HAL_HALTSP_EXIT();
625*53ee8cc1Swenshuai.xi
626*53ee8cc1Swenshuai.xi
627*53ee8cc1Swenshuai.xi }
628*53ee8cc1Swenshuai.xi
HAL_TSP_TTX_IsAccess(MS_U32 u32Try)629*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_TTX_IsAccess(MS_U32 u32Try)
630*53ee8cc1Swenshuai.xi {
631*53ee8cc1Swenshuai.xi if(u32Try == 0)
632*53ee8cc1Swenshuai.xi return FALSE;
633*53ee8cc1Swenshuai.xi
634*53ee8cc1Swenshuai.xi if (_bIsHK)
635*53ee8cc1Swenshuai.xi {
636*53ee8cc1Swenshuai.xi if ( REG16_T(TSP_SEM_AEON))
637*53ee8cc1Swenshuai.xi {
638*53ee8cc1Swenshuai.xi return FALSE;
639*53ee8cc1Swenshuai.xi }
640*53ee8cc1Swenshuai.xi }
641*53ee8cc1Swenshuai.xi else
642*53ee8cc1Swenshuai.xi {
643*53ee8cc1Swenshuai.xi if (REG16_T(TSP_SEM_MIPS))
644*53ee8cc1Swenshuai.xi {
645*53ee8cc1Swenshuai.xi return FALSE;
646*53ee8cc1Swenshuai.xi }
647*53ee8cc1Swenshuai.xi }
648*53ee8cc1Swenshuai.xi
649*53ee8cc1Swenshuai.xi if (_HAL_TSP_HW_TryLock(TRUE))
650*53ee8cc1Swenshuai.xi {
651*53ee8cc1Swenshuai.xi return TRUE;
652*53ee8cc1Swenshuai.xi }
653*53ee8cc1Swenshuai.xi
654*53ee8cc1Swenshuai.xi _HAL_TSP_HW_Unlock();
655*53ee8cc1Swenshuai.xi return FALSE;
656*53ee8cc1Swenshuai.xi }
657*53ee8cc1Swenshuai.xi
HAL_TSP_TTX_UnlockAccess(void)658*53ee8cc1Swenshuai.xi void HAL_TSP_TTX_UnlockAccess(void)
659*53ee8cc1Swenshuai.xi {
660*53ee8cc1Swenshuai.xi _HAL_TSP_HW_Unlock();
661*53ee8cc1Swenshuai.xi }
662*53ee8cc1Swenshuai.xi
663*53ee8cc1Swenshuai.xi #undef TSP_SEM_AEON
664*53ee8cc1Swenshuai.xi #undef TSP_SEM_MIPS
665*53ee8cc1Swenshuai.xi #undef TSP_SEM_ORDER
666*53ee8cc1Swenshuai.xi
667*53ee8cc1Swenshuai.xi #endif
668*53ee8cc1Swenshuai.xi
HAL_REG32_IndR(REG32 * reg)669*53ee8cc1Swenshuai.xi MS_U32 HAL_REG32_IndR(REG32 *reg)
670*53ee8cc1Swenshuai.xi {
671*53ee8cc1Swenshuai.xi MS_VIRT virtReg = (MS_VIRT)reg;
672*53ee8cc1Swenshuai.xi MS_U32 u32Ret;
673*53ee8cc1Swenshuai.xi
674*53ee8cc1Swenshuai.xi _HAL_TSP_HW_Lock();
675*53ee8cc1Swenshuai.xi
676*53ee8cc1Swenshuai.xi _HAL_HALTSP_LOCK();
677*53ee8cc1Swenshuai.xi
678*53ee8cc1Swenshuai.xi // set address
679*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_ADDR0)= (MS_U16)(virtReg>> 1UL);
680*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_ADDR1)= (MS_U16)(virtReg>> 17UL);
681*53ee8cc1Swenshuai.xi
682*53ee8cc1Swenshuai.xi // set command
683*53ee8cc1Swenshuai.xi // REG16_T(ADDR_INDR_CTRL)= (TSP_IDR_MCUWAIT | TSP_IDR_READ | TSP_IDR_START);
684*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_CTRL)= REG16_T(ADDR_INDR_CTRL) & 0xFF00;
685*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_CTRL)= REG16_T(ADDR_INDR_CTRL) | (TSP_IDR_MCUWAIT | TSP_IDR_READ | TSP_IDR_START);
686*53ee8cc1Swenshuai.xi
687*53ee8cc1Swenshuai.xi // get read value
688*53ee8cc1Swenshuai.xi u32Ret = ((MS_U32)(REG16_T(ADDR_INDR_READ0))| ((MS_U32)(REG16_T(ADDR_INDR_READ1)<< 16)));
689*53ee8cc1Swenshuai.xi
690*53ee8cc1Swenshuai.xi _HAL_HALTSP_UNLOCK();
691*53ee8cc1Swenshuai.xi _HAL_TSP_HW_Unlock();
692*53ee8cc1Swenshuai.xi
693*53ee8cc1Swenshuai.xi return u32Ret;
694*53ee8cc1Swenshuai.xi }
695*53ee8cc1Swenshuai.xi
HAL_REG32_IndR_tmp(REG32 * reg)696*53ee8cc1Swenshuai.xi MS_U32 HAL_REG32_IndR_tmp(REG32 *reg)
697*53ee8cc1Swenshuai.xi {
698*53ee8cc1Swenshuai.xi MS_VIRT virtReg = (MS_VIRT)reg;
699*53ee8cc1Swenshuai.xi MS_U32 u32Ret;
700*53ee8cc1Swenshuai.xi
701*53ee8cc1Swenshuai.xi _HAL_HALTSP_LOCK();
702*53ee8cc1Swenshuai.xi
703*53ee8cc1Swenshuai.xi // set address
704*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_ADDR0)= (MS_U16)(virtReg>> 1UL);
705*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_ADDR1)= (MS_U16)(virtReg>> 17UL);
706*53ee8cc1Swenshuai.xi
707*53ee8cc1Swenshuai.xi // set command
708*53ee8cc1Swenshuai.xi // REG16_T(ADDR_INDR_CTRL)= (TSP_IDR_MCUWAIT | TSP_IDR_READ | TSP_IDR_START);
709*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_CTRL)= REG16_T(ADDR_INDR_CTRL) & 0xFF00;
710*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_CTRL)= REG16_T(ADDR_INDR_CTRL) | (TSP_IDR_MCUWAIT | TSP_IDR_READ | TSP_IDR_START);
711*53ee8cc1Swenshuai.xi
712*53ee8cc1Swenshuai.xi // get read value
713*53ee8cc1Swenshuai.xi u32Ret = ((MS_U32)(REG16_T(ADDR_INDR_READ0))| ((MS_U32)(REG16_T(ADDR_INDR_READ1)<< 16)));
714*53ee8cc1Swenshuai.xi
715*53ee8cc1Swenshuai.xi _HAL_HALTSP_UNLOCK();
716*53ee8cc1Swenshuai.xi
717*53ee8cc1Swenshuai.xi return u32Ret;
718*53ee8cc1Swenshuai.xi }
HAL_REG32_IndW_tmp(REG32 * reg,MS_U32 value)719*53ee8cc1Swenshuai.xi void HAL_REG32_IndW_tmp(REG32 *reg, MS_U32 value)
720*53ee8cc1Swenshuai.xi {
721*53ee8cc1Swenshuai.xi MS_VIRT virtReg = (MS_VIRT)reg;
722*53ee8cc1Swenshuai.xi
723*53ee8cc1Swenshuai.xi _HAL_HALTSP_LOCK();
724*53ee8cc1Swenshuai.xi
725*53ee8cc1Swenshuai.xi // set address
726*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_ADDR0)= (MS_U16)(virtReg>> 1UL);
727*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_ADDR1)= (MS_U16)(virtReg>> 17UL);
728*53ee8cc1Swenshuai.xi
729*53ee8cc1Swenshuai.xi // set write value
730*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_WRITE0)= (MS_U16)value;
731*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_WRITE1)= (MS_U16)(value >> 16UL);
732*53ee8cc1Swenshuai.xi
733*53ee8cc1Swenshuai.xi // set command
734*53ee8cc1Swenshuai.xi // REG16_T(ADDR_INDR_CTRL)= (TSP_IDR_MCUWAIT | TSP_IDR_WRITE | TSP_IDR_START);
735*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_CTRL)= REG16_T(ADDR_INDR_CTRL) & 0xFF00;
736*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_CTRL)= REG16_T(ADDR_INDR_CTRL) | (TSP_IDR_MCUWAIT | TSP_IDR_WRITE | TSP_IDR_START);
737*53ee8cc1Swenshuai.xi
738*53ee8cc1Swenshuai.xi _HAL_HALTSP_UNLOCK();
739*53ee8cc1Swenshuai.xi }
740*53ee8cc1Swenshuai.xi
HAL_REG32_IndW(REG32 * reg,MS_U32 value)741*53ee8cc1Swenshuai.xi void HAL_REG32_IndW(REG32 *reg, MS_U32 value)
742*53ee8cc1Swenshuai.xi {
743*53ee8cc1Swenshuai.xi MS_VIRT virtReg = (MS_VIRT)reg;
744*53ee8cc1Swenshuai.xi
745*53ee8cc1Swenshuai.xi _HAL_TSP_HW_Lock();
746*53ee8cc1Swenshuai.xi
747*53ee8cc1Swenshuai.xi _HAL_HALTSP_LOCK();
748*53ee8cc1Swenshuai.xi
749*53ee8cc1Swenshuai.xi // set address
750*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_ADDR0)= (MS_U16)(virtReg>> 1UL);
751*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_ADDR1)= (MS_U16)(virtReg>> 17UL);
752*53ee8cc1Swenshuai.xi
753*53ee8cc1Swenshuai.xi // set write value
754*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_WRITE0)= (MS_U16)value;
755*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_WRITE1)= (MS_U16)(value >> 16UL);
756*53ee8cc1Swenshuai.xi
757*53ee8cc1Swenshuai.xi // set command
758*53ee8cc1Swenshuai.xi // REG16_T(ADDR_INDR_CTRL)= (TSP_IDR_MCUWAIT | TSP_IDR_WRITE | TSP_IDR_START);
759*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_CTRL)= REG16_T(ADDR_INDR_CTRL) & 0xFF00;
760*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_CTRL)= REG16_T(ADDR_INDR_CTRL) | (TSP_IDR_MCUWAIT | TSP_IDR_WRITE | TSP_IDR_START);
761*53ee8cc1Swenshuai.xi
762*53ee8cc1Swenshuai.xi _HAL_HALTSP_UNLOCK();
763*53ee8cc1Swenshuai.xi
764*53ee8cc1Swenshuai.xi _HAL_TSP_HW_Unlock();
765*53ee8cc1Swenshuai.xi }
766*53ee8cc1Swenshuai.xi
767*53ee8cc1Swenshuai.xi #define ADDR_HWINT2 (_virtRegBase+ 0x2db0UL)
_HAL_TSP_HwInt2_BitClr(MS_U16 u16ClrBit)768*53ee8cc1Swenshuai.xi static void _HAL_TSP_HwInt2_BitClr(MS_U16 u16ClrBit)
769*53ee8cc1Swenshuai.xi {
770*53ee8cc1Swenshuai.xi REG16_T(ADDR_HWINT2) = (REG16_T(ADDR_HWINT2) | 0xFF00) & ~u16ClrBit;
771*53ee8cc1Swenshuai.xi }
772*53ee8cc1Swenshuai.xi
_HAL_TSP_HwInt2_BitSet(MS_U16 u16Bit)773*53ee8cc1Swenshuai.xi static void _HAL_TSP_HwInt2_BitSet(MS_U16 u16Bit)
774*53ee8cc1Swenshuai.xi {
775*53ee8cc1Swenshuai.xi REG16_T(ADDR_HWINT2) = (REG16_T(ADDR_HWINT2) | 0xFF00) | u16Bit;
776*53ee8cc1Swenshuai.xi }
777*53ee8cc1Swenshuai.xi #undef ADDR_HWINT2
778*53ee8cc1Swenshuai.xi
779*53ee8cc1Swenshuai.xi #if (TSP_HWPCR_BY_HK == 0 && defined(HWPCR_ENABLE))
_HAL_TSP_CMD_Write_HWPCR_Reg(MS_U32 u32mask,MS_U32 u32data)780*53ee8cc1Swenshuai.xi static void _HAL_TSP_CMD_Write_HWPCR_Reg(MS_U32 u32mask, MS_U32 u32data)
781*53ee8cc1Swenshuai.xi {
782*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, u32mask);
783*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Data1, u32data);
784*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_HWPCR_REG_SET);
785*53ee8cc1Swenshuai.xi
786*53ee8cc1Swenshuai.xi while (0 != _HAL_REG32_R(&_TspCtrl[0].MCU_Cmd))
787*53ee8cc1Swenshuai.xi {
788*53ee8cc1Swenshuai.xi _delay();
789*53ee8cc1Swenshuai.xi }
790*53ee8cc1Swenshuai.xi }
791*53ee8cc1Swenshuai.xi #endif
792*53ee8cc1Swenshuai.xi
793*53ee8cc1Swenshuai.xi static MS_U16 u16LastAddr0, u16LastAddr1, u16LastWrite0, u16LastWrite1, u16LastRead0, u16LastRead1;
794*53ee8cc1Swenshuai.xi
795*53ee8cc1Swenshuai.xi static MS_U32 _u32PidFltBuf[(TSP_PIDFLT_NUM_ALL * 2UL * sizeof(REG_PidFlt))>> 3UL];
796*53ee8cc1Swenshuai.xi static MS_U32 _u32SecFltBuf[TSP_SECFLT_NUM*((sizeof(REG_SecFlt)-sizeof((((REG_SecFlt*)0)->_x50)))>> 3UL)];
797*53ee8cc1Swenshuai.xi
798*53ee8cc1Swenshuai.xi #ifdef HWPCR_ENABLE
799*53ee8cc1Swenshuai.xi static MS_U32 _u32PcrFltBuf[2];
800*53ee8cc1Swenshuai.xi #endif
801*53ee8cc1Swenshuai.xi
802*53ee8cc1Swenshuai.xi //[LEGACY] //[OBSOLETE]
803*53ee8cc1Swenshuai.xi MS_BOOL _bIsHK = TRUE;
804*53ee8cc1Swenshuai.xi //[LEGACY] //[OBSOLETE]
805*53ee8cc1Swenshuai.xi
HAL_TSP_SaveFltState(void)806*53ee8cc1Swenshuai.xi void HAL_TSP_SaveFltState(void)
807*53ee8cc1Swenshuai.xi {
808*53ee8cc1Swenshuai.xi MS_U32 u32EngId;
809*53ee8cc1Swenshuai.xi MS_U32 i, j;
810*53ee8cc1Swenshuai.xi MS_U32 u32SecEnd = ((size_t)&(((REG_SecFlt*)0)->_x50))/sizeof(REG32);
811*53ee8cc1Swenshuai.xi REG_PidFlt *pPidFilter;
812*53ee8cc1Swenshuai.xi
813*53ee8cc1Swenshuai.xi for (u32EngId = 0; u32EngId < TSP_ENGINE_NUM; u32EngId++)
814*53ee8cc1Swenshuai.xi {
815*53ee8cc1Swenshuai.xi for (i = 0; i < TSP_PIDFLT_NUM_ALL; i++)
816*53ee8cc1Swenshuai.xi {
817*53ee8cc1Swenshuai.xi j = i << 1UL;
818*53ee8cc1Swenshuai.xi pPidFilter = _HAL_TSP_PIDFLT(u32EngId, i);
819*53ee8cc1Swenshuai.xi _u32PidFltBuf[j] = HAL_REG32_IndR(pPidFilter);
820*53ee8cc1Swenshuai.xi pPidFilter = _HAL_TSP_PIDFLT_H(u32EngId, i);
821*53ee8cc1Swenshuai.xi _u32PidFltBuf[j + 1] = HAL_REG32_IndR(pPidFilter);
822*53ee8cc1Swenshuai.xi }
823*53ee8cc1Swenshuai.xi #ifdef HWPCR_ENABLE
824*53ee8cc1Swenshuai.xi _u32PcrFltBuf[0] = _HAL_REG32_R(&(_TspCtrl3[0].PIDFLR_PCR[0]));
825*53ee8cc1Swenshuai.xi _u32PcrFltBuf[1] = _HAL_REG32_R(&(_TspCtrl3[0].PIDFLR_PCR[1]));
826*53ee8cc1Swenshuai.xi #endif
827*53ee8cc1Swenshuai.xi j = 0UL;
828*53ee8cc1Swenshuai.xi for (i = 0; i < TSP_SECFLT_NUM; i++)
829*53ee8cc1Swenshuai.xi {
830*53ee8cc1Swenshuai.xi REG32* pRegStart = (REG32*)_HAL_TSP_SECFLT(u32EngId, i);
831*53ee8cc1Swenshuai.xi REG32* pRegEnd = pRegStart + u32SecEnd;
832*53ee8cc1Swenshuai.xi REG32* pReg = pRegStart;
833*53ee8cc1Swenshuai.xi while (pReg < pRegEnd)
834*53ee8cc1Swenshuai.xi {
835*53ee8cc1Swenshuai.xi _u32SecFltBuf[j] = HAL_REG32_IndR(pReg);
836*53ee8cc1Swenshuai.xi j++;
837*53ee8cc1Swenshuai.xi pReg++;
838*53ee8cc1Swenshuai.xi }
839*53ee8cc1Swenshuai.xi }
840*53ee8cc1Swenshuai.xi }
841*53ee8cc1Swenshuai.xi }
842*53ee8cc1Swenshuai.xi
HAL_TSP_RestoreFltState(void)843*53ee8cc1Swenshuai.xi void HAL_TSP_RestoreFltState(void)
844*53ee8cc1Swenshuai.xi {
845*53ee8cc1Swenshuai.xi MS_U32 u32EngId;
846*53ee8cc1Swenshuai.xi MS_U32 i, j;
847*53ee8cc1Swenshuai.xi MS_U32 u32SecEnd = ((size_t)&(((REG_SecFlt*)0)->_x50))/sizeof(REG32);
848*53ee8cc1Swenshuai.xi REG_PidFlt *pPidFilter;
849*53ee8cc1Swenshuai.xi
850*53ee8cc1Swenshuai.xi for (u32EngId = 0UL; u32EngId < TSP_ENGINE_NUM; u32EngId++)
851*53ee8cc1Swenshuai.xi {
852*53ee8cc1Swenshuai.xi for (i = 0UL; i < TSP_PIDFLT_NUM; i++)
853*53ee8cc1Swenshuai.xi {
854*53ee8cc1Swenshuai.xi j = i << 1UL;
855*53ee8cc1Swenshuai.xi pPidFilter = _HAL_TSP_PIDFLT(u32EngId, i);
856*53ee8cc1Swenshuai.xi HAL_REG32_IndW(pPidFilter, _u32PidFltBuf[j]);
857*53ee8cc1Swenshuai.xi pPidFilter = _HAL_TSP_PIDFLT_H(u32EngId, i);
858*53ee8cc1Swenshuai.xi HAL_REG32_IndW(pPidFilter, _u32PidFltBuf[j + 1]);
859*53ee8cc1Swenshuai.xi }
860*53ee8cc1Swenshuai.xi #ifdef HWPCR_ENABLE
861*53ee8cc1Swenshuai.xi _HAL_REG32_W(&(_TspCtrl3[0].PIDFLR_PCR[0]), _u32PcrFltBuf[0]);
862*53ee8cc1Swenshuai.xi _HAL_REG32_W(&(_TspCtrl3[0].PIDFLR_PCR[1]), _u32PcrFltBuf[1]);
863*53ee8cc1Swenshuai.xi #endif
864*53ee8cc1Swenshuai.xi j = 0UL;
865*53ee8cc1Swenshuai.xi for (i = 0; i < TSP_SECFLT_NUM; i++)
866*53ee8cc1Swenshuai.xi {
867*53ee8cc1Swenshuai.xi REG32* pRegStart = (REG32*) _HAL_TSP_SECFLT(u32EngId, i);
868*53ee8cc1Swenshuai.xi REG32* pRegEnd = pRegStart + u32SecEnd;
869*53ee8cc1Swenshuai.xi REG32* pReg = pRegStart;
870*53ee8cc1Swenshuai.xi while (pReg < pRegEnd)
871*53ee8cc1Swenshuai.xi {
872*53ee8cc1Swenshuai.xi HAL_REG32_IndW(pReg, _u32SecFltBuf[j]);
873*53ee8cc1Swenshuai.xi j++;
874*53ee8cc1Swenshuai.xi pReg++;
875*53ee8cc1Swenshuai.xi }
876*53ee8cc1Swenshuai.xi }
877*53ee8cc1Swenshuai.xi }
878*53ee8cc1Swenshuai.xi }
879*53ee8cc1Swenshuai.xi
HAL_TSP_ISR_SAVE_ALL(void)880*53ee8cc1Swenshuai.xi void HAL_TSP_ISR_SAVE_ALL(void)
881*53ee8cc1Swenshuai.xi {
882*53ee8cc1Swenshuai.xi // save address
883*53ee8cc1Swenshuai.xi u16LastAddr0= (MS_U16)REG16_T(ADDR_INDR_ADDR0);
884*53ee8cc1Swenshuai.xi u16LastAddr1= (MS_U16)REG16_T(ADDR_INDR_ADDR1);
885*53ee8cc1Swenshuai.xi
886*53ee8cc1Swenshuai.xi // save write
887*53ee8cc1Swenshuai.xi u16LastWrite0= (MS_U16)REG16_T(ADDR_INDR_WRITE0);
888*53ee8cc1Swenshuai.xi u16LastWrite1= (MS_U16)REG16_T(ADDR_INDR_WRITE1);
889*53ee8cc1Swenshuai.xi
890*53ee8cc1Swenshuai.xi // save read
891*53ee8cc1Swenshuai.xi u16LastRead0= (MS_U16)REG16_T(ADDR_INDR_READ0);
892*53ee8cc1Swenshuai.xi u16LastRead1= (MS_U16)REG16_T(ADDR_INDR_READ1);
893*53ee8cc1Swenshuai.xi }
894*53ee8cc1Swenshuai.xi
HAL_TSP_ISR_RESTORE_ALL(void)895*53ee8cc1Swenshuai.xi void HAL_TSP_ISR_RESTORE_ALL(void)
896*53ee8cc1Swenshuai.xi {
897*53ee8cc1Swenshuai.xi // restore read
898*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_READ0)= u16LastRead0;
899*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_READ1)= u16LastRead1;
900*53ee8cc1Swenshuai.xi
901*53ee8cc1Swenshuai.xi // restore write
902*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_WRITE0)= u16LastWrite0;
903*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_WRITE1)= u16LastWrite1;
904*53ee8cc1Swenshuai.xi
905*53ee8cc1Swenshuai.xi // restore addr
906*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_ADDR0)= u16LastAddr0;
907*53ee8cc1Swenshuai.xi REG16_T(ADDR_INDR_ADDR1)= u16LastAddr1;
908*53ee8cc1Swenshuai.xi }
909*53ee8cc1Swenshuai.xi #undef ADDR_INDR_CTRL
910*53ee8cc1Swenshuai.xi #undef ADDR_INDR_ADDR0
911*53ee8cc1Swenshuai.xi #undef ADDR_INDR_ADDR1
912*53ee8cc1Swenshuai.xi #undef ADDR_INDR_WRITE0
913*53ee8cc1Swenshuai.xi #undef ADDR_INDR_WRITE1
914*53ee8cc1Swenshuai.xi #undef ADDR_INDR_READ0
915*53ee8cc1Swenshuai.xi #undef ADDR_INDR_READ1
916*53ee8cc1Swenshuai.xi
917*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
918*53ee8cc1Swenshuai.xi // For MISC part
919*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
HAL_TSP_ORAcess_Optimize(MS_BOOL bEnable)920*53ee8cc1Swenshuai.xi void HAL_TSP_ORAcess_Optimize(MS_BOOL bEnable)
921*53ee8cc1Swenshuai.xi {
922*53ee8cc1Swenshuai.xi if (bEnable)
923*53ee8cc1Swenshuai.xi {
924*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg160C,
925*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg160C), TSP_OPT_ORACESS_TIMING));
926*53ee8cc1Swenshuai.xi }
927*53ee8cc1Swenshuai.xi else
928*53ee8cc1Swenshuai.xi {
929*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg160C,
930*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg160C), TSP_OPT_ORACESS_TIMING));
931*53ee8cc1Swenshuai.xi }
932*53ee8cc1Swenshuai.xi }
933*53ee8cc1Swenshuai.xi
HAL_TSP_CSA_Set_ScrmPath(MS_U8 u8EngId,MS_U32 u32ScrmPath)934*53ee8cc1Swenshuai.xi void HAL_TSP_CSA_Set_ScrmPath(MS_U8 u8EngId, MS_U32 u32ScrmPath)
935*53ee8cc1Swenshuai.xi {
936*53ee8cc1Swenshuai.xi //printf("[%s] u8EngId %d, u32ScrmPath %lx\n", __FUNCTION__, (int)u8EngId, u32ScrmPath);
937*53ee8cc1Swenshuai.xi switch(u8EngId)
938*53ee8cc1Swenshuai.xi {
939*53ee8cc1Swenshuai.xi case 0:
940*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].CA_CTRL, (_HAL_REG32_R(&_TspCtrl[0].CA_CTRL) & ~TSP_CA0_CTRL_MASK) | (u32ScrmPath & TSP_CA0_CTRL_MASK));
941*53ee8cc1Swenshuai.xi break;
942*53ee8cc1Swenshuai.xi case 1:
943*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].CA_CTRL, (_HAL_REG32_R(&_TspCtrl[0].CA_CTRL) & ~TSP_CA1_CTRL_MASK) | (u32ScrmPath & TSP_CA1_CTRL_MASK));
944*53ee8cc1Swenshuai.xi break;
945*53ee8cc1Swenshuai.xi default:
946*53ee8cc1Swenshuai.xi break;
947*53ee8cc1Swenshuai.xi }
948*53ee8cc1Swenshuai.xi }
949*53ee8cc1Swenshuai.xi
HAL_TSP_CSA_Get_ScrmPath(MS_U8 u8EngId)950*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_CSA_Get_ScrmPath(MS_U8 u8EngId)
951*53ee8cc1Swenshuai.xi {
952*53ee8cc1Swenshuai.xi switch(u8EngId)
953*53ee8cc1Swenshuai.xi {
954*53ee8cc1Swenshuai.xi case 0:
955*53ee8cc1Swenshuai.xi return (_HAL_REG32_R(&_TspCtrl[0].CA_CTRL) & TSP_CA0_CTRL_MASK);
956*53ee8cc1Swenshuai.xi case 1:
957*53ee8cc1Swenshuai.xi return (_HAL_REG32_R(&_TspCtrl[0].CA_CTRL) & TSP_CA1_CTRL_MASK);
958*53ee8cc1Swenshuai.xi break;
959*53ee8cc1Swenshuai.xi default:
960*53ee8cc1Swenshuai.xi break;
961*53ee8cc1Swenshuai.xi }
962*53ee8cc1Swenshuai.xi
963*53ee8cc1Swenshuai.xi return 0;
964*53ee8cc1Swenshuai.xi }
965*53ee8cc1Swenshuai.xi
HAL_TSP_CSA_Set_CACtrl(MS_U8 u8EngId,MS_U8 u8SrcTSIF,MS_U32 u32Dst)966*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_CSA_Set_CACtrl(MS_U8 u8EngId, MS_U8 u8SrcTSIF, MS_U32 u32Dst)
967*53ee8cc1Swenshuai.xi {
968*53ee8cc1Swenshuai.xi MS_U32 u32CAInTS0Live[2] = {TSP_CA0_INPUT_TSIF0_LIVEIN, TSP_CA1_INPUT_TSIF0_LIVEIN};
969*53ee8cc1Swenshuai.xi MS_U32 u32CAInTS0file[2] = {TSP_CA0_INPUT_TSIF0_FILEIN, TSP_CA1_INPUT_TSIF0_FILEIN};
970*53ee8cc1Swenshuai.xi MS_U32 u32CAInTS1[2] = {TSP_CA0_INPUT_TSIF1, TSP_CA1_INPUT_TSIF1};
971*53ee8cc1Swenshuai.xi MS_U32 u32CAInTS2[2] = {TSP_CA0_INPUT_TSIF2, TSP_CA1_INPUT_TSIF2};
972*53ee8cc1Swenshuai.xi MS_U32 u32CAOutPktDmx0L[2] = {TSP_CA0_OUTPUT_PKTDMX0_LIVE, TSP_CA1_OUTPUT_PKTDMX0_LIVE};
973*53ee8cc1Swenshuai.xi MS_U32 u32CAOutPktDmx0F[2] = {TSP_CA0_OUTPUT_PKTDMX0_FILE, TSP_CA1_OUTPUT_PKTDMX0_FILE};
974*53ee8cc1Swenshuai.xi MS_U32 u32CAOutPktDmx1[2] = {TSP_CA0_OUTPUT_PKTDMX1, TSP_CA1_OUTPUT_PKTDMX1};
975*53ee8cc1Swenshuai.xi MS_U32 u32CAOutPktDmx2[2] = {TSP_CA0_OUTPUT_PKTDMX2, TSP_CA1_OUTPUT_PKTDMX2};
976*53ee8cc1Swenshuai.xi MS_U32 u32CACtrl = 0UL;
977*53ee8cc1Swenshuai.xi
978*53ee8cc1Swenshuai.xi if(u8EngId >= TSP_CA_ENGINE_NUM)
979*53ee8cc1Swenshuai.xi {
980*53ee8cc1Swenshuai.xi return FALSE;
981*53ee8cc1Swenshuai.xi }
982*53ee8cc1Swenshuai.xi
983*53ee8cc1Swenshuai.xi switch(u8SrcTSIF)
984*53ee8cc1Swenshuai.xi {
985*53ee8cc1Swenshuai.xi case TSP_SRC_FROM_TSIF0_LIVE:
986*53ee8cc1Swenshuai.xi u32CACtrl = u32CAInTS0Live[u8EngId];
987*53ee8cc1Swenshuai.xi break;
988*53ee8cc1Swenshuai.xi case TSP_SRC_FROM_TSIF0_FILE:
989*53ee8cc1Swenshuai.xi u32CACtrl = u32CAInTS0file[u8EngId];
990*53ee8cc1Swenshuai.xi break;
991*53ee8cc1Swenshuai.xi case TSP_SRC_FROM_TSIF1:
992*53ee8cc1Swenshuai.xi u32CACtrl = u32CAInTS1[u8EngId];
993*53ee8cc1Swenshuai.xi break;
994*53ee8cc1Swenshuai.xi case TSP_SRC_FROM_TSIF2:
995*53ee8cc1Swenshuai.xi u32CACtrl = u32CAInTS2[u8EngId];
996*53ee8cc1Swenshuai.xi break;
997*53ee8cc1Swenshuai.xi default:
998*53ee8cc1Swenshuai.xi return FALSE;
999*53ee8cc1Swenshuai.xi }
1000*53ee8cc1Swenshuai.xi switch(u32Dst)
1001*53ee8cc1Swenshuai.xi {
1002*53ee8cc1Swenshuai.xi case TSP_PKTDMX0_LIVE:
1003*53ee8cc1Swenshuai.xi u32CACtrl |= u32CAOutPktDmx0L[u8EngId];
1004*53ee8cc1Swenshuai.xi break;
1005*53ee8cc1Swenshuai.xi case TSP_PKTDMX0_FILE:
1006*53ee8cc1Swenshuai.xi u32CACtrl |= u32CAOutPktDmx0F[u8EngId];
1007*53ee8cc1Swenshuai.xi break;
1008*53ee8cc1Swenshuai.xi case TSP_PKTDMX1:
1009*53ee8cc1Swenshuai.xi u32CACtrl |= u32CAOutPktDmx1[u8EngId];
1010*53ee8cc1Swenshuai.xi break;
1011*53ee8cc1Swenshuai.xi case TSP_PKTDMX2:
1012*53ee8cc1Swenshuai.xi u32CACtrl |= u32CAOutPktDmx2[u8EngId];
1013*53ee8cc1Swenshuai.xi break;
1014*53ee8cc1Swenshuai.xi default:
1015*53ee8cc1Swenshuai.xi return FALSE;
1016*53ee8cc1Swenshuai.xi }
1017*53ee8cc1Swenshuai.xi
1018*53ee8cc1Swenshuai.xi HAL_TSP_CSA_Set_ScrmPath(u8EngId, u32CACtrl);
1019*53ee8cc1Swenshuai.xi
1020*53ee8cc1Swenshuai.xi return TRUE;
1021*53ee8cc1Swenshuai.xi }
1022*53ee8cc1Swenshuai.xi
HAL_TSP_CSA_Get_CACtrl(MS_U8 u8EngId,MS_U8 * pu8SrcTSIF,MS_U32 * pu32Dst)1023*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_CSA_Get_CACtrl(MS_U8 u8EngId, MS_U8* pu8SrcTSIF, MS_U32* pu32Dst)
1024*53ee8cc1Swenshuai.xi {
1025*53ee8cc1Swenshuai.xi MS_U32 u32CAInTS0Live[2] = {TSP_CA0_INPUT_TSIF0_LIVEIN, TSP_CA1_INPUT_TSIF0_LIVEIN};
1026*53ee8cc1Swenshuai.xi MS_U32 u32CAInTS0file[2] = {TSP_CA0_INPUT_TSIF0_FILEIN, TSP_CA1_INPUT_TSIF0_FILEIN};
1027*53ee8cc1Swenshuai.xi MS_U32 u32CAInTS1[2] = {TSP_CA0_INPUT_TSIF1, TSP_CA1_INPUT_TSIF1};
1028*53ee8cc1Swenshuai.xi MS_U32 u32CAInTS2[2] = {TSP_CA0_INPUT_TSIF2, TSP_CA1_INPUT_TSIF2};
1029*53ee8cc1Swenshuai.xi MS_U32 u32CAOutPktDmx0L[2] = {TSP_CA0_OUTPUT_PKTDMX0_LIVE, TSP_CA1_OUTPUT_PKTDMX0_LIVE};
1030*53ee8cc1Swenshuai.xi MS_U32 u32CAOutPktDmx0F[2] = {TSP_CA0_OUTPUT_PKTDMX0_FILE, TSP_CA1_OUTPUT_PKTDMX0_FILE};
1031*53ee8cc1Swenshuai.xi MS_U32 u32CAOutPktDmx1[2] = {TSP_CA0_OUTPUT_PKTDMX1, TSP_CA1_OUTPUT_PKTDMX1};
1032*53ee8cc1Swenshuai.xi MS_U32 u32CAOutPktDmx2[2] = {TSP_CA0_OUTPUT_PKTDMX2, TSP_CA1_OUTPUT_PKTDMX2};
1033*53ee8cc1Swenshuai.xi MS_U32 u32ScmbPath = 0UL;
1034*53ee8cc1Swenshuai.xi
1035*53ee8cc1Swenshuai.xi *pu8SrcTSIF = 0UL;
1036*53ee8cc1Swenshuai.xi *pu32Dst = 0UL;
1037*53ee8cc1Swenshuai.xi
1038*53ee8cc1Swenshuai.xi if(u8EngId >= TSP_CA_ENGINE_NUM)
1039*53ee8cc1Swenshuai.xi {
1040*53ee8cc1Swenshuai.xi return FALSE;
1041*53ee8cc1Swenshuai.xi }
1042*53ee8cc1Swenshuai.xi
1043*53ee8cc1Swenshuai.xi u32ScmbPath = HAL_TSP_CSA_Get_ScrmPath(u8EngId);
1044*53ee8cc1Swenshuai.xi
1045*53ee8cc1Swenshuai.xi if(u32ScmbPath & u32CAInTS0Live[u8EngId])
1046*53ee8cc1Swenshuai.xi {
1047*53ee8cc1Swenshuai.xi *pu8SrcTSIF = TSP_SRC_FROM_TSIF0_LIVE;
1048*53ee8cc1Swenshuai.xi }
1049*53ee8cc1Swenshuai.xi else if(u32ScmbPath & u32CAInTS0file[u8EngId])
1050*53ee8cc1Swenshuai.xi {
1051*53ee8cc1Swenshuai.xi *pu8SrcTSIF = TSP_SRC_FROM_TSIF0_FILE;
1052*53ee8cc1Swenshuai.xi }
1053*53ee8cc1Swenshuai.xi else if(u32ScmbPath & u32CAInTS1[u8EngId])
1054*53ee8cc1Swenshuai.xi {
1055*53ee8cc1Swenshuai.xi *pu8SrcTSIF = TSP_SRC_FROM_TSIF1;
1056*53ee8cc1Swenshuai.xi }
1057*53ee8cc1Swenshuai.xi else if(u32ScmbPath & u32CAInTS2[u8EngId])
1058*53ee8cc1Swenshuai.xi {
1059*53ee8cc1Swenshuai.xi *pu8SrcTSIF = TSP_SRC_FROM_TSIF2;
1060*53ee8cc1Swenshuai.xi }
1061*53ee8cc1Swenshuai.xi
1062*53ee8cc1Swenshuai.xi if(u32ScmbPath & u32CAOutPktDmx0L[u8EngId])
1063*53ee8cc1Swenshuai.xi {
1064*53ee8cc1Swenshuai.xi *pu32Dst = TSP_PKTDMX0_LIVE;
1065*53ee8cc1Swenshuai.xi }
1066*53ee8cc1Swenshuai.xi else if(u32ScmbPath & u32CAOutPktDmx0F[u8EngId])
1067*53ee8cc1Swenshuai.xi {
1068*53ee8cc1Swenshuai.xi *pu32Dst = TSP_PKTDMX0_FILE;
1069*53ee8cc1Swenshuai.xi }
1070*53ee8cc1Swenshuai.xi else if(u32ScmbPath & u32CAOutPktDmx1[u8EngId])
1071*53ee8cc1Swenshuai.xi {
1072*53ee8cc1Swenshuai.xi *pu32Dst = TSP_SRC_FROM_TSIF1;
1073*53ee8cc1Swenshuai.xi }
1074*53ee8cc1Swenshuai.xi else if(u32ScmbPath & u32CAOutPktDmx2[u8EngId])
1075*53ee8cc1Swenshuai.xi {
1076*53ee8cc1Swenshuai.xi *pu32Dst = TSP_SRC_FROM_TSIF2;
1077*53ee8cc1Swenshuai.xi }
1078*53ee8cc1Swenshuai.xi
1079*53ee8cc1Swenshuai.xi return TRUE;
1080*53ee8cc1Swenshuai.xi }
1081*53ee8cc1Swenshuai.xi
1082*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
1083*53ee8cc1Swenshuai.xi // For PID filter part
1084*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
HAL_TSP_PidFlt_GetFltOutput(MS_U32 u32EngId,MS_U32 u32PidFltId)1085*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_PidFlt_GetFltOutput(MS_U32 u32EngId, MS_U32 u32PidFltId)
1086*53ee8cc1Swenshuai.xi {
1087*53ee8cc1Swenshuai.xi REG_PidFlt* pPidFilter = _HAL_TSP_PIDFLT(u32EngId, u32PidFltId);
1088*53ee8cc1Swenshuai.xi return (HAL_REG32_IndR((REG32 *)pPidFilter) & TSP_PIDFLT_OUT_MASK);
1089*53ee8cc1Swenshuai.xi }
1090*53ee8cc1Swenshuai.xi
HAL_TSP_PidFlt_GetPid(MS_U32 u32EngId,MS_U32 u32PidFltId)1091*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_PidFlt_GetPid(MS_U32 u32EngId, MS_U32 u32PidFltId)
1092*53ee8cc1Swenshuai.xi {
1093*53ee8cc1Swenshuai.xi MS_U32 u32PID;
1094*53ee8cc1Swenshuai.xi REG_PidFlt* pPidFilter = _HAL_TSP_PIDFLT(u32EngId, u32PidFltId);
1095*53ee8cc1Swenshuai.xi
1096*53ee8cc1Swenshuai.xi u32PID = (HAL_REG32_IndR((REG32 *)pPidFilter) & TSP_PIDFLT_PID_MASK) >> TSP_PIDFLT_PID_SHFT;
1097*53ee8cc1Swenshuai.xi
1098*53ee8cc1Swenshuai.xi return u32PID;
1099*53ee8cc1Swenshuai.xi }
1100*53ee8cc1Swenshuai.xi
HAL_TSP_PidFlt_SetPid(MS_U32 u32EngId,MS_U32 u32PidFltId,MS_U32 u32PID)1101*53ee8cc1Swenshuai.xi void HAL_TSP_PidFlt_SetPid(MS_U32 u32EngId, MS_U32 u32PidFltId, MS_U32 u32PID)
1102*53ee8cc1Swenshuai.xi {
1103*53ee8cc1Swenshuai.xi REG_PidFlt* pPidFilter = _HAL_TSP_PIDFLT(u32EngId, u32PidFltId);
1104*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)pPidFilter, (HAL_REG32_IndR((REG32 *)pPidFilter) & ~TSP_PIDFLT_PID_MASK) | ((u32PID << TSP_PIDFLT_PID_SHFT) & TSP_PIDFLT_PID_MASK));
1105*53ee8cc1Swenshuai.xi }
1106*53ee8cc1Swenshuai.xi
HAL_TSP_PidFlt_SelFltOutput(MS_U32 u32EngId,MS_U32 u32PidFltId,MS_U32 u32FltOutput)1107*53ee8cc1Swenshuai.xi void HAL_TSP_PidFlt_SelFltOutput(MS_U32 u32EngId, MS_U32 u32PidFltId, MS_U32 u32FltOutput)
1108*53ee8cc1Swenshuai.xi {
1109*53ee8cc1Swenshuai.xi REG_PidFlt* pPidFilter = _HAL_TSP_PIDFLT(u32EngId, u32PidFltId);
1110*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)pPidFilter, (HAL_REG32_IndR((REG32 *)pPidFilter) & ~TSP_PIDFLT_OUT_MASK) | (u32FltOutput & TSP_PIDFLT_OUT_MASK));
1111*53ee8cc1Swenshuai.xi }
1112*53ee8cc1Swenshuai.xi
HAL_TSP_PidFlt_SelSecFlt(MS_U32 u32EngId,MS_U32 u32PidFltId,MS_U32 u32SecFltId)1113*53ee8cc1Swenshuai.xi void HAL_TSP_PidFlt_SelSecFlt(MS_U32 u32EngId, MS_U32 u32PidFltId, MS_U32 u32SecFltId)
1114*53ee8cc1Swenshuai.xi {
1115*53ee8cc1Swenshuai.xi REG_PidFlt* pPidFilter = _HAL_TSP_PIDFLT_H(u32EngId, u32PidFltId);
1116*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)pPidFilter,
1117*53ee8cc1Swenshuai.xi (HAL_REG32_IndR((REG32 *)pPidFilter) & ~TSP_PIDFLT_SECFLT_MASK) | ((u32SecFltId << TSP_PIDFLT_SECFLT_SHFT) & TSP_PIDFLT_SECFLT_MASK));
1118*53ee8cc1Swenshuai.xi }
1119*53ee8cc1Swenshuai.xi
HAL_TSP_PidFlt_GetSecFlt(MS_U32 u32EngId,MS_U32 u32PidFltId)1120*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_PidFlt_GetSecFlt(MS_U32 u32EngId, MS_U32 u32PidFltId)
1121*53ee8cc1Swenshuai.xi {
1122*53ee8cc1Swenshuai.xi REG_PidFlt* pPidFilter = _HAL_TSP_PIDFLT_H(u32EngId, u32PidFltId);
1123*53ee8cc1Swenshuai.xi return ((HAL_REG32_IndR((REG32 *)pPidFilter) & TSP_PIDFLT_SECFLT_MASK) >> TSP_PIDFLT_SECFLT_SHFT);
1124*53ee8cc1Swenshuai.xi }
1125*53ee8cc1Swenshuai.xi
HAL_TSP_PidFlt_SelFltSource(MS_U32 u32EngId,MS_U32 u32PidFltId,MS_U32 u32FltSource)1126*53ee8cc1Swenshuai.xi void HAL_TSP_PidFlt_SelFltSource(MS_U32 u32EngId, MS_U32 u32PidFltId, MS_U32 u32FltSource)
1127*53ee8cc1Swenshuai.xi {
1128*53ee8cc1Swenshuai.xi REG_PidFlt* pPidFilter = _HAL_TSP_PIDFLT(u32EngId, u32PidFltId);
1129*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)pPidFilter, (HAL_REG32_IndR((REG32 *)pPidFilter) & ~TSP_PIDFLT_IN_MASK) | (u32FltSource & TSP_PIDFLT_IN_MASK));
1130*53ee8cc1Swenshuai.xi }
1131*53ee8cc1Swenshuai.xi
HAL_TSP_PidFlt_SetFltSrcStreamID(MS_U32 u32EngId,MS_U32 u32PidFltId,MS_U32 u32SrcStrId)1132*53ee8cc1Swenshuai.xi void HAL_TSP_PidFlt_SetFltSrcStreamID(MS_U32 u32EngId, MS_U32 u32PidFltId, MS_U32 u32SrcStrId)
1133*53ee8cc1Swenshuai.xi {
1134*53ee8cc1Swenshuai.xi REG_PidFlt* pPidFilter = _HAL_TSP_PIDFLT_H(u32EngId, u32PidFltId);
1135*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)pPidFilter, (HAL_REG32_IndR((REG32 *)pPidFilter) & ~TSP_PIDFLT_IN_SRC_MASK) | ((u32SrcStrId << TSP_PIDFLT_IN_SRC_SHFT) & TSP_PIDFLT_IN_SRC_MASK));
1136*53ee8cc1Swenshuai.xi }
1137*53ee8cc1Swenshuai.xi
HAL_TSP_PidFlt_SetHWPcrPid(MS_U32 u32EngId,MS_U32 u32PID)1138*53ee8cc1Swenshuai.xi void HAL_TSP_PidFlt_SetHWPcrPid(MS_U32 u32EngId, MS_U32 u32PID)
1139*53ee8cc1Swenshuai.xi {
1140*53ee8cc1Swenshuai.xi _HAL_REG32_W(&(_TspCtrl3[0].PIDFLR_PCR[u32EngId]), (_HAL_REG32_R(&(_TspCtrl3[0].PIDFLR_PCR[u32EngId])) & ~TSP_PIDFLT_PCR_PID_MASK) | u32PID);
1141*53ee8cc1Swenshuai.xi }
1142*53ee8cc1Swenshuai.xi
HAL_TSP_PidFlt_GetHWPcrPid(MS_U32 u32EngId)1143*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_PidFlt_GetHWPcrPid(MS_U32 u32EngId)
1144*53ee8cc1Swenshuai.xi {
1145*53ee8cc1Swenshuai.xi return (_HAL_REG32_R(&_TspCtrl3[0].PIDFLR_PCR[u32EngId]) & TSP_PIDFLT_PCR_PID_MASK);
1146*53ee8cc1Swenshuai.xi }
1147*53ee8cc1Swenshuai.xi
HAL_TSP_PidFlt_HWPcrFlt_Enable(MS_U32 u32EngId,MS_BOOL bEnable)1148*53ee8cc1Swenshuai.xi void HAL_TSP_PidFlt_HWPcrFlt_Enable(MS_U32 u32EngId, MS_BOOL bEnable)
1149*53ee8cc1Swenshuai.xi {
1150*53ee8cc1Swenshuai.xi if(bEnable)
1151*53ee8cc1Swenshuai.xi {
1152*53ee8cc1Swenshuai.xi _HAL_REG32_W(&(_TspCtrl3[0].PIDFLR_PCR[u32EngId]),
1153*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl3[0].PIDFLR_PCR[u32EngId]), TSP_PIDFLT_PCR_EN));
1154*53ee8cc1Swenshuai.xi }
1155*53ee8cc1Swenshuai.xi else
1156*53ee8cc1Swenshuai.xi {
1157*53ee8cc1Swenshuai.xi _HAL_REG32_W(&(_TspCtrl3[0].PIDFLR_PCR[u32EngId]),
1158*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&(_TspCtrl3[0].PIDFLR_PCR[u32EngId])), TSP_PIDFLT_PCR_EN));
1159*53ee8cc1Swenshuai.xi }
1160*53ee8cc1Swenshuai.xi }
1161*53ee8cc1Swenshuai.xi
1162*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
1163*53ee8cc1Swenshuai.xi // For section filter part
1164*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
HAL_TSP_SecFlt_SetType(MS_U32 u32EngId,MS_U32 u32SecFltId,MS_U32 u32FltType)1165*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_SetType(MS_U32 u32EngId, MS_U32 u32SecFltId, MS_U32 u32FltType)
1166*53ee8cc1Swenshuai.xi {
1167*53ee8cc1Swenshuai.xi REG_SecFlt* pSecFilter = _HAL_TSP_SECFLT(u32EngId, u32SecFltId);
1168*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)&pSecFilter->Ctrl, (HAL_REG32_IndR((REG32 *)&pSecFilter->Ctrl) & ~TSP_SECFLT_TYPE_MASK) | (u32FltType << TSP_SECFLT_TYPE_SHFT));
1169*53ee8cc1Swenshuai.xi }
1170*53ee8cc1Swenshuai.xi
HAL_TSP_SecFlt_ResetState(MS_U32 u32EngId,MS_U32 u32SecFltId)1171*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_ResetState(MS_U32 u32EngId, MS_U32 u32SecFltId)
1172*53ee8cc1Swenshuai.xi {
1173*53ee8cc1Swenshuai.xi REG_SecFlt* pSecFilter = _HAL_TSP_SECFLT(u32EngId, u32SecFltId);
1174*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)&pSecFilter->Ctrl, HAL_REG32_IndR((REG32 *)&pSecFilter->Ctrl) & ~(TSP_SECFLT_STATE_MASK));
1175*53ee8cc1Swenshuai.xi }
1176*53ee8cc1Swenshuai.xi
HAL_TSP_SecFlt_SetRmnCount(MS_U32 u32EngId,MS_U32 u32SecFltId,MS_U32 u32RmnCount)1177*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_SetRmnCount(MS_U32 u32EngId, MS_U32 u32SecFltId, MS_U32 u32RmnCount)
1178*53ee8cc1Swenshuai.xi {
1179*53ee8cc1Swenshuai.xi REG_SecFlt* pSecFilter = (REG_SecFlt *)_HAL_TSP_SECFLT(u32EngId, u32SecFltId);
1180*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)&pSecFilter->RmnReqCnt, (HAL_REG32_IndR((REG32 *)&pSecFilter->RmnReqCnt) & ~TSP_SECFLT_RMNCNT_MASK) |
1181*53ee8cc1Swenshuai.xi ((u32RmnCount << TSP_SECFLT_RMNCNT_SHFT) & TSP_SECFLT_RMNCNT_MASK));
1182*53ee8cc1Swenshuai.xi }
1183*53ee8cc1Swenshuai.xi
HAL_TSP_SecFlt_ClrCtrl(MS_U32 u32EngId,MS_U32 u32SecFltId)1184*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_ClrCtrl(MS_U32 u32EngId, MS_U32 u32SecFltId)
1185*53ee8cc1Swenshuai.xi {
1186*53ee8cc1Swenshuai.xi REG_SecFlt* pSecFilter = _HAL_TSP_SECFLT(u32EngId, u32SecFltId);
1187*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)&pSecFilter->Ctrl, 0);
1188*53ee8cc1Swenshuai.xi }
1189*53ee8cc1Swenshuai.xi
1190*53ee8cc1Swenshuai.xi #define ADDR_SWINT2_L (_virtRegBase+ 0x2db4UL)
1191*53ee8cc1Swenshuai.xi #define ADDR_SWINT2_H (_virtRegBase+ 0x2db8UL)
HAL_TSP_SW_INT_STATUS(void)1192*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_SW_INT_STATUS(void)
1193*53ee8cc1Swenshuai.xi {
1194*53ee8cc1Swenshuai.xi if (_bIsHK)
1195*53ee8cc1Swenshuai.xi {
1196*53ee8cc1Swenshuai.xi return _HAL_REG32_R(&_TspCtrl[0].SwInt_Stat);
1197*53ee8cc1Swenshuai.xi }
1198*53ee8cc1Swenshuai.xi else
1199*53ee8cc1Swenshuai.xi {
1200*53ee8cc1Swenshuai.xi MS_U32 u32SwIntStatus = (MS_U32)(REG16_T(ADDR_SWINT2_L) & 0xFFFFUL);
1201*53ee8cc1Swenshuai.xi u32SwIntStatus |= (((MS_U32)(REG16_T(ADDR_SWINT2_H) & 0xFFFFUL)) << 16UL);
1202*53ee8cc1Swenshuai.xi return u32SwIntStatus;
1203*53ee8cc1Swenshuai.xi }
1204*53ee8cc1Swenshuai.xi }
1205*53ee8cc1Swenshuai.xi #undef ADDR_SWINT2_L
1206*53ee8cc1Swenshuai.xi #undef ADDR_SWINT2_H
1207*53ee8cc1Swenshuai.xi
1208*53ee8cc1Swenshuai.xi // match mask --> 0 will compare
HAL_TSP_SecFlt_SetMask(MS_U32 u32EngId,MS_U32 u32SecFltId,MS_U8 * pu8Mask)1209*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_SetMask(MS_U32 u32EngId, MS_U32 u32SecFltId, MS_U8 *pu8Mask)
1210*53ee8cc1Swenshuai.xi {
1211*53ee8cc1Swenshuai.xi MS_U32 i;
1212*53ee8cc1Swenshuai.xi MS_U32 u32Temp;
1213*53ee8cc1Swenshuai.xi MS_U32 j;
1214*53ee8cc1Swenshuai.xi REG_SecFlt* pSecFilter = (REG_SecFlt *)_HAL_TSP_SECFLT(u32EngId, u32SecFltId);
1215*53ee8cc1Swenshuai.xi for (i = 0; i < (TSP_FILTER_DEPTH/sizeof(MS_U32)); i++)
1216*53ee8cc1Swenshuai.xi {
1217*53ee8cc1Swenshuai.xi j = (i<< 2UL);
1218*53ee8cc1Swenshuai.xi u32Temp = (pu8Mask[j]) | (pu8Mask[j+ 1] << 8UL) | (pu8Mask[j+ 2] << 16UL)| (pu8Mask[j+ 3] << 24UL);
1219*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)&pSecFilter->Mask[i], u32Temp);
1220*53ee8cc1Swenshuai.xi }
1221*53ee8cc1Swenshuai.xi }
1222*53ee8cc1Swenshuai.xi
1223*53ee8cc1Swenshuai.xi // not match mask --> 1 will compare
HAL_TSP_SecFlt_SetNMask(MS_U32 u32EngId,MS_U32 u32SecFltId,MS_U8 * pu8NMask)1224*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_SetNMask(MS_U32 u32EngId, MS_U32 u32SecFltId, MS_U8 *pu8NMask)
1225*53ee8cc1Swenshuai.xi {
1226*53ee8cc1Swenshuai.xi MS_U32 u32Temp;
1227*53ee8cc1Swenshuai.xi
1228*53ee8cc1Swenshuai.xi // fix using #17 section filter, fw als using filter #17 for NMask pattern writing
1229*53ee8cc1Swenshuai.xi REG_SecFlt* ptempSecFlt = _HAL_TSP_SECFLT(u32EngId, TSP_NMATCH_FLTID);
1230*53ee8cc1Swenshuai.xi
1231*53ee8cc1Swenshuai.xi u32Temp = (pu8NMask[0x0]) | (pu8NMask[0x1] << 8UL) | (pu8NMask[0x2] << 16UL)| (pu8NMask[0x3] << 24UL);
1232*53ee8cc1Swenshuai.xi HAL_REG32_IndW(&(ptempSecFlt->Match[0]), u32Temp);
1233*53ee8cc1Swenshuai.xi
1234*53ee8cc1Swenshuai.xi u32Temp = (pu8NMask[0x4]) | (pu8NMask[0x5] << 8UL) | (pu8NMask[0x6] << 16UL)| (pu8NMask[0x7] << 24UL);
1235*53ee8cc1Swenshuai.xi HAL_REG32_IndW(&(ptempSecFlt->Match[1]), u32Temp);
1236*53ee8cc1Swenshuai.xi
1237*53ee8cc1Swenshuai.xi u32Temp = (pu8NMask[0x8]) | (pu8NMask[0x9] << 8UL) | (pu8NMask[0xa] << 16UL)| (pu8NMask[0xb] << 24UL);
1238*53ee8cc1Swenshuai.xi HAL_REG32_IndW(&(ptempSecFlt->Match[2]), u32Temp);
1239*53ee8cc1Swenshuai.xi
1240*53ee8cc1Swenshuai.xi u32Temp = (pu8NMask[0xc]) | (pu8NMask[0xd] << 8UL) | (pu8NMask[0xe] << 16UL)| (pu8NMask[0xf] << 24UL);
1241*53ee8cc1Swenshuai.xi HAL_REG32_IndW(&(ptempSecFlt->Match[3]), u32Temp);
1242*53ee8cc1Swenshuai.xi
1243*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_NMATCH | u32SecFltId);
1244*53ee8cc1Swenshuai.xi
1245*53ee8cc1Swenshuai.xi while (0UL != _HAL_REG32_R(&_TspCtrl[0].MCU_Cmd));
1246*53ee8cc1Swenshuai.xi }
1247*53ee8cc1Swenshuai.xi
HAL_TSP_SecFlt_SetMatch(MS_U32 u32EngId,MS_U32 u32SecFltId,MS_U8 * pu8Match)1248*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_SetMatch(MS_U32 u32EngId, MS_U32 u32SecFltId, MS_U8 *pu8Match)
1249*53ee8cc1Swenshuai.xi {
1250*53ee8cc1Swenshuai.xi MS_U32 i;
1251*53ee8cc1Swenshuai.xi MS_U32 u32Temp;
1252*53ee8cc1Swenshuai.xi MS_U32 j;
1253*53ee8cc1Swenshuai.xi
1254*53ee8cc1Swenshuai.xi REG_SecFlt* pSecFilter = _HAL_TSP_SECFLT(u32EngId, u32SecFltId);
1255*53ee8cc1Swenshuai.xi for (i = 0; i < (TSP_FILTER_DEPTH/sizeof(MS_U32)); i++)
1256*53ee8cc1Swenshuai.xi {
1257*53ee8cc1Swenshuai.xi j = (i<< 2UL);
1258*53ee8cc1Swenshuai.xi u32Temp = (pu8Match[j]) | (pu8Match[j+ 1] << 8UL) | (pu8Match[j+ 2] << 16UL)| (pu8Match[j+ 3] << 24UL);
1259*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)&pSecFilter->Match[i], u32Temp);
1260*53ee8cc1Swenshuai.xi }
1261*53ee8cc1Swenshuai.xi }
1262*53ee8cc1Swenshuai.xi
HAL_TSP_SecFlt_SetReqCount(MS_U32 u32EngId,MS_U32 u32SecFltId,MS_U32 u32ReqCount)1263*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_SetReqCount(MS_U32 u32EngId, MS_U32 u32SecFltId, MS_U32 u32ReqCount)
1264*53ee8cc1Swenshuai.xi {
1265*53ee8cc1Swenshuai.xi REG_SecFlt* pSecFilter = _HAL_TSP_SECFLT(u32EngId, u32SecFltId);
1266*53ee8cc1Swenshuai.xi
1267*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)&pSecFilter->RmnReqCnt, (HAL_REG32_IndR((REG32 *)&pSecFilter->RmnReqCnt) & ~TSP_SECFLT_REQCNT_MASK) |
1268*53ee8cc1Swenshuai.xi ((u32ReqCount << TSP_SECFLT_REQCNT_SHFT) & TSP_SECFLT_REQCNT_MASK));
1269*53ee8cc1Swenshuai.xi }
1270*53ee8cc1Swenshuai.xi
HAL_TSP_SecFlt_SetMode(MS_U32 u32EngId,MS_U32 u32SecFltId,MS_U32 u32SecFltMode)1271*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_SetMode(MS_U32 u32EngId, MS_U32 u32SecFltId, MS_U32 u32SecFltMode)
1272*53ee8cc1Swenshuai.xi {
1273*53ee8cc1Swenshuai.xi REG_SecFlt* pSecFilter = _HAL_TSP_SECFLT(u32EngId, u32SecFltId);
1274*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)&pSecFilter->Ctrl, (HAL_REG32_IndR((REG32 *)&pSecFilter->Ctrl) & ~TSP_SECFLT_MODE_MASK) | ((u32SecFltMode << TSP_SECFLT_MODE_SHFT) & TSP_SECFLT_MODE_MASK));
1275*53ee8cc1Swenshuai.xi }
1276*53ee8cc1Swenshuai.xi
HAL_TSP_SecFlt_GetCRC32(MS_U32 u32EngId,MS_U32 u32SecFltId)1277*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_SecFlt_GetCRC32(MS_U32 u32EngId, MS_U32 u32SecFltId)
1278*53ee8cc1Swenshuai.xi {
1279*53ee8cc1Swenshuai.xi REG_SecFlt* pSecFilter = _HAL_TSP_SECFLT(u32EngId, u32SecFltId);
1280*53ee8cc1Swenshuai.xi return HAL_REG32_IndR((REG32 *)&pSecFilter->CRC32);
1281*53ee8cc1Swenshuai.xi }
1282*53ee8cc1Swenshuai.xi
HAL_TSP_SecFlt_GetState(MS_U32 u32EngId,MS_U32 u32SecFltId)1283*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_SecFlt_GetState(MS_U32 u32EngId, MS_U32 u32SecFltId)
1284*53ee8cc1Swenshuai.xi {
1285*53ee8cc1Swenshuai.xi REG_SecFlt* pSecFilter = _HAL_TSP_SECFLT(u32EngId, u32SecFltId);
1286*53ee8cc1Swenshuai.xi return ((HAL_REG32_IndR((REG32 *)&pSecFilter->Ctrl) & TSP_SECFLT_STATE_MASK) >> TSP_SECFLT_STATE_SHFT);
1287*53ee8cc1Swenshuai.xi }
1288*53ee8cc1Swenshuai.xi
HAL_TSP_SecFlt_GetMode(MS_U32 u32EngId,MS_U32 u32SecFltId)1289*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_SecFlt_GetMode(MS_U32 u32EngId, MS_U32 u32SecFltId)
1290*53ee8cc1Swenshuai.xi {
1291*53ee8cc1Swenshuai.xi REG_SecFlt* pSecFilter = _HAL_TSP_SECFLT(u32EngId, u32SecFltId);
1292*53ee8cc1Swenshuai.xi return ((HAL_REG32_IndR((REG32 *)&pSecFilter->Ctrl) & TSP_SECFLT_MODE_MASK) >> TSP_SECFLT_MODE_SHFT);
1293*53ee8cc1Swenshuai.xi }
1294*53ee8cc1Swenshuai.xi
HAL_TSP_SecFlt_PcrReset(MS_U32 u32EngId,MS_U32 u32SecFltId)1295*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_PcrReset(MS_U32 u32EngId, MS_U32 u32SecFltId)
1296*53ee8cc1Swenshuai.xi {
1297*53ee8cc1Swenshuai.xi REG_SecFlt* pSecFilter = _HAL_TSP_SECFLT(u32EngId, u32SecFltId);
1298*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)&pSecFilter->Ctrl, HAL_REG32_IndR((REG32 *)&pSecFilter->Ctrl) | TSP_SECFLT_PCRRST);
1299*53ee8cc1Swenshuai.xi }
1300*53ee8cc1Swenshuai.xi
HAL_TSP_SecFlt_VerReset(MS_U32 u32SecFltId)1301*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_VerReset(MS_U32 u32SecFltId)
1302*53ee8cc1Swenshuai.xi {
1303*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_VER_RESET | u32SecFltId);
1304*53ee8cc1Swenshuai.xi while (0UL != _HAL_REG32_R(&_TspCtrl[0].MCU_Cmd));
1305*53ee8cc1Swenshuai.xi }
1306*53ee8cc1Swenshuai.xi
HAL_TSP_SecFlt_SetDataAddr(MS_PHY phyDataAddr)1307*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_SetDataAddr(MS_PHY phyDataAddr)
1308*53ee8cc1Swenshuai.xi {
1309*53ee8cc1Swenshuai.xi MS_PHY phyAddr = phyDataAddr - _HAL_TSP_MIU_OFFSET(phyDataAddr);
1310*53ee8cc1Swenshuai.xi MS_U32 u32cmd = TSP_MCU_CMD_MEM_HIGH_ADDR | ((((MS_U32)phyAddr) & 0xFFFF0000UL) >> 16);
1311*53ee8cc1Swenshuai.xi
1312*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, u32cmd);
1313*53ee8cc1Swenshuai.xi while (0 != _HAL_REG32_R(&_TspCtrl[0].MCU_Cmd));
1314*53ee8cc1Swenshuai.xi
1315*53ee8cc1Swenshuai.xi u32cmd = TSP_MCU_CMD_MEM_LOW_ADDR | (((MS_U32)phyAddr) & 0xFFFFUL);
1316*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, u32cmd);
1317*53ee8cc1Swenshuai.xi while (0 != _HAL_REG32_R(&_TspCtrl[0].MCU_Cmd));
1318*53ee8cc1Swenshuai.xi }
1319*53ee8cc1Swenshuai.xi
1320*53ee8cc1Swenshuai.xi
1321*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
1322*53ee8cc1Swenshuai.xi // For section buffer part
1323*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
1324*53ee8cc1Swenshuai.xi // To avoid SW read hidden HW byte enable information.
1325*53ee8cc1Swenshuai.xi #define _TSP_SEC_BUF_ADDR_START(pSecFilter) (TSP_SECFLT_BUFSTART_MASK & HAL_REG32_IndR((REG32 *)&((pSecFilter)->BufStart)))
1326*53ee8cc1Swenshuai.xi
HAL_TSP_SecBuf_SetBuffer(MS_U32 u32EngId,MS_U32 u32SecBufId,MS_PHY phyStartAddr,MS_U32 u32BufSize)1327*53ee8cc1Swenshuai.xi void HAL_TSP_SecBuf_SetBuffer(MS_U32 u32EngId, MS_U32 u32SecBufId, MS_PHY phyStartAddr, MS_U32 u32BufSize)
1328*53ee8cc1Swenshuai.xi {
1329*53ee8cc1Swenshuai.xi MS_PHY phyAddr = 0UL;
1330*53ee8cc1Swenshuai.xi
1331*53ee8cc1Swenshuai.xi _phySecBufMiuOffset = _HAL_TSP_MIU_OFFSET(phyStartAddr);
1332*53ee8cc1Swenshuai.xi
1333*53ee8cc1Swenshuai.xi phyAddr = phyStartAddr - _phySecBufMiuOffset;
1334*53ee8cc1Swenshuai.xi
1335*53ee8cc1Swenshuai.xi REG_SecFlt* pSecBuf = _HAL_TSP_SECFLT(u32EngId, u32SecBufId);
1336*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)&pSecBuf->BufStart, (MS_U32)phyAddr);
1337*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)&pSecBuf->BufEnd, ((MS_U32)phyAddr) + u32BufSize);
1338*53ee8cc1Swenshuai.xi }
1339*53ee8cc1Swenshuai.xi
HAL_TSP_SecBuf_SetBufRead(MS_U32 u32EngId,MS_U32 u32SecBufId,MS_PHY phyReadAddr)1340*53ee8cc1Swenshuai.xi void HAL_TSP_SecBuf_SetBufRead(MS_U32 u32EngId, MS_U32 u32SecBufId, MS_PHY phyReadAddr)
1341*53ee8cc1Swenshuai.xi {
1342*53ee8cc1Swenshuai.xi REG_SecFlt* pSecBuf = _HAL_TSP_SECFLT(u32EngId, u32SecBufId);
1343*53ee8cc1Swenshuai.xi
1344*53ee8cc1Swenshuai.xi _phySecBufMiuOffset = _HAL_TSP_MIU_OFFSET(phyReadAddr);
1345*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)&pSecBuf->BufRead, (MS_U32)(phyReadAddr-_phySecBufMiuOffset));
1346*53ee8cc1Swenshuai.xi }
1347*53ee8cc1Swenshuai.xi
HAL_TSP_SecBuf_GetBufStart(MS_U32 u32EngId,MS_U32 u32SecBufId)1348*53ee8cc1Swenshuai.xi MS_PHY HAL_TSP_SecBuf_GetBufStart(MS_U32 u32EngId, MS_U32 u32SecBufId)
1349*53ee8cc1Swenshuai.xi {
1350*53ee8cc1Swenshuai.xi REG_SecFlt* pSecBuf = _HAL_TSP_SECFLT(u32EngId, u32SecBufId);
1351*53ee8cc1Swenshuai.xi return (((MS_PHY)_TSP_SEC_BUF_ADDR_START(pSecBuf) & 0xFFFFFFFFUL) + _phySecBufMiuOffset);
1352*53ee8cc1Swenshuai.xi }
1353*53ee8cc1Swenshuai.xi
HAL_TSP_SecBuf_GetBufEnd(MS_U32 u32EngId,MS_U32 u32SecBufId)1354*53ee8cc1Swenshuai.xi MS_PHY HAL_TSP_SecBuf_GetBufEnd(MS_U32 u32EngId, MS_U32 u32SecBufId)
1355*53ee8cc1Swenshuai.xi {
1356*53ee8cc1Swenshuai.xi REG_SecFlt* pSecBuf = _HAL_TSP_SECFLT(u32EngId, u32SecBufId);
1357*53ee8cc1Swenshuai.xi return (((MS_PHY)HAL_REG32_IndR((REG32 *)&pSecBuf->BufEnd) & 0xFFFFFFFFUL) + _phySecBufMiuOffset);
1358*53ee8cc1Swenshuai.xi }
1359*53ee8cc1Swenshuai.xi
HAL_TSP_SecBuf_GetBufCur(MS_U32 u32EngId,MS_U32 u32SecBufId)1360*53ee8cc1Swenshuai.xi MS_PHY HAL_TSP_SecBuf_GetBufCur(MS_U32 u32EngId, MS_U32 u32SecBufId)
1361*53ee8cc1Swenshuai.xi {
1362*53ee8cc1Swenshuai.xi REG_SecFlt* pSecBuf = _HAL_TSP_SECFLT(u32EngId, u32SecBufId);
1363*53ee8cc1Swenshuai.xi return (((MS_PHY)HAL_REG32_IndR((REG32 *)&pSecBuf->BufCur) & 0xFFFFFFFFUL) + _phySecBufMiuOffset);
1364*53ee8cc1Swenshuai.xi }
1365*53ee8cc1Swenshuai.xi
HAL_TSP_SecBuf_ResetBuffer(MS_U32 u32EngId,MS_U32 u32SecBufId)1366*53ee8cc1Swenshuai.xi void HAL_TSP_SecBuf_ResetBuffer(MS_U32 u32EngId, MS_U32 u32SecBufId)
1367*53ee8cc1Swenshuai.xi {
1368*53ee8cc1Swenshuai.xi REG_SecFlt* pSecBuf = _HAL_TSP_SECFLT(u32EngId, u32SecBufId);
1369*53ee8cc1Swenshuai.xi
1370*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)&pSecBuf->BufCur, _TSP_SEC_BUF_ADDR_START(pSecBuf));
1371*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)&pSecBuf->BufRead, _TSP_SEC_BUF_ADDR_START(pSecBuf));
1372*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)&pSecBuf->BufWrite, _TSP_SEC_BUF_ADDR_START(pSecBuf));
1373*53ee8cc1Swenshuai.xi }
1374*53ee8cc1Swenshuai.xi
HAL_TSP_SecBuf_GetBufRead(MS_U32 u32EngId,MS_U32 u32SecBufId)1375*53ee8cc1Swenshuai.xi MS_PHY HAL_TSP_SecBuf_GetBufRead(MS_U32 u32EngId, MS_U32 u32SecBufId)
1376*53ee8cc1Swenshuai.xi {
1377*53ee8cc1Swenshuai.xi REG_SecFlt* pSecBuf = _HAL_TSP_SECFLT(u32EngId, u32SecBufId);
1378*53ee8cc1Swenshuai.xi return (((MS_PHY)HAL_REG32_IndR((REG32 *)&pSecBuf->BufRead) & 0xFFFFFFFFUL) + _phySecBufMiuOffset);
1379*53ee8cc1Swenshuai.xi }
1380*53ee8cc1Swenshuai.xi
HAL_TSP_SecBuf_GetBufWrite(MS_U32 u32EngId,MS_U32 u32SecBufId)1381*53ee8cc1Swenshuai.xi MS_PHY HAL_TSP_SecBuf_GetBufWrite(MS_U32 u32EngId, MS_U32 u32SecBufId)
1382*53ee8cc1Swenshuai.xi {
1383*53ee8cc1Swenshuai.xi REG_SecFlt* pSecBuf = _HAL_TSP_SECFLT(u32EngId, u32SecBufId);
1384*53ee8cc1Swenshuai.xi return (((MS_PHY)HAL_REG32_IndR((REG32 *)&pSecBuf->BufWrite) & 0xFFFFFFFFUL) + _phySecBufMiuOffset);
1385*53ee8cc1Swenshuai.xi }
1386*53ee8cc1Swenshuai.xi
1387*53ee8cc1Swenshuai.xi #undef _TSP_SEC_BUF_ADDR_START
1388*53ee8cc1Swenshuai.xi
HAL_TSP_SecBuf_SetBufRead_tmp(MS_U32 u32EngId,MS_U32 u32SecBufId,MS_PHY phyReadAddr)1389*53ee8cc1Swenshuai.xi void HAL_TSP_SecBuf_SetBufRead_tmp(MS_U32 u32EngId, MS_U32 u32SecBufId, MS_PHY phyReadAddr)
1390*53ee8cc1Swenshuai.xi {
1391*53ee8cc1Swenshuai.xi REG_SecFlt* pSecBuf = _HAL_TSP_SECFLT(u32EngId, u32SecBufId);
1392*53ee8cc1Swenshuai.xi
1393*53ee8cc1Swenshuai.xi _phySecBufMiuOffset = _HAL_TSP_MIU_OFFSET(phyReadAddr);
1394*53ee8cc1Swenshuai.xi HAL_REG32_IndW_tmp((REG32 *)&pSecBuf->BufRead, (MS_U32)(phyReadAddr-_phySecBufMiuOffset));
1395*53ee8cc1Swenshuai.xi }
1396*53ee8cc1Swenshuai.xi
HAL_TSP_SecBuf_GetBufWrite_tmp(MS_U32 u32EngId,MS_U32 u32SecBufId)1397*53ee8cc1Swenshuai.xi MS_PHY HAL_TSP_SecBuf_GetBufWrite_tmp(MS_U32 u32EngId, MS_U32 u32SecBufId)
1398*53ee8cc1Swenshuai.xi {
1399*53ee8cc1Swenshuai.xi REG_SecFlt* pSecBuf = _HAL_TSP_SECFLT(u32EngId, u32SecBufId);
1400*53ee8cc1Swenshuai.xi return (((MS_PHY)HAL_REG32_IndR_tmp((REG32 *)&pSecBuf->BufWrite) & 0xFFFFFFFFUL) + _phySecBufMiuOffset);
1401*53ee8cc1Swenshuai.xi }
1402*53ee8cc1Swenshuai.xi
1403*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
1404*53ee8cc1Swenshuai.xi // For DMA part
1405*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
1406*53ee8cc1Swenshuai.xi //[HW LIMIT][HW TODO] TsDma pause can not be access by TSP CPU
1407*53ee8cc1Swenshuai.xi //[HW LIMIT][HW TODO] TsDma pause it hard to control because read/write in different register
1408*53ee8cc1Swenshuai.xi //[HW LIMIT][HW TODO] When setting TsDma it should be disable interrupt
HAL_TSP_TsDma_SetDelay(MS_U32 u32Delay)1409*53ee8cc1Swenshuai.xi void HAL_TSP_TsDma_SetDelay(MS_U32 u32Delay)
1410*53ee8cc1Swenshuai.xi {
1411*53ee8cc1Swenshuai.xi // Richard: the file in timer in Uranus is 24 bits.
1412*53ee8cc1Swenshuai.xi // to simplify the process, writing 32 bits directly.
1413*53ee8cc1Swenshuai.xi // HW will truncate the high 8 bits out, and use low 24 bits only (from Albert Lin)
1414*53ee8cc1Swenshuai.xi if(u32Delay == 0UL)
1415*53ee8cc1Swenshuai.xi {
1416*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg15b4,
1417*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg15b4), TSP_FILEIN_BYTETIMER_ENABLE));
1418*53ee8cc1Swenshuai.xi }
1419*53ee8cc1Swenshuai.xi else
1420*53ee8cc1Swenshuai.xi {
1421*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].TsFileIn_Timer, (u32Delay & TSP_FILE_TIMER_MASK));
1422*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg15b4,
1423*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg15b4), TSP_FILEIN_BYTETIMER_ENABLE));
1424*53ee8cc1Swenshuai.xi }
1425*53ee8cc1Swenshuai.xi
1426*53ee8cc1Swenshuai.xi }
1427*53ee8cc1Swenshuai.xi
HAL_TSP_CmdQ_TsDma_SetAddr(MS_PHY phyStreamAddr)1428*53ee8cc1Swenshuai.xi void HAL_TSP_CmdQ_TsDma_SetAddr(MS_PHY phyStreamAddr)
1429*53ee8cc1Swenshuai.xi {
1430*53ee8cc1Swenshuai.xi _phyFIBufMiuOffset = _HAL_TSP_MIU_OFFSET(phyStreamAddr);
1431*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].TsDma_Addr, (MS_U32)(phyStreamAddr-_phyFIBufMiuOffset));
1432*53ee8cc1Swenshuai.xi }
1433*53ee8cc1Swenshuai.xi
HAL_TSP_CmdQ_TsDma_SetSize(MS_U32 u32StreamSize)1434*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_CmdQ_TsDma_SetSize(MS_U32 u32StreamSize)
1435*53ee8cc1Swenshuai.xi {
1436*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].TsDma_Size, u32StreamSize);
1437*53ee8cc1Swenshuai.xi return TRUE;
1438*53ee8cc1Swenshuai.xi }
1439*53ee8cc1Swenshuai.xi
HAL_TSP_CmdQ_TsDma_Start(MS_U32 u32TsDmaCtrl)1440*53ee8cc1Swenshuai.xi void HAL_TSP_CmdQ_TsDma_Start(MS_U32 u32TsDmaCtrl)
1441*53ee8cc1Swenshuai.xi {
1442*53ee8cc1Swenshuai.xi // enable filein byte timer
1443*53ee8cc1Swenshuai.xi //_HAL_REG32_W(&_TspCtrl[0].reg15b4,
1444*53ee8cc1Swenshuai.xi // SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg15b4), TSP_FILEIN_BYTETIMER_ENABLE));
1445*53ee8cc1Swenshuai.xi REG16_T(ADDR_MOBF_FILEIN) = _16MobfKey;
1446*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].TsDma_Ctrl_CmdQ, TSP_TSDMA_CTRL_START);
1447*53ee8cc1Swenshuai.xi }
1448*53ee8cc1Swenshuai.xi
HAL_TSP_TsDma_Pause(void)1449*53ee8cc1Swenshuai.xi void HAL_TSP_TsDma_Pause(void)
1450*53ee8cc1Swenshuai.xi {
1451*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl[0].TSP_Ctrl1,
1452*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG16_R(&_TspCtrl[0].TSP_Ctrl1), TSP_CTRL1_FILEIN_PAUSE));
1453*53ee8cc1Swenshuai.xi }
1454*53ee8cc1Swenshuai.xi
HAL_TSP_TsDma_Resume(void)1455*53ee8cc1Swenshuai.xi void HAL_TSP_TsDma_Resume(void)
1456*53ee8cc1Swenshuai.xi {
1457*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl[0].TSP_Ctrl1,
1458*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&_TspCtrl[0].TSP_Ctrl1), TSP_CTRL1_FILEIN_PAUSE));
1459*53ee8cc1Swenshuai.xi }
1460*53ee8cc1Swenshuai.xi
HAL_TSP_CmdQ_TsDma_GetState(void)1461*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_CmdQ_TsDma_GetState(void)
1462*53ee8cc1Swenshuai.xi {
1463*53ee8cc1Swenshuai.xi return (HAS_FLAG(_HAL_REG32_R(&_TspCtrl[0].TsDma_Ctrl_CmdQ), TSP_TSDMA_CTRL_START) |
1464*53ee8cc1Swenshuai.xi (MS_U32)HAS_FLAG(_HAL_REG16_R(&_TspCtrl[0].TSP_Ctrl1), TSP_CTRL1_FILEIN_PAUSE));
1465*53ee8cc1Swenshuai.xi }
1466*53ee8cc1Swenshuai.xi
HAL_TSP_CmdQ_EmptyCount(void)1467*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_CmdQ_EmptyCount(void)
1468*53ee8cc1Swenshuai.xi {
1469*53ee8cc1Swenshuai.xi return (TSP_CMDQ_SIZE - ((_HAL_REG32_R(&_TspCtrl[0].TsDma_Ctrl_CmdQ) & TSP_CMDQ_CNT_MASK)>>TSP_CMDQ_CNT_SHFT));
1470*53ee8cc1Swenshuai.xi }
1471*53ee8cc1Swenshuai.xi
HAL_TSP_SetCtrlMode(MS_U32 u32EngId,MS_U32 u32Mode,MS_U32 u32TsIfId)1472*53ee8cc1Swenshuai.xi void HAL_TSP_SetCtrlMode(MS_U32 u32EngId, MS_U32 u32Mode, MS_U32 u32TsIfId)
1473*53ee8cc1Swenshuai.xi {
1474*53ee8cc1Swenshuai.xi // Control bits:
1475*53ee8cc1Swenshuai.xi // TSP_CTRL_CPU_EN
1476*53ee8cc1Swenshuai.xi // TSP_CTRL_SW_RST
1477*53ee8cc1Swenshuai.xi // TSP_CTRL_MEM_DMA_EN
1478*53ee8cc1Swenshuai.xi
1479*53ee8cc1Swenshuai.xi // for file in related setting
1480*53ee8cc1Swenshuai.xi if(u32Mode == 0UL)
1481*53ee8cc1Swenshuai.xi {
1482*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[u32EngId].TSP_Ctrl,
1483*53ee8cc1Swenshuai.xi (_HAL_REG32_R(&_TspCtrl[u32EngId].TSP_Ctrl) & ~(TSP_CTRL_CPU_EN |
1484*53ee8cc1Swenshuai.xi TSP_CTRL_SW_RST |
1485*53ee8cc1Swenshuai.xi TSP_CTRL_TSFILE_EN)));
1486*53ee8cc1Swenshuai.xi HAL_TSP_filein_enable(FALSE);
1487*53ee8cc1Swenshuai.xi }
1488*53ee8cc1Swenshuai.xi else
1489*53ee8cc1Swenshuai.xi {
1490*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[u32EngId].TSP_Ctrl,
1491*53ee8cc1Swenshuai.xi (_HAL_REG32_R(&_TspCtrl[u32EngId].TSP_Ctrl) & ~(TSP_CTRL_CPU_EN |
1492*53ee8cc1Swenshuai.xi TSP_CTRL_SW_RST |
1493*53ee8cc1Swenshuai.xi //TSP_CTRL_TSFILE_EN |
1494*53ee8cc1Swenshuai.xi //[URANUS] TSP_CTRL_CLK_GATING_DISABLE |
1495*53ee8cc1Swenshuai.xi // @FIXME: Richard ignore this at this stage
1496*53ee8cc1Swenshuai.xi 0UL )) | u32Mode);
1497*53ee8cc1Swenshuai.xi if(HAS_FLAG(u32Mode, TSP_CTRL_TSFILE_EN))
1498*53ee8cc1Swenshuai.xi HAL_TSP_filein_enable(TRUE);
1499*53ee8cc1Swenshuai.xi }
1500*53ee8cc1Swenshuai.xi
1501*53ee8cc1Swenshuai.xi if (TSP_IF_NUM > u32TsIfId)
1502*53ee8cc1Swenshuai.xi {
1503*53ee8cc1Swenshuai.xi _HAL_TSP_tsif_select(HAS_FLAG(u32Mode, (MS_U8)(u32TsIfId & 0xFFUL)));
1504*53ee8cc1Swenshuai.xi }
1505*53ee8cc1Swenshuai.xi }
1506*53ee8cc1Swenshuai.xi
1507*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
1508*53ee8cc1Swenshuai.xi // For PVR part
1509*53ee8cc1Swenshuai.xi // 0: PVR1 1: PVR2 2: PVR_CB
1510*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
HAL_TSP_PVR_SetBuffer(MS_U8 u8PVRId,MS_PHY phyBufStart0,MS_PHY phyBufStart1,MS_U32 u32BufSize0,MS_U32 u32BufSize1)1511*53ee8cc1Swenshuai.xi void HAL_TSP_PVR_SetBuffer(MS_U8 u8PVRId, MS_PHY phyBufStart0, MS_PHY phyBufStart1, MS_U32 u32BufSize0, MS_U32 u32BufSize1)
1512*53ee8cc1Swenshuai.xi {
1513*53ee8cc1Swenshuai.xi #ifndef SECURE_PVR_ENABLE
1514*53ee8cc1Swenshuai.xi MS_PHY phyBufEnd = phyBufStart0 + u32BufSize0;
1515*53ee8cc1Swenshuai.xi #endif
1516*53ee8cc1Swenshuai.xi
1517*53ee8cc1Swenshuai.xi switch(u8PVRId)
1518*53ee8cc1Swenshuai.xi {
1519*53ee8cc1Swenshuai.xi case 0:
1520*53ee8cc1Swenshuai.xi default:
1521*53ee8cc1Swenshuai.xi _phyPVRBufMiuOffset[0] = _HAL_TSP_MIU_OFFSET(phyBufStart0);
1522*53ee8cc1Swenshuai.xi
1523*53ee8cc1Swenshuai.xi #ifndef SECURE_PVR_ENABLE
1524*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].TsRec_Head, ((MS_U32)((phyBufStart0-_phyPVRBufMiuOffset[0])>> MIU_BUS)) & TSP_STR2MI2_ADDR_MASK);
1525*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].TsRec_Tail, ((MS_U32)((phyBufEnd-_phyPVRBufMiuOffset[0])>> MIU_BUS)) & TSP_STR2MI2_ADDR_MASK);
1526*53ee8cc1Swenshuai.xi
1527*53ee8cc1Swenshuai.xi phyBufEnd = phyBufStart1+ u32BufSize1;
1528*53ee8cc1Swenshuai.xi
1529*53ee8cc1Swenshuai.xi #define ADDR_PVR_HEAD20 (_virtRegBase+ 0x2a04UL)
1530*53ee8cc1Swenshuai.xi #define ADDR_PVR_HEAD21 (_virtRegBase+ 0x2a08UL)
1531*53ee8cc1Swenshuai.xi #define ADDR_PVR_MID20 (_virtRegBase+ 0x2a0cUL)
1532*53ee8cc1Swenshuai.xi #define ADDR_PVR_MID21 (_virtRegBase+ 0x2a10UL)
1533*53ee8cc1Swenshuai.xi #define ADDR_PVR_TAIL20 (_virtRegBase+ 0x2a14UL)
1534*53ee8cc1Swenshuai.xi #define ADDR_PVR_TAIL21 (_virtRegBase+ 0x2a18UL)
1535*53ee8cc1Swenshuai.xi REG16_T(ADDR_PVR_HEAD20)= (MS_U16)(((phyBufStart1-_phyPVRBufMiuOffset[0])>> MIU_BUS) & (TSP_HW_PVR_BUF_HEAD20_MASK >> TSP_HW_PVR_BUF_HEAD20_SHFT));
1536*53ee8cc1Swenshuai.xi REG16_T(ADDR_PVR_HEAD21)= (MS_U16)(((phyBufStart1-_phyPVRBufMiuOffset[0])>> (MIU_BUS+ 16UL)) & TSP_HW_PVR_BUF_HEAD21_MASK);
1537*53ee8cc1Swenshuai.xi REG16_T(ADDR_PVR_TAIL20)= (MS_U16)(((phyBufEnd-_phyPVRBufMiuOffset[0])>> MIU_BUS) & (TSP_HW_PVR_BUF_TAIL20_MASK >> TSP_HW_PVR_BUF_TAIL20_SHFT));
1538*53ee8cc1Swenshuai.xi REG16_T(ADDR_PVR_TAIL21)= (MS_U16)(((phyBufEnd-_phyPVRBufMiuOffset[0])>> (MIU_BUS+ 16UL)) & TSP_HW_PVR_BUF_TAIL21_MASK);
1539*53ee8cc1Swenshuai.xi #undef ADDR_PVR_HEAD20
1540*53ee8cc1Swenshuai.xi #undef ADDR_PVR_HEAD21
1541*53ee8cc1Swenshuai.xi #undef ADDR_PVR_MID20
1542*53ee8cc1Swenshuai.xi #undef ADDR_PVR_MID21
1543*53ee8cc1Swenshuai.xi #undef ADDR_PVR_TAIL20
1544*53ee8cc1Swenshuai.xi #undef ADDR_PVR_TAIL21
1545*53ee8cc1Swenshuai.xi
1546*53ee8cc1Swenshuai.xi #endif //SECURE_PVR_ENABLE
1547*53ee8cc1Swenshuai.xi
1548*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg15b4,
1549*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg15b4), TSP_PVR1_PINGPONG));
1550*53ee8cc1Swenshuai.xi break;
1551*53ee8cc1Swenshuai.xi case 1:
1552*53ee8cc1Swenshuai.xi _phyPVRBufMiuOffset[1] = _HAL_TSP_MIU_OFFSET(phyBufStart0);
1553*53ee8cc1Swenshuai.xi
1554*53ee8cc1Swenshuai.xi #ifndef SECURE_PVR_ENABLE
1555*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Str2mi_head1_pvr2, (MS_U32)(((phyBufStart0-_phyPVRBufMiuOffset[1])>> MIU_BUS) & TSP_STR2MI2_ADDR_MASK));
1556*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Str2mi_tail1_pvr2, (MS_U32)(((phyBufEnd-_phyPVRBufMiuOffset[1])>> MIU_BUS) & TSP_STR2MI2_ADDR_MASK));
1557*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Str2mi_head2_pvr2, (MS_U32)(((phyBufStart1-_phyPVRBufMiuOffset[1])>> MIU_BUS) & TSP_STR2MI2_ADDR_MASK));
1558*53ee8cc1Swenshuai.xi phyBufEnd = phyBufStart1+ u32BufSize1;
1559*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Str2mi_tail2_pvr2, (MS_U32)(((phyBufEnd-_phyPVRBufMiuOffset[1])>> MIU_BUS) & TSP_STR2MI2_ADDR_MASK));
1560*53ee8cc1Swenshuai.xi #endif //SECURE_PVR_ENABLE
1561*53ee8cc1Swenshuai.xi
1562*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PVR2_Config,
1563*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].PVR2_Config), TSP_PVR2_REG_PINGPONG_EN));
1564*53ee8cc1Swenshuai.xi break;
1565*53ee8cc1Swenshuai.xi
1566*53ee8cc1Swenshuai.xi }
1567*53ee8cc1Swenshuai.xi
1568*53ee8cc1Swenshuai.xi // flush PVR buffer
1569*53ee8cc1Swenshuai.xi HAL_TSP_PVR_WaitFlush(u8PVRId);
1570*53ee8cc1Swenshuai.xi }
1571*53ee8cc1Swenshuai.xi
HAL_TSP_PVR_Enable(MS_U8 u8PVRId,MS_BOOL bEnable)1572*53ee8cc1Swenshuai.xi void HAL_TSP_PVR_Enable(MS_U8 u8PVRId, MS_BOOL bEnable)
1573*53ee8cc1Swenshuai.xi {
1574*53ee8cc1Swenshuai.xi REG32 *pRegPVREn = 0;
1575*53ee8cc1Swenshuai.xi REG32 *pRegTSIFEn = 0;
1576*53ee8cc1Swenshuai.xi REG32 *pRegBurstLen = 0;
1577*53ee8cc1Swenshuai.xi MS_U32 u32PVRFlag = 0, u32TSIFFlag = 0, u32BurstLen = 0, u32BurstMask = 0;
1578*53ee8cc1Swenshuai.xi
1579*53ee8cc1Swenshuai.xi //set burst len = 1
1580*53ee8cc1Swenshuai.xi switch(u8PVRId)
1581*53ee8cc1Swenshuai.xi {
1582*53ee8cc1Swenshuai.xi case 0:
1583*53ee8cc1Swenshuai.xi default:
1584*53ee8cc1Swenshuai.xi pRegBurstLen = &_TspCtrl[0].reg15b4;
1585*53ee8cc1Swenshuai.xi u32BurstLen = TSP_BURST_LEN_4;
1586*53ee8cc1Swenshuai.xi u32BurstMask = TSP_BURST_LEN_MASK;
1587*53ee8cc1Swenshuai.xi pRegPVREn = &_TspCtrl[0].Hw_Config4;
1588*53ee8cc1Swenshuai.xi u32PVRFlag = TSP_HW_CFG4_PVR_ENABLE;
1589*53ee8cc1Swenshuai.xi pRegTSIFEn = &_TspCtrl[0].Hw_Config4;
1590*53ee8cc1Swenshuai.xi u32TSIFFlag = TSP_HW_CFG4_TSIF1_ENABLE;
1591*53ee8cc1Swenshuai.xi break;
1592*53ee8cc1Swenshuai.xi case 1:
1593*53ee8cc1Swenshuai.xi pRegBurstLen = &_TspCtrl[0].PVR2_Config;
1594*53ee8cc1Swenshuai.xi u32BurstLen = TSP_PVR2_BURST_LEN_4;
1595*53ee8cc1Swenshuai.xi u32BurstMask = TSP_PVR2_BURST_LEN_MASK;
1596*53ee8cc1Swenshuai.xi pRegPVREn = &_TspCtrl[0].PVR2_Config;
1597*53ee8cc1Swenshuai.xi u32PVRFlag = TSP_PVR2_STR2MIU_EN;
1598*53ee8cc1Swenshuai.xi pRegTSIFEn = &_TspCtrl[0].PVR2_Config;
1599*53ee8cc1Swenshuai.xi u32TSIFFlag = TSP_TSIF2_ENABLE;
1600*53ee8cc1Swenshuai.xi break;
1601*53ee8cc1Swenshuai.xi }
1602*53ee8cc1Swenshuai.xi
1603*53ee8cc1Swenshuai.xi if (bEnable)
1604*53ee8cc1Swenshuai.xi {
1605*53ee8cc1Swenshuai.xi _HAL_REG32_W(pRegBurstLen, (_HAL_REG32_R(pRegBurstLen) & ~u32BurstMask) | u32BurstLen);
1606*53ee8cc1Swenshuai.xi _HAL_REG32_W(pRegPVREn, SET_FLAG1(_HAL_REG32_R(pRegPVREn), u32PVRFlag));
1607*53ee8cc1Swenshuai.xi _HAL_REG32_W(pRegTSIFEn, SET_FLAG1(_HAL_REG32_R(pRegTSIFEn), u32TSIFFlag));
1608*53ee8cc1Swenshuai.xi }
1609*53ee8cc1Swenshuai.xi else
1610*53ee8cc1Swenshuai.xi {
1611*53ee8cc1Swenshuai.xi _HAL_REG32_W(pRegPVREn, RESET_FLAG1(_HAL_REG32_R(pRegPVREn), u32PVRFlag));
1612*53ee8cc1Swenshuai.xi //_HAL_REG32_W(pRegTSIFEn, RESET_FLAG1(_HAL_REG32_R(pRegTSIFEn), u32TSIFFlag));
1613*53ee8cc1Swenshuai.xi }
1614*53ee8cc1Swenshuai.xi }
1615*53ee8cc1Swenshuai.xi
HAL_TSP_PVR_Reset(MS_U8 u8PVRIndex)1616*53ee8cc1Swenshuai.xi void HAL_TSP_PVR_Reset(MS_U8 u8PVRIndex)
1617*53ee8cc1Swenshuai.xi {
1618*53ee8cc1Swenshuai.xi // Richard: @FIXME:
1619*53ee8cc1Swenshuai.xi // Don't know PVR "reset" definition. call flush instead.
1620*53ee8cc1Swenshuai.xi HAL_TSP_PVR_WaitFlush(u8PVRIndex);
1621*53ee8cc1Swenshuai.xi }
1622*53ee8cc1Swenshuai.xi
1623*53ee8cc1Swenshuai.xi //Only PVR1 support Old record all mode, and must disable remove packet demux bit
1624*53ee8cc1Swenshuai.xi //0: PVR1 1: PVR2 3: PVRCB
HAL_TSP_PVR_All(MS_U8 u8PVRId,MS_BOOL bPvrAll,MS_BOOL bWithNull,MS_BOOL bOldMode)1625*53ee8cc1Swenshuai.xi void HAL_TSP_PVR_All(MS_U8 u8PVRId, MS_BOOL bPvrAll, MS_BOOL bWithNull, MS_BOOL bOldMode)
1626*53ee8cc1Swenshuai.xi {
1627*53ee8cc1Swenshuai.xi REG32 *pReg = 0;
1628*53ee8cc1Swenshuai.xi MS_U32 u32flag = 0;
1629*53ee8cc1Swenshuai.xi REG32 *pRegPidBypass = 0;
1630*53ee8cc1Swenshuai.xi MS_U32 u32PidBypassFlag = 0;
1631*53ee8cc1Swenshuai.xi
1632*53ee8cc1Swenshuai.xi switch(u8PVRId)
1633*53ee8cc1Swenshuai.xi {
1634*53ee8cc1Swenshuai.xi case 0:
1635*53ee8cc1Swenshuai.xi default:
1636*53ee8cc1Swenshuai.xi pRegPidBypass = &_TspCtrl[0].reg15b4;
1637*53ee8cc1Swenshuai.xi u32PidBypassFlag = TSP_PVR_PID_BYPASS;
1638*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].HW2_Config3;
1639*53ee8cc1Swenshuai.xi if(bOldMode)
1640*53ee8cc1Swenshuai.xi u32flag = TSP_REC_ALL_OLD;
1641*53ee8cc1Swenshuai.xi else
1642*53ee8cc1Swenshuai.xi {
1643*53ee8cc1Swenshuai.xi u32flag = TSP_PVR1_REC_ALL_EN;
1644*53ee8cc1Swenshuai.xi if(bWithNull)
1645*53ee8cc1Swenshuai.xi u32flag |= TSP_REC_NULL;
1646*53ee8cc1Swenshuai.xi }
1647*53ee8cc1Swenshuai.xi break;
1648*53ee8cc1Swenshuai.xi case 1:
1649*53ee8cc1Swenshuai.xi pRegPidBypass = &_TspCtrl[0].reg15b4;
1650*53ee8cc1Swenshuai.xi u32PidBypassFlag = TSP_PVR_PID_BYPASS2;
1651*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].HW2_Config3;
1652*53ee8cc1Swenshuai.xi u32flag = TSP_PVR2_REC_ALL_EN;
1653*53ee8cc1Swenshuai.xi if(bWithNull)
1654*53ee8cc1Swenshuai.xi u32flag |= TSP_REC_NULL;
1655*53ee8cc1Swenshuai.xi break;
1656*53ee8cc1Swenshuai.xi }
1657*53ee8cc1Swenshuai.xi
1658*53ee8cc1Swenshuai.xi _HAL_REG32_W(pRegPidBypass, SET_FLAG1(_HAL_REG32_R(pRegPidBypass), u32PidBypassFlag));
1659*53ee8cc1Swenshuai.xi
1660*53ee8cc1Swenshuai.xi if (bPvrAll)
1661*53ee8cc1Swenshuai.xi {
1662*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, SET_FLAG1(_HAL_REG32_R(pReg), u32flag));
1663*53ee8cc1Swenshuai.xi }
1664*53ee8cc1Swenshuai.xi else
1665*53ee8cc1Swenshuai.xi {
1666*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, RESET_FLAG1(_HAL_REG32_R(pReg), u32flag));
1667*53ee8cc1Swenshuai.xi }
1668*53ee8cc1Swenshuai.xi }
1669*53ee8cc1Swenshuai.xi
HAL_TSP_PVR_BypassHeader_En(MS_U8 u8PVRId,MS_BOOL bBypassHD)1670*53ee8cc1Swenshuai.xi void HAL_TSP_PVR_BypassHeader_En(MS_U8 u8PVRId, MS_BOOL bBypassHD)
1671*53ee8cc1Swenshuai.xi {
1672*53ee8cc1Swenshuai.xi MS_U32 u32flag = 0;
1673*53ee8cc1Swenshuai.xi
1674*53ee8cc1Swenshuai.xi switch(u8PVRId)
1675*53ee8cc1Swenshuai.xi {
1676*53ee8cc1Swenshuai.xi case 0:
1677*53ee8cc1Swenshuai.xi u32flag = TSP_PVR_PID_BYPASS;
1678*53ee8cc1Swenshuai.xi break;
1679*53ee8cc1Swenshuai.xi case 1:
1680*53ee8cc1Swenshuai.xi u32flag = TSP_PVR_PID_BYPASS2;
1681*53ee8cc1Swenshuai.xi break;
1682*53ee8cc1Swenshuai.xi default:
1683*53ee8cc1Swenshuai.xi return;
1684*53ee8cc1Swenshuai.xi }
1685*53ee8cc1Swenshuai.xi
1686*53ee8cc1Swenshuai.xi if(bBypassHD)
1687*53ee8cc1Swenshuai.xi {
1688*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg15b4, SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg15b4), u32flag));
1689*53ee8cc1Swenshuai.xi }
1690*53ee8cc1Swenshuai.xi else
1691*53ee8cc1Swenshuai.xi {
1692*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg15b4, RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg15b4), u32flag));
1693*53ee8cc1Swenshuai.xi }
1694*53ee8cc1Swenshuai.xi }
1695*53ee8cc1Swenshuai.xi
HAL_TSP_SetPKTSize(MS_U32 u32PKTSize)1696*53ee8cc1Swenshuai.xi void HAL_TSP_SetPKTSize(MS_U32 u32PKTSize)
1697*53ee8cc1Swenshuai.xi {
1698*53ee8cc1Swenshuai.xi if(u32PKTSize == 0x82UL) // RVU
1699*53ee8cc1Swenshuai.xi {
1700*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg163C,
1701*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg163C), (TSP_PKT130_EN | TSP_PKT130_TEI_EN)));
1702*53ee8cc1Swenshuai.xi
1703*53ee8cc1Swenshuai.xi }
1704*53ee8cc1Swenshuai.xi else if(u32PKTSize == 0x86UL) // RVU with timestamp
1705*53ee8cc1Swenshuai.xi {
1706*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg163C,
1707*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg163C), (TSP_PKT130_EN | TSP_PKT130_TEI_EN)));
1708*53ee8cc1Swenshuai.xi
1709*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg160C,
1710*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg160C), TSP_FILEIN192_EN));
1711*53ee8cc1Swenshuai.xi }
1712*53ee8cc1Swenshuai.xi else
1713*53ee8cc1Swenshuai.xi {
1714*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config4, SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config4), TSP_HW_CFG4_ALT_TS_SIZE));
1715*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PktChkSizeFilein, (_HAL_REG32_R(&_TspCtrl[0].PktChkSizeFilein)&~TSP_PKT_SIZE_MASK)|(TSP_PKT_SIZE_MASK&u32PKTSize));
1716*53ee8cc1Swenshuai.xi }
1717*53ee8cc1Swenshuai.xi }
1718*53ee8cc1Swenshuai.xi
1719*53ee8cc1Swenshuai.xi // Set 1 to disable file-in timestamp block scheme, bypass timestamp
HAL_TSP_FileIn_192BlockScheme_En(MS_BOOL bEnable)1720*53ee8cc1Swenshuai.xi void HAL_TSP_FileIn_192BlockScheme_En(MS_BOOL bEnable)
1721*53ee8cc1Swenshuai.xi {
1722*53ee8cc1Swenshuai.xi if (!bEnable)
1723*53ee8cc1Swenshuai.xi {
1724*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PktChkSizeFilein, _HAL_REG32_R(&_TspCtrl[0].PktChkSizeFilein) | TSP_PKT192_BLK_DIS_FIN);
1725*53ee8cc1Swenshuai.xi }
1726*53ee8cc1Swenshuai.xi else
1727*53ee8cc1Swenshuai.xi {
1728*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PktChkSizeFilein, _HAL_REG32_R(&_TspCtrl[0].PktChkSizeFilein) & ~TSP_PKT192_BLK_DIS_FIN);
1729*53ee8cc1Swenshuai.xi }
1730*53ee8cc1Swenshuai.xi }
1731*53ee8cc1Swenshuai.xi
HAL_TSP_STC64_Mode_En(MS_BOOL bEnable)1732*53ee8cc1Swenshuai.xi void HAL_TSP_STC64_Mode_En(MS_BOOL bEnable)
1733*53ee8cc1Swenshuai.xi {
1734*53ee8cc1Swenshuai.xi if (bEnable)
1735*53ee8cc1Swenshuai.xi {
1736*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PktChkSizeFilein, _HAL_REG32_R(&_TspCtrl[0].PktChkSizeFilein) | TSP_SYSTIME_MODE_STC64);
1737*53ee8cc1Swenshuai.xi }
1738*53ee8cc1Swenshuai.xi else
1739*53ee8cc1Swenshuai.xi {
1740*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PktChkSizeFilein, _HAL_REG32_R(&_TspCtrl[0].PktChkSizeFilein) & ~TSP_SYSTIME_MODE_STC64);
1741*53ee8cc1Swenshuai.xi }
1742*53ee8cc1Swenshuai.xi }
1743*53ee8cc1Swenshuai.xi
1744*53ee8cc1Swenshuai.xi // For MIPS highway issue (last_done_Z), HW update PVR write pointer only when DMA done,
1745*53ee8cc1Swenshuai.xi // So buffer start address will not update to write pointer at first time.
HAL_TSP_PVR_GetBufWrite(MS_U8 u8PVRId)1746*53ee8cc1Swenshuai.xi MS_PHY HAL_TSP_PVR_GetBufWrite(MS_U8 u8PVRId)
1747*53ee8cc1Swenshuai.xi {
1748*53ee8cc1Swenshuai.xi MS_U32 u32value = 0;
1749*53ee8cc1Swenshuai.xi
1750*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].CH_BW_CTRL,
1751*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].CH_BW_CTRL), TSP_CH_BW_WP_LD));
1752*53ee8cc1Swenshuai.xi switch(u8PVRId)
1753*53ee8cc1Swenshuai.xi {
1754*53ee8cc1Swenshuai.xi case 0:
1755*53ee8cc1Swenshuai.xi u32value = _HAL_REG32_R(&_TspCtrl[0].TsRec_Mid_PVR1_WPTR);
1756*53ee8cc1Swenshuai.xi break;
1757*53ee8cc1Swenshuai.xi case 1:
1758*53ee8cc1Swenshuai.xi u32value = _HAL_REG32_R(&_TspCtrl[0].Str2mi_mid1_wptr_pvr2);
1759*53ee8cc1Swenshuai.xi break;
1760*53ee8cc1Swenshuai.xi default:
1761*53ee8cc1Swenshuai.xi return 0;
1762*53ee8cc1Swenshuai.xi }
1763*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].CH_BW_CTRL,
1764*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].CH_BW_CTRL), TSP_CH_BW_WP_LD));
1765*53ee8cc1Swenshuai.xi
1766*53ee8cc1Swenshuai.xi return ((((MS_PHY)u32value) << MIU_BUS) + _phyPVRBufMiuOffset[u8PVRId]);
1767*53ee8cc1Swenshuai.xi
1768*53ee8cc1Swenshuai.xi }
1769*53ee8cc1Swenshuai.xi
HAL_TSP_PVR_WaitFlush(MS_U8 u8PVRId)1770*53ee8cc1Swenshuai.xi void HAL_TSP_PVR_WaitFlush(MS_U8 u8PVRId)
1771*53ee8cc1Swenshuai.xi {
1772*53ee8cc1Swenshuai.xi REG32 *pReg = 0;
1773*53ee8cc1Swenshuai.xi MS_U16 u16data = 0;
1774*53ee8cc1Swenshuai.xi MS_U32 u32flag = 0;
1775*53ee8cc1Swenshuai.xi
1776*53ee8cc1Swenshuai.xi switch(u8PVRId)
1777*53ee8cc1Swenshuai.xi {
1778*53ee8cc1Swenshuai.xi default:
1779*53ee8cc1Swenshuai.xi case 0:
1780*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].Hw_Config4;
1781*53ee8cc1Swenshuai.xi u32flag = TSP_HW_CFG4_PVR_FLUSH;
1782*53ee8cc1Swenshuai.xi u16data = TSP_FLUSH_PVR1_DATA;
1783*53ee8cc1Swenshuai.xi break;
1784*53ee8cc1Swenshuai.xi case 1:
1785*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].PVR2_Config;
1786*53ee8cc1Swenshuai.xi u32flag = TSP_PVR2_STR2MIU_RST_WADR;
1787*53ee8cc1Swenshuai.xi u16data = TSP_FLUSH_PVR2_DATA;
1788*53ee8cc1Swenshuai.xi break;
1789*53ee8cc1Swenshuai.xi }
1790*53ee8cc1Swenshuai.xi
1791*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl5[0].HwCfg0, SET_FLAG1(_HAL_REG16_R(&_TspCtrl5[0].HwCfg0), u16data));
1792*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl5[0].HwCfg0, RESET_FLAG1(_HAL_REG16_R(&_TspCtrl5[0].HwCfg0), u16data));
1793*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, SET_FLAG1(_HAL_REG32_R(pReg), u32flag));
1794*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, RESET_FLAG1(_HAL_REG32_R(pReg), u32flag));
1795*53ee8cc1Swenshuai.xi }
1796*53ee8cc1Swenshuai.xi
HAL_TSP_PVR_Src_Select(MS_U8 u8PVRId,MS_U32 u32Src)1797*53ee8cc1Swenshuai.xi void HAL_TSP_PVR_Src_Select(MS_U8 u8PVRId, MS_U32 u32Src)
1798*53ee8cc1Swenshuai.xi {
1799*53ee8cc1Swenshuai.xi #if (TSP_HWPCR_BY_HK == 1 || !defined(HWPCR_ENABLE))
1800*53ee8cc1Swenshuai.xi switch(u8PVRId)
1801*53ee8cc1Swenshuai.xi {
1802*53ee8cc1Swenshuai.xi case 0:
1803*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].FIFO_Src, (_HAL_REG32_R(&_TspCtrl[0].FIFO_Src) & ~TSP_PVR1_SRC_MASK)| (u32Src << TSP_PVR1_SRC_SHIFT));
1804*53ee8cc1Swenshuai.xi break;
1805*53ee8cc1Swenshuai.xi case 1:
1806*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].FIFO_Src, (_HAL_REG32_R(&_TspCtrl[0].FIFO_Src) & ~TSP_PVR2_SRC_MASK)| (u32Src << TSP_PVR2_SRC_SHIFT));
1807*53ee8cc1Swenshuai.xi break;
1808*53ee8cc1Swenshuai.xi default:
1809*53ee8cc1Swenshuai.xi return;
1810*53ee8cc1Swenshuai.xi }
1811*53ee8cc1Swenshuai.xi #else
1812*53ee8cc1Swenshuai.xi switch(u8PVRId)
1813*53ee8cc1Swenshuai.xi {
1814*53ee8cc1Swenshuai.xi case 0:
1815*53ee8cc1Swenshuai.xi _HAL_TSP_CMD_Write_HWPCR_Reg(TSP_PVR1_SRC_MASK, (u32Src << TSP_PVR1_SRC_SHIFT));
1816*53ee8cc1Swenshuai.xi break;
1817*53ee8cc1Swenshuai.xi case 1:
1818*53ee8cc1Swenshuai.xi _HAL_TSP_CMD_Write_HWPCR_Reg(TSP_PVR2_SRC_MASK, (u32Src << TSP_PVR2_SRC_SHIFT));
1819*53ee8cc1Swenshuai.xi break;
1820*53ee8cc1Swenshuai.xi default:
1821*53ee8cc1Swenshuai.xi return;
1822*53ee8cc1Swenshuai.xi }
1823*53ee8cc1Swenshuai.xi #endif
1824*53ee8cc1Swenshuai.xi
1825*53ee8cc1Swenshuai.xi }
1826*53ee8cc1Swenshuai.xi
HAL_TSP_PVR_StartingEngs_Get(MS_U32 u32PktDmxSrc)1827*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_PVR_StartingEngs_Get(MS_U32 u32PktDmxSrc)
1828*53ee8cc1Swenshuai.xi {
1829*53ee8cc1Swenshuai.xi MS_U32 u32Flag = 0UL;
1830*53ee8cc1Swenshuai.xi MS_U32 u32Src;
1831*53ee8cc1Swenshuai.xi
1832*53ee8cc1Swenshuai.xi u32Src = 1UL << ((_HAL_REG32_R(&_TspCtrl[0].FIFO_Src) & TSP_PVR1_SRC_MASK) >> TSP_PVR1_SRC_SHIFT);
1833*53ee8cc1Swenshuai.xi if(u32PktDmxSrc & u32Src)
1834*53ee8cc1Swenshuai.xi {
1835*53ee8cc1Swenshuai.xi if(_HAL_REG32_R(&_TspCtrl[0].Hw_Config4) & TSP_HW_CFG4_PVR_ENABLE)
1836*53ee8cc1Swenshuai.xi u32Flag = 1UL;
1837*53ee8cc1Swenshuai.xi }
1838*53ee8cc1Swenshuai.xi u32Src = 1UL << ((_HAL_REG32_R(&_TspCtrl[0].FIFO_Src) & TSP_PVR2_SRC_MASK) >> TSP_PVR2_SRC_SHIFT);
1839*53ee8cc1Swenshuai.xi if(u32PktDmxSrc & u32Src)
1840*53ee8cc1Swenshuai.xi {
1841*53ee8cc1Swenshuai.xi if(_HAL_REG32_R(&_TspCtrl[0].PVR2_Config) & TSP_PVR2_STR2MIU_EN)
1842*53ee8cc1Swenshuai.xi u32Flag |= 2UL;
1843*53ee8cc1Swenshuai.xi }
1844*53ee8cc1Swenshuai.xi
1845*53ee8cc1Swenshuai.xi return u32Flag;
1846*53ee8cc1Swenshuai.xi }
1847*53ee8cc1Swenshuai.xi
HAL_TSP_PVR_IsEnabled(MS_U32 u32EngId)1848*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_PVR_IsEnabled(MS_U32 u32EngId)
1849*53ee8cc1Swenshuai.xi {
1850*53ee8cc1Swenshuai.xi if(u32EngId == 0UL)
1851*53ee8cc1Swenshuai.xi {
1852*53ee8cc1Swenshuai.xi return ((_HAL_REG32_R(&_TspCtrl[0].Hw_Config4) & TSP_HW_CFG4_PVR_ENABLE) > 0);
1853*53ee8cc1Swenshuai.xi }
1854*53ee8cc1Swenshuai.xi else if(u32EngId == 1UL)
1855*53ee8cc1Swenshuai.xi {
1856*53ee8cc1Swenshuai.xi return ((_HAL_REG32_R(&_TspCtrl[0].PVR2_Config) & TSP_PVR2_STR2MIU_EN) > 0);
1857*53ee8cc1Swenshuai.xi }
1858*53ee8cc1Swenshuai.xi else
1859*53ee8cc1Swenshuai.xi {
1860*53ee8cc1Swenshuai.xi return FALSE;
1861*53ee8cc1Swenshuai.xi }
1862*53ee8cc1Swenshuai.xi
1863*53ee8cc1Swenshuai.xi }
1864*53ee8cc1Swenshuai.xi
1865*53ee8cc1Swenshuai.xi static MS_U32 _u32FlowPadMap[4] = { 0x0UL, 0x0UL, 0x0UL, 0x0UL}; //TS0, TS1, TS2, TSFI
1866*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
1867*53ee8cc1Swenshuai.xi // For pad select part
1868*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
1869*53ee8cc1Swenshuai.xi // For 2 output pads and 2 S2p modes, fix the paths to be S2p0 for TS1_PAD output, and S2P1 for TS3_Pad output
HAL_TSP_TsOutPadCfg(MS_U32 u32OutPad,MS_U32 u32OutPadMode,MS_U32 u32InPad,MS_BOOL bInParallel)1870*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_TsOutPadCfg(MS_U32 u32OutPad, MS_U32 u32OutPadMode, MS_U32 u32InPad, MS_BOOL bInParallel)
1871*53ee8cc1Swenshuai.xi {
1872*53ee8cc1Swenshuai.xi MS_U16 u16S2pCfg = 0, u16clk = 0;
1873*53ee8cc1Swenshuai.xi MS_U16 u16S2pRegShift = 0, u16Data = 0;
1874*53ee8cc1Swenshuai.xi
1875*53ee8cc1Swenshuai.xi if((u32OutPad != TSP_MUX_TS1) && (u32OutPad != TSP_MUX_TS3))
1876*53ee8cc1Swenshuai.xi {
1877*53ee8cc1Swenshuai.xi return FALSE;
1878*53ee8cc1Swenshuai.xi }
1879*53ee8cc1Swenshuai.xi if(u32OutPad == u32InPad)
1880*53ee8cc1Swenshuai.xi {
1881*53ee8cc1Swenshuai.xi return FALSE;
1882*53ee8cc1Swenshuai.xi }
1883*53ee8cc1Swenshuai.xi
1884*53ee8cc1Swenshuai.xi // S2P setting
1885*53ee8cc1Swenshuai.xi if((u32OutPadMode == HAL_TSP_OUTPAD_S2P) || (u32OutPadMode == HAL_TSP_OUTPAD_S2P1))
1886*53ee8cc1Swenshuai.xi {
1887*53ee8cc1Swenshuai.xi u16S2pRegShift = ((u32OutPadMode == HAL_TSP_OUTPAD_S2P) ? REG_TSO0_CFG0_S2P0_CFG_SHIFT : REG_TSO0_CFG0_S2P1_CFG_SHIFT);
1888*53ee8cc1Swenshuai.xi
1889*53ee8cc1Swenshuai.xi if(u32InPad == TSP_MUX_NONE)
1890*53ee8cc1Swenshuai.xi {
1891*53ee8cc1Swenshuai.xi TSP_TSO0_REG(REG_TSO0_CFG0) &= ~(REG_TSO0_CFG0_S2PCFG_S2P_EN << u16S2pRegShift);
1892*53ee8cc1Swenshuai.xi return TRUE;
1893*53ee8cc1Swenshuai.xi }
1894*53ee8cc1Swenshuai.xi
1895*53ee8cc1Swenshuai.xi u16S2pCfg = (TSP_TSO0_REG(REG_TSO0_CFG0) & ~(REG_TSO0_CFG0_S2PCFG_MASK << u16S2pRegShift))
1896*53ee8cc1Swenshuai.xi | ((REG_TSO0_CFG0_S2PCFG_S2P_EN|REG_TSO0_CFG0_S2PCFG_S2P_TSSIN_C0) << u16S2pRegShift);
1897*53ee8cc1Swenshuai.xi
1898*53ee8cc1Swenshuai.xi //BYPASS_S2P setting select
1899*53ee8cc1Swenshuai.xi if(bInParallel)
1900*53ee8cc1Swenshuai.xi {
1901*53ee8cc1Swenshuai.xi if(u32InPad == TSP_MUX_TS5)
1902*53ee8cc1Swenshuai.xi {
1903*53ee8cc1Swenshuai.xi return FALSE;
1904*53ee8cc1Swenshuai.xi }
1905*53ee8cc1Swenshuai.xi else
1906*53ee8cc1Swenshuai.xi {
1907*53ee8cc1Swenshuai.xi u16S2pCfg |= (REG_TSO0_CFG0_S2PCFG_S2P_BYPASS << u16S2pRegShift);
1908*53ee8cc1Swenshuai.xi }
1909*53ee8cc1Swenshuai.xi }
1910*53ee8cc1Swenshuai.xi else
1911*53ee8cc1Swenshuai.xi {
1912*53ee8cc1Swenshuai.xi u16S2pCfg &= ~REG_TSO0_CFG0_S2PCFG_S2P_BYPASS;
1913*53ee8cc1Swenshuai.xi }
1914*53ee8cc1Swenshuai.xi
1915*53ee8cc1Swenshuai.xi //S2p input pad select
1916*53ee8cc1Swenshuai.xi switch(u32InPad)
1917*53ee8cc1Swenshuai.xi {
1918*53ee8cc1Swenshuai.xi case TSP_MUX_TS0:
1919*53ee8cc1Swenshuai.xi u16Data = TSP_MUX_TS0;
1920*53ee8cc1Swenshuai.xi u16clk = TSP_CLK_TS0;
1921*53ee8cc1Swenshuai.xi break;
1922*53ee8cc1Swenshuai.xi case TSP_MUX_TS1:
1923*53ee8cc1Swenshuai.xi u16Data = TSP_MUX_TS1;
1924*53ee8cc1Swenshuai.xi u16clk = TSP_CLK_TS1;
1925*53ee8cc1Swenshuai.xi break;
1926*53ee8cc1Swenshuai.xi case TSP_MUX_TS2:
1927*53ee8cc1Swenshuai.xi u16Data = TSP_MUX_TS2;
1928*53ee8cc1Swenshuai.xi u16clk = TSP_CLK_TS2;
1929*53ee8cc1Swenshuai.xi break;
1930*53ee8cc1Swenshuai.xi case TSP_MUX_TS3:
1931*53ee8cc1Swenshuai.xi u16Data = TSP_MUX_TS3;
1932*53ee8cc1Swenshuai.xi u16clk = TSP_CLK_TS3;
1933*53ee8cc1Swenshuai.xi break;
1934*53ee8cc1Swenshuai.xi case TSP_MUX_TS4:
1935*53ee8cc1Swenshuai.xi u16Data = TSP_MUX_TS4;
1936*53ee8cc1Swenshuai.xi u16clk = TSP_CLK_TS4;
1937*53ee8cc1Swenshuai.xi break;
1938*53ee8cc1Swenshuai.xi case TSP_MUX_TS5:
1939*53ee8cc1Swenshuai.xi u16Data = TSP_MUX_TS5;
1940*53ee8cc1Swenshuai.xi u16clk = TSP_CLK_TS5;
1941*53ee8cc1Swenshuai.xi break;
1942*53ee8cc1Swenshuai.xi default:
1943*53ee8cc1Swenshuai.xi return FALSE;
1944*53ee8cc1Swenshuai.xi }
1945*53ee8cc1Swenshuai.xi // S2P clk
1946*53ee8cc1Swenshuai.xi TSP_CLKGEN2_REG(REG_CLKGEN2_TSN_TS4TS5) = (TSP_CLKGEN2_REG(REG_CLKGEN2_TSN_TS4TS5) & ~(REG_CLKGEN0_TSN_CLK_MASK << u16S2pRegShift)) | (u16clk << u16S2pRegShift);
1947*53ee8cc1Swenshuai.xi
1948*53ee8cc1Swenshuai.xi // S2P mux
1949*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl5[0].TS_MUX_CFG_S2P), RESET_FLAG1(_HAL_REG16_R(&(_TspCtrl5[0].TS_MUX_CFG_S2P)), (TS_MUX_CFG_S2P0_MUX_MASK << u16S2pRegShift)));
1950*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl5[0].TS_MUX_CFG_S2P), SET_FLAG1(_HAL_REG16_R(&(_TspCtrl5[0].TS_MUX_CFG_S2P)), u16Data));
1951*53ee8cc1Swenshuai.xi TSP_TSO0_REG(REG_TSO0_CFG0) |= u16S2pCfg;
1952*53ee8cc1Swenshuai.xi
1953*53ee8cc1Swenshuai.xi // TSO out clk
1954*53ee8cc1Swenshuai.xi u16S2pCfg = ((u32OutPadMode == HAL_TSP_OUTPAD_S2P) ? REG_TSO_OUT_S2P0 : REG_TSO_OUT_S2P1);
1955*53ee8cc1Swenshuai.xi TSP_TS_SAMPLE_REG(REG_TSO_OUT_CLK_SEL) = ((TSP_TS_SAMPLE_REG(REG_TSO_OUT_CLK_SEL) & ~REG_TSO_OUT_CLK_SEL_MASK) | u16S2pCfg); //TSO out (S2P)
1956*53ee8cc1Swenshuai.xi
1957*53ee8cc1Swenshuai.xi }
1958*53ee8cc1Swenshuai.xi
1959*53ee8cc1Swenshuai.xi if(u32OutPad == TSP_MUX_TS1)
1960*53ee8cc1Swenshuai.xi {
1961*53ee8cc1Swenshuai.xi if(u32InPad == TSP_MUX_INDEMOD)
1962*53ee8cc1Swenshuai.xi { // Internal Demod out
1963*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TSCONFIG) = (TSP_TOP_REG(REG_TOP_TSCONFIG) & ~(REG_TOP_TS_TS1_CFG_MASK << REG_TOP_TS1CFG_SHIFT)) | (REG_TOP_TS_TS1_PARALL_OUT << REG_TOP_TS1CFG_SHIFT);
1964*53ee8cc1Swenshuai.xi }
1965*53ee8cc1Swenshuai.xi else
1966*53ee8cc1Swenshuai.xi {
1967*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TSCONFIG) = (TSP_TOP_REG(REG_TOP_TSCONFIG) & ~(REG_TOP_TS_TS1_CFG_MASK << REG_TOP_TS1CFG_SHIFT));
1968*53ee8cc1Swenshuai.xi }
1969*53ee8cc1Swenshuai.xi
1970*53ee8cc1Swenshuai.xi if(u32InPad == TSP_MUX_TSO)
1971*53ee8cc1Swenshuai.xi {
1972*53ee8cc1Swenshuai.xi u16Data = REG_TOP_TS1_OUT_MODE_TSO;
1973*53ee8cc1Swenshuai.xi }
1974*53ee8cc1Swenshuai.xi else if(u32OutPadMode == HAL_TSP_OUTPAD_S2P)
1975*53ee8cc1Swenshuai.xi {
1976*53ee8cc1Swenshuai.xi u16Data = REG_TOP_TS1_OUT_MODE_Ser2Par;
1977*53ee8cc1Swenshuai.xi }
1978*53ee8cc1Swenshuai.xi else if(u32OutPadMode == HAL_TSP_OUTPAD_S2P1)
1979*53ee8cc1Swenshuai.xi {
1980*53ee8cc1Swenshuai.xi u16Data = REG_TOP_TS1_OUT_MODE_Ser2Par1;
1981*53ee8cc1Swenshuai.xi }
1982*53ee8cc1Swenshuai.xi else
1983*53ee8cc1Swenshuai.xi {
1984*53ee8cc1Swenshuai.xi u16Data = 0;
1985*53ee8cc1Swenshuai.xi }
1986*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TS4TS5_CFG) = (TSP_TOP_REG(REG_TOP_TS4TS5_CFG) & ~REG_TOP_TS_OUT_MODE_MASK) | u16Data;
1987*53ee8cc1Swenshuai.xi }
1988*53ee8cc1Swenshuai.xi else if(u32OutPad == TSP_MUX_TS3)
1989*53ee8cc1Swenshuai.xi {
1990*53ee8cc1Swenshuai.xi if(u32InPad == TSP_MUX_TSO)
1991*53ee8cc1Swenshuai.xi { // TSO
1992*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TSO_MUX) = (TSP_TOP_REG(REG_TOP_TSO_MUX) & ~REG_TOP_TSO_EVDMODE_MASK) | REG_TOP_TS3_OUT_MODE_TSO;
1993*53ee8cc1Swenshuai.xi }
1994*53ee8cc1Swenshuai.xi else
1995*53ee8cc1Swenshuai.xi {
1996*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TSO_MUX) = TSP_TOP_REG(REG_TOP_TSO_MUX) & ~REG_TOP_TSO_EVDMODE_MASK;
1997*53ee8cc1Swenshuai.xi }
1998*53ee8cc1Swenshuai.xi u16Data = 0;
1999*53ee8cc1Swenshuai.xi if(u32InPad == TSP_MUX_INDEMOD)
2000*53ee8cc1Swenshuai.xi {
2001*53ee8cc1Swenshuai.xi u16Data = REG_TOP_TS3_OUT_MODE_DMD;
2002*53ee8cc1Swenshuai.xi }
2003*53ee8cc1Swenshuai.xi else if(u32OutPadMode == HAL_TSP_OUTPAD_S2P)
2004*53ee8cc1Swenshuai.xi {
2005*53ee8cc1Swenshuai.xi u16Data = REG_TOP_TS3_OUT_MODE_Ser2Par;
2006*53ee8cc1Swenshuai.xi }
2007*53ee8cc1Swenshuai.xi else if(u32OutPadMode == HAL_TSP_OUTPAD_S2P1)
2008*53ee8cc1Swenshuai.xi {
2009*53ee8cc1Swenshuai.xi u16Data = REG_TOP_TS3_OUT_MODE_Ser2Par1;
2010*53ee8cc1Swenshuai.xi }
2011*53ee8cc1Swenshuai.xi else
2012*53ee8cc1Swenshuai.xi {
2013*53ee8cc1Swenshuai.xi u16Data = 0;
2014*53ee8cc1Swenshuai.xi }
2015*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TS_TS3_CFG) = (TSP_TOP_REG(REG_TOP_TS_TS3_CFG) & ~REG_TOP_TS3CFG_MASK) | u16Data;
2016*53ee8cc1Swenshuai.xi }
2017*53ee8cc1Swenshuai.xi
2018*53ee8cc1Swenshuai.xi return TRUE;
2019*53ee8cc1Swenshuai.xi }
2020*53ee8cc1Swenshuai.xi
2021*53ee8cc1Swenshuai.xi //-----------------------------
2022*53ee8cc1Swenshuai.xi //TSIF0 = 0x0
2023*53ee8cc1Swenshuai.xi //TSIF1 = 0x1
2024*53ee8cc1Swenshuai.xi //TSIF2 = 0x2
2025*53ee8cc1Swenshuai.xi //TSIF3 = 0x3
2026*53ee8cc1Swenshuai.xi //TSFI = 0x80 (version 3.0 New)
2027*53ee8cc1Swenshuai.xi //-----------------------------
HAL_TSP_SelPad(MS_U32 u32EngId,MS_U32 u32Flow,MS_U32 u32Pad,MS_BOOL bParl)2028*53ee8cc1Swenshuai.xi void HAL_TSP_SelPad(MS_U32 u32EngId, MS_U32 u32Flow, MS_U32 u32Pad, MS_BOOL bParl)
2029*53ee8cc1Swenshuai.xi {
2030*53ee8cc1Swenshuai.xi MS_U16 u16data = 0;
2031*53ee8cc1Swenshuai.xi MS_U16 u16Shift = 0;
2032*53ee8cc1Swenshuai.xi MS_U16 u16padsel = 0;
2033*53ee8cc1Swenshuai.xi MS_U16 u16Reg = 0;
2034*53ee8cc1Swenshuai.xi MS_U16 u16Mask = 0;
2035*53ee8cc1Swenshuai.xi MS_U16 u16ShiftSet[TSP_IF_NUM] = {TS_MUX_CFG_TS0_MUX_SHIFT, TS_MUX_CFG_TS1_MUX_SHIFT, TS_MUX_CFG_TS2_MUX_SHIFT, TS_MUX_CFG_TSFI_MUX_SHIFT};
2036*53ee8cc1Swenshuai.xi
2037*53ee8cc1Swenshuai.xi //printf("@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@\n");
2038*53ee8cc1Swenshuai.xi //printf("[%s\[%d] u32Flow %ld u32Pad %ld bParl %d\n", __FUNCTION__, __LINE__, u32Flow, u32Pad, (int)bParl);
2039*53ee8cc1Swenshuai.xi
2040*53ee8cc1Swenshuai.xi MS_ASSERT(9UL > u32Pad);
2041*53ee8cc1Swenshuai.xi
2042*53ee8cc1Swenshuai.xi if(u32Flow == 0x80UL) //E_DRVTSP_IF_FI
2043*53ee8cc1Swenshuai.xi {
2044*53ee8cc1Swenshuai.xi u32Flow = TSP_IF_NUM - 1UL;
2045*53ee8cc1Swenshuai.xi }
2046*53ee8cc1Swenshuai.xi else if(u32Flow >= TSP_IF_NUM)
2047*53ee8cc1Swenshuai.xi {
2048*53ee8cc1Swenshuai.xi return;
2049*53ee8cc1Swenshuai.xi }
2050*53ee8cc1Swenshuai.xi
2051*53ee8cc1Swenshuai.xi if((u32Pad == TSP_MUX_TS0) && (_bTsPadUsed[0] == FALSE))
2052*53ee8cc1Swenshuai.xi {
2053*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TS0_PE) = TSP_TOP_REG(REG_TOP_TS0_PE)| REG_TOP_TS0_PE_MASK;
2054*53ee8cc1Swenshuai.xi _bTsPadUsed[0] = TRUE;
2055*53ee8cc1Swenshuai.xi }
2056*53ee8cc1Swenshuai.xi if((u32Pad == TSP_MUX_TS1) && (_bTsPadUsed[1] == FALSE))
2057*53ee8cc1Swenshuai.xi {
2058*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TS1_PE) = TSP_TOP_REG(REG_TOP_TS1_PE) | REG_TOP_TS1_PE_MASK;
2059*53ee8cc1Swenshuai.xi _bTsPadUsed[1] = TRUE;
2060*53ee8cc1Swenshuai.xi }
2061*53ee8cc1Swenshuai.xi if((u32Pad == TSP_MUX_TS2) && (_bTsPadUsed[2] == FALSE))
2062*53ee8cc1Swenshuai.xi {
2063*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TS2_PE) = TSP_TOP_REG(REG_TOP_TS2_PE)| REG_TOP_TS2_PE_MASK;
2064*53ee8cc1Swenshuai.xi _bTsPadUsed[2] = TRUE;
2065*53ee8cc1Swenshuai.xi }
2066*53ee8cc1Swenshuai.xi
2067*53ee8cc1Swenshuai.xi if((u32Pad == TSP_MUX_TS3) && (_bTsPadUsed[3] == FALSE))
2068*53ee8cc1Swenshuai.xi {
2069*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TS3_PE) = TSP_TOP_REG(REG_TOP_TS3_PE)| REG_TOP_TS3_PE_MASK;
2070*53ee8cc1Swenshuai.xi _bTsPadUsed[3] = TRUE;
2071*53ee8cc1Swenshuai.xi }
2072*53ee8cc1Swenshuai.xi
2073*53ee8cc1Swenshuai.xi _u32FlowPadMap[u32Flow] = u32Pad;
2074*53ee8cc1Swenshuai.xi u16padsel = (MS_U16)u32Pad;
2075*53ee8cc1Swenshuai.xi u16Shift = u16ShiftSet[u32Flow];
2076*53ee8cc1Swenshuai.xi
2077*53ee8cc1Swenshuai.xi u16data = (_HAL_REG16_R(&(_TspCtrl5[0].TS_MUX_CFG0)) & ~(TS_MUX_CFG_TS0_MUX_MASK << u16Shift)) | (u16padsel << u16Shift);
2078*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl5[0].TS_MUX_CFG0), u16data);
2079*53ee8cc1Swenshuai.xi
2080*53ee8cc1Swenshuai.xi
2081*53ee8cc1Swenshuai.xi u16Shift = 0;
2082*53ee8cc1Swenshuai.xi switch(u16padsel)
2083*53ee8cc1Swenshuai.xi {
2084*53ee8cc1Swenshuai.xi case TSP_MUX_TS0:
2085*53ee8cc1Swenshuai.xi u16Reg = REG_TOP_TSCONFIG;
2086*53ee8cc1Swenshuai.xi u16Shift = REG_TOP_TS0CFG_SHIFT;
2087*53ee8cc1Swenshuai.xi u16Mask = REG_TOP_TS_TS0_CFG_MASK;
2088*53ee8cc1Swenshuai.xi break;
2089*53ee8cc1Swenshuai.xi case TSP_MUX_TS1:
2090*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TS4TS5_CFG) = TSP_TOP_REG(REG_TOP_TS4TS5_CFG) & ~REG_TOP_TS_OUT_MODE_MASK; //disable ts1 out mode
2091*53ee8cc1Swenshuai.xi u16Reg = REG_TOP_TSCONFIG;
2092*53ee8cc1Swenshuai.xi u16Shift = REG_TOP_TS1CFG_SHIFT;
2093*53ee8cc1Swenshuai.xi u16Mask = REG_TOP_TS_TS1_CFG_MASK;
2094*53ee8cc1Swenshuai.xi break;
2095*53ee8cc1Swenshuai.xi case TSP_MUX_TS2:
2096*53ee8cc1Swenshuai.xi u16Reg = REG_TOP_TSCONFIG;
2097*53ee8cc1Swenshuai.xi u16Shift = REG_TOP_TS2CFG_SHIFT;
2098*53ee8cc1Swenshuai.xi u16Mask = REG_TOP_TS_TS2_CFG_MASK;
2099*53ee8cc1Swenshuai.xi break;
2100*53ee8cc1Swenshuai.xi case TSP_MUX_TS3:
2101*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TSO_MUX) = TSP_TOP_REG(REG_TOP_TSO_MUX) & ~REG_TOP_TSO_EVDMODE_MASK; //disable ts3 out mode
2102*53ee8cc1Swenshuai.xi u16Reg = REG_TOP_TS_TS3_CFG;
2103*53ee8cc1Swenshuai.xi u16Shift = REG_TOP_TS3CFG_SHIFT;
2104*53ee8cc1Swenshuai.xi u16Mask = REG_TOP_TS3CFG_MASK;
2105*53ee8cc1Swenshuai.xi break;
2106*53ee8cc1Swenshuai.xi case TSP_MUX_TS4:
2107*53ee8cc1Swenshuai.xi u16Reg = REG_TOP_TS4TS5_CFG;
2108*53ee8cc1Swenshuai.xi u16Shift = REG_TOP_TS4_CFG_SHIFT;
2109*53ee8cc1Swenshuai.xi u16Mask = REG_TOP_TS4_CFG_MASK;
2110*53ee8cc1Swenshuai.xi break;
2111*53ee8cc1Swenshuai.xi case TSP_MUX_TS5:
2112*53ee8cc1Swenshuai.xi if(bParl == TRUE)
2113*53ee8cc1Swenshuai.xi {
2114*53ee8cc1Swenshuai.xi return; //only serial mode
2115*53ee8cc1Swenshuai.xi }
2116*53ee8cc1Swenshuai.xi u16Reg = REG_TOP_TS4TS5_CFG;
2117*53ee8cc1Swenshuai.xi u16Shift = REG_TOP_TS5_CFG_SHIFT;
2118*53ee8cc1Swenshuai.xi u16Mask = REG_TOP_TS5_CFG_MASK;
2119*53ee8cc1Swenshuai.xi break;
2120*53ee8cc1Swenshuai.xi default:
2121*53ee8cc1Swenshuai.xi break;
2122*53ee8cc1Swenshuai.xi }
2123*53ee8cc1Swenshuai.xi
2124*53ee8cc1Swenshuai.xi if(bParl == FALSE)
2125*53ee8cc1Swenshuai.xi {// serial in
2126*53ee8cc1Swenshuai.xi switch(u16padsel)
2127*53ee8cc1Swenshuai.xi {
2128*53ee8cc1Swenshuai.xi case TSP_MUX_TS0:
2129*53ee8cc1Swenshuai.xi u16data = REG_TOP_TS_TS0_SERIAL_IN;
2130*53ee8cc1Swenshuai.xi break;
2131*53ee8cc1Swenshuai.xi case TSP_MUX_TS1:
2132*53ee8cc1Swenshuai.xi u16data = REG_TOP_TS_TS1_SERIAL_IN;
2133*53ee8cc1Swenshuai.xi break;
2134*53ee8cc1Swenshuai.xi case TSP_MUX_TS2:
2135*53ee8cc1Swenshuai.xi case TSP_MUX_TS3:
2136*53ee8cc1Swenshuai.xi case TSP_MUX_TS4:
2137*53ee8cc1Swenshuai.xi case TSP_MUX_TS5:
2138*53ee8cc1Swenshuai.xi u16data = 1;
2139*53ee8cc1Swenshuai.xi break;
2140*53ee8cc1Swenshuai.xi default:
2141*53ee8cc1Swenshuai.xi break;
2142*53ee8cc1Swenshuai.xi }
2143*53ee8cc1Swenshuai.xi }
2144*53ee8cc1Swenshuai.xi else
2145*53ee8cc1Swenshuai.xi {// parallel in
2146*53ee8cc1Swenshuai.xi switch(u16padsel)
2147*53ee8cc1Swenshuai.xi {
2148*53ee8cc1Swenshuai.xi case TSP_MUX_TS0:
2149*53ee8cc1Swenshuai.xi case TSP_MUX_TS1:
2150*53ee8cc1Swenshuai.xi u16data = 1;
2151*53ee8cc1Swenshuai.xi break;
2152*53ee8cc1Swenshuai.xi case TSP_MUX_TS2:
2153*53ee8cc1Swenshuai.xi case TSP_MUX_TS3:
2154*53ee8cc1Swenshuai.xi case TSP_MUX_TS4:
2155*53ee8cc1Swenshuai.xi u16data = 2;
2156*53ee8cc1Swenshuai.xi break;
2157*53ee8cc1Swenshuai.xi default:
2158*53ee8cc1Swenshuai.xi break;
2159*53ee8cc1Swenshuai.xi }
2160*53ee8cc1Swenshuai.xi }
2161*53ee8cc1Swenshuai.xi
2162*53ee8cc1Swenshuai.xi //printf("[%s\[%d] u16Reg %x u16Mask %x u16Shift %x\n", __FUNCTION__, __LINE__, u16Reg, u16Mask, u16Shift);
2163*53ee8cc1Swenshuai.xi TSP_TOP_REG(u16Reg) = (TSP_TOP_REG(u16Reg) & ~(u16Mask)) | (u16data << u16Shift);
2164*53ee8cc1Swenshuai.xi }
2165*53ee8cc1Swenshuai.xi
HAL_TSP_SelPad_ClkInv(MS_U32 u32EngId,MS_U32 u32Flow,MS_BOOL bClkInv)2166*53ee8cc1Swenshuai.xi void HAL_TSP_SelPad_ClkInv(MS_U32 u32EngId, MS_U32 u32Flow, MS_BOOL bClkInv)
2167*53ee8cc1Swenshuai.xi {
2168*53ee8cc1Swenshuai.xi MS_U32 u32Clk = 0UL;
2169*53ee8cc1Swenshuai.xi MS_U32 u32data = 0UL;
2170*53ee8cc1Swenshuai.xi
2171*53ee8cc1Swenshuai.xi if(u32Flow == 0x80UL) //E_DRVTSP_IF_FI
2172*53ee8cc1Swenshuai.xi {
2173*53ee8cc1Swenshuai.xi u32Flow = 3UL;
2174*53ee8cc1Swenshuai.xi }
2175*53ee8cc1Swenshuai.xi else if(u32Flow >= TSP_IF_NUM)
2176*53ee8cc1Swenshuai.xi {
2177*53ee8cc1Swenshuai.xi return;
2178*53ee8cc1Swenshuai.xi }
2179*53ee8cc1Swenshuai.xi
2180*53ee8cc1Swenshuai.xi switch(_u32FlowPadMap[u32Flow])
2181*53ee8cc1Swenshuai.xi {
2182*53ee8cc1Swenshuai.xi case TSP_MUX_INDEMOD:
2183*53ee8cc1Swenshuai.xi u32Clk = TSP_CLK_INDEMOD;
2184*53ee8cc1Swenshuai.xi break;
2185*53ee8cc1Swenshuai.xi case TSP_MUX_TS0:
2186*53ee8cc1Swenshuai.xi u32Clk = TSP_CLK_TS0;
2187*53ee8cc1Swenshuai.xi break;
2188*53ee8cc1Swenshuai.xi case TSP_MUX_TS1:
2189*53ee8cc1Swenshuai.xi u32Clk = TSP_CLK_TS1;
2190*53ee8cc1Swenshuai.xi break;
2191*53ee8cc1Swenshuai.xi case TSP_MUX_TS2:
2192*53ee8cc1Swenshuai.xi u32Clk = TSP_CLK_TS2;
2193*53ee8cc1Swenshuai.xi break;
2194*53ee8cc1Swenshuai.xi case TSP_MUX_TS3:
2195*53ee8cc1Swenshuai.xi u32Clk = TSP_CLK_TS3;
2196*53ee8cc1Swenshuai.xi break;
2197*53ee8cc1Swenshuai.xi case TSP_MUX_TS4:
2198*53ee8cc1Swenshuai.xi u32Clk = TSP_CLK_TS4;
2199*53ee8cc1Swenshuai.xi break;
2200*53ee8cc1Swenshuai.xi case TSP_MUX_TS5:
2201*53ee8cc1Swenshuai.xi u32Clk = TSP_CLK_TS5;
2202*53ee8cc1Swenshuai.xi break;
2203*53ee8cc1Swenshuai.xi case TSP_MUX_TSO:
2204*53ee8cc1Swenshuai.xi u32Clk = TSP_CLK_TSOOUT;
2205*53ee8cc1Swenshuai.xi break;
2206*53ee8cc1Swenshuai.xi default:
2207*53ee8cc1Swenshuai.xi return;
2208*53ee8cc1Swenshuai.xi }
2209*53ee8cc1Swenshuai.xi
2210*53ee8cc1Swenshuai.xi if (bClkInv)
2211*53ee8cc1Swenshuai.xi u32Clk |= TSP_CLK_INVERSE;
2212*53ee8cc1Swenshuai.xi
2213*53ee8cc1Swenshuai.xi switch(u32Flow)
2214*53ee8cc1Swenshuai.xi {
2215*53ee8cc1Swenshuai.xi case 0:
2216*53ee8cc1Swenshuai.xi u32data = TSP_CLKGEN0_REG(REG_CLKGEN0_TSN_CLK) & ~(REG_CLKGEN0_TSN_CLK_MASK<< REG_CLKGEN0_TSN_CLK_TS0_SHIFT);
2217*53ee8cc1Swenshuai.xi u32data |= (u32Clk<< REG_CLKGEN0_TSN_CLK_TS0_SHIFT);
2218*53ee8cc1Swenshuai.xi TSP_CLKGEN0_REG(REG_CLKGEN0_TSN_CLK) = u32data;
2219*53ee8cc1Swenshuai.xi break;
2220*53ee8cc1Swenshuai.xi case 1:
2221*53ee8cc1Swenshuai.xi u32data = TSP_CLKGEN0_REG(REG_CLKGEN0_TSN_CLK) & ~(REG_CLKGEN0_TSN_CLK_MASK<< REG_CLKGEN0_TSN_CLK_TS1_SHIFT);
2222*53ee8cc1Swenshuai.xi u32data |= (u32Clk<< REG_CLKGEN0_TSN_CLK_TS1_SHIFT);
2223*53ee8cc1Swenshuai.xi TSP_CLKGEN0_REG(REG_CLKGEN0_TSN_CLK) = u32data;
2224*53ee8cc1Swenshuai.xi break;
2225*53ee8cc1Swenshuai.xi case 2:
2226*53ee8cc1Swenshuai.xi u32data = TSP_CLKGEN0_REG(REG_CLKGEN0_TSN_CLK2) & ~(REG_CLKGEN0_TSN_CLK_MASK<< REG_CLKGEN0_TSN_CLK_TS2_SHIFT);
2227*53ee8cc1Swenshuai.xi u32data |= (u32Clk<< REG_CLKGEN0_TSN_CLK_TS2_SHIFT);
2228*53ee8cc1Swenshuai.xi TSP_CLKGEN0_REG(REG_CLKGEN0_TSN_CLK2) = u32data;
2229*53ee8cc1Swenshuai.xi break;
2230*53ee8cc1Swenshuai.xi case 3:
2231*53ee8cc1Swenshuai.xi u32data = TSP_CLKGEN2_REG(REG_CLKGEN2_TSN_CLKFI) & ~(REG_CLKGEN0_TSN_CLK_MASK<< REG_CLKGEN2_TSN_CLK_TSFI_SHIFT);
2232*53ee8cc1Swenshuai.xi u32data |= (u32Clk<< REG_CLKGEN2_TSN_CLK_TSFI_SHIFT);
2233*53ee8cc1Swenshuai.xi TSP_CLKGEN2_REG(REG_CLKGEN2_TSN_CLKFI) = u32data;
2234*53ee8cc1Swenshuai.xi break;
2235*53ee8cc1Swenshuai.xi default:
2236*53ee8cc1Swenshuai.xi return;
2237*53ee8cc1Swenshuai.xi }
2238*53ee8cc1Swenshuai.xi
2239*53ee8cc1Swenshuai.xi }
2240*53ee8cc1Swenshuai.xi
HAL_INT_Force(MS_U16 u16value)2241*53ee8cc1Swenshuai.xi void HAL_INT_Force(MS_U16 u16value)
2242*53ee8cc1Swenshuai.xi {
2243*53ee8cc1Swenshuai.xi TSP_INT_REG(0x31) = TSP_INT_REG(0x31) | u16value;
2244*53ee8cc1Swenshuai.xi printf("HAL_INT_Force 0x%x\n", (int)(TSP_INT_REG(0x31))) ;
2245*53ee8cc1Swenshuai.xi
2246*53ee8cc1Swenshuai.xi }
2247*53ee8cc1Swenshuai.xi
HAL_TSP_SelPad_ExtSync(MS_U32 u32EngId,MS_BOOL bExtSync,MS_U32 u32Flow)2248*53ee8cc1Swenshuai.xi void HAL_TSP_SelPad_ExtSync(MS_U32 u32EngId, MS_BOOL bExtSync, MS_U32 u32Flow)
2249*53ee8cc1Swenshuai.xi {
2250*53ee8cc1Swenshuai.xi REG32* pReg = NULL;
2251*53ee8cc1Swenshuai.xi MS_U32 u32ExtSync = 0;
2252*53ee8cc1Swenshuai.xi
2253*53ee8cc1Swenshuai.xi if(u32Flow == 0x80UL) //E_DRVTSP_IF_FI
2254*53ee8cc1Swenshuai.xi {
2255*53ee8cc1Swenshuai.xi u32Flow = 3UL;
2256*53ee8cc1Swenshuai.xi }
2257*53ee8cc1Swenshuai.xi else if(u32Flow >= TSP_IF_NUM)
2258*53ee8cc1Swenshuai.xi {
2259*53ee8cc1Swenshuai.xi return;
2260*53ee8cc1Swenshuai.xi }
2261*53ee8cc1Swenshuai.xi
2262*53ee8cc1Swenshuai.xi switch(u32Flow)
2263*53ee8cc1Swenshuai.xi {
2264*53ee8cc1Swenshuai.xi case 0:
2265*53ee8cc1Swenshuai.xi pReg = &(_TspCtrl[0].Hw_Config0);
2266*53ee8cc1Swenshuai.xi u32ExtSync = TSP_HW_CFG0_TSIF0_EXTSYNC;
2267*53ee8cc1Swenshuai.xi break;
2268*53ee8cc1Swenshuai.xi case 1:
2269*53ee8cc1Swenshuai.xi pReg = &(_TspCtrl[0].Hw_Config2);
2270*53ee8cc1Swenshuai.xi u32ExtSync = TSP_HW_CFG2_TSIF1_EXTSYNC;
2271*53ee8cc1Swenshuai.xi break;
2272*53ee8cc1Swenshuai.xi case 2:
2273*53ee8cc1Swenshuai.xi pReg = &(_TspCtrl[0].PVR2_Config);
2274*53ee8cc1Swenshuai.xi u32ExtSync = TSP_TSIF2_EXTSYNC;
2275*53ee8cc1Swenshuai.xi break;
2276*53ee8cc1Swenshuai.xi case 3:
2277*53ee8cc1Swenshuai.xi if (bExtSync)
2278*53ee8cc1Swenshuai.xi {
2279*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl5[0].Ts_If_Fi_Cfg), SET_FLAG1(_HAL_REG16_R(&(_TspCtrl5[0].Ts_If_Fi_Cfg)), TSP_FIIF_EXT_SYNC_SEL));
2280*53ee8cc1Swenshuai.xi }
2281*53ee8cc1Swenshuai.xi else
2282*53ee8cc1Swenshuai.xi {
2283*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl5[0].Ts_If_Fi_Cfg), RESET_FLAG1(_HAL_REG16_R(&(_TspCtrl5[0].Ts_If_Fi_Cfg)), TSP_FIIF_EXT_SYNC_SEL));
2284*53ee8cc1Swenshuai.xi }
2285*53ee8cc1Swenshuai.xi return;
2286*53ee8cc1Swenshuai.xi default:
2287*53ee8cc1Swenshuai.xi return;
2288*53ee8cc1Swenshuai.xi }
2289*53ee8cc1Swenshuai.xi
2290*53ee8cc1Swenshuai.xi if (bExtSync)
2291*53ee8cc1Swenshuai.xi {
2292*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, SET_FLAG1(_HAL_REG32_R(pReg), u32ExtSync));
2293*53ee8cc1Swenshuai.xi }
2294*53ee8cc1Swenshuai.xi else
2295*53ee8cc1Swenshuai.xi {
2296*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, RESET_FLAG1(_HAL_REG32_R(pReg), u32ExtSync));
2297*53ee8cc1Swenshuai.xi }
2298*53ee8cc1Swenshuai.xi }
2299*53ee8cc1Swenshuai.xi
HAL_TSP_SelPad_Parl(MS_U32 u32EngId,MS_BOOL bParl,MS_U32 u32Flow)2300*53ee8cc1Swenshuai.xi void HAL_TSP_SelPad_Parl(MS_U32 u32EngId, MS_BOOL bParl, MS_U32 u32Flow)
2301*53ee8cc1Swenshuai.xi {
2302*53ee8cc1Swenshuai.xi REG32* pReg = NULL;
2303*53ee8cc1Swenshuai.xi MS_U32 u32Parl = 0UL;
2304*53ee8cc1Swenshuai.xi
2305*53ee8cc1Swenshuai.xi if(u32Flow == 0x80UL) //E_DRVTSP_IF_FI
2306*53ee8cc1Swenshuai.xi {
2307*53ee8cc1Swenshuai.xi u32Flow = 3UL;
2308*53ee8cc1Swenshuai.xi }
2309*53ee8cc1Swenshuai.xi else if(u32Flow >= TSP_IF_NUM)
2310*53ee8cc1Swenshuai.xi {
2311*53ee8cc1Swenshuai.xi return;
2312*53ee8cc1Swenshuai.xi }
2313*53ee8cc1Swenshuai.xi
2314*53ee8cc1Swenshuai.xi switch(u32Flow)
2315*53ee8cc1Swenshuai.xi {
2316*53ee8cc1Swenshuai.xi case 0:
2317*53ee8cc1Swenshuai.xi pReg = &(_TspCtrl[0].Hw_Config0);
2318*53ee8cc1Swenshuai.xi u32Parl = TSP_HW_CFG0_TSIF0_PARL;
2319*53ee8cc1Swenshuai.xi break;
2320*53ee8cc1Swenshuai.xi case 1:
2321*53ee8cc1Swenshuai.xi pReg = &(_TspCtrl[0].Hw_Config2);
2322*53ee8cc1Swenshuai.xi u32Parl = TSP_HW_CFG2_TSIF1_PARL;
2323*53ee8cc1Swenshuai.xi break;
2324*53ee8cc1Swenshuai.xi case 2:
2325*53ee8cc1Swenshuai.xi pReg = &(_TspCtrl[0].PVR2_Config);
2326*53ee8cc1Swenshuai.xi u32Parl = TSP_TSIF2_PARL;
2327*53ee8cc1Swenshuai.xi break;
2328*53ee8cc1Swenshuai.xi case 3:
2329*53ee8cc1Swenshuai.xi if (bParl)
2330*53ee8cc1Swenshuai.xi {
2331*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl5[0].Ts_If_Fi_Cfg), SET_FLAG1(_HAL_REG16_R(&(_TspCtrl5[0].Ts_If_Fi_Cfg)), TSP_FIIF_P_SEL));
2332*53ee8cc1Swenshuai.xi }
2333*53ee8cc1Swenshuai.xi else
2334*53ee8cc1Swenshuai.xi {
2335*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl5[0].Ts_If_Fi_Cfg), RESET_FLAG1(_HAL_REG16_R(&(_TspCtrl5[0].Ts_If_Fi_Cfg)), TSP_FIIF_P_SEL));
2336*53ee8cc1Swenshuai.xi }
2337*53ee8cc1Swenshuai.xi return;
2338*53ee8cc1Swenshuai.xi default:
2339*53ee8cc1Swenshuai.xi return;
2340*53ee8cc1Swenshuai.xi }
2341*53ee8cc1Swenshuai.xi
2342*53ee8cc1Swenshuai.xi if (bParl) // parallel
2343*53ee8cc1Swenshuai.xi {
2344*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, SET_FLAG1(_HAL_REG32_R(pReg), u32Parl));
2345*53ee8cc1Swenshuai.xi }
2346*53ee8cc1Swenshuai.xi else // serial
2347*53ee8cc1Swenshuai.xi {
2348*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, RESET_FLAG1(_HAL_REG32_R(pReg), u32Parl));
2349*53ee8cc1Swenshuai.xi }
2350*53ee8cc1Swenshuai.xi }
2351*53ee8cc1Swenshuai.xi
HAL_TSP_BlockTSOIn_En(MS_U32 u32EngId,MS_U32 u32TSIf,MS_BOOL bBlockMode)2352*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_BlockTSOIn_En(MS_U32 u32EngId, MS_U32 u32TSIf, MS_BOOL bBlockMode)
2353*53ee8cc1Swenshuai.xi {
2354*53ee8cc1Swenshuai.xi MS_U16 u16data = 0;
2355*53ee8cc1Swenshuai.xi
2356*53ee8cc1Swenshuai.xi switch(u32TSIf)
2357*53ee8cc1Swenshuai.xi {
2358*53ee8cc1Swenshuai.xi case 0:
2359*53ee8cc1Swenshuai.xi u16data = TSP_TSIFCFG_TSIF0_TSOBLK_EN;
2360*53ee8cc1Swenshuai.xi break;
2361*53ee8cc1Swenshuai.xi case 1:
2362*53ee8cc1Swenshuai.xi u16data = TSP_TSIFCFG_TSIF1_TSOBLK_EN;
2363*53ee8cc1Swenshuai.xi break;
2364*53ee8cc1Swenshuai.xi case 2:
2365*53ee8cc1Swenshuai.xi u16data = TSP_TSIFCFG_TSIF2_TSOBLK_EN;
2366*53ee8cc1Swenshuai.xi break;
2367*53ee8cc1Swenshuai.xi default:
2368*53ee8cc1Swenshuai.xi u16data = TSP_TSIFCFG_TSIFFI_TSOBLK_EN;
2369*53ee8cc1Swenshuai.xi break;
2370*53ee8cc1Swenshuai.xi }
2371*53ee8cc1Swenshuai.xi
2372*53ee8cc1Swenshuai.xi if(bBlockMode == TRUE)
2373*53ee8cc1Swenshuai.xi {
2374*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl5[u32EngId].TsifCfg,
2375*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG16_R(&_TspCtrl5[u32EngId].TsifCfg), u16data));
2376*53ee8cc1Swenshuai.xi }
2377*53ee8cc1Swenshuai.xi else
2378*53ee8cc1Swenshuai.xi {
2379*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl5[u32EngId].TsifCfg,
2380*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&_TspCtrl5[u32EngId].TsifCfg), u16data));
2381*53ee8cc1Swenshuai.xi }
2382*53ee8cc1Swenshuai.xi
2383*53ee8cc1Swenshuai.xi return TRUE;
2384*53ee8cc1Swenshuai.xi
2385*53ee8cc1Swenshuai.xi }
2386*53ee8cc1Swenshuai.xi
HAL_TSP_TsOuOutClockPhase(MS_U16 u16OutPad,MS_U16 u16Val,MS_BOOL bEnable,MS_U32 u32S2pOpt)2387*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_TsOuOutClockPhase(MS_U16 u16OutPad, MS_U16 u16Val, MS_BOOL bEnable, MS_U32 u32S2pOpt)
2388*53ee8cc1Swenshuai.xi {
2389*53ee8cc1Swenshuai.xi if(bEnable == FALSE)
2390*53ee8cc1Swenshuai.xi {
2391*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspSample[0].S2P_Out_Clk_Sample,
2392*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&_TspSample[0].S2P_Out_Clk_Sample), S2P_PHASE_ADJUST_EN));
2393*53ee8cc1Swenshuai.xi }
2394*53ee8cc1Swenshuai.xi else
2395*53ee8cc1Swenshuai.xi {
2396*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspSample[0].S2P_Out_Clk_Sample,
2397*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&_TspSample[0].S2P_Out_Clk_Sample) & ~S2P_PHASE_ADJUST_COUNT_MASK) | (u16Val & S2P_PHASE_ADJUST_COUNT_MASK) | S2P_PHASE_ADJUST_EN);
2398*53ee8cc1Swenshuai.xi }
2399*53ee8cc1Swenshuai.xi
2400*53ee8cc1Swenshuai.xi // Set S2P clk invert config
2401*53ee8cc1Swenshuai.xi if(u32S2pOpt & HAL_S2P_CLK_OPT_INVERT)
2402*53ee8cc1Swenshuai.xi {
2403*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspSample[0].S2P_Out_Clk_Sample,
2404*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG16_R(&_TspSample[0].S2P_Out_Clk_Sample), S2P_CLK_INVERT));
2405*53ee8cc1Swenshuai.xi }
2406*53ee8cc1Swenshuai.xi if(u32S2pOpt & HAL_S2P_CLK_OPT_NON_INVERT)
2407*53ee8cc1Swenshuai.xi {
2408*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspSample[0].S2P_Out_Clk_Sample,
2409*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&_TspSample[0].S2P_Out_Clk_Sample), S2P_CLK_INVERT));
2410*53ee8cc1Swenshuai.xi }
2411*53ee8cc1Swenshuai.xi
2412*53ee8cc1Swenshuai.xi return TRUE;
2413*53ee8cc1Swenshuai.xi }
2414*53ee8cc1Swenshuai.xi
HAL_TSP_TSOut_En(MS_BOOL bEnable)2415*53ee8cc1Swenshuai.xi void HAL_TSP_TSOut_En(MS_BOOL bEnable)
2416*53ee8cc1Swenshuai.xi {
2417*53ee8cc1Swenshuai.xi return;
2418*53ee8cc1Swenshuai.xi }
2419*53ee8cc1Swenshuai.xi
HAL_TSP_Parl_BitOrderSwap(MS_U32 u32EngId,MS_U32 u32Flow,MS_BOOL bInvert)2420*53ee8cc1Swenshuai.xi void HAL_TSP_Parl_BitOrderSwap(MS_U32 u32EngId, MS_U32 u32Flow, MS_BOOL bInvert)
2421*53ee8cc1Swenshuai.xi {
2422*53ee8cc1Swenshuai.xi REG32* pReg = &(_TspCtrl[0].Hw_Config4);
2423*53ee8cc1Swenshuai.xi MS_U32 u32Invert = 0;
2424*53ee8cc1Swenshuai.xi
2425*53ee8cc1Swenshuai.xi if(u32Flow == 0x80UL) //E_DRVTSP_IF_FI
2426*53ee8cc1Swenshuai.xi {
2427*53ee8cc1Swenshuai.xi u32Flow = 3UL;
2428*53ee8cc1Swenshuai.xi }
2429*53ee8cc1Swenshuai.xi else if(u32Flow >= TSP_IF_NUM)
2430*53ee8cc1Swenshuai.xi {
2431*53ee8cc1Swenshuai.xi return;
2432*53ee8cc1Swenshuai.xi }
2433*53ee8cc1Swenshuai.xi
2434*53ee8cc1Swenshuai.xi switch(u32Flow)
2435*53ee8cc1Swenshuai.xi {
2436*53ee8cc1Swenshuai.xi case 0:
2437*53ee8cc1Swenshuai.xi pReg = &(_TspCtrl[0].Hw_Config4);
2438*53ee8cc1Swenshuai.xi u32Invert = TSP_HW_CFG4_TS_DATA0_SWAP;
2439*53ee8cc1Swenshuai.xi break;
2440*53ee8cc1Swenshuai.xi case 1:
2441*53ee8cc1Swenshuai.xi pReg = &(_TspCtrl[0].Hw_Config4);
2442*53ee8cc1Swenshuai.xi u32Invert = TSP_HW_CFG4_TS_DATA1_SWAP;
2443*53ee8cc1Swenshuai.xi break;
2444*53ee8cc1Swenshuai.xi case 2:
2445*53ee8cc1Swenshuai.xi pReg = &(_TspCtrl[0].PVR2_Config);
2446*53ee8cc1Swenshuai.xi u32Invert = TSP_PVR2_STR2MIU_DSWAP;
2447*53ee8cc1Swenshuai.xi break;
2448*53ee8cc1Swenshuai.xi case 3:
2449*53ee8cc1Swenshuai.xi if (bInvert)
2450*53ee8cc1Swenshuai.xi {
2451*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl5[0].Ts_If_Fi_Cfg), SET_FLAG1(_HAL_REG16_R(&(_TspCtrl5[0].Ts_If_Fi_Cfg)), TSP_FIIF_DATA_SWAP));
2452*53ee8cc1Swenshuai.xi }
2453*53ee8cc1Swenshuai.xi else
2454*53ee8cc1Swenshuai.xi {
2455*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl5[0].Ts_If_Fi_Cfg), RESET_FLAG1(_HAL_REG16_R(&(_TspCtrl5[0].Ts_If_Fi_Cfg)), TSP_FIIF_DATA_SWAP));
2456*53ee8cc1Swenshuai.xi }
2457*53ee8cc1Swenshuai.xi return;
2458*53ee8cc1Swenshuai.xi default:
2459*53ee8cc1Swenshuai.xi return;
2460*53ee8cc1Swenshuai.xi }
2461*53ee8cc1Swenshuai.xi
2462*53ee8cc1Swenshuai.xi if(bInvert)
2463*53ee8cc1Swenshuai.xi {
2464*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, SET_FLAG1(_HAL_REG32_R(pReg), u32Invert));
2465*53ee8cc1Swenshuai.xi }
2466*53ee8cc1Swenshuai.xi else
2467*53ee8cc1Swenshuai.xi {
2468*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, RESET_FLAG1(_HAL_REG32_R(pReg), u32Invert));
2469*53ee8cc1Swenshuai.xi }
2470*53ee8cc1Swenshuai.xi }
2471*53ee8cc1Swenshuai.xi
HAL_TSP_GetCap(MS_U32 u32Cap,void * pData)2472*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_GetCap(MS_U32 u32Cap, void* pData)
2473*53ee8cc1Swenshuai.xi {
2474*53ee8cc1Swenshuai.xi MS_BOOL bRet = TRUE;
2475*53ee8cc1Swenshuai.xi
2476*53ee8cc1Swenshuai.xi switch (u32Cap)
2477*53ee8cc1Swenshuai.xi {
2478*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_PID_FILTER_NUM:
2479*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_PIDFLT_NUM_ALL;
2480*53ee8cc1Swenshuai.xi break;
2481*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_PVR_FILTER_NUM:
2482*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_PVR1_FILTER_NUM:
2483*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_PIDFLT_NUM_ALL;
2484*53ee8cc1Swenshuai.xi break;
2485*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_SEC_FILTER_NUM:
2486*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_SECFLT_NUM;
2487*53ee8cc1Swenshuai.xi break;
2488*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_SEC_BUF_NUM:
2489*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_SECBUF_NUM;
2490*53ee8cc1Swenshuai.xi break;
2491*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_PVR_ENG_NUM:
2492*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_PVR_IF_NUM;
2493*53ee8cc1Swenshuai.xi break;
2494*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_MMFI0_FILTER_NUM:
2495*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_MMFI0_FILTER_NUM;
2496*53ee8cc1Swenshuai.xi break;
2497*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_MMFI1_FILTER_NUM:
2498*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_MMFI1_FILTER_NUM;
2499*53ee8cc1Swenshuai.xi break;
2500*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_TSIF_NUM:
2501*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_IF_NUM;
2502*53ee8cc1Swenshuai.xi break;
2503*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_DEMOD_NUM:
2504*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_DEMOD_NUM;
2505*53ee8cc1Swenshuai.xi break;
2506*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_VFIFO_NUM:
2507*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_VFIFO_NUM;
2508*53ee8cc1Swenshuai.xi break;
2509*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_AFIFO_NUM:
2510*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_AFIFO_NUM;
2511*53ee8cc1Swenshuai.xi break;
2512*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_TS_PAD_NUM:
2513*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_TS_PAD_NUM;
2514*53ee8cc1Swenshuai.xi break;
2515*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_VQ_NUM:
2516*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_VQ_NUM;
2517*53ee8cc1Swenshuai.xi break;
2518*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_CA_FLT_NUM:
2519*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_CA_FLT_NUM;
2520*53ee8cc1Swenshuai.xi break;
2521*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_CA_KEY_NUM:
2522*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_CA_KEY_NUM;
2523*53ee8cc1Swenshuai.xi break;
2524*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_FW_ALIGN:
2525*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = (1L << (MIU_BUS+TSP_DNLD_ADDR_ALI_SHIFT));
2526*53ee8cc1Swenshuai.xi break;
2527*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_VQ_ALIGN:
2528*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_SEC_BUF_ALIGN:
2529*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_PVR_ALIGN:
2530*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = (1L << MIU_BUS);
2531*53ee8cc1Swenshuai.xi break;
2532*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_VQ_PITCH:
2533*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = VQ_PACKET_UNIT_LEN;
2534*53ee8cc1Swenshuai.xi break;
2535*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_PVRCA_PATH_NUM:
2536*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_CA_ENGINE_NUM;
2537*53ee8cc1Swenshuai.xi break;
2538*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_SHAREKEY_FLT_RANGE:
2539*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = DSCMB_FLT_SHAREKEY_START_ID;
2540*53ee8cc1Swenshuai.xi *((MS_U32*)pData + 1) = DSCMB_FLT_SHAREKEY_END_ID;
2541*53ee8cc1Swenshuai.xi break;
2542*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_CA0_FLT_RANGE:
2543*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = DSCMB_FLT_START_ID;
2544*53ee8cc1Swenshuai.xi *((MS_U32*)pData + 1) = DSCMB_FLT_END_ID;
2545*53ee8cc1Swenshuai.xi break;
2546*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_CA1_FLT_RANGE:
2547*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = DSCMB1_FLT_START_ID;
2548*53ee8cc1Swenshuai.xi *((MS_U32*)pData + 1) = DSCMB1_FLT_END_ID;
2549*53ee8cc1Swenshuai.xi break;
2550*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_SHAREKEY_FLT1_RANGE:
2551*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = DSCMB_FLT_SHAREKEY1_START_ID;
2552*53ee8cc1Swenshuai.xi *(((MS_U32*)pData) + 1) = DSCMB_FLT_SHAREKEY1_END_ID;
2553*53ee8cc1Swenshuai.xi break;
2554*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_HW_TYPE:
2555*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = 0x00001006UL;
2556*53ee8cc1Swenshuai.xi break;
2557*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_HWPCR_SUPPORT:
2558*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_HWPCR_BY_HK;
2559*53ee8cc1Swenshuai.xi break;
2560*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_PCRFLT_START_IDX:
2561*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_PIDFLT_NUM;
2562*53ee8cc1Swenshuai.xi break;
2563*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_HWWP_SET_NUM:
2564*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_WP_SET_NUM;
2565*53ee8cc1Swenshuai.xi break;
2566*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_DSCMB_ENG_NUM:
2567*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_CA_ENGINE_NUM;
2568*53ee8cc1Swenshuai.xi break;
2569*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_MERGESTR_NUM:
2570*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_MERGESTR_MUM;
2571*53ee8cc1Swenshuai.xi break;
2572*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_MAX_SEC_FLT_DEPTH:
2573*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_SEC_FLT_DEPTH;
2574*53ee8cc1Swenshuai.xi break;
2575*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_FW_BUF_SIZE:
2576*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_FW_BUF_SIZE;
2577*53ee8cc1Swenshuai.xi break;
2578*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_FW_BUF_RANGE:
2579*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_FW_BUF_LOW_BUD;
2580*53ee8cc1Swenshuai.xi *((MS_U32*)pData+1) = TSP_FW_BUF_UP_BUD;
2581*53ee8cc1Swenshuai.xi break;
2582*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_VQ_BUF_RANGE:
2583*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_VQ_BUF_LOW_BUD;
2584*53ee8cc1Swenshuai.xi *((MS_U32*)pData+1) = TSP_VQ_BUF_UP_BUD;
2585*53ee8cc1Swenshuai.xi break;
2586*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_SEC_BUF_RANGE:
2587*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_SEC_BUF_LOW_BUD;
2588*53ee8cc1Swenshuai.xi *((MS_U32*)pData+1) = TSP_SEC_BUF_UP_BUD;
2589*53ee8cc1Swenshuai.xi break;
2590*53ee8cc1Swenshuai.xi case HAL_TSP_CAP_FIQ_NUM:
2591*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = TSP_FIQ_NUM;
2592*53ee8cc1Swenshuai.xi break;
2593*53ee8cc1Swenshuai.xi default:
2594*53ee8cc1Swenshuai.xi *((MS_U32*)pData) = 0xFFFFFFFFUL;
2595*53ee8cc1Swenshuai.xi bRet = FALSE;
2596*53ee8cc1Swenshuai.xi break;
2597*53ee8cc1Swenshuai.xi }
2598*53ee8cc1Swenshuai.xi return bRet;
2599*53ee8cc1Swenshuai.xi }
2600*53ee8cc1Swenshuai.xi
2601*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
2602*53ee8cc1Swenshuai.xi // Macro function
2603*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
_HAL_TSP_FW_load(MS_PHY phyFwAddrPhys,MS_U32 u32FwSize,MS_BOOL bFwDMA,MS_BOOL bIQmem,MS_BOOL bDQmem)2604*53ee8cc1Swenshuai.xi static void _HAL_TSP_FW_load(
2605*53ee8cc1Swenshuai.xi MS_PHY phyFwAddrPhys,
2606*53ee8cc1Swenshuai.xi MS_U32 u32FwSize,
2607*53ee8cc1Swenshuai.xi MS_BOOL bFwDMA,
2608*53ee8cc1Swenshuai.xi MS_BOOL bIQmem,
2609*53ee8cc1Swenshuai.xi MS_BOOL bDQmem)
2610*53ee8cc1Swenshuai.xi {
2611*53ee8cc1Swenshuai.xi MS_U32 u32Value = 0x0;
2612*53ee8cc1Swenshuai.xi // bDQmem is always true
2613*53ee8cc1Swenshuai.xi MS_ASSERT(bDQmem);
2614*53ee8cc1Swenshuai.xi
2615*53ee8cc1Swenshuai.xi _phyOrLoadMiuOffset = _HAL_TSP_MIU_OFFSET(phyFwAddrPhys);
2616*53ee8cc1Swenshuai.xi
2617*53ee8cc1Swenshuai.xi // @FIXME: Richard: Only allow TSP FW running in DRAM at this first stage.
2618*53ee8cc1Swenshuai.xi // improve this afterward.
2619*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Cpu_Base, 0UL/*u32FwAddrPhys >> 3*/); // 16 bytes address unit
2620*53ee8cc1Swenshuai.xi
2621*53ee8cc1Swenshuai.xi if (bFwDMA)
2622*53ee8cc1Swenshuai.xi {
2623*53ee8cc1Swenshuai.xi MS_U32 u32DnldCtrl = 0UL;
2624*53ee8cc1Swenshuai.xi MS_U32 u32DnldCtrl1 = 0UL;
2625*53ee8cc1Swenshuai.xi u32DnldCtrl = (MS_U32)((((phyFwAddrPhys-_phyOrLoadMiuOffset) >> MIU_BUS) >> TSP_DNLD_ADDR_ALI_SHIFT) & TSP_DNLD_ADDR_MASK);
2626*53ee8cc1Swenshuai.xi u32DnldCtrl1 = (MS_U32)(((((phyFwAddrPhys-_phyOrLoadMiuOffset) >> MIU_BUS) >> TSP_DNLD_ADDR_ALI_SHIFT) >> 16UL) & TSP_DMA_RADDR_MSB_MASK);
2627*53ee8cc1Swenshuai.xi printf("firmware 111 0x%08x 0x%08x 0x%08x\n", (unsigned int)phyFwAddrPhys, (unsigned int)u32DnldCtrl1, (unsigned int)u32DnldCtrl);
2628*53ee8cc1Swenshuai.xi
2629*53ee8cc1Swenshuai.xi u32DnldCtrl |= (_TSP_QMEM_SIZE << TSP_DNLD_NUM_SHFT);
2630*53ee8cc1Swenshuai.xi
2631*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Dnld_Ctrl, u32DnldCtrl);
2632*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Dnld_Ctrl2, (_HAL_REG32_R(&_TspCtrl[0].Dnld_Ctrl2) & ~TSP_DMA_RADDR_MSB_MASK) | u32DnldCtrl1);
2633*53ee8cc1Swenshuai.xi
2634*53ee8cc1Swenshuai.xi //enable oneway lock for tee
2635*53ee8cc1Swenshuai.xi #ifdef SECURE_PVR_ENABLE
2636*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].REG_ONEWAY, SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].REG_ONEWAY), TSP_ONEWAY_LOAD_FW_PORT));
2637*53ee8cc1Swenshuai.xi REG16_T(ADDR_MOBF_FILEIN) = 0;
2638*53ee8cc1Swenshuai.xi #endif
2639*53ee8cc1Swenshuai.xi
2640*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].TSP_Ctrl,
2641*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].TSP_Ctrl), TSP_CTRL_DNLD_START| TSP_CTRL_DNLD_DONE));
2642*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].TSP_Ctrl,
2643*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].TSP_Ctrl), TSP_CTRL_DNLD_START));
2644*53ee8cc1Swenshuai.xi while (!HAS_FLAG(_HAL_REG32_R(&_TspCtrl[0].TSP_Ctrl), TSP_CTRL_DNLD_DONE));//printf(".");
2645*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].TSP_Ctrl,
2646*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].TSP_Ctrl), TSP_CTRL_DNLD_START| TSP_CTRL_DNLD_DONE));
2647*53ee8cc1Swenshuai.xi }
2648*53ee8cc1Swenshuai.xi
2649*53ee8cc1Swenshuai.xi u32Value = _HAL_REG32_R(&_TspCtrl[0].Qmem_Imask) | _TSP_QMEM_I_MASK;
2650*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Qmem_Imask, u32Value);
2651*53ee8cc1Swenshuai.xi if (bIQmem)
2652*53ee8cc1Swenshuai.xi {
2653*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Qmem_Ibase,
2654*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Qmem_Ibase), _TSP_QMEM_I_ADDR_HIT));
2655*53ee8cc1Swenshuai.xi }
2656*53ee8cc1Swenshuai.xi else
2657*53ee8cc1Swenshuai.xi {
2658*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Qmem_Ibase, _TSP_QMEM_I_ADDR_MISS);
2659*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].TSP_Ctrl,
2660*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].TSP_Ctrl), TSP_CTRL_ICACHE_EN));
2661*53ee8cc1Swenshuai.xi }
2662*53ee8cc1Swenshuai.xi
2663*53ee8cc1Swenshuai.xi u32Value = _HAL_REG32_R(&_TspCtrl[0].Qmem_Dmask) | _TSP_QMEM_D_MASK;
2664*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Qmem_Dmask,u32Value);
2665*53ee8cc1Swenshuai.xi
2666*53ee8cc1Swenshuai.xi u32Value = _HAL_REG32_R(&_TspCtrl[0].Qmem_Dbase) | _TSP_QMEM_D_ADDR_HIT;
2667*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Qmem_Dbase, u32Value);
2668*53ee8cc1Swenshuai.xi
2669*53ee8cc1Swenshuai.xi }
2670*53ee8cc1Swenshuai.xi
HAL_TSP_filein_enable(MS_BOOL b_enable)2671*53ee8cc1Swenshuai.xi void HAL_TSP_filein_enable(MS_BOOL b_enable)
2672*53ee8cc1Swenshuai.xi {
2673*53ee8cc1Swenshuai.xi // Richard: enable/disable file in timer as well
2674*53ee8cc1Swenshuai.xi // file in could only walk through pid filter set 0.
2675*53ee8cc1Swenshuai.xi if (b_enable)
2676*53ee8cc1Swenshuai.xi {
2677*53ee8cc1Swenshuai.xi // Set Data port enable for audio bypass
2678*53ee8cc1Swenshuai.xi //_HAL_REG32_W(&_TspCtrl[0].Hw_Config0,
2679*53ee8cc1Swenshuai.xi // SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config0), TSP_HW_CFG0_DATA_PORT_EN));
2680*53ee8cc1Swenshuai.xi //_HAL_REG16_W(&_TspCtrl[0].TSP_Ctrl1,
2681*53ee8cc1Swenshuai.xi // SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].TSP_Ctrl1), TSP_CTRL1_FILEIN_ENABLE| TSP_CTRL1_FILEIN_TIMER_ENABLE));
2682*53ee8cc1Swenshuai.xi
2683*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl5[0].Ts_If_Fi_Cfg,
2684*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&_TspCtrl5[0].Ts_If_Fi_Cfg), TSP_FIIF_MUX_LIVE_PATH));
2685*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl[0].TSP_Ctrl1,
2686*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG16_R(&_TspCtrl[0].TSP_Ctrl1), TSP_CTRL1_PVR_CMD_QUEUE_ENABLE));
2687*53ee8cc1Swenshuai.xi }
2688*53ee8cc1Swenshuai.xi else
2689*53ee8cc1Swenshuai.xi {
2690*53ee8cc1Swenshuai.xi //_HAL_REG32_W(&_TspCtrl[0].Hw_Config0,
2691*53ee8cc1Swenshuai.xi // RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config0), TSP_HW_CFG0_DATA_PORT_EN));
2692*53ee8cc1Swenshuai.xi //_HAL_REG16_W(&_TspCtrl[0].TSP_Ctrl1,
2693*53ee8cc1Swenshuai.xi // RESET_FLAG1(_HAL_REG16_R(&_TspCtrl[0].TSP_Ctrl1), TSP_CTRL1_FILEIN_ENABLE| TSP_CTRL1_FILEIN_TIMER_ENABLE));
2694*53ee8cc1Swenshuai.xi
2695*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl[0].TSP_Ctrl1,
2696*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&_TspCtrl[0].TSP_Ctrl1), TSP_CTRL1_PVR_CMD_QUEUE_ENABLE));
2697*53ee8cc1Swenshuai.xi }
2698*53ee8cc1Swenshuai.xi //_HAL_REG32_W(&_TspCtrl[0].Hw_Config0,
2699*53ee8cc1Swenshuai.xi //RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config0), TSP_HW_CFG0_DATA_PORT_EN));
2700*53ee8cc1Swenshuai.xi }
2701*53ee8cc1Swenshuai.xi
HAL_TSP_PS_Path_Disable(void)2702*53ee8cc1Swenshuai.xi void HAL_TSP_PS_Path_Disable(void)
2703*53ee8cc1Swenshuai.xi {
2704*53ee8cc1Swenshuai.xi // set PS VID/AUD enable while video/audio/audio2 bypass mode
2705*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config4,
2706*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config4), (TSP_HW_CFG4_PS_VID_EN|TSP_HW_CFG4_PS_AUD_EN|TSP_HW_CFG4_PS_AUD2_EN)));
2707*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Dnld_Ctrl2,
2708*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Dnld_Ctrl2), TSP_PS_VID3D_EN));
2709*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config0,
2710*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config0), TSP_HW_CFG0_DATA_PORT_EN));
2711*53ee8cc1Swenshuai.xi }
2712*53ee8cc1Swenshuai.xi
HAL_TSP_PS_Path_Enable(MS_U32 u32TsDmaCtrl)2713*53ee8cc1Swenshuai.xi void HAL_TSP_PS_Path_Enable(MS_U32 u32TsDmaCtrl)
2714*53ee8cc1Swenshuai.xi {
2715*53ee8cc1Swenshuai.xi switch (u32TsDmaCtrl)
2716*53ee8cc1Swenshuai.xi {
2717*53ee8cc1Swenshuai.xi case TSP_TSDMA_CTRL_VPES0:
2718*53ee8cc1Swenshuai.xi if((_HAL_REG32_R(&_TspCtrl[0].Hw_Config4) & TSP_HW_CFG4_PS_VID_EN) == 0)
2719*53ee8cc1Swenshuai.xi {
2720*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config4,
2721*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config4), (TSP_HW_CFG4_PS_AUD_EN|TSP_HW_CFG4_PS_AUD2_EN)));
2722*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Dnld_Ctrl2,
2723*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Dnld_Ctrl2), TSP_PS_VID3D_EN));
2724*53ee8cc1Swenshuai.xi
2725*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config4,
2726*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config4), TSP_HW_CFG4_PS_VID_EN));
2727*53ee8cc1Swenshuai.xi
2728*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].FIFO_Src, (_HAL_REG32_R(&_TspCtrl[0].FIFO_Src) & ~TSP_VID_SRC_MASK)| (TSP_SRC_FROM_PKTDMXFL << TSP_VID_SRC_SHIFT));
2729*53ee8cc1Swenshuai.xi
2730*53ee8cc1Swenshuai.xi // File in PS mode, fifo block mode enable
2731*53ee8cc1Swenshuai.xi HAL_TSP_AVFIFO_Block_Disable(TSP_FIFO_VD, FALSE);
2732*53ee8cc1Swenshuai.xi }
2733*53ee8cc1Swenshuai.xi
2734*53ee8cc1Swenshuai.xi break;
2735*53ee8cc1Swenshuai.xi case TSP_TSDMA_CTRL_APES0:
2736*53ee8cc1Swenshuai.xi if((_HAL_REG32_R(&_TspCtrl[0].Hw_Config4) & TSP_HW_CFG4_PS_AUD_EN) == 0)
2737*53ee8cc1Swenshuai.xi {
2738*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config4,
2739*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config4), (TSP_HW_CFG4_PS_VID_EN|TSP_HW_CFG4_PS_AUD2_EN)));
2740*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Dnld_Ctrl2,
2741*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Dnld_Ctrl2), TSP_PS_VID3D_EN));
2742*53ee8cc1Swenshuai.xi
2743*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config4,
2744*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config4), TSP_HW_CFG4_PS_AUD_EN));
2745*53ee8cc1Swenshuai.xi
2746*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].FIFO_Src, (_HAL_REG32_R(&_TspCtrl[0].FIFO_Src) & ~TSP_AUD_SRC_MASK)| (TSP_SRC_FROM_PKTDMXFL << TSP_AUD_SRC_SHIFT));
2747*53ee8cc1Swenshuai.xi
2748*53ee8cc1Swenshuai.xi // File in PS mode, fifo block mode enable
2749*53ee8cc1Swenshuai.xi HAL_TSP_AVFIFO_Block_Disable(TSP_FIFO_AU, FALSE);
2750*53ee8cc1Swenshuai.xi }
2751*53ee8cc1Swenshuai.xi
2752*53ee8cc1Swenshuai.xi break;
2753*53ee8cc1Swenshuai.xi case TSP_TSDMA_CTRL_A2PES0:
2754*53ee8cc1Swenshuai.xi if((_HAL_REG32_R(&_TspCtrl[0].Hw_Config4) & TSP_HW_CFG4_PS_AUD2_EN) == 0)
2755*53ee8cc1Swenshuai.xi {
2756*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config4,
2757*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config4), (TSP_HW_CFG4_PS_VID_EN|TSP_HW_CFG4_PS_AUD_EN)));
2758*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Dnld_Ctrl2,
2759*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Dnld_Ctrl2), TSP_PS_VID3D_EN));
2760*53ee8cc1Swenshuai.xi
2761*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config4,
2762*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config4), TSP_HW_CFG4_PS_AUD2_EN));
2763*53ee8cc1Swenshuai.xi
2764*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].FIFO_Src, (_HAL_REG32_R(&_TspCtrl[0].FIFO_Src) & ~TSP_AUDB_SRC_MASK)| (TSP_SRC_FROM_PKTDMXFL << TSP_AUDB_SRC_SHIFT));
2765*53ee8cc1Swenshuai.xi
2766*53ee8cc1Swenshuai.xi // File in PS mode, fifo block mode enable
2767*53ee8cc1Swenshuai.xi HAL_TSP_AVFIFO_Block_Disable(TSP_FIFO_AUB, FALSE);
2768*53ee8cc1Swenshuai.xi }
2769*53ee8cc1Swenshuai.xi
2770*53ee8cc1Swenshuai.xi break;
2771*53ee8cc1Swenshuai.xi case TSP_TSDMA_CTRL_V3DPES0:
2772*53ee8cc1Swenshuai.xi if((_HAL_REG32_R(&_TspCtrl[0].Dnld_Ctrl2) & TSP_PS_VID3D_EN) == 0)
2773*53ee8cc1Swenshuai.xi {
2774*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config4,
2775*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config4), (TSP_HW_CFG4_PS_VID_EN|TSP_HW_CFG4_PS_AUD_EN|TSP_HW_CFG4_PS_AUD2_EN)));
2776*53ee8cc1Swenshuai.xi
2777*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Dnld_Ctrl2,
2778*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Dnld_Ctrl2), TSP_PS_VID3D_EN));
2779*53ee8cc1Swenshuai.xi
2780*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].FIFO_Src, (_HAL_REG32_R(&_TspCtrl[0].FIFO_Src) & ~TSP_VID3D_SRC_MASK)| (TSP_SRC_FROM_PKTDMXFL << TSP_VID3D_SRC_SHIFT));
2781*53ee8cc1Swenshuai.xi
2782*53ee8cc1Swenshuai.xi // File in PS mode, fifo block mode enable
2783*53ee8cc1Swenshuai.xi HAL_TSP_AVFIFO_Block_Disable(TSP_FIFO_V3D, FALSE);
2784*53ee8cc1Swenshuai.xi }
2785*53ee8cc1Swenshuai.xi
2786*53ee8cc1Swenshuai.xi break;
2787*53ee8cc1Swenshuai.xi default:
2788*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config4,
2789*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config4), (TSP_HW_CFG4_PS_VID_EN|TSP_HW_CFG4_PS_AUD_EN|TSP_HW_CFG4_PS_AUD2_EN)));
2790*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Dnld_Ctrl2,
2791*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Dnld_Ctrl2), TSP_PS_VID3D_EN));
2792*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config0,
2793*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config0), TSP_HW_CFG0_DATA_PORT_EN));
2794*53ee8cc1Swenshuai.xi break;
2795*53ee8cc1Swenshuai.xi }
2796*53ee8cc1Swenshuai.xi }
2797*53ee8cc1Swenshuai.xi
HAL_TSP_GetCtrlMode(MS_U32 u32EngId)2798*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_GetCtrlMode(MS_U32 u32EngId)
2799*53ee8cc1Swenshuai.xi {
2800*53ee8cc1Swenshuai.xi return (_HAL_REG32_R(&_TspCtrl[u32EngId].TSP_Ctrl));
2801*53ee8cc1Swenshuai.xi }
2802*53ee8cc1Swenshuai.xi
HAL_TSP_Flush_AV_FIFO(MS_U32 u32StreamId,MS_BOOL bFlush)2803*53ee8cc1Swenshuai.xi void HAL_TSP_Flush_AV_FIFO(MS_U32 u32StreamId, MS_BOOL bFlush)
2804*53ee8cc1Swenshuai.xi {
2805*53ee8cc1Swenshuai.xi MS_U32 u32Flag;
2806*53ee8cc1Swenshuai.xi REG32* pReg = NULL;
2807*53ee8cc1Swenshuai.xi
2808*53ee8cc1Swenshuai.xi switch(u32StreamId)
2809*53ee8cc1Swenshuai.xi {
2810*53ee8cc1Swenshuai.xi default:
2811*53ee8cc1Swenshuai.xi case 0:
2812*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].reg160C;
2813*53ee8cc1Swenshuai.xi u32Flag = TSP_RESET_VFIFO;
2814*53ee8cc1Swenshuai.xi break;
2815*53ee8cc1Swenshuai.xi case 1:
2816*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].reg160C;
2817*53ee8cc1Swenshuai.xi u32Flag = TSP_RESET_AFIFO;
2818*53ee8cc1Swenshuai.xi break;
2819*53ee8cc1Swenshuai.xi case 2:
2820*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].reg160C;
2821*53ee8cc1Swenshuai.xi u32Flag = TSP_RESET_AFIFO2;
2822*53ee8cc1Swenshuai.xi break;
2823*53ee8cc1Swenshuai.xi case 3:
2824*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].reg160C;
2825*53ee8cc1Swenshuai.xi u32Flag = TSP_RESET_VFIFO3D;
2826*53ee8cc1Swenshuai.xi break;
2827*53ee8cc1Swenshuai.xi }
2828*53ee8cc1Swenshuai.xi
2829*53ee8cc1Swenshuai.xi if (bFlush)
2830*53ee8cc1Swenshuai.xi {
2831*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg,
2832*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(pReg), u32Flag));
2833*53ee8cc1Swenshuai.xi }
2834*53ee8cc1Swenshuai.xi else
2835*53ee8cc1Swenshuai.xi {
2836*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg,
2837*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(pReg), u32Flag));
2838*53ee8cc1Swenshuai.xi }
2839*53ee8cc1Swenshuai.xi }
2840*53ee8cc1Swenshuai.xi
HAL_TSP_Get_AVFifoLevel(MS_U32 u32StreamId)2841*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_Get_AVFifoLevel(MS_U32 u32StreamId)
2842*53ee8cc1Swenshuai.xi {
2843*53ee8cc1Swenshuai.xi switch (u32StreamId)
2844*53ee8cc1Swenshuai.xi {
2845*53ee8cc1Swenshuai.xi case 0: // return VFifo status
2846*53ee8cc1Swenshuai.xi return ((_HAL_REG32_R(&_TspCtrl[0].Pkt_Info2) & TSP_VFIFO_STATUS) >> TSP_VFIFO_STATUS_SHFT);
2847*53ee8cc1Swenshuai.xi case 1: // return AFifo 0 status
2848*53ee8cc1Swenshuai.xi return ((_HAL_REG32_R(&_TspCtrl[0].Pkt_Info2) & TSP_AFIFO_STATUS) >> TSP_AFIFO_STATUS_SHFT);
2849*53ee8cc1Swenshuai.xi case 2: // return AFifo 1 status
2850*53ee8cc1Swenshuai.xi return ((_HAL_REG32_R(&_TspCtrl[0].Pkt_Info2) & TSP_AFIFOB_STATUS) >> TSP_AFIFOB_STATUS_SHFT);
2851*53ee8cc1Swenshuai.xi case 3: // return V3D Fifo status
2852*53ee8cc1Swenshuai.xi return ((_HAL_REG32_R(&_TspCtrl[0].Pkt_Info2) & TSP_VFIFO3D_STATUS) >> TSP_VFIFO3D_STATUS_SHFT);
2853*53ee8cc1Swenshuai.xi default:
2854*53ee8cc1Swenshuai.xi return -1;
2855*53ee8cc1Swenshuai.xi }
2856*53ee8cc1Swenshuai.xi }
2857*53ee8cc1Swenshuai.xi
HAL_TSP_AVFIFO_Src_Select(MS_U32 u32Fifo,MS_U32 u32Src)2858*53ee8cc1Swenshuai.xi void HAL_TSP_AVFIFO_Src_Select(MS_U32 u32Fifo, MS_U32 u32Src)
2859*53ee8cc1Swenshuai.xi {
2860*53ee8cc1Swenshuai.xi #if (TSP_HWPCR_BY_HK == 1 || !defined(HWPCR_ENABLE))
2861*53ee8cc1Swenshuai.xi
2862*53ee8cc1Swenshuai.xi switch(u32Fifo)
2863*53ee8cc1Swenshuai.xi {
2864*53ee8cc1Swenshuai.xi case TSP_FIFO_AU:
2865*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].FIFO_Src, (_HAL_REG32_R(&_TspCtrl[0].FIFO_Src) & ~TSP_AUD_SRC_MASK)| (u32Src << TSP_AUD_SRC_SHIFT));
2866*53ee8cc1Swenshuai.xi break;
2867*53ee8cc1Swenshuai.xi case TSP_FIFO_AUB:
2868*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].FIFO_Src, (_HAL_REG32_R(&_TspCtrl[0].FIFO_Src) & ~TSP_AUDB_SRC_MASK)| (u32Src << TSP_AUDB_SRC_SHIFT));
2869*53ee8cc1Swenshuai.xi break;
2870*53ee8cc1Swenshuai.xi case TSP_FIFO_VD:
2871*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].FIFO_Src, (_HAL_REG32_R(&_TspCtrl[0].FIFO_Src) & ~TSP_VID_SRC_MASK)| (u32Src << TSP_VID_SRC_SHIFT));
2872*53ee8cc1Swenshuai.xi break;
2873*53ee8cc1Swenshuai.xi case TSP_FIFO_V3D:
2874*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].FIFO_Src, (_HAL_REG32_R(&_TspCtrl[0].FIFO_Src) & ~TSP_VID3D_SRC_MASK)| (u32Src << TSP_VID3D_SRC_SHIFT));
2875*53ee8cc1Swenshuai.xi break;
2876*53ee8cc1Swenshuai.xi default:
2877*53ee8cc1Swenshuai.xi return;
2878*53ee8cc1Swenshuai.xi }
2879*53ee8cc1Swenshuai.xi
2880*53ee8cc1Swenshuai.xi #else
2881*53ee8cc1Swenshuai.xi switch(u32Fifo)
2882*53ee8cc1Swenshuai.xi {
2883*53ee8cc1Swenshuai.xi case TSP_FIFO_AU:
2884*53ee8cc1Swenshuai.xi _HAL_TSP_CMD_Write_HWPCR_Reg(TSP_AUD_SRC_MASK, (u32Src << TSP_AUD_SRC_SHIFT));
2885*53ee8cc1Swenshuai.xi break;
2886*53ee8cc1Swenshuai.xi case TSP_FIFO_AUB:
2887*53ee8cc1Swenshuai.xi _HAL_TSP_CMD_Write_HWPCR_Reg(TSP_AUDB_SRC_MASK, (u32Src << TSP_AUDB_SRC_SHIFT));
2888*53ee8cc1Swenshuai.xi break;
2889*53ee8cc1Swenshuai.xi case TSP_FIFO_VD:
2890*53ee8cc1Swenshuai.xi _HAL_TSP_CMD_Write_HWPCR_Reg(TSP_VID_SRC_MASK, (u32Src << TSP_VID_SRC_SHIFT));
2891*53ee8cc1Swenshuai.xi break;
2892*53ee8cc1Swenshuai.xi case TSP_FIFO_V3D:
2893*53ee8cc1Swenshuai.xi _HAL_TSP_CMD_Write_HWPCR_Reg(TSP_VID3D_SRC_MASK, (u32Src << TSP_VID3D_SRC_SHIFT));
2894*53ee8cc1Swenshuai.xi break;
2895*53ee8cc1Swenshuai.xi default:
2896*53ee8cc1Swenshuai.xi return;
2897*53ee8cc1Swenshuai.xi }
2898*53ee8cc1Swenshuai.xi #endif
2899*53ee8cc1Swenshuai.xi
2900*53ee8cc1Swenshuai.xi }
2901*53ee8cc1Swenshuai.xi
HAL_TSP_AVFIFO_Block_Disable(MS_U32 u32Fifo,MS_BOOL bDisable)2902*53ee8cc1Swenshuai.xi void HAL_TSP_AVFIFO_Block_Disable(MS_U32 u32Fifo, MS_BOOL bDisable)
2903*53ee8cc1Swenshuai.xi {
2904*53ee8cc1Swenshuai.xi if(bDisable)
2905*53ee8cc1Swenshuai.xi {
2906*53ee8cc1Swenshuai.xi switch(u32Fifo)
2907*53ee8cc1Swenshuai.xi {
2908*53ee8cc1Swenshuai.xi case TSP_FIFO_AU:
2909*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PVR2_Config, SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].PVR2_Config), TSP_AUD_BLOCK_DIS));
2910*53ee8cc1Swenshuai.xi break;
2911*53ee8cc1Swenshuai.xi case TSP_FIFO_AUB:
2912*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PVR2_Config, SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].PVR2_Config), TSP_AUDB_BLOCK_DIS));
2913*53ee8cc1Swenshuai.xi break;
2914*53ee8cc1Swenshuai.xi case TSP_FIFO_VD:
2915*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PVR2_Config, SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].PVR2_Config), TSP_V_BLOCK_DIS));
2916*53ee8cc1Swenshuai.xi break;
2917*53ee8cc1Swenshuai.xi case TSP_FIFO_V3D:
2918*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PVR2_Config, SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].PVR2_Config), TSP_V3D_BLOCK_DIS));
2919*53ee8cc1Swenshuai.xi break;
2920*53ee8cc1Swenshuai.xi }
2921*53ee8cc1Swenshuai.xi return;
2922*53ee8cc1Swenshuai.xi }
2923*53ee8cc1Swenshuai.xi
2924*53ee8cc1Swenshuai.xi switch(u32Fifo)
2925*53ee8cc1Swenshuai.xi {
2926*53ee8cc1Swenshuai.xi case TSP_FIFO_AU:
2927*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PVR2_Config, RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].PVR2_Config), TSP_AUD_BLOCK_DIS));
2928*53ee8cc1Swenshuai.xi break;
2929*53ee8cc1Swenshuai.xi case TSP_FIFO_AUB:
2930*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PVR2_Config, RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].PVR2_Config), TSP_AUDB_BLOCK_DIS));
2931*53ee8cc1Swenshuai.xi break;
2932*53ee8cc1Swenshuai.xi case TSP_FIFO_VD:
2933*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PVR2_Config, RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].PVR2_Config), TSP_V_BLOCK_DIS));
2934*53ee8cc1Swenshuai.xi break;
2935*53ee8cc1Swenshuai.xi case TSP_FIFO_V3D:
2936*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PVR2_Config, RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].PVR2_Config), TSP_V3D_BLOCK_DIS));
2937*53ee8cc1Swenshuai.xi break;
2938*53ee8cc1Swenshuai.xi }
2939*53ee8cc1Swenshuai.xi }
2940*53ee8cc1Swenshuai.xi
HAL_TSP_TSIF_Enable(MS_U8 u8_tsif,MS_BOOL bEnable)2941*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_TSIF_Enable(MS_U8 u8_tsif, MS_BOOL bEnable)
2942*53ee8cc1Swenshuai.xi {
2943*53ee8cc1Swenshuai.xi if(bEnable)
2944*53ee8cc1Swenshuai.xi _HAL_TSP_tsif_select(u8_tsif);
2945*53ee8cc1Swenshuai.xi else
2946*53ee8cc1Swenshuai.xi {
2947*53ee8cc1Swenshuai.xi switch(u8_tsif)
2948*53ee8cc1Swenshuai.xi {
2949*53ee8cc1Swenshuai.xi default:
2950*53ee8cc1Swenshuai.xi case 0:
2951*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config4,
2952*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config4), TSP_HW_CFG4_TSIF0_ENABLE));
2953*53ee8cc1Swenshuai.xi break;
2954*53ee8cc1Swenshuai.xi case 1:
2955*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config4,
2956*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config4), TSP_HW_CFG4_TSIF1_ENABLE));
2957*53ee8cc1Swenshuai.xi break;
2958*53ee8cc1Swenshuai.xi case 2:
2959*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PVR2_Config,
2960*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].PVR2_Config), TSP_TSIF2_ENABLE));
2961*53ee8cc1Swenshuai.xi break;
2962*53ee8cc1Swenshuai.xi case 3: //file_FI
2963*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl5[0].Ts_If_Fi_Cfg,
2964*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&_TspCtrl5[0].Ts_If_Fi_Cfg), TSP_FIIF_EN));
2965*53ee8cc1Swenshuai.xi break;
2966*53ee8cc1Swenshuai.xi }
2967*53ee8cc1Swenshuai.xi }
2968*53ee8cc1Swenshuai.xi
2969*53ee8cc1Swenshuai.xi return TRUE;
2970*53ee8cc1Swenshuai.xi }
2971*53ee8cc1Swenshuai.xi
HAL_TSP_SelMatchPidSrc(MS_U32 u32Src)2972*53ee8cc1Swenshuai.xi void HAL_TSP_SelMatchPidSrc(MS_U32 u32Src)
2973*53ee8cc1Swenshuai.xi {
2974*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg15b4, (_HAL_REG32_R(&_TspCtrl[0].reg15b4) & ~TSP_MATCH_PID_SRC_MASK)| (u32Src << TSP_MATCH_PID_SRC_SHIFT));
2975*53ee8cc1Swenshuai.xi }
2976*53ee8cc1Swenshuai.xi
2977*53ee8cc1Swenshuai.xi //Select TS1/TS2 PID filter source from TS1/TS2 or MMFI0/MMFI1
HAL_TSP_PidFlt_Src_Select(MS_U32 u32Src)2978*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_PidFlt_Src_Select(MS_U32 u32Src)
2979*53ee8cc1Swenshuai.xi {
2980*53ee8cc1Swenshuai.xi switch(u32Src)
2981*53ee8cc1Swenshuai.xi {
2982*53ee8cc1Swenshuai.xi case TSP_PIDFLT1_USE_TSIF1:
2983*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config2, (_HAL_REG32_R(&_TspCtrl[0].Hw_Config2) & ~(TSP_HW_CFG2_PIDFLT1_SOURCE_TSIF_MMFI0)));
2984*53ee8cc1Swenshuai.xi break;
2985*53ee8cc1Swenshuai.xi case TSP_PIDFLT2_USE_TSIF2:
2986*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config2, (_HAL_REG32_R(&_TspCtrl[0].Hw_Config2) & ~(TSP_HW_CFG2_PIDFLT2_SOURCE_TSIF_MMFI1)));
2987*53ee8cc1Swenshuai.xi break;
2988*53ee8cc1Swenshuai.xi case TSP_PIDFLT1_USE_TSIF_MMFI0:
2989*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config2, (_HAL_REG32_R(&_TspCtrl[0].Hw_Config2) | (TSP_HW_CFG2_PIDFLT1_SOURCE_TSIF_MMFI0)));
2990*53ee8cc1Swenshuai.xi break;
2991*53ee8cc1Swenshuai.xi case TSP_PIDFLT2_USE_TSIF_MMFI1:
2992*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config2, (_HAL_REG32_R(&_TspCtrl[0].Hw_Config2) | (TSP_HW_CFG2_PIDFLT2_SOURCE_TSIF_MMFI1)));
2993*53ee8cc1Swenshuai.xi break;
2994*53ee8cc1Swenshuai.xi default:
2995*53ee8cc1Swenshuai.xi break;
2996*53ee8cc1Swenshuai.xi }
2997*53ee8cc1Swenshuai.xi return TRUE;
2998*53ee8cc1Swenshuai.xi }
2999*53ee8cc1Swenshuai.xi
HAL_TSP_Ind_Enable(void)3000*53ee8cc1Swenshuai.xi void HAL_TSP_Ind_Enable(void)
3001*53ee8cc1Swenshuai.xi {
3002*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].TSP_Ctrl,
3003*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].TSP_Ctrl), TSP_CTRL_SW_RST));
3004*53ee8cc1Swenshuai.xi }
3005*53ee8cc1Swenshuai.xi
HAL_TSP_HW_INT_STATUS(void)3006*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_HW_INT_STATUS(void)
3007*53ee8cc1Swenshuai.xi {
3008*53ee8cc1Swenshuai.xi return (MS_U32)(_HAL_REG16_R(&_TspCtrl[0].HwInt_Stat) & TSP_HWINT_STATUS_MASK);
3009*53ee8cc1Swenshuai.xi }
3010*53ee8cc1Swenshuai.xi
HAL_TSP_HW_INT2_STATUS(void)3011*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_HW_INT2_STATUS(void)
3012*53ee8cc1Swenshuai.xi {
3013*53ee8cc1Swenshuai.xi return (MS_U32)(_HAL_REG16_R(&_TspCtrl[0].SwInt_Stat1_L) & TSP_HWINT2_STATUS_MASK);
3014*53ee8cc1Swenshuai.xi }
3015*53ee8cc1Swenshuai.xi
HAL_TSP_SetBank(MS_VIRT virtBankAddr,MS_VIRT virtPMBankAddr)3016*53ee8cc1Swenshuai.xi void HAL_TSP_SetBank(MS_VIRT virtBankAddr, MS_VIRT virtPMBankAddr)
3017*53ee8cc1Swenshuai.xi {
3018*53ee8cc1Swenshuai.xi _virtRegBase = virtBankAddr;
3019*53ee8cc1Swenshuai.xi _virtPMRegBase = virtPMBankAddr;
3020*53ee8cc1Swenshuai.xi _TspCtrl = (REG_Ctrl*)(_virtRegBase + REG_CTRL_BASE);
3021*53ee8cc1Swenshuai.xi _TspCtrl2 = (REG_Ctrl2*)(_virtRegBase + REG_CTRL_MMFIBASE);
3022*53ee8cc1Swenshuai.xi _TspCtrl3 = (REG_Ctrl3*)(_virtRegBase + REG_CTRL_TSP3);
3023*53ee8cc1Swenshuai.xi _TspCtrl4 = (REG_Ctrl4*)(_virtRegBase + REG_CTRL_TSP4);
3024*53ee8cc1Swenshuai.xi _TspCtrl5 = (REG_Ctrl5*)(_virtRegBase + REG_CTRL_TSP5);
3025*53ee8cc1Swenshuai.xi _TspSample = (REG_TS_Sample*)(_virtRegBase + REG_CTRL_TS_SAMPLE);
3026*53ee8cc1Swenshuai.xi
3027*53ee8cc1Swenshuai.xi }
3028*53ee8cc1Swenshuai.xi
HAL_TSP_Reset(MS_U32 u32EngId)3029*53ee8cc1Swenshuai.xi void HAL_TSP_Reset(MS_U32 u32EngId)
3030*53ee8cc1Swenshuai.xi {
3031*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[u32EngId].TSP_Ctrl, 0);
3032*53ee8cc1Swenshuai.xi }
3033*53ee8cc1Swenshuai.xi
HAL_TSP_HwPatch(void)3034*53ee8cc1Swenshuai.xi void HAL_TSP_HwPatch(void)
3035*53ee8cc1Swenshuai.xi {
3036*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl3[0].HWeco0,
3037*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG16_R(&_TspCtrl3[0].HWeco0), HW_ECO_RVU|HW_ECO_NEW_SYNCP_IN_ECO|HW_ECO_FIX_SEC_NULLPKT_ERR));
3038*53ee8cc1Swenshuai.xi
3039*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config4,
3040*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config4), TSP_HW_CFG4_BYTE_ADDR_DMA|TSP_HW_CFG4_ALT_TS_SIZE|TSP_HW_CFG4_ISYNC_PATCH_EN));
3041*53ee8cc1Swenshuai.xi
3042*53ee8cc1Swenshuai.xi // Bad initial value of TSP_CTRL1
3043*53ee8cc1Swenshuai.xi // Suppose Standby mode for TSP should NOT be enabled.
3044*53ee8cc1Swenshuai.xi // Enabling TSP standby mode cause TSP section registers (SRAM in AEON) malfunction.
3045*53ee8cc1Swenshuai.xi // Disable it by SW at this stage.
3046*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl[0].TSP_Ctrl1,
3047*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&_TspCtrl[0].TSP_Ctrl1), TSP_CTRL1_STANDBY));
3048*53ee8cc1Swenshuai.xi
3049*53ee8cc1Swenshuai.xi //enable PVR record to bypass header
3050*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg15b4,
3051*53ee8cc1Swenshuai.xi _HAL_REG32_R(&_TspCtrl[0].reg15b4)|(TSP_PVR_PID_BYPASS|TSP_PVR_PID_BYPASS2));
3052*53ee8cc1Swenshuai.xi
3053*53ee8cc1Swenshuai.xi //_HAL_REG32_W(&_TspCtrl[0].reg163C,
3054*53ee8cc1Swenshuai.xi // SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg163C), TSP_ALL_VALID_EN));
3055*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].HW2_Config3,
3056*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].HW2_Config3),
3057*53ee8cc1Swenshuai.xi (/*TSP_VQ2PINGPONG_EN |*/ TSP_PVR1_ALIGN_EN|TSP_RM_PKT_DEMUX_PIPE)));
3058*53ee8cc1Swenshuai.xi
3059*53ee8cc1Swenshuai.xi //Disable all live pathes block mechanism
3060*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg160C,
3061*53ee8cc1Swenshuai.xi _HAL_REG32_R(&_TspCtrl[0].reg160C)|(TSP_RM_DMA_GLITCH|/*TSP_DOUBLE_BUF_DESC|*/
3062*53ee8cc1Swenshuai.xi TSP_VQTX0_BLOCK_DIS|TSP_VQTX2_BLOCK_DIS|TSP_VQTX3_BLOCK_DIS));
3063*53ee8cc1Swenshuai.xi
3064*53ee8cc1Swenshuai.xi //enable ECO bit for section DMA burst mode
3065*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PktChkSizeFilein,
3066*53ee8cc1Swenshuai.xi _HAL_REG32_R(&_TspCtrl[0].PktChkSizeFilein) | TSP_SEC_DMA_BURST_EN | TSP_REMOVE_DUP_AV_PKT | TSP_HW_STANDBY_MODE);
3067*53ee8cc1Swenshuai.xi
3068*53ee8cc1Swenshuai.xi //Disable pvr1 & pvr2 block mechanism
3069*53ee8cc1Swenshuai.xi //DisableAV FIFO block mechanism for live path
3070*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PVR2_Config,
3071*53ee8cc1Swenshuai.xi _HAL_REG32_R(&_TspCtrl[0].PVR2_Config)|(TSP_PVR2_PVR_ALIGN_EN |
3072*53ee8cc1Swenshuai.xi TSP_PVR1_BLOCK_DIS |
3073*53ee8cc1Swenshuai.xi TSP_PVR2_BLOCK_DIS |
3074*53ee8cc1Swenshuai.xi TSP_V_BLOCK_DIS |
3075*53ee8cc1Swenshuai.xi TSP_V3D_BLOCK_DIS |
3076*53ee8cc1Swenshuai.xi TSP_AUD_BLOCK_DIS |
3077*53ee8cc1Swenshuai.xi TSP_AUDB_BLOCK_DIS
3078*53ee8cc1Swenshuai.xi ));
3079*53ee8cc1Swenshuai.xi // Set filein segment bit to 0
3080*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl[0].TSP_Ctrl1,
3081*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&_TspCtrl[0].TSP_Ctrl1), TSP_CTRL1_PVR_CMD_QUEUE_ENABLE));
3082*53ee8cc1Swenshuai.xi
3083*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PktChkSizeFilein, _HAL_REG32_R(&_TspCtrl[0].PktChkSizeFilein) | (TSP_SYSTIME_MODE_STC64));
3084*53ee8cc1Swenshuai.xi
3085*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl3[0].HW3_Cfg0, _HAL_REG16_R(&_TspCtrl3[0].HW3_Cfg0) | (PREVENT_SRAM_COLLISION | PUSI_THREE_BYTE_MODE));
3086*53ee8cc1Swenshuai.xi
3087*53ee8cc1Swenshuai.xi //sync byte
3088*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SyncByte_tsif0[0]), 0x4747);
3089*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SyncByte_tsif0[1]), 0x4747);
3090*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SyncByte_tsif0[2]), 0x4747);
3091*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SyncByte_tsif0[3]), 0x4747);
3092*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SyncByte_file[0]), 0x4747);
3093*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SyncByte_file[1]), 0x4747);
3094*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SyncByte_file[2]), 0x4747);
3095*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SyncByte_file[3]), 0x4747);
3096*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SyncByte_tsif1[0]), 0x4747);
3097*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SyncByte_tsif1[1]), 0x4747);
3098*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SyncByte_tsif1[2]), 0x4747);
3099*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SyncByte_tsif1[3]), 0x4747);
3100*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SyncByte_tsif2[0]), 0x4747);
3101*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SyncByte_tsif2[1]), 0x4747);
3102*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SyncByte_tsif2[2]), 0x4747);
3103*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SyncByte_tsif2[3]), 0x4747);
3104*53ee8cc1Swenshuai.xi
3105*53ee8cc1Swenshuai.xi //source id
3106*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SourceId_tsif0[0]), 0x3210);
3107*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SourceId_tsif0[1]), 0x7654);
3108*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SourceId_file[0]), 0x3210);
3109*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SourceId_file[1]), 0x7654);
3110*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SourceId_tsif1[0]), 0x3210);
3111*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SourceId_tsif1[1]), 0x7654);
3112*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SourceId_tsif2[0]), 0x3210);
3113*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl3[0].SourceId_tsif2[1]), 0x7654);
3114*53ee8cc1Swenshuai.xi
3115*53ee8cc1Swenshuai.xi //drop scmb packet
3116*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl3[0].HW3_Cfg1, _HAL_REG16_R(&_TspCtrl3[0].HW3_Cfg1) | (MASK_SCR_VID_EN|MASK_SCR_VID_3D_EN|MASK_SCR_AUD_EN|MASK_SCR_AUD_B_EN));
3117*53ee8cc1Swenshuai.xi
3118*53ee8cc1Swenshuai.xi //ENBLE to not check
3119*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].DMAW_ERR_WADDR_SRC_SEL, _HAL_REG32_R(&_TspCtrl[0].DMAW_ERR_WADDR_SRC_SEL) | (TSP_BLK_AF_SCRMB_BIT));
3120*53ee8cc1Swenshuai.xi
3121*53ee8cc1Swenshuai.xi //enable TSIF TSO blocking
3122*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl5[0].TsifCfg,
3123*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG16_R(&_TspCtrl5[0].TsifCfg), TSP_TSIFCFG_TSIF0_TSOBLK_EN | TSP_TSIFCFG_TSIF1_TSOBLK_EN | TSP_TSIFCFG_TSIF2_TSOBLK_EN | TSP_TSIFCFG_TSIFFI_TSOBLK_EN));
3124*53ee8cc1Swenshuai.xi
3125*53ee8cc1Swenshuai.xi //Fix 192 mode timer equal to 0 issue
3126*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl5[0].HwCfg0, _HAL_REG16_R(&_TspCtrl5[0].HwCfg0) | (TSP_FIX_192_TIMER_0_EN));
3127*53ee8cc1Swenshuai.xi
3128*53ee8cc1Swenshuai.xi //VQ parameters
3129*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].VQ0_CTRL, (_HAL_REG32_R(&_TspCtrl[0].VQ0_CTRL) & ~TSP_VQ0_FORCE_FIRE_CNT_1K_MASK) | (0x0C << TSP_VQ0_FORCE_FIRE_CNT_1K_SHIFT));
3130*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].VQ1_Config, (_HAL_REG32_R(&_TspCtrl[0].VQ1_Config) & ~TSP_VQ1_FORCEFIRE_CNT_1K_MASK) | (0x0C << TSP_VQ1_FORCEFIRE_CNT_1K_SHIFT));
3131*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].VQ2_Config, (_HAL_REG32_R(&_TspCtrl[0].VQ2_Config) & ~TSP_VQ2_FORCEFIRE_CNT_1K_MASK) | (0x0C << TSP_VQ2_FORCEFIRE_CNT_1K_SHIFT));
3132*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].VQ3_Config, (_HAL_REG32_R(&_TspCtrl[0].VQ3_Config) & ~TSP_VQ3_FORCEFIRE_CNT_1K_MASK) | (0x0C << TSP_VQ3_FORCEFIRE_CNT_1K_SHIFT));
3133*53ee8cc1Swenshuai.xi
3134*53ee8cc1Swenshuai.xi }
3135*53ee8cc1Swenshuai.xi
3136*53ee8cc1Swenshuai.xi // Default value of low bound is 0, default value of up bound is 0xFFFFFFFF, means no protection
3137*53ee8cc1Swenshuai.xi // If set both low bound and up bound to be 0, means protection all
3138*53ee8cc1Swenshuai.xi // The range can be written: phyStartAddr <= x < phyEndAddr
3139*53ee8cc1Swenshuai.xi // Protection range: x >= phyEndAddr && x < phyStartAddr
HAL_TSP_OrzWriteProtect_Enable(MS_BOOL bEnable,MS_PHY phyStartAddr,MS_PHY phyEndAddr)3140*53ee8cc1Swenshuai.xi void HAL_TSP_OrzWriteProtect_Enable(MS_BOOL bEnable, MS_PHY phyStartAddr, MS_PHY phyEndAddr)
3141*53ee8cc1Swenshuai.xi {
3142*53ee8cc1Swenshuai.xi MS_U32 lbnd, ubnd;
3143*53ee8cc1Swenshuai.xi MS_PHY phyMiuOffset = _HAL_TSP_MIU_OFFSET(phyStartAddr);
3144*53ee8cc1Swenshuai.xi
3145*53ee8cc1Swenshuai.xi if (bEnable)
3146*53ee8cc1Swenshuai.xi {
3147*53ee8cc1Swenshuai.xi if(phyStartAddr == phyEndAddr)
3148*53ee8cc1Swenshuai.xi phyStartAddr += (1UL << MIU_BUS);
3149*53ee8cc1Swenshuai.xi
3150*53ee8cc1Swenshuai.xi lbnd = (MS_U32)(((phyStartAddr-phyMiuOffset) >> MIU_BUS) & TSP_ORZ_DMAW_LBND_MASK);
3151*53ee8cc1Swenshuai.xi ubnd = (MS_U32)(((phyEndAddr-phyMiuOffset) >> MIU_BUS) & TSP_ORZ_DMAW_UBND_MASK);
3152*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].ORZ_DMAW_LBND, lbnd);
3153*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].ORZ_DMAW_UBND, ubnd);
3154*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg160C, _HAL_REG32_R(&_TspCtrl[0].reg160C) | TSP_ORZ_DMAW_PROT_EN);
3155*53ee8cc1Swenshuai.xi }
3156*53ee8cc1Swenshuai.xi else
3157*53ee8cc1Swenshuai.xi {
3158*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg160C, _HAL_REG32_R(&_TspCtrl[0].reg160C) & ~TSP_ORZ_DMAW_PROT_EN);
3159*53ee8cc1Swenshuai.xi }
3160*53ee8cc1Swenshuai.xi }
3161*53ee8cc1Swenshuai.xi
HAL_TSP_RemoveDupAVPkt(MS_BOOL bEnable)3162*53ee8cc1Swenshuai.xi void HAL_TSP_RemoveDupAVPkt(MS_BOOL bEnable)
3163*53ee8cc1Swenshuai.xi {
3164*53ee8cc1Swenshuai.xi if(bEnable)
3165*53ee8cc1Swenshuai.xi {
3166*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PktChkSizeFilein, _HAL_REG32_R(&_TspCtrl[0].PktChkSizeFilein) | TSP_REMOVE_DUP_AV_PKT);
3167*53ee8cc1Swenshuai.xi }
3168*53ee8cc1Swenshuai.xi else
3169*53ee8cc1Swenshuai.xi {
3170*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PktChkSizeFilein, _HAL_REG32_R(&_TspCtrl[0].PktChkSizeFilein) & ~TSP_REMOVE_DUP_AV_PKT);
3171*53ee8cc1Swenshuai.xi }
3172*53ee8cc1Swenshuai.xi }
3173*53ee8cc1Swenshuai.xi
HAL_TSP_RemoveDupAVFifoPkt(MS_U32 u32StreamId,MS_BOOL bEnable)3174*53ee8cc1Swenshuai.xi void HAL_TSP_RemoveDupAVFifoPkt(MS_U32 u32StreamId, MS_BOOL bEnable)
3175*53ee8cc1Swenshuai.xi {
3176*53ee8cc1Swenshuai.xi MS_U32 u32Flag[4] = {TSP_REMOVE_DUP_VIDEO_PKT, TSP_REMOVE_DUP_AUDIO_PKT, TSP_REMOVE_DUP_AUDIOB_PKT, TSP_REMOVE_DUP_VIDEO3D_PKT};
3177*53ee8cc1Swenshuai.xi
3178*53ee8cc1Swenshuai.xi if(bEnable)
3179*53ee8cc1Swenshuai.xi {
3180*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PktChkSizeFilein,
3181*53ee8cc1Swenshuai.xi _HAL_REG32_R(&_TspCtrl[0].PktChkSizeFilein) | u32Flag[u32StreamId]);
3182*53ee8cc1Swenshuai.xi }
3183*53ee8cc1Swenshuai.xi else
3184*53ee8cc1Swenshuai.xi {
3185*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PktChkSizeFilein,
3186*53ee8cc1Swenshuai.xi _HAL_REG32_R(&_TspCtrl[0].PktChkSizeFilein) & ~u32Flag[u32StreamId]);
3187*53ee8cc1Swenshuai.xi }
3188*53ee8cc1Swenshuai.xi }
3189*53ee8cc1Swenshuai.xi
HAL_TSP_TEI_RemoveErrorPkt(MS_U32 u32PktType,MS_BOOL bEnable)3190*53ee8cc1Swenshuai.xi void HAL_TSP_TEI_RemoveErrorPkt(MS_U32 u32PktType, MS_BOOL bEnable)
3191*53ee8cc1Swenshuai.xi {
3192*53ee8cc1Swenshuai.xi REG32* pReg = NULL;
3193*53ee8cc1Swenshuai.xi MS_U32 u32Flag;
3194*53ee8cc1Swenshuai.xi
3195*53ee8cc1Swenshuai.xi switch(u32PktType)
3196*53ee8cc1Swenshuai.xi {
3197*53ee8cc1Swenshuai.xi case TSP_PKTDMX0_LIVE:
3198*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].reg15b4;
3199*53ee8cc1Swenshuai.xi u32Flag = TSP_TEI_SKIPE_PKT_PID0;
3200*53ee8cc1Swenshuai.xi break;
3201*53ee8cc1Swenshuai.xi case TSP_PKTDMX0_FILE:
3202*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].reg15b4;
3203*53ee8cc1Swenshuai.xi u32Flag = TSP_TEI_SKIPE_PKT_FILE;
3204*53ee8cc1Swenshuai.xi break;
3205*53ee8cc1Swenshuai.xi case TSP_PKTDMX1:
3206*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].reg15b4;
3207*53ee8cc1Swenshuai.xi u32Flag = TSP_TEI_SKIPE_PKT_PID1;
3208*53ee8cc1Swenshuai.xi break;
3209*53ee8cc1Swenshuai.xi case TSP_PKTDMX2:
3210*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].PVR2_Config;
3211*53ee8cc1Swenshuai.xi u32Flag = TSP_TEI_SKIP_PKT2;
3212*53ee8cc1Swenshuai.xi break;
3213*53ee8cc1Swenshuai.xi default:
3214*53ee8cc1Swenshuai.xi return;
3215*53ee8cc1Swenshuai.xi }
3216*53ee8cc1Swenshuai.xi
3217*53ee8cc1Swenshuai.xi if(bEnable)
3218*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg,SET_FLAG1(_HAL_REG32_R(pReg), u32Flag));
3219*53ee8cc1Swenshuai.xi else
3220*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg,RESET_FLAG1(_HAL_REG32_R(pReg), u32Flag));
3221*53ee8cc1Swenshuai.xi }
3222*53ee8cc1Swenshuai.xi
HAL_TSP_GetTSIF_Status(MS_U8 u8TsIfId,MS_U16 * pu16Pad,MS_U16 * pu16Clk,MS_BOOL * pbExtSync,MS_BOOL * pbParl)3223*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_GetTSIF_Status(MS_U8 u8TsIfId, MS_U16* pu16Pad, MS_U16* pu16Clk, MS_BOOL* pbExtSync, MS_BOOL* pbParl)
3224*53ee8cc1Swenshuai.xi {
3225*53ee8cc1Swenshuai.xi MS_U16 u16dta;
3226*53ee8cc1Swenshuai.xi MS_U32 u32data;
3227*53ee8cc1Swenshuai.xi MS_BOOL bRes = FALSE;
3228*53ee8cc1Swenshuai.xi
3229*53ee8cc1Swenshuai.xi *pu16Pad = 0xFFFF;
3230*53ee8cc1Swenshuai.xi *pu16Clk = TSP_CLK_DISABLE;
3231*53ee8cc1Swenshuai.xi *pbExtSync = FALSE;
3232*53ee8cc1Swenshuai.xi *pbParl = FALSE;
3233*53ee8cc1Swenshuai.xi
3234*53ee8cc1Swenshuai.xi if(u8TsIfId == 0x80UL) //TSFI
3235*53ee8cc1Swenshuai.xi {
3236*53ee8cc1Swenshuai.xi *pu16Pad = (_HAL_REG16_R(&(_TspCtrl5[0].TS_MUX_CFG0)) >> TS_MUX_CFG_TSFI_MUX_SHIFT) & TS_MUX_CFG_TS0_MUX_MASK;
3237*53ee8cc1Swenshuai.xi *pu16Clk = (TSP_CLKGEN2_REG(REG_CLKGEN2_TSN_CLKFI) >> REG_CLKGEN2_TSN_CLK_TSFI_SHIFT) & REG_CLKGEN0_TSN_CLK_MASK;
3238*53ee8cc1Swenshuai.xi u16dta = _HAL_REG16_R(&_TspCtrl5[0].Ts_If_Fi_Cfg);
3239*53ee8cc1Swenshuai.xi *pbExtSync = (MS_BOOL)(u16dta & TSP_FIIF_EXT_SYNC_SEL);
3240*53ee8cc1Swenshuai.xi *pbParl = (MS_BOOL)(u16dta & TSP_FIIF_P_SEL);
3241*53ee8cc1Swenshuai.xi bRes = TRUE;
3242*53ee8cc1Swenshuai.xi }
3243*53ee8cc1Swenshuai.xi else if(u8TsIfId >= TSP_IF_NUM)
3244*53ee8cc1Swenshuai.xi {
3245*53ee8cc1Swenshuai.xi bRes = FALSE;
3246*53ee8cc1Swenshuai.xi }
3247*53ee8cc1Swenshuai.xi else
3248*53ee8cc1Swenshuai.xi {
3249*53ee8cc1Swenshuai.xi u16dta = _HAL_REG16_R(&(_TspCtrl5[0].TS_MUX_CFG0));
3250*53ee8cc1Swenshuai.xi
3251*53ee8cc1Swenshuai.xi switch(u8TsIfId)
3252*53ee8cc1Swenshuai.xi {
3253*53ee8cc1Swenshuai.xi case 0: //TSIF0 and else
3254*53ee8cc1Swenshuai.xi default:
3255*53ee8cc1Swenshuai.xi u16dta >>= TS_MUX_CFG_TS0_MUX_SHIFT;
3256*53ee8cc1Swenshuai.xi *pu16Clk = (TSP_CLKGEN0_REG(REG_CLKGEN0_TSN_CLK) >> REG_CLKGEN0_TSN_CLK_TS0_SHIFT) & REG_CLKGEN0_TSN_CLK_MASK;
3257*53ee8cc1Swenshuai.xi u32data = _HAL_REG32_R(&_TspCtrl[0].Hw_Config0);
3258*53ee8cc1Swenshuai.xi *pbExtSync = (MS_BOOL)((u32data & TSP_HW_CFG0_TSIF0_EXTSYNC) == TSP_HW_CFG0_TSIF0_EXTSYNC);
3259*53ee8cc1Swenshuai.xi *pbParl = (MS_BOOL)((u32data & TSP_HW_CFG0_TSIF0_PARL) == TSP_HW_CFG0_TSIF0_PARL);
3260*53ee8cc1Swenshuai.xi break;
3261*53ee8cc1Swenshuai.xi case 1: //TSIF1
3262*53ee8cc1Swenshuai.xi u16dta >>= TS_MUX_CFG_TS1_MUX_SHIFT;
3263*53ee8cc1Swenshuai.xi *pu16Clk = (TSP_CLKGEN0_REG(REG_CLKGEN0_TSN_CLK) >> REG_CLKGEN0_TSN_CLK_TS1_SHIFT) & REG_CLKGEN0_TSN_CLK_MASK;
3264*53ee8cc1Swenshuai.xi u32data = _HAL_REG32_R(&_TspCtrl[0].Hw_Config2);
3265*53ee8cc1Swenshuai.xi *pbExtSync = (MS_BOOL)((u32data & TSP_HW_CFG2_TSIF1_EXTSYNC) == TSP_HW_CFG2_TSIF1_EXTSYNC);
3266*53ee8cc1Swenshuai.xi *pbParl = (MS_BOOL)((u32data & TSP_HW_CFG2_TSIF1_PARL) == TSP_HW_CFG2_TSIF1_PARL);
3267*53ee8cc1Swenshuai.xi break;
3268*53ee8cc1Swenshuai.xi case 2: //TSIF2
3269*53ee8cc1Swenshuai.xi u16dta >>= TS_MUX_CFG_TS2_MUX_SHIFT;
3270*53ee8cc1Swenshuai.xi *pu16Clk = (TSP_CLKGEN0_REG(REG_CLKGEN0_TSN_CLK2) >> REG_CLKGEN0_TSN_CLK_TS2_SHIFT) & REG_CLKGEN0_TSN_CLK_MASK;
3271*53ee8cc1Swenshuai.xi u32data = _HAL_REG32_R(&_TspCtrl[0].PVR2_Config);
3272*53ee8cc1Swenshuai.xi *pbExtSync = (MS_BOOL)((u32data & TSP_TSIF2_EXTSYNC) == TSP_TSIF2_EXTSYNC);
3273*53ee8cc1Swenshuai.xi *pbParl = (MS_BOOL)((u32data & TSP_TSIF2_PARL) == TSP_TSIF2_PARL);
3274*53ee8cc1Swenshuai.xi break;
3275*53ee8cc1Swenshuai.xi }
3276*53ee8cc1Swenshuai.xi *pu16Pad = u16dta & TS_MUX_CFG_TS0_MUX_MASK;
3277*53ee8cc1Swenshuai.xi bRes = TRUE;
3278*53ee8cc1Swenshuai.xi }
3279*53ee8cc1Swenshuai.xi return bRes;
3280*53ee8cc1Swenshuai.xi }
3281*53ee8cc1Swenshuai.xi
HAL_TSP_Check_FIFO_Overflow(MS_U32 u32StreamId)3282*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_Check_FIFO_Overflow(MS_U32 u32StreamId)
3283*53ee8cc1Swenshuai.xi {
3284*53ee8cc1Swenshuai.xi MS_U32 u32data = _HAL_REG32_R(&_TspCtrl[0].Idr_Read1);
3285*53ee8cc1Swenshuai.xi
3286*53ee8cc1Swenshuai.xi switch (u32StreamId)
3287*53ee8cc1Swenshuai.xi {
3288*53ee8cc1Swenshuai.xi case 0: // return VFifo status
3289*53ee8cc1Swenshuai.xi return ((u32data & TSP_VD_FIFO_OVERFLOW) == TSP_VD_FIFO_OVERFLOW);
3290*53ee8cc1Swenshuai.xi case 1: // return AFifo 0 status
3291*53ee8cc1Swenshuai.xi return ((u32data & TSP_AU_FIFO_OVERFLOW) == TSP_AU_FIFO_OVERFLOW);
3292*53ee8cc1Swenshuai.xi case 2: // return AFifo 1 status
3293*53ee8cc1Swenshuai.xi return ((u32data & TSP_AUB_FIFO_OVERFLOW) == TSP_AUB_FIFO_OVERFLOW);
3294*53ee8cc1Swenshuai.xi case 3: // return V3D Fifo status
3295*53ee8cc1Swenshuai.xi return ((u32data & TSP_V3D_FIFO_OVERFLOW) == TSP_V3D_FIFO_OVERFLOW);
3296*53ee8cc1Swenshuai.xi default:
3297*53ee8cc1Swenshuai.xi return FALSE;
3298*53ee8cc1Swenshuai.xi }
3299*53ee8cc1Swenshuai.xi }
3300*53ee8cc1Swenshuai.xi
HAL_TSP_HWPcr_SetSrcId(MS_U32 u32EngId,MS_U32 u32SrcId)3301*53ee8cc1Swenshuai.xi void HAL_TSP_HWPcr_SetSrcId(MS_U32 u32EngId, MS_U32 u32SrcId)
3302*53ee8cc1Swenshuai.xi {
3303*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl3[0].PIDFLR_PCR[u32EngId],
3304*53ee8cc1Swenshuai.xi (_HAL_REG32_R(&_TspCtrl3[0].PIDFLR_PCR[u32EngId]) & ~TSP_PIDFLT_PCR_SOURCE_MASK) | (u32SrcId << TSP_PIDFLT_PCR_SOURCE_SHIFT));
3305*53ee8cc1Swenshuai.xi }
3306*53ee8cc1Swenshuai.xi
HAL_TSP_HWPcr_SelSrc(MS_U32 u32EngId,MS_U32 u32Src)3307*53ee8cc1Swenshuai.xi void HAL_TSP_HWPcr_SelSrc(MS_U32 u32EngId, MS_U32 u32Src)
3308*53ee8cc1Swenshuai.xi {
3309*53ee8cc1Swenshuai.xi #if (TSP_HWPCR_BY_HK == 1 || !defined(HWPCR_ENABLE))
3310*53ee8cc1Swenshuai.xi
3311*53ee8cc1Swenshuai.xi if(u32EngId == 0)
3312*53ee8cc1Swenshuai.xi {
3313*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].FIFO_Src,
3314*53ee8cc1Swenshuai.xi (_HAL_REG32_R(&_TspCtrl[0].FIFO_Src) & ~TSP_PCR0_SRC_MASK) | (u32Src << TSP_PCR0_SRC_SHIFT));
3315*53ee8cc1Swenshuai.xi }
3316*53ee8cc1Swenshuai.xi else if(u32EngId == 1)
3317*53ee8cc1Swenshuai.xi {
3318*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].FIFO_Src,
3319*53ee8cc1Swenshuai.xi (_HAL_REG32_R(&_TspCtrl[0].FIFO_Src) & ~TSP_PCR1_SRC_MASK) | (u32Src << TSP_PCR1_SRC_SHIFT));
3320*53ee8cc1Swenshuai.xi }
3321*53ee8cc1Swenshuai.xi
3322*53ee8cc1Swenshuai.xi #else
3323*53ee8cc1Swenshuai.xi if(u32EngId == 0)
3324*53ee8cc1Swenshuai.xi {
3325*53ee8cc1Swenshuai.xi _HAL_TSP_CMD_Write_HWPCR_Reg(TSP_PCR0_SRC_MASK, (u32Src << TSP_PCR0_SRC_SHIFT));
3326*53ee8cc1Swenshuai.xi }
3327*53ee8cc1Swenshuai.xi else
3328*53ee8cc1Swenshuai.xi {
3329*53ee8cc1Swenshuai.xi _HAL_TSP_CMD_Write_HWPCR_Reg(TSP_PCR1_SRC_MASK, (u32Src << TSP_PCR1_SRC_SHIFT));
3330*53ee8cc1Swenshuai.xi }
3331*53ee8cc1Swenshuai.xi #endif
3332*53ee8cc1Swenshuai.xi
3333*53ee8cc1Swenshuai.xi }
3334*53ee8cc1Swenshuai.xi
HAL_TSP_HWPcr_Reset(MS_U32 u32EngId,MS_BOOL bReset)3335*53ee8cc1Swenshuai.xi void HAL_TSP_HWPcr_Reset(MS_U32 u32EngId, MS_BOOL bReset)
3336*53ee8cc1Swenshuai.xi {
3337*53ee8cc1Swenshuai.xi MS_U32 u32value = ((u32EngId == 0)? TSP_PCR0_RESET: TSP_PCR1_RESET);
3338*53ee8cc1Swenshuai.xi
3339*53ee8cc1Swenshuai.xi #if (TSP_HWPCR_BY_HK == 1 || !defined(HWPCR_ENABLE))
3340*53ee8cc1Swenshuai.xi
3341*53ee8cc1Swenshuai.xi if(bReset)
3342*53ee8cc1Swenshuai.xi {
3343*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].FIFO_Src,
3344*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].FIFO_Src), u32value));
3345*53ee8cc1Swenshuai.xi }
3346*53ee8cc1Swenshuai.xi else
3347*53ee8cc1Swenshuai.xi {
3348*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].FIFO_Src,
3349*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].FIFO_Src), u32value));
3350*53ee8cc1Swenshuai.xi }
3351*53ee8cc1Swenshuai.xi
3352*53ee8cc1Swenshuai.xi #else
3353*53ee8cc1Swenshuai.xi if(bReset)
3354*53ee8cc1Swenshuai.xi {
3355*53ee8cc1Swenshuai.xi _HAL_TSP_CMD_Write_HWPCR_Reg(u32value, 0);
3356*53ee8cc1Swenshuai.xi }
3357*53ee8cc1Swenshuai.xi else
3358*53ee8cc1Swenshuai.xi {
3359*53ee8cc1Swenshuai.xi _HAL_TSP_CMD_Write_HWPCR_Reg(u32value, 1);
3360*53ee8cc1Swenshuai.xi }
3361*53ee8cc1Swenshuai.xi #endif
3362*53ee8cc1Swenshuai.xi
3363*53ee8cc1Swenshuai.xi }
3364*53ee8cc1Swenshuai.xi
HAL_TSP_HWPcr_Read(MS_U32 u32EngId,MS_U32 * pu32Pcr,MS_U32 * pu32Pcr_32)3365*53ee8cc1Swenshuai.xi void HAL_TSP_HWPcr_Read(MS_U32 u32EngId, MS_U32 *pu32Pcr, MS_U32 *pu32Pcr_32)
3366*53ee8cc1Swenshuai.xi {
3367*53ee8cc1Swenshuai.xi MS_U32 u32Mask = ((u32EngId == 0) ? TSP_PCR0_READ : TSP_PCR1_READ);
3368*53ee8cc1Swenshuai.xi MS_U16 u16value = (MS_U16)((u32EngId == 0) ? TSP_HWINT2_PCR0_UPDATE_END : TSP_HWINT2_PCR1_UPDATE_END);
3369*53ee8cc1Swenshuai.xi
3370*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].FIFO_Src,
3371*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].FIFO_Src), u32Mask));
3372*53ee8cc1Swenshuai.xi
3373*53ee8cc1Swenshuai.xi if(u32EngId == 0)
3374*53ee8cc1Swenshuai.xi {
3375*53ee8cc1Swenshuai.xi *pu32Pcr = _HAL_REG32_R(&_TspCtrl[0].HWPCR0_L);
3376*53ee8cc1Swenshuai.xi *pu32Pcr_32 = _HAL_REG32_R(&_TspCtrl[0].HWPCR0_H) & 0x00000001UL;
3377*53ee8cc1Swenshuai.xi }
3378*53ee8cc1Swenshuai.xi else if(u32EngId == 1)
3379*53ee8cc1Swenshuai.xi {
3380*53ee8cc1Swenshuai.xi *pu32Pcr = _HAL_REG32_R(&_TspCtrl[0].HWPCR1_L);
3381*53ee8cc1Swenshuai.xi *pu32Pcr_32 = _HAL_REG32_R(&_TspCtrl[0].HWPCR1_H) & 0x00000001UL;
3382*53ee8cc1Swenshuai.xi }
3383*53ee8cc1Swenshuai.xi
3384*53ee8cc1Swenshuai.xi _HAL_TSP_HwInt2_BitClr(u16value);
3385*53ee8cc1Swenshuai.xi
3386*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].FIFO_Src,
3387*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].FIFO_Src), u32Mask));
3388*53ee8cc1Swenshuai.xi }
3389*53ee8cc1Swenshuai.xi
HAL_TSP_HWPcr_Int_Enable(MS_U32 u32EngId,MS_BOOL bEnable)3390*53ee8cc1Swenshuai.xi void HAL_TSP_HWPcr_Int_Enable(MS_U32 u32EngId, MS_BOOL bEnable)
3391*53ee8cc1Swenshuai.xi {
3392*53ee8cc1Swenshuai.xi MS_U16 u16Mask = (MS_U16)(((u32EngId == 0) ? TSP_HWINT2_PCR0_UPDATE_END : TSP_HWINT2_PCR1_UPDATE_END) >> 8);
3393*53ee8cc1Swenshuai.xi
3394*53ee8cc1Swenshuai.xi if(bEnable)
3395*53ee8cc1Swenshuai.xi {
3396*53ee8cc1Swenshuai.xi _HAL_TSP_HwInt2_BitSet(u16Mask);
3397*53ee8cc1Swenshuai.xi }
3398*53ee8cc1Swenshuai.xi else
3399*53ee8cc1Swenshuai.xi {
3400*53ee8cc1Swenshuai.xi _HAL_TSP_HwInt2_BitClr(u16Mask);
3401*53ee8cc1Swenshuai.xi }
3402*53ee8cc1Swenshuai.xi }
3403*53ee8cc1Swenshuai.xi
3404*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
3405*53ee8cc1Swenshuai.xi // For STC part
3406*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
HAL_TSP_Stc_ctrl(MS_U32 u32EngId,MS_U32 u32Sync)3407*53ee8cc1Swenshuai.xi void HAL_TSP_Stc_ctrl(MS_U32 u32EngId, MS_U32 u32Sync)
3408*53ee8cc1Swenshuai.xi {
3409*53ee8cc1Swenshuai.xi MS_U32 u32value = 0UL;
3410*53ee8cc1Swenshuai.xi MS_VIRT virtReg = 0;
3411*53ee8cc1Swenshuai.xi
3412*53ee8cc1Swenshuai.xi /////////////Set STC control by HK////////////////
3413*53ee8cc1Swenshuai.xi // select synth from chip top : bit 1 -> 0 -> controlled by HK
3414*53ee8cc1Swenshuai.xi u32value = ((u32EngId == 0) ? REG_CLKGEN0_STC_CW_SEL : REG_CLKGEN0_STC1_CW_SEL);
3415*53ee8cc1Swenshuai.xi TSP_CLKGEN0_REG(REG_CLKGEN0_DC0_SYTNTH) &= ~u32value;
3416*53ee8cc1Swenshuai.xi
3417*53ee8cc1Swenshuai.xi // set HK STC synth CW
3418*53ee8cc1Swenshuai.xi //if CLK_MPLL_SYN is 432MHz, set 0x28000000;if CLK_MPLL_SYN is 216MHz, set 0x14000000
3419*53ee8cc1Swenshuai.xi u32value = ((u32EngId == 0) ? REG_CLKGEN0_DC0_STC_CW_L : (REG_CLKGEN0_DC0_STC_CW_L+2));
3420*53ee8cc1Swenshuai.xi TSP_CLKGEN0_REG(u32value) = (MS_U16)(u32Sync & 0xFFFF);
3421*53ee8cc1Swenshuai.xi u32value = ((u32EngId == 0) ? REG_CLKGEN0_DC0_STC_CW_H : (REG_CLKGEN0_DC0_STC_CW_H+2));
3422*53ee8cc1Swenshuai.xi TSP_CLKGEN0_REG(u32value) = (MS_U16)(u32Sync >> 16UL);
3423*53ee8cc1Swenshuai.xi
3424*53ee8cc1Swenshuai.xi // set STC synth
3425*53ee8cc1Swenshuai.xi u32value = ((u32EngId == 0) ? REG_CLKGEN0_STC_CW_EN : REG_CLKGEN0_STC1_CW_EN);
3426*53ee8cc1Swenshuai.xi TSP_CLKGEN0_REG(REG_CLKGEN0_DC0_SYTNTH) &= ~u32value;
3427*53ee8cc1Swenshuai.xi TSP_CLKGEN0_REG(REG_CLKGEN0_DC0_SYTNTH) |= u32value;
3428*53ee8cc1Swenshuai.xi TSP_CLKGEN0_REG(REG_CLKGEN0_DC0_SYTNTH) &= ~u32value;
3429*53ee8cc1Swenshuai.xi
3430*53ee8cc1Swenshuai.xi /////////////Set STC control by TSP////////////////
3431*53ee8cc1Swenshuai.xi // select synth from TSP : bit 1 -> 1 -> controlled by TSP
3432*53ee8cc1Swenshuai.xi u32value = ((u32EngId == 0) ? REG_CLKGEN0_STC_CW_SEL : REG_CLKGEN0_STC1_CW_SEL);
3433*53ee8cc1Swenshuai.xi TSP_CLKGEN0_REG(REG_CLKGEN0_DC0_SYTNTH) |= u32value;
3434*53ee8cc1Swenshuai.xi
3435*53ee8cc1Swenshuai.xi // set TSP STC synth CW
3436*53ee8cc1Swenshuai.xi //if CLK_MPLL_SYN is 432MHz, set 0x28000000;if CLK_MPLL_SYN is 216MHz, set 0x14000000
3437*53ee8cc1Swenshuai.xi virtReg = ((u32EngId == 0) ? 0x0021024c : 0x00210280);
3438*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)(virtReg<<1UL), u32Sync);
3439*53ee8cc1Swenshuai.xi
3440*53ee8cc1Swenshuai.xi // t2 , t3 had no 0x0021025c, it was add after t4, eanble synthesizer
3441*53ee8cc1Swenshuai.xi u32value = ((u32EngId == 0) ? 0x01UL : 0x02UL);
3442*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)(0x0021025cUL<<1UL), HAL_REG32_IndR((REG32 *)(0x0021025cUL<<1UL))|u32value);
3443*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)(0x0021025cUL<<1UL), HAL_REG32_IndR((REG32 *)(0x0021025cUL<<1UL))& ~u32value);
3444*53ee8cc1Swenshuai.xi }
3445*53ee8cc1Swenshuai.xi
3446*53ee8cc1Swenshuai.xi // GET MCU STC synth CW
HAL_TSP_GetSTCSynth(MS_U32 u32EngId)3447*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_GetSTCSynth(MS_U32 u32EngId)
3448*53ee8cc1Swenshuai.xi {
3449*53ee8cc1Swenshuai.xi MS_U32 u32value = 0, u32sync = 0;
3450*53ee8cc1Swenshuai.xi
3451*53ee8cc1Swenshuai.xi u32value = ((u32EngId == 0) ? REG_CLKGEN0_DC0_STC_CW_L : (REG_CLKGEN0_DC0_STC_CW_L+2));
3452*53ee8cc1Swenshuai.xi u32sync = (MS_U32)TSP_CLKGEN0_REG(u32value);
3453*53ee8cc1Swenshuai.xi u32value = ((u32EngId == 0) ? REG_CLKGEN0_DC0_STC_CW_H : (REG_CLKGEN0_DC0_STC_CW_H+2));
3454*53ee8cc1Swenshuai.xi u32sync |= (((MS_U32)TSP_CLKGEN0_REG(u32value)) << 16UL);
3455*53ee8cc1Swenshuai.xi
3456*53ee8cc1Swenshuai.xi return u32sync;
3457*53ee8cc1Swenshuai.xi }
3458*53ee8cc1Swenshuai.xi
HAL_TSP_STC_Update_Disable(MS_U32 u32EngId,MS_BOOL bDisable)3459*53ee8cc1Swenshuai.xi void HAL_TSP_STC_Update_Disable(MS_U32 u32EngId, MS_BOOL bDisable)
3460*53ee8cc1Swenshuai.xi {
3461*53ee8cc1Swenshuai.xi if(bDisable)
3462*53ee8cc1Swenshuai.xi {
3463*53ee8cc1Swenshuai.xi if(u32EngId == 1)
3464*53ee8cc1Swenshuai.xi {
3465*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg15b4,
3466*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg15b4), TSP_64bit_PCR2_ld));
3467*53ee8cc1Swenshuai.xi }
3468*53ee8cc1Swenshuai.xi else
3469*53ee8cc1Swenshuai.xi {
3470*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg15b4,
3471*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg15b4), TSP_cnt_33b_ld));
3472*53ee8cc1Swenshuai.xi }
3473*53ee8cc1Swenshuai.xi }
3474*53ee8cc1Swenshuai.xi else
3475*53ee8cc1Swenshuai.xi {
3476*53ee8cc1Swenshuai.xi if(u32EngId == 1)
3477*53ee8cc1Swenshuai.xi {
3478*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg15b4,
3479*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg15b4), TSP_64bit_PCR2_ld));
3480*53ee8cc1Swenshuai.xi }
3481*53ee8cc1Swenshuai.xi else
3482*53ee8cc1Swenshuai.xi {
3483*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg15b4,
3484*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg15b4), TSP_cnt_33b_ld));
3485*53ee8cc1Swenshuai.xi }
3486*53ee8cc1Swenshuai.xi }
3487*53ee8cc1Swenshuai.xi }
3488*53ee8cc1Swenshuai.xi
HAL_TSP_GetSTC(MS_U32 u32EngId)3489*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_GetSTC(MS_U32 u32EngId)
3490*53ee8cc1Swenshuai.xi {
3491*53ee8cc1Swenshuai.xi if(u32EngId == 1)
3492*53ee8cc1Swenshuai.xi {
3493*53ee8cc1Swenshuai.xi return (_HAL_REG32_R(&_TspCtrl[0].PCR64_2_L));
3494*53ee8cc1Swenshuai.xi }
3495*53ee8cc1Swenshuai.xi
3496*53ee8cc1Swenshuai.xi if(HAS_FLAG(_HAL_REG32_R(&_TspCtrl[0].PktChkSizeFilein), TSP_SYSTIME_MODE_STC64))
3497*53ee8cc1Swenshuai.xi {
3498*53ee8cc1Swenshuai.xi MS_U32 u32temp = 0UL;
3499*53ee8cc1Swenshuai.xi
3500*53ee8cc1Swenshuai.xi u32temp = (_HAL_REG32_R(&_TspCtrl[0].TsRec_Tail2_Pcr1) & TSP_PCR64_L16_MASK) >> TSP_PCR64_L16_SHFT;
3501*53ee8cc1Swenshuai.xi u32temp |= ((_HAL_REG32_R(&_TspCtrl[0].Pcr1) & 0xFFFFUL) << 16UL);
3502*53ee8cc1Swenshuai.xi return u32temp ;
3503*53ee8cc1Swenshuai.xi }
3504*53ee8cc1Swenshuai.xi else
3505*53ee8cc1Swenshuai.xi {
3506*53ee8cc1Swenshuai.xi return HAL_REG32_IndR((REG32 *)(0x00210244UL<< 1UL));
3507*53ee8cc1Swenshuai.xi }
3508*53ee8cc1Swenshuai.xi
3509*53ee8cc1Swenshuai.xi return 0;
3510*53ee8cc1Swenshuai.xi }
3511*53ee8cc1Swenshuai.xi
HAL_TSP_GetSTC_32(MS_U32 u32EngId)3512*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_GetSTC_32(MS_U32 u32EngId)
3513*53ee8cc1Swenshuai.xi {
3514*53ee8cc1Swenshuai.xi if(u32EngId == 1)
3515*53ee8cc1Swenshuai.xi {
3516*53ee8cc1Swenshuai.xi return (_HAL_REG32_R(&_TspCtrl[0].PCR64_2_H));
3517*53ee8cc1Swenshuai.xi }
3518*53ee8cc1Swenshuai.xi
3519*53ee8cc1Swenshuai.xi if(HAS_FLAG(_HAL_REG32_R(&_TspCtrl[0].PktChkSizeFilein), TSP_SYSTIME_MODE_STC64))
3520*53ee8cc1Swenshuai.xi {
3521*53ee8cc1Swenshuai.xi MS_U32 u32temp;
3522*53ee8cc1Swenshuai.xi
3523*53ee8cc1Swenshuai.xi u32temp = (_HAL_REG32_R(&_TspCtrl[0].Pcr1) >> 16UL)& 0xFFFFUL;
3524*53ee8cc1Swenshuai.xi u32temp |= (((_HAL_REG32_R(&_TspCtrl[0].Pcr64_H) & TSP_PCR64_H16_MASK) & 0xFFFFUL) << 16UL);
3525*53ee8cc1Swenshuai.xi return u32temp ;
3526*53ee8cc1Swenshuai.xi }
3527*53ee8cc1Swenshuai.xi else
3528*53ee8cc1Swenshuai.xi {
3529*53ee8cc1Swenshuai.xi return (HAL_REG32_IndR((REG32 *)(0x00210248UL<< 1UL)) & 0x01UL);
3530*53ee8cc1Swenshuai.xi }
3531*53ee8cc1Swenshuai.xi }
3532*53ee8cc1Swenshuai.xi
HAL_TSP_SetSTC(MS_U32 u32EngId,MS_U32 u32STC,MS_U32 u32STC_32)3533*53ee8cc1Swenshuai.xi void HAL_TSP_SetSTC(MS_U32 u32EngId, MS_U32 u32STC, MS_U32 u32STC_32)
3534*53ee8cc1Swenshuai.xi {
3535*53ee8cc1Swenshuai.xi if(u32EngId == 1)
3536*53ee8cc1Swenshuai.xi {
3537*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PCR64_2_L, u32STC);
3538*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PCR64_2_H, u32STC_32);
3539*53ee8cc1Swenshuai.xi return;
3540*53ee8cc1Swenshuai.xi }
3541*53ee8cc1Swenshuai.xi
3542*53ee8cc1Swenshuai.xi if(HAS_FLAG(_HAL_REG32_R(&_TspCtrl[0].PktChkSizeFilein), TSP_SYSTIME_MODE_STC64))
3543*53ee8cc1Swenshuai.xi {
3544*53ee8cc1Swenshuai.xi MS_U32 u32temp;
3545*53ee8cc1Swenshuai.xi
3546*53ee8cc1Swenshuai.xi u32temp = ((u32STC & 0xFFFFUL) << TSP_PCR64_L16_SHFT) |
3547*53ee8cc1Swenshuai.xi (_HAL_REG32_R(&_TspCtrl[0].TsRec_Tail2_Pcr1) & ~TSP_PCR64_L16_MASK);
3548*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].TsRec_Tail2_Pcr1, u32temp);
3549*53ee8cc1Swenshuai.xi
3550*53ee8cc1Swenshuai.xi u32temp = ((u32STC >> 16UL) & 0xFFFFUL) | ((u32STC_32 & 0xFFFFUL) << 16UL);
3551*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Pcr1, u32temp);
3552*53ee8cc1Swenshuai.xi
3553*53ee8cc1Swenshuai.xi u32temp = (_HAL_REG32_R(&_TspCtrl[0].Pcr64_H) & ~TSP_PCR64_H16_MASK) | ((u32STC_32 >> 16UL) & TSP_PCR64_H16_MASK);
3554*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Pcr64_H, u32temp);
3555*53ee8cc1Swenshuai.xi }
3556*53ee8cc1Swenshuai.xi else
3557*53ee8cc1Swenshuai.xi {
3558*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)(0x00210244UL<< 1UL), u32STC);
3559*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)(0x00210248UL<< 1UL), u32STC_32 & 0x01UL);
3560*53ee8cc1Swenshuai.xi }
3561*53ee8cc1Swenshuai.xi }
3562*53ee8cc1Swenshuai.xi
HAL_TSP_SelectSTCEng(MS_U32 u32FltSrc,MS_U32 u32Eng)3563*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_SelectSTCEng(MS_U32 u32FltSrc, MS_U32 u32Eng)
3564*53ee8cc1Swenshuai.xi {
3565*53ee8cc1Swenshuai.xi MS_U32 u32cmd = TSP_MCU_CMD_SEL_STC_ENG|((u32FltSrc >> TSP_PIDFLT_IN_SHIFT) << TSP_MCU_CMD_SEL_STC_ENG_FLTSRC_SHIFT)|u32Eng;
3566*53ee8cc1Swenshuai.xi
3567*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, u32cmd);
3568*53ee8cc1Swenshuai.xi
3569*53ee8cc1Swenshuai.xi while(_HAL_REG32_R(&_TspCtrl[0].MCU_Cmd) != 0UL);
3570*53ee8cc1Swenshuai.xi
3571*53ee8cc1Swenshuai.xi return TRUE;
3572*53ee8cc1Swenshuai.xi }
3573*53ee8cc1Swenshuai.xi
3574*53ee8cc1Swenshuai.xi #if 0
3575*53ee8cc1Swenshuai.xi void HAL_TSP_SetSTC_32(MS_U32 u32EngId, MS_U32 u32STC_32)
3576*53ee8cc1Swenshuai.xi {
3577*53ee8cc1Swenshuai.xi if(u32EngId == 1)
3578*53ee8cc1Swenshuai.xi {
3579*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PCR64_2_H, u32STC_32);
3580*53ee8cc1Swenshuai.xi return;
3581*53ee8cc1Swenshuai.xi }
3582*53ee8cc1Swenshuai.xi
3583*53ee8cc1Swenshuai.xi if(HAS_FLAG(_HAL_REG32_R(&_TspCtrl[0].PktChkSizeFilein), TSP_SYSTIME_MODE_STC64))
3584*53ee8cc1Swenshuai.xi {
3585*53ee8cc1Swenshuai.xi MS_U32 u32temp;
3586*53ee8cc1Swenshuai.xi
3587*53ee8cc1Swenshuai.xi u32temp = (_HAL_REG32_R(&_TspCtrl[0].Pcr1) & ~ 0xFFFF0000UL) | ((u32STC_32 & 0xFFFFUL) << 16UL);
3588*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Pcr1, u32temp);
3589*53ee8cc1Swenshuai.xi u32temp = (_HAL_REG32_R(&_TspCtrl[0].Pcr64_H) & ~TSP_PCR64_H16_MASK) | ((u32STC_32 >> 16UL) & TSP_PCR64_H16_MASK);
3590*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Pcr64_H, u32temp);
3591*53ee8cc1Swenshuai.xi }
3592*53ee8cc1Swenshuai.xi else
3593*53ee8cc1Swenshuai.xi {
3594*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)(0x00210248UL<< 1UL), u32STC_32 & 0x01UL);
3595*53ee8cc1Swenshuai.xi }
3596*53ee8cc1Swenshuai.xi }
3597*53ee8cc1Swenshuai.xi #endif
3598*53ee8cc1Swenshuai.xi
HAL_TSP_CmdQ_SetSTC(MS_U32 u32EngId,MS_U32 u32STC)3599*53ee8cc1Swenshuai.xi void HAL_TSP_CmdQ_SetSTC(MS_U32 u32EngId, MS_U32 u32STC)
3600*53ee8cc1Swenshuai.xi {
3601*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Pcr.ML, u32STC);
3602*53ee8cc1Swenshuai.xi }
3603*53ee8cc1Swenshuai.xi
HAL_TSP_CmdQ_SetSTC_32(MS_U32 u32EngId,MS_U32 u32STC_32)3604*53ee8cc1Swenshuai.xi void HAL_TSP_CmdQ_SetSTC_32(MS_U32 u32EngId, MS_U32 u32STC_32)
3605*53ee8cc1Swenshuai.xi {
3606*53ee8cc1Swenshuai.xi _HAL_REG32L_W(&_TspCtrl[0].Pcr.H32, u32STC_32 & 0x01UL);
3607*53ee8cc1Swenshuai.xi }
3608*53ee8cc1Swenshuai.xi
HAL_TSP_CmdQ_GetSTC(MS_U32 u32EngId)3609*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_CmdQ_GetSTC(MS_U32 u32EngId)
3610*53ee8cc1Swenshuai.xi {
3611*53ee8cc1Swenshuai.xi return (_HAL_REG32_R(&_TspCtrl[0].Pcr.ML));
3612*53ee8cc1Swenshuai.xi }
3613*53ee8cc1Swenshuai.xi
HAL_TSP_CmdQ_GetSTC_32(MS_U32 u32EngId)3614*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_CmdQ_GetSTC_32(MS_U32 u32EngId)
3615*53ee8cc1Swenshuai.xi {
3616*53ee8cc1Swenshuai.xi return (_HAL_REG32L_R(&_TspCtrl[0].Pcr.H32) & 0x01UL);
3617*53ee8cc1Swenshuai.xi }
3618*53ee8cc1Swenshuai.xi
HAL_TSP_STC_UpdateCtrl(MS_U8 u8Eng,MS_U8 u8Opt)3619*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_STC_UpdateCtrl(MS_U8 u8Eng, MS_U8 u8Opt)
3620*53ee8cc1Swenshuai.xi {
3621*53ee8cc1Swenshuai.xi MS_U32 i = 0;
3622*53ee8cc1Swenshuai.xi MS_U32 u32Enable = 0;
3623*53ee8cc1Swenshuai.xi MS_U32 u32Cmd = 0;
3624*53ee8cc1Swenshuai.xi
3625*53ee8cc1Swenshuai.xi if(u8Opt & HAL_TSP_STC_UPDATE_HK)
3626*53ee8cc1Swenshuai.xi {
3627*53ee8cc1Swenshuai.xi u32Enable = 1;
3628*53ee8cc1Swenshuai.xi }
3629*53ee8cc1Swenshuai.xi if(u8Opt & HAL_TSP_STC_UPDATE_UPDATEONCE)
3630*53ee8cc1Swenshuai.xi {
3631*53ee8cc1Swenshuai.xi u32Cmd = TSP_MCU_CMD_CTRL_STC_UPDATE_ONCE;
3632*53ee8cc1Swenshuai.xi }
3633*53ee8cc1Swenshuai.xi
3634*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, u32Enable);
3635*53ee8cc1Swenshuai.xi
3636*53ee8cc1Swenshuai.xi if (u8Eng == 0)
3637*53ee8cc1Swenshuai.xi {
3638*53ee8cc1Swenshuai.xi u32Cmd |= TSP_MCU_CMD_CTRL_STC_UPDATE;
3639*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, u32Cmd);
3640*53ee8cc1Swenshuai.xi }
3641*53ee8cc1Swenshuai.xi else
3642*53ee8cc1Swenshuai.xi {
3643*53ee8cc1Swenshuai.xi u32Cmd |= TSP_MCU_CMD_CTRL_STC1_UPDATE;
3644*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, u32Cmd);
3645*53ee8cc1Swenshuai.xi }
3646*53ee8cc1Swenshuai.xi
3647*53ee8cc1Swenshuai.xi while (i< 4UL)
3648*53ee8cc1Swenshuai.xi {
3649*53ee8cc1Swenshuai.xi if (0 == _HAL_REG32_R(&_TspCtrl[0].MCU_Cmd))
3650*53ee8cc1Swenshuai.xi {
3651*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, 0);
3652*53ee8cc1Swenshuai.xi return TRUE;
3653*53ee8cc1Swenshuai.xi }
3654*53ee8cc1Swenshuai.xi i++;
3655*53ee8cc1Swenshuai.xi _delay();
3656*53ee8cc1Swenshuai.xi }
3657*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, 0);
3658*53ee8cc1Swenshuai.xi return FALSE;
3659*53ee8cc1Swenshuai.xi }
3660*53ee8cc1Swenshuai.xi
HAL_TSP_SetSTCOffset(MS_U32 u32EngId,MS_U32 u32Offset,MS_BOOL bAdd)3661*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_SetSTCOffset(MS_U32 u32EngId, MS_U32 u32Offset, MS_BOOL bAdd)
3662*53ee8cc1Swenshuai.xi {
3663*53ee8cc1Swenshuai.xi //MS_U32 u32opt = ((MS_U32)bAdd & 0xFF) << TSP_MCU_CMD_SET_STC_OFFSET_OPTION_SHIFT;
3664*53ee8cc1Swenshuai.xi
3665*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, u32Offset);
3666*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_SET_STC_OFFSET | u32EngId /*| u32opt*/);
3667*53ee8cc1Swenshuai.xi
3668*53ee8cc1Swenshuai.xi while(_HAL_REG32_R(&_TspCtrl[0].MCU_Cmd) != 0);
3669*53ee8cc1Swenshuai.xi
3670*53ee8cc1Swenshuai.xi return TRUE;
3671*53ee8cc1Swenshuai.xi }
3672*53ee8cc1Swenshuai.xi
HAL_TSP_GetPcr(MS_U32 u32EngId,MS_U32 * pu32Pcr_32,MS_U32 * pu32Pcr)3673*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_GetPcr(MS_U32 u32EngId, MS_U32 *pu32Pcr_32, MS_U32 *pu32Pcr)
3674*53ee8cc1Swenshuai.xi {
3675*53ee8cc1Swenshuai.xi MS_U32 i = 0UL;
3676*53ee8cc1Swenshuai.xi
3677*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, 0);
3678*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Data1, 0);
3679*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_PCR_GET | (u32EngId << TSP_MCU_CMD_NMATCH_FLT_SHFT));
3680*53ee8cc1Swenshuai.xi while (i< 4UL)
3681*53ee8cc1Swenshuai.xi {
3682*53ee8cc1Swenshuai.xi if (0 == _HAL_REG32_R(&_TspCtrl[0].MCU_Cmd))
3683*53ee8cc1Swenshuai.xi {
3684*53ee8cc1Swenshuai.xi *pu32Pcr = _HAL_REG32_R(&_TspCtrl[0].MCU_Data0);
3685*53ee8cc1Swenshuai.xi *pu32Pcr_32 = _HAL_REG32_R(&_TspCtrl[0].MCU_Data1);
3686*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, 0);
3687*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Data1, 0);
3688*53ee8cc1Swenshuai.xi return ((0!= *pu32Pcr) || (0!= *pu32Pcr_32))? TRUE: FALSE;
3689*53ee8cc1Swenshuai.xi }
3690*53ee8cc1Swenshuai.xi i++;
3691*53ee8cc1Swenshuai.xi _delay();
3692*53ee8cc1Swenshuai.xi }
3693*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, 0);
3694*53ee8cc1Swenshuai.xi return FALSE;
3695*53ee8cc1Swenshuai.xi }
3696*53ee8cc1Swenshuai.xi
HAL_TSP_CmdQ_IsEmpty(void)3697*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_CmdQ_IsEmpty(void)
3698*53ee8cc1Swenshuai.xi {
3699*53ee8cc1Swenshuai.xi if (_HAL_REG32_R(&_TspCtrl[0].TsDma_Ctrl_CmdQ) & TSP_CMDQ_EMPTY)
3700*53ee8cc1Swenshuai.xi {
3701*53ee8cc1Swenshuai.xi return TRUE;
3702*53ee8cc1Swenshuai.xi }
3703*53ee8cc1Swenshuai.xi return FALSE;
3704*53ee8cc1Swenshuai.xi }
3705*53ee8cc1Swenshuai.xi
HAL_TSP_Int_Disable(MS_U32 u32Mask)3706*53ee8cc1Swenshuai.xi void HAL_TSP_Int_Disable(MS_U32 u32Mask)
3707*53ee8cc1Swenshuai.xi {
3708*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl[0].HwInt_Stat,
3709*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&_TspCtrl[0].HwInt_Stat)|0xFF00, (MS_U16)(u32Mask>>8UL)));
3710*53ee8cc1Swenshuai.xi }
3711*53ee8cc1Swenshuai.xi
HAL_TSP_Int2_Disable(MS_U32 u32Mask)3712*53ee8cc1Swenshuai.xi void HAL_TSP_Int2_Disable(MS_U32 u32Mask)
3713*53ee8cc1Swenshuai.xi {
3714*53ee8cc1Swenshuai.xi _HAL_TSP_HwInt2_BitClr((MS_U16)(u32Mask >> 8UL));
3715*53ee8cc1Swenshuai.xi }
3716*53ee8cc1Swenshuai.xi
HAL_TSP_Int_Enable(MS_U32 u32Mask)3717*53ee8cc1Swenshuai.xi void HAL_TSP_Int_Enable(MS_U32 u32Mask)
3718*53ee8cc1Swenshuai.xi {
3719*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl[0].HwInt_Stat,
3720*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG16_R(&_TspCtrl[0].HwInt_Stat)|0xFF00UL, (MS_U16)(u32Mask>>8UL)));
3721*53ee8cc1Swenshuai.xi }
3722*53ee8cc1Swenshuai.xi
HAL_TSP_Int2_Enable(MS_U32 u32Mask)3723*53ee8cc1Swenshuai.xi void HAL_TSP_Int2_Enable(MS_U32 u32Mask)
3724*53ee8cc1Swenshuai.xi {
3725*53ee8cc1Swenshuai.xi _HAL_TSP_HwInt2_BitSet((MS_U16)(u32Mask>>8UL));
3726*53ee8cc1Swenshuai.xi }
3727*53ee8cc1Swenshuai.xi
3728*53ee8cc1Swenshuai.xi #define ADDR_SWINT2_L (_virtRegBase+ 0x2db4UL)
3729*53ee8cc1Swenshuai.xi #define ADDR_SWINT2_H (_virtRegBase+ 0x2db8UL)
HAL_TSP_Int_ClearSw(void)3730*53ee8cc1Swenshuai.xi void HAL_TSP_Int_ClearSw(void)
3731*53ee8cc1Swenshuai.xi {
3732*53ee8cc1Swenshuai.xi if (_bIsHK)
3733*53ee8cc1Swenshuai.xi {
3734*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].SwInt_Stat, 0);
3735*53ee8cc1Swenshuai.xi }
3736*53ee8cc1Swenshuai.xi else
3737*53ee8cc1Swenshuai.xi {
3738*53ee8cc1Swenshuai.xi REG16_T(ADDR_SWINT2_L) = 0;
3739*53ee8cc1Swenshuai.xi REG16_T(ADDR_SWINT2_H) = 0;
3740*53ee8cc1Swenshuai.xi }
3741*53ee8cc1Swenshuai.xi }
3742*53ee8cc1Swenshuai.xi #undef ADDR_SWINT2_L
3743*53ee8cc1Swenshuai.xi #undef ADDR_SWINT2_H
3744*53ee8cc1Swenshuai.xi
HAL_TSP_Int_ClearHw(MS_U32 u32Mask)3745*53ee8cc1Swenshuai.xi void HAL_TSP_Int_ClearHw(MS_U32 u32Mask)
3746*53ee8cc1Swenshuai.xi {
3747*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl[0].HwInt_Stat,
3748*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&_TspCtrl[0].HwInt_Stat)|0xff00, (MS_U16)u32Mask));
3749*53ee8cc1Swenshuai.xi }
3750*53ee8cc1Swenshuai.xi
HAL_TSP_Int_ClearHw2(MS_U32 u32Mask)3751*53ee8cc1Swenshuai.xi void HAL_TSP_Int_ClearHw2(MS_U32 u32Mask)
3752*53ee8cc1Swenshuai.xi {
3753*53ee8cc1Swenshuai.xi _HAL_TSP_HwInt2_BitClr((MS_U16)u32Mask);
3754*53ee8cc1Swenshuai.xi }
3755*53ee8cc1Swenshuai.xi
HAL_TSP_CmdQ_CmdCount(void)3756*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_CmdQ_CmdCount(void)
3757*53ee8cc1Swenshuai.xi {
3758*53ee8cc1Swenshuai.xi return (((_HAL_REG32_R(&_TspCtrl[0].TsDma_Ctrl_CmdQ) & TSP_CMDQ_CNT_MASK)>>TSP_CMDQ_CNT_SHFT));
3759*53ee8cc1Swenshuai.xi }
3760*53ee8cc1Swenshuai.xi
HAL_TSP_CmdQ_TsDma_Reset(void)3761*53ee8cc1Swenshuai.xi void HAL_TSP_CmdQ_TsDma_Reset(void)
3762*53ee8cc1Swenshuai.xi {
3763*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].TsDma_Ctrl_CmdQ, 0);
3764*53ee8cc1Swenshuai.xi }
3765*53ee8cc1Swenshuai.xi
HAL_TSP_CmdQ_Reset(void)3766*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_CmdQ_Reset(void)
3767*53ee8cc1Swenshuai.xi {
3768*53ee8cc1Swenshuai.xi MS_U16 ii = 0;
3769*53ee8cc1Swenshuai.xi
3770*53ee8cc1Swenshuai.xi _HAL_TSP_HW_Lock();
3771*53ee8cc1Swenshuai.xi _HAL_HALTSP_LOCK();
3772*53ee8cc1Swenshuai.xi //_HAL_REG16_W(&_TspCtrl[0].TSP_Ctrl1,
3773*53ee8cc1Swenshuai.xi // SET_FLAG1(_HAL_REG16_R(&_TspCtrl[0].TSP_Ctrl1), TSP_CTRL1_FORCE_XIU_WRDY));
3774*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl[0].TSP_Ctrl1,
3775*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG16_R(&_TspCtrl[0].TSP_Ctrl1), TSP_CTRL1_CMDQ_RESET));
3776*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl[0].TSP_Ctrl1,
3777*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&_TspCtrl[0].TSP_Ctrl1), TSP_CTRL1_CMDQ_RESET));
3778*53ee8cc1Swenshuai.xi //_HAL_REG16_W(&_TspCtrl[0].TSP_Ctrl1,
3779*53ee8cc1Swenshuai.xi // RESET_FLAG1(_HAL_REG16_R(&_TspCtrl[0].TSP_Ctrl1), TSP_CTRL1_FORCE_XIU_WRDY));
3780*53ee8cc1Swenshuai.xi
3781*53ee8cc1Swenshuai.xi _HAL_TSP_HW_Unlock();
3782*53ee8cc1Swenshuai.xi _HAL_HALTSP_UNLOCK();
3783*53ee8cc1Swenshuai.xi
3784*53ee8cc1Swenshuai.xi //reset the last data that hw is excuting --> HW new design
3785*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl5[0].TsifCfg,
3786*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG16_R(&_TspCtrl5[0].TsifCfg), TSP_TSIFCFG_WB_FSM_RESET));
3787*53ee8cc1Swenshuai.xi
3788*53ee8cc1Swenshuai.xi for(ii = 0; ii < 100; ii++)
3789*53ee8cc1Swenshuai.xi {
3790*53ee8cc1Swenshuai.xi //printf("%s, cmdQreset check %d\n", __FUNCTION__, ii);
3791*53ee8cc1Swenshuai.xi if(_HAL_REG32_R(&_TspCtrl[0].TsDma_Ctrl_CmdQ) & TSP_TSDMA_CTRL_DONE)
3792*53ee8cc1Swenshuai.xi {
3793*53ee8cc1Swenshuai.xi break;
3794*53ee8cc1Swenshuai.xi }
3795*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
3796*53ee8cc1Swenshuai.xi }
3797*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl5[0].TsifCfg,
3798*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&_TspCtrl5[0].TsifCfg), TSP_TSIFCFG_WB_FSM_RESET));
3799*53ee8cc1Swenshuai.xi
3800*53ee8cc1Swenshuai.xi if(ii == 100)
3801*53ee8cc1Swenshuai.xi {
3802*53ee8cc1Swenshuai.xi printf("%s, wait fine in reset timeout\n", __FUNCTION__);
3803*53ee8cc1Swenshuai.xi return FALSE;
3804*53ee8cc1Swenshuai.xi }
3805*53ee8cc1Swenshuai.xi
3806*53ee8cc1Swenshuai.xi //rst_ts_fin
3807*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg160C, SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg160C), TSP_TIMESTAMP_RESET));
3808*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg160C, RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg160C), TSP_TIMESTAMP_RESET));
3809*53ee8cc1Swenshuai.xi
3810*53ee8cc1Swenshuai.xi // init file-in time-stamp
3811*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl5[0].InitTimestamp, SET_FLAG1(_HAL_REG16_R(&_TspCtrl5[0].InitTimestamp), TSP_INIT_TIMESTAMP_FILEIN));
3812*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl5[0].InitTimestamp, RESET_FLAG1(_HAL_REG16_R(&_TspCtrl5[0].InitTimestamp), TSP_INIT_TIMESTAMP_FILEIN));
3813*53ee8cc1Swenshuai.xi
3814*53ee8cc1Swenshuai.xi return TRUE;
3815*53ee8cc1Swenshuai.xi }
3816*53ee8cc1Swenshuai.xi
HAL_TSP_Get_CmdQFifoLevel(void)3817*53ee8cc1Swenshuai.xi MS_U8 HAL_TSP_Get_CmdQFifoLevel(void)
3818*53ee8cc1Swenshuai.xi {
3819*53ee8cc1Swenshuai.xi return (MS_U8)((_HAL_REG32_R(&_TspCtrl[0].TsDma_Ctrl_CmdQ) & TSP_CMDQ_WR_LEVEL_MASK) >> TSP_CMDQ_WR_LEVEL_SHFT);
3820*53ee8cc1Swenshuai.xi }
3821*53ee8cc1Swenshuai.xi
HAL_TSP_WbDmaEnable(MS_BOOL bEnable)3822*53ee8cc1Swenshuai.xi void HAL_TSP_WbDmaEnable(MS_BOOL bEnable)
3823*53ee8cc1Swenshuai.xi {
3824*53ee8cc1Swenshuai.xi if (bEnable)
3825*53ee8cc1Swenshuai.xi {
3826*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config0,
3827*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config0), TSP_HW_CFG0_WB_DMA_RESET));
3828*53ee8cc1Swenshuai.xi }
3829*53ee8cc1Swenshuai.xi else
3830*53ee8cc1Swenshuai.xi {
3831*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config0,
3832*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config0), TSP_HW_CFG0_WB_DMA_RESET));
3833*53ee8cc1Swenshuai.xi }
3834*53ee8cc1Swenshuai.xi }
3835*53ee8cc1Swenshuai.xi
3836*53ee8cc1Swenshuai.xi // u32TSSrc: 0 -> TS0, 1 -> File, 2 -> TS1, 3 -> TS2
3837*53ee8cc1Swenshuai.xi // u32GroupId: 0 -> filter0~filter31, 1 -> filter32~filter63, 2 -> filter64~filter95, 3 -> filter96~filter127
HAL_TSP_Scmb_Status(MS_U32 u32TSSrc,MS_U32 u32GroupId,MS_U32 u32PidFltId)3838*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_Scmb_Status(MS_U32 u32TSSrc, MS_U32 u32GroupId, MS_U32 u32PidFltId)
3839*53ee8cc1Swenshuai.xi {
3840*53ee8cc1Swenshuai.xi MS_U32 u32PIDFltMask = u32PidFltId;
3841*53ee8cc1Swenshuai.xi MS_U32 u32ScmbSts = 0UL;
3842*53ee8cc1Swenshuai.xi
3843*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg15b4,
3844*53ee8cc1Swenshuai.xi (_HAL_REG32_R(&_TspCtrl[0].reg15b4) & ~TSP_MATCH_PID_SRC_MASK) | (u32TSSrc << TSP_MATCH_PID_SRC_SHIFT));
3845*53ee8cc1Swenshuai.xi
3846*53ee8cc1Swenshuai.xi if(u32PidFltId != 0xFFFFFFFFUL)
3847*53ee8cc1Swenshuai.xi {
3848*53ee8cc1Swenshuai.xi u32PIDFltMask = (1UL << (u32PidFltId & 0x1FUL));
3849*53ee8cc1Swenshuai.xi }
3850*53ee8cc1Swenshuai.xi
3851*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl5[0].MatchPidSel,
3852*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&_TspCtrl5[0].MatchPidSel) & ~TSP_MATCH_PID_SEL_MASK) | ((MS_U16)u32GroupId << TSP_MATCH_PID_SEL_SHIFT));
3853*53ee8cc1Swenshuai.xi
3854*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg15b4,
3855*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg15b4), TSP_MATCH_PID_LD));
3856*53ee8cc1Swenshuai.xi
3857*53ee8cc1Swenshuai.xi u32ScmbSts = HAS_FLAG(_HAL_REG32_R(&_TspCtrl[0].TsPidScmbStatTsin), u32PIDFltMask);
3858*53ee8cc1Swenshuai.xi
3859*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg15b4,
3860*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg15b4), TSP_MATCH_PID_LD));
3861*53ee8cc1Swenshuai.xi
3862*53ee8cc1Swenshuai.xi if(u32PIDFltMask != 0xFFFFFFFFUL)
3863*53ee8cc1Swenshuai.xi {
3864*53ee8cc1Swenshuai.xi u32ScmbSts = ((u32ScmbSts > 0UL) ? 1UL: 0UL);
3865*53ee8cc1Swenshuai.xi }
3866*53ee8cc1Swenshuai.xi
3867*53ee8cc1Swenshuai.xi return u32ScmbSts;
3868*53ee8cc1Swenshuai.xi }
3869*53ee8cc1Swenshuai.xi
3870*53ee8cc1Swenshuai.xi
3871*53ee8cc1Swenshuai.xi #if 0
3872*53ee8cc1Swenshuai.xi void HAL_TSP_CPU_SetBase(MS_PHY phyAddr, MS_U32 u32Size)
3873*53ee8cc1Swenshuai.xi {
3874*53ee8cc1Swenshuai.xi #if (!LINUX_TEST)
3875*53ee8cc1Swenshuai.xi // TSP FW running in QMEM
3876*53ee8cc1Swenshuai.xi _HAL_TSP_FW_load(u32Addr, u32Size, TRUE, TRUE, TRUE);
3877*53ee8cc1Swenshuai.xi #else
3878*53ee8cc1Swenshuai.xi // only for linux
3879*53ee8cc1Swenshuai.xi // @FIXME: abstract this later
3880*53ee8cc1Swenshuai.xi void* pBuf = NULL;
3881*53ee8cc1Swenshuai.xi MS_U32 u32PhysAddr = 0UL;
3882*53ee8cc1Swenshuai.xi
3883*53ee8cc1Swenshuai.xi #if 0
3884*53ee8cc1Swenshuai.xi if (NULL == (pBuf = MsOS_AllocateMemory (u32Size, gs32NonCachedPoolID)))
3885*53ee8cc1Swenshuai.xi {
3886*53ee8cc1Swenshuai.xi MS_ASSERT(0);
3887*53ee8cc1Swenshuai.xi }
3888*53ee8cc1Swenshuai.xi
3889*53ee8cc1Swenshuai.xi memcpy(pBuf, (void*)u32Addr, u32Size);
3890*53ee8cc1Swenshuai.xi u32PhysAddr = (MS_U32)VA2PA(pBuf);
3891*53ee8cc1Swenshuai.xi printf("firmware 0x%08x 0x%08x\n", (MS_U32)pBuf, u32Addr);
3892*53ee8cc1Swenshuai.xi _HAL_TSP_FW_load(u32PhysAddr, u32Size, TRUE, TRUE, TRUE);
3893*53ee8cc1Swenshuai.xi MsOS_FreeMemory(pBuf, gs32NonCachedPoolID);
3894*53ee8cc1Swenshuai.xi #else
3895*53ee8cc1Swenshuai.xi if (NULL == (pBuf = MsOS_AllocateMemory (72*1024*1024, gs32NonCachedPoolID)))
3896*53ee8cc1Swenshuai.xi {
3897*53ee8cc1Swenshuai.xi MS_ASSERT(0);
3898*53ee8cc1Swenshuai.xi }
3899*53ee8cc1Swenshuai.xi u32PhysAddr = 60*1024*1024;
3900*53ee8cc1Swenshuai.xi memcpy(PA2KSEG1(u32PhysAddr), (void*)u32Addr, u32Size);
3901*53ee8cc1Swenshuai.xi printf("firmware 0x%08x 0x%08x\n", (MS_U32)PA2KSEG1(u32PhysAddr), u32PhysAddr);
3902*53ee8cc1Swenshuai.xi _HAL_TSP_FW_load(u32PhysAddr, u32Size, TRUE, TRUE, TRUE);
3903*53ee8cc1Swenshuai.xi MsOS_FreeMemory(pBuf, gs32NonCachedPoolID);
3904*53ee8cc1Swenshuai.xi #endif
3905*53ee8cc1Swenshuai.xi #endif
3906*53ee8cc1Swenshuai.xi }
3907*53ee8cc1Swenshuai.xi #else
HAL_TSP_CPU_SetBase(MS_PHY phyAddr,MS_U32 u32Size)3908*53ee8cc1Swenshuai.xi void HAL_TSP_CPU_SetBase(MS_PHY phyAddr, MS_U32 u32Size)
3909*53ee8cc1Swenshuai.xi {
3910*53ee8cc1Swenshuai.xi printf("[%s][%d] load firmware (address, size) = (0x%08lx, 0x%08x)\n", __FUNCTION__, __LINE__, (unsigned long)phyAddr, (unsigned int)u32Size);
3911*53ee8cc1Swenshuai.xi _HAL_TSP_FW_load(phyAddr, u32Size, TRUE, TRUE, TRUE);
3912*53ee8cc1Swenshuai.xi }
3913*53ee8cc1Swenshuai.xi
3914*53ee8cc1Swenshuai.xi #endif // #if 0
3915*53ee8cc1Swenshuai.xi
HAL_TSP_Alive(void)3916*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_Alive(void)
3917*53ee8cc1Swenshuai.xi {
3918*53ee8cc1Swenshuai.xi MS_U32 i = 0;
3919*53ee8cc1Swenshuai.xi MS_U32 u32Data;
3920*53ee8cc1Swenshuai.xi
3921*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, 0);
3922*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_ALIVE);
3923*53ee8cc1Swenshuai.xi while (i< 4)
3924*53ee8cc1Swenshuai.xi {
3925*53ee8cc1Swenshuai.xi if (0 == _HAL_REG32_R(&_TspCtrl[0].MCU_Cmd))
3926*53ee8cc1Swenshuai.xi {
3927*53ee8cc1Swenshuai.xi u32Data = _HAL_REG32_R(&_TspCtrl[0].MCU_Data0);
3928*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, 0);
3929*53ee8cc1Swenshuai.xi return (TSP_MCU_DATA_ALIVE == u32Data)? TRUE: FALSE;
3930*53ee8cc1Swenshuai.xi }
3931*53ee8cc1Swenshuai.xi i++;
3932*53ee8cc1Swenshuai.xi _delay();
3933*53ee8cc1Swenshuai.xi }
3934*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, 0);
3935*53ee8cc1Swenshuai.xi return FALSE;
3936*53ee8cc1Swenshuai.xi }
3937*53ee8cc1Swenshuai.xi
HAL_TSP_SetOwner(MS_U32 u32EngId,MS_U32 u32SecFltId,MS_BOOL bOwner)3938*53ee8cc1Swenshuai.xi void HAL_TSP_SetOwner(MS_U32 u32EngId, MS_U32 u32SecFltId, MS_BOOL bOwner)
3939*53ee8cc1Swenshuai.xi {
3940*53ee8cc1Swenshuai.xi MS_U32 u32HkId;
3941*53ee8cc1Swenshuai.xi REG_SecFlt* pSecFilter = _HAL_TSP_SECFLT(u32EngId, u32SecFltId);
3942*53ee8cc1Swenshuai.xi
3943*53ee8cc1Swenshuai.xi if (_bIsHK)
3944*53ee8cc1Swenshuai.xi {
3945*53ee8cc1Swenshuai.xi u32HkId = (bOwner)? 0: 1;
3946*53ee8cc1Swenshuai.xi }
3947*53ee8cc1Swenshuai.xi else
3948*53ee8cc1Swenshuai.xi {
3949*53ee8cc1Swenshuai.xi u32HkId = (bOwner)? 1: 0;
3950*53ee8cc1Swenshuai.xi }
3951*53ee8cc1Swenshuai.xi HAL_REG32_IndW((REG32 *)&pSecFilter->RmnReqCnt, (HAL_REG32_IndR((REG32 *)&pSecFilter->RmnReqCnt) & ~TSP_SECFLT_OWNER_MASK) |
3952*53ee8cc1Swenshuai.xi ((u32HkId << TSP_SECFLT_OWNER_SHFT) & TSP_SECFLT_OWNER_MASK));
3953*53ee8cc1Swenshuai.xi }
3954*53ee8cc1Swenshuai.xi
HAL_TSP_FileIn_Set(MS_BOOL bset)3955*53ee8cc1Swenshuai.xi void HAL_TSP_FileIn_Set(MS_BOOL bset)
3956*53ee8cc1Swenshuai.xi {
3957*53ee8cc1Swenshuai.xi if (bset)
3958*53ee8cc1Swenshuai.xi {
3959*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg160C,
3960*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg160C), TSP_FILEIN192_EN));
3961*53ee8cc1Swenshuai.xi }
3962*53ee8cc1Swenshuai.xi else
3963*53ee8cc1Swenshuai.xi {
3964*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg160C,
3965*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg160C), TSP_FILEIN192_EN));
3966*53ee8cc1Swenshuai.xi }
3967*53ee8cc1Swenshuai.xi }
3968*53ee8cc1Swenshuai.xi
3969*53ee8cc1Swenshuai.xi //Reset file-in timestamp
HAL_TSP_ResetTimeStamp(void)3970*53ee8cc1Swenshuai.xi void HAL_TSP_ResetTimeStamp(void)
3971*53ee8cc1Swenshuai.xi {
3972*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg160C,
3973*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg160C), TSP_TIMESTAMP_RESET));
3974*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg160C,
3975*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg160C), TSP_TIMESTAMP_RESET));
3976*53ee8cc1Swenshuai.xi }
3977*53ee8cc1Swenshuai.xi
HAL_TSP_GetPVRTimeStamp(MS_U8 u8PVRId)3978*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_GetPVRTimeStamp(MS_U8 u8PVRId)
3979*53ee8cc1Swenshuai.xi {
3980*53ee8cc1Swenshuai.xi MS_U32 u32lpcr = 0;
3981*53ee8cc1Swenshuai.xi
3982*53ee8cc1Swenshuai.xi switch(u8PVRId)
3983*53ee8cc1Swenshuai.xi {
3984*53ee8cc1Swenshuai.xi case 0:
3985*53ee8cc1Swenshuai.xi default:
3986*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg160C,
3987*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg160C), TSP_PVR1_LPCR1_RLD));
3988*53ee8cc1Swenshuai.xi u32lpcr = _HAL_REG32_R(&_TspCtrl[0].PVR1_LPcr1);
3989*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg160C,
3990*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg160C), TSP_PVR1_LPCR1_RLD));
3991*53ee8cc1Swenshuai.xi break;
3992*53ee8cc1Swenshuai.xi case 1:
3993*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PVR2_Config,
3994*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].PVR2_Config), TSP_PVR2_LPCR1_RLD));
3995*53ee8cc1Swenshuai.xi u32lpcr = _HAL_REG32_R(&_TspCtrl[0].PVR2_LPCR1);
3996*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PVR2_Config,
3997*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].PVR2_Config), TSP_PVR2_LPCR1_RLD));
3998*53ee8cc1Swenshuai.xi break;
3999*53ee8cc1Swenshuai.xi }
4000*53ee8cc1Swenshuai.xi
4001*53ee8cc1Swenshuai.xi return u32lpcr;
4002*53ee8cc1Swenshuai.xi }
4003*53ee8cc1Swenshuai.xi
HAL_TSP_SetPVRTimeStamp(MS_U8 u8PVRId,MS_U32 u32Stamp)4004*53ee8cc1Swenshuai.xi void HAL_TSP_SetPVRTimeStamp(MS_U8 u8PVRId, MS_U32 u32Stamp)
4005*53ee8cc1Swenshuai.xi {
4006*53ee8cc1Swenshuai.xi switch(u8PVRId)
4007*53ee8cc1Swenshuai.xi {
4008*53ee8cc1Swenshuai.xi case 0:
4009*53ee8cc1Swenshuai.xi default:
4010*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg160C,
4011*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg160C), TSP_PVR1_LPCR1_WLD));
4012*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PVR1_LPcr1,u32Stamp);
4013*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg160C,
4014*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg160C), TSP_PVR1_LPCR1_WLD));
4015*53ee8cc1Swenshuai.xi break;
4016*53ee8cc1Swenshuai.xi case 1:
4017*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PVR2_Config,
4018*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].PVR2_Config), TSP_PVR2_LPCR1_WLD));
4019*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PVR2_LPCR1,u32Stamp);
4020*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PVR2_Config,
4021*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].PVR2_Config), TSP_PVR2_LPCR1_WLD));
4022*53ee8cc1Swenshuai.xi break;
4023*53ee8cc1Swenshuai.xi }
4024*53ee8cc1Swenshuai.xi }
4025*53ee8cc1Swenshuai.xi
HAL_TSP_SetPVRTimeStampClk(MS_U8 u8PVRId,MS_U32 u32ClkSrc)4026*53ee8cc1Swenshuai.xi void HAL_TSP_SetPVRTimeStampClk(MS_U8 u8PVRId, MS_U32 u32ClkSrc)
4027*53ee8cc1Swenshuai.xi {
4028*53ee8cc1Swenshuai.xi MS_U32 u32Flag = 0;
4029*53ee8cc1Swenshuai.xi switch (u8PVRId)
4030*53ee8cc1Swenshuai.xi {
4031*53ee8cc1Swenshuai.xi case 0:
4032*53ee8cc1Swenshuai.xi u32Flag = TSP_PVR1_CLK_STAMP_27_EN;
4033*53ee8cc1Swenshuai.xi break;
4034*53ee8cc1Swenshuai.xi case 1:
4035*53ee8cc1Swenshuai.xi u32Flag = TSP_PVR2_CLK_STAMP_27_EN;
4036*53ee8cc1Swenshuai.xi break;
4037*53ee8cc1Swenshuai.xi default:
4038*53ee8cc1Swenshuai.xi break;
4039*53ee8cc1Swenshuai.xi }
4040*53ee8cc1Swenshuai.xi if(u32ClkSrc == 0x0) // 90K
4041*53ee8cc1Swenshuai.xi {
4042*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].HW2_Config3,
4043*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].HW2_Config3), u32Flag));
4044*53ee8cc1Swenshuai.xi }
4045*53ee8cc1Swenshuai.xi else // 27M
4046*53ee8cc1Swenshuai.xi {
4047*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].HW2_Config3,
4048*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].HW2_Config3), u32Flag));
4049*53ee8cc1Swenshuai.xi }
4050*53ee8cc1Swenshuai.xi
4051*53ee8cc1Swenshuai.xi }
4052*53ee8cc1Swenshuai.xi
HAL_TSP_GetPlayBackTimeStamp(void)4053*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_GetPlayBackTimeStamp(void)
4054*53ee8cc1Swenshuai.xi {
4055*53ee8cc1Swenshuai.xi MS_U32 u32value = 0;
4056*53ee8cc1Swenshuai.xi
4057*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg160C,
4058*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg160C), TSP_LPCR2_RLD));
4059*53ee8cc1Swenshuai.xi
4060*53ee8cc1Swenshuai.xi u32value = _HAL_REG32_R(&_TspCtrl[0].LPcr2);
4061*53ee8cc1Swenshuai.xi
4062*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg160C,
4063*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg160C), TSP_LPCR2_RLD));
4064*53ee8cc1Swenshuai.xi
4065*53ee8cc1Swenshuai.xi
4066*53ee8cc1Swenshuai.xi return u32value;
4067*53ee8cc1Swenshuai.xi }
4068*53ee8cc1Swenshuai.xi
HAL_TSP_SetPlayBackTimeStamp(MS_U32 u32Stamp)4069*53ee8cc1Swenshuai.xi void HAL_TSP_SetPlayBackTimeStamp(MS_U32 u32Stamp)
4070*53ee8cc1Swenshuai.xi {
4071*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg160C,
4072*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg160C), TSP_LPCR2_WLD));
4073*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].LPcr2,u32Stamp);
4074*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg160C,
4075*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg160C), TSP_LPCR2_WLD));
4076*53ee8cc1Swenshuai.xi }
4077*53ee8cc1Swenshuai.xi
HAL_TSP_SetPlayBackTimeStampClk(MS_U8 u8Id,MS_U32 u32ClkSrc)4078*53ee8cc1Swenshuai.xi void HAL_TSP_SetPlayBackTimeStampClk(MS_U8 u8Id, MS_U32 u32ClkSrc)
4079*53ee8cc1Swenshuai.xi {
4080*53ee8cc1Swenshuai.xi if(u32ClkSrc == 0x0) // 90K
4081*53ee8cc1Swenshuai.xi {
4082*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].HW2_Config3,
4083*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].HW2_Config3), TSP_TSIF0_CLK_STAMP_27_EN));
4084*53ee8cc1Swenshuai.xi }
4085*53ee8cc1Swenshuai.xi else // 27M
4086*53ee8cc1Swenshuai.xi {
4087*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].HW2_Config3,
4088*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].HW2_Config3), TSP_TSIF0_CLK_STAMP_27_EN));
4089*53ee8cc1Swenshuai.xi }
4090*53ee8cc1Swenshuai.xi }
4091*53ee8cc1Swenshuai.xi
HAL_TSP_GetFileInTimeStamp(void)4092*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_GetFileInTimeStamp(void)
4093*53ee8cc1Swenshuai.xi {
4094*53ee8cc1Swenshuai.xi return _HAL_REG32_R(&_TspCtrl[0].TimeStamp_FileIn);
4095*53ee8cc1Swenshuai.xi }
4096*53ee8cc1Swenshuai.xi
HAL_TSP_GetFilinReadAddr(MS_PHY * pphyReadAddr)4097*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_GetFilinReadAddr(MS_PHY* pphyReadAddr)
4098*53ee8cc1Swenshuai.xi {
4099*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].HW2_Config3,
4100*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].HW2_Config3), TSP_FILEIN_RADDR_READ));
4101*53ee8cc1Swenshuai.xi
4102*53ee8cc1Swenshuai.xi *pphyReadAddr = ((MS_PHY)_HAL_REG32_R(&_TspCtrl[0].TsFileIn_RPtr) << MIU_BUS) + _phyFIBufMiuOffset;
4103*53ee8cc1Swenshuai.xi
4104*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].HW2_Config3,
4105*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].HW2_Config3), TSP_FILEIN_RADDR_READ));
4106*53ee8cc1Swenshuai.xi
4107*53ee8cc1Swenshuai.xi return TRUE;
4108*53ee8cc1Swenshuai.xi }
4109*53ee8cc1Swenshuai.xi
HAL_TSP_SetDMABurstLen(MS_U32 u32Len)4110*53ee8cc1Swenshuai.xi void HAL_TSP_SetDMABurstLen(MS_U32 u32Len)
4111*53ee8cc1Swenshuai.xi {
4112*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PktChkSizeFilein,
4113*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].PktChkSizeFilein), TSP_SEC_DMA_BURST_EN));
4114*53ee8cc1Swenshuai.xi
4115*53ee8cc1Swenshuai.xi if(u32Len == 0)
4116*53ee8cc1Swenshuai.xi {
4117*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl3[0].HWeco0,
4118*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&_TspCtrl3[0].HWeco0), HW_ECO_SEC_DMA_BURST_NEWMODE));
4119*53ee8cc1Swenshuai.xi }
4120*53ee8cc1Swenshuai.xi else
4121*53ee8cc1Swenshuai.xi {
4122*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl3[0].HWeco0,
4123*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG16_R(&_TspCtrl3[0].HWeco0), HW_ECO_SEC_DMA_BURST_NEWMODE));
4124*53ee8cc1Swenshuai.xi }
4125*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config4,
4126*53ee8cc1Swenshuai.xi _HAL_REG32_R(&_TspCtrl[0].Hw_Config4) | ((u32Len<<TSP_HW_DMA_MODE_SHIFT)&TSP_HW_DMA_MODE_MASK));
4127*53ee8cc1Swenshuai.xi }
4128*53ee8cc1Swenshuai.xi
HAL_TSP_PVR_PacketMode(MS_U8 u8PVRId,MS_BOOL bSet)4129*53ee8cc1Swenshuai.xi void HAL_TSP_PVR_PacketMode(MS_U8 u8PVRId, MS_BOOL bSet)
4130*53ee8cc1Swenshuai.xi {
4131*53ee8cc1Swenshuai.xi REG32 *pReg = 0;
4132*53ee8cc1Swenshuai.xi MS_U32 u32Flag = 0UL;
4133*53ee8cc1Swenshuai.xi
4134*53ee8cc1Swenshuai.xi switch(u8PVRId)
4135*53ee8cc1Swenshuai.xi {
4136*53ee8cc1Swenshuai.xi case 0:
4137*53ee8cc1Swenshuai.xi default:
4138*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].reg160C;
4139*53ee8cc1Swenshuai.xi u32Flag = TSP_RECORD192_EN;
4140*53ee8cc1Swenshuai.xi break;
4141*53ee8cc1Swenshuai.xi case 1:
4142*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].PVR2_Config;
4143*53ee8cc1Swenshuai.xi u32Flag = TSP_PVR2_PKT192_EN;
4144*53ee8cc1Swenshuai.xi break;
4145*53ee8cc1Swenshuai.xi }
4146*53ee8cc1Swenshuai.xi
4147*53ee8cc1Swenshuai.xi if (bSet)
4148*53ee8cc1Swenshuai.xi {
4149*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, SET_FLAG1(_HAL_REG32_R(pReg), u32Flag));
4150*53ee8cc1Swenshuai.xi }
4151*53ee8cc1Swenshuai.xi else
4152*53ee8cc1Swenshuai.xi {
4153*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, RESET_FLAG1(_HAL_REG32_R(pReg), u32Flag));
4154*53ee8cc1Swenshuai.xi }
4155*53ee8cc1Swenshuai.xi }
4156*53ee8cc1Swenshuai.xi
HAL_TSP_PVR_Fifo_Block_Disable(MS_U8 u8PVRId,MS_BOOL bDisable)4157*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_PVR_Fifo_Block_Disable(MS_U8 u8PVRId, MS_BOOL bDisable)
4158*53ee8cc1Swenshuai.xi {
4159*53ee8cc1Swenshuai.xi if(bDisable == TRUE)
4160*53ee8cc1Swenshuai.xi {
4161*53ee8cc1Swenshuai.xi switch(u8PVRId)
4162*53ee8cc1Swenshuai.xi {
4163*53ee8cc1Swenshuai.xi case 0:
4164*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PVR2_Config, SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].PVR2_Config), TSP_PVR1_BLOCK_DIS));
4165*53ee8cc1Swenshuai.xi break;
4166*53ee8cc1Swenshuai.xi case 1:
4167*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PVR2_Config, SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].PVR2_Config), TSP_PVR2_BLOCK_DIS));
4168*53ee8cc1Swenshuai.xi break;
4169*53ee8cc1Swenshuai.xi default:
4170*53ee8cc1Swenshuai.xi return FALSE;
4171*53ee8cc1Swenshuai.xi }
4172*53ee8cc1Swenshuai.xi }
4173*53ee8cc1Swenshuai.xi else
4174*53ee8cc1Swenshuai.xi {
4175*53ee8cc1Swenshuai.xi switch(u8PVRId)
4176*53ee8cc1Swenshuai.xi {
4177*53ee8cc1Swenshuai.xi case 0:
4178*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PVR2_Config, RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].PVR2_Config), TSP_PVR1_BLOCK_DIS));
4179*53ee8cc1Swenshuai.xi break;
4180*53ee8cc1Swenshuai.xi case 1:
4181*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PVR2_Config, RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].PVR2_Config), TSP_PVR2_BLOCK_DIS));
4182*53ee8cc1Swenshuai.xi break;
4183*53ee8cc1Swenshuai.xi default:
4184*53ee8cc1Swenshuai.xi return FALSE;
4185*53ee8cc1Swenshuai.xi }
4186*53ee8cc1Swenshuai.xi }
4187*53ee8cc1Swenshuai.xi
4188*53ee8cc1Swenshuai.xi return TRUE;
4189*53ee8cc1Swenshuai.xi }
4190*53ee8cc1Swenshuai.xi
HAL_ResetAll(void)4191*53ee8cc1Swenshuai.xi void HAL_ResetAll(void)
4192*53ee8cc1Swenshuai.xi {
4193*53ee8cc1Swenshuai.xi printf("Reset ALL registers\n");
4194*53ee8cc1Swenshuai.xi //_HAL_REG32_W(&_TspCtrl[0].TSP_Ctrl,
4195*53ee8cc1Swenshuai.xi // SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].TSP_Ctrl), TSP_CTRL_CPU_EN));
4196*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl[0].TSP_Ctrl1,
4197*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG16_R(&_TspCtrl[0].TSP_Ctrl1), TSP_CTRL1_DMA_RST));
4198*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config0,
4199*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config0), TSP_HW_CFG0_WB_DMA_RESET));
4200*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].TSP_Ctrl,
4201*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].TSP_Ctrl), TSP_CTRL_SW_RST));
4202*53ee8cc1Swenshuai.xi
4203*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl[0].TSP_Ctrl1,
4204*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&_TspCtrl[0].TSP_Ctrl1), TSP_CTRL1_DMA_RST));
4205*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config0,
4206*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config0), TSP_HW_CFG0_WB_DMA_RESET));
4207*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].TSP_Ctrl,
4208*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].TSP_Ctrl), TSP_CTRL_SW_RST));
4209*53ee8cc1Swenshuai.xi }
4210*53ee8cc1Swenshuai.xi
4211*53ee8cc1Swenshuai.xi #define CKG_TSO_SRC 0x169CUL //0x27
4212*53ee8cc1Swenshuai.xi #define CKG_TSO_TRACE_DISABLE 0x0001UL
4213*53ee8cc1Swenshuai.xi #define CKG_TSO_TRACE_INVERT 0x0002UL
4214*53ee8cc1Swenshuai.xi #define CKG_TSO_TRACE_CLK_MASK 0x000CUL
4215*53ee8cc1Swenshuai.xi #define CKG_TSO0_IN_DIABLE 0x0100UL
4216*53ee8cc1Swenshuai.xi #define CKG_TSO0_IN_INVERT 0x0200UL
4217*53ee8cc1Swenshuai.xi #define CKG_TSO0_IN_CLK_MASK 0x1C00UL
4218*53ee8cc1Swenshuai.xi #define CKG_TS0_TS1 0x16A0UL //0x28
4219*53ee8cc1Swenshuai.xi #define CLK_TS0_DISABLE 0x0001UL
4220*53ee8cc1Swenshuai.xi #define CLK_TS0_INVERT 0x0002UL
4221*53ee8cc1Swenshuai.xi #define CLK_TS0_CLK_MASK 0x001CUL
4222*53ee8cc1Swenshuai.xi #define CLK_TS1_DISABLE 0x0100UL
4223*53ee8cc1Swenshuai.xi #define CLK_TS1_INVERT 0x0200UL
4224*53ee8cc1Swenshuai.xi #define CLK_TS1_CLK_MASK 0x1C00UL
4225*53ee8cc1Swenshuai.xi #define CKG_TS2_TSGP 0x16A4UL //0x29
4226*53ee8cc1Swenshuai.xi #define CLK_TS2_DISABLE 0x0001UL
4227*53ee8cc1Swenshuai.xi #define CLK_TS2_INVERT 0x0002UL
4228*53ee8cc1Swenshuai.xi #define CLK_TS2_CLK_MASK 0x001CUL
4229*53ee8cc1Swenshuai.xi #define CKG_TSP_STC0 0x16A8UL //0x2A
4230*53ee8cc1Swenshuai.xi #define CLK_TSP_DISABLE 0x0001UL
4231*53ee8cc1Swenshuai.xi #define CLK_TSP_INVERT 0x0002UL
4232*53ee8cc1Swenshuai.xi #define CLK_TSP_CLK_MASK 0x000CUL
4233*53ee8cc1Swenshuai.xi #define CLK_PAR_DISABLE 0x0010UL
4234*53ee8cc1Swenshuai.xi #define CLK_PAR_INVERT 0x0020UL
4235*53ee8cc1Swenshuai.xi #define CLK_PAR_CLK_MASK 0x0040UL
4236*53ee8cc1Swenshuai.xi #define CLK_STC_DISABLE 0x0100UL
4237*53ee8cc1Swenshuai.xi #define CLK_STC_INVERT 0x0200UL
4238*53ee8cc1Swenshuai.xi #define CLK_STC_CLK_MASK 0x0C00UL
4239*53ee8cc1Swenshuai.xi #define CLK_STC1_DISABLE 0x1000UL
4240*53ee8cc1Swenshuai.xi #define CLK_STC1_INVERT 0x2000UL
4241*53ee8cc1Swenshuai.xi #define CLK_STC1_CLK_MASK 0xC000UL
4242*53ee8cc1Swenshuai.xi #define CKG_TSP_STAMP 0x16ACUL //0x2B
4243*53ee8cc1Swenshuai.xi #define CLK_SYN_STC0_432M 0x0001UL
4244*53ee8cc1Swenshuai.xi #define CLK_SYN_STC1_432M 0x0010UL
4245*53ee8cc1Swenshuai.xi #define CLK_STAM_DISABLE 0x0100UL
4246*53ee8cc1Swenshuai.xi #define CLK_STAM_INVERT 0x0200UL
4247*53ee8cc1Swenshuai.xi #define CLK_STAM_CLK_MASK 0x0C00UL
4248*53ee8cc1Swenshuai.xi #define CKG2_TSP_TSFI 0x1434UL //0x0D
4249*53ee8cc1Swenshuai.xi #define CKG2_TSP_TSFI_DISABKE 0x0100UL
4250*53ee8cc1Swenshuai.xi #define CKG2_TSP_TSFI_INVERT 0x0200UL
4251*53ee8cc1Swenshuai.xi #define CKG2_TSP_TSFI_CLK_MASK 0x1C00UL
4252*53ee8cc1Swenshuai.xi #define CKG2_TSP_TS_SAMPLE 0x1464UL //0x019
4253*53ee8cc1Swenshuai.xi #define CKG2_TSP_TS_SAMPLE_DISABLE 0x0010UL
4254*53ee8cc1Swenshuai.xi #define CKG2_TSP_TS_SAMPLE_INVERT 0x0020UL
4255*53ee8cc1Swenshuai.xi #define CKG2_TSP_TS_SAMPLE_CLK_MASK 0x00C0UL
4256*53ee8cc1Swenshuai.xi #define CHIP_TSP_BOOT_CLK_SEL 0x3D68UL //0x5A
4257*53ee8cc1Swenshuai.xi #define CHIP_TSP_BOOT_CLK_SEL_MASK 0x0020UL
4258*53ee8cc1Swenshuai.xi
HAL_TSP_PowerCtrl(MS_BOOL bOn)4259*53ee8cc1Swenshuai.xi void HAL_TSP_PowerCtrl(MS_BOOL bOn)
4260*53ee8cc1Swenshuai.xi {
4261*53ee8cc1Swenshuai.xi if (bOn)
4262*53ee8cc1Swenshuai.xi {
4263*53ee8cc1Swenshuai.xi //Set PE Pad
4264*53ee8cc1Swenshuai.xi //TSP_TOP_REG(REG_TOP_TS0_PE) |= REG_TOP_TS0_PE_MASK;
4265*53ee8cc1Swenshuai.xi //TSP_TOP_REG(REG_TOP_TS1_PE) |= REG_TOP_TS1_PE_MASK;
4266*53ee8cc1Swenshuai.xi
4267*53ee8cc1Swenshuai.xi // Enable TSP Clock
4268*53ee8cc1Swenshuai.xi _HAL_REG32L_W((REG32_L *)(_virtRegBase+CKG_TSP_STC0),
4269*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32L_R((REG32_L *)(_virtRegBase+CKG_TSP_STC0)), (CLK_TSP_DISABLE|CLK_TSP_INVERT|CLK_TSP_CLK_MASK)));
4270*53ee8cc1Swenshuai.xi
4271*53ee8cc1Swenshuai.xi //TSP select SRAM
4272*53ee8cc1Swenshuai.xi _HAL_REG32L_W((REG32_L *)(_virtRegBase+CHIP_TSP_BOOT_CLK_SEL), RESET_FLAG1(_HAL_REG32L_R((REG32_L *)(_virtRegBase+CHIP_TSP_BOOT_CLK_SEL)), CHIP_TSP_BOOT_CLK_SEL_MASK));
4273*53ee8cc1Swenshuai.xi
4274*53ee8cc1Swenshuai.xi //Select SRAM
4275*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl2[0].Qmem_Dbg), SET_FLAG1(_HAL_REG16_R(&(_TspCtrl2[0].Qmem_Dbg)), QMEM_DBG_TSP_SEL_SRAM));
4276*53ee8cc1Swenshuai.xi
4277*53ee8cc1Swenshuai.xi // Enable CLK_PARSER clock
4278*53ee8cc1Swenshuai.xi _HAL_REG32L_W((REG32_L *)(_virtRegBase+CKG_TSP_STC0),
4279*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32L_R((REG32_L *)(_virtRegBase+CKG_TSP_STC0)), (CLK_PAR_DISABLE|CLK_PAR_INVERT|CLK_PAR_CLK_MASK)));
4280*53ee8cc1Swenshuai.xi
4281*53ee8cc1Swenshuai.xi // Enable TS0 clock
4282*53ee8cc1Swenshuai.xi _HAL_REG32L_W((REG32_L *)(_virtRegBase+CKG_TS0_TS1),
4283*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32L_R((REG32_L *)(_virtRegBase+CKG_TS0_TS1)), (CLK_TS0_DISABLE|CLK_TS0_INVERT|CLK_TS0_CLK_MASK)));
4284*53ee8cc1Swenshuai.xi
4285*53ee8cc1Swenshuai.xi // Enable TS1 clock
4286*53ee8cc1Swenshuai.xi _HAL_REG32L_W((REG32_L *)(_virtRegBase+CKG_TS0_TS1),
4287*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32L_R((REG32_L *)(_virtRegBase+CKG_TS0_TS1)), (CLK_TS1_DISABLE|CLK_TS1_INVERT|CLK_TS1_CLK_MASK)));
4288*53ee8cc1Swenshuai.xi
4289*53ee8cc1Swenshuai.xi // Enable TS2 clock
4290*53ee8cc1Swenshuai.xi _HAL_REG32L_W((REG32_L *)(_virtRegBase+CKG_TS2_TSGP),
4291*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32L_R((REG32_L *)(_virtRegBase+CKG_TS2_TSGP)), (CLK_TS2_DISABLE|CLK_TS2_INVERT|CLK_TS2_CLK_MASK)));
4292*53ee8cc1Swenshuai.xi
4293*53ee8cc1Swenshuai.xi // Enable TSFI clock
4294*53ee8cc1Swenshuai.xi _HAL_REG32L_W((REG32_L *)(_virtRegBase+CKG2_TSP_TSFI),
4295*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32L_R((REG32_L *)(_virtRegBase+CKG2_TSP_TSFI)), (CKG2_TSP_TSFI_DISABKE|CKG2_TSP_TSFI_INVERT|CKG2_TSP_TSFI_CLK_MASK)));
4296*53ee8cc1Swenshuai.xi
4297*53ee8cc1Swenshuai.xi // Set SYN_STC to be 432MHz
4298*53ee8cc1Swenshuai.xi _HAL_REG32L_W((REG32_L *)(_virtRegBase+CKG_TSP_STAMP),
4299*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32L_R((REG32_L *)(_virtRegBase+CKG_TSP_STAMP)), (CLK_SYN_STC0_432M|CLK_SYN_STC1_432M)));
4300*53ee8cc1Swenshuai.xi
4301*53ee8cc1Swenshuai.xi // Enable STC clock
4302*53ee8cc1Swenshuai.xi _HAL_REG32L_W((REG32_L *)(_virtRegBase+CKG_TSP_STC0),
4303*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32L_R((REG32_L *)(_virtRegBase+CKG_TSP_STC0)), (CLK_STC_DISABLE|CLK_STC_INVERT|CLK_STC_CLK_MASK)));
4304*53ee8cc1Swenshuai.xi
4305*53ee8cc1Swenshuai.xi // Enable STC1 clock
4306*53ee8cc1Swenshuai.xi _HAL_REG32L_W((REG32_L *)(_virtRegBase+CKG_TSP_STC0),
4307*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32L_R((REG32_L *)(_virtRegBase+CKG_TSP_STC0)), (CLK_STC1_DISABLE|CLK_STC1_INVERT|CLK_STC1_CLK_MASK)));
4308*53ee8cc1Swenshuai.xi
4309*53ee8cc1Swenshuai.xi // Enable TIMESTAMP clock
4310*53ee8cc1Swenshuai.xi _HAL_REG32L_W((REG32_L *)(_virtRegBase+CKG_TSP_STAMP),
4311*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32L_R((REG32_L *)(_virtRegBase+CKG_TSP_STAMP)), (CLK_STAM_DISABLE|CLK_STAM_INVERT|CLK_STAM_CLK_MASK)));
4312*53ee8cc1Swenshuai.xi
4313*53ee8cc1Swenshuai.xi // Enable Sample clock
4314*53ee8cc1Swenshuai.xi _HAL_REG32L_W((REG32_L *)(_virtRegBase+CKG2_TSP_TS_SAMPLE),
4315*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32L_R((REG32_L *)(_virtRegBase+CKG2_TSP_TS_SAMPLE)), (CKG2_TSP_TS_SAMPLE_DISABLE|CKG2_TSP_TS_SAMPLE_INVERT|CKG2_TSP_TS_SAMPLE_CLK_MASK)));
4316*53ee8cc1Swenshuai.xi }
4317*53ee8cc1Swenshuai.xi else
4318*53ee8cc1Swenshuai.xi {
4319*53ee8cc1Swenshuai.xi // Disable TSP clock
4320*53ee8cc1Swenshuai.xi _HAL_REG32L_W((REG32_L *)(_virtRegBase+CKG_TSP_STC0), SET_FLAG1(_HAL_REG32L_R((REG32_L *)(_virtRegBase+CKG_TSP_STC0)), CLK_TSP_DISABLE));
4321*53ee8cc1Swenshuai.xi
4322*53ee8cc1Swenshuai.xi // Disable TS0 clock
4323*53ee8cc1Swenshuai.xi _HAL_REG32L_W((REG32_L *)(_virtRegBase+CKG_TS0_TS1), SET_FLAG1(_HAL_REG32L_R((REG32_L *)(_virtRegBase+CKG_TS0_TS1)), CLK_TS0_DISABLE));
4324*53ee8cc1Swenshuai.xi
4325*53ee8cc1Swenshuai.xi // Disable TS1 clock
4326*53ee8cc1Swenshuai.xi _HAL_REG32L_W((REG32_L *)(_virtRegBase+CKG_TS0_TS1), SET_FLAG1(_HAL_REG32L_R((REG32_L *)(_virtRegBase+CKG_TS0_TS1)), CLK_TS1_DISABLE));
4327*53ee8cc1Swenshuai.xi
4328*53ee8cc1Swenshuai.xi // Disable TS2 clock
4329*53ee8cc1Swenshuai.xi _HAL_REG32L_W((REG32_L *)(_virtRegBase+CKG_TS2_TSGP), SET_FLAG1(_HAL_REG32L_R((REG32_L *)(_virtRegBase+CKG_TS2_TSGP)), CLK_TS2_DISABLE));
4330*53ee8cc1Swenshuai.xi
4331*53ee8cc1Swenshuai.xi // Disable TSFI clock
4332*53ee8cc1Swenshuai.xi _HAL_REG32L_W((REG32_L *)(_virtRegBase+CKG2_TSP_TSFI), SET_FLAG1(_HAL_REG32L_R((REG32_L *)(_virtRegBase+CKG2_TSP_TSFI)), CKG2_TSP_TSFI_DISABKE));
4333*53ee8cc1Swenshuai.xi
4334*53ee8cc1Swenshuai.xi // Disable STC clock
4335*53ee8cc1Swenshuai.xi _HAL_REG32L_W((REG32_L *)(_virtRegBase+CKG_TSP_STC0), SET_FLAG1(_HAL_REG32L_R((REG32_L *)(_virtRegBase+CKG_TSP_STC0)), CLK_STC_DISABLE));
4336*53ee8cc1Swenshuai.xi
4337*53ee8cc1Swenshuai.xi // Disable STC1 clock
4338*53ee8cc1Swenshuai.xi _HAL_REG32L_W((REG32_L *)(_virtRegBase+CKG_TSP_STC0), SET_FLAG1(_HAL_REG32L_R((REG32_L *)(_virtRegBase+CKG_TSP_STC0)), CLK_STC1_DISABLE));
4339*53ee8cc1Swenshuai.xi
4340*53ee8cc1Swenshuai.xi // Disable CLK_PARSER clock
4341*53ee8cc1Swenshuai.xi _HAL_REG32L_W((REG32_L *)(_virtRegBase+CKG_TSP_STC0), SET_FLAG1(_HAL_REG32L_R((REG32_L *)(_virtRegBase+CKG_TSP_STC0)), CLK_PAR_DISABLE));
4342*53ee8cc1Swenshuai.xi
4343*53ee8cc1Swenshuai.xi // Disable TIMESTAMP clock
4344*53ee8cc1Swenshuai.xi _HAL_REG32L_W((REG32_L *)(_virtRegBase+CKG_TSP_STAMP), SET_FLAG1(_HAL_REG32L_R((REG32_L *)(_virtRegBase+CKG_TSP_STAMP)), CLK_STAM_DISABLE));
4345*53ee8cc1Swenshuai.xi
4346*53ee8cc1Swenshuai.xi // Disable Sample clock
4347*53ee8cc1Swenshuai.xi _HAL_REG32L_W((REG32_L *)(_virtRegBase+CKG2_TSP_TS_SAMPLE), SET_FLAG1(_HAL_REG32L_R((REG32_L *)(_virtRegBase+CKG2_TSP_TS_SAMPLE)), CKG2_TSP_TS_SAMPLE_DISABLE));
4348*53ee8cc1Swenshuai.xi
4349*53ee8cc1Swenshuai.xi //Reset PE Pad
4350*53ee8cc1Swenshuai.xi if(_bTsPadUsed[0] == TRUE)
4351*53ee8cc1Swenshuai.xi {
4352*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TS0_PE) &= ~REG_TOP_TS0_PE_MASK;
4353*53ee8cc1Swenshuai.xi _bTsPadUsed[0] = FALSE;
4354*53ee8cc1Swenshuai.xi }
4355*53ee8cc1Swenshuai.xi if(_bTsPadUsed[1] == TRUE)
4356*53ee8cc1Swenshuai.xi {
4357*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TS1_PE) &= ~REG_TOP_TS1_PE_MASK;
4358*53ee8cc1Swenshuai.xi _bTsPadUsed[1] = FALSE;
4359*53ee8cc1Swenshuai.xi }
4360*53ee8cc1Swenshuai.xi if(_bTsPadUsed[2] == TRUE)
4361*53ee8cc1Swenshuai.xi {
4362*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TS2_PE) &= ~REG_TOP_TS2_PE_MASK;
4363*53ee8cc1Swenshuai.xi _bTsPadUsed[2] = FALSE;
4364*53ee8cc1Swenshuai.xi }
4365*53ee8cc1Swenshuai.xi if(_bTsPadUsed[3] == TRUE)
4366*53ee8cc1Swenshuai.xi {
4367*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_TS3_PE) &= ~REG_TOP_TS3_PE_MASK;
4368*53ee8cc1Swenshuai.xi _bTsPadUsed[3] = FALSE;
4369*53ee8cc1Swenshuai.xi }
4370*53ee8cc1Swenshuai.xi }
4371*53ee8cc1Swenshuai.xi }
4372*53ee8cc1Swenshuai.xi #undef CKG_TSO_SRC
4373*53ee8cc1Swenshuai.xi #undef CKG_TSO_TRACE_DISABLE
4374*53ee8cc1Swenshuai.xi #undef CKG_TSO_TRACE_INVERT
4375*53ee8cc1Swenshuai.xi #undef CKG_TSO_TRACE_CLK_MASK
4376*53ee8cc1Swenshuai.xi #undef CKG_TSO0_IN_DIABLE
4377*53ee8cc1Swenshuai.xi #undef CKG_TSO0_IN_INVERT
4378*53ee8cc1Swenshuai.xi #undef CKG_TSO0_IN_CLK_MASK
4379*53ee8cc1Swenshuai.xi #undef CKG_TS0_TS1
4380*53ee8cc1Swenshuai.xi #undef CLK_TS0_DISABLE
4381*53ee8cc1Swenshuai.xi #undef CLK_TS0_INVERT
4382*53ee8cc1Swenshuai.xi #undef CLK_TS0_CLK_MASK
4383*53ee8cc1Swenshuai.xi #undef CLK_TS1_DISABLE
4384*53ee8cc1Swenshuai.xi #undef CLK_TS1_INVERT
4385*53ee8cc1Swenshuai.xi #undef CLK_TS1_CLK_MASK
4386*53ee8cc1Swenshuai.xi #undef CKG_TS2_TSGP
4387*53ee8cc1Swenshuai.xi #undef CLK_TS2_DISABLE
4388*53ee8cc1Swenshuai.xi #undef CLK_TS2_INVERT
4389*53ee8cc1Swenshuai.xi #undef CLK_TS2_CLK_MASK
4390*53ee8cc1Swenshuai.xi #undef CKG_TSP_GPONLY_MASK
4391*53ee8cc1Swenshuai.xi #undef CKG_TSP_STC0
4392*53ee8cc1Swenshuai.xi #undef CLK_TSP_DISABLE
4393*53ee8cc1Swenshuai.xi #undef CLK_TSP_INVERT
4394*53ee8cc1Swenshuai.xi #undef CLK_TSP_CLK_MASK
4395*53ee8cc1Swenshuai.xi #undef CLK_PAR_DISABLE
4396*53ee8cc1Swenshuai.xi #undef CLK_PAR_INVERT
4397*53ee8cc1Swenshuai.xi #undef CLK_PAR_CLK_MASK
4398*53ee8cc1Swenshuai.xi #undef CLK_STC_DISABLE
4399*53ee8cc1Swenshuai.xi #undef CLK_STC_INVERT
4400*53ee8cc1Swenshuai.xi #undef CLK_STC_CLK_MASK
4401*53ee8cc1Swenshuai.xi #undef CLK_STC1_DISABLE
4402*53ee8cc1Swenshuai.xi #undef CLK_STC1_INVERT
4403*53ee8cc1Swenshuai.xi #undef CLK_STC1_CLK_MASK
4404*53ee8cc1Swenshuai.xi #undef CKG_TSP_STAMP
4405*53ee8cc1Swenshuai.xi #undef CLK_STAM_DISABLE
4406*53ee8cc1Swenshuai.xi #undef CLK_STAM_INVERT
4407*53ee8cc1Swenshuai.xi #undef CLK_STAM_CLK_MASK
4408*53ee8cc1Swenshuai.xi #undef CKG2_TSP_TSFI
4409*53ee8cc1Swenshuai.xi #undef CKG2_TSP_TSFI_DISABKE
4410*53ee8cc1Swenshuai.xi #undef CKG2_TSP_TSFI_INVERT
4411*53ee8cc1Swenshuai.xi #undef CKG2_TSP_TSFI_CLK_MASK
4412*53ee8cc1Swenshuai.xi #undef CKG2_TSP_TS_SAMPLE
4413*53ee8cc1Swenshuai.xi #undef CKG2_TSP_TS_SAMPLE_DISABLE
4414*53ee8cc1Swenshuai.xi #undef CKG2_TSP_TS_SAMPLE_INVERT
4415*53ee8cc1Swenshuai.xi #undef CKG2_TSP_TS_SAMPLE_CLK_MASK
4416*53ee8cc1Swenshuai.xi #undef CHIP_TSP_BOOT_CLK_SEL
4417*53ee8cc1Swenshuai.xi #undef CHIP_TSP_BOOT_CLK_SEL_MASK
4418*53ee8cc1Swenshuai.xi
HAL_TSP_GetDBGPortInfo(MS_U32 u32dbgsel)4419*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_GetDBGPortInfo(MS_U32 u32dbgsel)
4420*53ee8cc1Swenshuai.xi {
4421*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].PKT_CNT, (TSP_DBG_SEL_MASK&(u32dbgsel<<TSP_DBG_SEL_SHIFT)));
4422*53ee8cc1Swenshuai.xi return (_HAL_REG32_R(&_TspCtrl[0].TSP_Debug)&TSP_DEBUG_MASK);
4423*53ee8cc1Swenshuai.xi }
4424*53ee8cc1Swenshuai.xi
HAL_TSP_Enable_ValidSync_Dectect(void)4425*53ee8cc1Swenshuai.xi void HAL_TSP_Enable_ValidSync_Dectect(void)
4426*53ee8cc1Swenshuai.xi {
4427*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config4,
4428*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config4), TSP_VALID_FALLING_DETECT));
4429*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config4,
4430*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config4), TSP_SYNC_RISING_DETECT));
4431*53ee8cc1Swenshuai.xi }
4432*53ee8cc1Swenshuai.xi
HAL_Reset_WB(void)4433*53ee8cc1Swenshuai.xi void HAL_Reset_WB(void)
4434*53ee8cc1Swenshuai.xi {
4435*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config0,
4436*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config0), TSP_HW_CFG0_WB_DMA_RESET));
4437*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config0,
4438*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config0), TSP_HW_CFG0_WB_DMA_RESET));
4439*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl[0].TSP_Ctrl1,
4440*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG16_R(&_TspCtrl[0].TSP_Ctrl1), TSP_CTRL1_DMA_RST));
4441*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl[0].TSP_Ctrl1,
4442*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&_TspCtrl[0].TSP_Ctrl1), TSP_CTRL1_DMA_RST));
4443*53ee8cc1Swenshuai.xi }
4444*53ee8cc1Swenshuai.xi
4445*53ee8cc1Swenshuai.xi //0: VQ0, 1: VQ_file, 2: VQ1, 3: VQ_2
HAL_TSP_SetVQBuffer(MS_U8 u8VQId,MS_PHY phyBaseAddr,MS_U32 u32BufLen)4446*53ee8cc1Swenshuai.xi void HAL_TSP_SetVQBuffer(MS_U8 u8VQId, MS_PHY phyBaseAddr, MS_U32 u32BufLen)
4447*53ee8cc1Swenshuai.xi {
4448*53ee8cc1Swenshuai.xi REG32 *pReg = 0;
4449*53ee8cc1Swenshuai.xi MS_PHY phyVqBufOffset = _HAL_TSP_MIU_OFFSET(phyBaseAddr);
4450*53ee8cc1Swenshuai.xi
4451*53ee8cc1Swenshuai.xi switch(u8VQId)
4452*53ee8cc1Swenshuai.xi {
4453*53ee8cc1Swenshuai.xi case 0:
4454*53ee8cc1Swenshuai.xi default:
4455*53ee8cc1Swenshuai.xi pReg = &(_TspCtrl[0].VQ0_BASE);
4456*53ee8cc1Swenshuai.xi break;
4457*53ee8cc1Swenshuai.xi case 1:
4458*53ee8cc1Swenshuai.xi pReg = &(_TspCtrl[0].VQ1_Base);
4459*53ee8cc1Swenshuai.xi break;
4460*53ee8cc1Swenshuai.xi case 2:
4461*53ee8cc1Swenshuai.xi pReg = &(_TspCtrl[0].VQ2_Base);
4462*53ee8cc1Swenshuai.xi break;
4463*53ee8cc1Swenshuai.xi case 3:
4464*53ee8cc1Swenshuai.xi pReg = &(_TspCtrl[0].VQ3_BASE);
4465*53ee8cc1Swenshuai.xi break;
4466*53ee8cc1Swenshuai.xi }
4467*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, (MS_U32)((phyBaseAddr-phyVqBufOffset) >> MIU_BUS));
4468*53ee8cc1Swenshuai.xi
4469*53ee8cc1Swenshuai.xi switch(u8VQId)
4470*53ee8cc1Swenshuai.xi {
4471*53ee8cc1Swenshuai.xi case 0:
4472*53ee8cc1Swenshuai.xi default:
4473*53ee8cc1Swenshuai.xi pReg = &(_TspCtrl[0].VQ0_CTRL);
4474*53ee8cc1Swenshuai.xi break;
4475*53ee8cc1Swenshuai.xi case 1:
4476*53ee8cc1Swenshuai.xi pReg = &(_TspCtrl[0].VQ1_Config);
4477*53ee8cc1Swenshuai.xi break;
4478*53ee8cc1Swenshuai.xi case 2:
4479*53ee8cc1Swenshuai.xi pReg = &(_TspCtrl[0].VQ2_Config);
4480*53ee8cc1Swenshuai.xi break;
4481*53ee8cc1Swenshuai.xi case 3:
4482*53ee8cc1Swenshuai.xi pReg = &(_TspCtrl[0].VQ3_Config);
4483*53ee8cc1Swenshuai.xi break;
4484*53ee8cc1Swenshuai.xi }
4485*53ee8cc1Swenshuai.xi
4486*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, (_HAL_REG32_R(pReg) & ~TSP_VQ0_SIZE_208PK_MASK)
4487*53ee8cc1Swenshuai.xi | ((u32BufLen/VQ_PACKET_UNIT_LEN) << TSP_VQ0_SIZE_208PK_SHIFT));
4488*53ee8cc1Swenshuai.xi
4489*53ee8cc1Swenshuai.xi }
4490*53ee8cc1Swenshuai.xi
HAL_TSP_VQueue_Enable(MS_BOOL bEnable)4491*53ee8cc1Swenshuai.xi void HAL_TSP_VQueue_Enable(MS_BOOL bEnable)
4492*53ee8cc1Swenshuai.xi {
4493*53ee8cc1Swenshuai.xi if (bEnable)
4494*53ee8cc1Swenshuai.xi {
4495*53ee8cc1Swenshuai.xi // Reset VQ before VQ enable.
4496*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].VQ0_CTRL, SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].VQ0_CTRL), TSP_VQ0_RESET));
4497*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].VQ0_CTRL, RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].VQ0_CTRL), TSP_VQ0_RESET));
4498*53ee8cc1Swenshuai.xi
4499*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].VQ1_Config, SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].VQ1_Config), TSP_VQ1_RESET));
4500*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].VQ1_Config, RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].VQ1_Config), TSP_VQ1_RESET));
4501*53ee8cc1Swenshuai.xi
4502*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].VQ2_Config, SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].VQ2_Config), TSP_VQ2_RESET));
4503*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].VQ2_Config, RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].VQ2_Config), TSP_VQ2_RESET));
4504*53ee8cc1Swenshuai.xi
4505*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].VQ3_Config, SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].VQ3_Config), TSP_VQ3_RESET));
4506*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].VQ3_Config, RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].VQ3_Config), TSP_VQ3_RESET));
4507*53ee8cc1Swenshuai.xi
4508*53ee8cc1Swenshuai.xi //_HAL_REG32_W(&_TspCtrl[0].reg163C,
4509*53ee8cc1Swenshuai.xi // SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg163C), TSP_ALL_VALID_EN));
4510*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].HW2_Config3,
4511*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].HW2_Config3), (TSP_VQ_EN/*|TSP_VQ2PINGPONG_EN*/)));
4512*53ee8cc1Swenshuai.xi }
4513*53ee8cc1Swenshuai.xi else
4514*53ee8cc1Swenshuai.xi {
4515*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].HW2_Config3,
4516*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].HW2_Config3), TSP_VQ_EN));
4517*53ee8cc1Swenshuai.xi }
4518*53ee8cc1Swenshuai.xi }
4519*53ee8cc1Swenshuai.xi
HAL_TSP_VQueue_Reset(MS_U8 u8VQId)4520*53ee8cc1Swenshuai.xi void HAL_TSP_VQueue_Reset(MS_U8 u8VQId)
4521*53ee8cc1Swenshuai.xi {
4522*53ee8cc1Swenshuai.xi REG32 *pReg = &_TspCtrl[0].VQ0_BASE;
4523*53ee8cc1Swenshuai.xi MS_U32 u32flag = 0;
4524*53ee8cc1Swenshuai.xi
4525*53ee8cc1Swenshuai.xi switch(u8VQId)
4526*53ee8cc1Swenshuai.xi {
4527*53ee8cc1Swenshuai.xi case 0:
4528*53ee8cc1Swenshuai.xi default:
4529*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].VQ0_CTRL;
4530*53ee8cc1Swenshuai.xi u32flag = TSP_VQ0_RESET;
4531*53ee8cc1Swenshuai.xi break;
4532*53ee8cc1Swenshuai.xi case 1:
4533*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].VQ1_Config;
4534*53ee8cc1Swenshuai.xi u32flag = TSP_VQ1_RESET;
4535*53ee8cc1Swenshuai.xi break;
4536*53ee8cc1Swenshuai.xi case 2:
4537*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].VQ2_Config;
4538*53ee8cc1Swenshuai.xi u32flag = TSP_VQ2_RESET;
4539*53ee8cc1Swenshuai.xi break;
4540*53ee8cc1Swenshuai.xi case 3:
4541*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].VQ3_Config;
4542*53ee8cc1Swenshuai.xi u32flag = TSP_VQ3_RESET;
4543*53ee8cc1Swenshuai.xi break;
4544*53ee8cc1Swenshuai.xi }
4545*53ee8cc1Swenshuai.xi
4546*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, SET_FLAG1(_HAL_REG32_R(pReg), u32flag));
4547*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, RESET_FLAG1(_HAL_REG32_R(pReg), u32flag));
4548*53ee8cc1Swenshuai.xi }
4549*53ee8cc1Swenshuai.xi
HAL_TSP_VQueue_OverflowInt_En(MS_U8 u8VQId,MS_BOOL bEnable)4550*53ee8cc1Swenshuai.xi void HAL_TSP_VQueue_OverflowInt_En(MS_U8 u8VQId, MS_BOOL bEnable)
4551*53ee8cc1Swenshuai.xi {
4552*53ee8cc1Swenshuai.xi REG32 *pReg = &_TspCtrl[0].VQ0_BASE;
4553*53ee8cc1Swenshuai.xi MS_U32 u32flag = 0;
4554*53ee8cc1Swenshuai.xi
4555*53ee8cc1Swenshuai.xi switch(u8VQId)
4556*53ee8cc1Swenshuai.xi {
4557*53ee8cc1Swenshuai.xi case 0:
4558*53ee8cc1Swenshuai.xi default:
4559*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].VQ0_CTRL;
4560*53ee8cc1Swenshuai.xi u32flag = TSP_VQ0_OVERFLOW_INT_EN;
4561*53ee8cc1Swenshuai.xi break;
4562*53ee8cc1Swenshuai.xi case 1:
4563*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].VQ1_Config;
4564*53ee8cc1Swenshuai.xi u32flag = TSP_VQ1_OVF_INT_EN;
4565*53ee8cc1Swenshuai.xi break;
4566*53ee8cc1Swenshuai.xi case 2:
4567*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].VQ2_Config;
4568*53ee8cc1Swenshuai.xi u32flag = TSP_VQ2_OVF_INT_EN;
4569*53ee8cc1Swenshuai.xi break;
4570*53ee8cc1Swenshuai.xi case 3:
4571*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].VQ3_Config;
4572*53ee8cc1Swenshuai.xi u32flag = TSP_VQ3_OVF_INT_EN;
4573*53ee8cc1Swenshuai.xi break;
4574*53ee8cc1Swenshuai.xi }
4575*53ee8cc1Swenshuai.xi
4576*53ee8cc1Swenshuai.xi if (bEnable)
4577*53ee8cc1Swenshuai.xi {
4578*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, SET_FLAG1(_HAL_REG32_R(pReg), u32flag));
4579*53ee8cc1Swenshuai.xi _HAL_TSP_HwInt2_BitSet(TSP_HWINT2_VQ0_VQ1_VQ2_VQ3_OVERFLOW >> TSP_HWINT2_STATUS_SHIFT);
4580*53ee8cc1Swenshuai.xi }
4581*53ee8cc1Swenshuai.xi else
4582*53ee8cc1Swenshuai.xi {
4583*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, RESET_FLAG1(_HAL_REG32_R(pReg), u32flag));
4584*53ee8cc1Swenshuai.xi _HAL_TSP_HwInt2_BitClr(TSP_HWINT2_VQ0_VQ1_VQ2_VQ3_OVERFLOW >> TSP_HWINT2_STATUS_SHIFT);
4585*53ee8cc1Swenshuai.xi }
4586*53ee8cc1Swenshuai.xi }
4587*53ee8cc1Swenshuai.xi
HAL_TSP_VQueue_Clr_OverflowInt(MS_U8 u8VQId)4588*53ee8cc1Swenshuai.xi void HAL_TSP_VQueue_Clr_OverflowInt(MS_U8 u8VQId)
4589*53ee8cc1Swenshuai.xi {
4590*53ee8cc1Swenshuai.xi REG32 *pReg = 0;
4591*53ee8cc1Swenshuai.xi MS_U32 u32flag = 0;
4592*53ee8cc1Swenshuai.xi MS_U32 u32data = 0;
4593*53ee8cc1Swenshuai.xi
4594*53ee8cc1Swenshuai.xi switch(u8VQId)
4595*53ee8cc1Swenshuai.xi {
4596*53ee8cc1Swenshuai.xi case 0:
4597*53ee8cc1Swenshuai.xi default:
4598*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].VQ0_CTRL;
4599*53ee8cc1Swenshuai.xi u32flag = TSP_VQ0_CLR_OVERFLOW_INT;
4600*53ee8cc1Swenshuai.xi break;
4601*53ee8cc1Swenshuai.xi case 1:
4602*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].VQ1_Config;
4603*53ee8cc1Swenshuai.xi u32flag = TSP_VQ1_CLR_OVF_INT;
4604*53ee8cc1Swenshuai.xi break;
4605*53ee8cc1Swenshuai.xi case 2:
4606*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].VQ2_Config;
4607*53ee8cc1Swenshuai.xi u32flag = TSP_VQ2_CLR_OVF_INT;
4608*53ee8cc1Swenshuai.xi break;
4609*53ee8cc1Swenshuai.xi case 3:
4610*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].VQ3_Config;
4611*53ee8cc1Swenshuai.xi u32flag = TSP_VQ3_CLR_OVF_INT;
4612*53ee8cc1Swenshuai.xi break;
4613*53ee8cc1Swenshuai.xi }
4614*53ee8cc1Swenshuai.xi u32data = _HAL_REG32_R(pReg);
4615*53ee8cc1Swenshuai.xi
4616*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, u32data | u32flag);
4617*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, u32data & ~u32flag);
4618*53ee8cc1Swenshuai.xi
4619*53ee8cc1Swenshuai.xi _HAL_TSP_HwInt2_BitClr(TSP_HWINT2_VQ0_VQ1_VQ2_VQ3_OVERFLOW);
4620*53ee8cc1Swenshuai.xi
4621*53ee8cc1Swenshuai.xi }
4622*53ee8cc1Swenshuai.xi
HAL_TSP_Set_Req_VQ_RX_Threshold(MS_U8 u8req_len)4623*53ee8cc1Swenshuai.xi void HAL_TSP_Set_Req_VQ_RX_Threshold(MS_U8 u8req_len)
4624*53ee8cc1Swenshuai.xi {
4625*53ee8cc1Swenshuai.xi MS_U32 u32Value = TSP_REQ_VQ_RX_THRESHOLD_LEN1;
4626*53ee8cc1Swenshuai.xi
4627*53ee8cc1Swenshuai.xi switch(u8req_len)
4628*53ee8cc1Swenshuai.xi {
4629*53ee8cc1Swenshuai.xi case 1:
4630*53ee8cc1Swenshuai.xi u32Value = TSP_REQ_VQ_RX_THRESHOLD_LEN1;
4631*53ee8cc1Swenshuai.xi break;
4632*53ee8cc1Swenshuai.xi case 2:
4633*53ee8cc1Swenshuai.xi u32Value = TSP_REQ_VQ_RX_THRESHOLD_LEN2;
4634*53ee8cc1Swenshuai.xi break;
4635*53ee8cc1Swenshuai.xi case 4:
4636*53ee8cc1Swenshuai.xi u32Value = TSP_REQ_VQ_RX_THRESHOLD_LEN4;
4637*53ee8cc1Swenshuai.xi break;
4638*53ee8cc1Swenshuai.xi case 8:
4639*53ee8cc1Swenshuai.xi u32Value = TSP_REQ_VQ_RX_THRESHOLD_LEN8;
4640*53ee8cc1Swenshuai.xi break;
4641*53ee8cc1Swenshuai.xi default:
4642*53ee8cc1Swenshuai.xi break;
4643*53ee8cc1Swenshuai.xi }
4644*53ee8cc1Swenshuai.xi
4645*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].VQ_PIDFLT_CTRL,
4646*53ee8cc1Swenshuai.xi (_HAL_REG32_R(&_TspCtrl[0].VQ_PIDFLT_CTRL) & ~TSP_REQ_VQ_RX_THRESHOLD_MASKE) | u32Value);
4647*53ee8cc1Swenshuai.xi }
4648*53ee8cc1Swenshuai.xi
HAL_TSP_Get_VQStatus(void)4649*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_Get_VQStatus(void)
4650*53ee8cc1Swenshuai.xi {
4651*53ee8cc1Swenshuai.xi return (_HAL_REG32_R(&_TspCtrl[0].VQ_STATUS) & TSP_VQ_STATUS_MASK);
4652*53ee8cc1Swenshuai.xi }
4653*53ee8cc1Swenshuai.xi
HAL_TSP_VQBlock_Disable(MS_U8 u8VQId,MS_BOOL bDisable)4654*53ee8cc1Swenshuai.xi void HAL_TSP_VQBlock_Disable(MS_U8 u8VQId, MS_BOOL bDisable)
4655*53ee8cc1Swenshuai.xi {
4656*53ee8cc1Swenshuai.xi MS_U32 u32Value = 0;
4657*53ee8cc1Swenshuai.xi
4658*53ee8cc1Swenshuai.xi switch(u8VQId)
4659*53ee8cc1Swenshuai.xi {
4660*53ee8cc1Swenshuai.xi case 1: u32Value = TSP_VQTX0_BLOCK_DIS;
4661*53ee8cc1Swenshuai.xi break;
4662*53ee8cc1Swenshuai.xi case 2: u32Value = TSP_VQTX1_BLOCK_DIS;
4663*53ee8cc1Swenshuai.xi break;
4664*53ee8cc1Swenshuai.xi case 4: u32Value = TSP_VQTX2_BLOCK_DIS;
4665*53ee8cc1Swenshuai.xi break;
4666*53ee8cc1Swenshuai.xi case 8: u32Value = TSP_VQTX3_BLOCK_DIS;
4667*53ee8cc1Swenshuai.xi break;
4668*53ee8cc1Swenshuai.xi }
4669*53ee8cc1Swenshuai.xi
4670*53ee8cc1Swenshuai.xi if(bDisable)
4671*53ee8cc1Swenshuai.xi {
4672*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg160C,
4673*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg160C), u32Value));
4674*53ee8cc1Swenshuai.xi }
4675*53ee8cc1Swenshuai.xi else
4676*53ee8cc1Swenshuai.xi {
4677*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg160C,
4678*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg160C), u32Value));
4679*53ee8cc1Swenshuai.xi }
4680*53ee8cc1Swenshuai.xi }
4681*53ee8cc1Swenshuai.xi
4682*53ee8cc1Swenshuai.xi // Addr[0] -----> PVr1
4683*53ee8cc1Swenshuai.xi // Addr[1] -----> Section
4684*53ee8cc1Swenshuai.xi // Addr[2] -----> Section
4685*53ee8cc1Swenshuai.xi // Addr[3] -----> PVR2
4686*53ee8cc1Swenshuai.xi // The range can be written: pphyStartAddr <= x < pphyEndAddr
4687*53ee8cc1Swenshuai.xi // Protection range: x >= pphyEndAddr && x < pphyStartAddr
HAL_TSP_WriteProtect_Enable(MS_BOOL bEnable,MS_PHY * pphyStartAddr,MS_PHY * pphyEndAddr)4688*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_WriteProtect_Enable(MS_BOOL bEnable, MS_PHY* pphyStartAddr, MS_PHY* pphyEndAddr)
4689*53ee8cc1Swenshuai.xi {
4690*53ee8cc1Swenshuai.xi MS_U8 u8ii;
4691*53ee8cc1Swenshuai.xi
4692*53ee8cc1Swenshuai.xi if (bEnable)
4693*53ee8cc1Swenshuai.xi {
4694*53ee8cc1Swenshuai.xi for(u8ii = 0; u8ii < 4; u8ii++)
4695*53ee8cc1Swenshuai.xi {
4696*53ee8cc1Swenshuai.xi if(pphyStartAddr[u8ii] == pphyEndAddr[u8ii])
4697*53ee8cc1Swenshuai.xi pphyStartAddr[u8ii] += (1UL << MIU_BUS);
4698*53ee8cc1Swenshuai.xi }
4699*53ee8cc1Swenshuai.xi
4700*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].DMAW_LBND0, ((MS_U32)(pphyStartAddr[0]-_HAL_TSP_MIU_OFFSET(pphyStartAddr[0]))) >> MIU_BUS);
4701*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].DMAW_UBND0, ((MS_U32)(pphyEndAddr[0]-_HAL_TSP_MIU_OFFSET(pphyEndAddr[0]))) >> MIU_BUS);
4702*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].DMAW_LBND1, ((MS_U32)(pphyStartAddr[1]-_HAL_TSP_MIU_OFFSET(pphyStartAddr[1]))) >> MIU_BUS);
4703*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].DMAW_UBND1, ((MS_U32)(pphyEndAddr[1]-_HAL_TSP_MIU_OFFSET(pphyEndAddr[1]))) >> MIU_BUS);
4704*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].DMAW_LBND2, ((MS_U32)(pphyStartAddr[2]-_HAL_TSP_MIU_OFFSET(pphyStartAddr[2]))) >> MIU_BUS);
4705*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].DMAW_UBND2, ((MS_U32)(pphyEndAddr[2]-_HAL_TSP_MIU_OFFSET(pphyEndAddr[2]))) >> MIU_BUS);
4706*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].DMAW_LBND4, ((MS_U32)(pphyStartAddr[4]-_HAL_TSP_MIU_OFFSET(pphyStartAddr[4]))) >> MIU_BUS);
4707*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].DMAW_UBND4, ((MS_U32)(pphyEndAddr[4]-_HAL_TSP_MIU_OFFSET(pphyEndAddr[4]))) >> MIU_BUS);
4708*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg15b4,
4709*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg15b4), (TSP_SEC_DMAW_PROTECT_EN | TSP_PVR1_DAMW_PROTECT_EN | TSP_PVR2_DAMW_PROTECT_EN)));
4710*53ee8cc1Swenshuai.xi }
4711*53ee8cc1Swenshuai.xi else
4712*53ee8cc1Swenshuai.xi {
4713*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg15b4,
4714*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg15b4), (TSP_SEC_DMAW_PROTECT_EN | TSP_PVR1_DAMW_PROTECT_EN | TSP_PVR2_DAMW_PROTECT_EN)));
4715*53ee8cc1Swenshuai.xi }
4716*53ee8cc1Swenshuai.xi
4717*53ee8cc1Swenshuai.xi return TRUE;
4718*53ee8cc1Swenshuai.xi
4719*53ee8cc1Swenshuai.xi }
4720*53ee8cc1Swenshuai.xi
HAL_TSP_Get_FW_VER(void)4721*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_Get_FW_VER(void)
4722*53ee8cc1Swenshuai.xi {
4723*53ee8cc1Swenshuai.xi MS_U32 i = 0;
4724*53ee8cc1Swenshuai.xi MS_U32 u32Data = 0;
4725*53ee8cc1Swenshuai.xi
4726*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, 0);
4727*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_VERSION_GET);
4728*53ee8cc1Swenshuai.xi while (i< 4)
4729*53ee8cc1Swenshuai.xi {
4730*53ee8cc1Swenshuai.xi if (0 == _HAL_REG32_R(&_TspCtrl[0].MCU_Cmd))
4731*53ee8cc1Swenshuai.xi {
4732*53ee8cc1Swenshuai.xi u32Data = _HAL_REG32_R(&_TspCtrl[0].MCU_Data0);
4733*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, 0);
4734*53ee8cc1Swenshuai.xi return u32Data;
4735*53ee8cc1Swenshuai.xi }
4736*53ee8cc1Swenshuai.xi i++;
4737*53ee8cc1Swenshuai.xi _delay();
4738*53ee8cc1Swenshuai.xi }
4739*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, 0);
4740*53ee8cc1Swenshuai.xi return u32Data;
4741*53ee8cc1Swenshuai.xi }
4742*53ee8cc1Swenshuai.xi
HAL_TSP_Check_FW_VER(void)4743*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_Check_FW_VER(void)
4744*53ee8cc1Swenshuai.xi {
4745*53ee8cc1Swenshuai.xi MS_U32 u32FWVer;
4746*53ee8cc1Swenshuai.xi
4747*53ee8cc1Swenshuai.xi u32FWVer = HAL_TSP_Get_FW_VER();
4748*53ee8cc1Swenshuai.xi if((u32FWVer >> 16UL) != TSP_FW_DEVICE_ID)
4749*53ee8cc1Swenshuai.xi {
4750*53ee8cc1Swenshuai.xi printf("\nWarning: TSP FW not match!! FW version: 0x%08x\n\n", (unsigned int)u32FWVer);
4751*53ee8cc1Swenshuai.xi return FALSE;
4752*53ee8cc1Swenshuai.xi }
4753*53ee8cc1Swenshuai.xi
4754*53ee8cc1Swenshuai.xi return TRUE;
4755*53ee8cc1Swenshuai.xi }
4756*53ee8cc1Swenshuai.xi
HAL_TSP_SetFwDbgMem(MS_PHY phyAddr,MS_U32 u32Size)4757*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_SetFwDbgMem(MS_PHY phyAddr, MS_U32 u32Size)
4758*53ee8cc1Swenshuai.xi {
4759*53ee8cc1Swenshuai.xi MS_U32 i = 0;
4760*53ee8cc1Swenshuai.xi MS_PHY phyMiuOffset = _HAL_TSP_MIU_OFFSET(phyAddr);
4761*53ee8cc1Swenshuai.xi MS_PHY phyhwaddr = phyAddr - phyMiuOffset;
4762*53ee8cc1Swenshuai.xi
4763*53ee8cc1Swenshuai.xi if(IsCover(phyhwaddr, phyhwaddr + u32Size, OPENRISC_IP_1_ADDR, OPENRISC_IP_1_ADDR + OPENRISC_IP_1_SIZE) ||
4764*53ee8cc1Swenshuai.xi IsCover(phyhwaddr, phyhwaddr+ u32Size, OPENRISC_IP_2_ADDR, OPENRISC_IP_2_ADDR + OPENRISC_IP_2_SIZE) ||
4765*53ee8cc1Swenshuai.xi IsCover(phyhwaddr, phyhwaddr + u32Size, OPENRISC_IP_3_ADDR, OPENRISC_IP_3_ADDR + OPENRISC_IP_3_SIZE) ||
4766*53ee8cc1Swenshuai.xi IsCover(phyhwaddr, phyhwaddr+ u32Size, OPENRISC_QMEM_ADDR, OPENRISC_QMEM_ADDR + OPENRISC_QMEM_SIZE))
4767*53ee8cc1Swenshuai.xi {
4768*53ee8cc1Swenshuai.xi printf("[%s][%d] invalid physical address 0x%x\n", __FUNCTION__, __LINE__, (unsigned int)phyAddr);
4769*53ee8cc1Swenshuai.xi return FALSE;
4770*53ee8cc1Swenshuai.xi }
4771*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, (MS_U32)phyhwaddr);
4772*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Data1, u32Size);
4773*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_DBG_MEM);
4774*53ee8cc1Swenshuai.xi while(i<4)
4775*53ee8cc1Swenshuai.xi {
4776*53ee8cc1Swenshuai.xi if(0 == _HAL_REG32_R(&_TspCtrl[0].MCU_Cmd))
4777*53ee8cc1Swenshuai.xi {
4778*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, 0);
4779*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Data1, 0);
4780*53ee8cc1Swenshuai.xi return TRUE;
4781*53ee8cc1Swenshuai.xi }
4782*53ee8cc1Swenshuai.xi i++;
4783*53ee8cc1Swenshuai.xi _delay();
4784*53ee8cc1Swenshuai.xi }
4785*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, 0);
4786*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, 0);
4787*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Data1, 0);
4788*53ee8cc1Swenshuai.xi
4789*53ee8cc1Swenshuai.xi return FALSE;
4790*53ee8cc1Swenshuai.xi }
4791*53ee8cc1Swenshuai.xi
HAL_TSP_SetFwDbgWord(MS_U32 u32Word)4792*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_SetFwDbgWord(MS_U32 u32Word)
4793*53ee8cc1Swenshuai.xi {
4794*53ee8cc1Swenshuai.xi MS_U32 i = 0;
4795*53ee8cc1Swenshuai.xi
4796*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, u32Word);
4797*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_DBG_WORD);
4798*53ee8cc1Swenshuai.xi while(i<4)
4799*53ee8cc1Swenshuai.xi {
4800*53ee8cc1Swenshuai.xi if(0 == _HAL_REG32_R(&_TspCtrl[0].MCU_Cmd))
4801*53ee8cc1Swenshuai.xi {
4802*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, 0);
4803*53ee8cc1Swenshuai.xi return TRUE;
4804*53ee8cc1Swenshuai.xi }
4805*53ee8cc1Swenshuai.xi i++;
4806*53ee8cc1Swenshuai.xi _delay();
4807*53ee8cc1Swenshuai.xi }
4808*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, 0);
4809*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, 0);
4810*53ee8cc1Swenshuai.xi return FALSE;
4811*53ee8cc1Swenshuai.xi }
4812*53ee8cc1Swenshuai.xi
4813*53ee8cc1Swenshuai.xi // Model : 0 -> File, 1 -> PVR1, 2 -> PVR2
4814*53ee8cc1Swenshuai.xi // u8MobfIndex0: 0 -> Disable, 1~31
4815*53ee8cc1Swenshuai.xi // u8MobfIndex1: 0 -> Disable, 1~31
HAL_TSP_MOBF_Select(MS_U8 u8Model,MS_U8 u8MobfIndex0,MS_U8 u8MobfIndex1)4816*53ee8cc1Swenshuai.xi void HAL_TSP_MOBF_Select(MS_U8 u8Model, MS_U8 u8MobfIndex0, MS_U8 u8MobfIndex1)
4817*53ee8cc1Swenshuai.xi {
4818*53ee8cc1Swenshuai.xi REG32 *pReg = 0;
4819*53ee8cc1Swenshuai.xi MS_U32 u32value = 0;
4820*53ee8cc1Swenshuai.xi
4821*53ee8cc1Swenshuai.xi switch(u8Model)
4822*53ee8cc1Swenshuai.xi {
4823*53ee8cc1Swenshuai.xi case 0:
4824*53ee8cc1Swenshuai.xi _16MobfKey = (MS_U16)u8MobfIndex0; //set mobf key with filein Start
4825*53ee8cc1Swenshuai.xi break;
4826*53ee8cc1Swenshuai.xi case 1:
4827*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].MOBF_PVR1_Index;
4828*53ee8cc1Swenshuai.xi u32value = (_HAL_REG32_R(pReg) & ~TSP_MOBF_PVR1_INDEX0_MASK) |
4829*53ee8cc1Swenshuai.xi (((MS_U32)u8MobfIndex0 & 0xFFUL) << TSP_MOBF_PVR1_INDEX0_SHIFT);
4830*53ee8cc1Swenshuai.xi break;
4831*53ee8cc1Swenshuai.xi case 2:
4832*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].MOBF_PVR2_Index;
4833*53ee8cc1Swenshuai.xi u32value = (_HAL_REG32_R(pReg) & ~TSP_MOBF_PVR2_INDEX0_MASK) |
4834*53ee8cc1Swenshuai.xi (((MS_U32)u8MobfIndex0 & 0xFFUL) << TSP_MOBF_PVR2_INDEX0_SHIFT);
4835*53ee8cc1Swenshuai.xi break;
4836*53ee8cc1Swenshuai.xi default:
4837*53ee8cc1Swenshuai.xi break;;
4838*53ee8cc1Swenshuai.xi }
4839*53ee8cc1Swenshuai.xi
4840*53ee8cc1Swenshuai.xi switch(u8Model)
4841*53ee8cc1Swenshuai.xi {
4842*53ee8cc1Swenshuai.xi case 0:
4843*53ee8cc1Swenshuai.xi break;
4844*53ee8cc1Swenshuai.xi case 1:
4845*53ee8cc1Swenshuai.xi u32value &= ~TSP_MOBF_PVR1_INDEX1_MASK;
4846*53ee8cc1Swenshuai.xi u32value |= (((MS_U32)u8MobfIndex1 & 0xFFUL) << TSP_MOBF_PVR1_INDEX1_SHIFT);
4847*53ee8cc1Swenshuai.xi break;
4848*53ee8cc1Swenshuai.xi case 2:
4849*53ee8cc1Swenshuai.xi u32value &= ~TSP_MOBF_PVR2_INDEX1_MASK;
4850*53ee8cc1Swenshuai.xi u32value |= (((MS_U32)u8MobfIndex1 & 0xFFUL) << TSP_MOBF_PVR2_INDEX1_SHIFT);
4851*53ee8cc1Swenshuai.xi break;
4852*53ee8cc1Swenshuai.xi default:
4853*53ee8cc1Swenshuai.xi return;
4854*53ee8cc1Swenshuai.xi }
4855*53ee8cc1Swenshuai.xi
4856*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, u32value);
4857*53ee8cc1Swenshuai.xi
4858*53ee8cc1Swenshuai.xi }
4859*53ee8cc1Swenshuai.xi //---------------------------------------------------------
4860*53ee8cc1Swenshuai.xi
HAL_TSP_PVR_Alignment_Enable(MS_U8 u8PVRId,MS_BOOL bEnable)4861*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_PVR_Alignment_Enable(MS_U8 u8PVRId, MS_BOOL bEnable)
4862*53ee8cc1Swenshuai.xi {
4863*53ee8cc1Swenshuai.xi REG32 *pReg = 0;
4864*53ee8cc1Swenshuai.xi MS_U32 u32flag = 0;
4865*53ee8cc1Swenshuai.xi
4866*53ee8cc1Swenshuai.xi switch(u8PVRId)
4867*53ee8cc1Swenshuai.xi {
4868*53ee8cc1Swenshuai.xi case 0:
4869*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].HW2_Config3;
4870*53ee8cc1Swenshuai.xi u32flag = TSP_PVR1_ALIGN_EN;
4871*53ee8cc1Swenshuai.xi break;
4872*53ee8cc1Swenshuai.xi case 1:
4873*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].PVR2_Config;
4874*53ee8cc1Swenshuai.xi u32flag = TSP_PVR2_PVR_ALIGN_EN;
4875*53ee8cc1Swenshuai.xi break;
4876*53ee8cc1Swenshuai.xi default:
4877*53ee8cc1Swenshuai.xi return FALSE;
4878*53ee8cc1Swenshuai.xi }
4879*53ee8cc1Swenshuai.xi
4880*53ee8cc1Swenshuai.xi if(bEnable)
4881*53ee8cc1Swenshuai.xi {
4882*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, SET_FLAG1(_HAL_REG32_R(pReg), u32flag));
4883*53ee8cc1Swenshuai.xi }
4884*53ee8cc1Swenshuai.xi else
4885*53ee8cc1Swenshuai.xi {
4886*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, RESET_FLAG1(_HAL_REG32_R(pReg), u32flag));
4887*53ee8cc1Swenshuai.xi }
4888*53ee8cc1Swenshuai.xi
4889*53ee8cc1Swenshuai.xi return TRUE;
4890*53ee8cc1Swenshuai.xi }
4891*53ee8cc1Swenshuai.xi
HAL_TSP_PVR_ForceSync_Enable(MS_U8 u8PVRId,MS_BOOL bEnable)4892*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_PVR_ForceSync_Enable(MS_U8 u8PVRId, MS_BOOL bEnable)
4893*53ee8cc1Swenshuai.xi {
4894*53ee8cc1Swenshuai.xi REG32 *pReg = 0;
4895*53ee8cc1Swenshuai.xi MS_U32 u32flag = 0;
4896*53ee8cc1Swenshuai.xi
4897*53ee8cc1Swenshuai.xi switch(u8PVRId)
4898*53ee8cc1Swenshuai.xi {
4899*53ee8cc1Swenshuai.xi case 0:
4900*53ee8cc1Swenshuai.xi case 1:
4901*53ee8cc1Swenshuai.xi pReg = &_TspCtrl[0].HW2_Config3;
4902*53ee8cc1Swenshuai.xi u32flag = TSP_REC_AT_SYNC_DIS;
4903*53ee8cc1Swenshuai.xi break;
4904*53ee8cc1Swenshuai.xi default:
4905*53ee8cc1Swenshuai.xi return FALSE;
4906*53ee8cc1Swenshuai.xi }
4907*53ee8cc1Swenshuai.xi
4908*53ee8cc1Swenshuai.xi if(bEnable)
4909*53ee8cc1Swenshuai.xi {
4910*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, RESET_FLAG1(_HAL_REG32_R(pReg), u32flag));
4911*53ee8cc1Swenshuai.xi }
4912*53ee8cc1Swenshuai.xi else
4913*53ee8cc1Swenshuai.xi {
4914*53ee8cc1Swenshuai.xi _HAL_REG32_W(pReg, SET_FLAG1(_HAL_REG32_R(pReg), u32flag));
4915*53ee8cc1Swenshuai.xi }
4916*53ee8cc1Swenshuai.xi
4917*53ee8cc1Swenshuai.xi return TRUE;
4918*53ee8cc1Swenshuai.xi }
4919*53ee8cc1Swenshuai.xi
HAL_TSP_DupPktCnt_Clear(void)4920*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_DupPktCnt_Clear(void)
4921*53ee8cc1Swenshuai.xi {
4922*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].HW2_Config3,
4923*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].HW2_Config3), TSP_DUP_PKT_CNT_CLR));
4924*53ee8cc1Swenshuai.xi
4925*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].HW2_Config3,
4926*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].HW2_Config3), TSP_DUP_PKT_CNT_CLR));
4927*53ee8cc1Swenshuai.xi
4928*53ee8cc1Swenshuai.xi return TRUE;
4929*53ee8cc1Swenshuai.xi }
4930*53ee8cc1Swenshuai.xi
HAL_TSP_Read_DropPktCnt(MS_U16 * pu16ADropCnt,MS_U16 * pu16VDropCnt)4931*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_Read_DropPktCnt(MS_U16* pu16ADropCnt, MS_U16* pu16VDropCnt)
4932*53ee8cc1Swenshuai.xi {
4933*53ee8cc1Swenshuai.xi return FALSE;
4934*53ee8cc1Swenshuai.xi }
4935*53ee8cc1Swenshuai.xi
HAL_TSP_TSIF0_Enable(MS_BOOL bEnable)4936*53ee8cc1Swenshuai.xi void HAL_TSP_TSIF0_Enable(MS_BOOL bEnable)
4937*53ee8cc1Swenshuai.xi {
4938*53ee8cc1Swenshuai.xi if (bEnable)
4939*53ee8cc1Swenshuai.xi {
4940*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config4,
4941*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config4), TSP_HW_CFG4_TSIF0_ENABLE));
4942*53ee8cc1Swenshuai.xi }
4943*53ee8cc1Swenshuai.xi else
4944*53ee8cc1Swenshuai.xi {
4945*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config4,
4946*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config4), TSP_HW_CFG4_TSIF0_ENABLE));
4947*53ee8cc1Swenshuai.xi }
4948*53ee8cc1Swenshuai.xi }
4949*53ee8cc1Swenshuai.xi
HAL_TSP_TSIF1_Enable(MS_BOOL bEnable)4950*53ee8cc1Swenshuai.xi void HAL_TSP_TSIF1_Enable(MS_BOOL bEnable)
4951*53ee8cc1Swenshuai.xi {
4952*53ee8cc1Swenshuai.xi if (bEnable)
4953*53ee8cc1Swenshuai.xi {
4954*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config4,
4955*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config4), TSP_HW_CFG4_TSIF1_ENABLE));
4956*53ee8cc1Swenshuai.xi }
4957*53ee8cc1Swenshuai.xi else
4958*53ee8cc1Swenshuai.xi {
4959*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].Hw_Config4,
4960*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].Hw_Config4), TSP_HW_CFG4_TSIF1_ENABLE));
4961*53ee8cc1Swenshuai.xi }
4962*53ee8cc1Swenshuai.xi }
4963*53ee8cc1Swenshuai.xi
HAL_TSP_TSIFFI_SrcSelect(MS_BOOL bFileMode)4964*53ee8cc1Swenshuai.xi void HAL_TSP_TSIFFI_SrcSelect(MS_BOOL bFileMode)
4965*53ee8cc1Swenshuai.xi {
4966*53ee8cc1Swenshuai.xi if(bFileMode == TRUE)
4967*53ee8cc1Swenshuai.xi {
4968*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl5[0].Ts_If_Fi_Cfg,
4969*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&_TspCtrl5[0].Ts_If_Fi_Cfg), TSP_FIIF_MUX_LIVE_PATH));
4970*53ee8cc1Swenshuai.xi }
4971*53ee8cc1Swenshuai.xi else
4972*53ee8cc1Swenshuai.xi {
4973*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl5[0].Ts_If_Fi_Cfg,
4974*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG16_R(&_TspCtrl5[0].Ts_If_Fi_Cfg), TSP_FIIF_MUX_LIVE_PATH));
4975*53ee8cc1Swenshuai.xi }
4976*53ee8cc1Swenshuai.xi }
4977*53ee8cc1Swenshuai.xi
HAL_TSP_AU_BD_Mode_Enable(MS_BOOL bEnable)4978*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_AU_BD_Mode_Enable(MS_BOOL bEnable)
4979*53ee8cc1Swenshuai.xi {
4980*53ee8cc1Swenshuai.xi if (bEnable) {
4981*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg15b4,
4982*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg15b4), TSP_BD_AUD_EN));
4983*53ee8cc1Swenshuai.xi }
4984*53ee8cc1Swenshuai.xi else {
4985*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].reg15b4,
4986*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].reg15b4), TSP_BD_AUD_EN));
4987*53ee8cc1Swenshuai.xi }
4988*53ee8cc1Swenshuai.xi
4989*53ee8cc1Swenshuai.xi return TRUE;
4990*53ee8cc1Swenshuai.xi }
4991*53ee8cc1Swenshuai.xi
HAL_TSP_CMD_Run(MS_U32 u32Cmd,MS_U32 u32Config0,MS_U32 u32Config1,MS_U32 * pData)4992*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_CMD_Run(MS_U32 u32Cmd, MS_U32 u32Config0, MS_U32 u32Config1, MS_U32* pData)
4993*53ee8cc1Swenshuai.xi {
4994*53ee8cc1Swenshuai.xi MS_BOOL bPesMode = FALSE;
4995*53ee8cc1Swenshuai.xi
4996*53ee8cc1Swenshuai.xi switch (u32Cmd)
4997*53ee8cc1Swenshuai.xi {
4998*53ee8cc1Swenshuai.xi case HAL_CMD_ONEWAY:
4999*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].REG_ONEWAY,
5000*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG32_R(&_TspCtrl[0].REG_ONEWAY), u32Config0));
5001*53ee8cc1Swenshuai.xi break;
5002*53ee8cc1Swenshuai.xi case HAL_CMD_SET_KRSTR_MODE:
5003*53ee8cc1Swenshuai.xi _u32KernelSTRMode = u32Config0;
5004*53ee8cc1Swenshuai.xi break;
5005*53ee8cc1Swenshuai.xi case HAL_CMD_SET_LIB_MODE:
5006*53ee8cc1Swenshuai.xi _u32LibMode = u32Config0;
5007*53ee8cc1Swenshuai.xi break;
5008*53ee8cc1Swenshuai.xi case HAL_CMD_PVR_PES_MODE:
5009*53ee8cc1Swenshuai.xi bPesMode = (MS_BOOL)(*pData);
5010*53ee8cc1Swenshuai.xi HAL_TSP_PVR_BypassHeader_En(u32Config0, !bPesMode);
5011*53ee8cc1Swenshuai.xi break;
5012*53ee8cc1Swenshuai.xi default:
5013*53ee8cc1Swenshuai.xi return FALSE;
5014*53ee8cc1Swenshuai.xi }
5015*53ee8cc1Swenshuai.xi
5016*53ee8cc1Swenshuai.xi return TRUE;
5017*53ee8cc1Swenshuai.xi }
5018*53ee8cc1Swenshuai.xi
HAL_TSP_Get_PesScmb_Sts(MS_U8 u8FltId)5019*53ee8cc1Swenshuai.xi MS_U8 HAL_TSP_Get_PesScmb_Sts(MS_U8 u8FltId)
5020*53ee8cc1Swenshuai.xi {
5021*53ee8cc1Swenshuai.xi MS_U32 u32Value = (TSP_MCU_CMD_SCMSTS_GET | ((MS_U32)u8FltId & 0xFFUL));
5022*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, u32Value);
5023*53ee8cc1Swenshuai.xi while (0 != _HAL_REG32_R(&_TspCtrl[0].MCU_Cmd));
5024*53ee8cc1Swenshuai.xi return (MS_U8)(_HAL_REG32_R(&_TspCtrl[0].MCU_Data0));
5025*53ee8cc1Swenshuai.xi }
5026*53ee8cc1Swenshuai.xi
HAL_TSP_Get_TsScmb_Sts(MS_U8 u8FltId)5027*53ee8cc1Swenshuai.xi MS_U8 HAL_TSP_Get_TsScmb_Sts(MS_U8 u8FltId)
5028*53ee8cc1Swenshuai.xi {
5029*53ee8cc1Swenshuai.xi MS_U32 u32Value = (TSP_MCU_CMD_SCMSTS_GET | ((MS_U32)u8FltId & 0xFFUL));
5030*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, u32Value);
5031*53ee8cc1Swenshuai.xi while (0 != _HAL_REG32_R(&_TspCtrl[0].MCU_Cmd));
5032*53ee8cc1Swenshuai.xi return (MS_U8)(_HAL_REG32_R(&_TspCtrl[0].MCU_Data0) >> 8UL);
5033*53ee8cc1Swenshuai.xi }
5034*53ee8cc1Swenshuai.xi
5035*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------
5036*53ee8cc1Swenshuai.xi // @u16Mode : TSP_DEBUG_MODE_DIS_CONT => discontinuous packet count
5037*53ee8cc1Swenshuai.xi // TSP_DEBUG_MODE_DROP_COUNT => drop packet count
5038*53ee8cc1Swenshuai.xi // @u16Src : TBD
5039*53ee8cc1Swenshuai.xi // @u16Fifo : TBD
5040*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------
_HAL_TSP_Get_PktCnt(TSP_DEBUG_MODE u16Mode,TSP_DEBUG_SRC TspSrc,TSP_DEBUG_FIFO TspFifo)5041*53ee8cc1Swenshuai.xi static MS_U32 _HAL_TSP_Get_PktCnt(TSP_DEBUG_MODE u16Mode, TSP_DEBUG_SRC TspSrc, TSP_DEBUG_FIFO TspFifo)
5042*53ee8cc1Swenshuai.xi {
5043*53ee8cc1Swenshuai.xi MS_U16 u16Cfg = 0;
5044*53ee8cc1Swenshuai.xi MS_U16 u16DropPktmode = 0;
5045*53ee8cc1Swenshuai.xi REG16 *pReg = 0;
5046*53ee8cc1Swenshuai.xi
5047*53ee8cc1Swenshuai.xi switch (TspFifo)
5048*53ee8cc1Swenshuai.xi {
5049*53ee8cc1Swenshuai.xi case TSP_DEBUG_FIFO_VIDEO:
5050*53ee8cc1Swenshuai.xi pReg = &_TspCtrl4[0].PktCnt_video;
5051*53ee8cc1Swenshuai.xi u16Cfg = ((u16Mode==TSP_DEBUG_MODE_DIS_CONT)?V_DIS_CNTR_PKT_CNT_LOAD:V_DROP_PKT_CNT_LOAD);
5052*53ee8cc1Swenshuai.xi break;
5053*53ee8cc1Swenshuai.xi case TSP_DEBUG_FIFO_AUDIO:
5054*53ee8cc1Swenshuai.xi pReg = &_TspCtrl4[0].PktCnt_aud;
5055*53ee8cc1Swenshuai.xi u16Cfg = ((u16Mode==TSP_DEBUG_MODE_DIS_CONT)?AUD_DIS_CNTR_PKT_CNT_LOAD:AUD_DROP_PKT_CNT_LOAD);
5056*53ee8cc1Swenshuai.xi break;
5057*53ee8cc1Swenshuai.xi case TSP_DEBUG_FIFO_VIDEO3D:
5058*53ee8cc1Swenshuai.xi pReg = &_TspCtrl4[0].PktCnt_v3d;
5059*53ee8cc1Swenshuai.xi u16Cfg = ((u16Mode==TSP_DEBUG_MODE_DIS_CONT)?V3D_DIS_CNTR_PKT_CNT_LOAD:V3D_DROP_PKT_CNT_LOAD);
5060*53ee8cc1Swenshuai.xi break;
5061*53ee8cc1Swenshuai.xi case TSP_DEBUG_FIFO_AUDIOB:
5062*53ee8cc1Swenshuai.xi pReg = &_TspCtrl4[0].PktCnt_audB;
5063*53ee8cc1Swenshuai.xi u16Cfg = ((u16Mode==TSP_DEBUG_MODE_DIS_CONT)?AUDB_DIS_CNTR_PKT_CNT_LOAD:AUDB_DROP_PKT_CNT_LOAD);
5064*53ee8cc1Swenshuai.xi break;
5065*53ee8cc1Swenshuai.xi }
5066*53ee8cc1Swenshuai.xi
5067*53ee8cc1Swenshuai.xi if(u16Mode == TSP_DEBUG_MODE_DIS_CONT)
5068*53ee8cc1Swenshuai.xi u16DropPktmode = 0;
5069*53ee8cc1Swenshuai.xi else
5070*53ee8cc1Swenshuai.xi u16DropPktmode = 1;
5071*53ee8cc1Swenshuai.xi
5072*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].PktCntLoad1),
5073*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TspCtrl4[0].PktCntLoad1)) | u16Cfg ));
5074*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].DebugSrcSel),
5075*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TspCtrl4[0].DebugSrcSel)) & (~DROP_PKT_MODE_MASK) ) | u16DropPktmode << 1 );
5076*53ee8cc1Swenshuai.xi
5077*53ee8cc1Swenshuai.xi return (MS_U32)(_HAL_REG16_R(pReg));
5078*53ee8cc1Swenshuai.xi }
5079*53ee8cc1Swenshuai.xi
5080*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------
5081*53ee8cc1Swenshuai.xi // @ u16Src : TBD
5082*53ee8cc1Swenshuai.xi // @ u16Fifo : TBD
5083*53ee8cc1Swenshuai.xi // @ return value : 0 ~ 15
5084*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------
HAL_TSP_Get_DisContiCnt(TSP_DisconPktCnt_Info * TspDisconPktCntInfo)5085*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_Get_DisContiCnt(TSP_DisconPktCnt_Info* TspDisconPktCntInfo)
5086*53ee8cc1Swenshuai.xi {
5087*53ee8cc1Swenshuai.xi if(TspDisconPktCntInfo->TspCmd == TSP_DEBUG_CMD_CLEAR)
5088*53ee8cc1Swenshuai.xi {
5089*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].PktCntClr1),
5090*53ee8cc1Swenshuai.xi _HAL_REG16_R(&(_TspCtrl4[0].PktCntClr1)) | (V_DIS_CNTR_PKT_CNT_CLR | V3D_DIS_CNTR_PKT_CNT_CLR | AUD_DIS_CNTR_PKT_CNT_CLR | AUDB_DIS_CNTR_PKT_CNT_CLR));
5091*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].PktCntClr1),
5092*53ee8cc1Swenshuai.xi _HAL_REG16_R(&(_TspCtrl4[0].PktCntClr1)) & ~(V_DIS_CNTR_PKT_CNT_CLR | V3D_DIS_CNTR_PKT_CNT_CLR | AUD_DIS_CNTR_PKT_CNT_CLR | AUDB_DIS_CNTR_PKT_CNT_CLR));
5093*53ee8cc1Swenshuai.xi }
5094*53ee8cc1Swenshuai.xi return _HAL_TSP_Get_PktCnt(TSP_DEBUG_MODE_DIS_CONT, TspDisconPktCntInfo->TspSrc, TspDisconPktCntInfo->TspFifo);
5095*53ee8cc1Swenshuai.xi }
5096*53ee8cc1Swenshuai.xi
5097*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------
5098*53ee8cc1Swenshuai.xi // @ u16Src : TBD
5099*53ee8cc1Swenshuai.xi // @ u16Fifo : TBD
5100*53ee8cc1Swenshuai.xi // @ return value : 0 ~ 15
5101*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------
HAL_TSP_Get_DropPktCnt(TSP_DropPktCnt_Info * TspDropCntInfo)5102*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_Get_DropPktCnt(TSP_DropPktCnt_Info* TspDropCntInfo)
5103*53ee8cc1Swenshuai.xi {
5104*53ee8cc1Swenshuai.xi if(TspDropCntInfo->TspCmd == TSP_DEBUG_CMD_CLEAR)
5105*53ee8cc1Swenshuai.xi {
5106*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].PktCntClr1),
5107*53ee8cc1Swenshuai.xi _HAL_REG16_R(&(_TspCtrl4[0].PktCntClr1)) | (V_DROP_PKT_CNT_CLR | V3D_DROP_PKT_CNT_CLR | AUD_DROP_PKT_CNT_CLR | AUDB_DROP_PKT_CNT_CLR));
5108*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].PktCntClr1),
5109*53ee8cc1Swenshuai.xi _HAL_REG16_R(&(_TspCtrl4[0].PktCntClr1)) & ~(V_DROP_PKT_CNT_CLR | V3D_DROP_PKT_CNT_CLR | AUD_DROP_PKT_CNT_CLR | AUDB_DROP_PKT_CNT_CLR));
5110*53ee8cc1Swenshuai.xi }
5111*53ee8cc1Swenshuai.xi return _HAL_TSP_Get_PktCnt(TSP_DEBUG_MODE_DROP_CONT, TspDropCntInfo->TspSrc, TspDropCntInfo->TspFifo);
5112*53ee8cc1Swenshuai.xi }
5113*53ee8cc1Swenshuai.xi
5114*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------
5115*53ee8cc1Swenshuai.xi // @u16Tsif : TBD
5116*53ee8cc1Swenshuai.xi // @ return value : 0 ~ 15
5117*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------
HAL_TSP_Get_LockPktCnt(TSP_LockPktCnt_info * TspLockCntInfo)5118*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_Get_LockPktCnt(TSP_LockPktCnt_info* TspLockCntInfo)
5119*53ee8cc1Swenshuai.xi {
5120*53ee8cc1Swenshuai.xi MS_U16 u16Clr=0,u16Load=0,u16Src=0;
5121*53ee8cc1Swenshuai.xi switch (TspLockCntInfo->TspTsif)
5122*53ee8cc1Swenshuai.xi {
5123*53ee8cc1Swenshuai.xi case TSP_DEBUG_TSIF0: // TS0
5124*53ee8cc1Swenshuai.xi u16Clr = LOCK_PKT_CNT_0_CLR;
5125*53ee8cc1Swenshuai.xi u16Load = LOCK_PKT_CNT_0_LOAD;
5126*53ee8cc1Swenshuai.xi u16Src = TSIF_SRC_SEL_TSIF0;
5127*53ee8cc1Swenshuai.xi break;
5128*53ee8cc1Swenshuai.xi case TSP_DEBUG_TSIF1: // TS1
5129*53ee8cc1Swenshuai.xi u16Clr = LOCK_PKT_CNT_1_CLR;
5130*53ee8cc1Swenshuai.xi u16Load = LOCK_PKT_CNT_1_LOAD;
5131*53ee8cc1Swenshuai.xi u16Src = TSIF_SRC_SEL_TSIF1;
5132*53ee8cc1Swenshuai.xi break;
5133*53ee8cc1Swenshuai.xi case TSP_DEBUG_TSIF2: // TS2
5134*53ee8cc1Swenshuai.xi u16Clr = LOCK_PKT_CNT_2_CLR;
5135*53ee8cc1Swenshuai.xi u16Load = LOCK_PKT_CNT_2_LOAD;
5136*53ee8cc1Swenshuai.xi u16Src = TSIF_SRC_SEL_TSIF2;
5137*53ee8cc1Swenshuai.xi break;
5138*53ee8cc1Swenshuai.xi case TSP_DEBUG_TSIFFI: // TSFI
5139*53ee8cc1Swenshuai.xi u16Clr = LOCK_PKT_CNT_FI_CLR;
5140*53ee8cc1Swenshuai.xi u16Load = LOCK_PKT_CNT_FI_LOAD;
5141*53ee8cc1Swenshuai.xi u16Src = TSIF_SRC_SEL_TSIF_FI;
5142*53ee8cc1Swenshuai.xi break;
5143*53ee8cc1Swenshuai.xi default:
5144*53ee8cc1Swenshuai.xi break;
5145*53ee8cc1Swenshuai.xi }
5146*53ee8cc1Swenshuai.xi
5147*53ee8cc1Swenshuai.xi if(TspLockCntInfo->TspCmd == TSP_DEBUG_CMD_CLEAR)
5148*53ee8cc1Swenshuai.xi {
5149*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].PktCntClr),
5150*53ee8cc1Swenshuai.xi _HAL_REG16_R(&(_TspCtrl4[0].PktCntClr)) | u16Clr);
5151*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].PktCntClr),
5152*53ee8cc1Swenshuai.xi _HAL_REG16_R(&(_TspCtrl4[0].PktCntClr)) & (~u16Clr));
5153*53ee8cc1Swenshuai.xi }
5154*53ee8cc1Swenshuai.xi else if(TspLockCntInfo->TspCmd == TSP_DEBUG_CMD_ENABLE)
5155*53ee8cc1Swenshuai.xi {
5156*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].PktCntLoad),
5157*53ee8cc1Swenshuai.xi _HAL_REG16_R(&(_TspCtrl4[0].PktCntLoad)) | u16Load);
5158*53ee8cc1Swenshuai.xi }
5159*53ee8cc1Swenshuai.xi else if(TspLockCntInfo->TspCmd == TSP_DEBUG_CMD_DISABLE)
5160*53ee8cc1Swenshuai.xi {
5161*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].PktCntLoad),
5162*53ee8cc1Swenshuai.xi _HAL_REG16_R(&(_TspCtrl4[0].PktCntLoad)) & (~u16Load));
5163*53ee8cc1Swenshuai.xi }
5164*53ee8cc1Swenshuai.xi
5165*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].DebugSrcSel),
5166*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TspCtrl4[0].DebugSrcSel)) & (~TSIF_SRC_SEL_MASK)) | (u16Src << TSIF_SRC_SEL_SHIFT));
5167*53ee8cc1Swenshuai.xi
5168*53ee8cc1Swenshuai.xi return (MS_U32)(_HAL_REG16_R(&(_TspCtrl4[0].LockedPktCnt)));
5169*53ee8cc1Swenshuai.xi }
5170*53ee8cc1Swenshuai.xi
5171*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------
5172*53ee8cc1Swenshuai.xi // @ u16Fifo : TBD
5173*53ee8cc1Swenshuai.xi // @ return value : 0 ~ 15
5174*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------
HAL_TSP_GetAVPktCnt(TSP_AVPktCnt_info * TspAVCntInfo)5175*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_GetAVPktCnt(TSP_AVPktCnt_info* TspAVCntInfo)
5176*53ee8cc1Swenshuai.xi {
5177*53ee8cc1Swenshuai.xi if(TspAVCntInfo->TspCmd == TSP_DEBUG_CMD_CLEAR)
5178*53ee8cc1Swenshuai.xi {
5179*53ee8cc1Swenshuai.xi switch (TspAVCntInfo->TspFifo)
5180*53ee8cc1Swenshuai.xi {
5181*53ee8cc1Swenshuai.xi case TSP_DEBUG_FIFO_VIDEO: // VIDEO
5182*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].PktCntClr),
5183*53ee8cc1Swenshuai.xi _HAL_REG16_R(&(_TspCtrl4[0].PktCntClr)) | (V_PKT_CNT_CLR));
5184*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].PktCntClr),
5185*53ee8cc1Swenshuai.xi _HAL_REG16_R(&(_TspCtrl4[0].PktCntClr)) & (~V_PKT_CNT_CLR));
5186*53ee8cc1Swenshuai.xi
5187*53ee8cc1Swenshuai.xi break;
5188*53ee8cc1Swenshuai.xi case TSP_DEBUG_FIFO_AUDIO:
5189*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].PktCntClr),
5190*53ee8cc1Swenshuai.xi _HAL_REG16_R(&(_TspCtrl4[0].PktCntClr)) | (AUD_PKT_CNT_CLR));
5191*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].PktCntClr),
5192*53ee8cc1Swenshuai.xi _HAL_REG16_R(&(_TspCtrl4[0].PktCntClr)) & (~AUD_PKT_CNT_CLR));
5193*53ee8cc1Swenshuai.xi break;
5194*53ee8cc1Swenshuai.xi case TSP_DEBUG_FIFO_VIDEO3D:
5195*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].PktCntClr),
5196*53ee8cc1Swenshuai.xi _HAL_REG16_R(&(_TspCtrl4[0].PktCntClr)) | (V3D_PKT_CNT_CLR));
5197*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].PktCntClr),
5198*53ee8cc1Swenshuai.xi _HAL_REG16_R(&(_TspCtrl4[0].PktCntClr)) & (~V3D_PKT_CNT_CLR));
5199*53ee8cc1Swenshuai.xi break;
5200*53ee8cc1Swenshuai.xi case TSP_DEBUG_FIFO_AUDIOB:
5201*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].PktCntClr),
5202*53ee8cc1Swenshuai.xi _HAL_REG16_R(&(_TspCtrl4[0].PktCntClr)) | (AUDB_PKT_CNT_CLR));
5203*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].PktCntClr),
5204*53ee8cc1Swenshuai.xi _HAL_REG16_R(&(_TspCtrl4[0].PktCntClr)) & (~AUDB_PKT_CNT_CLR));
5205*53ee8cc1Swenshuai.xi break;
5206*53ee8cc1Swenshuai.xi default:
5207*53ee8cc1Swenshuai.xi break;
5208*53ee8cc1Swenshuai.xi }
5209*53ee8cc1Swenshuai.xi
5210*53ee8cc1Swenshuai.xi }
5211*53ee8cc1Swenshuai.xi
5212*53ee8cc1Swenshuai.xi
5213*53ee8cc1Swenshuai.xi switch (TspAVCntInfo->TspFifo)
5214*53ee8cc1Swenshuai.xi {
5215*53ee8cc1Swenshuai.xi case TSP_DEBUG_FIFO_VIDEO: // VIDEO
5216*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].DebugSrcSel),
5217*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TspCtrl4[0].DebugSrcSel)) & (~AV_PKT_SRC_SEL_MASK)) | (AV_PKT_SRC_VID << AV_PKT_SRC_SEL_SHIFT));
5218*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].PktCntLoad),
5219*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TspCtrl4[0].PktCntLoad))) | V_PKT_CNT_LOAD);
5220*53ee8cc1Swenshuai.xi
5221*53ee8cc1Swenshuai.xi return (MS_U32)(_HAL_REG16_R(&(_TspCtrl4[0].AVPktCnt)));
5222*53ee8cc1Swenshuai.xi case TSP_DEBUG_FIFO_AUDIO: // AUDIO
5223*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].DebugSrcSel),
5224*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TspCtrl4[0].DebugSrcSel)) & (~AV_PKT_SRC_SEL_MASK)) | (AV_PKT_SRC_AUD << AV_PKT_SRC_SEL_SHIFT));
5225*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].PktCntLoad),
5226*53ee8cc1Swenshuai.xi _HAL_REG16_R(&(_TspCtrl4[0].PktCntLoad)) | AUD_PKT_CNT_LOAD);
5227*53ee8cc1Swenshuai.xi
5228*53ee8cc1Swenshuai.xi
5229*53ee8cc1Swenshuai.xi return (MS_U32)(_HAL_REG16_R(&(_TspCtrl4[0].AVPktCnt)));
5230*53ee8cc1Swenshuai.xi case TSP_DEBUG_FIFO_VIDEO3D: // V3D
5231*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].DebugSrcSel),
5232*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TspCtrl4[0].DebugSrcSel)) & (~AV_PKT_SRC_SEL_MASK)) | (AV_PKT_SRC_V3D << AV_PKT_SRC_SEL_SHIFT));
5233*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].PktCntLoad),
5234*53ee8cc1Swenshuai.xi _HAL_REG16_R(&(_TspCtrl4[0].PktCntLoad)) | V3D_PKT_CNT_LOAD);
5235*53ee8cc1Swenshuai.xi
5236*53ee8cc1Swenshuai.xi return (MS_U32)(_HAL_REG16_R(&(_TspCtrl4[0].AVPktCnt1)));
5237*53ee8cc1Swenshuai.xi case TSP_DEBUG_FIFO_AUDIOB: // AUDIOB
5238*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].DebugSrcSel),
5239*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TspCtrl4[0].DebugSrcSel)) & (~AV_PKT_SRC_SEL_MASK)) | (AV_PKT_SRC_AUDB << AV_PKT_SRC_SEL_SHIFT));
5240*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl4[0].PktCntLoad),
5241*53ee8cc1Swenshuai.xi _HAL_REG16_R(&(_TspCtrl4[0].PktCntLoad)) | AUDB_PKT_CNT_LOAD);
5242*53ee8cc1Swenshuai.xi return (MS_U32)(_HAL_REG16_R(&(_TspCtrl4[0].AVPktCnt1)));
5243*53ee8cc1Swenshuai.xi default:
5244*53ee8cc1Swenshuai.xi return 0;
5245*53ee8cc1Swenshuai.xi }
5246*53ee8cc1Swenshuai.xi }
5247*53ee8cc1Swenshuai.xi
HAL_TSP_Get_SecTEI_PktCount(MS_U32 u32PktSrc)5248*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_Get_SecTEI_PktCount(MS_U32 u32PktSrc)
5249*53ee8cc1Swenshuai.xi {
5250*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_TEI_COUNT_GET | u32PktSrc);
5251*53ee8cc1Swenshuai.xi while (0 != _HAL_REG32_R(&_TspCtrl[0].MCU_Cmd));
5252*53ee8cc1Swenshuai.xi return (_HAL_REG32_R(&_TspCtrl[0].MCU_Data0));
5253*53ee8cc1Swenshuai.xi }
5254*53ee8cc1Swenshuai.xi
HAL_TSP_Reset_SecTEI_PktCount(MS_U32 u32PktSrc)5255*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_Reset_SecTEI_PktCount(MS_U32 u32PktSrc)
5256*53ee8cc1Swenshuai.xi {
5257*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_TEI_COUNT_GET | TSP_MCU_CMD_TEI_COUNT_OPTION_RESET | u32PktSrc);
5258*53ee8cc1Swenshuai.xi while (0 != _HAL_REG32_R(&_TspCtrl[0].MCU_Cmd));
5259*53ee8cc1Swenshuai.xi return TRUE;
5260*53ee8cc1Swenshuai.xi }
5261*53ee8cc1Swenshuai.xi
HAL_TSP_Get_SecDisCont_PktCount(MS_U32 u32FltId)5262*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_Get_SecDisCont_PktCount(MS_U32 u32FltId)
5263*53ee8cc1Swenshuai.xi {
5264*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_DISCONT_COUNT_GET | u32FltId);
5265*53ee8cc1Swenshuai.xi while (0 != _HAL_REG32_R(&_TspCtrl[0].MCU_Cmd));
5266*53ee8cc1Swenshuai.xi return (_HAL_REG32_R(&_TspCtrl[0].MCU_Data0));
5267*53ee8cc1Swenshuai.xi }
5268*53ee8cc1Swenshuai.xi
HAL_TSP_Reset_SecDisCont_PktCount(MS_U32 u32FltId)5269*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_Reset_SecDisCont_PktCount(MS_U32 u32FltId)
5270*53ee8cc1Swenshuai.xi {
5271*53ee8cc1Swenshuai.xi _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_DISCONT_COUNT_GET | TSP_MCU_CMD_DISCONT_COUNT_OPTION_RESET | u32FltId);
5272*53ee8cc1Swenshuai.xi while (0 != _HAL_REG32_R(&_TspCtrl[0].MCU_Cmd));
5273*53ee8cc1Swenshuai.xi return TRUE;
5274*53ee8cc1Swenshuai.xi }
5275*53ee8cc1Swenshuai.xi
HAL_TSP_DropScmbPkt(MS_U32 u32StreamId,MS_BOOL bEnable)5276*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_DropScmbPkt(MS_U32 u32StreamId,MS_BOOL bEnable)
5277*53ee8cc1Swenshuai.xi {
5278*53ee8cc1Swenshuai.xi MS_U16 u32Flag;
5279*53ee8cc1Swenshuai.xi
5280*53ee8cc1Swenshuai.xi switch(u32StreamId)
5281*53ee8cc1Swenshuai.xi {
5282*53ee8cc1Swenshuai.xi case 0:
5283*53ee8cc1Swenshuai.xi u32Flag = MASK_SCR_VID_EN;
5284*53ee8cc1Swenshuai.xi break;
5285*53ee8cc1Swenshuai.xi case 1:
5286*53ee8cc1Swenshuai.xi u32Flag = MASK_SCR_AUD_EN;
5287*53ee8cc1Swenshuai.xi break;
5288*53ee8cc1Swenshuai.xi case 2:
5289*53ee8cc1Swenshuai.xi u32Flag = MASK_SCR_AUD_B_EN;
5290*53ee8cc1Swenshuai.xi break;
5291*53ee8cc1Swenshuai.xi case 3:
5292*53ee8cc1Swenshuai.xi u32Flag = MASK_SCR_VID_3D_EN;
5293*53ee8cc1Swenshuai.xi break;
5294*53ee8cc1Swenshuai.xi case 6:
5295*53ee8cc1Swenshuai.xi u32Flag = MASK_SCR_PVR1_EN;
5296*53ee8cc1Swenshuai.xi break;
5297*53ee8cc1Swenshuai.xi case 7:
5298*53ee8cc1Swenshuai.xi u32Flag = MASK_SCR_PVR2_EN;
5299*53ee8cc1Swenshuai.xi break;
5300*53ee8cc1Swenshuai.xi default:
5301*53ee8cc1Swenshuai.xi return FALSE;
5302*53ee8cc1Swenshuai.xi }
5303*53ee8cc1Swenshuai.xi
5304*53ee8cc1Swenshuai.xi if (bEnable)
5305*53ee8cc1Swenshuai.xi {
5306*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl3[0].HW3_Cfg1,
5307*53ee8cc1Swenshuai.xi SET_FLAG1(_HAL_REG16_R(&_TspCtrl3[0].HW3_Cfg1), u32Flag));
5308*53ee8cc1Swenshuai.xi }
5309*53ee8cc1Swenshuai.xi else
5310*53ee8cc1Swenshuai.xi {
5311*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TspCtrl3[0].HW3_Cfg1,
5312*53ee8cc1Swenshuai.xi RESET_FLAG1(_HAL_REG16_R(&_TspCtrl3[0].HW3_Cfg1), u32Flag));
5313*53ee8cc1Swenshuai.xi }
5314*53ee8cc1Swenshuai.xi return TRUE;
5315*53ee8cc1Swenshuai.xi }
5316*53ee8cc1Swenshuai.xi
5317*53ee8cc1Swenshuai.xi
5318*53ee8cc1Swenshuai.xi // -------------------------------------------------------------
5319*53ee8cc1Swenshuai.xi // Merge Stream
5320*53ee8cc1Swenshuai.xi // -------------------------------------------------------------
HAL_TSP_Set_Sync_Byte(MS_U8 u8Path,MS_U8 u8Id,MS_U8 * pu8SyncByte,MS_BOOL bSet)5321*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_Set_Sync_Byte(MS_U8 u8Path, MS_U8 u8Id, MS_U8 *pu8SyncByte, MS_BOOL bSet)
5322*53ee8cc1Swenshuai.xi {
5323*53ee8cc1Swenshuai.xi REG16 *SynReg=0;
5324*53ee8cc1Swenshuai.xi MS_U16 u16Mask = 0x00FF, u16Sync = 0, u16Shift = 0;
5325*53ee8cc1Swenshuai.xi
5326*53ee8cc1Swenshuai.xi switch(u8Path)
5327*53ee8cc1Swenshuai.xi {
5328*53ee8cc1Swenshuai.xi case TSP_SRC_FROM_TSIF0_LIVE:
5329*53ee8cc1Swenshuai.xi SynReg = &(_TspCtrl3[0].SyncByte_tsif0[u8Id>>1]);
5330*53ee8cc1Swenshuai.xi break;
5331*53ee8cc1Swenshuai.xi case TSP_SRC_FROM_TSIF0_FILE:
5332*53ee8cc1Swenshuai.xi SynReg = &(_TspCtrl3[0].SyncByte_file[u8Id>>1]);
5333*53ee8cc1Swenshuai.xi break;
5334*53ee8cc1Swenshuai.xi case TSP_SRC_FROM_TSIF1:
5335*53ee8cc1Swenshuai.xi SynReg = &(_TspCtrl3[0].SyncByte_tsif1[u8Id>>1]);
5336*53ee8cc1Swenshuai.xi break;
5337*53ee8cc1Swenshuai.xi case TSP_SRC_FROM_TSIF2:
5338*53ee8cc1Swenshuai.xi SynReg = &(_TspCtrl3[0].SyncByte_tsif2[u8Id>>1]);
5339*53ee8cc1Swenshuai.xi break;
5340*53ee8cc1Swenshuai.xi default:
5341*53ee8cc1Swenshuai.xi return FALSE;
5342*53ee8cc1Swenshuai.xi }
5343*53ee8cc1Swenshuai.xi
5344*53ee8cc1Swenshuai.xi if(u8Id & 0x1)
5345*53ee8cc1Swenshuai.xi {
5346*53ee8cc1Swenshuai.xi u16Shift = 8;
5347*53ee8cc1Swenshuai.xi }
5348*53ee8cc1Swenshuai.xi
5349*53ee8cc1Swenshuai.xi if(bSet == TRUE)
5350*53ee8cc1Swenshuai.xi {
5351*53ee8cc1Swenshuai.xi u16Sync = ((MS_U16)(*pu8SyncByte)) & 0xFF;
5352*53ee8cc1Swenshuai.xi _HAL_REG16_W(SynReg,((_HAL_REG16_R(SynReg) & ~(u16Mask << u16Shift)) | (u16Sync << u16Shift)));
5353*53ee8cc1Swenshuai.xi }
5354*53ee8cc1Swenshuai.xi else
5355*53ee8cc1Swenshuai.xi {
5356*53ee8cc1Swenshuai.xi u16Sync = (_HAL_REG16_R(SynReg) & (u16Mask << u16Shift)) >> u16Shift;
5357*53ee8cc1Swenshuai.xi *pu8SyncByte = (MS_U8)u16Sync;
5358*53ee8cc1Swenshuai.xi }
5359*53ee8cc1Swenshuai.xi
5360*53ee8cc1Swenshuai.xi return TRUE;
5361*53ee8cc1Swenshuai.xi
5362*53ee8cc1Swenshuai.xi }
5363*53ee8cc1Swenshuai.xi
HAL_TSP_Set_Src_Id(MS_U8 u8Path,MS_U8 u8Id,MS_U8 * pu8SrcId,MS_BOOL bSet)5364*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_Set_Src_Id(MS_U8 u8Path, MS_U8 u8Id, MS_U8 *pu8SrcId, MS_BOOL bSet)
5365*53ee8cc1Swenshuai.xi {
5366*53ee8cc1Swenshuai.xi REG16 *SrcIdReg =0;
5367*53ee8cc1Swenshuai.xi MS_U16 u16SrcId = 0, u16Mask = 0x000F, u16Shift = 0;
5368*53ee8cc1Swenshuai.xi
5369*53ee8cc1Swenshuai.xi switch(u8Path)
5370*53ee8cc1Swenshuai.xi {
5371*53ee8cc1Swenshuai.xi case TSP_SRC_FROM_TSIF0_LIVE:
5372*53ee8cc1Swenshuai.xi SrcIdReg = &(_TspCtrl3[0].SourceId_tsif0[u8Id>>2]);
5373*53ee8cc1Swenshuai.xi break;
5374*53ee8cc1Swenshuai.xi case TSP_SRC_FROM_TSIF0_FILE:
5375*53ee8cc1Swenshuai.xi SrcIdReg = &(_TspCtrl3[0].SourceId_file[u8Id>>2]);
5376*53ee8cc1Swenshuai.xi break;
5377*53ee8cc1Swenshuai.xi case TSP_SRC_FROM_TSIF1:
5378*53ee8cc1Swenshuai.xi SrcIdReg = &(_TspCtrl3[0].SourceId_tsif1[u8Id>>2]);
5379*53ee8cc1Swenshuai.xi break;
5380*53ee8cc1Swenshuai.xi case TSP_SRC_FROM_TSIF2:
5381*53ee8cc1Swenshuai.xi SrcIdReg = &(_TspCtrl3[0].SourceId_tsif2[u8Id>>2]);
5382*53ee8cc1Swenshuai.xi break;
5383*53ee8cc1Swenshuai.xi default:
5384*53ee8cc1Swenshuai.xi return FALSE;
5385*53ee8cc1Swenshuai.xi }
5386*53ee8cc1Swenshuai.xi
5387*53ee8cc1Swenshuai.xi switch(u8Id & 0x3)
5388*53ee8cc1Swenshuai.xi {
5389*53ee8cc1Swenshuai.xi case 0x1:
5390*53ee8cc1Swenshuai.xi u16Shift = 4;
5391*53ee8cc1Swenshuai.xi u16SrcId <<= 4;
5392*53ee8cc1Swenshuai.xi u16Mask <<= 4;
5393*53ee8cc1Swenshuai.xi break;
5394*53ee8cc1Swenshuai.xi case 0x2:
5395*53ee8cc1Swenshuai.xi u16Shift = 8;
5396*53ee8cc1Swenshuai.xi u16SrcId <<= 8;
5397*53ee8cc1Swenshuai.xi u16Mask <<= 8;
5398*53ee8cc1Swenshuai.xi break;
5399*53ee8cc1Swenshuai.xi case 0x3:
5400*53ee8cc1Swenshuai.xi u16Shift = 12;
5401*53ee8cc1Swenshuai.xi u16SrcId <<= 12;
5402*53ee8cc1Swenshuai.xi u16Mask <<= 12;
5403*53ee8cc1Swenshuai.xi break;
5404*53ee8cc1Swenshuai.xi }
5405*53ee8cc1Swenshuai.xi
5406*53ee8cc1Swenshuai.xi if(bSet == TRUE)
5407*53ee8cc1Swenshuai.xi {
5408*53ee8cc1Swenshuai.xi u16SrcId = ((MS_U16)(*pu8SrcId)) & 0xFF;
5409*53ee8cc1Swenshuai.xi _HAL_REG16_W(SrcIdReg,((_HAL_REG16_R(SrcIdReg) & ~(u16Mask << u16Shift)) | (u16SrcId << u16Shift)));
5410*53ee8cc1Swenshuai.xi }
5411*53ee8cc1Swenshuai.xi else
5412*53ee8cc1Swenshuai.xi {
5413*53ee8cc1Swenshuai.xi u16SrcId = (_HAL_REG16_R(SrcIdReg) & (u16Mask << u16Shift)) >> u16Shift;
5414*53ee8cc1Swenshuai.xi *pu8SrcId = (MS_U8)u16SrcId;
5415*53ee8cc1Swenshuai.xi }
5416*53ee8cc1Swenshuai.xi
5417*53ee8cc1Swenshuai.xi return TRUE;
5418*53ee8cc1Swenshuai.xi }
5419*53ee8cc1Swenshuai.xi
HAL_TSP_Set_ATS_AdjPeriod(MS_U16 u16Value)5420*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_Set_ATS_AdjPeriod(MS_U16 u16Value)
5421*53ee8cc1Swenshuai.xi {
5422*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl5[0].ATS_Adj_Period),
5423*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TspCtrl5[0].ATS_Adj_Period)) & (~TSP_ATS_ADJ_PERIOD_MASK)) | u16Value);
5424*53ee8cc1Swenshuai.xi
5425*53ee8cc1Swenshuai.xi return TRUE;
5426*53ee8cc1Swenshuai.xi }
5427*53ee8cc1Swenshuai.xi
HAL_TSP_Set_ATS_AdjEnable(MS_BOOL bEnable)5428*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_Set_ATS_AdjEnable(MS_BOOL bEnable)
5429*53ee8cc1Swenshuai.xi {
5430*53ee8cc1Swenshuai.xi if(bEnable == TRUE)
5431*53ee8cc1Swenshuai.xi {
5432*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl5[0].AtsCfg),
5433*53ee8cc1Swenshuai.xi _HAL_REG16_R(&(_TspCtrl5[0].AtsCfg)) | TSP_ATS_MODE_FI_ENABLE);
5434*53ee8cc1Swenshuai.xi }
5435*53ee8cc1Swenshuai.xi else
5436*53ee8cc1Swenshuai.xi {
5437*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl5[0].AtsCfg),
5438*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TspCtrl5[0].AtsCfg)) & (~TSP_ATS_MODE_FI_ENABLE)));
5439*53ee8cc1Swenshuai.xi }
5440*53ee8cc1Swenshuai.xi return TRUE;
5441*53ee8cc1Swenshuai.xi }
5442*53ee8cc1Swenshuai.xi
HAL_TSP_Set_ATS_AdjOffset(MS_BOOL bIncreased,MS_U16 u16Offset)5443*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_Set_ATS_AdjOffset(MS_BOOL bIncreased, MS_U16 u16Offset)
5444*53ee8cc1Swenshuai.xi {
5445*53ee8cc1Swenshuai.xi if(bIncreased == TRUE)
5446*53ee8cc1Swenshuai.xi {
5447*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl5[0].AtsCfg),
5448*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TspCtrl5[0].AtsCfg)) & (~TSP_ATS_OFFSET_FI_NEGATIVE)));
5449*53ee8cc1Swenshuai.xi }
5450*53ee8cc1Swenshuai.xi else
5451*53ee8cc1Swenshuai.xi {
5452*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl5[0].AtsCfg),
5453*53ee8cc1Swenshuai.xi _HAL_REG16_R(&(_TspCtrl5[0].AtsCfg)) | TSP_ATS_OFFSET_FI_NEGATIVE);
5454*53ee8cc1Swenshuai.xi }
5455*53ee8cc1Swenshuai.xi
5456*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl5[0].AtsCfg),
5457*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TspCtrl5[0].AtsCfg)) & (~TSP_ATS_OFFSET_FI_MASK)) | ((u16Offset << TSP_ATS_OFFSET_FI_SHIFT) & TSP_ATS_OFFSET_FI_MASK));
5458*53ee8cc1Swenshuai.xi
5459*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl5[0].AtsCfg),
5460*53ee8cc1Swenshuai.xi _HAL_REG16_R(&(_TspCtrl5[0].AtsCfg)) | TSP_ATS_OFFSET_FI_ENABLE);
5461*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TspCtrl5[0].AtsCfg),
5462*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TspCtrl5[0].AtsCfg)) & (~TSP_ATS_OFFSET_FI_ENABLE)));
5463*53ee8cc1Swenshuai.xi
5464*53ee8cc1Swenshuai.xi return FALSE;
5465*53ee8cc1Swenshuai.xi }
5466*53ee8cc1Swenshuai.xi
5467*53ee8cc1Swenshuai.xi
5468*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX_KERNEL
HAL_TSP_SaveRegs(void)5469*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_SaveRegs(void)
5470*53ee8cc1Swenshuai.xi {
5471*53ee8cc1Swenshuai.xi MS_U32 u32ii = 0;
5472*53ee8cc1Swenshuai.xi
5473*53ee8cc1Swenshuai.xi _u16ChipRegArray[0x05] = TSP_TOP_REG(0x05);
5474*53ee8cc1Swenshuai.xi _u16ChipRegArray[0x06] = TSP_TOP_REG(0x06);
5475*53ee8cc1Swenshuai.xi _u16ChipRegArray[0x0e] = TSP_TOP_REG(0x0e);
5476*53ee8cc1Swenshuai.xi //_u16ChipRegArray[0x10] = TSP_TOP_REG(0x10);
5477*53ee8cc1Swenshuai.xi //_u16ChipRegArray[0x11] = TSP_TOP_REG(0x11);
5478*53ee8cc1Swenshuai.xi //_u16ChipRegArray[0x13] = TSP_TOP_REG(0x13);
5479*53ee8cc1Swenshuai.xi //_u16ChipRegArray[0x14] = TSP_TOP_REG(0x14);
5480*53ee8cc1Swenshuai.xi _u16ChipRegArray[0x36] = TSP_TOP_REG(0x36);
5481*53ee8cc1Swenshuai.xi _u16ChipRegArray[0x37] = TSP_TOP_REG(0x37);
5482*53ee8cc1Swenshuai.xi _u16ChipRegArray[0x40] = TSP_TOP_REG(0x40);
5483*53ee8cc1Swenshuai.xi _u16ChipRegArray[0x57] = TSP_TOP_REG(0x57);
5484*53ee8cc1Swenshuai.xi _u16ChipRegArray[0x5a] = TSP_TOP_REG(0x5a);
5485*53ee8cc1Swenshuai.xi _u16ChipRegArray[0x67] = TSP_TOP_REG(0x67);
5486*53ee8cc1Swenshuai.xi
5487*53ee8cc1Swenshuai.xi for(u32ii = 0x27; u32ii <= 0x2b; u32ii++)
5488*53ee8cc1Swenshuai.xi {
5489*53ee8cc1Swenshuai.xi _u16ClkgenRegArray[u32ii] = TSP_CLKGEN0_REG(u32ii);
5490*53ee8cc1Swenshuai.xi }
5491*53ee8cc1Swenshuai.xi _u16ClkgenRegArray[0x7c] = TSP_CLKGEN0_REG(0x7c);
5492*53ee8cc1Swenshuai.xi _u16ClkgenRegArray[0x7d] = TSP_CLKGEN0_REG(0x7d);
5493*53ee8cc1Swenshuai.xi _u16ClkgenRegArray[0x7e] = TSP_CLKGEN0_REG(0x7e);
5494*53ee8cc1Swenshuai.xi
5495*53ee8cc1Swenshuai.xi _u16Clkgen2RegArray[0x0d] = TSP_CLKGEN2_REG(0x0d);
5496*53ee8cc1Swenshuai.xi _u16Clkgen2RegArray[0x10] = TSP_CLKGEN2_REG(0x10);
5497*53ee8cc1Swenshuai.xi _u16Clkgen2RegArray[0x11] = TSP_CLKGEN2_REG(0x11);
5498*53ee8cc1Swenshuai.xi _u16Clkgen2RegArray[0x18] = TSP_CLKGEN2_REG(0x18);
5499*53ee8cc1Swenshuai.xi _u16Clkgen2RegArray[0x19] = TSP_CLKGEN2_REG(0x19);
5500*53ee8cc1Swenshuai.xi
5501*53ee8cc1Swenshuai.xi for(u32ii = 0x01; u32ii <= 0x7f; u32ii++)
5502*53ee8cc1Swenshuai.xi {
5503*53ee8cc1Swenshuai.xi _u16TSP0RegArray[u32ii] = TSP_TSP0_REG(u32ii);
5504*53ee8cc1Swenshuai.xi }
5505*53ee8cc1Swenshuai.xi for(u32ii = 0x00; u32ii <= 0x7d; u32ii++)
5506*53ee8cc1Swenshuai.xi {
5507*53ee8cc1Swenshuai.xi _u16TSP1RegArray[u32ii] = TSP_TSP1_REG(u32ii);
5508*53ee8cc1Swenshuai.xi }
5509*53ee8cc1Swenshuai.xi for(u32ii = 0x10; u32ii <= 0x3f; u32ii++)
5510*53ee8cc1Swenshuai.xi {
5511*53ee8cc1Swenshuai.xi _u16TSP3RegArray[u32ii] = TSP_TSP3_REG(u32ii);
5512*53ee8cc1Swenshuai.xi }
5513*53ee8cc1Swenshuai.xi for(u32ii = 0x00; u32ii <= 0x62; u32ii++)
5514*53ee8cc1Swenshuai.xi {
5515*53ee8cc1Swenshuai.xi _u16TSP5RegArray[u32ii] = TSP_TSP5_REG(u32ii);
5516*53ee8cc1Swenshuai.xi }
5517*53ee8cc1Swenshuai.xi
5518*53ee8cc1Swenshuai.xi return TRUE;
5519*53ee8cc1Swenshuai.xi }
5520*53ee8cc1Swenshuai.xi
HAL_TSP_RestoreRegs(void)5521*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_RestoreRegs(void)
5522*53ee8cc1Swenshuai.xi {
5523*53ee8cc1Swenshuai.xi MS_U32 u32ii = 0, u32temp = 0;
5524*53ee8cc1Swenshuai.xi
5525*53ee8cc1Swenshuai.xi TSP_TOP_REG(0x05) = _u16ChipRegArray[0x05];
5526*53ee8cc1Swenshuai.xi TSP_TOP_REG(0x06) = _u16ChipRegArray[0x06];
5527*53ee8cc1Swenshuai.xi TSP_TOP_REG(0x0e) = _u16ChipRegArray[0x0e];
5528*53ee8cc1Swenshuai.xi //TSP_TOP_REG(0x10) = _u16ChipRegArray[0x10];
5529*53ee8cc1Swenshuai.xi //TSP_TOP_REG(0x11) = _u16ChipRegArray[0x11];
5530*53ee8cc1Swenshuai.xi //TSP_TOP_REG(0x13) = _u16ChipRegArray[0x13];
5531*53ee8cc1Swenshuai.xi //TSP_TOP_REG(0x14) = _u16ChipRegArray[0x14];
5532*53ee8cc1Swenshuai.xi TSP_TOP_REG(0x36) = _u16ChipRegArray[0x36];
5533*53ee8cc1Swenshuai.xi TSP_TOP_REG(0x37) = _u16ChipRegArray[0x37];
5534*53ee8cc1Swenshuai.xi TSP_TOP_REG(0x40) = _u16ChipRegArray[0x40];
5535*53ee8cc1Swenshuai.xi TSP_TOP_REG(0x57) = _u16ChipRegArray[0x57];
5536*53ee8cc1Swenshuai.xi TSP_TOP_REG(0x5a) = _u16ChipRegArray[0x5a];
5537*53ee8cc1Swenshuai.xi TSP_TOP_REG(0x67) = _u16ChipRegArray[0x67];
5538*53ee8cc1Swenshuai.xi
5539*53ee8cc1Swenshuai.xi for(u32ii = 0x27; u32ii <= 0x2b; u32ii++)
5540*53ee8cc1Swenshuai.xi {
5541*53ee8cc1Swenshuai.xi TSP_CLKGEN0_REG(u32ii) = _u16ClkgenRegArray[u32ii];
5542*53ee8cc1Swenshuai.xi }
5543*53ee8cc1Swenshuai.xi TSP_CLKGEN0_REG(0x7c) = _u16ClkgenRegArray[0x7c];
5544*53ee8cc1Swenshuai.xi TSP_CLKGEN0_REG(0x7d) = _u16ClkgenRegArray[0x7d];
5545*53ee8cc1Swenshuai.xi TSP_CLKGEN0_REG(0x7e) = _u16ClkgenRegArray[0x7e];
5546*53ee8cc1Swenshuai.xi
5547*53ee8cc1Swenshuai.xi TSP_CLKGEN2_REG(0x0d) = _u16Clkgen2RegArray[0x0d];
5548*53ee8cc1Swenshuai.xi TSP_CLKGEN2_REG(0x10) = _u16Clkgen2RegArray[0x10];
5549*53ee8cc1Swenshuai.xi TSP_CLKGEN2_REG(0x11) = _u16Clkgen2RegArray[0x11];
5550*53ee8cc1Swenshuai.xi TSP_CLKGEN2_REG(0x18) = _u16Clkgen2RegArray[0x18];
5551*53ee8cc1Swenshuai.xi TSP_CLKGEN2_REG(0x19) = _u16Clkgen2RegArray[0x19];
5552*53ee8cc1Swenshuai.xi
5553*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x01) = _u16TSP0RegArray[0x01];
5554*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x02) = _u16TSP0RegArray[0x02];
5555*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x05) = _u16TSP0RegArray[0x05];
5556*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x06) = _u16TSP0RegArray[0x06];
5557*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x0e) |= (_u16TSP0RegArray[0x0e] & ~0x0058); //disable pvr2 record
5558*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x0f) |= (_u16TSP0RegArray[0x0f] & ~0xC000);
5559*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x12) = _u16TSP0RegArray[0x12];
5560*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x13) = _u16TSP0RegArray[0x13];
5561*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x16) = _u16TSP0RegArray[0x16];
5562*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x17) = _u16TSP0RegArray[0x17];
5563*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x18) = _u16TSP0RegArray[0x18];
5564*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x19) = _u16TSP0RegArray[0x19];
5565*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x1c) = _u16TSP0RegArray[0x1c];
5566*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x1d) = _u16TSP0RegArray[0x1d];
5567*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x1e) = _u16TSP0RegArray[0x1e];
5568*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x1f) = _u16TSP0RegArray[0x1f];
5569*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x2c) = _u16TSP0RegArray[0x2c];
5570*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x2d) = _u16TSP0RegArray[0x2d];
5571*53ee8cc1Swenshuai.xi for(u32ii = 0x38; u32ii <= 0x3d; u32ii++)
5572*53ee8cc1Swenshuai.xi {
5573*53ee8cc1Swenshuai.xi TSP_TSP0_REG(u32ii) = _u16TSP0RegArray[u32ii];
5574*53ee8cc1Swenshuai.xi }
5575*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x42) = _u16TSP0RegArray[0x42];
5576*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x43) = _u16TSP0RegArray[0x43];
5577*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x44) |= (_u16TSP0RegArray[0x44] & ~0x0052); //disable pvr1 record
5578*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x45) = _u16TSP0RegArray[0x45];
5579*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x50) = _u16TSP0RegArray[0x50];
5580*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x51) = _u16TSP0RegArray[0x51];
5581*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x54) = _u16TSP0RegArray[0x54];
5582*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x55) = _u16TSP0RegArray[0x55];
5583*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x5a) = _u16TSP0RegArray[0x5a];
5584*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x5b) |= (_u16TSP0RegArray[0x5b] & ~0x0180);
5585*53ee8cc1Swenshuai.xi for(u32ii = 0x70; u32ii <= 0x77; u32ii++)
5586*53ee8cc1Swenshuai.xi {
5587*53ee8cc1Swenshuai.xi TSP_TSP0_REG(u32ii) = _u16TSP0RegArray[u32ii];
5588*53ee8cc1Swenshuai.xi }
5589*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x7a) |= (_u16TSP0RegArray[0x7a] & 0x0070);
5590*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x7b) = _u16TSP0RegArray[0x7b];
5591*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x7e) = _u16TSP0RegArray[0x7e];
5592*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x7f) |= (_u16TSP0RegArray[0x7f] & ~0x8000);
5593*53ee8cc1Swenshuai.xi
5594*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x06) |= (_u16TSP1RegArray[0x06] & ~0x800F);
5595*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x07) |= (_u16TSP1RegArray[0x07] & ~0x0C00);
5596*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x08) |= (_u16TSP1RegArray[0x08] & ~0x0200);
5597*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x09) = _u16TSP1RegArray[0x09];
5598*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x0b) = _u16TSP1RegArray[0x0b];
5599*53ee8cc1Swenshuai.xi for(u32ii = 0x14; u32ii <= 0x1b; u32ii++)
5600*53ee8cc1Swenshuai.xi {
5601*53ee8cc1Swenshuai.xi TSP_TSP1_REG(u32ii) = _u16TSP1RegArray[u32ii];
5602*53ee8cc1Swenshuai.xi }
5603*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x1c) |= _u16TSP1RegArray[0x1c] & ~0x0040;
5604*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x1e) = _u16TSP1RegArray[0x1e];
5605*53ee8cc1Swenshuai.xi for(u32ii = 0x2a; u32ii <= 0x39; u32ii++)
5606*53ee8cc1Swenshuai.xi {
5607*53ee8cc1Swenshuai.xi TSP_TSP1_REG(u32ii) = _u16TSP1RegArray[u32ii];
5608*53ee8cc1Swenshuai.xi }
5609*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x40) = _u16TSP1RegArray[0x40];
5610*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x41) = _u16TSP1RegArray[0x41];
5611*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x42) = _u16TSP1RegArray[0x42];
5612*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x43) = _u16TSP1RegArray[0x43];
5613*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x4a) = _u16TSP1RegArray[0x4a];
5614*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x4b) = _u16TSP1RegArray[0x4b];
5615*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x4e) = _u16TSP1RegArray[0x4e];
5616*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x4f) = _u16TSP1RegArray[0x4f];
5617*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x50) = _u16TSP1RegArray[0x50];
5618*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x51) |= (_u16TSP1RegArray[0x51] & 0x000F);
5619*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x58) = _u16TSP1RegArray[0x58];
5620*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x59) = _u16TSP1RegArray[0x59];
5621*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x5a) |= (_u16TSP1RegArray[0x5a] & ~0x00d3);
5622*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x6c) = _u16TSP1RegArray[0x6c];
5623*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x6d) = _u16TSP1RegArray[0x6d];
5624*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x6e) = _u16TSP1RegArray[0x6e];
5625*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x72) |= (_u16TSP1RegArray[0x72] & ~0x4050);
5626*53ee8cc1Swenshuai.xi TSP_TSP1_REG(0x73) = _u16TSP1RegArray[0x73];
5627*53ee8cc1Swenshuai.xi for(u32ii = 0x10; u32ii <= 0x3f; u32ii++)
5628*53ee8cc1Swenshuai.xi {
5629*53ee8cc1Swenshuai.xi TSP_TSP3_REG(u32ii) = _u16TSP3RegArray[u32ii];
5630*53ee8cc1Swenshuai.xi }
5631*53ee8cc1Swenshuai.xi for(u32ii = 0x00; u32ii <= 0x62; u32ii++)
5632*53ee8cc1Swenshuai.xi {
5633*53ee8cc1Swenshuai.xi TSP_TSP5_REG(u32ii) = _u16TSP5RegArray[u32ii];
5634*53ee8cc1Swenshuai.xi }
5635*53ee8cc1Swenshuai.xi
5636*53ee8cc1Swenshuai.xi //file in start
5637*53ee8cc1Swenshuai.xi if(_u16TSP0RegArray[0x3e] & 0x0081)
5638*53ee8cc1Swenshuai.xi {
5639*53ee8cc1Swenshuai.xi u32temp = ((MS_U32)_u16TSP1RegArray[0x04]) + ((MS_U32)_u16TSP1RegArray[0x05] >>16);
5640*53ee8cc1Swenshuai.xi HAL_TSP_SetPlayBackTimeStamp(u32temp);
5641*53ee8cc1Swenshuai.xi TSP_TSP0_REG(0x3e) = _u16TSP0RegArray[0x3e];
5642*53ee8cc1Swenshuai.xi }
5643*53ee8cc1Swenshuai.xi
5644*53ee8cc1Swenshuai.xi return TRUE;
5645*53ee8cc1Swenshuai.xi }
5646*53ee8cc1Swenshuai.xi #endif //MSOS_TYPE_LINUX_KERNEL
5647