xref: /utopia/UTPA2-700.0.x/modules/dmx/hal/manhattan/fq/regFQ.h (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi //    Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi //    No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi //    modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi //    supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi //    Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi //    Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi //    obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi //    such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi //    MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi //    confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi //    third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi //    without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi //    intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi //    and in conformity with any international standard.  You agree to waive any
38*53ee8cc1Swenshuai.xi //    claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi //    incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi //    In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi //    consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi //    revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi //    You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi //    even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi //    request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi //    parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi //    services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi //    MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi //    ("Services").
52*53ee8cc1Swenshuai.xi //    You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi //    writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi //    disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi //    or otherwise:
58*53ee8cc1Swenshuai.xi //    (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi //        mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi //    (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi //        including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi //        of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi //    (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi //    of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi //    Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi //    settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi //    Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi //    with the said Rules.
72*53ee8cc1Swenshuai.xi //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi //    be English.
74*53ee8cc1Swenshuai.xi //    The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////////////////////////
78*53ee8cc1Swenshuai.xi //
79*53ee8cc1Swenshuai.xi //  File name: regFQ.h
80*53ee8cc1Swenshuai.xi //  Description: FQ Register Definition
81*53ee8cc1Swenshuai.xi //
82*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////////////////////////
83*53ee8cc1Swenshuai.xi 
84*53ee8cc1Swenshuai.xi #ifndef _FQ_REG_H_
85*53ee8cc1Swenshuai.xi #define _FQ_REG_H_
86*53ee8cc1Swenshuai.xi 
87*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
88*53ee8cc1Swenshuai.xi //  Global Definition
89*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
90*53ee8cc1Swenshuai.xi 
91*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
92*53ee8cc1Swenshuai.xi //  Compliation Option
93*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
94*53ee8cc1Swenshuai.xi 
95*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
96*53ee8cc1Swenshuai.xi //  Harware Capability
97*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
98*53ee8cc1Swenshuai.xi 
99*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
100*53ee8cc1Swenshuai.xi //  Type and Structure
101*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
102*53ee8cc1Swenshuai.xi // Software
103*53ee8cc1Swenshuai.xi #define FQ_REG_CTRL_BASE           (0x60A00 * 2)
104*53ee8cc1Swenshuai.xi 
105*53ee8cc1Swenshuai.xi typedef struct _REG32_FQ
106*53ee8cc1Swenshuai.xi {
107*53ee8cc1Swenshuai.xi     volatile MS_U16                 L;
108*53ee8cc1Swenshuai.xi     volatile MS_U16                 empty_L;
109*53ee8cc1Swenshuai.xi     volatile MS_U16                 H;
110*53ee8cc1Swenshuai.xi     volatile MS_U16                 empty_H;
111*53ee8cc1Swenshuai.xi } REG32_FQ;
112*53ee8cc1Swenshuai.xi 
113*53ee8cc1Swenshuai.xi typedef struct _REG16_FQ
114*53ee8cc1Swenshuai.xi {
115*53ee8cc1Swenshuai.xi     volatile MS_U16                 data;
116*53ee8cc1Swenshuai.xi     volatile MS_U16                 _resv;
117*53ee8cc1Swenshuai.xi } REG16_FQ;
118*53ee8cc1Swenshuai.xi 
119*53ee8cc1Swenshuai.xi typedef struct _REG_FIQ
120*53ee8cc1Swenshuai.xi {
121*53ee8cc1Swenshuai.xi     REG16_FQ        Reg_fiq_config0;                                //0x00
122*53ee8cc1Swenshuai.xi     #define FIQ_CFG0_SW_RSTZ                            0x0001      //sw_rstz
123*53ee8cc1Swenshuai.xi     #define FIQ_CFG0_PVR_ENABLE                         0x0002      //stream2miu_en
124*53ee8cc1Swenshuai.xi     #define FIQ_CFG0_RESET_WR_PTR                       0x0004      //str2miu_rst_wadr
125*53ee8cc1Swenshuai.xi     #define FIQ_CFG0_PVR_PAUSE                          0x0020
126*53ee8cc1Swenshuai.xi     #define FIQ_CFG0_LOAD_WR_PTR                        0x0040      //strm2mi2_wp_ld
127*53ee8cc1Swenshuai.xi     #define FIQ_CFG0_MIU_HIGH_PRI                       0x0080
128*53ee8cc1Swenshuai.xi     #define FIQ_CFG0_FORCE_SYNC_EN                      0x0100
129*53ee8cc1Swenshuai.xi     #define FIQ_CFG0_REC_AT_SYNC_DIS                    0x0200
130*53ee8cc1Swenshuai.xi     #define FIQ_CFG0_CLR_PVR_OVERFLOW                   0x0400
131*53ee8cc1Swenshuai.xi     #define FIQ_CFG0_FIQ2MI_R_PRT_HIGHT                 0x0800
132*53ee8cc1Swenshuai.xi     #define FIQ_CFG0_BURST_LEN_MASK                     0x3000
133*53ee8cc1Swenshuai.xi         #define FIQ_CFG0_BURST_LEN_8BYTE                0x0000
134*53ee8cc1Swenshuai.xi         #define FIQ_CFG0_BURST_LEN_4BYTE                0x1000
135*53ee8cc1Swenshuai.xi         #define FIQ_CFG0_BURST_LEN_1BYTE                0x3000
136*53ee8cc1Swenshuai.xi     #define FIQ_CFG0_RUSH_ENABLE                        0x4000      //rush_en
137*53ee8cc1Swenshuai.xi     #define FIQ_CFG0_ADDR_MODE                          0x8000      //addr_mode
138*53ee8cc1Swenshuai.xi 
139*53ee8cc1Swenshuai.xi     #define FIQ_STR2MI2_ADDR_MASK                       0x0FFFFFFF
140*53ee8cc1Swenshuai.xi     REG32_FQ        str2mi_head;                                    //0x01
141*53ee8cc1Swenshuai.xi     REG32_FQ        str2mi_tail;                                    //0x03
142*53ee8cc1Swenshuai.xi     REG32_FQ        str2mi_mid;                                     //0x05
143*53ee8cc1Swenshuai.xi     REG32_FQ        rush_addr;                                      //0x07
144*53ee8cc1Swenshuai.xi     REG32_FQ        cur_pkt_start_wadr_offset;                      //0x09
145*53ee8cc1Swenshuai.xi 
146*53ee8cc1Swenshuai.xi     REG16_FQ        Reg_fiq_config11;                               //0x0b
147*53ee8cc1Swenshuai.xi     #define FIQ_CFG11_FIQ_BYPASS                        0x0001      //FIQ_bypass
148*53ee8cc1Swenshuai.xi     #define FIQ_CFG11_SKIP_RUSH_DATA_PATH_MASK          0x0FF8
149*53ee8cc1Swenshuai.xi     #define FIQ_CFG11_SKIP_RUSH_DATA_PATH_NON           0x0000
150*53ee8cc1Swenshuai.xi     #define FIQ_CFG11_SKIP_APES_RUSH_DATA               0x0008      //skip_apes_rush_data
151*53ee8cc1Swenshuai.xi     #define FIQ_CFG11_SKIP_APES_B_RUSH_DATA             0x0010      //skip_apes_b_rush_data
152*53ee8cc1Swenshuai.xi     #define FIQ_CFG11_SKIP_VPES_RUSH_DATA               0x0020      //skip_vpes_rush_data
153*53ee8cc1Swenshuai.xi     #define FIQ_CFG11_SKIP_SEC_RUSH_DATA                0x0040      //skip_sec_rush_data
154*53ee8cc1Swenshuai.xi     #define FIQ_CFG11_SKIP_ADP_RUSH_DATA                0x0080      //skip_adp_rush_data
155*53ee8cc1Swenshuai.xi     #define FIQ_CFG11_SKIP_PCR_RUSH_DATA                0x0100      //skip_pcr_rush_data
156*53ee8cc1Swenshuai.xi     #define FIQ_CFG11_SKIP_PVR1_RUSH_DATA               0x0200      //skip_PVR1_rush_data
157*53ee8cc1Swenshuai.xi     #define FIQ_CFG11_SKIP_PVR2_RUSH_DATA               0x0400      //skip_PVR2_rush_data
158*53ee8cc1Swenshuai.xi     #define FIQ_CFG11_SKIP_PVR3_RUSH_DATA               0x0800      //skip_PVR3_rush_data
159*53ee8cc1Swenshuai.xi     #define FIQ_CFG11_SKIP_RASP_RUSH_DATA               0x0000
160*53ee8cc1Swenshuai.xi     #define FIQ_CFG11_LPCR1_WLD                         0x2000
161*53ee8cc1Swenshuai.xi     #define FIQ_CFG11_LPCR1_LOAD                        0x4000
162*53ee8cc1Swenshuai.xi     #define FIQ_CFG11_FIQ_SEC_SEL                       0x8000
163*53ee8cc1Swenshuai.xi 
164*53ee8cc1Swenshuai.xi     REG32_FQ        pkt_addr_offset;                                //0x0c
165*53ee8cc1Swenshuai.xi     REG16_FQ        REG_FIQ0_CFG2;                                  //0x0e
166*53ee8cc1Swenshuai.xi     #define FIQ_CFG14_C90K_SEL_90K                      0x0000
167*53ee8cc1Swenshuai.xi     #define FIQ_CFG14_C90K_SEL_27M                      0x0001
168*53ee8cc1Swenshuai.xi 
169*53ee8cc1Swenshuai.xi     REG16_FQ        REG_FIQ0_CFG3;                                  //0x0f
170*53ee8cc1Swenshuai.xi 
171*53ee8cc1Swenshuai.xi     REG16_FQ        Reg_fiq_config16;                               //0x10
172*53ee8cc1Swenshuai.xi     #define FIQ_CFG16_INT_ENABLE_MASK                   0x00FF
173*53ee8cc1Swenshuai.xi     #define FIQ_CFG16_INT_ENABLE_RUSH_DONE              0x0001
174*53ee8cc1Swenshuai.xi     #define FIQ_CFG16_INT_STATUS_MASK                   0xFF00
175*53ee8cc1Swenshuai.xi     #define FIQ_CFG16_INT_STATUS_RUSH_DONE              0x0100
176*53ee8cc1Swenshuai.xi 
177*53ee8cc1Swenshuai.xi     REG32_FQ        str2mi2_wadr_r;                                 //0x11
178*53ee8cc1Swenshuai.xi     REG32_FQ        Fiq2mi2_radr_r;                                 //0x13
179*53ee8cc1Swenshuai.xi     REG32_FQ        Fiq_status;                                     //0x15
180*53ee8cc1Swenshuai.xi     REG32_FQ        lpcr1;                                          //0x16
181*53ee8cc1Swenshuai.xi 
182*53ee8cc1Swenshuai.xi     REG32_FQ        REG18_1F_RESERVED[4];                           //0x18~0x1F
183*53ee8cc1Swenshuai.xi }REG_FIQ;
184*53ee8cc1Swenshuai.xi 
185*53ee8cc1Swenshuai.xi 
186*53ee8cc1Swenshuai.xi #endif // _FQ_REG_H_
187