1*53ee8cc1Swenshuai.xi //<MStar Software> 2*53ee8cc1Swenshuai.xi //****************************************************************************** 3*53ee8cc1Swenshuai.xi // MStar Software 4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved. 5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are 6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by 7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties. 8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all 9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written 10*53ee8cc1Swenshuai.xi // permission has been granted by MStar. 11*53ee8cc1Swenshuai.xi // 12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you 13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to 14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations: 15*53ee8cc1Swenshuai.xi // 16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar 17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof. 18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any 19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms. 20*53ee8cc1Swenshuai.xi // 21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be 22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar 23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties. 24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately 25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of 26*53ee8cc1Swenshuai.xi // such third party`s software. 27*53ee8cc1Swenshuai.xi // 28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as 29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s 30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any 31*53ee8cc1Swenshuai.xi // third party. 32*53ee8cc1Swenshuai.xi // 33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any 34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including 35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of 36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free 37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any 38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may 39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software. 40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or 41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or 42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use. 43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected 44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your 45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both 46*53ee8cc1Swenshuai.xi // parties in writing. 47*53ee8cc1Swenshuai.xi // 48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or 49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of 50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product 51*53ee8cc1Swenshuai.xi // ("Services"). 52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in 53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty 54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply. 55*53ee8cc1Swenshuai.xi // 56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels 57*53ee8cc1Swenshuai.xi // or otherwise: 58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service 59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification; 60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person, 61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance 62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or 63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right. 64*53ee8cc1Swenshuai.xi // 65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws 66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules. 67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally 68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association, 69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration 70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance 71*53ee8cc1Swenshuai.xi // with the said Rules. 72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall 73*53ee8cc1Swenshuai.xi // be English. 74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties. 75*53ee8cc1Swenshuai.xi // 76*53ee8cc1Swenshuai.xi //****************************************************************************** 77*53ee8cc1Swenshuai.xi //<MStar Software> 78*53ee8cc1Swenshuai.xi //////////////////////////////////////////////////////////////////////////////// 79*53ee8cc1Swenshuai.xi // 80*53ee8cc1Swenshuai.xi // Copyright (c) 2011-2013 MStar Semiconductor, Inc. 81*53ee8cc1Swenshuai.xi // All rights reserved. 82*53ee8cc1Swenshuai.xi // 83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained 84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of 85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence 86*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient. 87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure, 88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling, 89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential 90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the 91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom. 92*53ee8cc1Swenshuai.xi // 93*53ee8cc1Swenshuai.xi //////////////////////////////////////////////////////////////////////////////// 94*53ee8cc1Swenshuai.xi 95*53ee8cc1Swenshuai.xi //////////////////////////////////////////////////////////////////////////////////////////////////// 96*53ee8cc1Swenshuai.xi // 97*53ee8cc1Swenshuai.xi // File name: regOTHER.h 98*53ee8cc1Swenshuai.xi // Description: TSP Resample / Misc. Definition 99*53ee8cc1Swenshuai.xi // 100*53ee8cc1Swenshuai.xi //////////////////////////////////////////////////////////////////////////////////////////////////// 101*53ee8cc1Swenshuai.xi 102*53ee8cc1Swenshuai.xi #ifndef _REG_OTHER_H_ 103*53ee8cc1Swenshuai.xi #define _REG_OTHER_H_ 104*53ee8cc1Swenshuai.xi 105*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------- 106*53ee8cc1Swenshuai.xi // Abbreviation 107*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------- 108*53ee8cc1Swenshuai.xi // Addr Address 109*53ee8cc1Swenshuai.xi // Buf Buffer 110*53ee8cc1Swenshuai.xi // Clr Clear 111*53ee8cc1Swenshuai.xi // CmdQ Command queue 112*53ee8cc1Swenshuai.xi // Cnt Count 113*53ee8cc1Swenshuai.xi // Ctrl Control 114*53ee8cc1Swenshuai.xi // Flt Filter 115*53ee8cc1Swenshuai.xi // Hw Hardware 116*53ee8cc1Swenshuai.xi // Int Interrupt 117*53ee8cc1Swenshuai.xi // Len Length 118*53ee8cc1Swenshuai.xi // Ovfw Overflow 119*53ee8cc1Swenshuai.xi // Pkt Packet 120*53ee8cc1Swenshuai.xi // Rec Record 121*53ee8cc1Swenshuai.xi // Recv Receive 122*53ee8cc1Swenshuai.xi // Rmn Remain 123*53ee8cc1Swenshuai.xi // Reg Register 124*53ee8cc1Swenshuai.xi // Req Request 125*53ee8cc1Swenshuai.xi // Rst Reset 126*53ee8cc1Swenshuai.xi // Scmb Scramble 127*53ee8cc1Swenshuai.xi // Sec Section 128*53ee8cc1Swenshuai.xi // Stat Status 129*53ee8cc1Swenshuai.xi // Sw Software 130*53ee8cc1Swenshuai.xi // Ts Transport Stream 131*53ee8cc1Swenshuai.xi // MMFI Multi Media File In 132*53ee8cc1Swenshuai.xi 133*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------- 134*53ee8cc1Swenshuai.xi // Global Definition 135*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------- 136*53ee8cc1Swenshuai.xi 137*53ee8cc1Swenshuai.xi 138*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 139*53ee8cc1Swenshuai.xi // Harware Capability 140*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 141*53ee8cc1Swenshuai.xi 142*53ee8cc1Swenshuai.xi 143*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 144*53ee8cc1Swenshuai.xi // Type and Structure 145*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 146*53ee8cc1Swenshuai.xi 147*53ee8cc1Swenshuai.xi typedef struct _REG_OTHER_VQ_TX 148*53ee8cc1Swenshuai.xi { 149*53ee8cc1Swenshuai.xi REG32 reg_vq_base; 150*53ee8cc1Swenshuai.xi REG16 reg_vq_size_208byte; 151*53ee8cc1Swenshuai.xi REG16 reg_vq_ctrl; 152*53ee8cc1Swenshuai.xi #define REG_OTHER_VQ_TX_REG_VQ_PRIORITY_THRESHOLD_MASK 0x001F 153*53ee8cc1Swenshuai.xi #define REG_OTHER_VQ_TX_REG_VQ_PRIORITY_THRESHOLD_SHIFT 0 154*53ee8cc1Swenshuai.xi #define REG_OTHER_VQ_TX_REG_VQ_RESET 0x0100 155*53ee8cc1Swenshuai.xi #define REG_OTHER_VQ_TX_REG_VQ_OVERFLOW_INT_EN 0x0200 156*53ee8cc1Swenshuai.xi #define REG_OTHER_VQ_TX_REG_VQ_CLR_OVERFLOW_INT 0x0400 157*53ee8cc1Swenshuai.xi #define REG_OTHER_VQ_TX_REG_READ_VQ_EVER_FULL 0x1000 158*53ee8cc1Swenshuai.xi #define REG_OTHER_VQ_TX_REG_READ_VQ_EVER_OVERFLOW 0x2000 159*53ee8cc1Swenshuai.xi #define REG_OTHER_VQ_TX_REG_VQ_EMPTY 0x4000 160*53ee8cc1Swenshuai.xi #define REG_OTHER_VQ_TX_REG_READ_VQ_BUSY 0x8000 161*53ee8cc1Swenshuai.xi REG16 reg_vq_status; 162*53ee8cc1Swenshuai.xi #define REG_OTHER_VQ_TX_REG_VQ_STATUS_EMPTY 0x0001 163*53ee8cc1Swenshuai.xi #define REG_OTHER_VQ_TX_REG_VQ_STATUS_FULL 0x0002 164*53ee8cc1Swenshuai.xi #define REG_OTHER_VQ_TX_REG_VQ_STATUS_WR_EVER_LEVEL_MASK 0x000C 165*53ee8cc1Swenshuai.xi #define REG_OTHER_VQ_TX_REG_VQ_STATUS_WR_EVER_LEVEL_SHIFT 2 166*53ee8cc1Swenshuai.xi 167*53ee8cc1Swenshuai.xi REG16 reg_vq_config0; 168*53ee8cc1Swenshuai.xi 169*53ee8cc1Swenshuai.xi REG32 reg_vq_reserved; 170*53ee8cc1Swenshuai.xi 171*53ee8cc1Swenshuai.xi } REG_OTHER_VQ_TX; 172*53ee8cc1Swenshuai.xi 173*53ee8cc1Swenshuai.xi typedef struct _REG_OTHER_Ctrl // OTHER (Bank:0x1702) 174*53ee8cc1Swenshuai.xi { 175*53ee8cc1Swenshuai.xi REG16 CFG_OTHER_00_0F[0x10 - 0x0]; // reserved (for Resample) 176*53ee8cc1Swenshuai.xi 177*53ee8cc1Swenshuai.xi REG16 CFG_OTHER_10_12[0x13 - 0x10]; // reg_hw_semaphore 178*53ee8cc1Swenshuai.xi 179*53ee8cc1Swenshuai.xi REG16 CFG_OTHER_13; 180*53ee8cc1Swenshuai.xi #define CFG_OTHER_13_REG_3WIRE_SERIAL_MODE_EN 0x0001 181*53ee8cc1Swenshuai.xi #define CFG_OHTER_13_REG_TSP2MI_REQ_MCM_DISABLE 0x0100 182*53ee8cc1Swenshuai.xi #define CFG_OHTER_13_REG_TSP2MI_MASK_MCM_FILEIN 0x0200 183*53ee8cc1Swenshuai.xi 184*53ee8cc1Swenshuai.xi REG16 CFG_OTHER_14; 185*53ee8cc1Swenshuai.xi #define CFG_OHTER_14_REG_OR_WRITE_FIX_FOR_NEW_MIU_ARBITER_DISABLE 0x0001 186*53ee8cc1Swenshuai.xi #define CFG_OHTER_14_REG_CPU_LOAD_CODE_ONLY_ONE_TIME_BY_TEE 0x0002 187*53ee8cc1Swenshuai.xi #define CFG_OHTER_14_REG_CPU_SECURE_STATUS 0x0004 188*53ee8cc1Swenshuai.xi #define CFG_OHTER_14_REG_SCR_BIT_AFTER_CA 0x0008 189*53ee8cc1Swenshuai.xi 190*53ee8cc1Swenshuai.xi REG16 CFG_OTHER_15; // reg_filein_int 191*53ee8cc1Swenshuai.xi #define CFG_OTHER_15_REG_FILEIN_INT_EN_MASK 0x00FF 192*53ee8cc1Swenshuai.xi #define CFG_OTHER_15_REG_FILEIN_INT_EN_SHIFT 0 193*53ee8cc1Swenshuai.xi #define CFG_OTHER_15_FILEIN0_RDONE_INT_EN 0x0001 194*53ee8cc1Swenshuai.xi #define CFG_OTHER_15_FILEIN1_RDONE_INT_EN 0x0002 195*53ee8cc1Swenshuai.xi #define CFG_OTHER_15_FILEIN2_RDONE_INT_EN 0x0004 196*53ee8cc1Swenshuai.xi #define CFG_OTHER_15_FILEIN3_RDONE_INT_EN 0x0008 197*53ee8cc1Swenshuai.xi #define CFG_OTHER_15_FILEIN4_RDONE_INT_EN 0x0010 198*53ee8cc1Swenshuai.xi #define CFG_OTHER_15_FILEIN5_RDONE_INT_EN 0x0020 199*53ee8cc1Swenshuai.xi #define CFG_OTHER_15_FILEIN6_RDONE_INT_EN 0x0040 200*53ee8cc1Swenshuai.xi 201*53ee8cc1Swenshuai.xi #define CFG_OTHER_15_REG_FILEIN_INT_STATUS_MASK 0xFF00 202*53ee8cc1Swenshuai.xi #define CFG_OTHER_15_REG_FILEIN_INT_STATUS_SHIFT 8 203*53ee8cc1Swenshuai.xi #define CFG_OTHER_15_FILEIN0_RDONE_STATUS 0x0100 204*53ee8cc1Swenshuai.xi #define CFG_OTHER_15_FILEIN1_RDONE_STATUS 0x0200 205*53ee8cc1Swenshuai.xi #define CFG_OTHER_15_FILEIN2_RDONE_STATUS 0x0400 206*53ee8cc1Swenshuai.xi #define CFG_OTHER_15_FILEIN3_RDONE_STATUS 0x0800 207*53ee8cc1Swenshuai.xi #define CFG_OTHER_15_FILEIN4_RDONE_STATUS 0x1000 208*53ee8cc1Swenshuai.xi #define CFG_OTHER_15_FILEIN5_RDONE_STATUS 0x2000 209*53ee8cc1Swenshuai.xi #define CFG_OTHER_15_FILEIN6_RDONE_STATUS 0x4000 210*53ee8cc1Swenshuai.xi 211*53ee8cc1Swenshuai.xi REG16 CFG_OTHER_16; 212*53ee8cc1Swenshuai.xi #define CFG_OHTER_16_REG_CLR_SRAM_COLLISION 0x0001 213*53ee8cc1Swenshuai.xi #define CFG_OHTER_16_REG_PREVENT_SRAM_COLLISION 0x0002 214*53ee8cc1Swenshuai.xi #define CFG_OHTER_16_REG_RW_CONDITION_0 0x0004 215*53ee8cc1Swenshuai.xi #define CFG_OHTER_16_REG_RW_CONDITION_1 0x0008 216*53ee8cc1Swenshuai.xi #define CFG_OHTER_16_REG_BURST4_NEW_MODE_0 0x0010 217*53ee8cc1Swenshuai.xi #define CFG_OHTER_16_REG_BURST4_NEW_MODE_1 0x0020 218*53ee8cc1Swenshuai.xi #define CFG_OHTER_16_REG_MASK_DMA_OVERFLOW 0x0040 219*53ee8cc1Swenshuai.xi #define CFG_OHTER_16_REG_FIX_PINPON_SYNCP_IN 0x0080 220*53ee8cc1Swenshuai.xi #define CFG_OHTER_16_REG_FIXED_DMA_WADDR_NEXT_OVERFLOW 0x0100 221*53ee8cc1Swenshuai.xi 222*53ee8cc1Swenshuai.xi REG16 CFG_OTHER_17; // reserved 223*53ee8cc1Swenshuai.xi 224*53ee8cc1Swenshuai.xi REG16 CFG_OTHER_18; 225*53ee8cc1Swenshuai.xi #define CFG_OTHER_18_REG_PVR1_DMAW_PROTECT_EN 0x0001 226*53ee8cc1Swenshuai.xi #define CFG_OTHER_18_REG_MMFI0_DMAR_PROTECT_EN 0x0100 227*53ee8cc1Swenshuai.xi #define CFG_OTHER_18_REG_MMFI0_ILLEGAL_ADDR_0 0x0400 228*53ee8cc1Swenshuai.xi #define CFG_OTHER_18_REG_MMFI0_ILLEGAL_MIU_NS_EN 0x1000 229*53ee8cc1Swenshuai.xi #define CFG_OTHER_18_REG_DISABLE_MMFI0_ADDR_LEN_BY_TEE 0x4000 230*53ee8cc1Swenshuai.xi 231*53ee8cc1Swenshuai.xi REG16 CFG_OTHER_19; 232*53ee8cc1Swenshuai.xi #define CFG_OTHER_19_REG_FILEIN0_DMAR_PROTECT_EN 0x0001 233*53ee8cc1Swenshuai.xi #define CFG_OTHER_19_REG_FILEIN0_ILLEGAL_ADDR_0 0x0100 234*53ee8cc1Swenshuai.xi 235*53ee8cc1Swenshuai.xi REG16 CFG_OTHER_1A; 236*53ee8cc1Swenshuai.xi #define CFG_OTHER_1A_REG_FILEIN0_ILLEGAL_MIU_NS_EN 0x0001 237*53ee8cc1Swenshuai.xi #define CFG_OTHER_1A_REG_DISABLE_FILEIN0_ADDR_LEN_BY_TEE 0x0100 238*53ee8cc1Swenshuai.xi 239*53ee8cc1Swenshuai.xi REG16 CFG_OTHER_1B_1E[0x1F - 0x1B]; // reserved 240*53ee8cc1Swenshuai.xi 241*53ee8cc1Swenshuai.xi REG16 CFG_OTHER_1F; 242*53ee8cc1Swenshuai.xi #define CFG_OTHER_1F_REG_SRC_AES_PVR_KEY_MASK 0x000F 243*53ee8cc1Swenshuai.xi #define CFG_OTHER_1F_REG_SRC_AES_PVR_KEY_SHIFT 0 244*53ee8cc1Swenshuai.xi #define CFG_OTHER_1F_REG_SRC_AES_FILEIN_KEY_MASK 0x00F0 245*53ee8cc1Swenshuai.xi #define CFG_OTHER_1F_REG_SRC_AES_FILEIN_KEY_SHIFT 4 246*53ee8cc1Swenshuai.xi 247*53ee8cc1Swenshuai.xi REG16 CFG_OTHER_20_27[0x28 - 0x20]; // reg_aes_key_pvr 248*53ee8cc1Swenshuai.xi 249*53ee8cc1Swenshuai.xi REG16 CFG_OTHER_28_2F[0x30 - 0x28]; // reg_aes_key_filein 250*53ee8cc1Swenshuai.xi 251*53ee8cc1Swenshuai.xi REG_OTHER_VQ_TX CFG_OTHER_30_67[7]; // vqtx 0 ~ 6 252*53ee8cc1Swenshuai.xi 253*53ee8cc1Swenshuai.xi REG16 CFG_OTHER_68_6F[0x70 - 0x68]; // reserved 254*53ee8cc1Swenshuai.xi 255*53ee8cc1Swenshuai.xi REG16 CFG_OTHER_70; 256*53ee8cc1Swenshuai.xi #define CFG_OTHER_70_REG_VQ_FORCEFIRE_CNT_1K_MASK 0x003F 257*53ee8cc1Swenshuai.xi #define CFG_OTHER_70_REG_VQ_FORCEFIRE_CNT_1K_SHIFT 0 258*53ee8cc1Swenshuai.xi #define CFG_OTHER_70_REG_VQ_STATUS_CLR 0x0040 259*53ee8cc1Swenshuai.xi #define CFG_OTHER_70_REG_VQ_IDLE_CNT_DISABLE 0x0080 260*53ee8cc1Swenshuai.xi #define CFG_OTHER_70_REG_VQ_WR_THRESHOLD_MASK 0x1F00 261*53ee8cc1Swenshuai.xi #define CFG_OTHER_70_REG_VQ_WR_THRESHOLD_SHIFT 8 262*53ee8cc1Swenshuai.xi #define CFG_OTHER_70_REG_VQ_RX_ARBITER_MODE_MASK 0xC000 263*53ee8cc1Swenshuai.xi #define CFG_OTHER_70_REG_VQ_RX_ARBITER_MODE_SHIFT 14 264*53ee8cc1Swenshuai.xi 265*53ee8cc1Swenshuai.xi REG16 CFG_OTHER_71_74[0x75 - 0x71]; // reg_vq_rx_priority 266*53ee8cc1Swenshuai.xi #define CFG_OTHER_VQ_RX_PRIORITY_EVEN_MASK 0x007F 267*53ee8cc1Swenshuai.xi #define CFG_OTHER_VQ_RX_PRIORITY_EVEN_SHIFT 0 268*53ee8cc1Swenshuai.xi #define CFG_OTHER_VQ_RX_PRIORITY_ODD_MASK 0x7F00 269*53ee8cc1Swenshuai.xi #define CFG_OTHER_VQ_RX_PRIORITY_ODD_SHIFT 8 270*53ee8cc1Swenshuai.xi 271*53ee8cc1Swenshuai.xi REG16 CFG_OTHER_75; 272*53ee8cc1Swenshuai.xi #define CFG_OTHER_75_REG_VQ_TX_BLOCK_DISABLE 0x0001 273*53ee8cc1Swenshuai.xi #define CFG_OTHER_75_REG_FIXED_MIU_REQ_FLUSH 0x0100 274*53ee8cc1Swenshuai.xi #define CFG_OTHER_75_REG_CHECK_BURST_LEN 0x0200 275*53ee8cc1Swenshuai.xi #define CFG_OTHER_75_REG_CLR_NO_HIT_INT 0x0400 276*53ee8cc1Swenshuai.xi #define CFG_OTHER_75_REG_VQ_RX_THRESHOLD_MASK 0x3800 277*53ee8cc1Swenshuai.xi #define CFG_OTHER_75_REG_VQ_RX_THRESHOLD_SHIFT 11 278*53ee8cc1Swenshuai.xi 279*53ee8cc1Swenshuai.xi REG16 CFG_OTHER_76_7D[0x7E - 0x76]; // reserved 280*53ee8cc1Swenshuai.xi 281*53ee8cc1Swenshuai.xi REG16 CFG_OTHER_7E; // reg_reset_ctrl 282*53ee8cc1Swenshuai.xi #define CFG_OTHER_7E_REG_VQ_TOP_RESET 0x0001 283*53ee8cc1Swenshuai.xi #define CFG_OTHER_7E_REG_VQ_RX_RESET 0x0002 284*53ee8cc1Swenshuai.xi #define CFG_OTHER_7E_REG_VQ_TX_RESET 0x0004 285*53ee8cc1Swenshuai.xi 286*53ee8cc1Swenshuai.xi REG16 CFG_OTHER_7F; 287*53ee8cc1Swenshuai.xi #define CFG_OTHER_7E_REG_CLK_GATING_VQ_TX_TSP 0x0001 288*53ee8cc1Swenshuai.xi #define CFG_OTHER_7E_REG_CLK_GATING_VQ_TX_MIU 0x0100 289*53ee8cc1Swenshuai.xi 290*53ee8cc1Swenshuai.xi } REG_OTHER_Ctrl; 291*53ee8cc1Swenshuai.xi 292*53ee8cc1Swenshuai.xi #endif // _REG_OTHER_H_ 293