xref: /utopia/UTPA2-700.0.x/modules/dmx/hal/k6/tsp/regTSP.h (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1 #ifndef _TSP2_REG_H_
2 #define _TSP2_REG_H_
3 typedef struct _REG32
4 {
5     volatile MS_U16                 low;
6     volatile MS_U16                 _null_l;
7     volatile MS_U16                 high;
8     volatile MS_U16                 _null_h;
9 } REG32;
10 
11 typedef struct _REG16
12 {
13     volatile MS_U16                 data;                                //[jerry] not to name "low"
14     volatile MS_U16                 _null;
15 } REG16;
16 
17 typedef struct _TSP32
18 {
19     volatile MS_U32                 reg32;
20 } TSP32;
21 
22 
23 //#########################################################################
24 //#### Hardware Capability Macro Start
25 //#########################################################################
26 
27 #define TSP_TSIF_NUM                4
28 #define TSP_PVRENG_NUM              4
29 #define TSP_PVR_IF_NUM              4
30 #define TSP_OTVENG_NUM              4
31 #define STC_ENG_NUM                 4
32 #define TSP_PCRFLT_NUM              STC_ENG_NUM
33 
34 #define TSP_PIDFLT_NUM              192
35 #define TSP_SECFLT_NUM              192
36 #define TSP_SECBUF_NUM              192
37 
38 #define TSP_MERGESTREAM_NUM         8
39 
40 //@NOTE: accroding to width of FW/VQ/SEC buffer base addr , lower / upper bound may be different
41 #define TSP_FW_BUF_LOW_BUD          0
42 #define TSP_FW_BUF_UP_BUD           ((1ULL << 32) - 1) // base addr: bits[31:4] , unit: 16-bytes (bits[3:0])
43                                                        // base addr = {reg_dma_raddr_msb(8-bits),reg_dma_raddr(16-bits),4'b0(4-bits)}
44 #define TSP_VQ_BUF_LOW_BUD          0
45 #define TSP_VQ_BUF_UP_BUD           ((1ULL << 32) - 1) // base addr: bits[31:0] , unit: 1-byte
46 #define TSP_SEC_BUF_LOW_BUD         0
47 #define TSP_SEC_BUF_UP_BUD          ((1ULL << 32) - 1) // base addr: bits[31:0] , unit: 1-byte
48 
49 
50 
51 //#########################################################################
52 //#### Hardware Capability Macro End
53 //#########################################################################
54 
55 
56 // PID Filter
57 typedef TSP32                       REG_PidFlt;                         // 0x210000
58 
59 // TSIF
60 #define TSP_PIDFLT_TSIF_MASK        0x0000E000
61 #define TSP_PIDFLT_TSIF_SHFT        13
62 
63 #define TSP_FILTER_DEPTH            16
64 
65 
66 //#########################################################################
67 //#### CLKGEN0 Bank:0x100B
68 //#########################################################################
69 #define TSP_CLKGEN0_REG(addr)       (*((volatile MS_U16*)(_u32RegBase + 0x1600 + ((addr)<<2))))
70 
71     #define REG_CLKGEN0_DC0_SYTNTH                  0x05
72         #define REG_CLKGEN0_STC_CW_SEL              0x0002
73         #define REG_CLKGEN0_STC_CW_EN               0x0004
74         #define REG_CLKGEN0_STC1_CW_SEL             0x0200
75         #define REG_CLKGEN0_STC1_CW_EN              0x0400
76 
77     #define REG_CLKGEN0_DC0_STC_CW_L                0x06
78     #define REG_CLKGEN0_DC0_STC_CW_H                0x07
79     #define REG_CLKGEN0_DC0_STC1_CW_L               0x08
80     #define REG_CLKGEN0_DC0_STC1_CW_H               0x09
81 
82     #define REG_CLKGEN0_S2P_IN_CLK_SRC              0x0C
83         #define REG_CLKGEN0_S2P_IN_CLK_SHIFT        0
84         #define REG_CLKGEN0_S2P1_IN_CLK_SHIFT       8
85         #define REG_CLKGEN0_S2P_IN_CLK_MASK         0x1F
86         #define REG_CLKGEN0_S2P_IN_CLK_DISABLE      0x0001
87         #define REG_CLKGEN0_S2P_IN_CLK_INVERT       0x0002
88         #define REG_CLKGEN0_S2P_IN_CLK_SRC_SHIFT    2
89         #define REG_CLKGEN0_S2P_IN_CLK_SRC_MASK     0x7
90 
91     #define REG_CLKGEN0_TSO0_CLK                    0x27
92         #define REG_CLKGEN0_TSO0_SHIFT              0
93     #define REG_CLKGEN0_TS0_CLK                     0x28
94         #define REG_CLKGEN0_TS0_SHIFT               0
95     #define REG_CLKGEN0_TS1_CLK                     0x28
96         #define REG_CLKGEN0_TS1_SHIFT               8
97     #define REG_CLKGEN0_TS2_CLK                     0x29
98         #define REG_CLKGEN0_TS2_SHIFT               0
99     #define REG_CLKGEN0_TS3_CLK                     0x29
100         #define REG_CLKGEN0_TS3_SHIFT               8
101         #define REG_CLKGEN0_TS_MASK                 0x003F  // 4 bit each
102         #define REG_CLKGEN0_TS_DISABLE              0x0001
103         #define REG_CLKGEN0_TS_INVERT               0x0002
104         #define REG_CLKGEN0_TS_SRC_SHIFT            2
105         #define REG_CLKGEN0_TS_SRC_MASK             0x000F
106         #define REG_CLKGEN0_TS_SRC_EXT0             0x0000
107         #define REG_CLKGEN0_TS_SRC_EXT1             0x0001
108         #define REG_CLKGEN0_TS_SRC_EXT2             0x0002
109         #define REG_CLKGEN0_TS_SRC_EXT3             0x0003
110         #define REG_CLKGEN0_TS_SRC_EXT4             0x0004
111         #define REG_CLKGEN0_TS_SRC_EXT5             0x0005
112         #define REG_CLKGEN0_TS_SRC_EXT6             0x0006
113         #define REG_CLKGEN0_TS_SRC_TSO0             0x0007
114         #define REG_CLKGEN0_TS_SRC_TSIO0            0x0008
115         //@NOTE Not support internal demod in KANO
116         #define REG_CLKGEN0_TS_SRC_DMD0             0x000F
117 
118     //get TSP Clk Gen bank
119     #define REG_CLKGEN0_TSP_CLK                     0x2A
120         #define REG_CLKGEN0_TSP_CLK_MASK            0x001F
121         #define REG_CLKGEN0_TSP_SHIFT               0
122         #define REG_CLKGEN0_TSP_DISABLE             0x0001
123         #define REG_CLKGEN0_TSP_INVERT              0x0002
124         //SRC
125         #define REG_CLKGEN0_TSP_SRC_SHIFT           2
126         #define REG_CLKGEN0_TSP_SRC_MASK            0x0007
127         #define REG_CLKGEN0_TSP_SRC_192MHZ          0x0000
128         #define REG_CLKGEN0_TSP_SRC_172MHZ          0x0001
129         #define REG_CLKGEN0_TSP_SRC_144MHZ          0x0002
130         #define REG_CLKGEN0_TSP_SRC_108MHZ          0x0003
131         #define REG_CLKGEN0_TSP_SRC_XTAL            0x0007
132 
133     //get STC0/1 Clk Gen bank
134     #define REG_CLKGEN0_STC0_CLK                    0x2A
135         #define REG_CLKGEN0_STC0_MASK               0x0F00
136         #define REG_CLKGEN0_STC0_SHIFT              8
137     #define REG_CLKGEN0_STC1_CLK                    0x2A
138         #define REG_CLKGEN0_STC1_MASK               0xF000
139         #define REG_CLKGEN0_STC1_SHIFT              12
140         #define REG_CLKGEN0_STC_DISABLE             0x0001
141         #define REG_CLKGEN0_STC_INVERT              0x0002
142         //SRC
143         #define REG_CLKGEN0_STC_SRC_SHIFT           2
144         #define REG_CLKGEN0_STC_SRC_MASK            0x0003
145         #define REG_CLKGEN0_STC_SRC_SYNTH           0x0000
146         #define REG_CLKGEN0_STC_SRC_ONE             0x0001
147         #define REG_CLKGEN0_STC_SRC_27M             0x0002
148         #define REG_CLKGEN0_STC_SRC_XTAL            0x0003
149 
150     #define REG_CLKGEN0_STAMP_CLK                   0x2F
151         #define REG_CLKGEN0_STAMP_MASK              0x0F00
152         #define REG_CLKGEN0_STAMP_SHIFT             8
153         #define REG_CLKGEN0_STAMP_DISABLE           0x0001
154         #define REG_CLKGEN0_STAMP_INVERT            0x0002
155 
156     #define REG_CLKGEN0_PARSER_CLK                  0x39
157         #define REG_CLKGEN0_PARSER_MASK             0x0F00
158         #define REG_CLKGEN0_PARSER_SHIFT            8
159         #define REG_CLKGEN0_PARSER_DISABLE          0x0001
160         #define REG_CLKGEN0_PARSER_INVERT           0x0002
161 
162 //#########################################################################
163 //#### CLKGEN2 Bank:0x100A
164 //#########################################################################
165 #define TSP_CLKGEN2_REG(addr)       (*((volatile MS_U16*)(_u32RegBase + 0x1400 + ((addr)<<2))))
166     #define REG_CLKGEN2_DC0_SYTNTH                  0x4A
167         #define REG_CLKGEN2_STC2_CW_SEL             0x0002
168         #define REG_CLKGEN2_STC2_CW_EN              0x0004
169         #define REG_CLKGEN2_STC3_CW_SEL             0x0200
170         #define REG_CLKGEN2_STC3_CW_EN              0x0400
171 
172     #define REG_CLKGEN2_DC0_STC2_CW_L               0x4B
173     #define REG_CLKGEN2_DC0_STC2_CW_H               0x4C
174     #define REG_CLKGEN2_DC0_STC3_CW_L               0x4D
175     #define REG_CLKGEN2_DC0_STC3_CW_H               0x4E
176 
177     //get STC2/3 Clk Gen bank
178     #define REG_CLKGEN2_STC2_CLK                    0x4F
179         #define REG_CLKGEN2_STC2_MASK               0x000F
180         #define REG_CLKGEN2_STC2_SHIFT              0
181     #define REG_CLKGEN2_STC3_CLK                    0x4F
182         #define REG_CLKGEN2_STC3_MASK               0x00F0
183         #define REG_CLKGEN2_STC3_SHIFT              4
184         #define REG_CLKGEN2_STC_DISABLE             0x0001
185         #define REG_CLKGEN2_STC_INVERT              0x0002
186         //SRC
187         #define REG_CLKGEN2_STC_SRC_SHIFT           2
188         #define REG_CLKGEN2_STC_SRC_MASK            0x0003
189         #define REG_CLKGEN2_STC_SRC_SYNTH           0x0000
190         #define REG_CLKGEN2_STC_SRC_ONE             0x0001
191         #define REG_CLKGEN2_STC_SRC_27M             0x0002
192         #define REG_CLKGEN2_STC_SRC_XTAL            0x0003
193 
194 //#########################################################################
195 //#### CHIPTOP Bank:0x101E
196 //#########################################################################
197 #define TSP_TOP_REG(addr)           (*((volatile MS_U16*)(_u32RegBase + 0x3c00UL + ((addr)<<2))))
198     #define REG_TOP_TS0_MUX                         0x38
199         #define REG_TOP_TS0_SHIFT                   0x0
200     #define REG_TOP_TS1_MUX                         0x38
201         #define REG_TOP_TS1_SHIFT                   0x4
202     #define REG_TOP_TS2_MUX                         0x38
203         #define REG_TOP_TS2_SHIFT                   0x8
204     #define REG_TOP_TS3_MUX                         0x38
205         #define REG_TOP_TS3_SHIFT                   0xC
206 
207 
208     #define REG_TOP_TSO0_MUX                        0x3A
209         #define REG_TOP_TSO0_SHIFT                  0
210 
211         #define REG_TOP_TS_SRC_MASK                     0x000F
212         #define REG_TOP_TS_SRC_EXT0                     0x0000
213         #define REG_TOP_TS_SRC_EXT1                     0x0001
214         #define REG_TOP_TS_SRC_EXT2                     0x0002
215         #define REG_TOP_TS_SRC_EXT3                     0x0003
216         #define REG_TOP_TS_SRC_EXT4                     0x0004
217         #define REG_TOP_TS_SRC_EXT5                     0x0005
218         #define REG_TOP_TS_SRC_EXT6                     0x0006
219         #define REG_TOP_TS_SRC_TSO0                     0x0007
220         #define REG_TOP_TS_SRC_TSIO0                    0x0008
221         //@NOTE Not support internal demod in KANO
222         #define REG_TOP_TS_SRC_DMD0                     0x0008
223 
224     #define REG_TOP_TSO4_5_MUX                      0x3B
225         #define REG_TOP_TSO4_SHIFT                  0
226         #define REG_TOP_TSO4_MASK                   0x0003
227         #define REG_TOP_TSO5_SHIFT                  4
228         #define REG_TOP_TSO5_MASK                   0x0003
229 
230     #define REG_TOP_TS_PADMUX_MODE                  0x02
231         #define REG_TOP_TS0MODE_MASK                0x1
232         #define REG_TOP_TS0MODE_SHIFT               0
233             #define REG_TOP_TS0MODE_PARALLEL        1
234         #define REG_TOP_TS1MODE_MASK                0x3
235         #define REG_TOP_TS1MODE_SHIFT               1
236             #define REG_TOP_TS1MODE_INPUT           1
237         #define REG_TOP_TS2MODE_MASK                0x3
238         #define REG_TOP_TS2MODE_SHIFT               3
239             #define REG_TOP_TS2MODE_PARALLEL        1
240             #define REG_TOP_TS2MODE_4WIRED          2
241             #define REG_TOP_TS2MODE_3WIRED          3
242 
243     #define REG_TOP_TS_OUTPUT_MODE                  0x07
244         #define REG_TOP_TS_OUT_MODE_MASK            0x3
245         #define REG_TOP_TS_OUT_MODE_SHIFT           14
246             #define REG_TOP_TS_OUT_MODE_TSO         1
247             #define REG_TOP_TS_OUT_MODE_S2P         2
248             #define REG_TOP_TS_OUT_MODE_S2P1        3
249 
250     #define REG_TOP_TSP_BOOT_CLK_SEL                0x54
251         #define REG_TOP_TSP_BOOT_CLK_SEL_MASK       0x0100
252         #define REG_TOP_TSP_BOOT_CLK_SEL_TSP        0x0000
253 
254     #define REG_TOP_TSP_3WIRE_MODE                  0x11
255         #define REG_TOP_TSP_TS0_3WIRE_EN            0x01
256         #define REG_TOP_TSP_TS1_3WIRE_EN            0x02
257 
258     #define REG_TOP_TSP_3WIRE_MODE1                 0x7b
259         #define REG_TOP_TSP_TS2_3WIRE_EN            0x01
260         #define REG_TOP_TSP_TS3_3WIRE_EN            0x02
261 
262 
263 
264 #define TSP_MMFI_REG(addr)       (*((volatile MS_U16*)(_u32RegBase + 0x27E00 + ((addr)<<2))))
265     #define REG_MMFI_TSP_SEL_SRAM                   0x70
266         #define REG_MMFI_TSP_SEL_SRAM_EN            0x0002
267 
268 #define TSP_TSO_REG(addr)        (*((volatile MS_U16*)(_u32RegBase + 0xE0C00 + ((addr)<<2))))
269     #define REG_TSO_TSP_CONFIG0                     0x1C
270         #define REG_TSO_TSP_S2P_MASK                0x001F
271         #define REG_TSO_TSP_S2P_EN                  0x0001
272         #define REG_TSO_TSP_S2P_TS_SIN_C0           0x0002
273         #define REG_TSO_TSP_S2P_TS_SIN_C1           0x0004
274         #define REG_TSO_TSP_S2P_3WIRE               0x0008
275         #define REG_TSO_TSP_BYPASS_S2P              0x0010
276 
277         #define REG_TSO_TSP_S2P1_MASK               0x1F00
278         #define REG_TSO_TSP_S2P1_EN                 0x0100
279         #define REG_TSO_TSP_S2P1_TS_SIN_C0          0x0200
280         #define REG_TSO_TSP_S2P1_TS_SIN_C1          0x0400
281         #define REG_TSO_TSP_S2P1_3WIRE              0x0800
282         #define REG_TSO_TSP_BYPASS_S2P1             0x1000
283 
284 
285 typedef struct _REG_SecFlt
286 {
287     TSP32                           Ctrl;
288     // Software Usage Flags
289     #define TSP_SECFLT_USER_MASK                    0x00000007
290     #define TSP_SECFLT_USER_SHFT                    0
291     #define TSP_SECFLT_USER_NULL                    0x0
292     #define TSP_SECFLT_USER_SEC                     0x1
293     #define TSP_SECFLT_USER_PES                     0x2
294     #define TSP_SECFLT_USER_PKT                     0x3
295     #define TSP_SECFLT_USER_PCR                     0x4
296     #define TSP_SECFLT_USER_TTX                     0x5
297 /*
298     #define TSP_SECFLT_USER_EMM                     0x6
299     #define TSP_SECFLT_USER_ECM                     0x7
300     #define TSP_SECFLT_USER_OAD                     0x8
301  */
302 
303     #define TSP_SEC_MATCH_INV                       0x00000008 // HW
304 
305     // for
306     //     TSP_SECFLT_TYPE_SEC
307     //     TSP_SECFLT_TYPE_PES
308     //     TSP_SECFLT_TYPE_PKT
309     //     TSP_SECFLT_TYPE_TTX
310     //     TSP_SECFLT_TYPE_OAD
311     #define TSP_SECFLT_MODE_MASK                    0x00000030          // software implementation
312     #define TSP_SECFLT_MODE_SHFT                    4
313     #define TSP_SECFLT_MODE_CONTI                   0x0                 // SEC
314     #define TSP_SECFLT_MODE_ONESHOT                 0x1
315     #define TSP_SECFLT_MODE_CRCCHK                  0x2
316     // for TSP_SECFLT_TYPE_PCR
317     #define TSP_SECFLT_PCRRST                       0x00000010          //[OBSOLETED] PCR
318 
319 
320     //[NOTE] update section filter
321     // It's not recommended for user updating section filter control register
322     // when filter is enable. There may be race condition.
323     #define TSP_SECFLT_STATE_MASK                   0x000000C0          // software implementation
324     #define TSP_SECFLT_STATE_SHFT                   6
325     #define TSP_SECFLT_STATE_OVERFLOW               0x1
326     #define TSP_SECFLT_STATE_DISABLE                0x2
327 
328     #define TSP_SECFLT_BEMASK                       0x0000FF00          //[Reserved]
329 
330 
331     // for
332     //     TSP_SECFLT_SEL_BUF
333     #define TSP_SECFLT_SECBUF_MASK                  0xFF000000          // [31:26] secbuf id
334     #define TSP_SECFLT_SECBUF_SHFT                  24
335     #define TSP_SECFLT_SECBUF_MAX                   0xFF                // software usage
336 
337     TSP32                           Match[TSP_FILTER_DEPTH/sizeof(TSP32)];
338     TSP32                           Mask[TSP_FILTER_DEPTH/sizeof(TSP32)];
339 /*
340     TSP32                           BufStart;
341     TSP32                           BufEnd;
342     TSP32                           BufRead;
343     TSP32                           BufWrite;
344     TSP32                           BufCur;
345 */
346     TSP32                           _x24[(0x38-0x24)/sizeof(TSP32)];    // (0x00211024-0x0021103B)/4
347 
348     TSP32                           RmnCnt;
349     #define TSP_SECFLT_ALLOC_MASK                   0x80000000
350     #define TSP_SECFLT_ALLOC_SHFT                   31
351     #define TSP_SECFLT_OWNER_MASK                   0x70000000
352     #define TSP_SECFLT_OWNER_SHFT                   24
353 
354     #define TSP_SECFLT_MODE_AUTO_CRCCHK             0x00100000 //sec flt mode bits are not enough, arbitrarily occupy here
355 
356     #define TSP_SECBUF_RMNCNT_MASK                  0x0000FFFF                                      // TS/PES length
357     #define TSP_SECBUF_RMNCNT_SHFT                  0
358 
359 /*
360     // for
361     //     TSP_SECFLT_TYPE_ECM
362     #define TSP_SECFLT_ECM_IDX_SHFT                 16
363     #define TSP_SECFLT_ECM_IDX_MASK                 0x00070000
364     #define TSP_SECFLT_ECM_IDX_NULL                 0x00000007                                      // only alow 0 .. 5
365  */
366 
367     TSP32                           CRC32;
368     TSP32                           NMask[TSP_FILTER_DEPTH/sizeof(MS_U32)];
369     TSP32                           _x50[(0x80-0x50)/sizeof(TSP32)];    // (0x00211050-0x0021107F)/4
370 } REG_SecFlt;
371 
372 typedef struct _REG_SecBuf
373 {
374     TSP32                           Start;
375     #define TSP_SECBUF_START_MASK                   0x1FFFFFF0 //section buffers of kaiser and keltic are "4" bits aligment
376     #define TSP_SECBUF_OWNER_MASK                   0x60000000
377     #define TSP_SECBUF_OWNER_SHFT                   29
378     #define TSP_SECBUF_ALLOC_MASK                   0x80000000
379     #define TSP_SECBUF_ALLOC_SHFT                   31
380     TSP32                           End;
381     TSP32                           Read;
382     TSP32                           Write;
383     TSP32                           Cur;
384     TSP32                           _x38[(0xA4-0x38)/sizeof(TSP32)];    // (0x0021103C-0x002110A4)/4
385 } REG_SecBuf;
386 
387 typedef struct _REG_Pid
388 {                                                                       // CPU(byte)    RIU(index)  MIPS(0x1500/2+RIU)*4
389     REG_PidFlt                      Flt[TSP_PIDFLT_NUM];                // 0x00210000-0x00210007C
390 } REG_Pid;
391 
392 typedef struct _REG_Sec
393 {                                                                       // CPU(byte)    RIU(index)  MIPS(0x1500/2+RIU)*4
394     REG_SecFlt                      Flt[TSP_SECFLT_NUM];
395 } REG_Sec;
396 
397 
398 typedef struct _REG_Buf
399 {
400     REG_SecBuf                      Buf[TSP_SECFLT_NUM];
401 } REG_Buf;
402 
403 
404 //#########################################################################
405 //#### TSP0~1 Bank:0x1015~0x1016
406 //#########################################################################
407 typedef struct _REG_Ctrl
408 {
409     //----------------------------------------------
410     // 0xBF802A00 MIPS direct access
411     //----------------------------------------------
412     // Type                         Name                                Index(word)     CPU(byte)     MIPS(0x1500/2+index)*4
413     REG16                           _xbf202a00;                              // 0xbf802a00   0x00
414     REG32                           Str2mi_head2pvr1;                        // 0xbf802a04   0x01
415     #define TSP_HW_PVR1_BUF_HEAD2_MASK              0x0FFFFFFF
416 
417     REG32                           Str2mi_mid2pvr1;                         // 0xbf802a0c   0x03 ,wptr & mid share same register
418     #define TSP_HW_PVR1_BUF_MID2_MASK               0x0FFFFFFF
419 
420     REG32                           Str2mi_tail2pvr1;                        // 0xbf802a14   0x05
421     #define TSP_HW_PVR1_BUF_TAIL2_MASK              0x0FFFFFFF
422 
423     REG32                           Pcr_L;                                   // 0xbf802a1c  0x07
424     #define TSP_PCR64_L32_MASK                      0xFFFFFFFF
425 
426     REG32                           Pcr_H;                                   // 0xbf802a24  0x09
427     #define TSP_PCR64_H32_MASK                      0xFFFFFFFF               // PCR64 Middle 64
428 
429     REG16                           Mobf_Filein_Idx;                         // 0xbf802a2c   0x0b
430     #define TSP_MOBF_FILEIN_MASK                    0x0000001F
431 
432     REG32                           _xbf202a2c;                              // 0xbf802a30   0x0c
433 
434     REG32                           PVR2_Config;                             // 0xbf802a38   0x0e
435     #define TSP_PVR2_LPCR1_WLD                      0x00000001
436     #define TSP_PVR2_LPCR1_RLD                      0x00000002
437     #define TSP_PVR2_STR2MIU_DSWAP                  0x00000004
438     #define TSP_PVR2_STR2MIU_EN                     0x00000008
439     #define TSP_PVR2_STR2MIU_RST_WADR               0x00000010
440     #define TSP_PVR2_STR2MIU_BT_ORDER               0x00000020
441     #define TSP_PVR2_STR2MIU_PAUSE                  0x00000040
442     #define TSP_PVR2_REG_PINGPONG_EN                0x00000080
443     #define TSP_PVR2_PVR_ALIGN_EN                   0x00000100
444     #define TSP_PVR2_DMA_FLUSH_EN                   0x00000200
445     #define TSP_PVR2_PKT192_EN                      0x00000400
446     #define TSP_PVR2_BURST_LEN_MASK                 0x00001800
447     #define TSP_PVR2_BURST_LEN_SHIFT                11
448     #define TSP_REC_DATA2_INV                       0x00002000
449     #define TSP_V_BLOCK_DIS                         0x00004000
450     #define TSP_V3d_BLOCK_DIS                       0x00008000
451     #define TSP_A_BLOCK_DIS                         0x00010000
452     #define TSP_AD_BLOCK_DIS                        0x00020000
453     #define TSP_PVR1_BLOCK_DIS                      0x00040000
454     #define TSP_PVR2_BLOCK_DIS                      0x00080000
455     #define TSP_TS_IF2_EN                           0x00100000
456     #define TSP_TS_DATA2_SWAP                       0x00200000
457     #define TSP_P_SEL2                              0x00400000
458     #define TSP_EXT_SYNC_SEL2                       0x00800000
459     #define TSP_BYPASS_TSIF2                        0x01000000
460     #define TSP_TEI_SKIP_PKT2                       0x02000000
461     #define TSP_AC_BLOCK_DIS                        0x04000000
462     #define TSP_ADD_BLOCK_DIS                       0x08000000
463     #define TSP_CLR_LOCKED_PKT_CNT                  0x20000000
464     #define TSP_CLR_PKT_CNT                         0x40000000
465     #define TSP_CLR_PVR_OVERFLOW                    0x80000000
466 
467     REG32                           PVR2_LPCR1;                             // 0xbf802a40   0x10
468 
469     #define TSP_STR2MI2_ADDR_MASK  0x0FFFFFFF
470     REG32                           Str2mi_head1_pvr2;                      // 0xbf802a48   0x12
471     REG32                           Str2mi_mid1_wptr_pvr2;                  // 0xbf802a50   0x14
472     REG32                           Str2mi_tail1_pvr2;                      // 0xbf802a58   0x16
473     REG32                           Str2mi_head2_pvr2;                      // 0xbf802a60   0x18
474     REG32                           Str2mi_mid2_pvr2;                       // 0xbf802a68   0x1a, PVR2 mid address & write point
475     REG32                           Str2mi_tail2_pvr2;                      // 0xbf802a70   0x1c
476     REG32                           Hw_SyncByte2;                           // 0xbf802a78   0x1e
477     #define TSP_HW_CFG2_PACKET_SYNCBYTE2_MASK       0x000000FF
478     #define TSP_HW_CFG2_PACKET_SYNCBYTE2_SHFT       0
479     #define TSP_HW_CFG2_PACKET_SIZE2_MASK           0x0000FF00
480     #define TSP_HW_CFG2_PACKET_SIZE2_SHFT           8
481     #define TSP_HW_CFG2_PACKET_CHK_SIZE2_MASK       0x00FF0000
482     #define TSP_HW_CFG2_PACKET_CHK_SIZE2_SHFT       16
483 
484     REG32                           Pkt_CacheW0;                            // 0xbf802a80   0x20
485 
486     REG32                           Pkt_CacheW1;                            // 0xbf802a88   0x22
487 
488     REG32                           Pkt_CacheW2;                            // 0xbf802a90   0x24
489 
490     REG32                           Pkt_CacheW3;                            // 0xbf802a98   0x26
491 
492     REG32                           Pkt_CacheIdx;                           // 0xbf802aa0   0x28
493 
494     REG32                           Pkt_DMA;                                // 0xbf802aa8   0x2a
495     #define TSP_SEC_DMAFIL_NUM_MASK                 0x000000FF
496     #define TSP_SEC_DMAFIL_NUM_SHIFT                0
497     #define TSP_SEC_DMASRC_OFFSET_MASK              0x0000FF00
498     #define TSP_SEC_DMASRC_OFFSET_SHIFT             8
499     #define TSP_SEC_DMADES_LEN_MASK                 0x00FF0000
500     #define TSP_SEC_DMADES_LEN_SHIFT                16
501 
502     REG16                           Hw_Config0;                             // 0xbf802ab0   0x2c
503     #define TSP_HW_CFG0_DATA_PORT_SEL               0x0001                  //TSIF0 data port output select. 0: select live TS to be TSIF output 1: select data port to be TSIF output
504     #define TSP_HW_CFG0_TSIFO_SERL                  0x0000
505     #define TSP_HW_CFG0_TSIF0_PARL                  0x0002
506     #define TSP_HW_CFG0_TSIF0_EXTSYNC               0x0004
507     #define TSP_HW_CFG0_TSIF0_TS_BYPASS             0x0008
508     #define TSP_HW_CFG0_TSIF0_VPID_BYPASS           0x0010
509     #define TSP_HW_CFG0_TSIF0_APID_BYPASS           0x0020
510     #define TSP_HW_CFG0_WB_DMA_RESET                0x0040
511     #define TSP_HW_CFG0_PACKET_BUF_SIZE_MASK        0xFF00
512     #define TSP_HW_CFG0_PACKET_BUF_SIZE_SHIFT       8
513 
514     REG16                           Hw_PktSize0;                             // 0xbf802ab4   0x2d
515     #define TSP_HW_CFG0_PACKET_PIDFLT0_SIZE_MASK    0x00FF
516     #define TSP_HW_CFG0_PACKET_PIDFLT0_SIZE_SHIFT   0
517     #define TSP_HW_CFG0_PACKET_CHK_SIZE_MASK        0xFF00
518     #define TSP_HW_CFG0_PACKET_CHK_SIZE_SHFT        8
519 
520     REG16                           STC_Config;                             // 0xbf802ab8   0x2e
521     #define TSP_STC_CFG_SET_TIME_BASE_64b_3         0x0001
522     #define TSP_STC_CFG_CNT64b_3_EN                 0x0002
523     #define TSP_STC_CFG_CNT64b_3_LD                 0x0004
524     #define TSP_STC_CFG_SET_TIME_BASE_64b_4         0x0010
525     #define TSP_STC_CFG_CNT64b_4_EN                 0x0020
526     #define TSP_STC_CFG_CNT64b_4_LD                 0x0040
527 
528     REG16                           TSP_DBG_PORT;                           // 0xbf802ab8   0x2f
529     #define TSP_DNG_DATA_PORT_MASK                  0x00FF
530     #define TSP_DNG_DATA_PORT_SHIFT                 0
531 
532     REG32                           Pcr_L_CmdQ;                             // 0xbf802ac0   0x30
533     REG16                           Pcr_H_CmdQ;                             // 0xbf802ac8   0x32
534     #define TSP_REG_PCR_CMDQ_H                      0x0001
535 
536     REG16                           Vd_Pid_Hit;                             // 0xbf802acc   0x33
537     #define TSP_VPID_MASK                           0x1FFF
538 
539     REG16                           Aud_Pid_Hit;                            // 0xbf802ad0   0x34
540     #define TSP_APID_MASK                           0x1FFF
541 
542     REG16                           Pkt_Info;                               // 0xbf802ad4   0x35
543     #define TSP_PKT_PID_8_12_CP_MASK                0x001F
544     #define TSP_PKT_PID_8_12_CP_SHIFT               0
545     #define TSP_PKT_PRI_MASK                        0x0020
546     #define TSP_PKT_PRI_SHIFT                       5
547     #define TSP_PKT_PLST_MASK                       0x0040
548     #define TSP_PKT_PLST_SHIFT                      6
549     #define TSP_PKT_ERR                             0x0080
550     #define TSP_PKT_ERR_SHIFT                       7
551 
552     REG16                           Pkt_Info2;                              // 0xbf802ad8   0x36
553     #define TSP_PKT_INFO_CC_MASK                    0x000F
554     #define TSP_PKT_INFO_CC_SHFT                    0
555     #define TSP_PKT_INFO_ADPCNTL_MASK               0x0030
556     #define TSP_PKT_INFO_ADPCNTL_SHFT               4
557     #define TSP_PKT_INFO_SCMB                       0x00C0
558     #define TSP_PKT_INFO_SCMB_SHFT                  6
559     #define TSP_PKT_PID_0_7_CP_MASK                 0xFF00
560     #define TSP_PKT_PID_0_7_CP_SHIFT                8
561 
562     REG16                           AVFifoSts;                              // 0xbf802adc   0x37
563     #define TSP_VFIFO3D_EMPTY                       0x0001
564     #define TSP_VFIFO3D_EMPTY_SHFT                  0
565     #define TSP_VFIFO3D_FULL                        0x0002
566     #define TSP_VFIFO3D_FULL_SHFT                   1
567     #define TSP_VFIFO3D_LEVEL                       0x000C
568     #define TSP_VFIFO3D_LEVEL_SHFT                  2
569     #define TSP_VFIFO_EMPTY                         0x0010
570     #define TSP_VFIFO_EMPTY_SHFT                    4
571     #define TSP_VFIFO_FULL                          0x0020
572     #define TSP_VFIFO_FULL_SHFT                     5
573     #define TSP_VFIFO_LEVEL                         0x00C0
574     #define TSP_VFIFO_LEVEL_SHFT                    6
575     #define TSP_AFIFO_EMPTY                         0x0100
576     #define TSP_AFIFO_EMPTY_SHFT                    8
577     #define TSP_AFIFO_FULL                          0x0200
578     #define TSP_AFIFO_FULL_SHFT                     9
579     #define TSP_AFIFO_LEVEL                         0x0C00
580     #define TSP_AFIFO_LEVEL_SHFT                    10
581     #define TSP_AFIFOB_EMPTY                        0x1000
582     #define TSP_AFIFOB_EMPTY_SHFT                   12
583     #define TSP_AFIFOB_FULL                         0x2000
584     #define TSP_AFIFOB_FULL_SHFT                    13
585     #define TSP_AFIFOB_LEVEL                        0xC000
586     #define TSP_AFIFOB_LEVEL_SHFT                   14
587 
588     REG32                           SwInt_Stat;                             // 0xbf802ae0   0x38
589     #define TSP_SWINT_INFO_SEC_MASK                 0x000000FF
590     #define TSP_SWINT_INFO_SEC_SHFT                 0
591     #define TSP_SWINT_INFO_ENG_MASK                 0x0000FF00
592     #define TSP_SWINT_INFO_ENG_SHFT                 8
593     #define TSP_SWINT_STATUS_CMD_MASK               0x7FFF0000
594     #define TSP_SWINT_STATUS_CMD_SHFT               16
595     #define TSP_SWINT_STATUS_SEC_RDY                0x0001
596     #define TSP_SWINT_STATUS_REQ_RDY                0x0002
597     #define TSP_SWINT_STATUS_SEC_RDY_CRCERR         0x0003
598     #define TSP_SWINT_STATUS_BUF_OVFLOW             0x0006
599     #define TSP_SWINT_STATUS_SEC_CRCERR             0x0007
600     #define TSP_SWINT_STATUS_SEC_ERROR              0x0008
601     #define TSP_SWINT_STATUS_SYNC_LOST              0x0010
602     #define TSP_SWINT_STATUS_PKT_OVRUN              0x0020
603     #define TSP_SWINT_STATUS_DEBUG                  0x0030
604     #define TSP_SWINT_CMD_DMA_PAUSE                 0x0100
605     #define TSP_SWINT_CMD_DMA_RESUME                0x0200
606     #define TSP_SWINT_STATUS_SEC_GROUP              0x000F
607     #define TSP_SWINT_STATUS_GROUP                  0x00FF
608     #define TSP_SWINT_CMD_GROUP                     0x7F00
609     #define TSP_SWINT_CMD_STC_UPD                   0x0400
610     #define TSP_SWINT_CTRL_FIRE                     0x80000000
611 
612     REG32                           TsDma_Addr;                             // 0xbf802ae8   0x3a
613 
614     REG32                           TsDma_Size;                             // 0xbf802af0   0x3c
615 
616     REG16                           TsDma_Ctrl;                             // 0xbf802af8   0x3e
617     #define TSP_TSDMA_CTRL_START                    0x0001
618     #define TSP_TSDMA_FILEIN_DONE                   0x0002
619     #define TSP_TSDMA_INIT_TRUST                    0x0004
620     #define TSP_TSDMA_STAT_ABORT                    0x0080
621 
622     REG16                           TsDma_mdQ;                          // 0xbf802af8   0x3f
623     #define TSP_CMDQ_CNT_MASK                       0x001F
624     #define TSP_CMDQ_CNT_SHFT                       0
625     #define TSP_CMDQ_FULL                           0x0040
626     #define TSP_CMDQ_EMPTY                          0x0080
627     #define TSP_CMDQ_SIZE                           16
628     #define TSP_CMDQ_WR_LEVEL_MASK                  0x0300
629     #define TSP_CMDQ_WR_LEVEL_SHFT                  8
630 
631     REG32                           MCU_Cmd;                            // 0xbf802b00   0x40
632     #define TSP_MCU_CMD_MASK                        0x0000FFFF
633     #define TSP_MCU_CMD_NULL                        0x00000000
634     #define TSP_MCU_CMD_READ                        0x00000001
635     #define TSP_MCU_CMD_WRITE                       0x00000002
636     #define TSP_MCU_CMD_ALIVE                       0x00000100
637     #define TSP_MCU_CMD_DBG                         0x00000200
638     #define TSP_MCU_CMD_BUFRST                      0x00000400
639     #define TSP_MCU_CMD_SECRDYINT_DISABLE           0x00000800
640     #define TSP_MCU_CMD_SEC_CC_CHECK_DISABLE        0x00001000
641     #define TSP_MCU_CMD_INFO                        0x00008000
642         #define INFO_FW_VERSION                         0x0001
643         #define INFO_FW_DATE                            0x0002
644 
645     REG16                           PktSize1;                          // 0xbf802b08   0x42
646     #define TSP_HW_CFG2_PACKET_CHK_SIZE1_MASK       0x00FF
647     #define TSP_HW_CFG2_PACKET_CHK_SIZE1_SHFT       0
648     #define TSP_HW_CFG2_PACKET_SYNCBYTE1_MASK       0xFF00
649     #define TSP_HW_CFG2_PACKET_SYNCBYTE1_SHFT       8
650 
651     REG16                           Hw_Config2;                         // 0xbf802b0C   0x43
652     #define TSP_HW_CFG2_PACKET_SIZE1_MASK           0x00FF
653     #define TSP_HW_CFG2_PACKET_SIZE1_SHFT           0
654     #define TSP_HW_CFG2_TSIF1_SERL                  0x0000
655     #define TSP_HW_CFG2_TSIF1_PARL                  0x0100
656     #define TSP_HW_CFG2_TSIF1_EXTSYNC               0x0200
657     #define TSP_HW_CFG2_TSIF1_TS_BYPASS             0x1000
658 
659     REG16                           Hw_PVRCfg;                          // 0xbf802b10   0x44
660     #define TSP_HW_CFG4_SECDMA_PRI_HIGH             0x0001
661     #define TSP_HW_CFG4_PVR_ENABLE                  0x0002
662     #define TSP_HW_CFG4_PVR_ENDIAN_BIG              0x0004              // 1: record TS to MIU with big endian, 0: record TS to MIU with little endian
663     #define TSP_HW_CFG4_TSIF1_ENABLE                0x0008              // 1: enable ts interface 1 and vice versa
664     #define TSP_HW_CFG4_PVR_FLUSH                   0x0010              // 1: str2mi_wadr <- str2mi_miu_head
665     #define TSP_HW_CFG4_PVRBUF_BYTEORDER_BIG        0x0020              // Byte order of 8-byte recoding buffer to MIU.
666     #define TSP_HW_CFG4_PVR_PAUSE                   0x0040
667     #define TSP_HW_CFG4_MEMTSDATA_ENDIAN_BIG        0x0080              // 32-bit data byte order read from 8x64 FIFO when playing file.
668     #define TSP_HW_CFG4_TSIF0_ENABLE                0x0100              // 1: enable ts interface 0 and vice versa
669     #define TSP_SYNC_RISING_DETECT                  0x0200              // Reset bit count when data valid signal of TS interface is low.
670     #define TSP_VALID_FALLING_DETECT                0x0400              // Reset bit count on the rising sync signal of TS interface.
671     #define TSP_HW_CFG4_TS_DATA0_SWAP               0x0800              // Set 1 to swap the bit order of TS0 DATA bus
672     #define TSP_HW_CFG4_TS_DATA1_SWAP               0x1000              // Set 1 to swap the bit order of TS1 DATA bus
673     #define TSP_HW_TSP2OUTAEON_INT_EN               0x4000              // Set 1 to force interrupt to outside AEON
674     #define TSP_HW_HK_INT_FORCE                     0x8000              // Set 1 to force interrupt to HK_MCU
675 
676     REG16                           Hw_Config4;                         // 0xbf802b14   0x45
677     #define TSP_HW_CFG4_ALT_TS_SIZE                 0x0001              // enable TS packets in 204 mode
678     #define TSP_HW_CFG4_PS_AUDC_EN                  0x0002              // program stream audiodC enable
679     #define TSP_HW_CFG4_BYTE_ADDR_DMA               0x000D              // prevent from byte enable bug, bit1~3 must enable togather
680     #define TSP_HW_DMA_MODE_MASK                    0x0030              // Section filter DMA mode, 2'b00: Single.2'b01: Burst 2 bytes.2'b10: Burst 4 bytes.2'b11: Burst 8 bytes.
681     #define TSP_HW_DMA_MODE_SHIFT                   4
682     #define TSP_HW_CFG4_WSTAT_CH_EN                 0x0040
683     #define TSP_HW_CFG4_PS_VID_EN                   0x0080              // program stream video enable
684     #define TSP_HW_CFG4_PS_AUD_EN                   0x0100              // program stream audio enable
685     #define TSP_HW_CFG4_PS_AUDB_EN                  0x0200              // program stream audioB enable
686     #define TSP_HW_CFG4_APES_ERR_RM_EN              0x0400              // Set 1 to enable removing APES error packet
687     #define TSP_HW_CFG4_VPES_ERR_RM_EN              0x0800              // Set 1 to enable removing VPES error packet
688     #define TSP_HW_CFG4_SEC_ERR_RM_EN               0x1000              // Set 1 to enable removing section error packet
689     #define TSP_HW_CFG4_PS_AUDD_EN                  0x2000              // program stream audioD enable
690     #define TSP_HW_CFG4_DATA_CHK_2T                 0x8000              // Set 1 to enable the patch of internal sync in "tsif"
691 
692     REG32                           NOEA_PC;                            // 0xbf802b18   0x46
693 
694     REG16                           Idr_Ctrl;                           // 0xbf802b20   0x48
695     #define TSP_IDR_START                           0x0001
696     #define TSP_IDR_READ                            0x0000
697     #define TSP_IDR_WRITE                           0x0002
698     #define TSP_IDR_WR_ENDIAN_BIG                   0x0004
699     #define TSP_IDR_WR_ADDR_AUTO_INC                0x0008              // Set 1 to enable address auto-increment after finishing read/write
700     #define TSP_IDR_WDAT0_TRIG_EN                   0x0010              // WDAT0_TRIG_EN
701     #define TSP_IDR_MCUWAIT                         0x0020
702     #define TSP_IDR_SOFT_RST                        0x0080              // Set 1 to soft-reset the IND32 module
703     #define TSP_IDR_AUTO_INC_VAL_MASK               0x0F00
704     #define TSP_IDR_AUTO_INC_VAL_SHIFT              8
705 
706     REG32                           Idr_Addr;                           // 0xbf802b24   0x49
707     REG32                           Idr_Write;                          // 0xbf802b2c   0x4b
708     REG32                           Idr_Read;                           // 0xbf802b34   0x4d
709 
710     REG16                           Fifo_Status;                        // 0xbf802b3c   0x4f
711     #define TSP_V3D_FIFO_DISCON                     0x0010
712     #define TSP_V3D_FIFO_OVERFLOW                   0x0020
713     #define TSP_VD_FIFO_DISCON                      0x0200
714     #define TSP_VD_FIFO_OVERFLOW                    0x0800
715     #define TSP_AUB_FIFO_OVERFLOW                   0x1000
716     #define TSP_AU_FIFO_OVERFLOW                    0x2000
717 
718     // only 25 bits supported in PVR address. 8 bytes address
719     #define TSP_STR2MI2_ADDR_MASK                   0x0FFFFFFF
720     REG32                           TsRec_Head;                         // 0xbf802b40   0x50
721     REG32                           TsRec_Mid_PVR1_WPTR;                // 0xbf802b48   0x52, PVR1 mid address & write point
722     REG32                           TsRec_Tail;                         // 0xbf802b50   0x54
723     REG32                           _xbf802b58[2];                      // 0xbf802b58 ~ 0xbf802b60   0x56~0x59
724 
725     REG16                           reg15b4;                            // 0xbf802b68   0x5a
726     #define TSP_VQ_DMAW_PROTECT_EN                  0x0001
727     #define TSP_SEC_CB_PVR2_DAMW_PROTECT_EN         0x0002
728     #define TSP_PVR_PID_BYPASS                      0x0008              // Set 1 to bypass PID in record
729     #define TSP_PVR_PID_BYPASS2                     0x0010              // Set 1 to bypass PID in record2
730     #define TSP_BD_AUD_EN                           0x0020              // Set 1 to enable the BD audio stream recognization ( core /extend audio stream)
731     #define TSP_BD2_AUD_EN                          0x0200              // Set 1 to enable the BD audio stream recognization ( core /extend audio stream)
732     #define TSP_AVFIFO_RD_EN                        0x0080              // 0: AFIFO and VFIFO read are connected to MVD and MAD,  1: AFIFO and VFIFO read are controlled by registers (0x15B5[2:0])
733     #define TSP_AVFIFO_RD                           0x0100              // If AVFIFO_RD_EN is 1, set to 1, then set to 0 would issue a read strobe to AFIFO or VFIFO
734     #define TSP_NMATCH_DISABLE                      0x0800
735     #define TSP_PVR_INVERT                          0x1000              // Set 1 to enable data payload invert for PVR record
736     #define TSP_PLY_FILE_INV_EN                     0x2000              // Set 1 to enable data payload invert in pidflt0 file path
737     #define TSP_PLY_TS_INV_EN                       0x4000              // Set 1 to enable data payload invert in pidflt0 TS path
738     #define TSP_FILEIN_BYTETIMER_ENABLE             0x8000              // Set 1 to enable byte timer in ts_if0 TS path
739 
740     REG16                           reg15b8;                            // 0xbf802b6C   0x5b
741     #define TSP_PVR1_PINGPONG                       0x0001              // Set 1 to enable MIU addresses with pinpon mode
742     #define TSP_VQ_STATUS_SEL                       0x0002
743     #define TSP_TEI_SKIPE_PKT_PID0                  0x0004              // Set 1 to skip error packets in pidflt0 TS path
744     #define TSP_TEI_SKIPE_PKT_PID4                  0x0008              // Set 1 to skip error packets in pidflt4 TS path
745     #define TSP_TEI_SKIPE_PKT_PID1                  0x0010              // Set 1 to skip error packets in pidflt1 TS path
746     #define TSP_TEI_SKIPE_PKT_PID3                  0x0020              // Set 1 to skip error packets in pidflt3 TS path
747     #define TSP_REMOVE_DUP_AV_PKT                   0x0040              // Set 1 to remove duplicate A/V packet
748     #define TSP_64bit_PCR2_ld                       0x0080
749     #define TSP_cnt_33b_ld                          0x0100
750     #define TSP_FORCE_SYNCBYTE                      0x0200              // Set 1 to force sync byte (8'h47) in ts_if0 and ts_if1 path.
751     #define TSP_SERIAL_EXT_SYNC_1T                  0x0400              // Set 1 to detect serial-in sync without 8-cycle mode
752     #define TSP_BURST_LEN_MASK                      0x1800              // 00,01:    burst length = 4; 10,11: burst length = 1
753     #define TSP_BURST_LEN_SHIFT                     11
754     #define TSP_MATCH_PID_SRC_MASK                  0xE000              // Select the source of pid filter number with hit pid and match pid number with scramble information, 00 : from pkt_demux0, 01 : from pkt_demux_file, 10 : from pkt_demux1, 11 : from pkt_demux2
755     #define TSP_MATCH_PID_SRC_SHIFT                 13
756     #define TSP_MATCH_PID_SRC_PKTDMX0               0
757     #define TSP_MATCH_PID_SRC_PKTDMX1               1
758     #define TSP_MATCH_PID_SRC_PKTDMX2               2
759     #define TSP_MATCH_PID_SRC_PKTDMX3               3
760 
761     REG32                           TSP_MATCH_PID_NUM;                  // 0xbf802b70   0x5c
762 
763     REG32                           TSP_IWB_WAIT;                       // 0xbf802b78   0x5e  // Wait count settings for IWB when TSP CPU i-cache is enabled.
764 
765     REG32                           Cpu_Base;                           // 0xbf802b80   0x60
766     #define TSP_CPU_BASE_ADDR_MASK                  0x0FFFFFFF
767 
768     REG32                           Qmem_Ibase;                         // 0xbf802b88   0x62
769 
770     REG32                           Qmem_Imask;                         // 0xbf802b90   0x64
771 
772     REG32                           Qmem_Dbase;                         // 0xbf802b98   0x66
773 
774     REG32                           Qmem_Dmask;                         // 0xbf802ba0   0x68
775 
776     REG32                           TSP_Debug;                          // 0xbf802ba8   0x6a
777     #define TSP_DEBUG_MASK                          0x00FFFFFF
778 
779     REG32                           _xbf802bb0;                         // 0xbf802bb0   0x6c
780 
781     REG32                           TsFileIn_RPtr;                      // 0xbf802bb8   0x6e
782     #define TSP_FILE_RPTR_MASK                      0x0FFFFFFF
783     REG32                           TsFileIn_Timer;                     // 0xbf802bc0   0x70
784     #define TSP_FILE_TIMER_MASK                     0x00FFFFFF
785     REG32                           TsFileIn_Head;                      // 0xbf802bc8   0x72
786     #define TSP_FILE_ADDR_MASK                      0x0FFFFFFF
787     REG32                           TsFileIn_Mid;                       // 0xbf802bd0   0x74
788 
789     REG32                           TsFileIn_Tail;                      // 0xbf802bd8   0x76
790 
791     REG16                           Dnld_Ctrl_Addr;                     // 0xbf802be0   0x78
792     #define TSP_DNLD_ADDR_MASK                      0xFFFF
793     #define TSP_DNLD_ADDR_SHFT                      0
794     #define TSP_DNLD_ADDR_ALI_SHIFT                 4                   // Bit [11:4] of DMA_RADDR[19:0]
795 
796     REG16                           Dnld_Ctrl_Size;                     // 0xbf802be4   0x79
797     #define TSP_DNLD_NUM_MASK                       0xFFFF
798     #define TSP_DNLD_NUM_SHFT                       0
799 
800     REG16                           TSP_Ctrl;                           // 0xbf802be8   0x7a
801     #define TSP_CTRL_CPU_EN                         0x0001
802     #define TSP_CTRL_SW_RST                         0x0002
803     #define TSP_CTRL_DNLD_START                     0x0004
804     #define TSP_CTRL_DNLD_DONE                      0x0008              // See 0x78 for related information
805     #define TSP_CTRL_TSFILE_EN                      0x0010
806     #define TSP_CTRL_R_PRIO                         0x0020
807     #define TSP_CTRL_W_PRIO                         0x0040
808     #define TSP_CTRL_ICACHE_EN                      0x0100
809     #define TSP_CTRL_CPU2MI_R_PRIO                  0x0400
810     #define TSP_CTRL_CPU2MI_W_PRIO                  0x0800
811     #define TSP_CTRL_I_EL                           0x0000
812     #define TSP_CTRL_I_BL                           0x1000
813     #define TSP_CTRL_D_EL                           0x0000
814     #define TSP_CTRL_D_BL                           0x2000
815     #define TSP_CTRL_NOEA_QMEM_ACK_DIS              0x4000
816     #define TSP_CTRL_MEM_TS_WORDER                  0x8000
817 
818     REG16                           TSP_SyncByte;                       // 0xbf802bec   0x7b
819     #define TSP_SYNC_BYTE_MASK                      0x00FF
820     #define TSP_SYNC_BYTE_SHIFT                     0
821 
822     REG16                           PKT_CNT;                            // 0xbf802bf0   0x7c
823     #define TSP_PKT_CNT_MASK                        0x00FF
824 
825     REG16                           DBG_SEL;                            // 0xbf802bf4   0x7d
826     #define TSP_DBG_SEL_MASK                        0xFFFF
827     #define TSP_DBG_SEL_SHIFT                       0
828 
829     REG16                           HwInt_Stat;                         // 0xbf802bf8   0x7e
830         /*
831             7: audio/video packet error
832             6: DMA read done
833             5: HK_INT_FORCE.            // it's trigure bit is at bank 15 44 bit[15]
834             4: TSP_FILE_RP meets TSP_FILE_TAIL.
835             3: TSP_FILE_RP meets TSP_FILE_MID.
836             2: HK_INT_FORCE.            // it's trigure bit is at bank 15 39 bit[15]
837             1: STR2MI_WADR meets STR2MI_MID.
838             0: STR2MI_WADR meets STR2MI_TAIL."
839         */
840     #define TSP_HWINT_EN_MASK                       0x00FF          // Tsp2hk_int enable bits.
841     #define TSP_HWINT_EN_SHIFT                      0
842     #define TSP_HWINT_TSP_PVR_TAIL0_EN              0x0001          // currently not used in ISR
843     #define TSP_HWINT_TSP_PVR_MID0_EN               0x0002          // currently not used in ISR
844     #define TSP_HWINT_HW_PVR0_EN_MASK               (TSP_HWINT_TSP_PVR_TAIL0_EN | TSP_HWINT_TSP_PVR_MID0_EN)
845     #define TSP_HWINT_TSP_HK_INT_FORCE_EN           0x0004          // currently not used in ISR
846     #define TSP_HWINT_TSP_FILEIN_MID_INT_EN         0x0008          // currently not used in ISR
847     #define TSP_HWINT_TSP_FILEIN_TAIL_INT_EN        0x0010          // currently not used in ISR
848     #define TSP_HWINT_TSP_SW_INT_EN                 0x0020
849     #define TSP_HWINT_TSP_DMA_READ_DONE_EN          0x0040          // currently not used in ISR
850     #define TSP_HWINT_TSP_AV_PKT_ERR_EN             0x0080          // currently not used in ISR
851     #define TSP_HWINT_TSP_SUPPORT_ALL               (TSP_HWINT_TSP_SW_INT_EN)
852     #define TSP_HWINT_ALL                           TSP_HWINT_TSP_SUPPORT_ALL
853 
854     #define TSP_HWINT_STATUS_MASK                   0xFF00
855     #define TSP_HWINT_STATUS_SHIFT                  8
856     #define TSP_HWINT_TSP_PVR_TAIL0_STATUS          0x0100
857     #define TSP_HWINT_TSP_PVR_MID0_STATUS           0x0200
858     #define TSP_HWINT_HW_PVR0_STATUS_MASK           (TSP_HWINT_TSP_PVR_TAIL0_STATUS | TSP_HWINT_TSP_PVR_MID0_STATUS)
859     #define TSP_HWINT_TSP_HK_INT_FORCE_STATUS       0x0400
860     #define TSP_HWINT_TSP_FILEIN_MID_INT_STATUS     0x0800
861     #define TSP_HWINT_TSP_FILEIN_TAIL_INT_STATUS    0x1000
862     #define TSP_HWINT_TSP_SW_INT_STATUS             0x2000
863     #define TSP_HWINT_TSP_DMA_READ_DONE             0x4000
864     #define TSP_HWINT_TSP_AV_PKT_ERR                0x8000
865 
866     // following mask is merged with bank 15 7e(LOW BYTE) and bank 16 6c(HIGH BYTE)
867     #define TSP_HWINT_HW_PVR_ALL_MASK               (TSP_HWINT_HW_PVR0_STATUS_MASK | TSP_HWINT_HW_PVR1_MASK) //@FIXME this is for all pvr interrupt but PVR 3 and 4 is not added
868 
869     REG16                           TSP_Ctrl1;                          // 0xbf802bfc   0x7f
870     // 0x7f: TSP_CTRL1: hidden in HwInt_Stat
871     #define TSP_CTRL1_FILEIN_TIMER_ENABLE           0x0001
872     #define TSP_CTRL1_TSP_FILE_NON_STOP             0x0002              //Set 1 to enable TSP file data read without timer check
873     #define TSP_CTRL1_FILEIN_PAUSE                  0x0004              //Set 1 to pause file-in engine fetch data
874     #define TSP_CTRL1_FILE_CHECK_WP                 0x0008
875     #define TSP_CTRL1_FILE_WP_SEL_MASK              0x0030
876     #define TSP_CTRL1_FILE_WP_FI                    0x0010
877     #define TSP_CTRL1_FILE_WP_PVR                   0x0020
878     #define TSP_CTRL1_STANDBY                       0x0080
879     #define TSP_CTRL1_INT2NOEA                      0x0100
880     #define TSP_CTRL1_INT2NOEA_FORCE                0x0200
881     #define TSP_CTRL1_FORCE_XIU_WRDY                0x0400
882     #define TSP_CTRL1_CMDQ_RESET                    0x0800
883     #define TSP_CTRL1_DLEND_EN                      0x1000          // Set 1 to enable little-endian mode in TSP CPU
884     #define TSP_CTRL1_PVR_CMD_QUEUE_ENABLE          0x2000
885     #define TSP_CTRL1_FILEIN_RADDR_READ             0x4000
886     #define TSP_CTRL1_DMA_RST                       0x8000
887 
888     //----------------------------------------------
889     // 0xBF802C00 MIPS direct access
890     //----------------------------------------------
891     REG32                           MCU_Data0;                          // 0xbf802c00   0x00
892     #define TSP_MCU_DATA_ALIVE                      TSP_MCU_CMD_ALIVE
893 
894     REG32                           PVR1_LPcr1;                         // 0xbf802c08   0x02
895 
896     REG32                           LPcr2;                              // 0xbf802c10   0x04
897 
898     REG16                           reg160C;                            // 0xbf802c18   0x06
899     #define TSP_PVR1_LPCR1_WLD                      0x0001              // Set 1 to load LPCR1 value (Default: 0)
900     #define TSP_PVR1_LPCR1_RLD                      0x0002              // Set 1 to read LPCR1 value (Default: 1)
901     #define TSP_LPCR2_WLD                           0x0004              // Set 1 to load LPCR2 value (Default: 0)
902     #define TSP_LPCR2_RLD                           0x0008              // Set 1 to read LPCR2 value (Default: 1)
903     #define TSP_RECORD192_EN                        0x0010              // 160C bit(5)enable TS packets with 192 bytes on record mode
904     #define TSP_FILEIN192_EN                        0x0020              // 160C bit(5)enable TS packets with 192 bytes on file-in mode
905     #define TSP_ORZ_DMAW_PROT_EN                    0x0080              // 160C bit(7) open RISC DMA write protection
906     #define TSP_CLR_PIDFLT_BYTE_CNT                 0x0100              // Clear pidflt0_file byte counter
907     #define TSP_DOUBLE_BUF_DESC                     0x4000              // 160d bit(6) remove buffer limitation, Force pinpong buffer to flush
908     #define TSP_TIMESTAMP_RESET                     0x8000              // 160d bit(7) reset timestamp
909 
910     REG16                           reg160E;                            // 0xbf802c1C   0x07
911     #define TSP_VQTX0_BLOCK_DIS                     0x0001
912     #define TSP_VQTX1_BLOCK_DIS                     0x0002
913     #define TSP_VQTX2_BLOCK_DIS                     0x0004
914     #define TSP_VQTX3_BLOCK_DIS                     0x0008
915     #define TSP_DIS_MIU_RQ                          0x0010              // Disable miu R/W request for reset TSP usage
916     #define TSP_RM_DMA_GLITCH                       0x0080              // Fix sec_dma overflow glitch
917     #define TSP_RESET_VFIFO                         0x0100              // Reset VFIFO -- ECO Done
918     #define TSP_RESET_AFIFO                         0x0200              // Reset AFIFO -- ECO Done
919     #define TSP_RESET_AFIFO3                        0x0400              // Reset AFIFOC -- ECO Done
920     #define TSP_CLR_ALL_FLT_MATCH                   0x0800              // Set 1 to clean all flt_match in a packet
921     #define TSP_RESET_AFIFO2                        0x1000
922     #define TSP_RESET_VFIFO3D                       0x2000
923     #define TSP_PVR_WPRI_HIGH                       0x4000
924     #define TSP_OPT_ORACESS_TIMING                  0x8000
925 
926     REG16                           PktChkSizeFilein;                   // 0xbf802c20   0x08
927     #define TSP_PKT_SIZE_MASK                       0x00ff
928     #define TSP_PKT192_BLK_DIS_FIN                  0x0100              // Set 1 to disable file-in timestamp block scheme
929     #define TSP_AV_CLR                              0x0200              // Clear AV FIFO overflow flag and in/out counter
930     #define TSP_HW_STANDBY_MODE                     0x0400              // Set 1 to disable all SRAM in TSP for low power mode automatically
931     #define TSP_RESET_AFIFO4                        0x4000              // Reset AFIFOC -- ECO Done
932 
933     REG16                           TSP_Cfg5;                           // 0xbf802c24   0x09
934     #define TSP_PREVENT_OVF_META                    0x0001
935     #define TSP_OVF_META_SEL                        0x0004
936     #define TSP_SYSTIME_MODE                        0x0008
937     #define TSP_SEC_DMA_BURST_EN                    0x0080              // Enable Section DMA burst
938 
939     REG16                           Dnld_AddrH;                         // 0xbf802c28   0x0a
940     #define TSP_DMA_RADDR_MSB_MASK                  0x00FF
941     #define TSP_DMA_RADDR_MSB_SHIFT                 0
942 
943     REG16                           TSP_Ctrl2;                          // 0xbf802c2c   0x0b
944     #define TSP_CMQ_WORD_EN                         0x0040              // Set 1 to access CMDQ related registers in word.
945     #define TSP_AV_DIRECT_STOP                      0x0080              //Set 1 to enable A/V fifo full pull back tsif0 file in
946     #define TSP_AV_DIRECT_STOP1                     0x0100              //Set 1 to enable A/V fifo full pull back tsif1 file in
947     #define TSP_AV_DIRECT_STOP2                     0x0200              //Set 1 to enable A/V fifo full pull back tsif2 file in
948     #define TSP_AV_DIRECT_STOP3                     0x0400              //Set 1 to enable A/V fifo full pull back tsif3 file in
949     #define TSP_TS_OUT_EN                           0x1000              // TS_CB out enable. for Serial input to parallel output
950     #define TSP_PS_VID_3D_EN                        0x2000              //Set 1 to enable video 3D path in program stream mode
951 
952     REG32                           TsPidScmbStatTsin;                  // 0xbf802c30   0x0c
953 
954     REG32                           TsPidScmbStatFile;                  // 0xbf802c38   0x0e
955 
956     REG32                           PCR64_2_L;                          // 0xbf802c40   0x10
957 
958     REG32                           PCR64_2_H;                          // 0xbf802c48   0x12
959 
960     #define TSP_DMAW_BND_MASK                       0xFFFFFFFFUL
961     REG32                           DMAW_LBND0;                         // 0xbf802c50   0x14    //sec1 protect
962 
963     REG32                           DMAW_UBND0;                         // 0xbf802c58   0x16
964 
965     REG32                           DMAW_LBND1;                         // 0xbf802c60   0x18    //sec2 protect
966 
967     REG32                           DMAW_UBND1;                         // 0xbf802c68   0x1A
968 
969     REG32                           HW2_CFG6;                           // 0xbf802c68   0x1C
970 
971     REG32                           HW2_CFG5;                           // 0xbf802c68   0x1E
972 
973     REG32                           VQ0_BASE;                           // 0xbf802c80   0x20
974 
975     REG16                           VQ0_SIZE;                           // 0xbf802c84   0x22
976     #define TSP_VQ0_SIZE_208PK_MASK                 0xFFFF
977     #define TSP_VQ0_SIZE_208PK_SHIFT                0
978 
979     REG16                           VQ0_CTRL;                           // 0xbf802c88   0x23
980     #define TSP_VQ0_WR_THRESHOLD_MASK               0x000F
981     #define TSP_VQ0_WR_THRESHOLD_SHIFT              0
982     #define TSP_VQ0_PRIORTY_THRESHOLD_MASK          0x00F0
983     #define TSP_VQ0_PRIORTY_THRESHOL_SHIFT          4
984     #define TSP_VQ0_FORCE_FIRE_CNT_1K_MASK          0x0F00
985     #define TSP_VQ0_FORCE_FIRE_CNT_1K_SHIFT         8
986     #define TSP_VQ0_RESET                           0x1000
987     #define TSP_VQ0_OVERFLOW_INT_EN                 0x4000              // Enable the interrupt for overflow happened on Virtual Queue path
988     #define TSP_VQ0_CLR_OVERFLOW_INT                0x8000              // Clear the interrupt and the overflow flag
989 
990     REG16                           VQ_PIDFLT_CTRL;                    // 0xbf802c90   0x24
991 
992     #define TSP_REQ_VQ_RX_THRESHOLD_MASKE           0x000E
993     #define TSP_REQ_VQ_RX_THRESHOLD_SHIFT           1
994     #define TSP_REQ_VQ_RX_THRESHOLD_LEN1            0x0000
995     #define TSP_REQ_VQ_RX_THRESHOLD_LEN2            0x0002
996     #define TSP_REQ_VQ_RX_THRESHOLD_LEN4            0x0004
997     #define TSP_REQ_VQ_RX_THRESHOLD_LEN8            0x0006
998     #define TSP_PIDFLT0_OVF_INT_EN                  0x0040
999     #define TSP_PIDFLT0_CLR_OVF_INT                 0x0080
1000     #define TSP_PIDFLT1_OVF_INT_EN                  0x0100
1001     #define TSP_PIDFLT1_CLR_OVF_INT                 0x0200
1002     #define TSP_PIDFLT2_OVF_INT_EN                  0x0400
1003     #define TSP_PIDFLT2_CLR_OVF_INT                 0x0800
1004 
1005     REG16                           _xbf202c94 ;                        // 0xbf802c94   0x25
1006 
1007     REG16                           MOBF_PVR1_Index[2];                 // 0xbf3a2c98   0x26
1008     #define TSP_MOBF_PVR1_INDEX_MASK               0x0000001F
1009     #define TSP_MOBF_PVR1_INDEX_SHIFT              0
1010 
1011     REG16                           MOBF_PVR2_Index[2];                 // 0xbf3a2cA0   0x28
1012     #define TSP_MOBF_PVR2_INDEX_MASK               0x0000001F
1013     #define TSP_MOBF_PVR2_INDEX_SHIFT              0
1014 
1015     REG32                           DMAW_LBND2;                         // 0xbf802ca8   0x2a    //PVR protect
1016     #define TSP_PVR_MASK            0x0FFFFFFFUL
1017 
1018     REG32                           DMAW_UBND2;                         // 0xbf802cb0   0x2c
1019 
1020     REG32                           DMAW_LBND3;                         // 0xbf802cb8   0x2e    //PVR 2 protect
1021 
1022     REG32                           DMAW_UBND3;                         // 0xbf802cc0   0x30
1023 
1024     REG32                           DMAW_LBND4;                         // 0xbf802cc8   0x32    //PVR 3 protect
1025 
1026     REG32                           DMAW_UBND4;                         // 0xbf802cd0   0x34
1027 
1028     REG32                           ORZ_DMAW_LBND;                      // 0xbf802cd8   0x36    //CPU protect
1029     #define TSP_ORZ_DMAW_LBND_MASK                  0xffffffffUL        //protect address is base on MIU unit (16byte aligment)
1030     REG32                           ORZ_DMAW_UBND;                      // 0xbf802ce0   0x38
1031     #define TSP_ORZ_DMAW_UBND_MASK                  0xffffffffUL
1032 
1033     REG16                           PIDFLT_PCR0;                        // 0xbf802ce8   0x3a
1034     #define TSP_PIDFLT_PCR0_PID_MASK                0x1fff
1035     #define TSP_PIDFLT_PCR0_EN                      0x8000
1036 
1037 
1038     REG16                           PIDFLT_PCR1;                        // 0xbf802ce8   0x3b
1039     #define TSP_PIDFLT_PCR1_PID_MASK                0x1fff
1040     #define TSP_PIDFLT_PCR1_EN                      0x8000
1041 
1042     REG32                           HWPCR0_L;                           // 0xbf802cf0   0x3c
1043     REG32                           HWPCR0_H;                           // 0xbf802cf8   0x3e
1044 
1045     REG32                           CA_CTRL;                            // 0xbf802d00   0x40
1046     #define TSP_CA_CTRL_MASK                        0xffffffff
1047     #define TSP_CA0_INPUT_TSIF0_LIVEIN              0x00000001
1048     #define TSP_CA0_INPUT_TSIF0_FILEIN              0x00000002
1049     #define TSP_CA0_INPUT_TSIF1                     0x00000004
1050     #define TSP_CA0_AVPAUSE                         0x00000008
1051     #define TSP_CA0_OUTPUT_PKTDMX0_LIVE             0x00000010
1052     #define TSP_CA0_OUTPUT_PKTDMX0_FILE             0x00000020
1053     #define TSP_CA0_OUTPUT_PKTDMX1                  0x00000040          //pkt_demux1
1054     #define TSP_CA0_INPUT_TSIF2                     0x00001000
1055     #define TSP_CA0_OUTPUT_PKTDMX2                  0x00002000          //pkt_demux2
1056     #define TSP_CA2_INPUT_TSIF2                     0x00100000
1057     #define TSP_CA2_OUTPUT_REC2                     0x00200000          //pkt_demux2
1058     #define TSP_CA2_INPUT_TSIF0_LIVEIN              0x01000000
1059     #define TSP_CA2_INPUT_TSIF0_FILEIN              0x02000000
1060     #define TSP_CA2_INPUT_TSIF1                     0x04000000
1061     #define TSP_CA2_OUTPUT_PLAY_LIVE                0x10000000
1062     #define TSP_CA2_OUTPUT_PLAY_FILE                0x20000000
1063     #define TSP_CA2_OUTPUT_REC1                     0x40000000          //pkt_demux1
1064 
1065     REG16                           OneWay;                             // 0xbf802d08   0x42 ,
1066     #define TSP_ONEWAY_CAREC_DISABLE                0x0001
1067     #define TSP_ONEWAY_PVR                          0x0002
1068     #define TSP_ONEWAY_PVR1                         0x0004
1069     #define TSP_ONEWAY_FW                           0x0008
1070     #define TSP_ONEWAY_QMEM                         0x0010
1071     #define TSP_ONEWAY_PVR2                         0x0020
1072     #define TSP_ONEWAY_FIQ                          0x0040
1073 
1074     REG16                           _xbf202d0C;                         // 0xbf802d0C   0x43
1075 
1076     REG32                           HWPCR1_L;                           // 0xbf802d10   0x44
1077     REG32                           HWPCR1_H;                           // 0xbf802d18   0x46
1078 
1079     REG16                           IND32_CMD;                          // 0xbf802d20   0x48
1080 
1081     REG32                           IND32_ADDR;                         // 0xbf802d24   0x49, Indirect address to TSP CPU
1082 
1083     REG32                           IND32_WDATA;                        // 0xbf802d2C   0x4B, Indirect write data to TSP CPUr
1084 
1085     REG32                           IND32_RDATA;                        // 0xbf802d34   0x4D, IND32_WDATA
1086 
1087     REG16                           _xbf202d3c;                         // 0xbf802d3C   0x4F
1088 
1089     REG16                           FIFO_Src;                           // 0xbf802d40   0x50
1090     #define TSP_AUD_SRC_MASK                        0x0007
1091     #define TSP_AUD_SRC_SHIFT                       0
1092     #define TSP_AUDB_SRC_MASK                       0x0038
1093     #define TSP_AUDB_SRC_SHIFT                      3
1094     #define TSP_VID_SRC_MASK                        0x01C0
1095     #define TSP_VID_SRC_SHIFT                       6
1096     #define TSP_VID3D_SRC_MASK                      0x0E00
1097     #define TSP_VID3D_SRC_SHIFT                     9
1098     #define TSP_PVR1_SRC_MASK                       0x7000
1099     #define TSP_PVR1_SRC_SHIFT                      12
1100     #define TSP_PVR2_SRC_MASK_L                     0x8000
1101     #define TSP_PVR2_SRC_SHIFT_L                    15
1102 
1103     REG16                           PCR_Cfg;                           // 0xbf802d44   0x51
1104     #define TSP_PVR2_SRC_MASK_H                     0x0003
1105     #define TSP_PVR2_SRC_SHIFT_H                    0
1106     #define TSP_AUDC_SRC_MASK                       0x001C
1107     #define TSP_AUDC_SRC_SHIFT                      2
1108     #define TSP_AUDD_SRC_MASK                       0x00E0
1109     #define TSP_AUDD_SRC_SHIFT                      5
1110     #define TSP_TEI_SKIP_PKT_PCR0                   0x0100
1111     #define TSP_PCR0_RESET                          0x0200
1112     #define TSP_PCR0_INT_CLR                        0x0400
1113     #define TSP_PCR0_READ                           0x0800
1114     #define TSP_TEI_SKIP_PKT_PCR1                   0x1000
1115     #define TSP_PCR1_RESET                          0x2000
1116     #define TSP_PCR1_INT_CLR                        0x4000
1117     #define TSP_PCR1_READ                           0x8000
1118 
1119     REG32                           STC_DIFF_BUF;                       // 0xbf802d48   0x52
1120 
1121     REG32                           STC_DIFF_BUF_H;                     // 0xbf802d50   0x54
1122     #define TSP_STC_DIFF_BUF_H_MASK                 0x0000000F
1123     #define TSP_STC_DIFF_BUF_H_AHIFT                0
1124 
1125     REG32                           VQ1_Base;                           // 0xbf802d58   0x56
1126 
1127     REG32                           _xbf202d60_6C[2];                   // 0xbf802d60   0x58~0x5B
1128 
1129     REG16                           VQ1_Size;                           // 0xbf802d70   0x5C
1130     #define TSP_VQ1_SIZE_208PK_MASK                 0xffff
1131     #define TSP_VQ1_SIZE_208PK_SHIFT                0
1132 
1133     REG16                           VQ1_Config;                         // 0xbf802d74   0x5d
1134     #define TSP_VQ1_WR_THRESHOLD_MASK               0x000F
1135     #define TSP_VQ1_WR_THRESHOLD_SHIFT              0
1136     #define TSP_VQ1_PRI_THRESHOLD_MASK              0x00F0
1137     #define TSP_VQ1_PRI_THRESHOLD_SHIFT             4
1138     #define TSP_VQ1_FORCEFIRE_CNT_1K_MASK           0x0F00
1139     #define TSP_VQ1_FORCEFIRE_CNT_1K_SHIFT          8
1140     #define TSP_VQ1_RESET                           0x1000
1141     #define TSP_VQ1_OVF_INT_EN                      0x4000
1142     #define TSP_VQ1_CLR_OVF_INT                     0x8000
1143 
1144     REG32                           VQ2_Base;                           // 0xbf802d78   0x5E
1145 
1146     REG32                           TS_WatchDog_Cnt;                    // 0xbf802d80   0x60
1147     #define TSP_TS_WATCH_DOG_MASK                   0xFFFF0000
1148     #define TSP_TS_WATCH_DOG_SHIFT                  16
1149 
1150     REG32                           Bist_Fail;                          // 0xbf802d88   0x62
1151     #define TSP_BIST_FAIL_STATUS_MASK               0x00FF0000
1152     #define TSP_BIST_FAIL_STATUS_SRAM1P192x8_MASK   0x00070000
1153     #define TSP_BIST_FAIL_STATUS_SRAM2P512x32w8     0x00080000
1154     #define TSP_BIST_FAIL_STATUS_SRAM2P16x128_MASK  0x00600000
1155     #define TSP_BIST_FAIL_STATUS_SRAM1P2048x32w8    0x00800000
1156     #define TSP_BIST_FAIL_STATUS_SRAM1P1024x32w8    0x01000000
1157     #define TSP_BIST_FAIL_STATUS_SRAM1P512x20       0x00200000
1158 
1159     REG16                           VQ2_Size;                         // 0xbf802d90   0x64
1160     #define TSP_VQ2_SIZE_208PK_MASK                 0xffff
1161     #define TSP_VQ2_SIZE_208PK_SHIFT                0
1162 
1163     REG16                           VQ2_Config;                         // 0xbf802d90   0x65
1164     #define TSP_VQ2_WR_THRESHOLD_MASK               0x000F
1165     #define TSP_VQ2_WR_THRESHOLD_SHIFT              0
1166     #define TSP_VQ2_PRI_THRESHOLD_MASK              0x00F0
1167     #define TSP_VQ2_PRI_THRESHOLD_SHIFT             4
1168     #define TSP_VQ2_FORCEFIRE_CNT_1K_MASK           0x0F00
1169     #define TSP_VQ2_FORCEFIRE_CNT_1K_SHIFT          8
1170     #define TSP_VQ2_RESET                           0x1000
1171     #define TSP_VQ2_OVF_INT_EN                      0x4000
1172     #define TSP_VQ2_CLR_OVF_INT                     0x8000
1173 
1174     REG32                           VQ_STATUS;                          // 0xbf802d98   0x66
1175     #define TSP_VQ_STATUS_MASK                      0xFFFFFFFF
1176     #define TSP_VQ_STATUS_SHIFT                     0
1177     #define TSP_VQ0_STATUS_READ_EVER_FULL           0x00001000
1178     #define TSP_VQ0_STATUS_READ_EVER_OVERFLOW       0x00002000
1179     #define TSP_VQ0_STATUS_EMPTY                    0x00004000
1180     #define TSP_VQ0_STATUS_READ_BUSY                0x00008000
1181     #define TSP_VQ1_STATUS_READ_EVER_FULL           0x00010000
1182     #define TSP_VQ1_STATUS_READ_EVER_OVERFLOW       0x00020000
1183     #define TSP_VQ1_STATUS_EMPTY                    0x00040000
1184     #define TSP_VQ1_STATUS_READ_BUSY                0x00080000
1185     #define TSP_VQ2_STATUS_READ_EVER_FULL           0x00100000
1186     #define TSP_VQ2_STATUS_READ_EVER_OVERFLOW       0x00200000
1187     #define TSP_VQ2_STATUS_EMPTY                    0x00400000
1188     #define TSP_VQ2_STATUS_READ_BUSY                0x00800000
1189     #define TSP_VQ0_STATUS_TX_OVERFLOW              0x10000000
1190     #define TSP_VQ1_STATUS_TX_OVERFLOW              0x20000000
1191     #define TSP_VQ2_STATUS_TX_OVERFLOW              0x40000000
1192 
1193     REG32                           DM2MI_WAddr_Err;                    // 0xbf802da0   0x68  , DM2MI_WADDR_ERR0
1194 
1195     REG32                           ORZ_DMAW_WAddr_Err;                 // 0xbf802da8   0x6a  , ORZ_WADDR_ERR0
1196 
1197     REG16                           HwInt2_Stat;                        // 0xbf802dB0   0x6c
1198 
1199         /*
1200             [7] : PVR2 meet_tail  or PVR2_meet_mid
1201             [6] : vq0, vq1, vq2, vq3 overflow interrupt
1202             [5] : all DMA write address not in the protect zone interrupt
1203             [4] : PVR_cb meet the mid or PVR_cb meet the tail
1204             [3] : pcr filter 0 update finish
1205             [2] : pcr filter 1 update finish
1206             [1] : OTV HW interrupt
1207             [0] : reserved
1208         */
1209     #define TSP_HWINT2_EN_MASK                              0x00FF
1210     #define TSP_HWINT2_EN_SHIFT                             0
1211     #define TSP_HWINT2_OTV_EN                               0x0002
1212     #define TSP_HWINT2_PCR1_UPDATE_END_EN                   0x0004
1213     #define TSP_HWINT2_PCR0_UPDATE_END_EN                   0x0008
1214     #define TSP_HWINT2_ALL_DMA_WADDR_NOT_IN_PROCT_Z_EN      0x0020
1215     #define TSP_HWINT2_VQ0_VQ1_VQ2_VQ3_OVERFLOW_EN          0x0040
1216     #define TSP_HWINT2_PVR2_MID_TAIL_STATUS_EN              0x0080
1217     #define TSP_HWINT_PVR                                   (TSP_HWINT2_PVR2_MID_TAIL_STATUS_EN) //@FIXME check what is this doing
1218     #define TSP_HWINT2_SUPPORT_ALL                          (TSP_HWINT2_PCR0_UPDATE_END_EN|TSP_HWINT2_PCR1_UPDATE_END_EN|TSP_HWINT2_OTV_EN)
1219     #define TSP_HWINT2_ALL                                  TSP_HWINT2_SUPPORT_ALL
1220 
1221     #define TSP_HWINT2_STATUS_MASK                          0xFF00
1222     #define TSP_HWINT2_STATUS_SHIFT                         8
1223     #define TSP_HWINT2_OTV                                  0x0200
1224     #define TSP_HWINT2_PCR1_UPDATE_END                      0x0400
1225     #define TSP_HWINT2_PCR0_UPDATE_END                      0x0800
1226     #define TSP_HWINT2_ALL_DMA_WADDR_NOT_IN_PROCT_Z         0x2000
1227     #define TSP_HWINT2_VQ0_VQ1_VQ2_VQ3_OVERFLOW             0x4000
1228     #define TSP_HWINT2_PVR2_MID_TAIL_STATUS                 0x8000
1229 
1230     REG32                           SwInt2_Stat;                        // 0xbf802dB4   0x6d
1231 
1232     REG16                           HwInt3_Stat;                        // 0xbf802dBC   0x6f
1233 
1234         /*
1235             [7:2] : reserved
1236             [1] : pcr filter 3 update finish
1237             [0] : pcr filter 2 update finish
1238         */
1239     #define TSP_HWINT3_EN_MASK                              0x00FF
1240     #define TSP_HWINT3_EN_SHIFT                             0
1241     #define TSP_HWINT3_PCR2_UPDATE_END_EN                   0x0001
1242     #define TSP_HWINT3_PCR3_UPDATE_END_EN                   0x0002
1243     #define TSP_HWINT3_SUPPORT_ALL                          (TSP_HWINT3_PCR2_UPDATE_END_EN|TSP_HWINT3_PCR3_UPDATE_END_EN)
1244     #define TSP_HWINT3_ALL                                  TSP_HWINT3_SUPPORT_ALL
1245 
1246     #define TSP_HWINT3_STATUS_MASK                          0xFF00
1247     #define TSP_HWINT3_STATUS_SHIFT                         8
1248     #define TSP_HWINT3_PCR2_UPDATE_END                      0x0100
1249     #define TSP_HWINT3_PCR3_UPDATE_END                      0x0200
1250 
1251     REG32                           TimeStamp_FileIn;                   // 0xbf802dC0   0x70
1252 
1253     REG16                           HW2_Config3;                        // 0xbf802dC8   0x72
1254     #define TSP_PVR_DMAW_PROTECT_EN                 0x0001
1255     #define TSP_WADDR_ERR_SRC_SEL_MASK              0x0006
1256     #define TSP_WADDR_ERR_SRC_SEL_SHIFT             1
1257     #define TSP_WADDR_ERR_SRC_PVR                   0x0000
1258     #define TSP_WADDR_ERR_SRC_VQ                    0x0002
1259     #define TSP_WADDR_ERR_SRC_SEC_CB                0x0004
1260     #define TSP_RM_OVF_GLITCH                       0x0008
1261     #define TSP_FILEIN_RADDR_READ                   0x0010
1262     #define TSP_DUP_PKT_CNT_CLR                     0x0040
1263     #define TSP_DMA_FLUSH_EN                        0x0080 //PVR1, PVR2 dma flush
1264     #define TSP_REC_AT_SYNC_DIS                     0x0100
1265     #define TSP_PVR1_ALIGN_EN                       0x0200
1266     #define TSP_REC_FORCE_SYNC_EN                   0x0400
1267     #define TSP_RM_PKT_DEMUX_PIPE                   0x0800
1268     #define TSP_VQ_EN                               0x4000
1269     #define TSP_VQ2PINGPONG_EN                      0x8000
1270 
1271     REG16                           PVRConfig;                        // 0xbf802dCC  0x73
1272     #define TSP_PVR1_REC_ALL_EN                     0x0001
1273     #define TSP_PVR2_REC_ALL_EN                     0x0002
1274     #define TSP_REC_NULL                            0x0004
1275     #define TSP_REC_ALL_OLD                         0x0008
1276     #define TSP_MATCH_PID_SEL_MASK                  0x0700
1277     #define TSP_MATCH_PID_SEL_SHIFT                 8
1278     #define TSP_MATCH_PID_LD                        0x8000
1279 
1280     REG32                           VQ3_Base;                     //0x74~75
1281 
1282     REG16                           VQ3_Size;                     // 0x76
1283     #define TSP_VQ3_SIZE_208PK_MASK                 0xffff
1284     #define TSP_VQ3_SIZE_208PK_SHIFT                0
1285 
1286     REG16                           VQ3_Config;                   //0x77
1287     #define TSP_VQ3_WR_THRESHOLD_MASK               0x000F
1288     #define TSP_VQ3_WR_THRESHOLD_SHIFT              0
1289     #define TSP_VQ3_PRI_THRESHOLD_MASK              0x00F0
1290     #define TSP_VQ3_PRI_THRESHOLD_SHIFT             4
1291     #define TSP_VQ3_FORCEFIRE_CNT_1K_MASK           0x0F00
1292     #define TSP_VQ3_FORCEFIRE_CNT_1K_SHIFT          8
1293     #define TSP_VQ3_RESET                           0x1000
1294     #define TSP_VQ3_OVF_INT_EN                      0x4000
1295     #define TSP_VQ3_CLR_OVF_INT                     0x8000
1296 
1297     REG32                           VQ_RX_Status;                 // 0xbf802de0   0x78
1298     #define VQ_RX_ARBITER_MODE_MASK                 0x0000000F
1299     #define VQ_RX_ARBITER_MODE_SHIFT                0
1300     #define VQ_RX0_PRI_MASK                         0x000000F0
1301     #define VQ_RX0_PRI_SHIFT                        4
1302     #define VQ_RX1_PRI_MASK                         0x00000F00
1303     #define VQ_RX1_PRI_SHIFT                        8
1304     #define VQ_RX2_PRI_MASK                         0x0000F000
1305     #define VQ_RX2_PRI_SHIFT                        12
1306 
1307     REG32                           _xbf802de8;                      // 0xbf802dC0   0x7a
1308 
1309     REG32                           MCU_Data1;                       // 0xbf802dC0   0x7c
1310 } REG_Ctrl;
1311 
1312 //#########################################################################
1313 //#### TSP3 Bank:0x1702
1314 //#########################################################################
1315 typedef struct _REG_Ctrl2
1316 {
1317     REG16    CFG_00;                                                                      // 0x00
1318         #define    CFG_00_TSP_FILE_IN_TSIF1_EN                                  0x0001    //Set 1: Enable FILE_input
1319         #define    CFG_00_MEM_TS_DATA_ENDIAN_TSIF1                              0x0002    //Set 1 to swap the byte order of TSIF1 DMA DATA bus
1320         #define    CFG_00_TSP_FILE_SEGMENT_TSIF1                                0x0004
1321         #define    CFG_00_FILEIN_RADDR_READ_TSIF1                               0x0008    //Read file DMA read address
1322         #define    CFG_00_MEM_TS_W_ORDER_TSIF1                                  0x0010    //Set 1 to swap the word order of TSIF1 MIU DATA bus
1323         #define    CFG_00_DIS_MIU_RQ_TSIF1                                      0x0020    //Disable the MIU request
1324         #define    CFG_00_RST_TS_FIN1                                           0x0040    //reset TSIF1
1325         #define    CFG_00_RST_FILEIN_TSIF1                                      0x0080    //reset the TSIF1 file in path
1326         #define    CFG_00_RST_CMDQ_FILEIN_TSIF1                                 0x0100    //reset the file in TSIF1 command queue
1327         #define    CFG_00_WB_RST_FILEIN_TSIF1                                   0x0200    //reset DMA to TSIF FSM in TSP clock Domain
1328         #define    CFG_00_RST_WB_DMA_FILEIN_TSIF1                               0x0400    //reset TSIF1 DMA in TSP clock Domain
1329         #define    CFG_00_FILE2MI_PRI_TSIF1                                     0x0800    //Set 1: Higher MIU ABT read priority
1330         #define    CFG_00_RST_READ_DMA_1                                        0x1000    //reset TSIF1 DMA in MIU clock Domain
1331         #define    CFG_00_LPCR2_LOAD_TSIF1                                      0x2000    //Load lpcr2 from TSIF1 90k counter
1332         #define    CFG_00_LPCR2_LOAD_BUF1                                       0x4000    //Load lpcr2 from pdflt1_buffer 90k counter
1333         #define    CFG_00_LPCR2_LOAD_BUF0                                       0x8000    //Load lpcr2 from pdflt0_buffer 90k counter
1334     REG16    CFG_01;                                                                      // 0x01
1335         #define    CFG_01_TSP_FILE_SEGMENT1                                     0x0001
1336         #define    CFG_01_TIMER_EN1                                             0x0002    //1: enable byte delay timer for TSIF1 filein path 0: packet delay timer
1337         #define    CFG_01_PKT192_EN1                                            0x0004    //Set 1 to enable TS packets with 192 bytes on file-in mode. (Blocking TS packets by timestamp)
1338         #define    CFG_01_PKT192_BLK_DISABLE1                                   0x0008    //Set 1 to disable file-in timestamp block scheme
1339         #define    CFG_01_LPCR2_WLD1                                            0x0010    //Set PCR to TSIF1 90k counter
1340         #define    CFG_01_TS_DATA_PORT_SEL1                                     0x0020    //TSIF1 data port output select. 0: select live TS to be TSIF output 1: select data port to be TSIF output
1341         #define    CFG_01_PDFLT2_FILE_SRC                                       0x00c0    //00:disable 01:tsif0 file in port 10:tsif1 file in port 11:disable
1342         #define    CFG_01_PDFLT2_FILE_SRC_SHIFT                                 6
1343 
1344         #define    CFG_01_PCR0_SRC_MASK                                         0x0f00
1345         #define    CFG_01_PCR0_SRC_SHIFT                                        8
1346         #define    CFG_01_PCR0_SRC_TSIF0                                        0x0
1347         #define    CFG_01_PCR0_SRC_TSIF1                                        0x1
1348         #define    CFG_01_PCR0_SRC_TSIF2                                        0x2
1349         #define    CFG_01_PCR0_SRC_TSIF3                                        0x3
1350         #define    CFG_01_PCR0_SRC_TSIF4                                        0x4
1351         #define    CFG_01_PCR0_SRC_TSIF5                                        0x5
1352         #define    CFG_01_PCR0_SRC_PKT_MERGE0                                   0x8
1353         #define    CFG_01_PCR0_SRC_PKT_MERGE1                                   0x9
1354         #define    CFG_01_PCR0_SRC_MM_FILEIN0                                   0xa
1355         #define    CFG_01_PCR0_SRC_MM_FILEIN1                                   0xb
1356         #define    CFG_01_PCR0_SRC_FIQ0                                         0xc
1357         #define    CFG_01_PCR0_SRC_FIQ1                                         0xd
1358 
1359         #define    CFG_01_PCR1_SRC_MASK                                         0xf000
1360         #define    CFG_01_PCR1_SRC_SHIFT                                        12
1361         #define    CFG_01_PCR1_SRC_TSIF0                                        0x0
1362         #define    CFG_01_PCR1_SRC_TSIF1                                        0x1
1363         #define    CFG_01_PCR1_SRC_TSIF2                                        0x2
1364         #define    CFG_01_PCR1_SRC_TSIF3                                        0x3
1365         #define    CFG_01_PCR1_SRC_TSIF4                                        0x4
1366         #define    CFG_01_PCR1_SRC_TSIF5                                        0x5
1367         #define    CFG_01_PCR1_SRC_PKT_MERGE0                                   0x8
1368         #define    CFG_01_PCR1_SRC_PKT_MERGE1                                   0x9
1369         #define    CFG_01_PCR1_SRC_MM_FILEIN0                                   0xa
1370         #define    CFG_01_PCR1_SRC_MM_FILEIN1                                   0xb
1371         #define    CFG_01_PCR1_SRC_FIQ0                                         0xc
1372         #define    CFG_01_PCR1_SRC_FIQ1                                         0xd
1373     REG16    CFG_02;
1374         #define    CFG_02_PKT_CHK_SIZE_FIN1                                     0x00ff    //(Packet Size - 1) for sync detection in TSIF1
1375         #define    CFG_02_PKT_DEMUX_SIZE_1                                      0xff00    //(Packet Size - 1) for sync detection in pkt_demux1
1376         #define    CFG_02_PKT_DEMUX_SIZE_1_SHIFT                                8
1377     REG16    CFG_03;
1378         #define    CFG_03_TSP_FILE_TIMER1                                       0xffff    //Bit [15:0] of timer threshold for TS file playback data fetch from MIU.
1379     REG16    CFG_04;
1380         #define    CFG_04_TSP_FILEIN_ABORT_ECO_TSIF0                            0x0001    //abort tsif0 DMA
1381         #define    CFG_04_TSP_FILEIN_ABORT_ECO_TSIF1                            0x0002    //abort tsif1 DMA
1382         #define    CFG_04_TSP_FILEIN_ABORT_ECO_TSIF2                            0x0004    //abort tsif2 DMA
1383         #define    CFG_04_TSP_FILEIN_ABORT_ECO_TSIF3                            0x0008    //abort tsif3 DMA
1384         #define    CFG_04_MIU_FIXED_LAST_DONE_Z_ABT0                            0x0100    //fix last_done_z to 1T pulse for new miu arbiter
1385         #define    CFG_04_MIU_FIXED_LAST_DONE_Z_ABT1                            0x0200
1386         #define    CFG_04_MIU_FIXED_LAST_DONE_Z_ABT2                            0x0400
1387         #define    CFG_04_MIU_FIXED_LAST_DONE_Z_ABT3                            0x0800
1388         #define    CFG_04_MIU_FIXED_LAST_DONE_Z_ABT4                            0x1000
1389         #define    CFG_04_MIU_FIXED_LAST_DONE_Z_ABT5                            0x2000
1390         #define    CFG_04_MIU_FIXED_LAST_DONE_Z_ABT6                            0x4000
1391         #define    CFG_04_MIU_FIXED_LAST_DONE_Z_ABT7                            0x8000
1392         #define    CFG_04_MIU_FIXED_LAST_DONE_Z_ABT_ALL                         0xFF00
1393     REG16    CFG_05;
1394         #define    CFG_05_TSP_FILEIN_TSIF2                                      0x0001    //Set 1 to swap the word order of TSIF2 MIU DATA bus
1395         #define    CFG_05_MEM_TS_DATA_EDIAN_TSIF2                               0x0002    //Set 1 to swap the byte order of TSIF2 DMA DATA bus
1396         #define    CFG_05_TSP_FILE_SEGMENT_TSIF2                                0x0004    //set 0 to enable file in alignment mdoe
1397         #define    CFG_05_FILEIN_RDDR_READ_TSIF2                                0x0008    //Read file DMA read address
1398         #define    CFG_05_MEM_TS_W_ORDER_TSIF2                                  0x0010    //Set 1: Enable FILE_input
1399         #define    CFG_05_DIS_MIU_RQ_TSIF2                                      0x0020    //Disable the MIU request
1400         #define    CFG_05_RST_TS_FIN2                                           0x0040    //reset TSIF2
1401         #define    CFG_05_RST_FILEIN_TSIF2                                      0x0080    //reset the TSIF2 file in path
1402         #define    CFG_05_RST_CMDQ_FILEIN_TSIF2                                 0x0100    //reset the file in TSIF2 command queue
1403         #define    CFG_05_WB_RST_FILEIN_TSIF2                                   0x0200    //reset DMA to TSIF FSM in TSP clock Domain
1404         #define    CFG_05_RST_WB_DMA_FILEIN_TSIF2                               0x0400    //reset TSIF2 DMA in TSP clock Domain
1405         #define    CFG_05_FILE2MI_PRI_TSIF2                                     0x0800    //Set 1: Higher MIU ABT read priority
1406         #define    CFG_05_RST_READ_DMA_2                                        0x1000    //reset TSIF1 DMA in MIU clock Domain
1407         #define    CFG_05_LPCR2_LOAD_TSIF2                                      0x2000    //Load lpcr2 from TSIF2 90k counter
1408         #define    CFG_05_LPCR2_LOAD_BUF2                                       0x4000    //Load lpcr2 from pdflt2_buffer 90k counter
1409     REG16    CFG_06;
1410         #define    CFG_06_TSP_FILE_SEGMENT2                                     0x0001    //set 0 to enable file in alignment mdoe
1411         #define    CFG_06_TSP_TIMER_EN2                                         0x0002    //1: enable byte delay timer for TSIF2 filein path 0: packet delay timer
1412         #define    CFG_06_TSP_PKT192_EN2                                        0x0004    //Set 1 to enable TS packets with 192 bytes on file-in mode. (Blocking TS packets by timestamp)
1413         #define    CFG_06_TSP_PKT192_BLK_DISABLE2                               0x0008    //Set 1 to disable file-in timestamp block scheme
1414         #define    CFG_06_LPCR2_WLD2                                            0x0010    //Set PCR to TSIF2 90k counter
1415         #define    CFG_06_TS_DATA_PORT_SEL2                                     0x0020    //TSIF2 data port output select. 0: select live TS to be TSIF output  1: select data port to be TSIF output
1416         #define    CFG_06_PIDFLT5_FILE_SRC                                      0x00C0    //pdflt5 file in source 00:disable 01:tsif2 file in port 10:tsif3 file in port 11:disable
1417         #define    CFG_06_PIDFLT5_FILE_SRC_SHIFT                                6
1418         #define    CFG_06_PCR0_ID_SEL                                           0x0700    //pkt merge multi-stream id select 0: stream 0 1: stream 1 2: stream 2 3: stream 3
1419         #define    CFG_06_PCR0_ID_SEL_SHFIT                                     8
1420         #define    CFG_06_PCR1_ID_SEL                                           0x3800    //pkt merge multi-stream id select 0: stream 0 1: stream 1 2: stream 2 3: stream 3
1421         #define    CFG_06_PCR1_ID_SEL_SHFIT                                     11
1422     REG16    CFG_07;
1423         #define    CFG_07_PKT_CHK_SIZE_FIN2                                     0x00ff    //(Packet Size �V 1) for sync detection in TSIF2
1424         #define    CFG_07_PKTDMX_SIZE2                                          0xff00    //(Packet Size �V 1) for sync detection in pkt_demux2
1425         #define    CFG_07_PKTDMX_SIZE2_SHIFT                                    8
1426     REG16    CFG_08;
1427         #define    CFG_08_TSP_FILE_TIMER2                                       0x00ff
1428     REG16    CFG_09;                                                                      // reserved
1429     REG16    CFG_0A;
1430         #define    CFG_0A_TSP_FILE_IN_TSIF3                                     0x0001    //Set 1: Enable FILE_input
1431         #define    CFG_0A_MEM_TS_DATA_EDIAN_TSIF3                               0x0002    //Set 1 to swap the byte order of TSIF3 DMA DATA bus
1432         #define    CFG_0A_TSP_FILE_SEGMENT_TSIF3                                0x0004    //set 0 to enable file in alignment mdoe
1433         #define    CFG_0A_FILEIN_RADDR_READ_TSIF3                               0x0008    //Read file DMA read address
1434         #define    CFG_0A_MEM_TS_W_ORDER_TSIF3                                  0x0010    //Set 1: Enable FILE_input
1435         #define    CFG_0A_DIS_MIU_RQ_TSIF3                                      0x0020    //Set 1 to swap the byte order of TSIF3 DMA DATA bus
1436         #define    CFG_0A_RST_TS_FIN3                                           0x0040    //set 0 to enable file in alignment mdoe
1437         #define    CFG_0A_RST_FILEIN_TSIF3                                      0x0080    //Read file DMA read address
1438         #define    CFG_0A_RST_CMDQ_FILEIN_TSIF3                                 0x0100    //reset the file in TSIF3 command queue
1439         #define    CFG_0A_WB_RST_FILEIN_TSIF3                                   0x0200    //reset DMA to TSIF FSM in TSP clock Domain
1440         #define    CFG_0A_RST_WB_DMA_FILEIN_TSIF3                               0x0400    //reset TSIF3 DMA in TSP clock Domain
1441         #define    CFG_0A_FILE2MI_PRI_TSIF3                                     0x0800    //Set 1: Higher MIU ABT read priority
1442         #define    CFG_0A_RST_READ_DMA_3                                        0x1000    //reset TSIF3 DMA in MIU clock Domain
1443         #define    CFG_0A_LPCR2_LOAD_TSIF3                                      0x2000    //Load lpcr2 from TSIF3 90k counter
1444         #define    CFG_0A_LPCR2_LOAD_BUF3                                       0x4000    //Load lpcr2 from pdflt3_buffer 90k counter
1445     REG16    CFG_0B;
1446         #define    CFG_0B_TSP_FILE_SEGMENT3                                     0x0001    //set 0 to enable file in alignment mdoe
1447         #define    CFG_0B_TIMER_EN3                                             0x0002    //1: enable byte delay timer for TSIF3 filein path 0: packet delay timer
1448         #define    CFG_0B_PKT192_EN3                                            0x0004    //Set 1 to enable TS packets with 192 bytes on file-in mode. (Blocking TS packets by timestamp)
1449         #define    CFG_0B_PKT192_BLK_DISABLE3                                   0x0008    //Set 1 to disable file-in timestamp block scheme
1450         #define    CFG_0B_LPCR2_WLD3                                            0x0010    //Set PCR to TSIF3 90k counter
1451         #define    CFG_0B_TS_DATA_PORT_SEL3                                     0x0020    //TSIF3 data port output select. 0: select live TS to be TSIF output 1: select data port to be TSIF output
1452         #define    CFG_0B_P_SEL3                                                0x0040    //select parallel TS interface for TSIF3
1453         #define    CFG_0B_EXT_SYNC_SEL3                                         0x0080    //select exteranl sync for ts_if3
1454         #define    CFG_0B_TS_IF3_EN                                             0x0100    //set 1 tsif3 live in enable
1455         #define    CFG_0B_TS_DATA3_SWAP                                         0x0200    //tsif3 live in bit order swap
1456     REG16    CFG_0C;
1457         #define    CFG_0C_PKT_CHK_SIZE_FIN3                                     0x00ff    //(Packet Size �V 1) for sync detection in TSIF3
1458         #define    CFG_0C_PKT_DMX_SIZE3                                         0xff00    //(Packet Size �V 1) for sync detection in pkt_demux3
1459         #define    CFG_0C_PKT_DMX_SIZE3_SHIFT                                   8
1460 
1461     REG16    CFG_0D;
1462         #define    CFG_0D_TSP_FILE_TIMER3                                       0xffff    //Bit [15:0] of timer threshold for TS file playback data fetch from MIU.
1463 
1464     REG16    CFG_0E;
1465         #define    CFG_0E_PKT_DEMUX_SIZE_0                                      0x00ff    //(Packet Size - 1) for sync detection in pkt_demux0
1466         #define    CFG_0E_PKT_SIZE3                                             0xff00    //(Packet Size �V 1) for sync detection in pkt_flt3
1467         #define    CFG_0E_PKT_SIZE3_SHIFT                                       8
1468 
1469     REG16    CFG_0F;
1470         #define    CFG_0F_PKT_CHK_SIZE3                                         0x00ff    //(Packet Size �V 1) for sync detection in TSIF3.
1471         #define    CFG_0F_SYNC_BYTE3                                            0xff00    //Sync byte for TSIF3
1472         #define    CFG_0F_SYNC_BYTE3_SHIFT                                      8
1473 
1474     REG16    CFG_10;
1475         #define    CFG_10_RESET_PDFLT0                                          0x0001    //reset Pdflt0
1476         #define    CFG_10_RESET_PDFLT1                                          0x0002    //reset Pdflt1
1477         #define    CFG_10_RESET_PDFLT2                                          0x0004    //reset Pdflt2
1478         #define    CFG_10_RESET_PDFLT3                                          0x0008    //reset Pdflt3
1479         #define    CFG_10_MIU_CHECK_MI2RDY_ABT0                                 0x0100    //fix last_done_z trigger by other clients for new miu arbiter
1480         #define    CFG_10_MIU_CHECK_MI2RDY_ABT1                                 0x0200
1481         #define    CFG_10_MIU_CHECK_MI2RDY_ABT2                                 0x0400
1482         #define    CFG_10_MIU_CHECK_MI2RDY_ABT3                                 0x0800
1483         #define    CFG_10_MIU_CHECK_MI2RDY_ABT4                                 0x1000
1484         #define    CFG_10_MIU_CHECK_MI2RDY_ABT5                                 0x2000
1485         #define    CFG_10_MIU_CHECK_MI2RDY_ABT6                                 0x4000
1486         #define    CFG_10_MIU_CHECK_MI2RDY_ABT7                                 0x8000
1487         #define    CFG_10_MIU_CHECK_MI2RDY_ABT_ALL                              0xFF00
1488     REG16    CFG_11;
1489         #define    CFG_11_RECEIVE_BUF0_SRC                                      0x0003    //Receive BUF0 input Stream source selection 00: pkt_merge0 01: pkt_merge1 10: Dscrmb
1490         #define    CFG_11_RECEIVE_BUF0_SRC_SHIFT                                0
1491         #define    CFG_11_RECEIVE_BUF1_SRC                                      0x000c    //Receive BUF1 input Stream source selection 00: pkt_merge0 01: pkt_merge1 10: Dscrmb
1492         #define    CFG_11_RECEIVE_BUF1_SRC_SHIFT                                2
1493         #define    CFG_11_RECEIVE_BUF2_SRC                                      0x0030    //Receive BUF2 input Stream source selection 00: pkt_merge0 01: pkt_merge1 10: Dscrmb
1494         #define    CFG_11_RECEIVE_BUF2_SRC_SHIFT                                4
1495         #define    CFG_11_RECEIVE_BUF3_SRC                                      0x00c0    //Receive BUF3 input Stream source selection 00: pkt_merge0 01: pkt_merge1 10: Dscrmb
1496         #define    CFG_11_RECEIVE_BUF3_SRC_SHIFT                                6
1497     REG16    CFG_12;
1498         #define    CFG_12_TIMESTAMP_SEL_PVR1                                    0x0001    //PVR1 timestamp sel 0:local timestamp 1:stream timestamp
1499         #define    CFG_12_TIMESTAMP_SEL_PVR2                                    0x0002    //PVR2 timestamp sel 0:local timestamp 1:stream timestamp
1500         #define    CFG_12_TIMESTAMP_SEL_PVR3                                    0x0004    //PVR3 timestamp sel 0:local timestamp 1:stream timestamp
1501         #define    CFG_12_TIMESTAMP_SEL_PVR4                                    0x0008    //PVR4 timestamp sel 0:local timestamp 1:stream timestamp
1502 
1503         #define    CFG_12_REG_REST_RBF0                                         0x0010    //reset Receive buffer0
1504         #define    CFG_12_REG_REST_RBF1                                         0x0020    //reset Receive buffer1
1505         #define    CFG_12_REG_REST_RBF2                                         0x0040    //reset Receive buffer2
1506         #define    CFG_12_REG_REST_RBF3                                         0x0080    //reset Receive buffer2
1507 
1508         #define    CFG_12_REG_REST_PDBF0                                        0x0400    //reset Pdflt_buf0
1509         #define    CFG_12_REG_REST_PDBF1                                        0x0800    //reset Pdflt_buf1
1510         #define    CFG_12_REG_REST_PDBF2                                        0x1000    //reset Pdflt_buf2
1511         #define    CFG_12_REG_REST_PDBF3                                        0x2000    //reset Pdflt_buf3
1512     REG16    CFG_13;
1513         #define    CFG_13_LPCR_WLD0                                             0x0001    //Set PCR to pdflt_buf0 90k counter
1514         #define    CFG_13_LPCR_EN0                                              0x0002    //Enable Pdflt_buf0 90k counter
1515         #define    CFG_13_LPCR_WLD1                                             0x0004    //Set PCR to pdflt_buf1 90k counter
1516         #define    CFG_13_LPCR_EN1                                              0x0008    //Enable Pdflt_buf1 90k counter
1517         #define    CFG_13_LPCR_WLD2                                             0x0010    //Set PCR to pdflt_bu
1518         #define    CFG_13_LPCR_EN2                                              0x0020    //Enable Pdflt_buf1 90k counter
1519         #define    CFG_13_LPCR_WLD3                                             0x0040    //Set PCR to pdflt_bu
1520         #define    CFG_13_LPCR_EN3                                              0x0080    //Enable Pdflt_buf1 90k counter
1521         #define    CFG_13_REG_RESET_ABT0                                        0x4000    //reset pkt_merge0
1522         #define    CFG_13_REG_RESET_ABT1                                        0x8000    //reset pkt_merge1
1523     REG16    CFG_14;
1524         #define    CFG_14_ABT_PORT0_SRC                                         0x0007    //pkt_merge0 input Stream source selection 0: tsif0 stream 1: tsif1 stream 2: tsif2 stream 3: tsif3 stream 4: tsif4 stream 5: tsif5 stream
1525         #define    CFG_14_ABT_PORT0_SRC_SHIFT                                   0
1526         #define    CFG_14_ABT_PORT1_SRC                                         0x0038    //pkt_merge0 input Stream source selection 1: tsif0 stream 1: tsif1 stream 2: tsif2 stream 3: tsif3 stream 4: tsif4 stream 5: tsif5 stream
1527         #define    CFG_14_ABT_PORT1_SRC_SHIFT                                   3
1528         #define    CFG_14_ABT_PORT2_SRC                                         0x01c0    //pkt_merge0 input Stream source selection 2: tsif0 stream 1: tsif1 stream 2: tsif2 stream 3: tsif3 stream 4: tsif4 stream 5: tsif5 stream
1529         #define    CFG_14_ABT_PORT2_SRC_SHIFT                                   6
1530         #define    CFG_14_ABT_PORT3_SRC                                         0x1E00    //pkt_merge0 input Stream source selection 2: tsif0 stream 1: tsif1 stream 2: tsif2 stream 3: tsif3 stream 4: tsif4 stream 5: tsif5 stream
1531         #define    CFG_14_ABT_PORT3_SRC_SHIFT                                   9
1532     REG16    CFG_15;
1533         #define    CFG_15_RBUF_FULL_LEVEL                                       0x0038
1534         #define    CFG_15_PVR3_SRC                                              0x0e00    //PVR3 input path sel 000: pkt_demux0 001: pkt_demux1 010: pkt_demux2 011: pkt_demux3 100: pkt_demux4 101: pkt_demux5
1535         #define    CFG_15_PVR3_SRC_SHIFT                                        9
1536         #define    CFG_15_PVR4_SRC                                              0x7000    //PVR4input path sel 000: pkt_demux0 001: pkt_demux1 010: pkt_demux2 011: pkt_demux3 100: pkt_demux4 101: pkt_demux5
1537         #define    CFG_15_PVR4_SRC_SHIFT                                        12
1538 
1539     REG16    CFG_16;
1540         #define    CFG_16_PVR3_REG_PINGPONG_EN                                  0x0001    //set 1 to enable the pingpong buffer of PVR3
1541         #define    CFG_16_PVR3_STR2MI_EN                                        0x0002    //set 1 to enable PVR3
1542         #define    CFG_16_PVR3_STR2MI_RST_WADR                                  0x0004    //set 1 to reset the PVR3 write pointer to the head address
1543         #define    CFG_16_PVR3_STR2MI_PAUSE                                     0x0008    //set 1 to pause PVR3
1544         #define    CFG_16_PVR3_PKT192_EN                                        0x0010    //set 1 to enable 192 mode of PVR3
1545         #define    CFG_16_PVR3_BURST_LEN_MASK                                   0x0060    //the PVR3 dma burst length 00 : burst 8 01 : burst 4 10/11 : burst 1
1546         #define    CFG_16_PVR3_BURST_LEN_SHIFT                                  5
1547         #define    CFG_16_PVR3_LPCR1_WLD                                        0x0080    //set 1 to write the value of lpcr1 from the register to the lpcr1_buf for PVR3
1548         #define    CFG_16_PVR3_PVR_ALIGN_EN                                     0x0100    //set 1 to enable the function of alignment of PVR3
1549         #define    CFG_16_PVR3_STR2MI_DSWAP                                     0x0200    //set 1 to swap the bit order of stream2miu data bus of PVR3
1550         #define    CFG_16_PVR3_STR2MI_BT_ORDER                                  0x0400    //Byte order of 16-byte recoding buffer to MIU of PVR3 0: Little endian. 1: Big endian
1551         #define    CFG_16_REC_DATA3_INV_EN                                      0x0800    //Set 1 to enable data payload invert for PVR record
1552         #define    CFG_16_PVR3_BLOCK_DIS                                        0x1000    //set 1 to disable the PVR3 fifo blocking mechanism
1553         #define    CFG_16_PID_BYPASS3_REC                                       0x2000    //0: record PES 1: record 188/192
1554         #define    CFG_16_REC_ALL3                                              0x4000    //set 1 to record all
1555         #define    CFG_16_PVR3_LPCR1_RLD                                        0x8000    //set 1 to read the value of lpcr1 from the register to the lpcr1_buf for PVR3
1556     REG32    CFG_17_18;
1557         #define    CFG_17_18_PVR3_STR2MI_HEAD                                   0xffffffff    //[31:27] : reserved [26:0] : MIU start address1 of TS recoding buffer for PVR3
1558     REG32    CFG_19_1A;
1559         #define    CFG_19_1A_PVR3_STR2MI_MID                                    0xffffffff    //[31:27] : reserved [26:0] : MIU middle address1 of TS recoding buffer for PVR3.
1560     REG32    CFG_1B_1C;
1561         #define    CFG_1B_1C_PVR3_STR2MI_TAIL                                   0xffffffff    //[31:27] : reserved [26:0] : MIU tail address1 of TS recoding buffer for PVR3.
1562     REG32    CFG_1D_1E;
1563         #define    CFG_1D_1E_PVR3_STR2MI_HEAD2                                  0xffffffff    //[31:27] : reserved [26:0] : MIU start address2 of TS recoding buffer for PVR3
1564     REG32    CFG_1F_20;
1565         #define    CFG_1F_20_PVR3_STR2MI_MID2                                   0xffffffff    //[31:27] : reserved [26:0] : MIU middle address2 of TS recoding buffer for PVR3.
1566     REG32    CFG_21_22;
1567         #define    CFG_21_22_PVR3_STR2MI_TAIL2                                  0xffffffff    //[31:27] : reserved [26:0] : MIU tail address2 of TS recoding buffer for PVR3.
1568 
1569     REG16    CFG_23;
1570         #define    CFG_23_PVR4_REG_PINGPONG_EN                                  0x0001    //set 1 to enable the pingpong buffer of PVR4
1571         #define    CFG_23_PVR4_STR2MI_EN                                        0x0002    //set 1 to enable PVR4
1572         #define    CFG_23_PVR4_STR2MI_RST_WADR                                  0x0004    //set 1 to reset the PVR4 write pointer to the head address
1573         #define    CFG_23_PVR4_STR2MI_PAUSE                                     0x0008    //set 1 to pause PVR4
1574         #define    CFG_23_PVR4_PKT192_EN                                        0x0010    //set 1 to enable 192 mode of PVR4
1575         #define    CFG_23_PVR4_BURST_LEN_MASK                                   0x0060    //the PVR4 dma burst length 00 : burst 8 01 : burst 4 10/11 : burst 1
1576         #define    CFG_23_PVR4_BURST_LEN_SHIFT                                  5
1577         #define    CFG_23_PVR4_LPCR1_WLD                                        0x0080    //set 1 to write the value of lpcr1 from the register to the lpcr1_buf for PVR4
1578         #define    CFG_23_PVR4_PVR_ALIGN_EN                                     0x0100    //set 1 to enable the function of alignment of PVR4
1579         #define    CFG_23_PVR4_STR2MI_DSWAP                                     0x0200    //set 1 to swap the bit order of stream2miu data bus of PVR4
1580         #define    CFG_23_PVR4_STR2MI_BT_ORDER                                  0x0400    //Byte order of 16-byte recoding buffer to MIU of PVR4 0: Little endian. 1: Big endian
1581         #define    CFG_23_REC_DATA4_INV_EN                                      0x0800    //Set 1 to enable data payload invert for PVR record
1582         #define    CFG_23_PVR4_BLOCK_DIS                                        0x1000    //set 1 to disable the PVR4 fifo blocking mechanism
1583         #define    CFG_23_PID_BYPASS4_REC                                       0x2000    //0: record PES 1: record 188/192
1584         #define    CFG_23_REC_ALL4                                              0x4000    //set 1 to record all
1585         #define    CFG_23_PVR4_LPCR1_RLD                                        0x8000    //set 1 to read the value of lpcr1 from the register to the lpcr1_buf for PVR4
1586 
1587     REG32    CFG_24_25;
1588         #define    CFG_24_25_PVR4_STR2MI_HEAD                                   0xffffffff    //[31:27] : reserved [26:0] : MIU start address1 of TS recoding buffer for PVR4
1589     REG32    CFG_26_27;
1590         #define    CFG_26_27_PVR4_STR2MI_MID                                    0xffffffff    //[31:27] : reserved [26:0] : MIU middle address1 of TS recoding buffer for PVR4
1591     REG32    CFG_28_29;
1592         #define    CFG_28_29_PVR4_STR2MI_TAIL                                   0xffffffff    //[31:27] : reserved [26:0] : MIU tail address1 of TS recoding buffer for PVR4
1593     REG32    CFG_2A_2B;
1594         #define    CFG_2A_2B_PVR4_STR2MI_HEAD2                                  0xffffffff    //[31:27] : reserved [26:0] : MIU start address2 of TS recoding buffer for PVR4
1595     REG32    CFG_2C_2D;
1596         #define    CFG_2C_2D_PVR4_STR2MI_MID2                                   0xffffffff    //[31:27] : reserved [26:0] : MIU middle address2 of TS recoding buffer for PVR4
1597     REG32    CFG_2E_2F;
1598         #define    CFG_2E_2F_PVR4_STR2MI_TAIL2                                  0xffffffff    //[31:27] : reserved [26:0] : MIU tail address2 of TS recoding buffer for PVR4
1599 
1600     REG32    CFG_30_31;
1601         #define    CFG_30_31_REG_TSP_FILEIN_RADDR_TSIF1                         0xffffffff    //Read start address [23:0] (byte unit) in tsif1 and command queue mode
1602     REG32    CFG_32_33;
1603         #define    CFG_32_33_REG_TSP_FILEIN_RNUM_TSIF1                          0xffffffff    //Read number [23:0] (byte unit) in tsif1 and command queue mode
1604     REG16    CFG_34;
1605         #define    CFG_34_REG_TSP_FILEIN_CTRL_TSIF1_START                       0x0001        //bit[0] Set 1 to start tsif1 in command
1606         #define    CFG_34_REG_TSP_FILEIN_CTRL_TSIF1_DONE                        0x0002        //bit[1] 1 : FileIn done
1607         #define    CFG_34_REG_TSP_FILEIN_INIT_TRUST_TSIF1                       0x0004        //bit[2] filein_init_trust for tsif1
1608         #define    CFG_34_REG_TSP_FILEIN_CTRL_TSIF1_ABORT                       0x0010        //bit[4] Set 1 to abort tsif1 in command queue mode
1609     REG32    CFG_35_36;
1610         #define    CFG_35_36_TSP_FILEIN_RADDR_TSIF2                             0xffffffff    //[31:24] : reserved [23:0] : Read start address [15:0] [23:16](byte unit) in tsif2 and command queue mode
1611     REG32    CFG_37_38;
1612         #define    CFG_37_38_TSP_FILEIN_RNUM_TSIF2                              0xffffffff    //[31:24] : reserved [23:0] : Read number [15:0] [23:16] (byte unit) in tsif2 and command queue mode
1613     REG16    CFG_39;
1614         #define    CFG_39_FILEIN_CTRL_TSIF2_START                               0x0001        //bit[0] Set 1 to start tsif2 in command
1615         #define    CFG_39_FILEIN_CTRL_TSIF2_DONE                                0x0002        //bit[1] 1: FileIn done
1616         #define    CFG_39_FILEIN_INIT_TRUST_TSIF2                               0x0004        //bit[2] filein_init_trust for tsif2
1617         #define    CFG_39_FILEIN_CTRL_TSIF2_ABORT                               0x0010        //bit[4] Set 1 to abort tsif2 in command queue mode
1618     REG32    CFG_3A_3B;
1619         #define    CFG_3A_3B_TSP_FILEIN_RADDR_TSIF3                             0xffffffff    //[31:24] : reserved [23:0] : Read start address [15:0] [23:16](byte unit) in tsif2 and command queue mode
1620     REG32    CFG_3C_3D;
1621         #define    CFG_3C_3D_TSP_FILEIN_RNUM_TSIF3                              0xffffffff    //[31:24] : reserved [23:0] : Read number [15:0] [23:16] (byte unit) in tsif2 and command queue mode
1622     REG16    CFG_3E;
1623         #define    CFG_3E_FILEIN_CTRL_TSIF3_START                               0x0001        //bit[0] Set 1 to start tsif2 in command
1624         #define    CFG_3E_FILEIN_CTRL_TSIF3_DONE                                0x0002        //bit[1] 1: FileIn done
1625         #define    CFG_3E_FILEIN_INIT_TRUST_TSIF3                               0x0004        //bit[2] filein_init_trust for tsif3
1626         #define    CFG_3E_FILEIN_CTRL_TSIF3_ABORT                               0x0010        //bit[4] Set 1 to abort tsif2 in command queue mode
1627     REG16    CFG_3F;
1628         #define    CFG_3F_REG_TSIF1_CMD_QUEUE_WR_CNT                            0x001f
1629         #define    CFG_3F_REG_TSIF1_CMD_QUEUE_FIFO_FULL                         0x0040
1630         #define    CFG_3F_REG_TSIF1_CMD_QUEUE_FIFO_EMPTY                        0x0080
1631         #define    CFG_3F_REG_TSIF1_CMD_QUEUE_WR_LEVEL                          0x0300
1632         #define    CFG_3F_REG_TSIF1_CMD_QUEUE_LEVEL_SHIFT                       8
1633         #define    CFG_3F_REG_TSIF1_CMD_QUEUE_SIZE                              16
1634     REG16    CFG_40;
1635         #define    CFG_40_REG_TSIF2_CMD_QUEUE_WR_CNT                            0x001f
1636         #define    CFG_40_REG_TSIF2_CMD_QUEUE_FIFO_FULL                         0x0040
1637         #define    CFG_40_REG_TSIF2_CMD_QUEUE_FIFO_EMPTY                        0x0080
1638         #define    CFG_40_REG_TSIF2_CMD_QUEUE_WR_LEVEL                          0x0300
1639         #define    CFG_40_REG_TSIF2_CMD_QUEUE_LEVEL_SHIFT                       8
1640         #define    CFG_40_REG_TSIF2_CMD_QUEUE_SIZE                              16
1641     REG16    CFG_41;
1642         #define    CFG_41_REG_TSIF3_CMD_QUEUE_WR_CNT                            0x001f
1643         #define    CFG_41_REG_TSIF3_CMD_QUEUE_FIFO_FULL                         0x0040
1644         #define    CFG_41_REG_TSIF3_CMD_QUEUE_FIFO_EMPTY                        0x0080
1645         #define    CFG_41_REG_TSIF3_CMD_QUEUE_WR_LEVEL                          0x0300
1646         #define    CFG_41_REG_TSIF3_CMD_QUEUE_LEVEL_SHIFT                       8
1647         #define    CFG_41_REG_TSIF3_CMD_QUEUE_SIZE                              16
1648     REG32    CFG_42_43;
1649         #define    CFG_42_43_REG_TIMESTAMP_TSP_FILEIN_TSIF1                     0xffffffff    //tsif1 pkt timestamp
1650     REG32    CFG_44_45;
1651         #define    CFG_44_45_REG_TIMESTAMP_TSP_FILEIN_TSIF2                     0xffffffff    //tsif2 pkt timestamp
1652     REG32    CFG_46_47;
1653         #define    CFG_46_47_REG_TIMESTAMP_TSP_FILEIN_TSIF3                     0xffffffff    //tsif3 pkt timestamp
1654     REG16    CFG_48;
1655         #define    CFG_48_REG_INT0                                              0xffff
1656     REG16    CFG_49;
1657     REG16    CFG_4A_4F[6];
1658     REG32    CFG_50_51;
1659         #define    CFG_50_51_LPCR2_TSIF1_RD                                     0xffffffff    //tsif1 90k counter value
1660     REG32    CFG_52_53;
1661         #define    CFG_52_53_LPCR2_TSIF2_RD                                     0xffffffff    //tsif2 90k counter value
1662     REG32    CFG_54_55;
1663         #define    CFG_54_55_LPCR2_TSIF3_RD                                     0xffffffff    //tsif3 90k counter value
1664     REG32    CFG_56_57;
1665         #define    CFG_56_57_LPCR2_BUF0_RD                                      0xffffffff    // pdflt_buf0 90k counter value
1666     REG32    CFG_58_59;
1667         #define    CFG_58_59_LPCR2_BUF1_RD                                      0xffffffff    // pdflt_buf1 90k counter value
1668     REG32    CFG_5A_5B;
1669         #define    CFG_5A_5B_LPCR2_BUF2_RD                                      0xffffffff    // pdflt_buf2 90k counter value
1670     REG32    CFG_5C_5D;
1671         #define    CFG_5C_5D_LPCR2_BUF3_RD                                      0xffffffff    // pdflt_buf3 90k counter value
1672     REG32    CFG_5E_5F;
1673         #define    CFG_5E_5F_LPCR2_BUF4_RD                                      0xffffffff    // pdflt_buf4 90k counter value
1674     REG32    CFG_60_61;
1675         #define    CFG_60_61_LPCR2_BUF5_RD                                      0xffffffff    // pdflt_buf5 90k counter value
1676     REG32    CFG_62_63;
1677         #define    CFG_62_63_LPCR2_PVR3_RD                                      0xffffffff    // PVR3 90k counter value
1678     REG32    CFG_64_65;                                                                       // Reserved
1679         #define    CFG_64_65_LPCR2_PVR4_RD                                      0xffffffff    // PVR4 90k counter value
1680     REG32    CFG_66_67;
1681         #define    CFG_66_67_PVR3_STR2MI_WADR_R                                 0xffffffff    // PVR3 write point
1682     REG32    CFG_68_69;
1683         #define    CFG_68_69_PVR4_STR2MI_WADR_R                                 0xffffffff    // PVR4 write point
1684     REG32    CFG_6A_6B;
1685         #define    CFG_6A_6B_TSP2MI_RADDR_S_TSIF1                               0x0fffffff    // tsif1 DMA read point
1686     REG32    CFG_6C_6D;
1687         #define    CFG_6C_6D_TSP2MI_RADDR_S_TSIF2                               0x0fffffff    // tsif2 DMA read point
1688     REG32    CFG_6E_6F;
1689         #define    CFG_6E_6F_TSP2MI_RADDR_S_TSIF3                               0x0fffffff    // tsif3 DMA read point
1690     REG16    CFG_70;
1691         #define    CFG_70_MATCHECED_VPID_3D_MASK                                0x1fff
1692         #define    CFG_70_CHANGE_VPID_3D                                        0x4000
1693     REG16    CFG_71;
1694         #define    CFG_71_MATCHECED_APID_B_MASK                                 0x1fff
1695         #define    CFG_71_CHANGE_APID_B                                         0x4000
1696     REG16    CFG_72;
1697         #define    CFG_72_MERGE_FIFO_STATUS                                     0x1fff
1698     REG16    CFG_73;
1699         #define    CFG_73_PVR_STATUS_PVR3_FIFO_MASK                             0x000f
1700         #define    CFG_73_PVR_STATUS_PVR3_FIFO_SHIFT                            0
1701         #define    CFG_73_PVR_STATUS_PVR3_EVER_OVERFLOW_MASK                    0x0001
1702         #define    CFG_73_PVR_STATUS_PVR3_EVER_OVERFLOW_SHIFT                   4
1703         #define    CFG_73_PVR_STATUS_PVR3_STR2MI_INT_MASK                       0x0006
1704         #define    CFG_73_PVR_STATUS_PVR3_STR2MI_INT_SHIFT                      5
1705         #define    CFG_73_PVR_STATUS_PVR4_FIFO_MASK                             0x000f
1706         #define    CFG_73_PVR_STATUS_PVR4_FIFO_SHIFT                            8
1707         #define    CFG_73_PVR_STATUS_PVR4_EVER_OVERFLOW_MASK                    0x0001
1708         #define    CFG_73_PVR_STATUS_PVR4_EVER_OVERFLOW_SHIFT                   12
1709         #define    CFG_73_PVR_STATUS_PVR4_STR2MI_INT_MASK                       0x0006
1710         #define    CFG_73_PVR_STATUS_PVR4_STR2MI_INT_SHIFT                      13
1711     REG16    CFG_74;
1712         #define    CFG_74_MATCHECED_APID_C_MASK                                 0x1fff
1713         #define    CFG_74_CHANGE_APID_C                                         0x4000
1714     REG16    CFG_75;
1715         #define    CFG_75_FI_MOBF_INDEC_TSIF1_MASK                              0x0000001F
1716     REG16    CFG_76;
1717         #define    CFG_76_FI_MOBF_INDEC_TSIF2_MASK                              0x0000001F
1718     REG16    CFG_77;
1719         #define    CFG_77_FI_MOBF_INDEC_TSIF3_MASK                              0x0000001F
1720     REG16    CFG_78_7B[4];
1721         #define    CFG_78_PVR3_INDEX                                            0x0000001F
1722     REG16    CFG_7C;
1723         #define    CFG_7C_MATCHECED_APID_D_MASK                                 0x1fff
1724         #define    CFG_7C_CHANGE_APID_D                                         0x4000
1725     REG16    CFG_7D;
1726         #define    CFG_7D_MATCHECED_VPID_3_MASK                                 0x1fff
1727         #define    CFG_7D_CHANGE_VPID_3                                         0x4000
1728     REG16    CFG_7E;
1729         #define    CFG_7E_MATCHECED_VPID_4_MASK                                 0x1fff
1730         #define    CFG_7E_CHANGE_VPID_4                                         0x4000
1731 
1732 } REG_Ctrl2;
1733 
1734 //#########################################################################
1735 //#### TSP4 Bank:0x1703
1736 //#########################################################################
1737 typedef struct _REG_Ctrl3
1738 {
1739     REG16   CFG3_00_09[10];                                                                         // 0x00 ~ 0x09
1740     REG16   CFG3_0A;                                                                                // 0x0A
1741         #define CFG3_0A_REG_PDFLT_BF0_CAVID                                     0x001F
1742         #define CFG3_0A_REG_PDFLT_BF1_CAVID                                     0x03E0
1743         #define CFG3_0A_REG_PDFLT_BF2_CAVID                                     0x7C00
1744     REG16   CFG3_0B;                                                                                // 0x0B
1745     REG16   CFG3_0C;                                                                                // 0x0C
1746         #define CFG3_0C_RBF0_PASS_MODE                                          0x0001
1747         #define CFG3_0C_RBF1_PASS_MODE                                          0x0002
1748         #define CFG3_0C_RBF2_PASS_MODE                                          0x0004
1749         #define CFG3_0C_RBF3_PASS_MODE                                          0x0008
1750 
1751         #define CFG3_0C_PKTDMX_CC_DROP_MSAK                                     0x03C0
1752         #define CFG3_0C_PKTDMX_CC_DROP_SHIFT                                    0x0006
1753         #define CFG3_0C_PIDFLT0_DUP_CC_SKIP                                     0x0040
1754         #define CFG3_0C_PIDFLT1_DUP_CC_SKIP                                     0x0080
1755         #define CFG3_0C_PIDFLT2_DUP_CC_SKIP                                     0x0100
1756         #define CFG3_0C_PIDFLT3_DUP_CC_SKIP                                     0x0200
1757 
1758     REG16   CFG3_0D;                                                                                // 0x0D
1759         #define CFG3_0D_PIDFLT0_ADP_DUP_CC_SKIP                                 0x0001
1760         #define CFG3_0D_PIDFLT1_ADP_DUP_CC_SKIP                                 0x0002
1761         #define CFG3_0D_PIDFLT2_ADP_DUP_CC_SKIP                                 0x0004
1762         #define CFG3_0D_PIDFLT3_ADP_DUP_CC_SKIP                                 0x0008
1763     REG16   CFG3_0E;                                                                                // 0x0E
1764         #define CFG3_0E_PDFBUF_FULL_SEL                                         0x0007
1765         #define CFG3_0E_PKT_MERGE_TIMESTAMP_SRC_SEL                             0x01F8              //reg_pkt_merge_timestamp_src_sel=>
1766         #define CFG3_0E_PIDBUF0_TIMESTAMP_27M                                   0x0008              //pdflt buffer 0 timestamp sel 1: 27m 0: 90k
1767         #define CFG3_0E_PIDBUF1_TIMESTAMP_27M                                   0x0010              //pdflt buffer 1 timestamp sel 1: 27m 0: 90k
1768         #define CFG3_0E_PIDBUF2_TIMESTAMP_27M                                   0x0020              //pdflt buffer 2 timestamp sel 1: 27m 0: 90k
1769         #define CFG3_0E_PIDBUF3_TIMESTAMP_27M                                   0x0040              //pdflt buffer 3 timestamp sel 1: 27m 0: 90k
1770         #define CFG3_0E_STREAM2MIU1_C27M                                        0x0200              //reg_stream2miu1_c90k_sel=>Stream2miu1  timestamp sel 1: 27m 0: 90k
1771         #define CFG3_0E_STREAM2MIU2_C27M                                        0x0400              //reg_stream2miu2_c90k_sel=>Stream2miu2  timestamp sel 1: 27m 0: 90k
1772         #define CFG3_0E_STREAM2MIU3_C27M                                        0x0800              //reg_stream2miu3_c90k_sel=>Stream2miu3  timestamp sel 1: 27m 0: 90k
1773         #define CFG3_0E_STREAM2MIU4_C27M                                        0x1000              //reg_stream2miu4_c90k_sel=>Stream2miu4  timestamp sel 1: 27m 0: 90k
1774     REG16   CFG3_0F;                                                                                // 0x0F
1775         #define CFG3_0F_TSIF0_C27M                                              0x0001              //reg_tsif0_c90k_sel=>Tsif0  timestamp sel 1: 27m 0: 90k
1776         #define CFG3_0F_TSIF1_C27M                                              0x0002              //reg_tsif1_c90k_sel=>Tsif1  timestamp sel 1: 27m 0: 90k
1777         #define CFG3_0F_TSIF2_C27M                                              0x0004              //reg_tsif2_c90k_sel=>Tsif2  timestamp sel 1: 27m 0: 90k
1778         #define CFG3_0F_TSIF3_C27M                                              0x0008              //reg_tsif3_c90k_sel=>Tsif3  timestamp sel 1: 27m 0: 90k
1779     REG16   CFG3_10;                                                                                // 0x10
1780         #define CFG3_10_TSO0_SRC                                                0x0007              //reg_tso0_src
1781         #define CFG3_10_TSO0_SRC_SHIFT                                          0
1782         #define CFG3_10_TSO0_SRC_PKTDMX0                                        0x0001
1783         #define CFG3_10_TSO0_SRC_PKTDMX1                                        0x0002
1784         #define CFG3_10_TSO0_SRC_PKTDMX2                                        0x0004
1785         #define CFG3_10_TSO1_SRC                                                0x0038              //reg_tso1_src
1786         #define CFG3_10_TSO1_SRC_SHIFT                                          3
1787         #define CFG3_10_TSO1_SRC_PKTDMX0                                        0x0001
1788         #define CFG3_10_TSO1_SRC_PKTDMX1                                        0x0002
1789         #define CFG3_10_TSO1_SRC_PKTDMX2                                        0x0004
1790         #define CFG3_10_TSO0_BLOCK_DIS                                          0x1000              //reg_tso0_block_dis
1791         #define CFG3_10_TSO1_BLOCK_DIS                                          0x2000              //reg_tso1_block_dis
1792         #define CFG3_10_PS_MODE_SRC_MASK                                        0x01C0
1793         #define CFG3_10_PS_MODE_SRC_SHIFT                                       6
1794 
1795     REG16   CFG3_11;                                                                                // 0x11
1796     REG32   CFG3_12_13;                                                                             // reg_dmaw_lbnd4
1797     REG32   CFG3_14_15;                                                                             //reg_dmaw_ubnd4
1798     REG16   CFG3_16;                                                                                // 0x16
1799         #define CFG3_16_FIXED_DMA_RSTART_OTP_ONEWAY_LOAD_FW                     0x8000
1800     REG16   CFG3_17;                                                                                // 0x17
1801         #define CFG3_17_INIT_TIMESTAMP_TSIF_0                                   0x0040
1802         #define CFG3_17_INIT_TIMESTAMP_TSIF_1                                   0x0080
1803         #define CFG3_17_INIT_TIMESTAMP_TSIF_2                                   0x0100
1804         #define CFG3_17_INIT_TIMESTAMP_TSIF_3                                   0x0200
1805     REG16   CFG3_18;
1806         #define CFG3_18_HD_0000_TO_SECTION_RVU                                  0x0001
1807         #define CFG3_18_HD_1100_TO_SECTION_RVU                                  0x0002
1808         #define CFG3_18_HD_10X0_11X0_TO_SECTION_RVU                             0x0004
1809         #define CFG3_18_HD_0000_TO_SECTION_DIRECTV                              0x0100
1810         #define CFG3_18_HD_1100_TO_SECTION_DIRECTV                              0x0200
1811         #define CFG3_18_HD_10X0_11X0_TO_SECTION_DIRECTV                         0x0400
1812     REG16   CFG3_19;
1813         #define CFG3_19_DIRECTV_EN0                                             0x0008
1814         #define CFG3_19_DIRECTV_EN1                                             0x0080
1815         #define CFG3_19_DIRECTV_EN2                                             0x0800
1816         #define CFG3_19_DIRECTV_EN3                                             0x8000
1817     REG16   CFG3_1A;
1818         #define CFG3_1A_RVU_DIRECTV_AFTER_CA_ENABLE_PATH0                       0x0100 //U02
1819         #define CFG3_1A_RVU_DIRECTV_AFTER_CA_ENABLE_PATH1                       0x0200 //U02
1820         #define CFG3_1A_RVU_DIRECTV_AFTER_CA_ENABLE_PATH2                       0x0400 //U02
1821         #define CFG3_1A_RVU_DIRECTV_AFTER_CA_ENABLE_PATH3                       0x0800 //U02
1822         #define CFG3_1A_RVU_DIRECTV_AFTER_CA_ENABLE_MASK                        0x0F00
1823     REG16   CFG3_1B;
1824     REG16   CFG3_1C;
1825         #define CFG3_1C_PATH0_RVU_ALWAYS_PAYLOAD_128                            0x0400 //U02
1826         #define CFG3_1C_PATH1_RVU_ALWAYS_PAYLOAD_128                            0x0800 //U02
1827         #define CFG3_1C_PATH2_RVU_ALWAYS_PAYLOAD_128                            0x1000 //U02
1828         #define CFG3_1C_PATH3_RVU_ALWAYS_PAYLOAD_128                            0x2000 //U02
1829         #define CFG3_1C_RVU_ALWAYS_PAYLOAD_128_MASK                             0x3C00
1830     REG16   CFG3_1D;
1831     REG16   CFG3_1E;                                                                                // 0X1E
1832         #define CFG3_1E_TSIF0_SPD_RESET                                         0x0001              //Tsif0 SPD rest
1833         #define CFG3_1E_TSIF1_SPD_RESET                                         0x0002              //Tsif1 SPD rest
1834         #define CFG3_1E_TSIF2_SPD_RESET                                         0x0004              //Tsif2 SPD rest
1835         #define CFG3_1E_TSIF3_SPD_RESET                                         0x0008              //Tsif3 SPD rest
1836     REG16   CFG3_1F;                                                                                // 0x1F
1837     REG16   CFG3_20;                                                                                // 0x20
1838         #define CFG3_20_PIDFLT0_CLR_REPLACE_EN_MASK                             0x000F              //reg_pdflt0_clear_replace_en=>clear pdflt 0  cc replace function flag
1839         #define CFG3_20_PIDFLT1_CLR_REPLACE_EN_MASK                             0x00F0              //reg_pdflt1_clear_replace_en=>clear pdflt 0  cc replace function flag
1840         #define CFG3_20_PIDFLT2_CLR_REPLACE_EN_MASK                             0x0F00              //reg_pdflt2_clear_replace_en=>clear pdflt 0  cc replace function flag
1841         #define CFG3_20_PIDFLT3_CLR_REPLACE_EN_MASK                             0xF000              //reg_pdflt3_clear_replace_en=>clear pdflt 0  cc replace function flag
1842     REG16   CFG3_21;                                                                                // 0x21
1843         #define CFG3_21_TSIF0_FILE_PAUSE                                        0x0100              // Set 1 to inform TSIF(file-in engine) back-end pipe is full
1844         #define CFG3_21_TSIF1_FILE_PAUSE                                        0x0200              // and don't transmit data
1845         #define CFG3_21_TSIF2_FILE_PAUSE                                        0x0400
1846         #define CFG3_21_TSIF3_FILE_PAUSE                                        0x0800
1847     REG16   CFG3_22;
1848         #define CFG3_22_PVR1_PKT_MEET_SIZE_L_MASK                               0xFFFF              //PVR1 callback PKT Meet Size
1849     REG16   CFG3_23;
1850         #define CFG3_23_PVR1_PKT_MEET_SIZE_H_MASK                               0x00FF
1851         #define CFG3_23_PVR1_STR2MI_CNT_CLR                                     0x0100
1852         #define CFG3_23_PVR1_STR2MI_CNT_INTMODE                                 0x0200
1853         #define CFG3_23_PVR1_STR2MI_SYNC_INTMODE                                0x0400
1854     REG16   CFG3_24;
1855         #define CFG3_24_PVR2_PKT_MEET_SIZE_L_MASK                               0xFFFF              //PVR2 callback PKT Meet Size
1856     REG16   CFG3_25;
1857         #define CFG3_25_PVR2_PKT_MEET_SIZE_H_MASK                               0x00FF
1858         #define CFG3_25_PVR2_STR2MI_CNT_CLR                                     0x0100
1859         #define CFG3_25_PVR2_STR2MI_CNT_INTMODE                                 0x0200
1860         #define CFG3_25_PVR2_STR2MI_SYNC_INTMODE                                0x0400
1861     REG16   CFG3_26;
1862         #define CFG3_26_PVR3_PKT_MEET_SIZE_L_MASK                               0xFFFF              //PVR3 callback PKT Meet Size
1863     REG16   CFG3_27;
1864         #define CFG3_27_PVR3_PKT_MEET_SIZE_H_MASK                               0x00FF
1865         #define CFG3_27_PVR3_STR2MI_CNT_CLR                                     0x0100
1866         #define CFG3_27_PVR3_STR2MI_CNT_INTMODE                                 0x0200
1867         #define CFG3_27_PVR3_STR2MI_SYNC_INTMODE                                0x0400
1868     REG16   CFG3_28_29[2];                                                                          // 0x28 ~ 0x29
1869     REG16   CFG3_2A;
1870         #define CFG3_2A_PKTDMX0_TRACE_MARK_V_EN                                 0x0001
1871         #define CFG3_2A_PKTDMX0_TRACE_MARK_V3D_EN                               0x0002
1872         #define CFG3_2A_PKTDMX0_TRACE_MARK_A_EN                                 0x0004
1873         #define CFG3_2A_PKTDMX0_TRACE_MARK_AB_EN                                0x0008
1874         #define CFG3_2A_PKTDMX0_TRACE_MARK_AC_EN                                0x0010
1875         #define CFG3_2A_PKTDMX1_TRACE_MARK_V_EN                                 0x0020
1876         #define CFG3_2A_PKTDMX1_TRACE_MARK_V3D_EN                               0x0040
1877         #define CFG3_2A_PKTDMX1_TRACE_MARK_A_EN                                 0x0080
1878         #define CFG3_2A_PKTDMX1_TRACE_MARK_AB_EN                                0x0100
1879         #define CFG3_2A_PKTDMX1_TRACE_MARK_AC_EN                                0x0200
1880         #define CFG3_2A_PKTDMX2_TRACE_MARK_V_EN                                 0x0400
1881         #define CFG3_2A_PKTDMX2_TRACE_MARK_V3D_EN                               0x0800
1882         #define CFG3_2A_PKTDMX2_TRACE_MARK_A_EN                                 0x1000
1883         #define CFG3_2A_PKTDMX2_TRACE_MARK_AB_EN                                0x2000
1884         #define CFG3_2A_PKTDMX2_TRACE_MARK_AC_EN                                0x4000
1885     REG16   CFG3_2B;
1886         #define CFG3_2B_PKTDMX3_TRACE_MARK_V_EN                                 0x0001
1887         #define CFG3_2B_PKTDMX3_TRACE_MARK_V3D_EN                               0x0002
1888         #define CFG3_2B_PKTDMX3_TRACE_MARK_A_EN                                 0x0004
1889         #define CFG3_2B_PKTDMX3_TRACE_MARK_AB_EN                                0x0008
1890         #define CFG3_2B_PKTDMX3_TRACE_MARK_AC_EN                                0x0010
1891         #define CFG3_2B_PKTDMX4_TRACE_MARK_V_EN                                 0x0020
1892         #define CFG3_2B_PKTDMX4_TRACE_MARK_V3D_EN                               0x0040
1893         #define CFG3_2B_PKTDMX4_TRACE_MARK_A_EN                                 0x0080
1894         #define CFG3_2B_PKTDMX4_TRACE_MARK_AB_EN                                0x0100
1895         #define CFG3_2B_PKTDMX4_TRACE_MARK_AC_EN                                0x0200
1896     REG16   CFG3_2C;
1897         #define CFG3_2C_PDFLT0_NDS_TEST_MODE                                    0x0001
1898         #define CFG3_2C_PDFLT1_NDS_TEST_MODE                                    0x0002
1899         #define CFG3_2C_PDFLT2_NDS_TEST_MODE                                    0x0004
1900         #define CFG3_2C_PDFLT3_NDS_TEST_MODE                                    0x0008
1901         #define CFG3_2C_AVFIFO_READ_SEL_MASK                                    0x01C0
1902         #define CFG3_2C_AVFIFO_READ_SEL_SHIFT                                   6
1903         #define CFG3_2C_AVFIFO_READ_SEL_V                                       0
1904         #define CFG3_2C_AVFIFO_READ_SEL_A                                       1
1905         #define CFG3_2C_AVFIFO_READ_SEL_AB                                      2
1906         #define CFG3_2C_AVFIFO_READ_SEL_V3D                                     3
1907         #define CFG3_2C_AVFIFO_READ_SEL_AC                                      4
1908         #define CFG3_2C_AVFIFO_READ_SEL_AD                                      5
1909         #define CFG3_2C_AVFIFO_READ_SEL_V3                                      6
1910         #define CFG3_2C_AVFIFO_READ_SEL_V4                                      7
1911         #define CFG3_2C_DEBUG_WR_SRC_SEL_MASK                                   0x0E00
1912     REG16   CFG3_2D;
1913         #define CFG3_2D_FIXED_RM_PINPONG_SYCN_IN_ECO                            0x0001              // fixed_rm_pinpong_sycn_in_eco
1914         #define CFG3_2D_VPID_3D_BYPASS                                          0x0002              // reg_vpid_3d_bypass
1915         #define CFG3_2D_APID_B_BYPASS                                           0x0004              // reg_apid_b_bypass
1916         #define CFG3_2D_APID_C_BYPASS                                           0x0008              // reg_apid_b_bypass
1917         #define CFG3_2D_APID_D_BYPASS                                           0x0010              // reg_apid_b_bypass
1918         #define CFG3_2D_PKTDMX0_TRACE_MARK_AD_EN                                0x0020              // reg_pkt_demux0_trace_mark_ad_en=>set 1 enable trace mark function in pktdemux0 audio d path
1919         #define CFG3_2D_PKTDMX1_TRACE_MARK_AD_EN                                0x0040              // reg_pkt_demux1_trace_mark_ad_en=>set 1 enable trace mark function in pktdemux1 audio d path
1920         #define CFG3_2D_PKTDMX2_TRACE_MARK_AD_EN                                0x0080              // reg_pkt_demux2_trace_mark_ad_en=>set 1 enable trace mark function in pktdemux2 audio d path
1921         #define CFG3_2D_PKTDMX3_TRACE_MARK_AD_EN                                0x0100              // reg_pkt_demux3_trace_mark_ad_en=>set 1 enable trace mark function in pktdemux3 audio d path
1922         #define CFG3_2D_FILTER_NULL_PKT                                         0x0800
1923     REG16   CFG3_2E;
1924         #define CFG3_2E_VPID_3_BYPASS                                           0x0001              // reg_vpid_3_bypass
1925         #define CFG3_2E_PKTDMX0_TRACE_MARK_V3_EN                                0x0002              // reg_pkt_demux0_trace_mark_v3_en=>set 1 enable trace mark function in pktdemux0 video 3 path
1926         #define CFG3_2E_PKTDMX1_TRACE_MARK_V3_EN                                0x0004              // reg_pkt_demux1_trace_mark_v3_en=>set 1 enable trace mark function in pktdemux1 video 3 path
1927         #define CFG3_2E_PKTDMX2_TRACE_MARK_V3_EN                                0x0008              // reg_pkt_demux2_trace_mark_v3_en=>set 1 enable trace mark function in pktdemux2 video 3 path
1928         #define CFG3_2E_PKTDMX3_TRACE_MARK_V3_EN                                0x0010              // reg_pkt_demux3_trace_mark_v3_en=>set 1 enable trace mark function in pktdemux3 video 3 path
1929     REG16   CFG3_2F;
1930         #define CFG3_2F_VPID_4_BYPASS                                           0x0001              // reg_vpid_4_bypass
1931         #define CFG3_2F_PKTDMX0_TRACE_MARK_V4_EN                                0x0002              // reg_pkt_demux0_trace_mark_v3_en=>set 1 enable trace mark function in pktdemux0 video 4 path
1932         #define CFG3_2F_PKTDMX1_TRACE_MARK_V4_EN                                0x0004              // reg_pkt_demux1_trace_mark_v3_en=>set 1 enable trace mark function in pktdemux1 video 4 path
1933         #define CFG3_2F_PKTDMX2_TRACE_MARK_V4_EN                                0x0008              // reg_pkt_demux2_trace_mark_v3_en=>set 1 enable trace mark function in pktdemux2 video 4 path
1934         #define CFG3_2F_PKTDMX3_TRACE_MARK_V4_EN                                0x0010              // reg_pkt_demux3_trace_mark_v3_en=>set 1 enable trace mark function in pktdemux3 video 4 path
1935     REG16   CFG3_30;                                                                                // 0x30 reserved
1936     REG16   CFG3_31;                                                                                // 0x31
1937         #define CFG3_31_PVR1_MEET_SIZE_CNT_R_MASK                               0x00FF
1938         #define CFG3_31_PVR2_MEET_SIZE_CNT_R_MASK                               0xFF00
1939     REG16   CFG3_32;                                                                                // 0x32
1940         #define CFG3_31_PVR3_MEET_SIZE_CNT_R_MASK                               0x00FF
1941     REG16   CFG3_33;
1942         #define TSP_AFIFOC_EMPTY                                                0x0002
1943         #define TSP_AFIFOC_EMPTY_SHFT                                           1
1944         #define TSP_AFIFOC_FULL                                                 0x0004
1945         #define TSP_AFIFOC_FULL_SHFT                                            2
1946         #define TSP_AFIFOC_LEVEL                                                0x0018
1947         #define TSP_AFIFOC_LEVEL_SHFT                                           3
1948         #define TSP_AFIFOD_EMPTY                                                0x1000
1949         #define TSP_AFIFOD_EMPTY_SHFT                                           12
1950         #define TSP_AFIFOD_FULL                                                 0x4000
1951         #define TSP_AFIFOD_FULL_SHFT                                            13
1952         #define TSP_AFIFOD_LEVEL                                                0xC000
1953         #define TSP_AFIFOD_LEVEL_SHFT                                           14
1954     REG16   CFG3_34;                                                                                // 0x34
1955         #define CFG3_34_DUP_PKT_SKIP_V                                          0x0001              //reg_dup_pkt_skip_v
1956         #define CFG3_34_DUP_PKT_SKIP_V3D                                        0x0002              //reg_dup_pkt_skip_v3d
1957         #define CFG3_34_DUP_PKT_SKIP_A                                          0x0004              //reg_dup_pkt_skip_a
1958         #define CFG3_34_DUP_PKT_SKIP_AB                                         0x0008              //reg_dup_pkt_skip_ab
1959         #define CFG3_34_DUP_PKT_SKIP_AC                                         0x0010              //reg_dup_pkt_skip_ac
1960         #define CFG3_34_DUP_PKT_SKIP_AD                                         0x0020              //reg_dup_pkt_skip_ad
1961         #define CFG3_34_MASK_SRC_V_EN                                           0x0100              //mask_scr_vid_en
1962         #define CFG3_34_MASK_SRC_V3D_EN                                         0x0200              //mask_scr_v3d_en
1963         #define CFG3_34_MASK_SRC_A_EN                                           0x0400              //mask_scr_aud_en
1964         #define CFG3_34_MASK_SRC_AB_EN                                          0x0800              //mask_scr_aud_b_en
1965         #define CFG3_34_MASK_SRC_AC_EN                                          0x1000              //mask_scr_aud_c_en
1966         #define CFG3_34_MASK_SRC_AD_EN                                          0x2000              //mask_scr_aud_d_en
1967         #define CFG3_34_FIX_192_TIMER_0_EN                                      0x4000              //reg_fix_192_timer_0_en
1968         #define CFG3_34_TSP2MI_REQ_MCM_DISABLE                                  0x8000              //reg_tsp2mi_req_mcm_disable
1969     REG16   CFG3_35;                                                                                // 0x35
1970         #define HW4_CFG35_BLK_AD_SCMBTIS_TSP                                    0x0001
1971         #define HW4_CFG35_PUSI_3BYTE_MODE                                       0x0002
1972         #define HW4_CFG35_PKT_MERGE_AUTO_RST                                    0x0004
1973         #define HW4_CFG35_AES_OUT_BT_ORDER                                      0x0008
1974         #define HW4_CFG35_AES_IN_BT_ORDER                                       0x0010
1975         #define HW4_CFG35_PREVENT_PID_TABLE_SRAM_COLLISION                      0x0020
1976         #define HW4_CFG35_RW_CONDITION_0                                        0x0040
1977         #define HW4_CFG35_RW_CONDITION_1                                        0x0080
1978         #define HW4_CFG35_PUSI_UPDATE_SCMB_BIT                                  0x0100
1979         #define HW4_CFG35_BYPASS_TIMESTAMP_SEL1                                 0x0200
1980         #define HW4_CFG35_BYPASS_TIMESTAMP_SEL2                                 0x0400
1981         #define HW4_CFG35_BYPASS_TIMESTAMP_SEL3                                 0x0800
1982         #define HW4_CFG35_BYPASS_TIMESTAMP_SEL4                                 0x1000
1983         #define HW4_CFG35_CLR_SRAM_COLLISION                                    0x2000
1984         #define HW4_CFG35_PREVENT_SRAM_COLLISION                                0x4000
1985         #define HW4_CFG35_BYPASS_FILEIN_TO_FIQ                                  0x8000
1986     REG16   CFG3_36;
1987         #define HW4_CFG36_RVU_PSI_EN0                                           0x0001              //rvu setting
1988         #define HW4_CFG36_RVU_TEI_EN0                                           0x0002
1989         #define HW4_CFG36_RVU_ERR_CLR0                                          0x0004
1990         #define HW4_CFG36_RVU_EN0                                               0x0008
1991         #define HW4_CFG36_RVU_TIMESTAMP_EN0                                     0x0010
1992         #define HW4_CFG36_RVU_PID_12_TIE_0_EN0                                  0x0020
1993         #define HW4_CFG36_PAYLOAD_128_MODE_EN0                                  0x0040
1994         #define HW4_CFG36_RVU_PSI_EN1                                           0x0100
1995         #define HW4_CFG36_RVU_TEI_EN1                                           0x0200
1996         #define HW4_CFG36_RVU_ERR_CLR1                                          0x0400
1997         #define HW4_CFG36_RVU_EN1                                               0x0800
1998         #define HW4_CFG36_RVU_TIMESTAMP_EN1                                     0x1000
1999     REG16   CFG3_37;
2000         #define HW4_CFG37_3WIRE_SERIAL_MODE_TS0                                 0x0001
2001         #define HW4_CFG37_3WIRE_SERIAL_MODE_TS1                                 0x0002
2002         #define HW4_CFG37_3WIRE_SERIAL_MODE_TS2                                 0x0004
2003         #define HW4_CFG37_3WIRE_SERIAL_MODE_TS3                                 0x0008
2004         #define HW4_CFG37_NON_188_CNT_MODE                                      0x0100
2005         #define HW4_CFG37_MASK_SCR_PVR1_EN                                      0x0200
2006         #define HW4_CFG37_MASK_SCR_PVR2_EN                                      0x0400
2007         #define HW4_CFG37_MASK_SCR_PVR3_EN                                      0x0800
2008         #define HW4_CFG37_MASK_SCR_PVR4_EN                                      0x1000
2009         #define HW4_CFG37_RST_CC_MODE                                           0x2000
2010         #define HW4_CFG37_DIS_CNTR_INC_BY_PL                                    0x4000 // 1=without payload 0=with payload ???
2011     REG16   CFG3_38;
2012         #define HW4_CFG38_LOAD_SPS_KEY1                                         0x0001
2013         #define HW4_CFG38_LOAD_SPS_KEY2                                         0x0002
2014         #define HW4_CFG38_LOAD_SPS_KEY3                                         0x0004
2015         #define HW4_CFG38_LOAD_SPS_KEY4                                         0x0008
2016         #define HW4_CFG38_PKT192_SPS_EN1                                        0x0010
2017         #define HW4_CFG38_PKT192_SPS_EN2                                        0x0020
2018         #define HW4_CFG38_PKT192_SPS_EN3                                        0x0040
2019         #define HW4_CFG38_PKT192_SPS_EN4                                        0x0080
2020         #define HW4_CFG38_CA_PVR1_SEL_MASK                                      0x0300
2021         #define HW4_CFG38_CA_PVR1_SEL_SHIFT                                     8
2022         #define HW4_CFG38_CA_PVR2_SEL_MASK                                      0x0C00
2023         #define HW4_CFG38_CA_PVR2_SEL_SHIFT                                     10
2024         #define HW4_CFG38_CA_PVR3_SEL_MASK                                      0x3000
2025         #define HW4_CFG38_CA_PVR3_SEL_SHIFT                                     12
2026         #define HW4_CFG38_CA_PVR4_SEL_MASK                                      0xC000
2027         #define HW4_CFG38_CA_PVR4_SEL_SHIFT                                     14
2028     REG16   CFG3_39;
2029         #define HW4_CFG39_FLUSH_PVR_DATA                                        0x0001
2030         #define HW4_CFG39_FLUSH_PVR1_DATA                                       0x0002
2031         #define HW4_CFG39_FLUSH_PVR2_DATA                                       0x0004
2032         #define HW4_CFG39_FLUSH_PVR3_DATA                                       0x0008
2033     REG16   CFG3_3A;
2034         #define HW4_CFG3A_LOAD_SPD_KEY0                                         0x0001
2035         #define HW4_CFG3A_LOAD_SPD_KEY1                                         0x0002
2036         #define HW4_CFG3A_LOAD_SPD_KEY2                                         0x0004
2037         #define HW4_CFG3A_LOAD_SPD_KEY3                                         0x0008
2038         #define HW4_CFG3A_LOAD_SPD_KEY4                                         0x0010
2039         #define HW4_CFG3A_LOAD_SPD_KEY5                                         0x0020
2040     REG16   CFG3_3B_3F[5];
2041     REG16   CFG3_40;
2042             #define HW4_CFG40_HW_SEMAPHORE0_MASK                                0xFFFF
2043     REG16   CFG3_41;
2044             #define HW4_CFG41_HW_SEMAPHORE1_MASK                                0xFFFF
2045     REG16   CFG3_42;
2046             #define HW4_CFG42_HW_SEMAPHORE2_MASK                                0xFFFF
2047     REG16   CFG3_43;
2048         #define HW4_CFG43_SRC_AES_PVR_KEY_MASK                                  0x0007
2049         #define HW4_CFG43_SRC_AES_PVR1_KEY                                      0x0000
2050         #define HW4_CFG43_SRC_AES_PVR2_KEY                                      0x0001
2051         #define HW4_CFG43_SRC_AES_PVR3_KEY                                      0x0002
2052         #define HW4_CFG43_SRC_AES_PVR4_KEY                                      0x0003
2053         #define HW4_CFG43_SRC_AES_FI_KEY_MASK                                   0x0038
2054         #define HW4_CFG43_SRC_AES_FI_KEY_SHIFT                                  3
2055         #define HW4_CFG43_SRC_AES_FI0_KEY                                       0x0000
2056         #define HW4_CFG43_SRC_AES_FI1_KEY                                       0x0001
2057         #define HW4_CFG43_SRC_AES_FI2_KEY                                       0x0002
2058         #define HW4_CFG43_SRC_AES_FI3_KEY                                       0x0003
2059     REG32   CFG3_44_45;                                                         //pause time0 for PVR1+ FIQ application
2060     REG32   CFG3_46_47;                                                         //pause time1 for PVR2+ FIQ application
2061     REG32   CFG3_48_49;                                                         //pause time2 for PVR3+ FIQ application
2062     REG32   CFG3_4A_4B;                                                         //pause time3 for PVR4+ FIQ application
2063     REG16   CFG3_4C;
2064         #define CFG3_4C_TSP_VFIFO3_EMPTY                                        0x0001
2065         #define CFG3_4C_TSP_VFIFO3_EMPTY_SHFT                                   0
2066         #define CFG3_4C_TSP_VFIFO3_FULL                                         0x0002
2067         #define CFG3_4C_TSP_VFIFO3_FULL_SHFT                                    1
2068         #define CFG3_4C_TSP_VFIFO3_LEVEL                                        0x000C
2069         #define CFG3_4C_TSP_VFIFO3_LEVEL_SHFT                                   2
2070         #define CFG3_4C_TSP_VD3_FIFO_DISCON                                     0x0100
2071         #define CFG3_4C_TSP_VD3_FIFO_OVERFLOW                                   0x0200
2072     REG16   CFG3_4D;
2073         #define CFG3_4D_TSP_VFIFO4_EMPTY                                        0x0001
2074         #define CFG3_4D_TSP_VFIFO4_EMPTY_SHFT                                   0
2075         #define CFG3_4D_TSP_VFIFO4_FULL                                         0x0002
2076         #define CFG3_4D_TSP_VFIFO4_FULL_SHFT                                    1
2077         #define CFG3_4D_TSP_VFIFO4_LEVEL                                        0x000C
2078         #define CFG3_4D_TSP_VFIFO4_LEVEL_SHFT                                   2
2079         #define CFG3_4D_TSP_VD4_FIFO_DISCON                                     0x0100
2080         #define CFG3_4D_TSP_VD4_FIFO_OVERFLOW                                   0x0200
2081     REG16   CFG3_4E_4F[2];
2082     REG32   CFG3_50_51;
2083     REG16   CFG3_52;
2084         #define CFG3_52_SPD_TSIF0_BYPASS                                        0x0001
2085         #define CFG3_52_SPD_TSIF1_BYPASS                                        0x0002
2086         #define CFG3_52_SPD_TSIF2_BYPASS                                        0x0004
2087         #define CFG3_52_SPD_TSIF3_BYPASS                                        0x0008
2088     REG16   CFG3_53;
2089         #define CFG3_53_WB_FSM_RESET                                            0x0001
2090     REG16   CFG3_54_57[4];
2091     REG16   CFG3_58_5F[8];
2092     REG16   CFG3_60_67[8];                                                      //AES KEY PVR
2093     REG16   CFG3_68_6F[8];                                                      //AES KEY FILEIN
2094     REG16   CFG3_70_71[2];                                                      //BIST fail status
2095     REG16   CFG3_72;
2096         #define CFG3_72_PIDFLT_PCR0_SRC_ID_MASK                                 0x000F
2097         #define CFG3_72_PIDFLT_PCR0_SRC_ID_SHIFT                                0
2098         #define CFG3_72_PIDFLT_PCR1_SRC_ID_MASK                                 0x0F00
2099         #define CFG3_72_PIDFLT_PCR1_SRC_ID_SHIFT                                8
2100     REG16  CFG3_73;
2101         #define CFG3_73_PVR1_DMAW_PROTECT_EN                                    0x0001
2102         #define CFG3_73_PVR2_DMAW_PROTECT_EN                                    0x0002
2103         #define CFG3_73_PVR3_DMAW_PROTECT_EN                                    0x0004
2104         #define CFG3_73_PVR4_DMAW_PROTECT_EN                                    0x0008
2105         #define CFG3_73_FILEIN0_DMAR_PROTECT_EN                                 0x0010
2106         #define CFG3_73_FILEIN1_DMAR_PROTECT_EN                                 0x0020
2107         #define CFG3_73_FILEIN2_DMAR_PROTECT_EN                                 0x0040
2108         #define CFG3_73_FILEIN3_DMAR_PROTECT_EN                                 0x0080
2109         #define CFG3_73_MMFI0_DMAR_PROTECT_EN                                   0x0400
2110         #define CFG3_73_MMFI1_DMAR_PROTECT_EN                                   0x0800
2111         #define CFG3_73_FILEIN0_ILLEGAL_ADDR_0                                  0x1000
2112         #define CFG3_73_FILEIN1_ILLEGAL_ADDR_0                                  0x2000
2113         #define CFG3_73_FILEIN2_ILLEGAL_ADDR_0                                  0x4000
2114         #define CFG3_73_FILEIN3_ILLEGAL_ADDR_0                                  0x8000
2115     REG16  CFG3_74;
2116         #define CFG3_74_MMFI0_ILLEGAL_ADDR_0                                    0x0004
2117         #define CFG3_74_MMFI1_ILLEGAL_ADDR_0                                    0x0008
2118         #define CFG3_74_FILEIN0_ILLEGAL_MIU_NS_EN                               0x0010
2119         #define CFG3_74_FILEIN1_ILLEGAL_MIU_NS_EN                               0x0020
2120         #define CFG3_74_FILEIN2_ILLEGAL_MIU_NS_EN                               0x0040
2121         #define CFG3_74_FILEIN3_ILLEGAL_MIU_NS_EN                               0x0080
2122         #define CFG3_74_MMFI0_ILLEGAL_MIU_NS_EN                                 0x0400
2123         #define CFG3_74_MMFI1_ILLEGAL_MIU_NS_EN                                 0x0800
2124         #define CFG3_74_DIS_FILEIN0_ADDR_LEN_BY_TEE                             0x1000
2125         #define CFG3_74_DIS_FILEIN1_ADDR_LEN_BY_TEE                             0x2000
2126         #define CFG3_74_DIS_FILEIN2_ADDR_LEN_BY_TEE                             0x4000
2127         #define CFG3_74_DIS_FILEIN3_ADDR_LEN_BY_TEE                             0x8000
2128     REG16  CFG3_75;
2129         #define CFG3_75_DIS_MMFI0_ADDR_LEN_BY_TEE                               0x0004
2130         #define CFG3_75_DIS_MMFI1_ADDR_LEN_BY_TEE                               0x0008
2131     REG16  CFG3_76_7B[6];
2132     REG16  CFG3_7C;
2133         #define CFG3_7C_PRIVILEGE_FLAG                                          0x0001
2134 } REG_Ctrl3;
2135 
2136 //@TODO There is FIQ Bank in TSP6 bank
2137 //#########################################################################
2138 //#### TSP6 Bank:0x1610
2139 //#########################################################################
2140 typedef struct _REG_Ctrl4
2141 {
2142     REG16   CFG4_00_53[84];
2143     REG16   CFG4_54;
2144         #define CFG4_54_RVU_PSI_EN2                                             0x0001
2145         #define CFG4_54_RVU_TEI_EN2                                             0x0002
2146         #define CFG4_54_RVU_ERR_CLR2                                            0x0004
2147         #define CFG4_54_RVU_EN2                                                 0x0008
2148         #define CFG4_54_RVU_TIMESTAMP_EN2                                       0x0010
2149         #define CFG4_54_RVU_PID_12_TIE_0_EN2                                    0x0020
2150         #define CFG4_54_PAYLOAD_128_MODE_EN2                                    0x0040
2151 
2152         #define CFG4_54_RVU_PSI_EN3                                             0x0100
2153         #define CFG4_54_RVU_TEI_EN3                                             0x0200
2154         #define CFG4_54_RVU_ERR_CLR3                                            0x0400
2155         #define CFG4_54_RVU_EN3                                                 0x0800
2156         #define CFG4_54_RVU_TIMESTAMP_EN3                                       0x1000
2157         #define CFG4_54_RVU_PID_12_TIE_0_EN3                                    0x2000
2158         #define CFG4_54_PAYLOAD_128_MODE_EN3                                    0x4000
2159     REG16   CFG4_55;
2160         #define CFG4_55_RVU_PSI_EN4                                             0x0001
2161         #define CFG4_55_RVU_TEI_EN4                                             0x0002
2162         #define CFG4_55_RVU_ERR_CLR4                                            0x0004
2163         #define CFG4_55_RVU_EN4                                                 0x0008
2164         #define CFG4_55_RVU_TIMESTAMP_EN4                                       0x0010
2165         #define CFG4_55_RVU_PID_12_TIE_0_EN4                                    0x0020
2166         #define CFG4_55_PAYLOAD_128_MODE_EN4                                    0x0040
2167 }REG_Ctrl4;
2168 
2169 //#########################################################################
2170 //#### TSP7 Bank:0x1611
2171 //#########################################################################
2172 typedef struct _REG_Ctrl5
2173 {
2174     REG16   CFG5_00;
2175     REG16   CFG5_01;
2176     REG16   CFG5_02;
2177     REG16   CFG5_03;
2178     REG16   CFG5_04;
2179     REG16   Drop_Dis_PKT_Cnt_0;
2180     REG16   Drop_Dis_PKT_Cnt_1;
2181     REG16   Drop_Dis_PKT_Cnt_2;
2182     REG16   Drop_Dis_PKT_Cnt_3;
2183     REG16   CFG5_09;
2184     REG16   CFG5_0A;
2185     REG16   CFG5_0B;
2186     REG16   CFG5_0C;
2187     REG16   Locked_PKT_Cnt;                                                    //0x0D :   reg_locked_pkt_cnt
2188     REG16   Av_PKT_Cnt;                                                        //0x0E :   aud_pkt /vid_pkt
2189     REG16   CFG5_0F_16[8];
2190     REG16   Av_PKT_Cnt1;                                                       //0x17 :   aud_b_pkt /vid_3d_pkt
2191     REG16   CFG5_18;
2192     REG16   Err_PKT_Cnt;                                                       //0x19 :   reg_err_pkt_cnt
2193     REG16   CFG5_1A_1C[3];
2194     REG16   Input_PKT_Cnt;                                                     //0x1D :  reg_input_pkt_cnt
2195     REG16   CFG5_1E_6F[82];
2196     REG16   CFG5_70;
2197         #define CFG5_70_ERR_PKT_SRC_SEL_SHIFT                                   0
2198         #define CFG5_70_ERR_PKT_SRC_SEL_MASK                                    0x0007
2199         #define CFG5_70_INPUT_PKT_SRC_SEL_SHIT                                  3
2200         #define CFG5_70_INPUT_PKT_SRC_SEL_MASK                                  0x0038
2201     REG16   CFG5_71;
2202         #define CFG5_71_ERR_PKT_CNT_0_LOAD                                      0x0001
2203         #define CFG5_71_ERR_PKT_CNT_1_LOAD                                      0x0002
2204         #define CFG5_71_ERR_PKT_CNT_2_LOAD                                      0x0004
2205         #define CFG5_71_ERR_PKT_CNT_3_LOAD                                      0x0008
2206         #define CFG5_71_INPUT_PKT_CNT_0_LOAD                                    0x0100
2207         #define CFG5_71_INPUT_PKT_CNT_1_LOAD                                    0x0200
2208         #define CFG5_71_INPUT_PKT_CNT_2_LOAD                                    0x0400
2209         #define CFG5_71_INPUT_PKT_CNT_3_LOAD                                    0x0800
2210     REG16   CFG5_72;
2211         #define CFG5_72_ERR_PKT_CNT_0_CLR                                       0x0001
2212         #define CFG5_72_ERR_PKT_CNT_1_CLR                                       0x0002
2213         #define CFG5_72_ERR_PKT_CNT_2_CLR                                       0x0004
2214         #define CFG5_72_ERR_PKT_CNT_3_CLR                                       0x0008
2215         #define CFG5_72_INPUT_PKT_CNT_0_CLR                                     0x0100
2216         #define CFG5_72_INPUT_PKT_CNT_1_CLR                                     0x0200
2217         #define CFG5_72_INPUT_PKT_CNT_2_CLR                                     0x0400
2218         #define CFG5_72_INPUT_PKT_CNT_3_CLR                                     0x0800
2219     REG16   Av_PKT_Cnt2;                                                        //0x73 :   vid_3_pkt /vid_4_pkt
2220     REG16   CFG5_74;
2221         #define CFG5_74_V3_PKT_CNT_LOAD                                         0x0001
2222         #define CFG5_74_V3_PKT_CNT_CLR                                          0x0002
2223         #define CFG5_74_DROP_PKT_CNT_V3_LOAD                                    0x0004
2224         #define CFG5_74_DROP_PKT_CNT_V3_CLR                                     0x0008
2225         #define CFG5_74_DIS_PKT_CNT_V3_LOAD                                     0x0010
2226         #define CFG5_74_DIS_PKT_CNT_V3_CLR                                      0x0020
2227     REG16   CFG5_75;
2228         #define CFG5_75_V4_PKT_CNT_LOAD                                         0x0001
2229         #define CFG5_75_V4_PKT_CNT_CLR                                          0x0002
2230         #define CFG5_75_DROP_PKT_CNT_V4_LOAD                                    0x0004
2231         #define CFG5_75_DROP_PKT_CNT_V4_CLR                                     0x0008
2232         #define CFG5_75_DIS_PKT_CNT_V4_LOAD                                     0x0010
2233         #define CFG5_75_DIS_PKT_CNT_V4_CLR                                      0x0020
2234     REG16   CFG5_76;
2235     REG16   CFG5_77;
2236         #define CFG5_77_PIDFLT_SRC_SEL2_SHIFT                                   0      //pkt dmx 2
2237         #define CFG5_77_PIDFLT_SRC_SEL2_MASK                                    0x0007
2238         #define CFG5_77_PIDFLT_SRC_SEL3_SHIFT                                   3      //pkt dmx 3
2239         #define CFG5_77_PIDFLT_SRC_SEL3_MASK                                    0x0038
2240     REG16   CFG5_78;
2241         #define CFG5_78_AUDC_SRC_MASK                                           0x0007
2242         #define CFG5_78_AUDC_SRC_SHIFT                                          0
2243         #define CFG5_78_AUDD_SRC_MASK                                           0x0038
2244         #define CFG5_78_AUDD_SRC_SHIFT                                          3
2245         #define CFG5_78_PIDFLT_SRC_SEL_MMFI0_SHIFT                              6      // MMFI0
2246         #define CFG5_78_PIDFLT_SRC_SEL_MMFI0_MASK                               0x01C0
2247         #define CFG5_78_PIDFLT_SRC_SEL_MMFI1_SHIFT                              9      // MMFI1
2248         #define CFG5_78_PIDFLT_SRC_SEL_MMFI1_MASK                               0x0E00
2249         #define CFG5_78_VID_4_SRC_MASK                                          0x7000
2250         #define CFG5_78_VID_4_SRC_SHIFT                                         12
2251     REG16   CFG5_79;
2252     REG16   CFG5_7A;
2253         #define CFG5_7A_LOCKED_PKT_CNT_0_LOAD                                   0x0001
2254         #define CFG5_7A_LOCKED_PKT_CNT_1_LOAD                                   0x0002
2255         #define CFG5_7A_LOCKED_PKT_CNT_2_LOAD                                   0x0004
2256         #define CFG5_7A_LOCKED_PKT_CNT_3_LOAD                                   0x0008
2257         #define CFG5_7A_A_PKT_CNT_LOAD                                          0x0100
2258         #define CFG5_7A_V_PKT_CNT_LOAD                                          0x0200
2259         #define CFG5_7A_AD_PKT_CNT_LOAD                                         0x0400
2260         #define CFG5_7A_V3D_PKT_CNT_LOAD                                        0x0800
2261         #define CFG5_7A_ADC_PKT_CNT_LOAD                                        0x1000
2262         #define CFG5_7A_ADD_PKT_CNT_LOAD                                        0x2000
2263     REG16   CFG5_7B;
2264         #define CFG5_7B_DROP_PKT_CNT_V_LOAD                                     0x0001
2265         #define CFG5_7B_DROP_PKT_CNT_V3D_LOAD                                   0x0002
2266         #define CFG5_7B_DROP_PKT_CNT_A_LOAD                                     0x0004
2267         #define CFG5_7B_DROP_PKT_CNT_AD_LOAD                                    0x0008
2268         #define CFG5_7B_DROP_PKT_CNT_ADC_LOAD                                   0x0010
2269         #define CFG5_7B_DROP_PKT_CNT_ADD_LOAD                                   0x0020
2270         #define CFG5_7B_DIS_PKT_CNT_V_LOAD                                      0x0100
2271         #define CFG5_7B_DIS_PKT_CNT_V3D_LOAD                                    0x0200
2272         #define CFG5_7B_DIS_PKT_CNT_A_LOAD                                      0x0400
2273         #define CFG5_7B_DIS_PKT_CNT_AD_LOAD                                     0x0800
2274         #define CFG5_7B_DIS_PKT_CNT_ADC_LOAD                                    0x1000
2275         #define CFG5_7B_DIS_PKT_CNT_ADD_LOAD                                    0x2000
2276     REG16   CFG5_7C;
2277         #define CFG5_7C_LOCKED_PKT_CNT_0_CLR                                    0x0001
2278         #define CFG5_7C_LOCKED_PKT_CNT_1_CLR                                    0x0002
2279         #define CFG5_7C_LOCKED_PKT_CNT_2_CLR                                    0x0004
2280         #define CFG5_7C_LOCKED_PKT_CNT_3_CLR                                    0x0008
2281         #define CFG5_7C_A_PKT_CNT_CLR                                           0x0100
2282         #define CFG5_7C_V_PKT_CNT_CLR                                           0x0200
2283         #define CFG5_7C_AD_PKT_CNT_CLR                                          0x0400
2284         #define CFG5_7C_V3D_PKT_CNT_CLR                                         0x0800
2285         #define CFG5_7C_ADC_PKT_CNT_CLR                                         0x1000
2286         #define CFG5_7C_ADD_PKT_CNT_CLR                                         0x2000
2287     REG16   CFG5_7D;
2288         #define CFG5_7D_DROP_PKT_CNT_V_CLR                                      0x0001
2289         #define CFG5_7D_DROP_PKT_CNT_V3D_CLR                                    0x0002
2290         #define CFG5_7D_DROP_PKT_CNT_A_CLR                                      0x0004
2291         #define CFG5_7D_DROP_PKT_CNT_AD_CLR                                     0x0008
2292         #define CFG5_7D_DROP_PKT_CNT_ADC_CLR                                    0x0010
2293         #define CFG5_7D_DROP_PKT_CNT_ADD_CLR                                    0x0020
2294         #define CFG5_7D_DIS_PKT_CNT_V_CLR                                       0x0100
2295         #define CFG5_7D_DIS_PKT_CNT_V3D_CLR                                     0x0200
2296         #define CFG5_7D_DIS_PKT_CNT_A_CLR                                       0x0400
2297         #define CFG5_7D_DIS_PKT_CNT_AD_CLR                                      0x0800
2298         #define CFG5_7D_DIS_PKT_CNT_ADC_CLR                                     0x1000
2299         #define CFG5_7D_DIS_PKT_CNT_ADD_CLR                                     0x2000
2300     REG16   CFG5_7E;
2301         #define CFG5_7E_AUDA_SRC_MASK                                           0x0007
2302         #define CFG5_7E_AUDA_SRC_SHIFT                                          0
2303         #define CFG5_7E_VID_SRC_MASK                                            0x0038
2304         #define CFG5_7E_VID_SRC_SHIFT                                           3
2305         #define CFG5_7E_AUDB_SRC_MASK                                           0x01C0
2306         #define CFG5_7E_AUDB_SRC_SHIFT                                          6
2307         #define CFG5_7E_VID_3D_SRC_MASK                                         0x0E00
2308         #define CFG5_7E_VID_3D_SRC_SHIFT                                        9
2309         #define CFG5_7E_VID_3_SRC_MASK                                          0x7000
2310         #define CFG5_7E_VID_3_SRC_SHIFT                                         12
2311         #define AV_PKT_SRC_PKTDMX0                      0x0000
2312         #define AV_PKT_SRC_PKTDMX1                      0x0001
2313         #define AV_PKT_SRC_PKTDMX2                      0x0002
2314         #define AV_PKT_SRC_PKTDMX3                      0x0003
2315         #define AV_PKT_SRC_PKTDMX4                      0x0004
2316         #define AV_PKT_SRC_PKTDMX5                      0x0005
2317         #define AV_PKT_SRC_MMFI0                        0x0006
2318         #define AV_PKT_SRC_MMFI1                        0x0007
2319 
2320     REG16   CFG5_7F;
2321         #define CFG5_7F_DROP_PKT_MODE                                           0x0002 //choose the source of the reg_pkt_cnt   0: dis_cont_pkt      1: drop_pkt_cnt
2322         #define CFG5_7F_PIDFLT_SRC_SEL_SHIFT                                    2      //pkt dmx 0
2323         #define CFG5_7F_PIDFLT_SRC_SEL_MASK                                     0x001C
2324         #define CFG5_7F_TSIF_SRC_SEL_SHIFT                                      5
2325         #define CFG5_7F_TSIF_SRC_SEL_MASK                                       0x00E0
2326         #define TSIF_SRC_SEL_TSIF0                                              0x000
2327         #define TSIF_SRC_SEL_TSIF1                                              0x001
2328         #define TSIF_SRC_SEL_TSIF2                                              0x002
2329         #define TSIF_SRC_SEL_TSIF3                                              0x003
2330 
2331         #define CFG5_7F_AV_PKT_SRC_SEL                                          0x0100 //choose the source of the Av_PKT_Cnt   0 : vid_pkt_cnt/vid_3d_pkt_cnt      1 : aud_pkt_cnt/aud_b_pkt_cnt
2332         #define CFG5_7F_CLR_SRC_SHIFT                                           9
2333         #define CFG5_7F_CLR_SRC_MASK                                            0x0E00
2334         #define CFG5_7F_CLR_SRC_PKTDMX0                                         0x0000
2335         #define CFG5_7F_CLR_SRC_PKTDMX1                                         0x0001
2336         #define CFG5_7F_CLR_SRC_PKTDMX2                                         0x0002
2337         #define CFG5_7F_CLR_SRC_PKTDMX3                                         0x0003
2338         #define CFG5_7F_CLR_SRC_PKTDMX4                                         0x0004
2339         #define CFG5_7F_CLR_SRC_PKTDMX5                                         0x0005
2340         #define CFG5_7F_CLR_SRC_MMFI0                                           0x0006
2341         #define CFG5_7F_CLR_SRC_MMFI1                                           0x0007
2342 
2343         #define CFG5_7F_PIDFLT_SRC_SEL1_SHIFT                                   13      //pkt dmx 1
2344         #define CFG5_7F_PIDFLT_SRC_SEL1_MASK                                    0xE000
2345         #define DIS_DROP_CNT_V                                                  0
2346         #define DIS_DROP_CNT_V3D                                                1
2347         #define DIS_DROP_CNT_A                                                  2
2348         #define DIS_DROP_CNT_AD                                                 3
2349         #define DIS_DROP_CNT_ADC                                                4
2350         #define DIS_DROP_CNT_ADD                                                5
2351         #define DIS_DROP_CNT_V3                                                 6
2352         #define DIS_DROP_CNT_V4                                                 7
2353 
2354 } REG_Ctrl5;
2355 
2356 //#########################################################################
2357 //#### TSP8 Bank:0x1627
2358 //#########################################################################
2359 typedef struct _REG_Ctrl6
2360 {
2361     REG16   SyncByte_tsif0[4];                                                  //0x00~0x03
2362         #define TSP_SYNC_BYTE_MAASK0                                            0x00FF //byte 0
2363         #define TSP_SYNC_BYTE_MAASK1                                            0xFF00 //byte 1
2364         #define TSP_SYNC_BYTE_SHIFT0                                            0
2365         #define TSP_SYNC_BYTE_SHIFT1                                            8
2366     REG16   SourceId_tsif0[2];                                                  //0x04~0x05
2367         #define TSP_SRCID_MASK0                                                 0x000F //soruce 0
2368         #define TSP_SRCID_MASK1                                                 0x00F0 //soruce 1
2369         #define TSP_SRCID_MASK2                                                 0x0F00 //soruce 2
2370         #define TSP_SRCID_MASK3                                                 0xF000 //soruce 3
2371         #define TSP_SRCID_SHIFT0                                                0
2372         #define TSP_SRCID_SHIFT1                                                4
2373         #define TSP_SRCID_SHIFT2                                                8
2374         #define TSP_SRCID_SHIFT3                                                12
2375     REG16   SyncByte_tsif1[4];                                                  //0x06~0x09
2376     REG16   SourceId_tsif1[2];                                                  //0x0a~0x0b
2377     REG16   SyncByte_tsif2[4];                                                  //0x0c~0x0f
2378     REG16   SourceId_tsif2[2];                                                  //0x10~0x11
2379     REG16   SyncByte_tsif3[4];                                                  //0x12~0x15
2380     REG16   SourceId_tsif3[2];                                                  //0x16~0x17
2381     REG16   CFG6_18_23[12];                                                     //0x18~0x23
2382     REG16   pkt_converter[4];                                                   //0x24~0x27
2383         #define TSP_PKT_CONVERTER_MODE_MASK                                     0x0007
2384         #define TSP_PKT_188Mode                                                 0
2385         #define TSP_PKT_CIMode                                                  1
2386         #define TSP_PKT_OpenCableMode                                           2
2387         #define TSP_PKT_ATSMode                                                 3
2388         #define TSP_PKT_MxLMode                                                 4
2389         #define TSP_PKT_NagraDongleMode                                         5
2390         #define TSP_PKT_FORCE_SYNC_47                                           0x0008
2391         #define TSP_BYPASS_PKT_CONVERTER                                        0x0010
2392         #define TSP_BYPASS_SRC_ID_PARSER                                        0x0020
2393         #define TSP_SRC_ID_FLT_EN                                               0x0040
2394         #define TSP_MXL_PKT_HEADER_MASK                                         0x0F80 //add pkt num
2395         #define TSP_MXL_PKT_HEADER_SHIFT                                        7
2396     REG16   CFG6_28_29[2];
2397     REG16   CFG6_2A;
2398         #define CLR_PKT_CONVERTER_OVERFLOW                                      0x0001
2399         #define TSP_TSIF0_TSO_BLK_EN                                            0x0002
2400         #define TSP_TSIF0_TS1_BLK_EN                                            0x0004
2401         #define TSP_TSIF0_TS2_BLK_EN                                            0x0008
2402         #define TSP_TSIF0_TS3_BLK_EN                                            0x0010
2403         #define FIXED_TIMESTAMP_RING_BACK_EN                                    0x0080
2404         #define FIXED_LPCR_RING_BACK_EN                                         0x0400
2405         #define FIXED_VQ_MIU_REG_FLUSH                                          0x2000
2406     REG16   CFG6_2B;
2407         #define TSP_RESET_WB_DMA_FSM_TSIF1                                      0x0001
2408         #define TSP_RESET_WB_DMA_FSM_TSIF2                                      0x0002
2409         #define TSP_RESET_WB_DMA_FSM_TSIF3                                      0x0004
2410         #define TSP_RESET_WB_DMA_FSM_TSIF4                                      0x0008
2411         #define TSP_ECO_FIQ_INPUT                                               0x0100
2412         #define TSP_ECO_TS_SYNC_OUT_DELAY                                       0x0200
2413         #define TSP_ECO_TS_SYNC_OUT_REVERSE_BLOCK                               0x0400
2414         #define TSP_OR_WRITE_FIX_FOR_NEW_MIU_ARBITER_DISABLE                    0x2000
2415         #define TSP_FIX_FILTER_NULL_PKT                                         0x4000
2416     REG16   CFG6_2C_REG_MIU_SEL_FILEIN_MM;
2417         #define REG_MIU_SEL_FILEIN0_MASK                                        0x0003
2418         #define REG_MIU_SEL_FILEIN0_SHIFT                                       0
2419         #define REG_MIU_SEL_FILEIN1_MASK                                        0x000C
2420         #define REG_MIU_SEL_FILEIN1_SHIFT                                       2
2421         #define REG_MIU_SEL_FILEIN2_MASK                                        0x0030
2422         #define REG_MIU_SEL_FILEIN2_SHIFT                                       4
2423         #define REG_MIU_SEL_FILEIN3_MASK                                        0x00C0
2424         #define REG_MIU_SEL_FILEIN3_SHIFT                                       6
2425         #define REG_MIU_SEL_MMFI0_MASK                                          0x0300
2426         #define REG_MIU_SEL_MMFI0_SHIFT                                         8
2427         #define REG_MIU_SEL_MMFI1_MASK                                          0x0C00
2428         #define REG_MIU_SEL_MMFI1_SHIFT                                         10
2429     REG16   CFG6_2D_REG_MIU_SEL_FW;
2430         #define REG_MIU_SEL_VQ_MASK                                             0x0003
2431         #define REG_MIU_SEL_VQ_SHIFT                                            0
2432         #define REG_MIU_SEL_OR_ADDR_MASK                                        0x000C
2433         #define REG_MIU_SEL_OR_ADDR_SHIFT                                       2
2434         #define REG_MIU_SEL_SECTION_MASK                                        0x0030
2435         #define REG_MIU_SEL_SECTION_SHIFT                                       4
2436         #define REG_MIU_SEL_MERGE_EN_MASK                                       0xFF00
2437     REG16   CFG6_2E_REG_MIU_PVR_FQ;
2438         #define REG_MIU_SEL_PVR1_MASK                                           0x0003
2439         #define REG_MIU_SEL_PVR1_SHIFT                                          0
2440         #define REG_MIU_SEL_PVR2_MASK                                           0x000C
2441         #define REG_MIU_SEL_PVR2_SHIFT                                          2
2442         #define REG_MIU_SEL_PVR3_MASK                                           0x0030
2443         #define REG_MIU_SEL_PVR3_SHIFT                                          4
2444         #define REG_MIU_SEL_PVR4_MASK                                           0x00C0
2445         #define REG_MIU_SEL_PVR4_SHIFT                                          6
2446         #define REG_MIU_SEL_FIQ0_MASK                                           0x0300
2447         #define REG_MIU_SEL_FIQ0_SHIFT                                          8
2448         #define REG_MIU_SEL_FIQ1_MASK                                           0x0C00
2449         #define REG_MIU_SEL_FIQ1_SHIFT                                          10
2450         #define REG_MIU_SEL_FIQ2_MASK                                           0x3000
2451         #define REG_MIU_SEL_FIQ2_SHIFT                                          12
2452         #define REG_MIU_SEL_FIQ3_MASK                                           0xC000
2453         #define REG_MIU_SEL_FIQ3_SHIFT                                          14
2454     REG16   CFG6_2F;
2455     REG32   CFG6_30_31;                                                         // filein0 lower DMA read bound
2456     REG32   CFG6_32_33;                                                         // filein0 upper DMA read bound
2457     REG32   CFG6_34_35;                                                         // filein1 lower DMA read bound
2458     REG32   CFG6_36_37;                                                         // filein1 upper DMA read bound
2459     REG32   CFG6_38_39;                                                         // filein2 lower DMA read bound
2460     REG32   CFG6_3A_3B;                                                         // filein2 upper DMA read bound
2461     REG32   CFG6_3C_3D;                                                         // filein3 lower DMA read bound
2462     REG32   CFG6_3E_3F;                                                         // filein3 upper DMA read bound
2463         #define TSP_FILEIN_DMAR_BND_MASK                                        0x0FFFFFFFUL
2464     REG16   CFG6_40_47[8];                                                      // @Not used
2465     REG32   CFG6_48_49;                                                         // mmfi0 lower DMA read bound
2466     REG32   CFG6_4A_4B;                                                         // mmfi0 upper DMA read bound
2467     REG32   CFG6_4C_4D;                                                         // mmfi1 lower DMA read bound
2468     REG32   CFG6_4E_4F;                                                         // mmfi1 upper DMA read bound
2469         #define TSP_MMFI_DMAR_BND_MASK                                          0x0FFFFFFFUL
2470     REG32   CFG6_50_51;                                                         // initial packet timestamp value (tsif0)
2471     REG32   CFG6_52_53;                                                         // initial packet timestamp value (tsif1)
2472     REG32   CFG6_54_55;                                                         // initial packet timestamp value (tsif2)
2473     REG32   CFG6_56_57;                                                         // initial packet timestamp value (tsif3)
2474     REG16   CFG6_58_5B[4];                                                      // @Not used
2475     REG32   CFG6_5C_5D;                                                         // initial packet timestamp value (mmfi0)
2476     REG32   CFG6_5E_5F;                                                         // initial packet timestamp value (mmfi1)
2477     REG16   CFG6_60;
2478         #define TSP_INIT_TIMESTAMP_RESTART_EN      0x0008
2479 } REG_Ctrl6;
2480 
2481 //TSP9
2482 typedef struct _REG_Ctrl7
2483 {
2484     REG16   CFG7_00_03[4];                                                      //SPD CTR mode counter IV
2485     REG16   CFG7_04;                                                            //SPD CTR mode IV MAX (FILEIN)
2486         #define CFG7_04_CTR_IV_SPD_MAX_1K                                       0x0001
2487         #define CFG7_04_CTR_IV_SPD_MAX_2K                                       0x0002
2488         #define CFG7_04_CTR_IV_SPD_MAX_4K                                       0x0004
2489         #define CFG7_04_CTR_IV_SPD_MAX_8K                                       0x0008
2490         #define CFG7_04_CTR_IV_SPD_MAX_16K                                      0x0010
2491         #define CFG7_04_CTR_IV_SPD_MAX_32K                                      0x0020
2492         #define CFG7_04_CTR_IV_SPD_MAX_64K                                      0x0040
2493         #define CFG7_04_CTR_IV_SPD_MAX_128K                                     0x0080
2494     REG16   CFG7_05;                                                            //SPD CTR mode control (FILEIN)
2495         #define CFG7_05_CTR_MODE_SPD_FILEIN                                     0x0001
2496         #define CFG7_05_UPDATE_CTR_MODE_CNT_IV_SPD_FILEIN                       0x0002
2497         #define CFG7_05_LOAD_INIT_CNT_SPD                                       0x0004
2498         #define CFG7_05_SPD_ONEWAY                                              0x8000
2499     REG16   CFG7_06_0F[10];
2500 } REG_Ctrl7;
2501 
2502 //TSP10
2503 typedef struct _REG_Ctrl8
2504 {
2505     REG16   CFG8_00_03[4];                                                      //SPS CTR mode counter IV
2506     REG16   CFG8_04;                                                            //SPS CTR mode IV MAX (PVR 1)
2507         #define CFG8_04_CTR_IV_SPS_MAX_1K                                       0x0001
2508         #define CFG8_04_CTR_IV_SPS_MAX_2K                                       0x0002
2509         #define CFG8_04_CTR_IV_SPS_MAX_4K                                       0x0004
2510         #define CFG8_04_CTR_IV_SPS_MAX_8K                                       0x0008
2511         #define CFG8_04_CTR_IV_SPS_MAX_16K                                      0x0010
2512         #define CFG8_04_CTR_IV_SPS_MAX_32K                                      0x0020
2513         #define CFG8_04_CTR_IV_SPS_MAX_64K                                      0x0040
2514         #define CFG8_04_CTR_IV_SPS_MAX_128K                                     0x0080
2515     REG16   CFG8_05;                                                            //SPS CTR mode control (PVR 1)
2516         #define CFG8_05_CTR_MODE_SPS_PVR1                                       0x0001
2517         #define CFG8_05_UPDATE_CTR_MODE_CNT_IV_SPS_PVR1                         0x0002
2518         #define CFG8_05_LOAD_INIT_CNT_SPS1                                      0x0004
2519         #define CFG8_05_SPS_ONEWAY1                                             0x8000
2520     REG16   CFG8_06_0F[10];
2521 } REG_Ctrl8;
2522 
2523 typedef struct _REG_Ctrl8_1
2524 {
2525     REG16   CFG8_40;                                                            //reg_hw10_config0
2526         #define CFG8_40_REG_VID3_SRC_MASK                                       0x0007
2527         #define CFG8_40_REG_VID3_SRC_SHIFT                                      0
2528         #define CFG8_40_VPES3_ERR_RM_EN                                         0x0008
2529         #define CFG8_40_DUP_PKT_SKIP_V3                                         0x0010
2530         #define CFG8_40_MASK_SCR_V3_EN                                          0x0020
2531         #define CFG8_40_PS_VID3_EN                                              0x0040
2532         #define CFG8_40_V3_BLOCK_DIS                                            0x0080
2533         #define CFG8_40_RESET_VFIFO_3                                           0x0100
2534     REG16   CFG8_41;                                                            //reg_hw10_config1
2535         #define CFG8_41_REG_VID4_SRC_MASK                                       0x0007
2536         #define CFG8_41_REG_VID4_SRC_SHIFT                                      0
2537         #define CFG8_41_VPES4_ERR_RM_EN                                         0x0008
2538         #define CFG8_41_DUP_PKT_SKIP_V4                                         0x0010
2539         #define CFG8_41_MASK_SCR_V4_EN                                          0x0020
2540         #define CFG8_41_PS_VID4_EN                                              0x0040
2541         #define CFG8_41_V4_BLOCK_DIS                                            0x0080
2542         #define CFG8_41_RESET_VFIFO_4                                           0x0100
2543     REG16   CFG8_42;
2544         //reg_pcr2_src
2545         #define CFG8_42_PCR2_SRC_MASK                                           0x000F
2546         #define CFG8_42_PCR2_SRC_SHIFT                                          0
2547         #define CFG8_42_PCR2_SRC_TSIF0                                          0x0
2548         #define CFG8_42_PCR2_SRC_TSIF1                                          0x1
2549         #define CFG8_42_PCR2_SRC_TSIF2                                          0x2
2550         #define CFG8_42_PCR2_SRC_TSIF3                                          0x3
2551         #define CFG8_42_PCR2_SRC_TSIF4                                          0x4
2552         #define CFG8_42_PCR2_SRC_TSIF5                                          0x5
2553         #define CFG8_42_PCR2_SRC_PKT_MERGE0                                     0x8
2554         #define CFG8_42_PCR2_SRC_PKT_MERGE1                                     0x9
2555         #define CFG8_42_PCR2_SRC_MM_FILEIN0                                     0xa
2556         #define CFG8_42_PCR2_SRC_MM_FILEIN1                                     0xb
2557         #define CFG8_42_PCR2_SRC_FIQ0                                           0xc
2558         #define CFG8_42_PCR2_SRC_FIQ1                                           0xd
2559         //reg_tei_skip_pkt_pcr2
2560         #define CFG8_42_REG_TEI_SKIP_PKT_PCR2                                   0x0010
2561         //reg_pcr2_id_sel
2562         #define CFG8_42_REG_PCR2_ID_SEL_MASK                                    0x00E0
2563         #define CFG8_42_REG_PCR2_ID_SEL_SHIFT                                   5
2564         //reg_pcr2_reset
2565         #define CFG8_42_REG_PCR2_RESET                                          0x0100
2566         //reg_pcr2_read
2567         #define CFG8_42_REG_PCR2_READ                                           0x0200
2568     REG16   CFG8_43;
2569         //reg_pcr3_src
2570         #define CFG8_43_PCR3_SRC_MASK                                           0x000F
2571         #define CFG8_43_PCR3_SRC_SHIFT                                          0
2572         #define CFG8_43_PCR3_SRC_TSIF0                                          0x0
2573         #define CFG8_43_PCR3_SRC_TSIF1                                          0x1
2574         #define CFG8_43_PCR3_SRC_TSIF2                                          0x2
2575         #define CFG8_43_PCR3_SRC_TSIF3                                          0x3
2576         #define CFG8_43_PCR3_SRC_TSIF4                                          0x4
2577         #define CFG8_43_PCR3_SRC_TSIF5                                          0x5
2578         #define CFG8_43_PCR3_SRC_PKT_MERGE0                                     0x8
2579         #define CFG8_43_PCR3_SRC_PKT_MERGE1                                     0x9
2580         #define CFG8_43_PCR3_SRC_MM_FILEIN0                                     0xa
2581         #define CFG8_43_PCR3_SRC_MM_FILEIN1                                     0xb
2582         #define CFG8_43_PCR3_SRC_FIQ0                                           0xc
2583         #define CFG8_43_PCR3_SRC_FIQ1                                           0xd
2584         //reg_tei_skip_pkt_pcr3
2585         #define CFG8_43_REG_TEI_SKIP_PKT_PCR3                                   0x0010
2586         //reg_pcr3_id_sel
2587         #define CFG8_43_REG_PCR3_ID_SEL_MASK                                    0x00E0
2588         #define CFG8_43_REG_PCR3_ID_SEL_SHIFT                                   5
2589         //reg_pcr3_reset
2590         #define CFG8_43_REG_PCR3_RESET                                          0x0100
2591         //reg_pcr3_read
2592         #define CFG8_43_REG_PCR3_READ                                           0x0200
2593     REG16   CFG8_44;                                                            //reg_pidflt_pcr2
2594         #define CFG8_44_PIDFLT_PCR2_PID_MASK                                    0x1FFF
2595         #define CFG8_44_PIDFLT_PCR2_EN                                          0x8000
2596     REG16   CFG8_45;                                                            //reg_pidflt_pcr3
2597         #define CFG8_45_PIDFLT_PCR3_PID_MASK                                    0x1FFF
2598         #define CFG8_45_PIDFLT_PCR3_EN                                          0x8000
2599     REG16   CFG8_46;
2600         //reg_pidflt_pcr2_scr_id
2601         #define CFG8_46_REG_PIDFLT_PCR2_SRC_ID_MASK                             0x000F
2602         #define CFG8_46_REG_PIDFLT_PCR2_SRC_ID_SHIFT                            0
2603         //reg_pidflt_pcr3_scr_id
2604         #define CFG8_46_REG_PIDFLT_PCR3_SRC_ID_MASK                             0x0F00
2605         #define CFG8_46_REG_PIDFLT_PCR3_SRC_ID_SHIFT                            8
2606     REG16   CFG8_47;                                                            //reg_hw10_config2
2607         //reg_ps_mode_src_a
2608         #define CFG8_47_REG_PS_MODE_SRC_A_MASK                                  0x0007
2609         #define CFG8_47_REG_PS_MODE_SRC_A_SHIFT                                 0
2610         //reg_ps_mode_src_ad
2611         #define CFG8_47_REG_PS_MODE_SRC_AD_MASK                                 0x0070
2612         #define CFG8_47_REG_PS_MODE_SRC_AD_SHIFT                                4
2613         //reg_ps_mode_src_ac
2614         #define CFG8_47_REG_PS_MODE_SRC_AC_MASK                                 0x0700
2615         #define CFG8_47_REG_PS_MODE_SRC_AC_SHIFT                                8
2616         //reg_ps_mode_src_add
2617         #define CFG8_47_REG_PS_MODE_SRC_ADD_MASK                                0x7000
2618         #define CFG8_47_REG_PS_MODE_SRC_ADD_SHIFT                               12
2619     REG16   CFG8_48;                                                            //reg_hw10_config3
2620         //reg_ps_mode_src_v
2621         #define CFG8_48_REG_PS_MODE_SRC_V_MASK                                  0x0007
2622         #define CFG8_48_REG_PS_MODE_SRC_V_SHIFT                                 0
2623         //reg_ps_mode_src_v3d
2624         #define CFG8_48_REG_PS_MODE_SRC_V3D_MASK                                0x0070
2625         #define CFG8_48_REG_PS_MODE_SRC_V3D_SHIFT                               4
2626         //reg_ps_mode_src_v3
2627         #define CFG8_48_REG_PS_MODE_SRC_V3_MASK                                 0x0700
2628         #define CFG8_48_REG_PS_MODE_SRC_V3_SHIFT                                8
2629         //reg_ps_mode_src_v4
2630         #define CFG8_48_REG_PS_MODE_SRC_V4_MASK                                 0x7000
2631         #define CFG8_48_REG_PS_MODE_SRC_V4_SHIFT                                12
2632     REG16   CFG8_49_4F[7];
2633     REG32   CFG8_50_51;                                                         //reg_synth0
2634     REG32   CFG8_52_53;                                                         //reg_synth1
2635     REG32   CFG8_54_55;                                                         //reg_pcr64_3_riu(Low)
2636     REG32   CFG8_56_57;                                                         //reg_pcr64_3_riu(High)
2637     REG32   CFG8_58_59;                                                         //reg_synth2
2638     REG32   CFG8_5A_5B;                                                         //reg_pcr64_4_riu(Low)
2639     REG32   CFG8_5C_5D;                                                         //reg_pcr64_4_riu(High)
2640     REG32   CFG8_5E_5F;                                                         //reg_synth3
2641     REG32   CFG8_60_61;                                                         //reg_pcr2_valid
2642     REG16   CFG8_62;                                                            //reg_pcr2_valid_33
2643     REG32   CFG8_63_64;                                                         //reg_pcr3_valid
2644     REG16   CFG8_65;                                                            //reg_pcr3_valid_33
2645 
2646 } REG_Ctrl8_1;
2647 
2648 
2649 #endif
2650