1*53ee8cc1Swenshuai.xi //////////////////////////////////////////////////////////////////////////////// 2*53ee8cc1Swenshuai.xi // 3*53ee8cc1Swenshuai.xi // Copyright (c) 2006-2007 MStar Semiconductor, Inc. 4*53ee8cc1Swenshuai.xi // All rights reserved. 5*53ee8cc1Swenshuai.xi // 6*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained 7*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of 8*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence 9*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient. 10*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure, 11*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling, 12*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential 13*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the 14*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom. 15*53ee8cc1Swenshuai.xi // 16*53ee8cc1Swenshuai.xi //////////////////////////////////////////////////////////////////////////////// 17*53ee8cc1Swenshuai.xi 18*53ee8cc1Swenshuai.xi //////////////////////////////////////////////////////////////////////////////////////////////////// 19*53ee8cc1Swenshuai.xi // file halPVR.h 20*53ee8cc1Swenshuai.xi // @brief PVR HAL 21*53ee8cc1Swenshuai.xi // @author MStar Semiconductor,Inc. 22*53ee8cc1Swenshuai.xi //////////////////////////////////////////////////////////////////////////////////////////////////// 23*53ee8cc1Swenshuai.xi #ifndef __HAL_PVR_H__ 24*53ee8cc1Swenshuai.xi #define __HAL_PVR_H__ 25*53ee8cc1Swenshuai.xi 26*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------- 27*53ee8cc1Swenshuai.xi // Macro and Define 28*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------- 29*53ee8cc1Swenshuai.xi #define HAL_TSP_RET_NULL 0xFFFFFFFF 30*53ee8cc1Swenshuai.xi 31*53ee8cc1Swenshuai.xi // PVR define 32*53ee8cc1Swenshuai.xi #define PVR_NUM 4 33*53ee8cc1Swenshuai.xi #define PVR_PIDFLT_DEF 0x1fff 34*53ee8cc1Swenshuai.xi 35*53ee8cc1Swenshuai.xi // PVR buffer define 36*53ee8cc1Swenshuai.xi #define PVR_NON_OVERWRITE (MS_U64)0xDEADBEEFDEADBEEFLL 37*53ee8cc1Swenshuai.xi // If the PVR buffer in non-OverWrite state, the first 8 bytes of the PVR buffer must be the PVR_NON_OVERWRITE value 38*53ee8cc1Swenshuai.xi 39*53ee8cc1Swenshuai.xi //VQ define 40*53ee8cc1Swenshuai.xi #define VQ_NUM 4 41*53ee8cc1Swenshuai.xi #define VQ_PACKET_UNIT_LEN 208 42*53ee8cc1Swenshuai.xi 43*53ee8cc1Swenshuai.xi #define TSP_TSIF0 0x00 44*53ee8cc1Swenshuai.xi #define TSP_TSIF1 0x01 45*53ee8cc1Swenshuai.xi #define TSP_TSIF2 0x02 46*53ee8cc1Swenshuai.xi #define TSP_TSIF3 0x03 47*53ee8cc1Swenshuai.xi #define TSP_TSIF4 0x04 // not support 48*53ee8cc1Swenshuai.xi #define TSP_TSIF5 0x05 // not support 49*53ee8cc1Swenshuai.xi #define TSP_TSIF6 0x06 // not support 50*53ee8cc1Swenshuai.xi 51*53ee8cc1Swenshuai.xi //FQ define 52*53ee8cc1Swenshuai.xi #define TSP_FQ_NUM 4 53*53ee8cc1Swenshuai.xi 54*53ee8cc1Swenshuai.xi //u32Cmd of MApi_DMX_CMD_Run(MS_U32 u32Cmd, MS_U32 u32Config, MS_U32 u32DataNum, void *pData); 55*53ee8cc1Swenshuai.xi #define HAL_DMX_CMD_RUN_DISABLE_SEC_CC_CHECK 0x00000001 //[u32Config] 1:disable cc check on fw, 0: enable cc check on fw; [u32DataNum,*pData] do not use 56*53ee8cc1Swenshuai.xi 57*53ee8cc1Swenshuai.xi //######################################################################### 58*53ee8cc1Swenshuai.xi //#### Software Capability Macro Start 59*53ee8cc1Swenshuai.xi //######################################################################### 60*53ee8cc1Swenshuai.xi 61*53ee8cc1Swenshuai.xi #define TSP_CA_RESERVED_FLT_NUM 1 62*53ee8cc1Swenshuai.xi #define TSP_RECFLT_NUM 1 63*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_REC_NUM TSP_PIDFLT_NUM // 0~191 (0 for CA) 64*53ee8cc1Swenshuai.xi // 197 for Err 65*53ee8cc1Swenshuai.xi // 196 for REC 66*53ee8cc1Swenshuai.xi // 195 for PCR3 67*53ee8cc1Swenshuai.xi // 194 for PCR2 68*53ee8cc1Swenshuai.xi // 193 for PCR1 69*53ee8cc1Swenshuai.xi // 192 for PCR0 70*53ee8cc1Swenshuai.xi 71*53ee8cc1Swenshuai.xi #if HW_PCRFLT_ENABLE 72*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_NUM_ALL (TSP_PIDFLT_NUM + STC_ENG_NUM + TSP_RECFLT_NUM) 73*53ee8cc1Swenshuai.xi #else 74*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_NUM_ALL (TSP_PIDFLT_NUM + TSP_RECFLT_NUM) 75*53ee8cc1Swenshuai.xi #endif 76*53ee8cc1Swenshuai.xi 77*53ee8cc1Swenshuai.xi //######################################################################### 78*53ee8cc1Swenshuai.xi //#### Software Capability Macro End 79*53ee8cc1Swenshuai.xi //######################################################################### 80*53ee8cc1Swenshuai.xi 81*53ee8cc1Swenshuai.xi // CA FLT ID (CA HW limitation, the PID Filter "0" must be reserved for CA to connect PID SLOT TABLE.) 82*53ee8cc1Swenshuai.xi #define TSP_CAFLT_START_ID 0 83*53ee8cc1Swenshuai.xi #define TSP_CAFLT_END_ID (TSP_CAFLT_START_ID + TSP_CA_RESERVED_FLT_NUM) // 1 84*53ee8cc1Swenshuai.xi 85*53ee8cc1Swenshuai.xi // section FLT ID 86*53ee8cc1Swenshuai.xi #define TSP_SECFLT_START_ID TSP_CAFLT_END_ID // 1 87*53ee8cc1Swenshuai.xi #define TSP_SECBUF_START_ID TSP_CAFLT_END_ID // 1 88*53ee8cc1Swenshuai.xi #define TSP_SECFLT_END_ID (TSP_SECFLT_START_ID + TSP_SECFLT_NUM - TSP_CA_RESERVED_FLT_NUM) // 192 89*53ee8cc1Swenshuai.xi #define TSP_SECBUF_END_ID (TSP_SECBUF_START_ID + TSP_SECBUF_NUM - TSP_CA_RESERVED_FLT_NUM) // 192 90*53ee8cc1Swenshuai.xi 91*53ee8cc1Swenshuai.xi // PID 92*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_START_ID TSP_CAFLT_END_ID // 1 93*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_END_ID (TSP_PIDFLT_START_ID + TSP_PIDFLT_NUM - TSP_CA_RESERVED_FLT_NUM) // 192 94*53ee8cc1Swenshuai.xi 95*53ee8cc1Swenshuai.xi // PCR 96*53ee8cc1Swenshuai.xi #define TSP_PCRFLT_START_ID TSP_PIDFLT_END_ID // 192 97*53ee8cc1Swenshuai.xi #define HAL_TSP_PCRFLT_GET_ID(NUM) (TSP_PCRFLT_START_ID + (NUM)) 98*53ee8cc1Swenshuai.xi #define TSP_PCRFLT_END_ID (TSP_PCRFLT_START_ID + TSP_PCRFLT_NUM) // 196 99*53ee8cc1Swenshuai.xi 100*53ee8cc1Swenshuai.xi // REC 101*53ee8cc1Swenshuai.xi #define TSP_RECFLT_IDX TSP_PCRFLT_END_ID // 196 102*53ee8cc1Swenshuai.xi 103*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------- 104*53ee8cc1Swenshuai.xi // Driver Compiler Option 105*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------- 106*53ee8cc1Swenshuai.xi 107*53ee8cc1Swenshuai.xi 108*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------- 109*53ee8cc1Swenshuai.xi // PVR Hardware Abstraction Layer 110*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------- 111*53ee8cc1Swenshuai.xi 112*53ee8cc1Swenshuai.xi // HW characteristic 113*53ee8cc1Swenshuai.xi 114*53ee8cc1Swenshuai.xi typedef enum _PVRENG_SEQ 115*53ee8cc1Swenshuai.xi { 116*53ee8cc1Swenshuai.xi E_TSP_PVR_PVRENG_START = 0, 117*53ee8cc1Swenshuai.xi E_TSP_PVR_PVRENG_0 = E_TSP_PVR_PVRENG_START, 118*53ee8cc1Swenshuai.xi E_TSP_PVR_PVRENG_1, 119*53ee8cc1Swenshuai.xi E_TSP_PVR_PVRENG_2, 120*53ee8cc1Swenshuai.xi E_TSP_PVR_PVRENG_3, 121*53ee8cc1Swenshuai.xi E_TSP_PVR_PVRENG_END, 122*53ee8cc1Swenshuai.xi E_TSP_PVR_ENG_INVALID, 123*53ee8cc1Swenshuai.xi } PVRENG_SEQ; 124*53ee8cc1Swenshuai.xi 125*53ee8cc1Swenshuai.xi typedef enum _FILEENG_SEQ 126*53ee8cc1Swenshuai.xi { 127*53ee8cc1Swenshuai.xi E_FILEENG_TSIF0 = TSP_TSIF0, 128*53ee8cc1Swenshuai.xi E_FILEENG_TSIF1 = TSP_TSIF1, 129*53ee8cc1Swenshuai.xi E_FILEENG_TSIF2 = TSP_TSIF2, 130*53ee8cc1Swenshuai.xi E_FILEENG_TSIF3 = TSP_TSIF3, 131*53ee8cc1Swenshuai.xi E_FILEENG_INVALID, 132*53ee8cc1Swenshuai.xi 133*53ee8cc1Swenshuai.xi } FILEENG_SEQ; 134*53ee8cc1Swenshuai.xi 135*53ee8cc1Swenshuai.xi #if 1 // Destination type 136*53ee8cc1Swenshuai.xi typedef enum _TSP_DST_SEQ 137*53ee8cc1Swenshuai.xi { 138*53ee8cc1Swenshuai.xi E_TSP_DST_FIFO_VIDEO, 139*53ee8cc1Swenshuai.xi E_TSP_DST_FIFO_VIDEO3D, 140*53ee8cc1Swenshuai.xi E_TSP_DST_FIFO_VIDEO3, 141*53ee8cc1Swenshuai.xi E_TSP_DST_FIFO_VIDEO4, 142*53ee8cc1Swenshuai.xi E_TSP_DST_FIFO_VIDEO5, //Not support 143*53ee8cc1Swenshuai.xi E_TSP_DST_FIFO_VIDEO6, //Not support 144*53ee8cc1Swenshuai.xi E_TSP_DST_FIFO_VIDEO7, //Not support 145*53ee8cc1Swenshuai.xi E_TSP_DST_FIFO_VIDEO8, //Not support 146*53ee8cc1Swenshuai.xi 147*53ee8cc1Swenshuai.xi E_TSP_DST_FIFO_AUDIO, 148*53ee8cc1Swenshuai.xi E_TSP_DST_FIFO_AUDIO2, 149*53ee8cc1Swenshuai.xi E_TSP_DST_FIFO_AUDIO3, 150*53ee8cc1Swenshuai.xi E_TSP_DST_FIFO_AUDIO4, 151*53ee8cc1Swenshuai.xi E_TSP_DST_FIFO_AUDIO5, //Not support 152*53ee8cc1Swenshuai.xi E_TSP_DST_FIFO_AUDIO6, //Not support 153*53ee8cc1Swenshuai.xi 154*53ee8cc1Swenshuai.xi E_TSP_DST_INVALID, 155*53ee8cc1Swenshuai.xi } TSP_DST_SEQ; 156*53ee8cc1Swenshuai.xi #else 157*53ee8cc1Swenshuai.xi #define TSP_FltType MS_U32 158*53ee8cc1Swenshuai.xi /// TS stream fifo type (Exclusive usage) 159*53ee8cc1Swenshuai.xi #define E_TSP_FLT_FIFO_MASK 0x000000FF 160*53ee8cc1Swenshuai.xi #define E_TSP_FLT_FIFO_VIDEO 0x00000001 161*53ee8cc1Swenshuai.xi #define E_TSP_FLT_FIFO_AUDIO 0x00000002 162*53ee8cc1Swenshuai.xi #define E_TSP_FLT_FIFO_AUDIO2 0x00000004 163*53ee8cc1Swenshuai.xi #define E_TSP_FLT_FIFO_VIDEO3D 0x00000008 164*53ee8cc1Swenshuai.xi #endif 165*53ee8cc1Swenshuai.xi 166*53ee8cc1Swenshuai.xi typedef enum _TSP_SRC_SEQ{ 167*53ee8cc1Swenshuai.xi E_TSP_SRC_PKTDMX0, 168*53ee8cc1Swenshuai.xi E_TSP_SRC_PKTDMX1, 169*53ee8cc1Swenshuai.xi E_TSP_SRC_PKTDMX2, 170*53ee8cc1Swenshuai.xi E_TSP_SRC_PKTDMX3, 171*53ee8cc1Swenshuai.xi E_TSP_SRC_PKTDMX4, //not used 172*53ee8cc1Swenshuai.xi E_TSP_SRC_PKTDMX5, //not used 173*53ee8cc1Swenshuai.xi E_TSP_SRC_MMFI0, 174*53ee8cc1Swenshuai.xi E_TSP_SRC_MMFI1, 175*53ee8cc1Swenshuai.xi 176*53ee8cc1Swenshuai.xi E_TSP_SRC_INVALID, 177*53ee8cc1Swenshuai.xi } TSP_SRC_SEQ; 178*53ee8cc1Swenshuai.xi 179*53ee8cc1Swenshuai.xi typedef enum _TSIF_CFG 180*53ee8cc1Swenshuai.xi { 181*53ee8cc1Swenshuai.xi // @NOTE should be Exclusive usage 182*53ee8cc1Swenshuai.xi E_TSP_TSIF_CFG_DIS = 0x0000, // 1: enable ts interface 0 and vice versa oppsite with en 183*53ee8cc1Swenshuai.xi E_TSP_TSIF_CFG_EN = 0x0001, 184*53ee8cc1Swenshuai.xi E_TSP_TSIF_CFG_PARA = 0x0002, 185*53ee8cc1Swenshuai.xi E_TSP_TSIF_CFG_SERL = 0x0000, // oppsite with Parallel 186*53ee8cc1Swenshuai.xi E_TSP_TSIF_CFG_EXTSYNC = 0x0004, 187*53ee8cc1Swenshuai.xi E_TSP_TSIF_CFG_BITSWAP = 0x0008, 188*53ee8cc1Swenshuai.xi E_TSP_TSIF_CFG_3WIRE = 0x0010 189*53ee8cc1Swenshuai.xi } TSP_TSIF_CFG; 190*53ee8cc1Swenshuai.xi 191*53ee8cc1Swenshuai.xi // for stream input source 192*53ee8cc1Swenshuai.xi typedef enum _HAL_TS_PAD 193*53ee8cc1Swenshuai.xi { 194*53ee8cc1Swenshuai.xi E_TSP_TS_PAD_EXT0, 195*53ee8cc1Swenshuai.xi E_TSP_TS_PAD_EXT1, 196*53ee8cc1Swenshuai.xi E_TSP_TS_PAD_EXT2, 197*53ee8cc1Swenshuai.xi E_TSP_TS_PAD_EXT3, // 4/3 wired serial mode 198*53ee8cc1Swenshuai.xi E_TSP_TS_PAD_EXT4, // 4/3 wired serial mode 199*53ee8cc1Swenshuai.xi E_TSP_TS_PAD_EXT5, // 4/3 wired serial mode 200*53ee8cc1Swenshuai.xi E_TSP_TS_PAD_EXT6, // 3 wired serial mode 201*53ee8cc1Swenshuai.xi E_TSP_TS_PAD_EXT7, // not support, 202*53ee8cc1Swenshuai.xi E_TSP_TS_PAD_INTER0, // not support, 203*53ee8cc1Swenshuai.xi E_TSP_TS_PAD_INTER1, // not support, 204*53ee8cc1Swenshuai.xi E_TSP_TS_PAD_TSOUT0, 205*53ee8cc1Swenshuai.xi E_TSP_TS_PAD_TSOUT1, //not support, 206*53ee8cc1Swenshuai.xi E_TSP_TS_PAD_TSIOOUT0, 207*53ee8cc1Swenshuai.xi E_TSP_TS_PAD_INVALID, 208*53ee8cc1Swenshuai.xi } TSP_TS_PAD; 209*53ee8cc1Swenshuai.xi 210*53ee8cc1Swenshuai.xi // for ts pad mode 211*53ee8cc1Swenshuai.xi typedef enum _HAL_TS_PAD_MUX_MODE 212*53ee8cc1Swenshuai.xi { 213*53ee8cc1Swenshuai.xi E_TSP_TS_PAD_MUX_PARALLEL, // in 214*53ee8cc1Swenshuai.xi E_TSP_TS_PAD_MUX_3WIRED_SERIAL, // in 215*53ee8cc1Swenshuai.xi E_TSP_TS_PAD_MUX_4WIRED_SERIAL, // in 216*53ee8cc1Swenshuai.xi E_TSP_TS_PAD_MUX_TSO, // out 217*53ee8cc1Swenshuai.xi E_TSP_TS_PAD_MUX_S2P, // out 218*53ee8cc1Swenshuai.xi E_TSP_TS_PAD_MUX_S2P1, // out 219*53ee8cc1Swenshuai.xi E_TSP_TS_PAD_MUX_DEMOD, // out 220*53ee8cc1Swenshuai.xi 221*53ee8cc1Swenshuai.xi E_TSP_TS_PAD_MUX_INVALID 222*53ee8cc1Swenshuai.xi } TSP_TS_PAD_MUX_MODE; 223*53ee8cc1Swenshuai.xi 224*53ee8cc1Swenshuai.xi 225*53ee8cc1Swenshuai.xi // for pkt converter mode 226*53ee8cc1Swenshuai.xi typedef enum _HAL_TS_PKT_CONVERTER_MODE 227*53ee8cc1Swenshuai.xi { 228*53ee8cc1Swenshuai.xi E_TSP_PKT_CONVERTER_188Mode = 0, 229*53ee8cc1Swenshuai.xi E_TSP_PKT_CONVERTER_CIMode = 1, 230*53ee8cc1Swenshuai.xi E_TSP_PKT_CONVERTER_OpenCableMode = 2, 231*53ee8cc1Swenshuai.xi E_TSP_PKT_CONVERTER_ATSMode = 3, 232*53ee8cc1Swenshuai.xi E_TSP_PKT_CONVERTER_MxLMode = 4, 233*53ee8cc1Swenshuai.xi E_TSP_PKT_CONVERTER_NagraDongleMode = 5, 234*53ee8cc1Swenshuai.xi E_TSP_PKT_CONVERTER_Invalid, 235*53ee8cc1Swenshuai.xi } TSP_TS_PKT_CONVERTER_MODE; 236*53ee8cc1Swenshuai.xi 237*53ee8cc1Swenshuai.xi typedef enum _HAL_TS_MXL_PKT_MODE 238*53ee8cc1Swenshuai.xi { 239*53ee8cc1Swenshuai.xi E_TSP_TS_MXL_PKT_192 = 4, 240*53ee8cc1Swenshuai.xi E_TSP_TS_MXL_PKT_196 = 8, 241*53ee8cc1Swenshuai.xi E_TSP_TS_MXL_PKT_200 = 12, 242*53ee8cc1Swenshuai.xi E_TSP_TS_MXL_PKT_INVALID, 243*53ee8cc1Swenshuai.xi } TSP_TS_MXL_PKT_MODE; 244*53ee8cc1Swenshuai.xi 245*53ee8cc1Swenshuai.xi typedef enum _HAL_TSP_CLK_TYPE 246*53ee8cc1Swenshuai.xi { 247*53ee8cc1Swenshuai.xi E_TSP_HAL_TSP_CLK, 248*53ee8cc1Swenshuai.xi E_TSP_HAL_STC_CLK, 249*53ee8cc1Swenshuai.xi E_TSP_HAL_INVALID 250*53ee8cc1Swenshuai.xi } EN_TSP_HAL_CLK_TYPE; 251*53ee8cc1Swenshuai.xi 252*53ee8cc1Swenshuai.xi typedef struct _HAL_TSP_CLK_STATUS 253*53ee8cc1Swenshuai.xi { 254*53ee8cc1Swenshuai.xi MS_BOOL bEnable; 255*53ee8cc1Swenshuai.xi MS_BOOL bInvert; 256*53ee8cc1Swenshuai.xi MS_U8 u8ClkSrc; 257*53ee8cc1Swenshuai.xi } ST_TSP_HAL_CLK_STATUS; 258*53ee8cc1Swenshuai.xi 259*53ee8cc1Swenshuai.xi typedef enum _PCR_SRC 260*53ee8cc1Swenshuai.xi { 261*53ee8cc1Swenshuai.xi /* register setting for kaiser pcr 262*53ee8cc1Swenshuai.xi 0: tsif0 263*53ee8cc1Swenshuai.xi 1: tsif1 264*53ee8cc1Swenshuai.xi 2: tsif2 265*53ee8cc1Swenshuai.xi 3: tsif3 266*53ee8cc1Swenshuai.xi 4: tsif4 267*53ee8cc1Swenshuai.xi 5: tsif5 268*53ee8cc1Swenshuai.xi 6: un-used 269*53ee8cc1Swenshuai.xi 7: un-used 270*53ee8cc1Swenshuai.xi 8: pkt merge 0 271*53ee8cc1Swenshuai.xi 9: pkt merge 1 272*53ee8cc1Swenshuai.xi a: MM file in 1 273*53ee8cc1Swenshuai.xi b: MM file in 2 274*53ee8cc1Swenshuai.xi */ 275*53ee8cc1Swenshuai.xi E_TSP_PCR_SRC_TSIF0 = 0, 276*53ee8cc1Swenshuai.xi E_TSP_PCR_SRC_TSIF1, 277*53ee8cc1Swenshuai.xi E_TSP_PCR_SRC_TSIF2, 278*53ee8cc1Swenshuai.xi E_TSP_PCR_SRC_TSIF3, 279*53ee8cc1Swenshuai.xi E_TSP_PCR_SRC_TSIF4, 280*53ee8cc1Swenshuai.xi E_TSP_PCR_SRC_TSIF5, 281*53ee8cc1Swenshuai.xi E_TSP_PCR_SRC_PKT_MERGE0 = 8, 282*53ee8cc1Swenshuai.xi E_TSP_PCR_SRC_PKT_MERGE1, 283*53ee8cc1Swenshuai.xi E_TSP_PCR_SRC_MMFI0, 284*53ee8cc1Swenshuai.xi E_TSP_PCR_SRC_MMFI1, 285*53ee8cc1Swenshuai.xi E_TSP_PCR_SRC_INVALID, 286*53ee8cc1Swenshuai.xi } TSP_PCR_SRC; 287*53ee8cc1Swenshuai.xi 288*53ee8cc1Swenshuai.xi typedef enum _HAL_TSP_TSIF // for HW TSIF 289*53ee8cc1Swenshuai.xi { 290*53ee8cc1Swenshuai.xi E_TSP_HAL_TSIF_0 , 291*53ee8cc1Swenshuai.xi E_TSP_HAL_TSIF_1 , 292*53ee8cc1Swenshuai.xi E_TSP_HAL_TSIF_2 , 293*53ee8cc1Swenshuai.xi E_TSP_HAL_TSIF_3 , 294*53ee8cc1Swenshuai.xi E_TSP_HAL_TSIF_4 , // not support 295*53ee8cc1Swenshuai.xi E_TSP_HAL_TSIF_5 , // not support 296*53ee8cc1Swenshuai.xi E_TSP_HAL_TSIF_6 , // not support 297*53ee8cc1Swenshuai.xi 298*53ee8cc1Swenshuai.xi E_TSP_HAL_TSIF_PVR0 , 299*53ee8cc1Swenshuai.xi E_TSP_HAL_TSIF_PVR1 , 300*53ee8cc1Swenshuai.xi E_TSP_HAL_TSIF_PVR2 , 301*53ee8cc1Swenshuai.xi E_TSP_HAL_TSIF_PVR3 , 302*53ee8cc1Swenshuai.xi E_TSP_HAL_TSIF_INVALID , 303*53ee8cc1Swenshuai.xi } TSP_HAL_TSIF; 304*53ee8cc1Swenshuai.xi 305*53ee8cc1Swenshuai.xi 306*53ee8cc1Swenshuai.xi typedef enum _TSP_HAL_FileState 307*53ee8cc1Swenshuai.xi { 308*53ee8cc1Swenshuai.xi /// Command Queue is Idle 309*53ee8cc1Swenshuai.xi E_TSP_HAL_FILE_STATE_IDLE = 0000000000, 310*53ee8cc1Swenshuai.xi /// Command Queue is Busy 311*53ee8cc1Swenshuai.xi E_TSP_HAL_FILE_STATE_BUSY = 0x00000001, 312*53ee8cc1Swenshuai.xi /// Command Queue is Paused. 313*53ee8cc1Swenshuai.xi E_TSP_HAL_FILE_STATE_PAUSE = 0x00000002, 314*53ee8cc1Swenshuai.xi 315*53ee8cc1Swenshuai.xi E_TSP_HAL_FILE_STATE_INVALID, 316*53ee8cc1Swenshuai.xi }TSP_HAL_FileState; 317*53ee8cc1Swenshuai.xi 318*53ee8cc1Swenshuai.xi typedef enum 319*53ee8cc1Swenshuai.xi { 320*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_PIDFLT_NUM = 0, 321*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_SECFLT_NUM = 1, 322*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_SECBUF_NUM = 2, 323*53ee8cc1Swenshuai.xi 324*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_RECENG_NUM = 3, 325*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_RECFLT_NUM = 4, 326*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_RECFLT1_NUM = 5, 327*53ee8cc1Swenshuai.xi 328*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_MMFI_AUDIO_FILTER_NUM = 6, 329*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_MMFI_V3D_FILTER_NUM = 7, 330*53ee8cc1Swenshuai.xi 331*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_TSIF_NUM = 8, 332*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_DEMOD_NUM = 9, 333*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_TSPAD_NUM = 10, 334*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_VQ_NUM = 11, 335*53ee8cc1Swenshuai.xi 336*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_CAFLT_NUM = 12, 337*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_CAKEY_NUM = 13, 338*53ee8cc1Swenshuai.xi 339*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_FW_ALIGN = 14, 340*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_VQ_ALIGN = 15, 341*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_VQ_PITCH = 16, 342*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_SECBUF_ALIGN = 17, 343*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_PVR_ALIGN = 18, 344*53ee8cc1Swenshuai.xi 345*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_PVRCA_PATH_NUM = 19, 346*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_SHAREKEY_FLT_RANGE = 20, 347*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_PVRCA0_FLT_RANGE = 21, 348*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_PVRCA1_FLT_RANGE = 22, 349*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_PVRCA2_FLT_RANGE = 23, 350*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_SHAREKEY_FLT1_RANGE = 24, 351*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_SHAREKEY_FLT2_RANGE = 25, 352*53ee8cc1Swenshuai.xi 353*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_HW_TYPE = 26, 354*53ee8cc1Swenshuai.xi 355*53ee8cc1Swenshuai.xi //27 is reserved, and can not be used 356*53ee8cc1Swenshuai.xi 357*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_VFIFO_NUM = 28, 358*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_AFIFO_NUM = 29, 359*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_HWPCR_SUPPORT = 30, 360*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_PCRFLT_START_IDX = 31, 361*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_RECFLT_IDX = 32, 362*53ee8cc1Swenshuai.xi 363*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_DSCMB_ENG_NUM = 33, 364*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_MAX_MERGESTR_NUM = 34, 365*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_MAX_SEC_FLT_DEPTH = 35, 366*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_FW_BUF_SIZE = 36, 367*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_FW_BUF_RANGE = 37, 368*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VQ_BUF_RANGE = 38, 369*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_SEC_BUF_RANGE = 39, 370*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_FIQ_NUM = 40, 371*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_TYPE_NULL, 372*53ee8cc1Swenshuai.xi } TSP_HAL_CAP_TYPE; 373*53ee8cc1Swenshuai.xi 374*53ee8cc1Swenshuai.xi // @F_TODO remove unused enum member 375*53ee8cc1Swenshuai.xi typedef enum 376*53ee8cc1Swenshuai.xi { 377*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_PIDFLT_NUM = (TSP_PCRFLT_END_ID - TSP_PIDFLT_START_ID), 378*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_SECFLT_NUM = (TSP_SECFLT_END_ID - TSP_SECFLT_START_ID), 379*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_SECBUF_NUM = (TSP_SECBUF_END_ID - TSP_SECBUF_START_ID), 380*53ee8cc1Swenshuai.xi 381*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_RECENG_NUM = 4, 382*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_RECFLT_NUM = TSP_PIDFLT_REC_NUM, 383*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_RECFLT_IDX = TSP_RECFLT_IDX, 384*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_PCRFLT_START_IDX = TSP_PCRFLT_START_ID, 385*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_RECFLT1_NUM = 0xDEADBEEF, // 0xDEADBEEF for not support 386*53ee8cc1Swenshuai.xi 387*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_MMFI_AUDIO_FILTER_NUM = 4, //MMFI0 filters 388*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_MMFI_V3D_FILTER_NUM = 4, //MMFI1 filters 389*53ee8cc1Swenshuai.xi 390*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_TSIF_NUM = 4, 391*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_DEMOD_NUM = 4, //internal demod // [ToDo] STC number... by MM problem Jason-YH.Sun 392*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_TSPAD_NUM = 3, 393*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_VQ_NUM = 4, 394*53ee8cc1Swenshuai.xi 395*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_CAFLT_NUM = (TSP_PIDFLT_END_ID - TSP_PIDFLT_START_ID), //@NOTE: flt number for descrypt purpose 396*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_CAKEY_NUM = 0xDEADBEEF, 397*53ee8cc1Swenshuai.xi 398*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_FW_ALIGN = 0x100, 399*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_VQ_ALIGN = 16, // 16 byte align?? 400*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_VQ_PITCH = 208, // 208 byte per VQ unit 401*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_SECBUF_ALIGN = 16, // 16 byte align 402*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_PVR_ALIGN = 16, 403*53ee8cc1Swenshuai.xi 404*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_PVRCA_PATH_NUM = 0xDEADBEEF, 405*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_SHAREKEY_FLT_RANGE = 0xDEADBEEF, 406*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_PVRCA0_FLT_RANGE = 0xDEADBEEF, 407*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_PVRCA1_FLT_RANGE = 0xDEADBEEF, 408*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_PVRCA2_FLT_RANGE = 0xDEADBEEF, 409*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_SHAREKEY_FLT1_RANGE = 0xDEADBEEF, 410*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_SHAREKEY_FLT2_RANGE = 0xDEADBEEF, 411*53ee8cc1Swenshuai.xi 412*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_HW_TYPE = 0x80002003, 413*53ee8cc1Swenshuai.xi 414*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_VFIFO_NUM = 4, 415*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_AFIFO_NUM = 4, 416*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_HWPCR_SUPPORT = 1, 417*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_FIQ_NUM = TSP_TSIF_NUM, 418*53ee8cc1Swenshuai.xi 419*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_FW_BUF_SIZE = 0x4000, 420*53ee8cc1Swenshuai.xi 421*53ee8cc1Swenshuai.xi E_TSP_HAL_CAP_VAL_NULL = 0xDEADBEEF, 422*53ee8cc1Swenshuai.xi } TSP_HAL_CAP_VAL; 423*53ee8cc1Swenshuai.xi 424*53ee8cc1Swenshuai.xi /// TSP TEI Remove Error Packet Infomation 425*53ee8cc1Swenshuai.xi typedef enum 426*53ee8cc1Swenshuai.xi { 427*53ee8cc1Swenshuai.xi E_TSP_HAL_TEI_REMOVE_AUDIO_PKT, ///< TEI Remoce Audio Packet 428*53ee8cc1Swenshuai.xi E_TSP_HAL_TEI_REMOVE_VIDEO_PKT ///< TEI Remoce Video Packet 429*53ee8cc1Swenshuai.xi 430*53ee8cc1Swenshuai.xi }TSP_HAL_TEI_RmPktType; 431*53ee8cc1Swenshuai.xi 432*53ee8cc1Swenshuai.xi /// TSP Packet Converter Input Mode 433*53ee8cc1Swenshuai.xi typedef enum 434*53ee8cc1Swenshuai.xi { 435*53ee8cc1Swenshuai.xi E_TSP_HAL_PKT_MODE_NORMAL, ///< Normal Mode (bypass) 436*53ee8cc1Swenshuai.xi E_TSP_HAL_PKT_MODE_CI, ///< CI+ 1.4 (188 bytes) 437*53ee8cc1Swenshuai.xi E_TSP_HAL_PKT_MODE_OPEN_CABLE, ///< Open Cable (200 bytes) 438*53ee8cc1Swenshuai.xi E_TSP_HAL_PKT_MODE_ATS, ///< ATS mode (192 bytes) (188+TimeStamp) 439*53ee8cc1Swenshuai.xi E_TSP_HAL_PKT_MODE_MXL_192, ///< MXL mode (192 bytes) 440*53ee8cc1Swenshuai.xi E_TSP_HAL_PKT_MODE_MXL_196, ///< MXL mode (196 bytes) 441*53ee8cc1Swenshuai.xi E_TSP_HAL_PKT_MODE_MXL_200, ///< MXL mode (200 bytes) 442*53ee8cc1Swenshuai.xi E_TSP_HAL_PKT_MODE_ND, ///< Nagra Dongle mode (192 bytes) 443*53ee8cc1Swenshuai.xi 444*53ee8cc1Swenshuai.xi }TSP_HAL_PKT_MODE; 445*53ee8cc1Swenshuai.xi 446*53ee8cc1Swenshuai.xi // TSP TimeStamp Clk Select 447*53ee8cc1Swenshuai.xi typedef enum 448*53ee8cc1Swenshuai.xi { 449*53ee8cc1Swenshuai.xi E_TSP_HAL_TIMESTAMP_CLK_90K = 0, 450*53ee8cc1Swenshuai.xi E_TSP_HAL_TIMESTAMP_CLK_27M = 1, 451*53ee8cc1Swenshuai.xi E_TSP_HAL_TIMESTAMP_CLK_INVALID = 2 452*53ee8cc1Swenshuai.xi 453*53ee8cc1Swenshuai.xi } TSP_HAL_TimeStamp_Clk; 454*53ee8cc1Swenshuai.xi 455*53ee8cc1Swenshuai.xi //---------------------------------- 456*53ee8cc1Swenshuai.xi /// DMX debug table information structure 457*53ee8cc1Swenshuai.xi //---------------------------------- 458*53ee8cc1Swenshuai.xi 459*53ee8cc1Swenshuai.xi typedef enum 460*53ee8cc1Swenshuai.xi { 461*53ee8cc1Swenshuai.xi E_TSP_HAL_FLOW_LIVE0, 462*53ee8cc1Swenshuai.xi E_TSP_HAL_FLOW_LIVE1, 463*53ee8cc1Swenshuai.xi E_TSP_HAL_FLOW_LIVE2, 464*53ee8cc1Swenshuai.xi E_TSP_HAL_FLOW_LIVE3, 465*53ee8cc1Swenshuai.xi E_TSP_HAL_FLOW_LIVE4, 466*53ee8cc1Swenshuai.xi E_TSP_HAL_FLOW_LIVE5, 467*53ee8cc1Swenshuai.xi E_TSP_HAL_FLOW_LIVE6, 468*53ee8cc1Swenshuai.xi 469*53ee8cc1Swenshuai.xi E_TSP_HAL_FLOW_FILE0, 470*53ee8cc1Swenshuai.xi E_TSP_HAL_FLOW_FILE1, 471*53ee8cc1Swenshuai.xi E_TSP_HAL_FLOW_FILE2, 472*53ee8cc1Swenshuai.xi E_TSP_HAL_FLOW_FILE3, 473*53ee8cc1Swenshuai.xi E_TSP_HAL_FLOW_FILE4, 474*53ee8cc1Swenshuai.xi E_TSP_HAL_FLOW_FILE5, 475*53ee8cc1Swenshuai.xi E_TSP_HAL_FLOW_FILE6, 476*53ee8cc1Swenshuai.xi 477*53ee8cc1Swenshuai.xi E_TSP_HAL_FLOW_MMFI0, 478*53ee8cc1Swenshuai.xi E_TSP_HAL_FLOW_MMFI1, 479*53ee8cc1Swenshuai.xi 480*53ee8cc1Swenshuai.xi E_TSP_HAL_FLOW_INVALID, 481*53ee8cc1Swenshuai.xi 482*53ee8cc1Swenshuai.xi } TSP_HAL_FLOW; 483*53ee8cc1Swenshuai.xi 484*53ee8cc1Swenshuai.xi typedef enum 485*53ee8cc1Swenshuai.xi { 486*53ee8cc1Swenshuai.xi E_TSP_HAL_MIU_SEL_MMFI = 0, 487*53ee8cc1Swenshuai.xi E_TSP_HAL_MIU_SEL_FQ = 1, 488*53ee8cc1Swenshuai.xi 489*53ee8cc1Swenshuai.xi E_TSP_HAL_MIU_SEL_INVALID, 490*53ee8cc1Swenshuai.xi 491*53ee8cc1Swenshuai.xi } TSP_HAL_MIU_SEL_TYPE; 492*53ee8cc1Swenshuai.xi 493*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------- 494*53ee8cc1Swenshuai.xi // PVR HAL API 495*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------- 496*53ee8cc1Swenshuai.xi // Static Register Mapping for external access 497*53ee8cc1Swenshuai.xi #define REG_PIDFLT_BASE0 (0x00240000UL) 498*53ee8cc1Swenshuai.xi #define REG_PIDFLT_BASE1 (0x00241000UL) 499*53ee8cc1Swenshuai.xi #define REG_SECFLT_BASE (0x00221000UL) 500*53ee8cc1Swenshuai.xi #define REG_SECBUF_BASE (0x00221024UL) 501*53ee8cc1Swenshuai.xi #define REG_CTRL_BASE (0x00210200UL) 502*53ee8cc1Swenshuai.xi 503*53ee8cc1Swenshuai.xi #define _REGPid0 ((REG_Pid*) (REG_PIDFLT_BASE0)) 504*53ee8cc1Swenshuai.xi #define _REGPid1 ((REG_Pid*) (REG_PIDFLT_BASE1)) 505*53ee8cc1Swenshuai.xi #define _REGSec ((REG_Sec*) (REG_SECFLT_BASE)) 506*53ee8cc1Swenshuai.xi #define _REGBuf ((REG_Buf*) (REG_SECBUF_BASE)) 507*53ee8cc1Swenshuai.xi //#define _REGSynth ((REG_Synth*)(REG_SYNTH_BASE )) 508*53ee8cc1Swenshuai.xi 509*53ee8cc1Swenshuai.xi #define PPIDFLT0(_fltid) (&(_REGPid0->Flt[_fltid])) 510*53ee8cc1Swenshuai.xi #define PPIDFLT1(_fltid) (&(_REGPid1->Flt[_fltid])) 511*53ee8cc1Swenshuai.xi #define PSECFLT(_fltid) (&(((REG_Sec*)(REG_SECFLT_BASE+(_fltid>>5)*0x1000))->Flt[_fltid&(0x1F)])) 512*53ee8cc1Swenshuai.xi #define PSECBUF(_bufid) (&(((REG_Buf*)(REG_SECBUF_BASE+(_bufid>>5)*0x1000))->Buf[_bufid&(0x1F)])) 513*53ee8cc1Swenshuai.xi 514*53ee8cc1Swenshuai.xi //#define TSIF2PKTDMX(_tsif) (((_tsif)<2)?(_tsif):((_tsif > 3)?(_tsif+2):(_tsif+1))) 515*53ee8cc1Swenshuai.xi 516*53ee8cc1Swenshuai.xi //#define PKTDMX2TSIF(_pktdmx) ((_pktdmx)>2)?(((_pktdmx)==2)?(_pktdmx-1):(_pktdmx)):(((_pktdmx)==5)?(_pktdmx-2):(_pktdmx-1)) 517*53ee8cc1Swenshuai.xi 518*53ee8cc1Swenshuai.xi 519*53ee8cc1Swenshuai.xi 520*53ee8cc1Swenshuai.xi //******************** PIDFLT DEFINE START ********************// 521*53ee8cc1Swenshuai.xi // PID 522*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_PID_MASK 0x00001FFF 523*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_PID_SHFT 0 524*53ee8cc1Swenshuai.xi 525*53ee8cc1Swenshuai.xi // Continuous counter 526*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_CC_MASK 0xFF000000 527*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_CC_SHFT 24 528*53ee8cc1Swenshuai.xi 529*53ee8cc1Swenshuai.xi // PIDFLT SRC 530*53ee8cc1Swenshuai.xi typedef enum _TSP_PIDFLT_SRC 531*53ee8cc1Swenshuai.xi { 532*53ee8cc1Swenshuai.xi E_TSP_PIDFLT_LIVE0, 533*53ee8cc1Swenshuai.xi E_TSP_PIDFLT_LIVE1, 534*53ee8cc1Swenshuai.xi E_TSP_PIDFLT_LIVE2, 535*53ee8cc1Swenshuai.xi E_TSP_PIDFLT_LIVE3, 536*53ee8cc1Swenshuai.xi E_TSP_PIDFLT_LIVE4, // not support 537*53ee8cc1Swenshuai.xi E_TSP_PIDFLT_LIVE5, // not support 538*53ee8cc1Swenshuai.xi E_TSP_PIDFLT_LIVE6, // not support 539*53ee8cc1Swenshuai.xi E_TSP_PIDFLT_FILE0, 540*53ee8cc1Swenshuai.xi E_TSP_PIDFLT_FILE1, 541*53ee8cc1Swenshuai.xi E_TSP_PIDFLT_FILE2, 542*53ee8cc1Swenshuai.xi E_TSP_PIDFLT_FILE3, 543*53ee8cc1Swenshuai.xi E_TSP_PIDFLT_FILE4, // not support 544*53ee8cc1Swenshuai.xi E_TSP_PIDFLT_FILE5, // not support 545*53ee8cc1Swenshuai.xi E_TSP_PIDFLT_FILE6, // not support 546*53ee8cc1Swenshuai.xi E_TSP_PIDFLT_INVALID, 547*53ee8cc1Swenshuai.xi } TSP_PIDFLT_SRC; 548*53ee8cc1Swenshuai.xi 549*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_IN_MASK 0x0000E000 550*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_TSIF_SHFT 13 551*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_TSIF0 0x00 552*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_TSIF1 0x01 553*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_TSIF2 0x02 554*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_TSIF3 0x03 555*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_TSIF_MAX 0x04 556*53ee8cc1Swenshuai.xi 557*53ee8cc1Swenshuai.xi // Section filter Id (0~63) 558*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_SECFLT_MASK 0x000000FF // [21:16] secflt id 559*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_SECFLT_SHFT 0 560*53ee8cc1Swenshuai.xi 561*53ee8cc1Swenshuai.xi // PIDFLT DST 562*53ee8cc1Swenshuai.xi typedef enum _TSP_PIDFLT_DST 563*53ee8cc1Swenshuai.xi { 564*53ee8cc1Swenshuai.xi E_TSP_PIDFLT_DST_VIDEO, 565*53ee8cc1Swenshuai.xi E_TSP_PIDFLT_DST_AUDIO, 566*53ee8cc1Swenshuai.xi E_TSP_PIDFLT_DST_PVR, 567*53ee8cc1Swenshuai.xi 568*53ee8cc1Swenshuai.xi E_TSP_PIDFLT_DST_INVALID, 569*53ee8cc1Swenshuai.xi } TSP_PIDFLT_DST; 570*53ee8cc1Swenshuai.xi 571*53ee8cc1Swenshuai.xi // AF/Sec/Video/V3D/V3/V4/Audio/AudioB/AudioC/AudioD/PVR1/PVR2/PVR3/PVR4 572*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_SECFLT_NULL 0x000000FF // software usage clean selected section filter 573*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_MASK 0x009FFF00 574*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_SHFT 8 575*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_NONE 0x00000000 576*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_SECAF 0x00000100 577*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_SECFLT 0x00000200 578*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_VFIFO 0x00000400 579*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_VFIFO3D 0x00000800 580*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_AFIFO 0x00001000 581*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_AFIFO2 0x00002000 582*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_VFIFO3 0x00004000 583*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_AFIFO3 0x00080000 584*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_AFIFO4 0x00100000 585*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_VFIFO4 0x00800000 586*53ee8cc1Swenshuai.xi 587*53ee8cc1Swenshuai.xi 588*53ee8cc1Swenshuai.xi // SRC ID 589*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_SRCID_MASK 0xF0000000 590*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_SRCID_SHIFT 28 591*53ee8cc1Swenshuai.xi 592*53ee8cc1Swenshuai.xi //enable LUT 593*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_LUT 0x00000000 // K6 not suppor 594*53ee8cc1Swenshuai.xi 595*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_PVRFLT_MASK 0x00078000 596*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_PVRFLT_SHFT 15 597*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_PVR1 0x00008000 598*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_PVR2 0x00010000 599*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_PVR3 0x00020000 600*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_PVR4 0x00040000 601*53ee8cc1Swenshuai.xi 602*53ee8cc1Swenshuai.xi 603*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_PKTPUSH_PASS_MASK 0x00200000 604*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_PKTPUSH_PASS_SHFT 21 605*53ee8cc1Swenshuai.xi #define TSP_PID_FLT_PKTPUSH_PASS 0x00200000 606*53ee8cc1Swenshuai.xi 607*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_TSOFLT_MASK 0x00400000 608*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_TSOFLT_SHFT 22 609*53ee8cc1Swenshuai.xi #define TSP_PID_FLT_OUT_TSO0 0x00400000 610*53ee8cc1Swenshuai.xi 611*53ee8cc1Swenshuai.xi //******************** PIDFLT DEFINE END ********************// 612*53ee8cc1Swenshuai.xi void TSP32_IdrW(TSP32 *preg, MS_U32 value); 613*53ee8cc1Swenshuai.xi MS_U32 TSP32_IdrR(TSP32 *preg); 614*53ee8cc1Swenshuai.xi 615*53ee8cc1Swenshuai.xi //=========================TSIF================================ 616*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_TSIF_SelPad(MS_U32 tsIf, TSP_TS_PAD eTSPad); 617*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_TsOutPadCfg(TSP_TS_PAD eOutPad, TSP_TS_PAD_MUX_MODE eOutPadMode, TSP_TS_PAD eInPad, TSP_TS_PAD_MUX_MODE eInPadMode, MS_BOOL bEnable); 618*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_SetTSIF(MS_U16 u16TSIF, TSP_TSIF_CFG u16Cfg, MS_BOOL bFileIn); 619*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_TSIF_LiveEn(MS_U32 tsIf, MS_BOOL bEnable); 620*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_TSIF_FileEn(FILEENG_SEQ eFileEng, MS_BOOL bEnable); 621*53ee8cc1Swenshuai.xi void HAL_TSP_TSIF_BitSwap(MS_U32 tsIf, MS_BOOL bEnable); 622*53ee8cc1Swenshuai.xi void HAL_TSP_TSIF_ExtSync(MS_U32 tsIf, MS_BOOL bEnable); 623*53ee8cc1Swenshuai.xi void HAL_TSP_TSIF_Parl(MS_U32 tsIf, MS_BOOL bEnable); 624*53ee8cc1Swenshuai.xi void HAL_TSP_PAD_3Wire(MS_U32 u32Pad, MS_BOOL bEnable); 625*53ee8cc1Swenshuai.xi void HAL_TSP_TSIF_3Wire(MS_U32 tsIf, MS_BOOL bEnable); 626*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_TSIF_SelPad_ClkInv(MS_U32 tsIf , MS_BOOL bClkInv); 627*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_TSIF_SelPad_ClkDis(MS_U32 tsIf , MS_BOOL bClkDis); 628*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_GET_TSIF_FileEnStatus(MS_U32 u32FileEn); 629*53ee8cc1Swenshuai.xi void HAL_TSP_TEI_SKIP(MS_U32 tsIf, MS_BOOL bEnable); 630*53ee8cc1Swenshuai.xi 631*53ee8cc1Swenshuai.xi //=========================TSP================================ 632*53ee8cc1Swenshuai.xi void HAL_TSP_PktDmx_CCDrop(MS_U32 pktDmxId, MS_BOOL bEn); 633*53ee8cc1Swenshuai.xi void HAL_TSP_PktDmx_RmDupAVPkt(MS_BOOL bEnable); 634*53ee8cc1Swenshuai.xi void HAL_TSP_ReDirect_File(MS_U32 reDir, MS_U32 tsIf, MS_BOOL bEn); 635*53ee8cc1Swenshuai.xi void HAL_TSP_SetBank(MS_VIRT u32BankAddr); 636*53ee8cc1Swenshuai.xi void HAL_TSP_Reset(MS_BOOL bEn); 637*53ee8cc1Swenshuai.xi void HAL_TSP_Path_Reset(MS_U32 tsIf,MS_BOOL bEn); 638*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_GetClockSetting(EN_TSP_HAL_CLK_TYPE eClkType, MS_U8 u8Index, ST_TSP_HAL_CLK_STATUS *pstClkStatus); 639*53ee8cc1Swenshuai.xi void HAL_TSP_Power(MS_BOOL bEn); 640*53ee8cc1Swenshuai.xi void HAL_TSP_CPU(MS_BOOL bEn); 641*53ee8cc1Swenshuai.xi void HAL_TSP_ResetCPU(MS_BOOL bReset); 642*53ee8cc1Swenshuai.xi void HAL_TSP_HwPatch(void); 643*53ee8cc1Swenshuai.xi void HAL_TSP_RestoreFltState(void); 644*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_LoadFW(MS_U32 u32FwPhyAddr, MS_U32 u32FwSize); 645*53ee8cc1Swenshuai.xi void HAL_TSP_RecvBuf_Reset(MS_U32 pktDmxId, MS_BOOL bEn); 646*53ee8cc1Swenshuai.xi void HAL_TSP_Set_RcvBuf_Src(MS_U32 bufIdx, MS_U32 inputSrc); 647*53ee8cc1Swenshuai.xi void HAL_TSP_PktBuf_Reset(MS_U32 pktBufId, MS_BOOL bEn); 648*53ee8cc1Swenshuai.xi void HAL_TSP_SaveFltState(void); 649*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_GetCaps(TSP_HAL_CAP_TYPE eCap, MS_U32 *pu32CapInfo); 650*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_CMD_Run(MS_U32 u32Cmd, MS_U32 u32Config0, MS_U32 u32Config1, MS_U32* pData); 651*53ee8cc1Swenshuai.xi void HAL_TSP_TEI_RemoveErrorPkt(TSP_HAL_TEI_RmPktType eHalPktType, MS_BOOL bEnable); 652*53ee8cc1Swenshuai.xi void HAL_TSP_Bank1137_Write(MS_U32 u32Offset,MS_U16 u16Value); 653*53ee8cc1Swenshuai.xi 654*53ee8cc1Swenshuai.xi //=========================TSO================================ 655*53ee8cc1Swenshuai.xi void HAL_TSO_SetTSOOutMUX(MS_BOOL bSet); 656*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_TSO_TSIF_SelPad(MS_U32 u32TSOEng, TSP_TS_PAD eTSPad); 657*53ee8cc1Swenshuai.xi 658*53ee8cc1Swenshuai.xi //=========================Filein================================ 659*53ee8cc1Swenshuai.xi void HAL_TSP_Filein_PktSize(FILEENG_SEQ eFileEng, MS_U32 u32PktSize); 660*53ee8cc1Swenshuai.xi void HAL_TSP_Filein_Addr(FILEENG_SEQ eFileEng, MS_U32 addr); 661*53ee8cc1Swenshuai.xi void HAL_TSP_Filein_Size(FILEENG_SEQ eFileEng, MS_U32 size); 662*53ee8cc1Swenshuai.xi void HAL_TSP_Filein_Start(FILEENG_SEQ eFileEng); 663*53ee8cc1Swenshuai.xi void HAL_TSP_Filein_Abort(FILEENG_SEQ eFileEng, MS_BOOL bEn); 664*53ee8cc1Swenshuai.xi void HAL_TSP_Filein_CmdQRst(FILEENG_SEQ eFileEng, MS_BOOL bEnable); 665*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_Filein_CmdQSlot(FILEENG_SEQ eFileEng); 666*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_Filein_CmdQCnt(FILEENG_SEQ eFileEng); 667*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_Filein_CmdQLv(FILEENG_SEQ eFileEng); 668*53ee8cc1Swenshuai.xi void HAL_TSP_Filein_ByteDelay(FILEENG_SEQ eFileEng, MS_U32 delay, MS_BOOL bEnable); 669*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_Filein_Status(FILEENG_SEQ eFileEng); 670*53ee8cc1Swenshuai.xi void HAL_TSP_Filein_BlockTimeStamp(FILEENG_SEQ eFileEng, MS_BOOL bEn); 671*53ee8cc1Swenshuai.xi void HAL_TSP_Filein_PacketMode(FILEENG_SEQ eFileEng,MS_BOOL bSet); 672*53ee8cc1Swenshuai.xi void HAL_TSP_Filein_SetTimeStamp(FILEENG_SEQ eFileEng, MS_U32 u32Stamp); 673*53ee8cc1Swenshuai.xi void HAL_TSP_Filein_SetTimeStampClk(FILEENG_SEQ eFileEng, TSP_HAL_TimeStamp_Clk eTimeStampClk); 674*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_Filein_GetTimeStamp(FILEENG_SEQ eFileEng); 675*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_Filein_PktTimeStamp(FILEENG_SEQ eFileEng); 676*53ee8cc1Swenshuai.xi void HAL_TSP_Filein_Bypass(FILEENG_SEQ eFileEng, MS_BOOL bBypass);// for PS mode A/V fifo pull back 677*53ee8cc1Swenshuai.xi 678*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_File_Pause(FILEENG_SEQ eFileEng); 679*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_File_Resume(FILEENG_SEQ eFileEng); 680*53ee8cc1Swenshuai.xi TSP_HAL_FileState HAL_TSP_Filein_GetState(FILEENG_SEQ eFileEng); 681*53ee8cc1Swenshuai.xi void HAL_TSP_Filein_GetCurAddr(FILEENG_SEQ eFileEng, MS_PHY *pu32Addr); 682*53ee8cc1Swenshuai.xi void HAL_TSP_Filein_WbFsmRst(FILEENG_SEQ eFileEng, MS_BOOL bEnable); 683*53ee8cc1Swenshuai.xi void HAL_TSP_Filein_Init_Trust_Start(FILEENG_SEQ eFileEng); 684*53ee8cc1Swenshuai.xi /* 685*53ee8cc1Swenshuai.xi // Only used by [HW test code] 686*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_Filein_Done_Status(FILEENG_SEQ eFileEng); 687*53ee8cc1Swenshuai.xi */ 688*53ee8cc1Swenshuai.xi 689*53ee8cc1Swenshuai.xi //=========================PCR FLT================================ 690*53ee8cc1Swenshuai.xi void HAL_TSP_PcrFlt_SetPid(MS_U32 pcrFltId, MS_U32 u32Pid); 691*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_PcrFlt_GetPid(MS_U32 pcrFltId); 692*53ee8cc1Swenshuai.xi void HAL_TSP_PcrFlt_Enable(MS_U32 pcrFltId, MS_BOOL bEnable); 693*53ee8cc1Swenshuai.xi void HAL_TSP_PcrFlt_SetSrc(MS_U32 pcrFltId, TSP_PCR_SRC src); 694*53ee8cc1Swenshuai.xi void HAL_TSP_PcrFlt_GetSrc(MS_U32 pcrFltId, TSP_PCR_SRC *pPcrSrc);//[Jason] 695*53ee8cc1Swenshuai.xi void HAL_TSP_PcrFlt_GetPcr(MS_U32 pcrFltId, MS_U32 *pu32Pcr_H, MS_U32 *pu32Pcr); 696*53ee8cc1Swenshuai.xi void HAL_TSP_PcrFlt_Reset(MS_U32 pcrFltId); 697*53ee8cc1Swenshuai.xi void HAL_TSP_PcrFlt_ClearInt(MS_U32 pcrFltId); 698*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_PcrFlt_GetIntMask(MS_U32 pcrFltId); 699*53ee8cc1Swenshuai.xi 700*53ee8cc1Swenshuai.xi //=========================STC================================ 701*53ee8cc1Swenshuai.xi void HAL_TSP_STC_Init(void); 702*53ee8cc1Swenshuai.xi void HAL_TSP_SetSTCSynth(MS_U32 Eng, MS_U32 u32Sync); 703*53ee8cc1Swenshuai.xi void HAL_TSP_GetSTCSynth(MS_U32 Eng, MS_U32* u32Sync); 704*53ee8cc1Swenshuai.xi void HAL_TSP_STC64_Mode_En(MS_BOOL bEnable); 705*53ee8cc1Swenshuai.xi void HAL_TSP_STC64_Set(MS_U32 Eng, MS_U32 stcH, MS_U32 stcL); 706*53ee8cc1Swenshuai.xi void HAL_TSP_STC64_Get(MS_U32 Eng, MS_U32* pStcH, MS_U32* pStcL); 707*53ee8cc1Swenshuai.xi void HAL_TSP_STC33_CmdQSet(MS_U32 stcH, MS_U32 stcL); 708*53ee8cc1Swenshuai.xi void HAL_TSP_STC33_CmdQGet(MS_U32* pStcH, MS_U32* pStcL); 709*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_STC_UpdateCtrl(MS_U8 u8Eng, MS_BOOL bEnable); 710*53ee8cc1Swenshuai.xi 711*53ee8cc1Swenshuai.xi //=========================FIFO================================ 712*53ee8cc1Swenshuai.xi void HAL_TSP_FIFO_SetSrc (TSP_DST_SEQ eFltType, MS_U32 pktDmxId); 713*53ee8cc1Swenshuai.xi void HAL_TSP_FIFO_GetSrc (TSP_DST_SEQ eFltType, TSP_SRC_SEQ *pktDmxId); 714*53ee8cc1Swenshuai.xi void HAL_TSP_FIFO_Bypass (TSP_DST_SEQ eFltType, MS_BOOL bEn); 715*53ee8cc1Swenshuai.xi void HAL_TSP_FIFO_Bypass_Src(FILEENG_SEQ eFileEng, TSP_DST_SEQ eFltType); 716*53ee8cc1Swenshuai.xi void HAL_TSP_FIFO_ClearAll (void); 717*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_FIFO_PidHit (TSP_DST_SEQ eFltType); 718*53ee8cc1Swenshuai.xi void HAL_TSP_FIFO_Reset (TSP_DST_SEQ eFltType, MS_BOOL bReset); 719*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_FIFO_Level (TSP_DST_SEQ eFltType); 720*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_FIFO_Overflow (TSP_DST_SEQ eFltType); 721*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_FIFO_Empty (TSP_DST_SEQ eFltType); 722*53ee8cc1Swenshuai.xi void HAL_TSP_FIFO_BlockDis (TSP_DST_SEQ eFltType, MS_BOOL bDisable); 723*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_FIFO_GetStatus(TSP_DST_SEQ eFltType); 724*53ee8cc1Swenshuai.xi void HAL_TSP_FIFO_Reset (TSP_DST_SEQ eFltType, MS_BOOL bReset); 725*53ee8cc1Swenshuai.xi void HAL_TSP_FIFO_Skip_Scrmb(TSP_DST_SEQ eFltType,MS_BOOL bSkip); 726*53ee8cc1Swenshuai.xi void HAL_TSP_Flt_Bypass(TSP_DST_SEQ eFltType, MS_BOOL bEn); 727*53ee8cc1Swenshuai.xi void HAL_TSP_PS_SRC(MS_U32 tsIf); 728*53ee8cc1Swenshuai.xi void HAL_TSP_TSIF_Full_Block(MS_U32 tsIf, MS_BOOL bEnable); // for PS mode A/V fifo pull back 729*53ee8cc1Swenshuai.xi void HAL_TSP_FIFO_ReadSrc(TSP_DST_SEQ eFltType); // read A/V fifo data 730*53ee8cc1Swenshuai.xi MS_U16 HAL_TSP_FIFO_ReadPkt(void); // 731*53ee8cc1Swenshuai.xi void HAL_TSP_FIFO_ReadEn(MS_BOOL bEn); // 732*53ee8cc1Swenshuai.xi void HAL_TSP_FIFO_Connect(MS_BOOL bEn); // 733*53ee8cc1Swenshuai.xi void HAL_TSP_BD_AUD_En(MS_U32 u32BD,MS_BOOL bEn); 734*53ee8cc1Swenshuai.xi void HAL_TSP_TRACE_MARK_En(MS_U32 u32Tsif,TSP_DST_SEQ eFltType,MS_BOOL bEn); 735*53ee8cc1Swenshuai.xi 736*53ee8cc1Swenshuai.xi //=========================VQ================================ 737*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_SetVQ( MS_PHYADDR u32BaseAddr, MS_U32 u32BufLen); 738*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_VQ_Buffer(MS_U32 vqId, MS_PHYADDR u32BaseAddr, MS_U32 u32BufLen); 739*53ee8cc1Swenshuai.xi void HAL_TSP_VQ_Enable(MS_BOOL bEn); 740*53ee8cc1Swenshuai.xi void HAL_TSP_VQ_Reset(MS_U32 vqId, MS_BOOL bEn); 741*53ee8cc1Swenshuai.xi void HAL_TSP_VQ_OverflowInt_Clr(MS_U32 vqId, MS_BOOL bEn); 742*53ee8cc1Swenshuai.xi void HAL_TSP_VQ_OverflowInt_En(MS_U32 vqId, MS_BOOL bEn); 743*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_VQ_Block_Dis(MS_U32 vqId,MS_BOOL bDis); 744*53ee8cc1Swenshuai.xi 745*53ee8cc1Swenshuai.xi //=========================Pid Flt================================ 746*53ee8cc1Swenshuai.xi //void HAL_TSP_PidFlt_SetFltOut(MS_U32 pPidFlt, MS_U32 u32FltOu); 747*53ee8cc1Swenshuai.xi void HAL_TSP_PidFlt_SetPid(MS_U32 fltId, MS_U32 u32PID); 748*53ee8cc1Swenshuai.xi void HAL_TSP_PidFlt_SetFltIn(MS_U32 fltId, MS_U32 u32FltIn); 749*53ee8cc1Swenshuai.xi void HAL_TSP_PidFlt_SetFltOut(MS_U32 fltId, MS_U32 u32FltOut); 750*53ee8cc1Swenshuai.xi void HAL_TSP_PidFlt_SetSecFlt(MS_U32 fltId, MS_U32 u32SecFltId); 751*53ee8cc1Swenshuai.xi void HAL_TSP_PidFlt_SetPvrFlt(MS_U32 fltId, MS_U32 u32PVREng, MS_BOOL bEn); 752*53ee8cc1Swenshuai.xi void HAL_TSP_PidFlt_SetFltRushPass(MS_U32 fltId, MS_U8 u8Enable); 753*53ee8cc1Swenshuai.xi void HAL_TSP_PidFlt_SetTSOFlt(MS_U32 fltId, MS_U32 u32TSOEng, MS_BOOL bEn); 754*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_PidFlt_GetPid(REG_PidFlt* pPidFlt); 755*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_PidFlt_GetFltOutput(REG_PidFlt *pPidFlt); 756*53ee8cc1Swenshuai.xi void HAL_TSP_PidFlt_SetSrcID(MS_U32 fltId, MS_U32 u32SrcID); 757*53ee8cc1Swenshuai.xi 758*53ee8cc1Swenshuai.xi //=========================SecFlt================================ 759*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_BurstLen(MS_U32 burstMode); 760*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_SetType(REG_SecFlt *pSecFlt, MS_U32 u32FltType); 761*53ee8cc1Swenshuai.xi MS_U16 HAL_TSP_SecFlt_GetSecBuf(REG_SecFlt *pSecFlt); 762*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_ResetState(REG_SecFlt* pSecFlt); 763*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_ResetRmnCnt(REG_SecFlt* pSecFlt); 764*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_ClrCtrl(REG_SecFlt *pSecFlt); 765*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_SetMask(REG_SecFlt *pSecFlt, MS_U8 *pu8Mask); 766*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_SetNMask(REG_SecFlt *pSecFlt, MS_U8 *pu8NMask); 767*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_SetMatch(REG_SecFlt *pSecFlt, MS_U8 *pu8Match); 768*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_SetReqCount(REG_SecFlt *pSecFlt, MS_U32 u32ReqCount); 769*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_SetMode(REG_SecFlt *pSecFlt, MS_U32 u32SecFltMode); 770*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_SecFlt_GetCRC32(REG_SecFlt *pSecFlt); 771*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_SecFlt_GetState(REG_SecFlt *pSecFlt); 772*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_SelSecBuf(REG_SecFlt *pSecFlt, MS_U16 u16BufId); 773*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_SecFlt_TryAlloc(REG_SecFlt* pSecFlt, MS_U16 u16TSPId); 774*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_SetAutoCRCChk(REG_SecFlt *pSecFlt, MS_BOOL bSet); 775*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_Free(REG_SecFlt* pSecFlt); 776*53ee8cc1Swenshuai.xi void HAL_TSP_SecFlt_DropEnable(MS_BOOL bSet); // @TODO not implement yet 777*53ee8cc1Swenshuai.xi 778*53ee8cc1Swenshuai.xi //=========================Sec Buf================================ 779*53ee8cc1Swenshuai.xi void HAL_TSP_SecBuf_SetBuf(REG_SecBuf *pSecBuf, MS_U32 u32StartAddr, MS_U32 u32BufSize); 780*53ee8cc1Swenshuai.xi void HAL_TSP_SecBuf_SetRead(REG_SecBuf *pSecBuf, MS_U32 u32ReadAddr); 781*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_SecBuf_GetStart(REG_SecBuf *pSecBuf); 782*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_SecBuf_GetEnd(REG_SecBuf *pSecBuf); 783*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_SecBuf_GetBufCur(REG_SecBuf *pSecBuf); 784*53ee8cc1Swenshuai.xi void HAL_TSP_SecBuf_Reset(REG_SecBuf *pSecBuf); 785*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_SecBuf_GetRead(REG_SecBuf *pSecBuf); 786*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_SecBuf_GetWrite(REG_SecBuf *pSecBuf); 787*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_SecBuf_TryAlloc(REG_SecBuf *pSecBuf, MS_U16 u16TSPId); 788*53ee8cc1Swenshuai.xi void HAL_TSP_SecBuf_Free(REG_SecBuf *pSecBuf); 789*53ee8cc1Swenshuai.xi void HAL_TSP_FQ_MMFI_MIU_Sel(TSP_HAL_MIU_SEL_TYPE eType, MS_U8 u8Eng, MS_PHY phyBufStart); 790*53ee8cc1Swenshuai.xi 791*53ee8cc1Swenshuai.xi //=========================PVR================================ 792*53ee8cc1Swenshuai.xi void HAL_PVR_SetBank(MS_U32 u32BankAddr); 793*53ee8cc1Swenshuai.xi void HAL_PVR_Init(MS_U32 u32PVREng, MS_U32 pktDmxId); 794*53ee8cc1Swenshuai.xi void HAL_PVR_Exit(MS_U32 u32PVREng); 795*53ee8cc1Swenshuai.xi void HAL_PVR_Alignment_Enable(MS_U32 u32PVREng, MS_BOOL bEnable); 796*53ee8cc1Swenshuai.xi /* 797*53ee8cc1Swenshuai.xi void HAL_PVR_SetTSIF(MS_U32 u32PVREng, MS_BOOL bPara, MS_BOOL bExtSync, MS_BOOL bDataSWP); 798*53ee8cc1Swenshuai.xi void HAL_PVR_RecAtSync_Dis(MS_U32 u32PVREng, MS_BOOL bDis); 799*53ee8cc1Swenshuai.xi void HAL_PVR_SetDataSwap(MS_U32 u32PVREng, MS_BOOL bEn); 800*53ee8cc1Swenshuai.xi */ 801*53ee8cc1Swenshuai.xi void HAL_PVR_FlushData(MS_U32 u32PVREng); 802*53ee8cc1Swenshuai.xi void HAL_PVR_Skip_Scrmb(MS_U32 u32PVREng,MS_BOOL bSkip); 803*53ee8cc1Swenshuai.xi void HAL_PVR_Block_Dis(MS_U32 u32PVREng,MS_BOOL bDisable); 804*53ee8cc1Swenshuai.xi void HAL_PVR_BurstLen(MS_U32 u32PVREng,MS_U16 u16BurstMode); 805*53ee8cc1Swenshuai.xi void HAL_PVR_Start(MS_U32 u32PVREng); 806*53ee8cc1Swenshuai.xi void HAL_PVR_Stop(MS_U32 u32PVREng); 807*53ee8cc1Swenshuai.xi void HAL_PVR_Pause(MS_U32 u32PVREng , MS_BOOL bPause); 808*53ee8cc1Swenshuai.xi void HAL_PVR_RecPid(MS_U32 u32PVREng, MS_BOOL bSet); 809*53ee8cc1Swenshuai.xi void HAL_PVR_RecNull(MS_BOOL bSet); 810*53ee8cc1Swenshuai.xi void HAL_PVR_SetPidflt(MS_U32 u32PVREng, MS_U16 u16Fltid, MS_U16 u16Pid); 811*53ee8cc1Swenshuai.xi void HAL_PVR_SetBuf(MS_U32 u32PVREng , MS_U32 u32StartAddr0, MS_U32 u32BufSize0, MS_U32 u32StartAddr1, MS_U32 u32BufSize1); 812*53ee8cc1Swenshuai.xi void HAL_PVR_SetStr2Miu_StartAddr(MS_U32 u32PVREng, MS_U32 u32StartAddr0, MS_U32 u32StartAddr1); 813*53ee8cc1Swenshuai.xi void HAL_PVR_SetStr2Miu_MidAddr(MS_U32 u32PVREng, MS_U32 u32MidAddr0, MS_U32 u32MidAddr1); 814*53ee8cc1Swenshuai.xi void HAL_PVR_SetStr2Miu_EndAddr(MS_U32 u32PVREng, MS_U32 u32EndAddr0, MS_U32 u32EndAddr1); 815*53ee8cc1Swenshuai.xi MS_U32 HAL_PVR_GetWritePtr(MS_U32 u32PVREng); 816*53ee8cc1Swenshuai.xi void HAL_PVR_SetStrPacketMode(MS_U32 u32PVREng, MS_BOOL bSet); 817*53ee8cc1Swenshuai.xi void HAL_PVR_SetPVRTimeStamp(MS_U32 u32PVREng, MS_U32 u32Stamp); 818*53ee8cc1Swenshuai.xi MS_U32 HAL_PVR_GetPVRTimeStamp(MS_U32 u32PVREng); 819*53ee8cc1Swenshuai.xi void HAL_PVR_TimeStamp_Stream_En(MS_U32 u32PVREng, MS_BOOL bEnable); 820*53ee8cc1Swenshuai.xi void HAL_PVR_TimeStamp_Sel(MS_U32 u32PVREng, MS_BOOL bLocal_Stream); 821*53ee8cc1Swenshuai.xi void HAL_PVR_PauseTime_En(MS_U32 u32PVREng,MS_BOOL bEnable); 822*53ee8cc1Swenshuai.xi void HAL_PVR_SetPauseTime(MS_U32 u32PVREng,MS_U32 u32PauseTime); 823*53ee8cc1Swenshuai.xi void HAL_PVR_GetEngSrc(MS_U32 u32EngDst, TSP_SRC_SEQ *eSrc); 824*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_CAPVR_SPSEnable(MS_U32 u32Eng, MS_U16 u16CaPvrMode, MS_BOOL bEnable); 825*53ee8cc1Swenshuai.xi void HAL_TSP_SPD_Bypass_En(MS_BOOL bByPassEn); 826*53ee8cc1Swenshuai.xi /* 827*53ee8cc1Swenshuai.xi void HAL_TSP_PVR_SPSConfig(MS_U8 u8Eng, MS_BOOL CTR_mode); 828*53ee8cc1Swenshuai.xi void HAL_TSP_FileIn_SPDConfig(MS_U32 tsif, MS_BOOL CTR_mode); 829*53ee8cc1Swenshuai.xi */ 830*53ee8cc1Swenshuai.xi 831*53ee8cc1Swenshuai.xi //=========================FQ================================ 832*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_FQ_SetMuxSwitch(MS_U32 u32FQEng, MS_U32 u32FQSrc); 833*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_FQ_GetMuxSwitch(MS_U32 u32FQEng); 834*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_FQ_FLT_NULL_PKT(MS_U32 u32FQEng, MS_BOOL bFltNull); 835*53ee8cc1Swenshuai.xi 836*53ee8cc1Swenshuai.xi //=========================HCMD================================ 837*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_HCMD_GetInfo(MS_U32 u32Type); 838*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_HCMD_BufRst(MS_U32 u32Value); 839*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_HCMD_Read(MS_U32 u32Addr); 840*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_HCMD_Write(MS_U32 u32Addr, MS_U32 u32Value); 841*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_HCMD_Alive(void); 842*53ee8cc1Swenshuai.xi void HAL_TSP_HCMD_SecRdyInt_Disable(MS_U32 FltId ,MS_BOOL bDis); 843*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_HCMD_Dbg(MS_U32 u32Enable); 844*53ee8cc1Swenshuai.xi void HAL_TSP_HCMD_SET(MS_U32 mcu_cmd, MS_U32 mcu_data0, MS_U32 mcu_data1); 845*53ee8cc1Swenshuai.xi void HAL_TSP_HCMD_GET(MS_U32* pmcu_cmd, MS_U32* pmcu_data0, MS_U32* pmcu_data1); 846*53ee8cc1Swenshuai.xi 847*53ee8cc1Swenshuai.xi //=========================INT================================ 848*53ee8cc1Swenshuai.xi void HAL_TSP_INT_Enable(MS_U32 u32Mask); 849*53ee8cc1Swenshuai.xi void HAL_TSP_INT_Disable(MS_U32 u32Mask); 850*53ee8cc1Swenshuai.xi void HAL_TSP_INT_ClrHW(MS_U32 u32Mask); 851*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_INT_GetHW(void); 852*53ee8cc1Swenshuai.xi void HAL_TSP_INT_ClrSW(void); 853*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_INT_GetSW(void); 854*53ee8cc1Swenshuai.xi 855*53ee8cc1Swenshuai.xi //=========================Mapping================================ 856*53ee8cc1Swenshuai.xi TSP_PCR_SRC HAL_TSP_FltSrc2PCRSrc_Mapping(TSP_PIDFLT_SRC ePidFltSrc); 857*53ee8cc1Swenshuai.xi TSP_PIDFLT_SRC HAL_TSP_PktDmx2FltSrc_Mapping(TSP_SRC_SEQ eSrc); 858*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_FltSrc2PktDmx_Mapping(TSP_PIDFLT_SRC ePidFltSrc); 859*53ee8cc1Swenshuai.xi FILEENG_SEQ HAL_TSP_FilePath2Tsif_Mapping(MS_U32 u32FileEng); 860*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_TsifMapping(TSP_HAL_TSIF u32TSIF, MS_BOOL bFileIn); 861*53ee8cc1Swenshuai.xi TSP_SRC_SEQ HAL_TSP_Eng2PktDmx_Mapping(MS_U32 u32Eng); 862*53ee8cc1Swenshuai.xi FILEENG_SEQ HAL_TSP_GetDefaultFileinEng(void); 863*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_PidFltDstMapping(TSP_PIDFLT_DST eDstType, MS_U32 u32Eng); 864*53ee8cc1Swenshuai.xi MS_U32 HAL_TSP_Tsif2Fq_Mapping(MS_U32 u32Tsif); 865*53ee8cc1Swenshuai.xi TSP_SRC_SEQ HAL_TSP_Debug_Flow2PktDmx_Mapping(TSP_HAL_FLOW eFlow); 866*53ee8cc1Swenshuai.xi TSP_TS_PAD HAL_TSP_3WirePadMapping(MS_U8 u8Pad3WireId); 867*53ee8cc1Swenshuai.xi 868*53ee8cc1Swenshuai.xi //========================DSCMB Functions=================================== 869*53ee8cc1Swenshuai.xi extern MS_BOOL HAL_DSCMB_GetBank(MS_U32 *u32Bank); 870*53ee8cc1Swenshuai.xi extern MS_BOOL HAL_DSCMB_PidIdx_SetTsId(MS_U32 u32fltid , MS_U32 u32TsId ); 871*53ee8cc1Swenshuai.xi MS_BOOL HAL_DSCMB_GetStatus(MS_U32 u32PktDmx, MS_U32 u32GroupId, MS_U32 u32PidFltId, MS_U32 *pu32ScmbSts); 872*53ee8cc1Swenshuai.xi 873*53ee8cc1Swenshuai.xi //========================MOBF Functions===================================== 874*53ee8cc1Swenshuai.xi void HAL_TSP_Filein_MOBF_Enable(FILEENG_SEQ eFileEng, MS_BOOL bEnable, MS_U32 u32Key); 875*53ee8cc1Swenshuai.xi void HAL_PVR_MOBF_Enable(MS_U32 u32PVREng, MS_BOOL bEnable, MS_U32 u32Key); 876*53ee8cc1Swenshuai.xi 877*53ee8cc1Swenshuai.xi //========================Protection range=================================== 878*53ee8cc1Swenshuai.xi void HAL_TSP_OR_Address_Protect_En(MS_BOOL bEn); 879*53ee8cc1Swenshuai.xi void HAL_TSP_OR_Address_Protect(MS_PHY u32AddrH, MS_PHY u32AddrL); 880*53ee8cc1Swenshuai.xi void HAL_TSP_SEC_Address_Protect_En(MS_BOOL bEn); 881*53ee8cc1Swenshuai.xi void HAL_TSP_SEC_Address_Protect(MS_U8 u8SecID, MS_PHY u32AddrH, MS_PHY u32AddrL); 882*53ee8cc1Swenshuai.xi void HAL_TSP_PVR_Address_Protect_En(MS_U32 u32PVREng,MS_BOOL bEnable); 883*53ee8cc1Swenshuai.xi void HAL_TSP_PVR_Address_Protect(MS_U32 u32PVREng, MS_PHY u32AddrH, MS_PHY u32AddrL); 884*53ee8cc1Swenshuai.xi void HAL_TSP_FILEIN_Address_Protect_En(FILEENG_SEQ eFileEng,MS_BOOL bEnable); 885*53ee8cc1Swenshuai.xi void HAL_TSP_FILEIN_Address_Protect(FILEENG_SEQ eFileEng,MS_PHY u32AddrH, MS_PHY u32AddrL); 886*53ee8cc1Swenshuai.xi void HAL_TSP_MMFI_Address_Protect_En(MS_U32 u32MMFIEng,MS_BOOL bEnable); 887*53ee8cc1Swenshuai.xi void HAL_TSP_MMFI_Address_Protect(MS_U32 u32MMFIEng,MS_PHY u32AddrH, MS_PHY u32AddrL); 888*53ee8cc1Swenshuai.xi 889*53ee8cc1Swenshuai.xi //========================Debug table============================= 890*53ee8cc1Swenshuai.xi 891*53ee8cc1Swenshuai.xi // @TODO Renaming Load and Get 892*53ee8cc1Swenshuai.xi void HAL_TSP_Debug_LockPktCnt_Src(MS_U32 u32TsIf); 893*53ee8cc1Swenshuai.xi void HAL_TSP_Debug_LockPktCnt_Load(MS_U32 u32TsIf,MS_BOOL bEn); 894*53ee8cc1Swenshuai.xi MS_U16 HAL_TSP_Debug_LockPktCnt_Get(MS_U32 u32TsIf, MS_BOOL bLock); 895*53ee8cc1Swenshuai.xi void HAL_TSP_Debug_LockPktCnt_Clear(MS_U32 u32Tsif); 896*53ee8cc1Swenshuai.xi void HAL_TSP_Debug_ClrSrcSel(TSP_SRC_SEQ eClrSrc); 897*53ee8cc1Swenshuai.xi void HAL_TSP_Debug_AvPktCnt_Src(TSP_DST_SEQ eAvType, TSP_SRC_SEQ ePktDmxId); 898*53ee8cc1Swenshuai.xi void HAL_TSP_Debug_AvPktCnt_Load(TSP_DST_SEQ eAvType, MS_BOOL bEn); 899*53ee8cc1Swenshuai.xi MS_U16 HAL_TSP_Debug_AvPktCnt_Get(TSP_DST_SEQ eAvType); 900*53ee8cc1Swenshuai.xi void HAL_TSP_Debug_AvPktCnt_Clear(TSP_DST_SEQ eAvType); 901*53ee8cc1Swenshuai.xi 902*53ee8cc1Swenshuai.xi // @TODO Implement Drop and Dis Hal 903*53ee8cc1Swenshuai.xi void HAL_TSP_Debug_DropDisPktCnt_Src(TSP_DST_SEQ eAvType,TSP_SRC_SEQ ePktDmxId); 904*53ee8cc1Swenshuai.xi void HAL_TSP_Debug_DropPktCnt_Load(TSP_DST_SEQ eAvType,MS_BOOL bEn); 905*53ee8cc1Swenshuai.xi void HAL_TSP_Debug_DisPktCnt_Load(TSP_DST_SEQ eAvType,MS_BOOL bEn,MS_BOOL bPayload); 906*53ee8cc1Swenshuai.xi MS_U16 HAL_TSP_Debug_DropDisPktCnt_Get(TSP_SRC_SEQ ePktDmxId, MS_BOOL bDrop); 907*53ee8cc1Swenshuai.xi void HAL_TSP_Debug_DropPktCnt_Clear(TSP_DST_SEQ eAvType); 908*53ee8cc1Swenshuai.xi void HAL_TSP_Debug_DisPktCnt_Clear(TSP_DST_SEQ eAvType); 909*53ee8cc1Swenshuai.xi 910*53ee8cc1Swenshuai.xi void HAL_TSP_Debug_ErrPktCnt_Src(MS_U32 u32TsIf); 911*53ee8cc1Swenshuai.xi void HAL_TSP_Debug_ErrPktCnt_Load(MS_U32 u32TsIf,MS_BOOL bEn); 912*53ee8cc1Swenshuai.xi MS_U16 HAL_TSP_Debug_ErrPktCnt_Get(void); 913*53ee8cc1Swenshuai.xi void HAL_TSP_Debug_ErrPktCnt_Clear(MS_U32 u32Tsif); 914*53ee8cc1Swenshuai.xi 915*53ee8cc1Swenshuai.xi void HAL_TSP_Debug_InputPktCnt_Src(MS_U32 u32TsIf); 916*53ee8cc1Swenshuai.xi void HAL_TSP_Debug_InputPktCnt_Load(MS_U32 u32TsIf,MS_BOOL bEn); 917*53ee8cc1Swenshuai.xi MS_U16 HAL_TSP_Debug_InputPktCnt_Get(void); 918*53ee8cc1Swenshuai.xi void HAL_TSP_Debug_InputPktCnt_Clear(MS_U32 u32Tsif); 919*53ee8cc1Swenshuai.xi 920*53ee8cc1Swenshuai.xi //========================MergeStream Functions============================= 921*53ee8cc1Swenshuai.xi void HAL_TSP_PktConverter_Init(void); 922*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_PktConverter_PktMode(MS_U8 u8Path, TSP_HAL_PKT_MODE ePktMode); 923*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_PktConverter_SetSrcId(MS_U8 u8Path, MS_U8 u8Idx, MS_U8 *pu8SrcId, MS_BOOL bSet); 924*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSP_PktConverter_SetSyncByte(MS_U8 u8Path, MS_U8 u8Idx, MS_U8 *pu8SyncByte, MS_BOOL bSet); 925*53ee8cc1Swenshuai.xi /* 926*53ee8cc1Swenshuai.xi void HAL_TSP_PktConverter_SetMXLPktHeaderLen(MS_U8 u8Path, MS_U8 u8PktHeaderLen); 927*53ee8cc1Swenshuai.xi */ 928*53ee8cc1Swenshuai.xi void HAL_TSP_PktConverter_ForceSync(MS_U8 u8Path, MS_BOOL bEnable); 929*53ee8cc1Swenshuai.xi void HAL_TSP_PktConverter_SrcIdFlt(MS_U8 u8Path, MS_BOOL bEnable); 930*53ee8cc1Swenshuai.xi 931*53ee8cc1Swenshuai.xi void HAL_TSP_PidFlt_SetSrcId(MS_U32 fltId, MS_U32 u32SrcId); 932*53ee8cc1Swenshuai.xi void HAL_TSP_PcrFlt_SetSrcId(MS_U32 pcrFltId, MS_U32 u32SrcId); 933*53ee8cc1Swenshuai.xi void HAL_TSP_Reset_TSIF_MergeSetting(MS_U8 u8Path); 934*53ee8cc1Swenshuai.xi 935*53ee8cc1Swenshuai.xi //==========================TSIO ============================================ 936*53ee8cc1Swenshuai.xi void HAL_TSP_Privilege_Enable(MS_BOOL bEnable); 937*53ee8cc1Swenshuai.xi 938*53ee8cc1Swenshuai.xi #endif // #ifndef __HAL_PVR_H__ 939