xref: /utopia/UTPA2-700.0.x/modules/dmx/hal/k6/fq/halFQ.c (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi //    Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi //    No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi //    modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi //    supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi //    Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi //    Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi //    obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi //    such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi //    MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi //    confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi //    third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi //    without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi //    intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi //    and in conformity with any international standard.  You agree to waive any
38*53ee8cc1Swenshuai.xi //    claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi //    incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi //    In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi //    consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi //    revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi //    You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi //    even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi //    request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi //    parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi //    services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi //    MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi //    ("Services").
52*53ee8cc1Swenshuai.xi //    You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi //    writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi //    disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi //    or otherwise:
58*53ee8cc1Swenshuai.xi //    (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi //        mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi //    (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi //        including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi //        of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi //    (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi //    of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi //    Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi //    settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi //    Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi //    with the said Rules.
72*53ee8cc1Swenshuai.xi //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi //    be English.
74*53ee8cc1Swenshuai.xi //    The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////////////////////////
78*53ee8cc1Swenshuai.xi // file   halFQ.c
79*53ee8cc1Swenshuai.xi // @brief  FQ HAL
80*53ee8cc1Swenshuai.xi // @author MStar Semiconductor,Inc.
81*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////////////////////////
82*53ee8cc1Swenshuai.xi #include "MsCommon.h"
83*53ee8cc1Swenshuai.xi #include "regFQ.h"
84*53ee8cc1Swenshuai.xi #include "halFQ.h"
85*53ee8cc1Swenshuai.xi #include "halCHIP.h"
86*53ee8cc1Swenshuai.xi 
87*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
88*53ee8cc1Swenshuai.xi //  Driver Compiler Option
89*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
90*53ee8cc1Swenshuai.xi 
91*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
92*53ee8cc1Swenshuai.xi //  TSP Hardware Abstraction Layer
93*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
94*53ee8cc1Swenshuai.xi static MS_VIRT      _u32RegBase = 0;
95*53ee8cc1Swenshuai.xi REG_FIQ*            _REGFIQ     = NULL;
96*53ee8cc1Swenshuai.xi 
97*53ee8cc1Swenshuai.xi // Some register has write order, for example, writing PCR_L will disable PCR counter
98*53ee8cc1Swenshuai.xi // writing PCR_M trigger nothing, writing PCR_H will enable PCR counter
99*53ee8cc1Swenshuai.xi #define FQ32_W(reg, value);    { (reg)->L = ((value) & 0x0000FFFF);                          \
100*53ee8cc1Swenshuai.xi                                   (reg)->H = ((value) >> 16);}
101*53ee8cc1Swenshuai.xi #define FQ16_W(reg, value);    {(reg)->data = ((value) & 0x0000FFFF);}
102*53ee8cc1Swenshuai.xi 
103*53ee8cc1Swenshuai.xi #define MIU_BUS                     4
104*53ee8cc1Swenshuai.xi 
105*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
106*53ee8cc1Swenshuai.xi //  Forward declaration
107*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
108*53ee8cc1Swenshuai.xi 
109*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
110*53ee8cc1Swenshuai.xi //  Implementation
111*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
112*53ee8cc1Swenshuai.xi /*static MS_U32 _HAL_REG32_R(REG32_FQ *reg)
113*53ee8cc1Swenshuai.xi {
114*53ee8cc1Swenshuai.xi     MS_U32     value = 0;
115*53ee8cc1Swenshuai.xi     value  = (reg)->H << 16;
116*53ee8cc1Swenshuai.xi     value |= (reg)->L;
117*53ee8cc1Swenshuai.xi     return value;
118*53ee8cc1Swenshuai.xi }*/
119*53ee8cc1Swenshuai.xi 
_HAL_REG16_R(REG16_FQ * reg)120*53ee8cc1Swenshuai.xi static MS_U16 _HAL_REG16_R(REG16_FQ *reg)
121*53ee8cc1Swenshuai.xi {
122*53ee8cc1Swenshuai.xi     MS_U16     value;
123*53ee8cc1Swenshuai.xi     value = (reg)->data;
124*53ee8cc1Swenshuai.xi     return value;
125*53ee8cc1Swenshuai.xi }
126*53ee8cc1Swenshuai.xi 
_HAL_REG32_R(REG32_FQ * reg)127*53ee8cc1Swenshuai.xi static MS_U32 _HAL_REG32_R(REG32_FQ *reg)
128*53ee8cc1Swenshuai.xi {
129*53ee8cc1Swenshuai.xi     MS_U32     value = 0;
130*53ee8cc1Swenshuai.xi     value  = (reg)->H << 16;
131*53ee8cc1Swenshuai.xi     value |= (reg)->L;
132*53ee8cc1Swenshuai.xi     return value;
133*53ee8cc1Swenshuai.xi }
134*53ee8cc1Swenshuai.xi 
135*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
136*53ee8cc1Swenshuai.xi // For MISC part
137*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
HAL_FQ_SetBank(MS_VIRT u32BankAddr)138*53ee8cc1Swenshuai.xi MS_BOOL HAL_FQ_SetBank(MS_VIRT u32BankAddr)
139*53ee8cc1Swenshuai.xi {
140*53ee8cc1Swenshuai.xi     _u32RegBase                 = u32BankAddr;
141*53ee8cc1Swenshuai.xi     _REGFIQ = (REG_FIQ*)(_u32RegBase + FQ_REG_CTRL_BASE);
142*53ee8cc1Swenshuai.xi 
143*53ee8cc1Swenshuai.xi     return TRUE;
144*53ee8cc1Swenshuai.xi }
145*53ee8cc1Swenshuai.xi 
HAL_FQ_PVR_SetBuf(MS_U32 u32FQEng,MS_PHYADDR u32StartAddr,MS_U32 u32BufSize)146*53ee8cc1Swenshuai.xi void HAL_FQ_PVR_SetBuf(MS_U32 u32FQEng, MS_PHYADDR u32StartAddr, MS_U32 u32BufSize)
147*53ee8cc1Swenshuai.xi {
148*53ee8cc1Swenshuai.xi     MS_U8 u8MiuSel = 0;
149*53ee8cc1Swenshuai.xi     MS_PHY phyMiuOffsetFQBuf = 0;
150*53ee8cc1Swenshuai.xi     _phy_to_miu_offset(u8MiuSel, phyMiuOffsetFQBuf, u32StartAddr);
151*53ee8cc1Swenshuai.xi 
152*53ee8cc1Swenshuai.xi     MS_PHYADDR u32EndAddr = phyMiuOffsetFQBuf + u32BufSize;
153*53ee8cc1Swenshuai.xi     FQ32_W(&(_REGFIQ[u32FQEng].str2mi_head), MIU_FQ(phyMiuOffsetFQBuf) & FIQ_STR2MI2_ADDR_MASK);
154*53ee8cc1Swenshuai.xi     FQ32_W(&(_REGFIQ[u32FQEng].str2mi_tail), MIU_FQ(u32EndAddr) & FIQ_STR2MI2_ADDR_MASK);
155*53ee8cc1Swenshuai.xi     FQ32_W(&(_REGFIQ[u32FQEng].str2mi_mid), MIU_FQ(phyMiuOffsetFQBuf) & FIQ_STR2MI2_ADDR_MASK);
156*53ee8cc1Swenshuai.xi }
157*53ee8cc1Swenshuai.xi 
HAL_FQ_PVR_SetRushAddr(MS_U32 u32FQEng,MS_PHYADDR u32RushAddr)158*53ee8cc1Swenshuai.xi void HAL_FQ_PVR_SetRushAddr(MS_U32 u32FQEng, MS_PHYADDR u32RushAddr)
159*53ee8cc1Swenshuai.xi {
160*53ee8cc1Swenshuai.xi     FQ32_W(&(_REGFIQ[u32FQEng].rush_addr), MIU_FQ(u32RushAddr) & FIQ_STR2MI2_ADDR_MASK);
161*53ee8cc1Swenshuai.xi }
162*53ee8cc1Swenshuai.xi 
HAL_FQ_PVR_Start(MS_U32 u32FQEng)163*53ee8cc1Swenshuai.xi void HAL_FQ_PVR_Start(MS_U32 u32FQEng)
164*53ee8cc1Swenshuai.xi {
165*53ee8cc1Swenshuai.xi     //reset write address
166*53ee8cc1Swenshuai.xi     FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config0)), FIQ_CFG0_RESET_WR_PTR));
167*53ee8cc1Swenshuai.xi     FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config0)), FIQ_CFG0_RESET_WR_PTR));
168*53ee8cc1Swenshuai.xi 
169*53ee8cc1Swenshuai.xi     //enable string to miu
170*53ee8cc1Swenshuai.xi     FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config0)), FIQ_CFG0_PVR_ENABLE));
171*53ee8cc1Swenshuai.xi }
172*53ee8cc1Swenshuai.xi 
HAL_FQ_PVR_Stop(MS_U32 u32FQEng)173*53ee8cc1Swenshuai.xi void HAL_FQ_PVR_Stop(MS_U32 u32FQEng)
174*53ee8cc1Swenshuai.xi {
175*53ee8cc1Swenshuai.xi     FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config0)), FIQ_CFG0_PVR_ENABLE));
176*53ee8cc1Swenshuai.xi }
177*53ee8cc1Swenshuai.xi 
HAL_FQ_Rush_Enable(MS_U32 u32FQEng)178*53ee8cc1Swenshuai.xi void HAL_FQ_Rush_Enable(MS_U32 u32FQEng)
179*53ee8cc1Swenshuai.xi {
180*53ee8cc1Swenshuai.xi     FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config0)), FIQ_CFG0_RUSH_ENABLE));
181*53ee8cc1Swenshuai.xi     FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config0)), FIQ_CFG0_RUSH_ENABLE));
182*53ee8cc1Swenshuai.xi }
183*53ee8cc1Swenshuai.xi 
HAL_FQ_Bypass(MS_U32 u32FQEng,MS_U8 u8Bypass)184*53ee8cc1Swenshuai.xi void HAL_FQ_Bypass(MS_U32 u32FQEng, MS_U8 u8Bypass)
185*53ee8cc1Swenshuai.xi {
186*53ee8cc1Swenshuai.xi     if(u8Bypass)
187*53ee8cc1Swenshuai.xi     {
188*53ee8cc1Swenshuai.xi         FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config11), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config11)), FIQ_CFG11_FIQ_BYPASS));
189*53ee8cc1Swenshuai.xi     }
190*53ee8cc1Swenshuai.xi     else
191*53ee8cc1Swenshuai.xi     {
192*53ee8cc1Swenshuai.xi         FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config11), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config11)), FIQ_CFG11_FIQ_BYPASS));
193*53ee8cc1Swenshuai.xi     }
194*53ee8cc1Swenshuai.xi }
195*53ee8cc1Swenshuai.xi 
HAL_FQ_SWReset(MS_U32 u32FQEng,MS_U8 u8Reset)196*53ee8cc1Swenshuai.xi void HAL_FQ_SWReset(MS_U32 u32FQEng, MS_U8 u8Reset)
197*53ee8cc1Swenshuai.xi {
198*53ee8cc1Swenshuai.xi     if(u8Reset)
199*53ee8cc1Swenshuai.xi     {
200*53ee8cc1Swenshuai.xi         FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config0)), FIQ_CFG0_SW_RSTZ));
201*53ee8cc1Swenshuai.xi     }
202*53ee8cc1Swenshuai.xi     else
203*53ee8cc1Swenshuai.xi     {
204*53ee8cc1Swenshuai.xi         FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config0)), FIQ_CFG0_SW_RSTZ));
205*53ee8cc1Swenshuai.xi     }
206*53ee8cc1Swenshuai.xi }
207*53ee8cc1Swenshuai.xi 
HAL_FQ_AddrMode(MS_U32 u32FQEng,MS_U8 u8AddrMode)208*53ee8cc1Swenshuai.xi void HAL_FQ_AddrMode(MS_U32 u32FQEng, MS_U8 u8AddrMode)
209*53ee8cc1Swenshuai.xi {
210*53ee8cc1Swenshuai.xi     if(u8AddrMode)
211*53ee8cc1Swenshuai.xi     {
212*53ee8cc1Swenshuai.xi         FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config0)), FIQ_CFG0_ADDR_MODE));
213*53ee8cc1Swenshuai.xi     }
214*53ee8cc1Swenshuai.xi     else
215*53ee8cc1Swenshuai.xi     {
216*53ee8cc1Swenshuai.xi         FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config0)), FIQ_CFG0_ADDR_MODE));
217*53ee8cc1Swenshuai.xi     }
218*53ee8cc1Swenshuai.xi }
219*53ee8cc1Swenshuai.xi 
HAL_FQ_GetRead(MS_U32 u32FQEng)220*53ee8cc1Swenshuai.xi MS_U32 HAL_FQ_GetRead(MS_U32 u32FQEng)
221*53ee8cc1Swenshuai.xi {
222*53ee8cc1Swenshuai.xi     FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config0)), FIQ_CFG0_LOAD_WR_PTR));
223*53ee8cc1Swenshuai.xi     FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config0)), FIQ_CFG0_LOAD_WR_PTR));
224*53ee8cc1Swenshuai.xi 
225*53ee8cc1Swenshuai.xi     return (_HAL_REG32_R(&(_REGFIQ[u32FQEng].Fiq2mi2_radr_r)) << MIU_BUS);
226*53ee8cc1Swenshuai.xi }
227*53ee8cc1Swenshuai.xi 
HAL_FQ_GetWrite(MS_U32 u32FQEng)228*53ee8cc1Swenshuai.xi MS_U32 HAL_FQ_GetWrite(MS_U32 u32FQEng)
229*53ee8cc1Swenshuai.xi {
230*53ee8cc1Swenshuai.xi     FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config0)), FIQ_CFG0_LOAD_WR_PTR));
231*53ee8cc1Swenshuai.xi     FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config0), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config0)), FIQ_CFG0_LOAD_WR_PTR));
232*53ee8cc1Swenshuai.xi 
233*53ee8cc1Swenshuai.xi     return (_HAL_REG32_R(&(_REGFIQ[u32FQEng].str2mi2_wadr_r)) << MIU_BUS);
234*53ee8cc1Swenshuai.xi }
235*53ee8cc1Swenshuai.xi 
236*53ee8cc1Swenshuai.xi /*
237*53ee8cc1Swenshuai.xi MS_U32 HAL_FQ_GetPktAddrOffset(MS_U32 u32FQEng)
238*53ee8cc1Swenshuai.xi {
239*53ee8cc1Swenshuai.xi     return REG32_R(&(_REGFIQ[u32FQEng].pkt_addr_offset)) << MIU_BUS;
240*53ee8cc1Swenshuai.xi }
241*53ee8cc1Swenshuai.xi */
242*53ee8cc1Swenshuai.xi 
HAL_FQ_SkipRushData(MS_U32 u32FQEng,MS_U16 u16SkipPath)243*53ee8cc1Swenshuai.xi void HAL_FQ_SkipRushData(MS_U32 u32FQEng, MS_U16 u16SkipPath)
244*53ee8cc1Swenshuai.xi {
245*53ee8cc1Swenshuai.xi     FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config11), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config11)), FIQ_CFG11_SKIP_RUSH_DATA_PATH_MASK));
246*53ee8cc1Swenshuai.xi     FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config11), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config11)), (u16SkipPath & FIQ_CFG11_SKIP_RUSH_DATA_PATH_MASK)));
247*53ee8cc1Swenshuai.xi }
248*53ee8cc1Swenshuai.xi 
HAL_FQ_INT_Enable(MS_U32 u32FQEng,MS_U16 u16Mask)249*53ee8cc1Swenshuai.xi void HAL_FQ_INT_Enable(MS_U32 u32FQEng, MS_U16 u16Mask)
250*53ee8cc1Swenshuai.xi {
251*53ee8cc1Swenshuai.xi     FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config16),  _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config16)),  u16Mask & FIQ_CFG16_INT_ENABLE_MASK));
252*53ee8cc1Swenshuai.xi }
253*53ee8cc1Swenshuai.xi 
HAL_FQ_INT_Disable(MS_U32 u32FQEng,MS_U16 u16Mask)254*53ee8cc1Swenshuai.xi void HAL_FQ_INT_Disable(MS_U32 u32FQEng, MS_U16 u16Mask)
255*53ee8cc1Swenshuai.xi {
256*53ee8cc1Swenshuai.xi     FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config16), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config16)), u16Mask & FIQ_CFG16_INT_ENABLE_MASK));
257*53ee8cc1Swenshuai.xi }
258*53ee8cc1Swenshuai.xi 
HAL_FQ_INT_GetHW(MS_U32 u32FQEng)259*53ee8cc1Swenshuai.xi MS_U16 HAL_FQ_INT_GetHW(MS_U32 u32FQEng)
260*53ee8cc1Swenshuai.xi {
261*53ee8cc1Swenshuai.xi     return _HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config16)) & FIQ_CFG16_INT_STATUS_MASK;
262*53ee8cc1Swenshuai.xi }
263*53ee8cc1Swenshuai.xi 
HAL_FQ_INT_ClrHW(MS_U32 u32FQEng,MS_U16 u16Mask)264*53ee8cc1Swenshuai.xi void HAL_FQ_INT_ClrHW(MS_U32 u32FQEng, MS_U16 u16Mask)
265*53ee8cc1Swenshuai.xi {
266*53ee8cc1Swenshuai.xi     FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config16), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config16)), u16Mask & FIQ_CFG16_INT_STATUS_MASK));
267*53ee8cc1Swenshuai.xi }
268*53ee8cc1Swenshuai.xi 
HAL_FQ_Timestamp_Sel(MS_U32 u32FQEng,MS_BOOL bSet)269*53ee8cc1Swenshuai.xi void HAL_FQ_Timestamp_Sel(MS_U32 u32FQEng, MS_BOOL bSet) //0: 90K , 1: 27M
270*53ee8cc1Swenshuai.xi {
271*53ee8cc1Swenshuai.xi     if(bSet)
272*53ee8cc1Swenshuai.xi     {
273*53ee8cc1Swenshuai.xi         FQ16_W(&(_REGFIQ[u32FQEng].REG_FIQ0_CFG2), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].REG_FIQ0_CFG2)), FIQ_CFG14_C90K_SEL_27M));
274*53ee8cc1Swenshuai.xi     }
275*53ee8cc1Swenshuai.xi     else
276*53ee8cc1Swenshuai.xi     {
277*53ee8cc1Swenshuai.xi         FQ16_W(&(_REGFIQ[u32FQEng].REG_FIQ0_CFG2), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].REG_FIQ0_CFG2)), FIQ_CFG14_C90K_SEL_27M));
278*53ee8cc1Swenshuai.xi     }
279*53ee8cc1Swenshuai.xi }
280*53ee8cc1Swenshuai.xi 
HAL_FQ_GetPVRTimeStamp(MS_U32 u32FQEng)281*53ee8cc1Swenshuai.xi MS_U32 HAL_FQ_GetPVRTimeStamp(MS_U32 u32FQEng)
282*53ee8cc1Swenshuai.xi {
283*53ee8cc1Swenshuai.xi     MS_U32 u32Timestamp = 0;
284*53ee8cc1Swenshuai.xi 
285*53ee8cc1Swenshuai.xi     FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config11), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config11)), FIQ_CFG11_LPCR1_LOAD));
286*53ee8cc1Swenshuai.xi     u32Timestamp = _HAL_REG32_R(&(_REGFIQ[u32FQEng].lpcr1));
287*53ee8cc1Swenshuai.xi     FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config11), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config11)), FIQ_CFG11_LPCR1_LOAD));
288*53ee8cc1Swenshuai.xi 
289*53ee8cc1Swenshuai.xi     return u32Timestamp;
290*53ee8cc1Swenshuai.xi }
291*53ee8cc1Swenshuai.xi 
HAL_FQ_SetPVRTimeStamp(MS_U32 u32FQEng,MS_U32 u32Stamp)292*53ee8cc1Swenshuai.xi void HAL_FQ_SetPVRTimeStamp(MS_U32 u32FQEng , MS_U32 u32Stamp)
293*53ee8cc1Swenshuai.xi {
294*53ee8cc1Swenshuai.xi     FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config11), _SET_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config11)), FIQ_CFG11_LPCR1_WLD));
295*53ee8cc1Swenshuai.xi     FQ32_W(&(_REGFIQ[u32FQEng].lpcr1), u32Stamp);
296*53ee8cc1Swenshuai.xi     FQ16_W(&(_REGFIQ[u32FQEng].Reg_fiq_config11), _CLR_(_HAL_REG16_R(&(_REGFIQ[u32FQEng].Reg_fiq_config11)), FIQ_CFG11_LPCR1_WLD));
297*53ee8cc1Swenshuai.xi }
298*53ee8cc1Swenshuai.xi 
299*53ee8cc1Swenshuai.xi // not implement
HAL_FQ_SaveRegs(void)300*53ee8cc1Swenshuai.xi void HAL_FQ_SaveRegs(void)
301*53ee8cc1Swenshuai.xi {
302*53ee8cc1Swenshuai.xi 
303*53ee8cc1Swenshuai.xi }
304*53ee8cc1Swenshuai.xi 
305*53ee8cc1Swenshuai.xi // not implement
HAL_FQ_RestoreRegs(void)306*53ee8cc1Swenshuai.xi void HAL_FQ_RestoreRegs(void)
307*53ee8cc1Swenshuai.xi {
308*53ee8cc1Swenshuai.xi 
309*53ee8cc1Swenshuai.xi }
310