1*53ee8cc1Swenshuai.xi //<MStar Software> 2*53ee8cc1Swenshuai.xi //****************************************************************************** 3*53ee8cc1Swenshuai.xi // MStar Software 4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved. 5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are 6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by 7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties. 8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all 9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written 10*53ee8cc1Swenshuai.xi // permission has been granted by MStar. 11*53ee8cc1Swenshuai.xi // 12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you 13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to 14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations: 15*53ee8cc1Swenshuai.xi // 16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar 17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof. 18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any 19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms. 20*53ee8cc1Swenshuai.xi // 21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be 22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar 23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties. 24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately 25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of 26*53ee8cc1Swenshuai.xi // such third party`s software. 27*53ee8cc1Swenshuai.xi // 28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as 29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s 30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any 31*53ee8cc1Swenshuai.xi // third party. 32*53ee8cc1Swenshuai.xi // 33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any 34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including 35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of 36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free 37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any 38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may 39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software. 40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or 41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or 42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use. 43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected 44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your 45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both 46*53ee8cc1Swenshuai.xi // parties in writing. 47*53ee8cc1Swenshuai.xi // 48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or 49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of 50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product 51*53ee8cc1Swenshuai.xi // ("Services"). 52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in 53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty 54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply. 55*53ee8cc1Swenshuai.xi // 56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels 57*53ee8cc1Swenshuai.xi // or otherwise: 58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service 59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification; 60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person, 61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance 62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or 63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right. 64*53ee8cc1Swenshuai.xi // 65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws 66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules. 67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally 68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association, 69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration 70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance 71*53ee8cc1Swenshuai.xi // with the said Rules. 72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall 73*53ee8cc1Swenshuai.xi // be English. 74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties. 75*53ee8cc1Swenshuai.xi // 76*53ee8cc1Swenshuai.xi //****************************************************************************** 77*53ee8cc1Swenshuai.xi //<MStar Software> 78*53ee8cc1Swenshuai.xi //////////////////////////////////////////////////////////////////////////////// 79*53ee8cc1Swenshuai.xi // 80*53ee8cc1Swenshuai.xi // Copyright (c) 2011-2013 MStar Semiconductor, Inc. 81*53ee8cc1Swenshuai.xi // All rights reserved. 82*53ee8cc1Swenshuai.xi // 83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained 84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of 85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence 86*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient. 87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure, 88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling, 89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential 90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the 91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom. 92*53ee8cc1Swenshuai.xi // 93*53ee8cc1Swenshuai.xi //////////////////////////////////////////////////////////////////////////////// 94*53ee8cc1Swenshuai.xi 95*53ee8cc1Swenshuai.xi //////////////////////////////////////////////////////////////////////////////////////////////////// 96*53ee8cc1Swenshuai.xi // 97*53ee8cc1Swenshuai.xi // File name: regTSP.h 98*53ee8cc1Swenshuai.xi // Description: Transport Stream Processor (TSP) Register Definition 99*53ee8cc1Swenshuai.xi // 100*53ee8cc1Swenshuai.xi //////////////////////////////////////////////////////////////////////////////////////////////////// 101*53ee8cc1Swenshuai.xi 102*53ee8cc1Swenshuai.xi #ifndef _TSP_REG_H_ 103*53ee8cc1Swenshuai.xi #define _TSP_REG_H_ 104*53ee8cc1Swenshuai.xi 105*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------- 106*53ee8cc1Swenshuai.xi // Abbreviation 107*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------- 108*53ee8cc1Swenshuai.xi // Addr Address 109*53ee8cc1Swenshuai.xi // Buf Buffer 110*53ee8cc1Swenshuai.xi // Clr Clear 111*53ee8cc1Swenshuai.xi // CmdQ Command queue 112*53ee8cc1Swenshuai.xi // Cnt Count 113*53ee8cc1Swenshuai.xi // Ctrl Control 114*53ee8cc1Swenshuai.xi // Flt Filter 115*53ee8cc1Swenshuai.xi // Hw Hardware 116*53ee8cc1Swenshuai.xi // Int Interrupt 117*53ee8cc1Swenshuai.xi // Len Length 118*53ee8cc1Swenshuai.xi // Ovfw Overflow 119*53ee8cc1Swenshuai.xi // Pkt Packet 120*53ee8cc1Swenshuai.xi // Rec Record 121*53ee8cc1Swenshuai.xi // Recv Receive 122*53ee8cc1Swenshuai.xi // Rmn Remain 123*53ee8cc1Swenshuai.xi // Reg Register 124*53ee8cc1Swenshuai.xi // Req Request 125*53ee8cc1Swenshuai.xi // Rst Reset 126*53ee8cc1Swenshuai.xi // Scmb Scramble 127*53ee8cc1Swenshuai.xi // Sec Section 128*53ee8cc1Swenshuai.xi // Stat Status 129*53ee8cc1Swenshuai.xi // Sw Software 130*53ee8cc1Swenshuai.xi // Ts Transport Stream 131*53ee8cc1Swenshuai.xi 132*53ee8cc1Swenshuai.xi 133*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------- 134*53ee8cc1Swenshuai.xi // Global Definition 135*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------- 136*53ee8cc1Swenshuai.xi #define TS_PACKET_SIZE 188UL 137*53ee8cc1Swenshuai.xi 138*53ee8cc1Swenshuai.xi 139*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------- 140*53ee8cc1Swenshuai.xi // Compliation Option 141*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------- 142*53ee8cc1Swenshuai.xi #define TSP_LIVE_AV_BLOCK_EN //for maserati , live path should enable AV fifo block, since dscmb behavior change 143*53ee8cc1Swenshuai.xi 144*53ee8cc1Swenshuai.xi 145*53ee8cc1Swenshuai.xi //[CMODEL][FWTSP] 146*53ee8cc1Swenshuai.xi // When enable, interrupt will not lost, CModel will block next packet 147*53ee8cc1Swenshuai.xi // and FwTSP will block until interrupt status is clear by MIPS. 148*53ee8cc1Swenshuai.xi // (For firmware and cmodel only) 149*53ee8cc1Swenshuai.xi #define TSP_DBG_SAFE_MODE_ENABLE 0UL 150*53ee8cc1Swenshuai.xi 151*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 152*53ee8cc1Swenshuai.xi // Harware Capability 153*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 154*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_NUM 128UL 155*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_EXT_NUM 16UL 156*53ee8cc1Swenshuai.xi 157*53ee8cc1Swenshuai.xi #define TSP_PVR_IF_NUM 2UL 158*53ee8cc1Swenshuai.xi #define TSP_MMFI0_FILTER_NUM 4UL 159*53ee8cc1Swenshuai.xi #define TSP_MMFI1_FILTER_NUM 4UL 160*53ee8cc1Swenshuai.xi #define TSP_IF_NUM 4UL 161*53ee8cc1Swenshuai.xi #define TSP_DEMOD_NUM 2UL 162*53ee8cc1Swenshuai.xi #define TSP_VFIFO_NUM 2UL 163*53ee8cc1Swenshuai.xi #define TSP_AFIFO_NUM 4UL 164*53ee8cc1Swenshuai.xi #define TSP_TS_PAD_NUM 6UL // 4P+2S or 5P 165*53ee8cc1Swenshuai.xi #define TSP_VQ_NUM 4UL //VQ0, VQ_file, VQ1, VQ_2 166*53ee8cc1Swenshuai.xi #define TSP_VQ_PITCH 208UL 167*53ee8cc1Swenshuai.xi #define TSP_CA_ENGINE_NUM 4UL 168*53ee8cc1Swenshuai.xi #define TSP_CA_KEY_NUM 8UL 169*53ee8cc1Swenshuai.xi #define TSP_CA0_FLT_NUM 144UL 170*53ee8cc1Swenshuai.xi #define TSP_CA1_FLT_NUM 144UL 171*53ee8cc1Swenshuai.xi #define TSP_CA_FLT_NUM 144UL 172*53ee8cc1Swenshuai.xi #define TSP_MERGESTR_MUM 8UL 173*53ee8cc1Swenshuai.xi #define TSP_ENGINE_NUM 1UL 174*53ee8cc1Swenshuai.xi #define TSP_SECFLT_NUM 128UL 175*53ee8cc1Swenshuai.xi #define TSP_PCRFLT_NUM 4UL 176*53ee8cc1Swenshuai.xi #define TSP_STC_NUM 4UL 177*53ee8cc1Swenshuai.xi 178*53ee8cc1Swenshuai.xi #ifdef HWPCR_ENABLE 179*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_NUM_ALL (TSP_PIDFLT_NUM+TSP_PIDFLT_EXT_NUM+TSP_PCRFLT_NUM) 180*53ee8cc1Swenshuai.xi #else 181*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_NUM_ALL (TSP_PIDFLT_NUM+TSP_PIDFLT_EXT_NUM) 182*53ee8cc1Swenshuai.xi #endif 183*53ee8cc1Swenshuai.xi 184*53ee8cc1Swenshuai.xi #define TSP_SECBUF_NUM TSP_SECFLT_NUM 185*53ee8cc1Swenshuai.xi #define TSP_FILTER_DEPTH 16UL 186*53ee8cc1Swenshuai.xi 187*53ee8cc1Swenshuai.xi #define TSP_WP_SET_NUM 4UL 188*53ee8cc1Swenshuai.xi 189*53ee8cc1Swenshuai.xi #define DSCMB_FLT_START_ID 16UL 190*53ee8cc1Swenshuai.xi #define DSCMB_FLT_END_ID 31UL 191*53ee8cc1Swenshuai.xi #define DSCMB_FLT_NUM 16UL 192*53ee8cc1Swenshuai.xi 193*53ee8cc1Swenshuai.xi #define DSCMB1_FLT_START_ID 32UL 194*53ee8cc1Swenshuai.xi #define DSCMB1_FLT_END_ID 47UL 195*53ee8cc1Swenshuai.xi #define DSCMB1_FLT_NUM 16UL 196*53ee8cc1Swenshuai.xi 197*53ee8cc1Swenshuai.xi #define DSCMB2_FLT_START_ID 48UL 198*53ee8cc1Swenshuai.xi #define DSCMB2_FLT_END_ID 63UL 199*53ee8cc1Swenshuai.xi #define DSCMB2_FLT_NUM 16UL 200*53ee8cc1Swenshuai.xi 201*53ee8cc1Swenshuai.xi #define DSCMB3_FLT_START_ID 64UL 202*53ee8cc1Swenshuai.xi #define DSCMB3_FLT_END_ID 95UL 203*53ee8cc1Swenshuai.xi #define DSCMB3_FLT_NUM 16UL 204*53ee8cc1Swenshuai.xi 205*53ee8cc1Swenshuai.xi #define DSCMB_FLT_SHAREKEY_START_ID 96UL 206*53ee8cc1Swenshuai.xi #define DSCMB_FLT_SHAREKEY_END_ID 143UL 207*53ee8cc1Swenshuai.xi #define DSCMB_FLT_SHAREKEY_NUM 144UL 208*53ee8cc1Swenshuai.xi 209*53ee8cc1Swenshuai.xi #define DSCMB_FLT_SHAREKEY1_START_ID 96UL 210*53ee8cc1Swenshuai.xi #define DSCMB_FLT_SHAREKEY1_END_ID 143UL 211*53ee8cc1Swenshuai.xi #define DSCMB_FLT_SHAREKEY1_NUM 144UL 212*53ee8cc1Swenshuai.xi 213*53ee8cc1Swenshuai.xi #define DSCMB_FLT_SHAREKEY2_START_ID 96UL 214*53ee8cc1Swenshuai.xi #define DSCMB_FLT_SHAREKEY2_END_ID 143UL 215*53ee8cc1Swenshuai.xi #define DSCMB_FLT_SHAREKEY2_NUM 144UL 216*53ee8cc1Swenshuai.xi 217*53ee8cc1Swenshuai.xi #define TSP_NMATCH_FLTID 17UL 218*53ee8cc1Swenshuai.xi 219*53ee8cc1Swenshuai.xi 220*53ee8cc1Swenshuai.xi //PAD MUX definition 221*53ee8cc1Swenshuai.xi #define TSP_MUX_TS0 0UL 222*53ee8cc1Swenshuai.xi #define TSP_MUX_TS1 1UL 223*53ee8cc1Swenshuai.xi #define TSP_MUX_TS2 2UL 224*53ee8cc1Swenshuai.xi #define TSP_MUX_TS3 3UL 225*53ee8cc1Swenshuai.xi #define TSP_MUX_TS4 4UL 226*53ee8cc1Swenshuai.xi #define TSP_MUX_TS5 5UL 227*53ee8cc1Swenshuai.xi #define TSP_MUX_TSO 6UL 228*53ee8cc1Swenshuai.xi #define TSP_MUX_INDEMOD 7UL 229*53ee8cc1Swenshuai.xi #define TSP_MUX_3WIRE_MASK 0x80UL 230*53ee8cc1Swenshuai.xi #define TSP_MUX_TSCB 0xFFUL //not support 231*53ee8cc1Swenshuai.xi #define TSP_MUX_NONE 0xFF 232*53ee8cc1Swenshuai.xi 233*53ee8cc1Swenshuai.xi //Clk source definition 234*53ee8cc1Swenshuai.xi #define TSP_CLK_DISABLE 0x01UL 235*53ee8cc1Swenshuai.xi #define TSP_CLK_INVERSE 0x02UL 236*53ee8cc1Swenshuai.xi #define TSP_CLK_TS0 0x00UL 237*53ee8cc1Swenshuai.xi #define TSP_CLK_TS1 0x04UL 238*53ee8cc1Swenshuai.xi #define TSP_CLK_TS2 0x08UL 239*53ee8cc1Swenshuai.xi #define TSP_CLK_TS3 0x0CUL 240*53ee8cc1Swenshuai.xi #define TSP_CLK_TS4 0x10UL 241*53ee8cc1Swenshuai.xi #define TSP_CLK_TS5 0x14UL 242*53ee8cc1Swenshuai.xi #define TSP_CLK_TSOOUT 0x18UL 243*53ee8cc1Swenshuai.xi #define TSP_CLK_INDEMOD 0x1CUL 244*53ee8cc1Swenshuai.xi #define CLKGEN0_TSP_CLK_MASK 0x1CUL 245*53ee8cc1Swenshuai.xi #define TSP_CLK_TSCB 0xFFUL //not support 246*53ee8cc1Swenshuai.xi 247*53ee8cc1Swenshuai.xi //PIDFLT1,2 source definition 248*53ee8cc1Swenshuai.xi #define TSP_PIDFLT1_USE_TSIF1 0UL 249*53ee8cc1Swenshuai.xi #define TSP_PIDFLT2_USE_TSIF2 1UL 250*53ee8cc1Swenshuai.xi #define TSP_PIDFLT1_USE_TSIF_MMFI0 2UL 251*53ee8cc1Swenshuai.xi #define TSP_PIDFLT2_USE_TSIF_MMFI1 3UL 252*53ee8cc1Swenshuai.xi 253*53ee8cc1Swenshuai.xi 254*53ee8cc1Swenshuai.xi #define TSP_FW_DEVICE_ID 0x67UL 255*53ee8cc1Swenshuai.xi 256*53ee8cc1Swenshuai.xi #define STC_SYNTH_DEFAULT 0x14000000UL 257*53ee8cc1Swenshuai.xi 258*53ee8cc1Swenshuai.xi #define DRAM_SIZE (0x80000000UL) 259*53ee8cc1Swenshuai.xi #define TSP_FW_BUF_SIZE (0x4000UL) 260*53ee8cc1Swenshuai.xi #define TSP_FW_BUF_LOW_BUD 0UL 261*53ee8cc1Swenshuai.xi #define TSP_FW_BUF_UP_BUD DRAM_SIZE 262*53ee8cc1Swenshuai.xi 263*53ee8cc1Swenshuai.xi #define TSP_VQ_BUF_LOW_BUD 0UL 264*53ee8cc1Swenshuai.xi #define TSP_VQ_BUF_UP_BUD (0xFFFFFFFFUL) 265*53ee8cc1Swenshuai.xi 266*53ee8cc1Swenshuai.xi #define TSP_SEC_BUF_LOW_BUD 0UL 267*53ee8cc1Swenshuai.xi #define TSP_SEC_BUF_UP_BUD (0xFFFFFFFFUL) 268*53ee8cc1Swenshuai.xi #define TSP_SEC_FLT_DEPTH 32UL 269*53ee8cc1Swenshuai.xi #define TSP_FIQ_NUM 1UL 270*53ee8cc1Swenshuai.xi 271*53ee8cc1Swenshuai.xi //QMEM Setting 272*53ee8cc1Swenshuai.xi #define _TSP_QMEM_I_MASK 0xffff8000UL //total: 0x4000 273*53ee8cc1Swenshuai.xi #define _TSP_QMEM_I_ADDR_HIT 0x00000000UL 274*53ee8cc1Swenshuai.xi #define _TSP_QMEM_I_ADDR_MISS 0xffffffffUL 275*53ee8cc1Swenshuai.xi #define _TSP_QMEM_D_MASK 0xffff8000UL 276*53ee8cc1Swenshuai.xi #define _TSP_QMEM_D_ADDR_HIT 0x00000000UL 277*53ee8cc1Swenshuai.xi #define _TSP_QMEM_D_ADDR_MISS 0xffffffffUL 278*53ee8cc1Swenshuai.xi #define _TSP_QMEM_SIZE 0x1000UL // 16K bytes, 32bit aligment //0x4000 279*53ee8cc1Swenshuai.xi 280*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 281*53ee8cc1Swenshuai.xi // Type and Structure 282*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 283*53ee8cc1Swenshuai.xi 284*53ee8cc1Swenshuai.xi // Software 285*53ee8cc1Swenshuai.xi #define REG_PIDFLT_L_BASE (0x00210000UL << 1UL) // Fit the size of REG32, 0~127 286*53ee8cc1Swenshuai.xi #define REG_PIDFLT_H_BASE (0x00210800UL << 1UL) // Fit the size of REG32, 0~127 287*53ee8cc1Swenshuai.xi 288*53ee8cc1Swenshuai.xi #define REG_PIDFLT_L_EXT_BASE (0x00210400UL << 1UL) // Fit the size of REG32, 128~143 289*53ee8cc1Swenshuai.xi #define REG_PIDFLT_H_EXT_BASE (0x00210C00UL << 1UL) // Fit the size of REG32, 128~143 290*53ee8cc1Swenshuai.xi 291*53ee8cc1Swenshuai.xi #define REG_SECFLT_BASE1 (0x00211000UL << 1UL) // Fix the size of REG32 292*53ee8cc1Swenshuai.xi #define REG_SECFLT_BASE2 (0x00215000UL << 1UL) // Fix the size of REG32 293*53ee8cc1Swenshuai.xi 294*53ee8cc1Swenshuai.xi #define REG_CTRL_BASE (0x2A00UL) // 0xBF800000+(1500/2)*4 295*53ee8cc1Swenshuai.xi #define REG_CTRL_MMFIBASE (0x39C0UL) // 0xBF800000+(3800/2)*4 (TSP2: debug table), from 0x70 296*53ee8cc1Swenshuai.xi #define REG_CTRL_TSP3 (0xC1440UL) // 0xBF800000+(60a20/2)*4 297*53ee8cc1Swenshuai.xi #define REG_CTRL_TSP4 (0xC2E00UL) // 0xBF800000+(61700/2)*4 298*53ee8cc1Swenshuai.xi #define REG_CTRL_TSP5 (0xC7600UL) // 0xBF800000+(63b00/2)*4 299*53ee8cc1Swenshuai.xi #define REG_CTRL_TSP6 (0xC3E00UL) // 0xBF800000+(61f00/2)*4 300*53ee8cc1Swenshuai.xi #define REG_CTRL_TS_SAMPLE (0x21400UL) // 0xBF800000+(10A00/2)*4 301*53ee8cc1Swenshuai.xi 302*53ee8cc1Swenshuai.xi typedef struct _REG32 303*53ee8cc1Swenshuai.xi { 304*53ee8cc1Swenshuai.xi volatile MS_U16 L; 305*53ee8cc1Swenshuai.xi volatile MS_U16 empty_L; 306*53ee8cc1Swenshuai.xi volatile MS_U16 H; 307*53ee8cc1Swenshuai.xi volatile MS_U16 empty_H; 308*53ee8cc1Swenshuai.xi } REG32; 309*53ee8cc1Swenshuai.xi 310*53ee8cc1Swenshuai.xi typedef struct _REG32_L 311*53ee8cc1Swenshuai.xi { 312*53ee8cc1Swenshuai.xi volatile MS_U32 data; 313*53ee8cc1Swenshuai.xi volatile MS_U32 _resv; 314*53ee8cc1Swenshuai.xi } REG32_L; 315*53ee8cc1Swenshuai.xi 316*53ee8cc1Swenshuai.xi typedef struct _REG16 317*53ee8cc1Swenshuai.xi { 318*53ee8cc1Swenshuai.xi volatile MS_U16 u16data; 319*53ee8cc1Swenshuai.xi volatile MS_U16 _null; 320*53ee8cc1Swenshuai.xi } REG16; 321*53ee8cc1Swenshuai.xi 322*53ee8cc1Swenshuai.xi typedef REG32 REG_PidFlt; 323*53ee8cc1Swenshuai.xi 324*53ee8cc1Swenshuai.xi //******************** PIDFLT DEFINE START ********************// 325*53ee8cc1Swenshuai.xi // PID 326*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_PID_MASK 0x00001FFFUL 327*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_PID_SHFT 0UL 328*53ee8cc1Swenshuai.xi 329*53ee8cc1Swenshuai.xi // PIDFLT SRC 330*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_IN_MASK 0x0000E000UL 331*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_IN_NONE 0x00000000UL 332*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_IN_PIDFLT0 0x00002000UL 333*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_IN_PIDFLT_FILE 0x00004000UL 334*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_IN_PIDFLT1 0x00006000UL 335*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_IN_PIDFLT2 0x00008000UL 336*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_IN_PIDFLT_CB 0UL //not support 337*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_IN_SHIFT 13UL 338*53ee8cc1Swenshuai.xi 339*53ee8cc1Swenshuai.xi // Section filter Id (0~128) 340*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_SECFLT_MASK 0x000007F0UL // [38:32] secflt id 341*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_SECFLT_SHFT 4UL 342*53ee8cc1Swenshuai.xi 343*53ee8cc1Swenshuai.xi // Stream source ID 344*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_IN_SRC_MASK 0x0000000FUL // [42:39] stream source id 345*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_IN_SRC_SHFT 0UL 346*53ee8cc1Swenshuai.xi 347*53ee8cc1Swenshuai.xi // AF/Sec/Video/V3D/Audio/Audio-second/PVR1/PVR2 348*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_MASK 0xFFE00000UL 349*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_NONE 0x00000000UL 350*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_RUSH_PASS 0x00100000UL 351*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_AFIFO4 0x00200000UL 352*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_AFIFO3 0x00400000UL 353*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_SECFLT_AF 0x01000000UL 354*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_SECFLT 0x02000000UL 355*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_VFIFO 0x04000000UL 356*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_VFIFO3D 0x08000000UL 357*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_AFIFO 0x10000000UL 358*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_AFIFO2 0x20000000UL 359*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_PVR1 0x80000000UL 360*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_OUT_PVR2 0x40000000UL 361*53ee8cc1Swenshuai.xi 362*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_SECFLT_NULL 0x7FUL // software usage clean selected section filter 363*53ee8cc1Swenshuai.xi //******************** PIDFLT DEFINE END ********************// 364*53ee8cc1Swenshuai.xi 365*53ee8cc1Swenshuai.xi typedef struct _REG_SecFlt 366*53ee8cc1Swenshuai.xi { 367*53ee8cc1Swenshuai.xi REG32 Ctrl; 368*53ee8cc1Swenshuai.xi // SW flag 369*53ee8cc1Swenshuai.xi #define TSP_SECFLT_TYPE_MASK 0x01000007UL 370*53ee8cc1Swenshuai.xi #define TSP_SECFLT_TYPE_SHFT 0UL 371*53ee8cc1Swenshuai.xi #define TSP_SECFLT_TYPE_SEC 0x00000000UL 372*53ee8cc1Swenshuai.xi #define TSP_SECFLT_TYPE_PES 0x00000001UL 373*53ee8cc1Swenshuai.xi #define TSP_SECFLT_TYPE_PKT 0x00000002UL 374*53ee8cc1Swenshuai.xi #define TSP_SECFLT_TYPE_PCR 0x00000003UL 375*53ee8cc1Swenshuai.xi #define TSP_SECFLT_TYPE_TTX 0x00000004UL 376*53ee8cc1Swenshuai.xi #define TSP_SECFLT_TYPE_VER 0x00000005UL 377*53ee8cc1Swenshuai.xi #define TSP_SECFLT_TYPE_EMM 0x00000006UL 378*53ee8cc1Swenshuai.xi #define TSP_SECFLT_TYPE_ECM 0x00000007UL 379*53ee8cc1Swenshuai.xi #define TSP_SECFLT_TYPE_SEC_NO_PUSI 0x01000000UL 380*53ee8cc1Swenshuai.xi 381*53ee8cc1Swenshuai.xi #define TSP_SECFLT_PCRRST 0x00000010UL // for TSP_SECFLT_TYPE_PCR 382*53ee8cc1Swenshuai.xi 383*53ee8cc1Swenshuai.xi #define TSP_SECFLT_MODE_MASK 0x00000030UL // software implementation 384*53ee8cc1Swenshuai.xi #define TSP_SECFLT_MODE_SHFT 4UL 385*53ee8cc1Swenshuai.xi #define TSP_SECFLT_MODE_CONTI 0x0UL 386*53ee8cc1Swenshuai.xi #define TSP_SECFLT_MODE_ONESHOT 0x1UL 387*53ee8cc1Swenshuai.xi #define TSP_SECFLT_MODE_CRCCHK 0x2UL 388*53ee8cc1Swenshuai.xi #define TSP_SECFLT_MODE_PESSCMCHK 0x3UL //Only for PES type checking SCMB status 389*53ee8cc1Swenshuai.xi 390*53ee8cc1Swenshuai.xi #define TSP_SECFLT_STATE_MASK 0x000000C0UL // software implementation 391*53ee8cc1Swenshuai.xi #define TSP_SECFLT_STATE_SHFT 6UL 392*53ee8cc1Swenshuai.xi #define TSP_SECFLT_STATE_OVERFLOW 0x1UL 393*53ee8cc1Swenshuai.xi #define TSP_SECFLT_STATE_DISABLE 0x2UL 394*53ee8cc1Swenshuai.xi 395*53ee8cc1Swenshuai.xi REG32 Match[TSP_FILTER_DEPTH/sizeof(MS_U32)]; 396*53ee8cc1Swenshuai.xi 397*53ee8cc1Swenshuai.xi REG32 Mask[TSP_FILTER_DEPTH/sizeof(MS_U32)]; 398*53ee8cc1Swenshuai.xi 399*53ee8cc1Swenshuai.xi REG32 BufStart; 400*53ee8cc1Swenshuai.xi #define TSP_SECFLT_BUFSTART_MASK 0xFFFFFFFFUL 401*53ee8cc1Swenshuai.xi 402*53ee8cc1Swenshuai.xi REG32 BufEnd; 403*53ee8cc1Swenshuai.xi 404*53ee8cc1Swenshuai.xi REG32 BufRead; 405*53ee8cc1Swenshuai.xi 406*53ee8cc1Swenshuai.xi REG32 BufWrite; 407*53ee8cc1Swenshuai.xi 408*53ee8cc1Swenshuai.xi REG32 BufCur; 409*53ee8cc1Swenshuai.xi 410*53ee8cc1Swenshuai.xi REG32 RmnReqCnt; 411*53ee8cc1Swenshuai.xi #define TSP_SECFLT_OWNER_MASK 0x80000000UL 412*53ee8cc1Swenshuai.xi #define TSP_SECFLT_OWNER_SHFT 31UL 413*53ee8cc1Swenshuai.xi #define TSP_SECFLT_REQCNT_MASK 0x7FFF0000UL 414*53ee8cc1Swenshuai.xi #define TSP_SECFLT_REQCNT_SHFT 16UL 415*53ee8cc1Swenshuai.xi #define TSP_SECFLT_RMNCNT_MASK 0x0000FFFFUL 416*53ee8cc1Swenshuai.xi #define TSP_SECFLT_RMNCNT_SHFT 0UL 417*53ee8cc1Swenshuai.xi 418*53ee8cc1Swenshuai.xi REG32 CRC32; 419*53ee8cc1Swenshuai.xi 420*53ee8cc1Swenshuai.xi REG32 _x50[16]; // (0x210080-0x210050)/4 421*53ee8cc1Swenshuai.xi } REG_SecFlt; 422*53ee8cc1Swenshuai.xi 423*53ee8cc1Swenshuai.xi 424*53ee8cc1Swenshuai.xi typedef struct _REG_Stc 425*53ee8cc1Swenshuai.xi { 426*53ee8cc1Swenshuai.xi REG32 ML; 427*53ee8cc1Swenshuai.xi REG32_L H32; 428*53ee8cc1Swenshuai.xi } REG_Stc; 429*53ee8cc1Swenshuai.xi 430*53ee8cc1Swenshuai.xi typedef struct _REG_Pid 431*53ee8cc1Swenshuai.xi { // Index(word) CPU(byte) Default 432*53ee8cc1Swenshuai.xi REG_PidFlt Flt[TSP_PIDFLT_NUM]; 433*53ee8cc1Swenshuai.xi } REG_Pid; 434*53ee8cc1Swenshuai.xi 435*53ee8cc1Swenshuai.xi typedef struct _REG_Sec 436*53ee8cc1Swenshuai.xi { // Index(word) CPU(byte) Default 437*53ee8cc1Swenshuai.xi REG_SecFlt Flt[TSP_SECFLT_NUM]; 438*53ee8cc1Swenshuai.xi } REG_Sec; 439*53ee8cc1Swenshuai.xi 440*53ee8cc1Swenshuai.xi typedef struct _REG_Ctrl 441*53ee8cc1Swenshuai.xi { 442*53ee8cc1Swenshuai.xi //---------------------------------------------- 443*53ee8cc1Swenshuai.xi // 0xBF802A00 MIPS direct access 444*53ee8cc1Swenshuai.xi //---------------------------------------------- 445*53ee8cc1Swenshuai.xi // Type Name Index(word) CPU(byte) MIPS(0x1500/2+index)*4 446*53ee8cc1Swenshuai.xi REG32 TsRec_Head20; // 0xbf802a00 0x00 447*53ee8cc1Swenshuai.xi #define TSP_HW_PVR_BUF_HEAD20_MASK 0xFFFF0000UL 448*53ee8cc1Swenshuai.xi #define TSP_HW_PVR_BUF_HEAD20_SHFT 16UL 449*53ee8cc1Swenshuai.xi 450*53ee8cc1Swenshuai.xi REG32 TsRec_Head21_Mid20_Wptr; // 0xbf802a08 0x02 ,wptr & mid share same register 451*53ee8cc1Swenshuai.xi #define TSP_HW_PVR_BUF_HEAD21_MASK 0x000007FFUL 452*53ee8cc1Swenshuai.xi #define TSP_HW_PVR_BUF_HEAD21_SHFT 0UL 453*53ee8cc1Swenshuai.xi #define TSP_HW_PVR_BUF_MID20_MASK 0xFFFF0000UL 454*53ee8cc1Swenshuai.xi #define TSP_HW_PVR_BUF_MID20_SHFT 16UL 455*53ee8cc1Swenshuai.xi 456*53ee8cc1Swenshuai.xi REG32 TsRec_Mid21_Tail20; // 0xbf802a10 0x04 457*53ee8cc1Swenshuai.xi #define TSP_HW_PVR_BUF_MID21_MASK 0x000007FFUL 458*53ee8cc1Swenshuai.xi #define TSP_HW_PVR_BUF_MID21_SHFT 0UL 459*53ee8cc1Swenshuai.xi #define TSP_HW_PVR_BUF_TAIL20_MASK 0xFFFF0000UL 460*53ee8cc1Swenshuai.xi #define TSP_HW_PVR_BUF_TAIL20_SHFT 16UL 461*53ee8cc1Swenshuai.xi 462*53ee8cc1Swenshuai.xi REG32 TsRec_Tail2_Pcr1; // 0xbf802a18 0x06 463*53ee8cc1Swenshuai.xi #define TSP_HW_PVR_BUF_TAIL21_MASK 0x000007FFUL 464*53ee8cc1Swenshuai.xi #define TSP_HW_PVR_BUF_TAIL21_SHFT 0UL // PCR64 L16 465*53ee8cc1Swenshuai.xi #define TSP_PCR64_L16_MASK 0xFFFF0000UL 466*53ee8cc1Swenshuai.xi #define TSP_PCR64_L16_SHFT 16UL 467*53ee8cc1Swenshuai.xi 468*53ee8cc1Swenshuai.xi REG32 Pcr1; // 0xbf802a20 0x08 469*53ee8cc1Swenshuai.xi #define TSP_PCR64_MID32_MASK 0xFFFFFFFFUL // PCR64 Middle 64 470*53ee8cc1Swenshuai.xi #define TSP_PCR64_MID32_SHFT 0UL 471*53ee8cc1Swenshuai.xi 472*53ee8cc1Swenshuai.xi REG32 Pcr64_H; // 0xbf802a28 0x0a 473*53ee8cc1Swenshuai.xi #define TSP_PCR64_H16_MASK 0x0000FFFFUL 474*53ee8cc1Swenshuai.xi #define TSP_PCR64_H16_SHFT 0UL 475*53ee8cc1Swenshuai.xi #define TSP_MOBF_FILE_INDEX_MASK 0x001F0000UL // MOBF file index 476*53ee8cc1Swenshuai.xi #define TSP_MOBF_FILE_INDEX_SHIFT 16UL 477*53ee8cc1Swenshuai.xi 478*53ee8cc1Swenshuai.xi REG16 _xbf202a30; // 0xbf802a30 0x0c 479*53ee8cc1Swenshuai.xi 480*53ee8cc1Swenshuai.xi REG16 SW_Mail_Box0; // 0xbf802a34 0x0d 481*53ee8cc1Swenshuai.xi 482*53ee8cc1Swenshuai.xi REG32 PVR2_Config; // 0xbf802a38 0x0e 483*53ee8cc1Swenshuai.xi #define TSP_PVR2_LPCR1_WLD 0x00000001UL 484*53ee8cc1Swenshuai.xi #define TSP_PVR2_LPCR1_RLD 0x00000002UL 485*53ee8cc1Swenshuai.xi #define TSP_PVR2_STR2MIU_DSWAP 0x00000004UL 486*53ee8cc1Swenshuai.xi #define TSP_PVR2_STR2MIU_EN 0x00000008UL 487*53ee8cc1Swenshuai.xi #define TSP_PVR2_STR2MIU_RST_WADR 0x00000010UL 488*53ee8cc1Swenshuai.xi #define TSP_PVR2_STR2MIU_BT_ORDER 0x00000020UL 489*53ee8cc1Swenshuai.xi #define TSP_PVR2_STR2MIU_PAUSE 0x00000040UL 490*53ee8cc1Swenshuai.xi #define TSP_PVR2_REG_PINGPONG_EN 0x00000080UL 491*53ee8cc1Swenshuai.xi #define TSP_PVR2_PVR_ALIGN_EN 0x00000100UL 492*53ee8cc1Swenshuai.xi #define TSP_PVR2_DMA_FLUSH_EN 0x00000200UL 493*53ee8cc1Swenshuai.xi #define TSP_PVR2_PKT192_EN 0x00000400UL 494*53ee8cc1Swenshuai.xi #define TSP_PVR2_BURST_LEN_MASK 0x00001800UL 495*53ee8cc1Swenshuai.xi #define TSP_PVR2_BURST_LEN_4 0x00000800UL 496*53ee8cc1Swenshuai.xi #define TSP_REC_DATA2_INV 0x00002000UL 497*53ee8cc1Swenshuai.xi #define TSP_V_BLOCK_DIS 0x00004000UL 498*53ee8cc1Swenshuai.xi #define TSP_V3D_BLOCK_DIS 0x00008000UL 499*53ee8cc1Swenshuai.xi #define TSP_AUD_BLOCK_DIS 0x00010000UL 500*53ee8cc1Swenshuai.xi #define TSP_AUDB_BLOCK_DIS 0x00020000UL 501*53ee8cc1Swenshuai.xi #define TSP_PVR1_BLOCK_DIS 0x00040000UL 502*53ee8cc1Swenshuai.xi #define TSP_PVR2_BLOCK_DIS 0x00080000UL 503*53ee8cc1Swenshuai.xi #define TSP_TSIF2_ENABLE 0x00100000UL 504*53ee8cc1Swenshuai.xi #define TSP_TSIF2_DATASWAP 0x00200000UL 505*53ee8cc1Swenshuai.xi #define TSP_TSIF2_SERL 0x00000000UL 506*53ee8cc1Swenshuai.xi #define TSP_TSIF2_PARL 0x00400000UL 507*53ee8cc1Swenshuai.xi #define TSP_TSIF2_EXTSYNC 0x00800000UL 508*53ee8cc1Swenshuai.xi #define TSP_TSIF2_BYPASS 0x01000000UL 509*53ee8cc1Swenshuai.xi #define TSP_TEI_SKIP_PKT2 0x02000000UL 510*53ee8cc1Swenshuai.xi #define TSP_AUDC_BLOCK_DIS 0x04000000UL 511*53ee8cc1Swenshuai.xi #define TSP_AUDD_BLOCK_DIS 0x08000000UL 512*53ee8cc1Swenshuai.xi #define TSP_DIS_LOCKED_PKT_CNT 0x10000000UL 513*53ee8cc1Swenshuai.xi #define TSP_CLR_LOCKED_PKT_CNT 0x20000000UL 514*53ee8cc1Swenshuai.xi #define TSP_CLR_AV_PKT_CNT 0x40000000UL 515*53ee8cc1Swenshuai.xi #define TSP_CLR_PVR_OVERFLOW 0x80000000UL 516*53ee8cc1Swenshuai.xi 517*53ee8cc1Swenshuai.xi REG32 PVR2_LPCR1; // 0xbf802a40 0x10 518*53ee8cc1Swenshuai.xi 519*53ee8cc1Swenshuai.xi #define TSP_STR2MI2_ADDR_MASK 0x07FFFFFFUL 520*53ee8cc1Swenshuai.xi REG32 Str2mi_head1_pvr2; // 0xbf802a48 0x12 521*53ee8cc1Swenshuai.xi REG32 Str2mi_mid1_wptr_pvr2; // 0xbf802a50 0x14 522*53ee8cc1Swenshuai.xi REG32 Str2mi_tail1_pvr2; // 0xbf802a58 0x16 523*53ee8cc1Swenshuai.xi REG32 Str2mi_head2_pvr2; // 0xbf802a60 0x18 524*53ee8cc1Swenshuai.xi REG32 Str2mi_mid2_pvr2; // 0xbf802a68 0x1a, PVR2 mid address & write point 525*53ee8cc1Swenshuai.xi REG32 Str2mi_tail2_pvr2; // 0xbf802a70 0x1c 526*53ee8cc1Swenshuai.xi REG32 SyncByte2_ChkSize; // 0xbf802a78 0x1e 527*53ee8cc1Swenshuai.xi #define TSP_SYNC_BYTE2_MASK 0x000000FFUL 528*53ee8cc1Swenshuai.xi #define TSP_PKT_SIZE2_MASK 0x0000FF00UL 529*53ee8cc1Swenshuai.xi #define TSP_PKT_SIZE2_SHIFT 8UL 530*53ee8cc1Swenshuai.xi #define TSP_PKT_CHK_SIZE2_MASK 0x00FF0000UL 531*53ee8cc1Swenshuai.xi #define TSP_PKT_CHK_SIZE2_SHIFT 16UL 532*53ee8cc1Swenshuai.xi REG32 Pkt_CacheW0; // 0xbf802a80 0x20 533*53ee8cc1Swenshuai.xi 534*53ee8cc1Swenshuai.xi REG32 Pkt_CacheW1; // 0xbf802a88 0x22 535*53ee8cc1Swenshuai.xi 536*53ee8cc1Swenshuai.xi REG32 Pkt_CacheW2; // 0xbf802a90 0x24 537*53ee8cc1Swenshuai.xi 538*53ee8cc1Swenshuai.xi REG32 Pkt_CacheW3; // 0xbf802a98 0x26 539*53ee8cc1Swenshuai.xi 540*53ee8cc1Swenshuai.xi REG32_L Pkt_CacheIdx; // 0xbf802aa0 0x28 541*53ee8cc1Swenshuai.xi 542*53ee8cc1Swenshuai.xi REG32 Pkt_DMA; // 0xbf802aa8 0x2a 543*53ee8cc1Swenshuai.xi #define TSP_SEC_DMAFIL_NUM_MASK 0x000000FFUL 544*53ee8cc1Swenshuai.xi #define TSP_SEC_DMAFIL_NUM_SHIFT 0UL 545*53ee8cc1Swenshuai.xi #define TSP_SEC_DMASRC_OFFSET_MASK 0x0000FF00UL 546*53ee8cc1Swenshuai.xi #define TSP_SEC_DMASRC_OFFSET_SHIFT 8UL 547*53ee8cc1Swenshuai.xi #define TSP_SEC_DMASRC_OFFSET_MASK 0x0000FF00UL 548*53ee8cc1Swenshuai.xi #define TSP_SEC_DMADES_LEN_MASK 0x00FF0000UL 549*53ee8cc1Swenshuai.xi #define TSP_SEC_DMADES_LEN_SHIFT 16UL 550*53ee8cc1Swenshuai.xi 551*53ee8cc1Swenshuai.xi REG32 Hw_Config0; // 0xbf802ab0 0x2c 552*53ee8cc1Swenshuai.xi #define TSP_HW_CFG0_DATA_PORT_EN 0x00000001UL 553*53ee8cc1Swenshuai.xi #define TSP_HW_CFG0_TSIFO_SERL 0x00000000UL 554*53ee8cc1Swenshuai.xi #define TSP_HW_CFG0_TSIF0_PARL 0x00000002UL 555*53ee8cc1Swenshuai.xi #define TSP_HW_CFG0_TSIF0_EXTSYNC 0x00000004UL 556*53ee8cc1Swenshuai.xi #define TSP_HW_CFG0_TSIF0_TS_BYPASS 0x00000008UL 557*53ee8cc1Swenshuai.xi #define TSP_HW_CFG0_TSIF0_VPID_BYPASS 0x00000010UL 558*53ee8cc1Swenshuai.xi #define TSP_HW_CFG0_TSIF0_APID_BYPASS 0x00000020UL 559*53ee8cc1Swenshuai.xi #define TSP_HW_CFG0_WB_DMA_RESET 0x00000040UL 560*53ee8cc1Swenshuai.xi #define TSP_HW_CFG0_TSIF0_APID_B_BYPASS 0x00000080UL 561*53ee8cc1Swenshuai.xi #define TSP_HW_CFG0_PACKET_BUF_SIZE_MASK 0x0000FF00UL 562*53ee8cc1Swenshuai.xi #define TSP_HW_CFG0_PACKET_BUF_SIZE_SHIFT 8UL 563*53ee8cc1Swenshuai.xi #define TSP_HW_CFG0_PACKET_PIDFLT0_SIZE_MASK 0x00FF0000UL 564*53ee8cc1Swenshuai.xi #define TSP_HW_CFG0_PACKET_PIDFLT0_SIZE_SHIFT 16UL 565*53ee8cc1Swenshuai.xi #define TSP_HW_CFG0_PACKET_CHK_SIZE_MASK 0xFF000000UL 566*53ee8cc1Swenshuai.xi #define TSP_HW_CFG0_PACKET_CHK_SIZE_SHFT 24UL 567*53ee8cc1Swenshuai.xi 568*53ee8cc1Swenshuai.xi REG32 TSP_DBG_PORT; // 0xbf802ab8 0x2e 569*53ee8cc1Swenshuai.xi #define TSP_PCR64_3_SET 0x00000001UL 570*53ee8cc1Swenshuai.xi #define TSP_PCR64_3_EN 0x00000002UL 571*53ee8cc1Swenshuai.xi #define TSP_PCR64_3_LD 0x00000004UL 572*53ee8cc1Swenshuai.xi #define TSP_PCR64_4_SET 0x00000010UL 573*53ee8cc1Swenshuai.xi #define TSP_PCR64_4_EN 0x00000020UL 574*53ee8cc1Swenshuai.xi #define TSP_PCR64_4_LD 0x00000040UL 575*53ee8cc1Swenshuai.xi #define TSP_DNG_DATA_PORT_MASK 0x00FF0000UL 576*53ee8cc1Swenshuai.xi #define TSP_DNG_DATA_PORT_SHIFT 16UL 577*53ee8cc1Swenshuai.xi 578*53ee8cc1Swenshuai.xi REG_Stc Pcr; // 0xbf802ac0 0x30 & 0x32 579*53ee8cc1Swenshuai.xi 580*53ee8cc1Swenshuai.xi REG32 Pkt_Info; // 0xbf802ad0 0x34 581*53ee8cc1Swenshuai.xi #define TSP_APID_L_MASK 0x000000FFUL 582*53ee8cc1Swenshuai.xi #define TSP_APID_L_SHIFT 0UL 583*53ee8cc1Swenshuai.xi #define TSP_APID_H_MASK 0x00001F00UL 584*53ee8cc1Swenshuai.xi #define TSP_APID_H_SHIFT 8UL 585*53ee8cc1Swenshuai.xi #define TSP_PKT_PID_8_12_CP_MASK 0x001F0000UL 586*53ee8cc1Swenshuai.xi #define TSP_PKT_PID_8_12_CP_SHIFT 16UL 587*53ee8cc1Swenshuai.xi #define TSP_PKT_PRI_MASK 0x00200000UL 588*53ee8cc1Swenshuai.xi #define TSP_PKT_PRI_SHIFT 21UL 589*53ee8cc1Swenshuai.xi #define TSP_PKT_PLST_MASK 0x00400000UL 590*53ee8cc1Swenshuai.xi #define TSP_PKT_PLST_SHIFT 22UL 591*53ee8cc1Swenshuai.xi #define TSP_PKT_ERR 0x00800000UL 592*53ee8cc1Swenshuai.xi #define TSP_PKT_ERR_SHIFT 23UL 593*53ee8cc1Swenshuai.xi #define TSP_DMAW_NO_HIT_INT 0x0F000000UL 594*53ee8cc1Swenshuai.xi #define TSP_DMAW_NO_HIT_INT_SHIFT 24UL 595*53ee8cc1Swenshuai.xi 596*53ee8cc1Swenshuai.xi REG32 Pkt_Info2; // 0xbf802ad8 0x36 597*53ee8cc1Swenshuai.xi #define TSP_PKT_INFO_CC_MASK 0x0000000FUL 598*53ee8cc1Swenshuai.xi #define TSP_PKT_INFO_CC_SHFT 0UL 599*53ee8cc1Swenshuai.xi #define TSP_PKT_INFO_ADPCNTL_MASK 0x00000030UL 600*53ee8cc1Swenshuai.xi #define TSP_PKT_INFO_ADPCNTL_SHFT 4UL 601*53ee8cc1Swenshuai.xi #define TSP_PKT_INFO_SCMB 0x000000C0UL 602*53ee8cc1Swenshuai.xi #define TSP_PKT_INFO_SCMB_SHFT 6UL 603*53ee8cc1Swenshuai.xi #define TSP_PKT_PID_0_7_CP_MASK 0x0000FF00UL 604*53ee8cc1Swenshuai.xi #define TSP_PKT_PID_0_7_CP_SHIFT 8UL 605*53ee8cc1Swenshuai.xi #define TSP_VFIFO3D_STATUS 0x000F0000UL 606*53ee8cc1Swenshuai.xi #define TSP_VFIFO3D_STATUS_SHFT 16UL 607*53ee8cc1Swenshuai.xi #define TSP_VFIFO_STATUS 0x00F00000UL 608*53ee8cc1Swenshuai.xi #define TSP_VFIFO_STATUS_SHFT 20UL 609*53ee8cc1Swenshuai.xi #define TSP_AFIFO_STATUS 0x0F000000UL 610*53ee8cc1Swenshuai.xi #define TSP_AFIFO_STATUS_SHFT 24UL 611*53ee8cc1Swenshuai.xi #define TSP_AFIFOB_STATUS 0xF0000000UL 612*53ee8cc1Swenshuai.xi #define TSP_AFIFOB_STATUS_SHFT 28UL 613*53ee8cc1Swenshuai.xi 614*53ee8cc1Swenshuai.xi REG32 SwInt_Stat; // 0xbf802ae0 0x38 615*53ee8cc1Swenshuai.xi #define TSP_SWINT_INFO_SEC_MASK 0x000000FFUL 616*53ee8cc1Swenshuai.xi #define TSP_SWINT_INFO_SEC_SHFT 0UL 617*53ee8cc1Swenshuai.xi #define TSP_SWINT_INFO_ENG_MASK 0x0000FF00UL 618*53ee8cc1Swenshuai.xi #define TSP_SWINT_INFO_ENG_SHFT 8UL 619*53ee8cc1Swenshuai.xi #define TSP_SWINT_STATUS_CMD_MASK 0x7FFF0000UL 620*53ee8cc1Swenshuai.xi #define TSP_SWINT_STATUS_CMD_SHFT 16UL 621*53ee8cc1Swenshuai.xi #define TSP_SWINT_STATUS_SEC_RDY 0x0001UL 622*53ee8cc1Swenshuai.xi #define TSP_SWINT_STATUS_REQ_RDY 0x0002UL 623*53ee8cc1Swenshuai.xi #define TSP_SWINT_STATUS_BUF_OVFLOW 0x0006UL 624*53ee8cc1Swenshuai.xi #define TSP_SWINT_STATUS_SEC_CRCERR 0x0007UL 625*53ee8cc1Swenshuai.xi #define TSP_SWINT_STATUS_SEC_ERROR 0x0008UL 626*53ee8cc1Swenshuai.xi #define TSP_SWINT_STATUS_SYNC_LOST 0x0010UL 627*53ee8cc1Swenshuai.xi #define TSP_SWINT_STATUS_PKT_OVRUN 0x0020UL 628*53ee8cc1Swenshuai.xi #define TSP_SWINT_STATUS_DEBUG 0x0030UL 629*53ee8cc1Swenshuai.xi #define TSP_SWINT_CMD_DMA_PAUSE 0x0100UL 630*53ee8cc1Swenshuai.xi #define TSP_SWINT_CMD_DMA_RESUME 0x0200UL 631*53ee8cc1Swenshuai.xi #define TSP_SWINT_STATUS_SEC_GROUP 0x000FUL 632*53ee8cc1Swenshuai.xi #define TSP_SWINT_STATUS_GROUP 0x00FFUL 633*53ee8cc1Swenshuai.xi #define TSP_SWINT_CMD_GROUP 0x7F00UL 634*53ee8cc1Swenshuai.xi #define TSP_SWINT_CMD_STC_UPD 0x0400UL 635*53ee8cc1Swenshuai.xi #define TSP_SWINT_CTRL_FIRE 0x80000000UL 636*53ee8cc1Swenshuai.xi 637*53ee8cc1Swenshuai.xi REG32 TsDma_Addr; // 0xbf802ae8 0x3a 638*53ee8cc1Swenshuai.xi 639*53ee8cc1Swenshuai.xi REG32 TsDma_Size; // 0xbf802af0 0x3c 640*53ee8cc1Swenshuai.xi 641*53ee8cc1Swenshuai.xi REG32 TsDma_Ctrl_CmdQ; // 0xbf802af8 0x3e 642*53ee8cc1Swenshuai.xi 643*53ee8cc1Swenshuai.xi #define TSP_TSDMA_CTRL_VPES0 0x00000004UL 644*53ee8cc1Swenshuai.xi #define TSP_TSDMA_CTRL_APES0 0x00000008UL 645*53ee8cc1Swenshuai.xi #define TSP_TSDMA_CTRL_A2PES0 0x00000010UL 646*53ee8cc1Swenshuai.xi #define TSP_TSDMA_CTRL_V3DPES0 0x00000020UL 647*53ee8cc1Swenshuai.xi #define TSP_TSDMA_CTRL_A3PES0 0x00000040UL 648*53ee8cc1Swenshuai.xi #define TSP_TSDMA_CTRL_A4PES0 0x00000080UL 649*53ee8cc1Swenshuai.xi 650*53ee8cc1Swenshuai.xi #define TSP_TSDMA_CTRL_START 0x00000001UL 651*53ee8cc1Swenshuai.xi #define TSP_TSDMA_CTRL_DONE 0x00000002UL 652*53ee8cc1Swenshuai.xi #define TSP_TSDMA_STAT_ABORT 0x00000080UL 653*53ee8cc1Swenshuai.xi #define TSP_CMDQ_CNT_MASK 0x001F0000UL 654*53ee8cc1Swenshuai.xi #define TSP_CMDQ_CNT_SHFT 16UL 655*53ee8cc1Swenshuai.xi #define TSP_CMDQ_FULL 0x00400000UL 656*53ee8cc1Swenshuai.xi #define TSP_CMDQ_EMPTY 0x00800000UL 657*53ee8cc1Swenshuai.xi #define TSP_CMDQ_SIZE 16UL 658*53ee8cc1Swenshuai.xi #define TSP_CMDQ_WR_LEVEL_MASK 0x03000000UL 659*53ee8cc1Swenshuai.xi #define TSP_CMDQ_WR_LEVEL_SHFT 24UL 660*53ee8cc1Swenshuai.xi 661*53ee8cc1Swenshuai.xi REG32 MCU_Cmd; // 0xbf802b00 0x40 662*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_MASK 0xFF000000UL 663*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_NULL 0x00000000UL 664*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_ALIVE 0x01000000UL 665*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_NMATCH 0x02000000UL 666*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_NMATCH_FLT_MASK 0x000000FFUL 667*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_NMATCH_FLT_SHFT 0x00000000UL 668*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_PCR_GET 0x03000000UL 669*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_VER_RESET 0x04000000UL 670*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_VER_RESET_FLT_MASK 0x000000FFUL 671*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_VER_RESET_FLT_SHFT 0x00000000UL 672*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_MEM_HIGH_ADDR 0x05000000UL 673*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_MEM_LOW_ADDR 0x06000000UL 674*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_MEM_ADDR_SHFT 0x00000000UL 675*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_MEM_ADDR_MASK 0x0000FFFFUL 676*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_VERSION_GET 0x07000000UL 677*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_DBG_MEM 0x08000000UL 678*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_DBG_WORD 0x09000000UL 679*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_HWPCR_REG_SET 0x0A000000UL 680*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_SCMSTS_GET 0x0B000000UL 681*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_CTRL_STC_UPDATE 0x0C000000UL 682*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_CTRL_STC1_UPDATE 0x0D000000UL 683*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_CTRL_STC_UPDATE_OPTION_MASK 0x00FF0000UL 684*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_CTRL_STC_UPDATE_ONCE 0x00010000UL 685*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_TEI_COUNT_GET 0x0E000000UL 686*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_TEI_COUNT_SRC_MASK 0x0000FFFFUL 687*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_TEI_COUNT_SRC_LIVE 0x00000000UL 688*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_TEI_COUNT_SRC_FILE 0x00000001UL 689*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_TEI_COUNT_OPTION_MASK 0x00FF0000UL 690*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_TEI_COUNT_OPTION_RESET 0x00800000UL 691*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_DISCONT_COUNT_GET 0x0F000000UL 692*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_DISCONT_COUNT_FLT_MASK 0x0000FFFFUL 693*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_DISCONT_COUNT_OPTION_MASK 0x00FF0000UL 694*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_DISCONT_COUNT_OPTION_RESET 0x00800000UL 695*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_SET_STC_OFFSET 0x10000000UL 696*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_SET_STC_OFFSET_OPTION_MASK 0x00FF0000UL 697*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_SET_STC_OFFSET_OPTION_SHIFT 16UL 698*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_SEL_STC_ENG 0x20000000UL 699*53ee8cc1Swenshuai.xi #define TSP_MCU_SEL_STC_ENG_ID_MASK 0x000000FFUL 700*53ee8cc1Swenshuai.xi #define TSP_MCU_SEL_STC_ENG_ID_SHIFT 0UL 701*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_SEL_STC_ENG_FLTSRC_MASK 0x0000FF00UL 702*53ee8cc1Swenshuai.xi #define TSP_MCU_CMD_SEL_STC_ENG_FLTSRC_SHIFT 8UL 703*53ee8cc1Swenshuai.xi 704*53ee8cc1Swenshuai.xi REG32 Hw_Config2; // 0xbf802b08 0x42 705*53ee8cc1Swenshuai.xi #define TSP_HW_CFG2_PACKET_CHK_SIZE1_MASK 0x000000FFUL 706*53ee8cc1Swenshuai.xi #define TSP_HW_CFG2_PACKET_CHK_SIZE1_SHFT 0UL 707*53ee8cc1Swenshuai.xi #define TSP_HW_CFG2_PACKET_SYNCBYTE1_MASK 0x0000FF00UL 708*53ee8cc1Swenshuai.xi #define TSP_HW_CFG2_PACKET_SYNCBYTE1_SHFT 8UL 709*53ee8cc1Swenshuai.xi #define TSP_HW_CFG2_PACKET_SIZE1_MASK 0x00FF0000UL 710*53ee8cc1Swenshuai.xi #define TSP_HW_CFG2_PACKET_SIZE1_SHFT 16UL 711*53ee8cc1Swenshuai.xi #define TSP_HW_CFG2_TSIF1_SERL 0x00000000UL 712*53ee8cc1Swenshuai.xi #define TSP_HW_CFG2_TSIF1_PARL 0x01000000UL 713*53ee8cc1Swenshuai.xi #define TSP_HW_CFG2_TSIF1_EXTSYNC 0x02000000UL 714*53ee8cc1Swenshuai.xi #define TSP_HW_CFG2_PIDFLT1_SOURCE_TSIF_MMFI0 0x20000000UL // Switch source of PIDFLT1 to MMFI0 715*53ee8cc1Swenshuai.xi #define TSP_HW_CFG2_PIDFLT2_SOURCE_TSIF_MMFI1 0x40000000UL // Switch source of PIDFLT2 to MMFI1 716*53ee8cc1Swenshuai.xi 717*53ee8cc1Swenshuai.xi REG32 Hw_Config4; // 0xbf802b10 0x44 718*53ee8cc1Swenshuai.xi #define TSP_HW_CFG4_PVR_ENABLE 0x00000002UL 719*53ee8cc1Swenshuai.xi #define TSP_HW_CFG4_PVR_ENDIAN_BIG 0x00000004UL // 1: record TS to MIU with big endian, 0: record TS to MIU with little endian 720*53ee8cc1Swenshuai.xi #define TSP_HW_CFG4_TSIF1_ENABLE 0x00000008UL // 1: enable ts interface 1 and vice versa 721*53ee8cc1Swenshuai.xi #define TSP_HW_CFG4_PVR_FLUSH 0x00000010UL // 1: str2mi_wadr <- str2mi_miu_head 722*53ee8cc1Swenshuai.xi #define TSP_HW_CFG4_PVRBUF_BYTEORDER_BIG 0x00000020UL // Byte order of 8-byte recoding buffer to MIU. 723*53ee8cc1Swenshuai.xi #define TSP_HW_CFG4_PVR_PAUSE 0x00000040UL 724*53ee8cc1Swenshuai.xi #define TSP_HW_CFG4_MEMTSDATA_ENDIAN_BIG 0x00000080UL // 32-bit data byte order read from 8x64 FIFO when playing file. 725*53ee8cc1Swenshuai.xi #define TSP_HW_CFG4_TSIF0_ENABLE 0x00000100UL // 1: enable ts interface 0 and vice versa 726*53ee8cc1Swenshuai.xi #define TSP_VALID_FALLING_DETECT 0x00000200UL // Reset bit count when data valid signal of TS interface is low. 727*53ee8cc1Swenshuai.xi #define TSP_SYNC_RISING_DETECT 0x00000400UL // Reset bit count on the rising sync signal of TS interface. 728*53ee8cc1Swenshuai.xi #define TSP_HW_CFG4_TS_DATA0_SWAP 0x00000800UL // Set 1 to swap the bit order of TS0 DATA bus 729*53ee8cc1Swenshuai.xi #define TSP_HW_CFG4_TS_DATA1_SWAP 0x00001000UL // Set 1 to swap the bit order of TS1 DATA bus 730*53ee8cc1Swenshuai.xi #define TSP_HW_TSP2OUTAEON_INT_EN 0x00004000UL // Set 1 to force interrupt to outside AEON 731*53ee8cc1Swenshuai.xi #define TSP_HW_HK_INT_FORCE 0x00008000UL // Set 1 to force interrupt to HK_MCU 732*53ee8cc1Swenshuai.xi #define TSP_HW_CFG4_BYTE_ADDR_DMA 0x000F0000UL // prevent from byte enable bug, bit1~3 must enable togather 733*53ee8cc1Swenshuai.xi #define TSP_HW_CFG4_ALT_TS_SIZE 0x00010000UL // enable TS packets in 204 mode 734*53ee8cc1Swenshuai.xi #define TSP_HW_DMA_MODE_MASK 0x00300000UL // Section filter DMA mode, 2'b00: Single.2'b01: Burst 2 bytes.2'b10: Burst 4 bytes.2'b11: Burst 8 bytes. 735*53ee8cc1Swenshuai.xi #define TSP_HW_DMA_MODE_SHIFT 20UL 736*53ee8cc1Swenshuai.xi #define TSP_HW_CFG4_WSTAT_CH_EN 0x00400000UL 737*53ee8cc1Swenshuai.xi #define TSP_HW_CFG4_PS_VID_EN 0x00800000UL // program stream video enable 738*53ee8cc1Swenshuai.xi #define TSP_HW_CFG4_PS_AUD_EN 0x01000000UL // program stream audio enable 739*53ee8cc1Swenshuai.xi #define TSP_HW_CFG4_PS_AUD2_EN 0x02000000UL // program stream audioB enable 740*53ee8cc1Swenshuai.xi #define TSP_HW_CFG4_APES_ERR_RM_EN 0x04000000UL // Set 1 to enable removing APES error packet 741*53ee8cc1Swenshuai.xi #define TSP_HW_CFG4_VPES_ERR_RM_EN 0x08000000UL // Set 1 to enable removing VPES error packet 742*53ee8cc1Swenshuai.xi #define TSP_HW_CFG4_SEC_ERR_RM_EN 0x10000000UL // Set 1 to enable removing section error packet 743*53ee8cc1Swenshuai.xi #define TSP_HW_CFG4_VID_ERR 0x20000000UL // Set 1 to mask the error packet interrupt 744*53ee8cc1Swenshuai.xi #define TSP_HW_CFG4_AUD_ERR 0x40000000UL // Set 1 to mask the error packet interrupt 745*53ee8cc1Swenshuai.xi #define TSP_HW_CFG4_ISYNC_PATCH_EN 0x80000000UL // Set 1 to enable the patch of internal sync in "tsif" 746*53ee8cc1Swenshuai.xi 747*53ee8cc1Swenshuai.xi REG32 NOEA_PC; // 0xbf802b18 0x46 748*53ee8cc1Swenshuai.xi 749*53ee8cc1Swenshuai.xi REG32 Idr_Ctrl_Addr0; // 0xbf802b20 0x48 750*53ee8cc1Swenshuai.xi #define TSP_IDR_START 0x00000001UL 751*53ee8cc1Swenshuai.xi #define TSP_IDR_READ 0x00000000UL 752*53ee8cc1Swenshuai.xi #define TSP_IDR_WRITE 0x00000002UL 753*53ee8cc1Swenshuai.xi #define TSP_IDR_WR_ENDIAN_BIG 0x00000004UL 754*53ee8cc1Swenshuai.xi #define TSP_IDR_WR_ADDR_AUTO_INC 0x00000008UL // Set 1 to enable address auto-increment after finishing read/write 755*53ee8cc1Swenshuai.xi #define TSP_IDR_WDAT0_TRIG_EN 0x00000010UL // WDAT0_TRIG_EN 756*53ee8cc1Swenshuai.xi #define TSP_IDR_MCUWAIT 0x00000020UL 757*53ee8cc1Swenshuai.xi #define TSP_IDR_SOFT_RST 0x00000080UL // Set 1 to soft-reset the IND32 module 758*53ee8cc1Swenshuai.xi #define TSP_IDR_AUTO_INC_VAL_MASK 0x00000F00UL 759*53ee8cc1Swenshuai.xi #define TSP_IDR_AUTO_INC_VAL_SHIFT 8UL 760*53ee8cc1Swenshuai.xi #define TSP_IDR_ADDR_MASK0 0xFFFF0000UL 761*53ee8cc1Swenshuai.xi #define TSP_IDR_ADDR_SHFT0 16UL 762*53ee8cc1Swenshuai.xi 763*53ee8cc1Swenshuai.xi REG32 Idr_Addr1_Write0; // 0xbf802b28 0x4a 764*53ee8cc1Swenshuai.xi #define TSP_IDR_ADDR_MASK1 0x0000FFFFUL 765*53ee8cc1Swenshuai.xi #define TSP_IDR_ADDR_SHFT1 0UL 766*53ee8cc1Swenshuai.xi #define TSP_IDR_WRITE_MASK0 0xFFFF0000UL 767*53ee8cc1Swenshuai.xi #define TSP_IDR_WRITE_SHFT0 16UL 768*53ee8cc1Swenshuai.xi 769*53ee8cc1Swenshuai.xi REG32 Idr_Write1_Read0; // 0xbf802b30 0x4c 770*53ee8cc1Swenshuai.xi #define TSP_IDR_WRITE_MASK1 0x0000FFFFUL 771*53ee8cc1Swenshuai.xi #define TSP_IDR_WRITE_SHFT1 0UL 772*53ee8cc1Swenshuai.xi #define TSP_IDR_READ_MASK0 0xFFFF0000UL 773*53ee8cc1Swenshuai.xi #define TSP_IDR_READ_SHFT0 16UL 774*53ee8cc1Swenshuai.xi 775*53ee8cc1Swenshuai.xi REG32 Idr_Read1; // 0xbf802b38 0x4e 776*53ee8cc1Swenshuai.xi #define TSP_IDR_READ_MASK1 0x0000FFFFUL 777*53ee8cc1Swenshuai.xi #define TSP_IDR_READ_SHFT1 0UL 778*53ee8cc1Swenshuai.xi #define TSP_V3D_FIFO_DISCON 0x00100000UL 779*53ee8cc1Swenshuai.xi #define TSP_V3D_FIFO_OVERFLOW 0x00200000UL 780*53ee8cc1Swenshuai.xi #define TSP_VD_FIFO_DISCON 0x02000000UL 781*53ee8cc1Swenshuai.xi #define TSP_VD_FIFO_OVERFLOW 0x08000000UL 782*53ee8cc1Swenshuai.xi #define TSP_AUB_FIFO_OVERFLOW 0x10000000UL 783*53ee8cc1Swenshuai.xi #define TSP_AU_FIFO_OVERFLOW 0x20000000UL 784*53ee8cc1Swenshuai.xi #define TSP_AUD_FIFO_OVERFLOW 0x40000000UL 785*53ee8cc1Swenshuai.xi #define TSP_AUC_FIFO_OVERFLOW 0x80000000UL 786*53ee8cc1Swenshuai.xi 787*53ee8cc1Swenshuai.xi REG32 TsRec_Head; // 0xbf802b40 0x50 788*53ee8cc1Swenshuai.xi REG32 TsRec_Mid_PVR1_WPTR; // 0xbf802b48 0x52, PVR1 mid address & write point 789*53ee8cc1Swenshuai.xi REG32 TsRec_Tail; // 0xbf802b50 0x54 790*53ee8cc1Swenshuai.xi 791*53ee8cc1Swenshuai.xi REG16 SW_Mail_Box1; // 0xbf802b58 0x56 792*53ee8cc1Swenshuai.xi REG16 SW_Mail_Box2; // 0xbf802b5C 0x57 793*53ee8cc1Swenshuai.xi REG32 _xbf802b60; // 0xbf802b60 ~ 0xbf802b64 0x58~0x59 794*53ee8cc1Swenshuai.xi 795*53ee8cc1Swenshuai.xi REG32 reg15b4; // 0xbf802b68 0x5a 796*53ee8cc1Swenshuai.xi #define TSP_SEC_DMAW_PROTECT_EN 0x00000001UL 797*53ee8cc1Swenshuai.xi #define TSP_PVR1_DAMW_PROTECT_EN 0x00000002UL 798*53ee8cc1Swenshuai.xi #define TSP_PVR2_DAMW_PROTECT_EN 0x00000004UL 799*53ee8cc1Swenshuai.xi #define TSP_PVR_PID_BYPASS 0x00000008UL // Set 1 to bypass PID in record 800*53ee8cc1Swenshuai.xi #define TSP_PVR_PID_BYPASS2 0x00000010UL // Set 1 to bypass PID in record2 801*53ee8cc1Swenshuai.xi #define TSP_BD_AUD_EN 0x00000020UL // Set 1 to enable the BD audio stream recognization ( core /extend audio stream) to Audio A/B 802*53ee8cc1Swenshuai.xi #define TSP_BD_AUD_EN2 0x00000040UL // Set 1 to enable the BD audio stream recognization ( core /extend audio stream) to Audio C/D 803*53ee8cc1Swenshuai.xi #define TSP_AVFIFO_RD_EN 0x00000080UL // 0: AFIFO and VFIFO read are connected to MVD and MAD, 1: AFIFO and VFIFO read are controlled by registers (0x15B5[2:0]) 804*53ee8cc1Swenshuai.xi #define TSP_AVFIFO_RD 0x00000100UL // If AVFIFO_RD_EN is 1, set to 1, then set to 0 would issue a read strobe to AFIFO or VFIFO 805*53ee8cc1Swenshuai.xi #define TSP_AVFIFO_SEL_VIDEO 0x00000000UL 806*53ee8cc1Swenshuai.xi #define TSP_AVFIFO_SEL_AUDIO 0x00000200UL 807*53ee8cc1Swenshuai.xi #define TSP_AVFIFO_SEL_AUDIOB 0x00000400UL 808*53ee8cc1Swenshuai.xi #define TSP_AVFIFO_SEL_V3D 0x00000600UL 809*53ee8cc1Swenshuai.xi #define TSP_PVR_INVERT 0x00001000UL // Set 1 to enable data payload invert for PVR record 810*53ee8cc1Swenshuai.xi #define TSP_PLY_FILE_INV_EN 0x00002000UL // Set 1 to enable data payload invert in pidflt0 file path 811*53ee8cc1Swenshuai.xi #define TSP_PLY_TS_INV_EN 0x00004000UL // Set 1 to enable data payload invert in pidflt0 TS path 812*53ee8cc1Swenshuai.xi #define TSP_FILEIN_BYTETIMER_ENABLE 0x00008000UL // Set 1 to enable byte timer in ts_if0 TS path 813*53ee8cc1Swenshuai.xi #define TSP_PVR1_PINGPONG 0x00010000UL // Set 1 to enable MIU addresses with pinpon mode 814*53ee8cc1Swenshuai.xi #define TSP_TEI_SKIPE_PKT_PID0 0x00040000UL // Set 1 to skip error packets in pidflt0 TS path 815*53ee8cc1Swenshuai.xi #define TSP_TEI_SKIPE_PKT_FILE 0x00080000UL // Set 1 to skip error packets in pidflt0 file path 816*53ee8cc1Swenshuai.xi #define TSP_TEI_SKIPE_PKT_PID1 0x00100000UL // Set 1 to skip error packets in pidflt1 TS path 817*53ee8cc1Swenshuai.xi #define TSP_DUP_PKT_SKIP 0x00400000UL 818*53ee8cc1Swenshuai.xi #define TSP_64bit_PCR2_ld 0x00800000UL // Set 1 to load CNT_64B_2 (the second STC) 819*53ee8cc1Swenshuai.xi #define TSP_cnt_33b_ld 0x01000000UL // Set 1 to load cnt_33b 820*53ee8cc1Swenshuai.xi #define TSP_FORCE_SYNCBYTE 0x02000000UL // Set 1 to force sync byte (8'h47) in ts_if0 and ts_if1 path. 821*53ee8cc1Swenshuai.xi #define TSP_SERIAL_EXT_SYNC_LT 0x04000000UL // Set 1 to detect serial-in sync without 8-cycle mode 822*53ee8cc1Swenshuai.xi #define TSP_BURST_LEN_MASK 0x18000000UL // 00,01: burst length = 4; 10,11: burst length = 1 823*53ee8cc1Swenshuai.xi #define TSP_BURST_LEN_4 0x08000000UL 824*53ee8cc1Swenshuai.xi #define TSP_BURST_LEN_SHIFT 27UL 825*53ee8cc1Swenshuai.xi #define TSP_MATCH_PID_SRC_MASK 0x60000000UL // Select the source of pid filter number with hit pid and match pid number with scramble information, 00 : from pkt_demux0, 01 : from pkt_demux_file, 10 : from pkt_demux1, 11 : from pkt_demux2 826*53ee8cc1Swenshuai.xi #define TSP_MATCH_PID_SRC_SHIFT 29UL 827*53ee8cc1Swenshuai.xi #define TSP_MATCH_PID_SRC_PKTDMX0 0UL 828*53ee8cc1Swenshuai.xi #define TSP_MATCH_PID_SRC_PKTDMXFL 1UL 829*53ee8cc1Swenshuai.xi #define TSP_MATCH_PID_SRC_PKTDMX1 2UL 830*53ee8cc1Swenshuai.xi #define TSP_MATCH_PID_SRC_PKTDMX2 3UL 831*53ee8cc1Swenshuai.xi #define TSP_MATCH_PID_LD 0x80000000UL 832*53ee8cc1Swenshuai.xi 833*53ee8cc1Swenshuai.xi REG32 TSP_MATCH_PID_NUM; // 0xbf802b70 0x5c 834*53ee8cc1Swenshuai.xi 835*53ee8cc1Swenshuai.xi REG32 TSP_IWB_WAIT; // 0xbf802b78 0x5e // Wait count settings for IWB when TSP CPU i-cache is enabled. 836*53ee8cc1Swenshuai.xi 837*53ee8cc1Swenshuai.xi REG32 Cpu_Base; // 0xbf802b80 0x60 838*53ee8cc1Swenshuai.xi #define TSP_CPU_BASE_ADDR_MASK 0x01FFFFFFUL 839*53ee8cc1Swenshuai.xi 840*53ee8cc1Swenshuai.xi REG32 Qmem_Ibase; // 0xbf802b88 0x62 841*53ee8cc1Swenshuai.xi 842*53ee8cc1Swenshuai.xi REG32 Qmem_Imask; // 0xbf802b90 0x64 843*53ee8cc1Swenshuai.xi 844*53ee8cc1Swenshuai.xi REG32 Qmem_Dbase; // 0xbf802b98 0x66 845*53ee8cc1Swenshuai.xi 846*53ee8cc1Swenshuai.xi REG32 Qmem_Dmask; // 0xbf802ba0 0x68 847*53ee8cc1Swenshuai.xi 848*53ee8cc1Swenshuai.xi REG32 TSP_Debug; // 0xbf802ba8 0x6a 849*53ee8cc1Swenshuai.xi #define TSP_DEBUG_MASK 0x00FFFFFFUL 850*53ee8cc1Swenshuai.xi 851*53ee8cc1Swenshuai.xi REG32 _xbf802bb0; // 0xbf802bb0 0x6c 852*53ee8cc1Swenshuai.xi 853*53ee8cc1Swenshuai.xi REG32 TsFileIn_RPtr; // 0xbf802bb8 0x6e 854*53ee8cc1Swenshuai.xi 855*53ee8cc1Swenshuai.xi REG32 TsFileIn_Timer; // 0xbf802bc0 0x70 856*53ee8cc1Swenshuai.xi #define TSP_FILE_TIMER_MASK 0x00FFFFFFUL 857*53ee8cc1Swenshuai.xi REG32 TsFileIn_Head; // 0xbf802bc8 0x72 858*53ee8cc1Swenshuai.xi #define TSP_FILE_ADDR_MASK 0x07FFFFFFUL 859*53ee8cc1Swenshuai.xi REG32 TsFileIn_Mid; // 0xbf802bd0 0x74 860*53ee8cc1Swenshuai.xi 861*53ee8cc1Swenshuai.xi REG32 TsFileIn_Tail; // 0xbf802bd8 0x76 862*53ee8cc1Swenshuai.xi 863*53ee8cc1Swenshuai.xi REG32 Dnld_Ctrl; // 0xbf802be0 0x78 864*53ee8cc1Swenshuai.xi #define TSP_DNLD_ADDR_MASK 0x0000FFFFUL 865*53ee8cc1Swenshuai.xi #define TSP_DNLD_ADDR_SHFT 0UL 866*53ee8cc1Swenshuai.xi #define TSP_DNLD_ADDR_ALI_SHIFT 4UL // Bit [11:4] of DMA_RADDR[19:0] 867*53ee8cc1Swenshuai.xi #define TSP_DNLD_NUM_MASK 0xFFFF0000UL 868*53ee8cc1Swenshuai.xi #define TSP_DNLD_NUM_SHFT 16UL 869*53ee8cc1Swenshuai.xi 870*53ee8cc1Swenshuai.xi REG32 TSP_Ctrl; // 0xbf802be8 0x7a 871*53ee8cc1Swenshuai.xi #define TSP_CTRL_CPU_EN 0x00000001UL 872*53ee8cc1Swenshuai.xi #define TSP_CTRL_SW_RST 0x00000002UL 873*53ee8cc1Swenshuai.xi #define TSP_CTRL_DNLD_START 0x00000004UL 874*53ee8cc1Swenshuai.xi #define TSP_CTRL_DNLD_DONE 0x00000008UL // See 0x78 for related information 875*53ee8cc1Swenshuai.xi #define TSP_CTRL_TSFILE_EN 0x00000010UL 876*53ee8cc1Swenshuai.xi #define TSP_CTRL_R_PRIO 0x00000020UL 877*53ee8cc1Swenshuai.xi #define TSP_CTRL_W_PRIO 0x00000040UL 878*53ee8cc1Swenshuai.xi #define TSP_CTRL_ICACHE_EN 0x00000100UL 879*53ee8cc1Swenshuai.xi #define TSP_CTRL_CPU2MI_R_PRIO 0x00000400UL 880*53ee8cc1Swenshuai.xi #define TSP_CTRL_CPU2MI_W_PRIO 0x00000800UL 881*53ee8cc1Swenshuai.xi #define TSP_CTRL_I_EL 0x00000000UL 882*53ee8cc1Swenshuai.xi #define TSP_CTRL_I_BL 0x00001000UL 883*53ee8cc1Swenshuai.xi #define TSP_CTRL_D_EL 0x00000000UL 884*53ee8cc1Swenshuai.xi #define TSP_CTRL_D_BL 0x00002000UL 885*53ee8cc1Swenshuai.xi #define TSP_CTRL_NOEA_QMEM_ACK_DIS 0x00004000UL 886*53ee8cc1Swenshuai.xi #define TSP_CTRL_MEM_TS_WORDER 0x00008000UL 887*53ee8cc1Swenshuai.xi #define TSP_SYNC_BYTE_MASK 0x00FF0000UL 888*53ee8cc1Swenshuai.xi #define TSP_SYNC_BYTE_SHIFT 16UL 889*53ee8cc1Swenshuai.xi 890*53ee8cc1Swenshuai.xi REG32 PKT_CNT; // 0xbf802bf0 0x7c 891*53ee8cc1Swenshuai.xi #define TSP_PKT_CNT_MASK 0x000000FFUL 892*53ee8cc1Swenshuai.xi #define TSP_DBG_SEL_MASK 0xFFFF0000UL 893*53ee8cc1Swenshuai.xi #define TSP_DBG_SEL_SHIFT 16UL 894*53ee8cc1Swenshuai.xi 895*53ee8cc1Swenshuai.xi REG16 HwInt_Stat; // 0xbf802bf8 0x7e 896*53ee8cc1Swenshuai.xi #define TSP_HWINT_STATUS_MASK 0xFF00UL // Tsp2hk_int enable bits. 897*53ee8cc1Swenshuai.xi #define TSP_HWINT_TSP_PVR_TAIL0_STATUS 0x0100UL 898*53ee8cc1Swenshuai.xi #define TSP_HWINT_TSP_PVR_MID0_STATUS 0x0200UL 899*53ee8cc1Swenshuai.xi #define TSP_HWINT_TSP_HK_INT_FORCE_STATUS 0x0400UL 900*53ee8cc1Swenshuai.xi #define TSP_HWINT_TSP_FILEIN_MID_INT_STATUS 0x0800UL 901*53ee8cc1Swenshuai.xi #define TSP_HWINT_TSP_FILEIN_TAIL_INT_STATUS 0x1000UL 902*53ee8cc1Swenshuai.xi #define TSP_HWINT_TSP_SW_INT_STATUS 0x2000UL 903*53ee8cc1Swenshuai.xi #define TSP_HWINT_TSP_DMA_READ_DONE 0x4000UL 904*53ee8cc1Swenshuai.xi #define TSP_HWINT_TSP_AV_PKT_ERR 0x8000UL 905*53ee8cc1Swenshuai.xi 906*53ee8cc1Swenshuai.xi #define TSP_HWINT_HW_PVR1_MASK (TSP_HWINT_TSP_PVR_TAIL0_STATUS | TSP_HWINT_TSP_PVR_MID0_STATUS) 907*53ee8cc1Swenshuai.xi #define TSP_HWINT_ALL (TSP_HWINT_HW_PVR1_MASK | TSP_HWINT_TSP_SW_INT_STATUS) 908*53ee8cc1Swenshuai.xi 909*53ee8cc1Swenshuai.xi // 0x7f: TSP_CTRL1: hidden in HwInt_Stat 910*53ee8cc1Swenshuai.xi REG16 TSP_Ctrl1; // 0xbf802bfc 0x7f 911*53ee8cc1Swenshuai.xi #define TSP_CTRL1_FILEIN_TIMER_ENABLE 0x0001UL 912*53ee8cc1Swenshuai.xi #define TSP_CTRL1_TSP_FILE_NON_STOP 0x0002UL //Set 1 to enable TSP file data read without timer check 913*53ee8cc1Swenshuai.xi #define TSP_CTRL1_FILEIN_PAUSE 0x0004UL 914*53ee8cc1Swenshuai.xi #define TSP_CTRL1_STANDBY 0x0080UL 915*53ee8cc1Swenshuai.xi #define TSP_CTRL1_INT2NOEA 0x0100UL 916*53ee8cc1Swenshuai.xi #define TSP_CTRL1_INT2NOEA_FORCE 0x0200UL 917*53ee8cc1Swenshuai.xi #define TSP_CTRL1_FORCE_XIU_WRDY 0x0400UL 918*53ee8cc1Swenshuai.xi #define TSP_CTRL1_CMDQ_RESET 0x0800UL 919*53ee8cc1Swenshuai.xi #define TSP_CTRL1_DLEND_EN 0x1000UL // Set 1 to enable little-endian mode in TSP CPU 920*53ee8cc1Swenshuai.xi #define TSP_CTRL1_PVR_CMD_QUEUE_ENABLE 0x2000UL 921*53ee8cc1Swenshuai.xi #define TSP_CTRL1_DMA_RST 0x8000UL 922*53ee8cc1Swenshuai.xi 923*53ee8cc1Swenshuai.xi //---------------------------------------------- 924*53ee8cc1Swenshuai.xi // 0xBF802C00 MIPS direct access 925*53ee8cc1Swenshuai.xi //---------------------------------------------- 926*53ee8cc1Swenshuai.xi REG32 MCU_Data0; // 0xbf802c00 0x00 927*53ee8cc1Swenshuai.xi #define TSP_MCU_DATA_ALIVE TSP_MCU_CMD_ALIVE 928*53ee8cc1Swenshuai.xi 929*53ee8cc1Swenshuai.xi REG32 PVR1_LPcr1; // 0xbf802c08 0x02 930*53ee8cc1Swenshuai.xi 931*53ee8cc1Swenshuai.xi REG32 LPcr2; // 0xbf802c10 0x04 932*53ee8cc1Swenshuai.xi 933*53ee8cc1Swenshuai.xi REG32 reg160C; // 0xbf802c18 0x06 934*53ee8cc1Swenshuai.xi #define TSP_PVR1_LPCR1_WLD 0x00000001UL // Set 1 to load LPCR1 value 935*53ee8cc1Swenshuai.xi #define TSP_PVR1_LPCR1_RLD 0x00000002UL // Set 1 to read LPCR1 value (Default: 1) 936*53ee8cc1Swenshuai.xi #define TSP_LPCR2_WLD 0x00000004UL // Set 1 to load LPCR2 value 937*53ee8cc1Swenshuai.xi #define TSP_LPCR2_RLD 0x00000008UL // Set 1 to read LPCR2 value (Default: 1) 938*53ee8cc1Swenshuai.xi #define TSP_RECORD192_EN 0x00000010UL // 160C bit(5)enable TS packets with 192 bytes on record mode 939*53ee8cc1Swenshuai.xi #define TSP_FILEIN192_EN 0x00000020UL // 160C bit(5)enable TS packets with 192 bytes on file-in mode 940*53ee8cc1Swenshuai.xi #define TSP_RVU_TIMESTAMP_EN 0x00000040UL 941*53ee8cc1Swenshuai.xi #define TSP_ORZ_DMAW_PROT_EN 0x00000080UL // 160C bit(7) open RISC DMA write protection 942*53ee8cc1Swenshuai.xi #define TSP_CLR_PIDFLT_BYTE_CNT 0x00000100UL // Clear pidflt0_file byte counter 943*53ee8cc1Swenshuai.xi #define TSP_DOUBLE_BUF_DESC 0x00004000UL // 160d bit(6) remove buffer limitation, Force pinpong buffer to flush 944*53ee8cc1Swenshuai.xi #define TSP_TIMESTAMP_RESET 0x00008000UL // 160d bit(7) reset timestamp, reset all file in path 945*53ee8cc1Swenshuai.xi #define TSP_VQTX0_BLOCK_DIS 0x00010000UL 946*53ee8cc1Swenshuai.xi #define TSP_VQTX1_BLOCK_DIS 0x00020000UL 947*53ee8cc1Swenshuai.xi #define TSP_VQTX2_BLOCK_DIS 0x00040000UL 948*53ee8cc1Swenshuai.xi #define TSP_VQTX3_BLOCK_DIS 0x00080000UL 949*53ee8cc1Swenshuai.xi #define TSP_DIS_MIU_RQ 0x00100000UL // Disable miu R/W request for reset TSP usage 950*53ee8cc1Swenshuai.xi #define TSP_RM_DMA_GLITCH 0x00800000UL // Fix sec_dma overflow glitch 951*53ee8cc1Swenshuai.xi #define TSP_RESET_VFIFO 0x01000000UL // Reset VFIFO -- ECO Done 952*53ee8cc1Swenshuai.xi #define TSP_RESET_AFIFO 0x02000000UL // Reset AFIFO -- ECO Done 953*53ee8cc1Swenshuai.xi #define TSP_RESET_GDMA 0x04000000UL // Set 1 to reset GDMA bridge 954*53ee8cc1Swenshuai.xi #define TSP_CLR_ALL_FLT_MATCH 0x08000000UL // Set 1 to clean all flt_match in a packet 955*53ee8cc1Swenshuai.xi #define TSP_RESET_AFIFO2 0x10000000UL 956*53ee8cc1Swenshuai.xi #define TSP_RESET_VFIFO3D 0x20000000UL 957*53ee8cc1Swenshuai.xi #define TSP_PVR_WPRI_HIGH 0x20000000UL 958*53ee8cc1Swenshuai.xi #define TSP_OPT_ORACESS_TIMING 0x80000000UL 959*53ee8cc1Swenshuai.xi 960*53ee8cc1Swenshuai.xi REG32 PktChkSizeFilein; // 0xbf802c20 0x08 961*53ee8cc1Swenshuai.xi #define TSP_PKT_SIZE_MASK 0x000000ffUL 962*53ee8cc1Swenshuai.xi #define TSP_PKT192_BLK_DIS_FIN 0x00000100UL // Set 1 to disable file-in timestamp block scheme 963*53ee8cc1Swenshuai.xi #define TSP_AV_CLR 0x00000200UL // Clear AV FIFO overflow flag and in/out counter 964*53ee8cc1Swenshuai.xi #define TSP_HW_STANDBY_MODE 0x00000400UL // Set 1 to disable all SRAM in TSP for low power mode automatically 965*53ee8cc1Swenshuai.xi #define TSP_CNT_34B_DEFF_EN 0x00020000UL // Switch STC DIFF Mode (Output STC+DIFF to MVD and MAD) 966*53ee8cc1Swenshuai.xi #define TSP_SYSTIME_MODE_STC64 0x00080000UL // Switch normal STC or STC diff 967*53ee8cc1Swenshuai.xi #define TSP_SEC_DMA_BURST_EN 0x00800000UL // ECO bit for section DMA burst mode 968*53ee8cc1Swenshuai.xi #define TSP_REMOVE_DUP_VIDEO_PKT 0x02000000UL // Set 1 to remove duplicate video packet 969*53ee8cc1Swenshuai.xi #define TSP_REMOVE_DUP_VIDEO3D_PKT 0x04000000UL // Set 1 to remove duplicate video 3D packet 970*53ee8cc1Swenshuai.xi #define TSP_REMOVE_DUP_AUDIO_PKT 0x08000000UL // Set 1 to remove duplicate audio packet 971*53ee8cc1Swenshuai.xi #define TSP_REMOVE_DUP_AUDIOB_PKT 0x10000000UL // Set 1 to remove duplicate audio description packet 972*53ee8cc1Swenshuai.xi #define TSP_REMOVE_DUP_AUDIOC_PKT 0x20000000UL // Set 1 to remove duplicate third audio fifo packet 973*53ee8cc1Swenshuai.xi #define TSP_REMOVE_DUP_AUDIOD_PKT 0x40000000UL // Set 1 to remove duplicate fourth audio fifo packet 974*53ee8cc1Swenshuai.xi 975*53ee8cc1Swenshuai.xi #define TSP_REMOVE_DUP_AV_PKT (TSP_REMOVE_DUP_VIDEO_PKT | \ 976*53ee8cc1Swenshuai.xi TSP_REMOVE_DUP_VIDEO3D_PKT | \ 977*53ee8cc1Swenshuai.xi TSP_REMOVE_DUP_AUDIO_PKT | \ 978*53ee8cc1Swenshuai.xi TSP_REMOVE_DUP_AUDIOB_PKT | \ 979*53ee8cc1Swenshuai.xi TSP_REMOVE_DUP_AUDIOC_PKT | \ 980*53ee8cc1Swenshuai.xi TSP_REMOVE_DUP_AUDIOD_PKT) 981*53ee8cc1Swenshuai.xi 982*53ee8cc1Swenshuai.xi REG32 Dnld_Ctrl2; // 0xbf802c28 0x0a 983*53ee8cc1Swenshuai.xi #define TSP_DMA_RADDR_MSB_MASK 0x000000FFUL 984*53ee8cc1Swenshuai.xi #define TSP_DMA_RADDR_MSB_SHIFT 0UL 985*53ee8cc1Swenshuai.xi //#define TSP_CMQ_WORD_EN 0x00400000UL // Set 1 to access CMDQ related registers in word. 986*53ee8cc1Swenshuai.xi //#define TSP_RESET_PVR_MOBF 0x04000000UL 987*53ee8cc1Swenshuai.xi //#define TSP_RESET_FILEIN_MOBF 0x08000000UL 988*53ee8cc1Swenshuai.xi #define TSP_TSIF0_VPID_3D_BYPASS 0x08000000UL // bypass TS for matched video 3D pid 989*53ee8cc1Swenshuai.xi #define TSP_VPID_3D_ERR_RM_EN 0x10000000UL // enable removing v3d err pkt 990*53ee8cc1Swenshuai.xi #define TSP_PS_VID3D_EN 0x40000000UL 991*53ee8cc1Swenshuai.xi 992*53ee8cc1Swenshuai.xi REG32 TsPidScmbStatTsin; // 0xbf802c30 0x0c 993*53ee8cc1Swenshuai.xi 994*53ee8cc1Swenshuai.xi REG32 _xbf802c38; // 0xbf802c38 0x0e 995*53ee8cc1Swenshuai.xi 996*53ee8cc1Swenshuai.xi REG32 PCR64_2_L; // 0xbf802c40 0x10 997*53ee8cc1Swenshuai.xi 998*53ee8cc1Swenshuai.xi REG32 PCR64_2_H; // 0xbf802c48 0x12 999*53ee8cc1Swenshuai.xi 1000*53ee8cc1Swenshuai.xi #define TSP_DMAW_BND_MASK 0xFFFFFFFFFUL 1001*53ee8cc1Swenshuai.xi REG32 DMAW_LBND0; // 0xbf802c50 0x14 1002*53ee8cc1Swenshuai.xi 1003*53ee8cc1Swenshuai.xi REG32 DMAW_UBND0; // 0xbf802c58 0x16 1004*53ee8cc1Swenshuai.xi 1005*53ee8cc1Swenshuai.xi REG32 DMAW_LBND1; // 0xbf802c60 0x18 1006*53ee8cc1Swenshuai.xi 1007*53ee8cc1Swenshuai.xi REG32 DMAW_UBND1; // 0xbf802c68 0x1A 1008*53ee8cc1Swenshuai.xi 1009*53ee8cc1Swenshuai.xi REG32 DMAW_ERR_WADDR_SRC_SEL; // 0xbf802c70 0x1C 1010*53ee8cc1Swenshuai.xi #define TSP_CLR_NO_HIT_INT 0x00000001UL // set 1 clear all dma write function not hit interrupt 1011*53ee8cc1Swenshuai.xi #define DMAW_ERR_WADDR_SRC_SEL_MASK 0x0000001EUL 1012*53ee8cc1Swenshuai.xi #define DMAW_ERR_WADDR_SRC_SEL_SHIFT 1UL 1013*53ee8cc1Swenshuai.xi #define TSP_PVR1_DWMA_WADDR_ERR 0x0UL 1014*53ee8cc1Swenshuai.xi #define TSP_SEC_DWMA_WADDR_ERR 0x1UL 1015*53ee8cc1Swenshuai.xi #define TSP_PVR_CB_DWMA_WADDR_ERR 0x2UL 1016*53ee8cc1Swenshuai.xi #define TSP_VQTX0_DWMA_WADDR_ERR 0x3UL 1017*53ee8cc1Swenshuai.xi #define TSP_VQTX1_DWMA_WADDR_ERR 0x4UL 1018*53ee8cc1Swenshuai.xi #define TSP_ORZ_DWMA_WADDR_ERR 0x5UL 1019*53ee8cc1Swenshuai.xi #define TSP_VQTX2_DWMA_WADDR_ERR 0x6UL 1020*53ee8cc1Swenshuai.xi #define TSP_VQTX3_DWMA_WADDR_ERR 0x7UL 1021*53ee8cc1Swenshuai.xi #define TSP_PVR2_DWMA_WADDR_ERR 0x8UL 1022*53ee8cc1Swenshuai.xi #define TSP_CLR_SEC_DMAW_OVERFLOW 0x00000040UL 1023*53ee8cc1Swenshuai.xi #define TSP_APES_B_ERR_RM_EN 0x00000080UL 1024*53ee8cc1Swenshuai.xi #define TSP_APES_C_ERR_RM_EN 0x00000100UL 1025*53ee8cc1Swenshuai.xi #define TSP_APES_D_ERR_RM_EN 0x00000200UL 1026*53ee8cc1Swenshuai.xi #define TSP_BLK_AF_SCRMB_BIT 0x00000400UL 1027*53ee8cc1Swenshuai.xi #define TSP_PKTSIZE_FI_MASK 0x00FF0000UL 1028*53ee8cc1Swenshuai.xi #define TSP_PKTSIZE_FI_SHIFT 16 1029*53ee8cc1Swenshuai.xi 1030*53ee8cc1Swenshuai.xi REG32 reg163C; // 0xbf802c78 0x1e 1031*53ee8cc1Swenshuai.xi #define TSP_AUDC_SRC_MASK 0x00000007UL 1032*53ee8cc1Swenshuai.xi #define TSP_AUDC_SRC_SHIFT 0UL 1033*53ee8cc1Swenshuai.xi #define TSP_AUDD_SRC_MASK 0x00000038UL 1034*53ee8cc1Swenshuai.xi #define TSP_AUDD_SRC_SHIFT 3UL 1035*53ee8cc1Swenshuai.xi #define TSP_CLR_SRC_MASK 0x00070000UL 1036*53ee8cc1Swenshuai.xi #define TSP_CLR_SRC_SHIFT 16UL 1037*53ee8cc1Swenshuai.xi #define TSP_DISCONTI_VD_CLR 0x00080000UL //Set 1 to clear video discontinuity count 1038*53ee8cc1Swenshuai.xi #define TSP_DISCONTI_V3D_CLR 0x00100000UL //Set 1 to clear v3D discontinuity count 1039*53ee8cc1Swenshuai.xi #define TSP_DISCONTI_AUD_CLR 0x00200000UL //Set 1 to clear audio discontinuity count 1040*53ee8cc1Swenshuai.xi #define TSP_DISCONTI_AUDB_CLR 0x00400000UL //Set 1 to clear videoB discontinuity count 1041*53ee8cc1Swenshuai.xi #define TSP_DISCONTI_AUDC_CLR 0x00800000UL //Set 1 to clear videoC discontinuity count 1042*53ee8cc1Swenshuai.xi #define TSP_DISCONTI_AUDD_CLR 0x01000000UL //Set 1 to clear videoD discontinuity count 1043*53ee8cc1Swenshuai.xi #define TSL_CLR_SRAM_COLLISION 0x02000000UL 1044*53ee8cc1Swenshuai.xi #define TSP_TS_OUT_EN 0x04000000UL //set 1 to enable ts_out 1045*53ee8cc1Swenshuai.xi 1046*53ee8cc1Swenshuai.xi #define TSP_ALL_VALID_EN 0x08000000UL 1047*53ee8cc1Swenshuai.xi #define TSP_PKT130_PUSI_EN 0x10000000UL 1048*53ee8cc1Swenshuai.xi #define TSP_PKT130_TEI_EN 0x20000000UL 1049*53ee8cc1Swenshuai.xi #define TSP_PKT130_ERR_CLR 0x40000000UL 1050*53ee8cc1Swenshuai.xi #define TSP_PKT130_EN 0x80000000UL // file in only 1051*53ee8cc1Swenshuai.xi 1052*53ee8cc1Swenshuai.xi REG32 VQ0_BASE; // 0xbf802c80 0x20 1053*53ee8cc1Swenshuai.xi REG32 VQ0_CTRL; // 0xbf802c88 0x22 1054*53ee8cc1Swenshuai.xi #define TSP_VQ0_SIZE_208PK_MASK 0x0000FFFFUL 1055*53ee8cc1Swenshuai.xi #define TSP_VQ0_SIZE_208PK_SHIFT 0UL 1056*53ee8cc1Swenshuai.xi #define TSP_VQ0_WR_THRESHOLD_MASK 0x000F0000UL 1057*53ee8cc1Swenshuai.xi #define TSP_VQ0_WR_THRESHOLD_SHIFT 16UL 1058*53ee8cc1Swenshuai.xi #define TSP_VQ0_PRIORTY_THRESHOLD_MASK 0x00F00000UL 1059*53ee8cc1Swenshuai.xi #define TSP_VQ0_PRIORTY_THRESHOL_SHIFT 20UL 1060*53ee8cc1Swenshuai.xi #define TSP_VQ0_FORCE_FIRE_CNT_1K_MASK 0x0F000000UL 1061*53ee8cc1Swenshuai.xi #define TSP_VQ0_FORCE_FIRE_CNT_1K_SHIFT 24UL 1062*53ee8cc1Swenshuai.xi #define TSP_VQ0_RESET 0x10000000UL 1063*53ee8cc1Swenshuai.xi #define TSP_VQ0_OVERFLOW_INT_EN 0x40000000UL // Enable the interrupt for overflow happened on Virtual Queue path 1064*53ee8cc1Swenshuai.xi #define TSP_VQ0_CLR_OVERFLOW_INT 0x80000000UL // Clear the interrupt and the overflow flag 1065*53ee8cc1Swenshuai.xi 1066*53ee8cc1Swenshuai.xi REG32 VQ_PIDFLT_CTRL; // 0xbf802c90 0x24 1067*53ee8cc1Swenshuai.xi #define TSP_REQ_VQ_RX_THRESHOLD_MASKE 0x000E0000UL 1068*53ee8cc1Swenshuai.xi #define TSP_REQ_VQ_RX_THRESHOLD_SHIFT 17UL 1069*53ee8cc1Swenshuai.xi #define TSP_REQ_VQ_RX_THRESHOLD_LEN1 0x00000000UL 1070*53ee8cc1Swenshuai.xi #define TSP_REQ_VQ_RX_THRESHOLD_LEN2 0x00020000UL 1071*53ee8cc1Swenshuai.xi #define TSP_REQ_VQ_RX_THRESHOLD_LEN4 0x00040000UL 1072*53ee8cc1Swenshuai.xi #define TSP_REQ_VQ_RX_THRESHOLD_LEN8 0x00060000UL 1073*53ee8cc1Swenshuai.xi #define TSP_PIDFLT0_OVF_INT_EN 0x00400000UL 1074*53ee8cc1Swenshuai.xi #define TSP_PIDFLT0_CLR_OVF_INT 0x00800000UL 1075*53ee8cc1Swenshuai.xi #define TSP_PIDFLT0_FILE_OVF_INT_EN 0x01000000UL 1076*53ee8cc1Swenshuai.xi #define TSP_PIDFLT0_FILE_CLR_OVF_INT 0x02000000UL 1077*53ee8cc1Swenshuai.xi #define TSP_PIDFLT1_OVF_INT_EN 0x04000000UL 1078*53ee8cc1Swenshuai.xi #define TSP_PIDFLT1_CLR_OVF_INT 0x08000000UL 1079*53ee8cc1Swenshuai.xi #define TSP_PIDFLT2_OVF_INT_EN 0x10000000UL 1080*53ee8cc1Swenshuai.xi #define TSP_PIDFLT2_CLR_OVF_INT 0x20000000UL 1081*53ee8cc1Swenshuai.xi 1082*53ee8cc1Swenshuai.xi REG32 MOBF_PVR1_Index; // 0xbf3a2c98 0x26 1083*53ee8cc1Swenshuai.xi #define TSP_MOBF_PVR1_INDEX0_MASK 0x0000000FUL 1084*53ee8cc1Swenshuai.xi #define TSP_MOBF_PVR1_INDEX0_SHIFT 0UL 1085*53ee8cc1Swenshuai.xi #define TSP_MOBF_PVR1_INDEX1_MASK 0x000F0000UL 1086*53ee8cc1Swenshuai.xi #define TSP_MOBF_PVR1_INDEX1_SHIFT 16UL 1087*53ee8cc1Swenshuai.xi 1088*53ee8cc1Swenshuai.xi REG32 MOBF_PVR2_Index; // 0xbf3a2cA0 0x28 1089*53ee8cc1Swenshuai.xi #define TSP_MOBF_PVR2_INDEX0_MASK 0x0000000FUL 1090*53ee8cc1Swenshuai.xi #define TSP_MOBF_PVR2_INDEX0_SHIFT 0UL 1091*53ee8cc1Swenshuai.xi #define TSP_MOBF_PVR2_INDEX1_MASK 0x000F0000UL 1092*53ee8cc1Swenshuai.xi #define TSP_MOBF_PVR2_INDEX1_SHIFT 16UL 1093*53ee8cc1Swenshuai.xi 1094*53ee8cc1Swenshuai.xi REG32 DMAW_LBND2; // 0xbf802ca8 0x2a 1095*53ee8cc1Swenshuai.xi 1096*53ee8cc1Swenshuai.xi REG32 DMAW_UBND2; // 0xbf802cb0 0x2c 1097*53ee8cc1Swenshuai.xi 1098*53ee8cc1Swenshuai.xi REG32 DMAW_LBND3; // 0xbf802cb8 0x2e //reserved 1099*53ee8cc1Swenshuai.xi 1100*53ee8cc1Swenshuai.xi REG32 DMAW_UBND3; // 0xbf802cc0 0x30 //reserved 1101*53ee8cc1Swenshuai.xi 1102*53ee8cc1Swenshuai.xi REG32 DMAW_LBND4; // 0xbf802cc8 0x32 1103*53ee8cc1Swenshuai.xi 1104*53ee8cc1Swenshuai.xi REG32 DMAW_UBND4; // 0xbf802cd0 0x34 1105*53ee8cc1Swenshuai.xi 1106*53ee8cc1Swenshuai.xi REG32 ORZ_DMAW_LBND; // 0xbf802cd8 0x36 1107*53ee8cc1Swenshuai.xi #define TSP_ORZ_DMAW_LBND_MASK 0xffffffffUL 1108*53ee8cc1Swenshuai.xi REG32 ORZ_DMAW_UBND; // 0xbf802ce0 0x38 1109*53ee8cc1Swenshuai.xi #define TSP_ORZ_DMAW_UBND_MASK 0xffffffffUL 1110*53ee8cc1Swenshuai.xi REG32 _xbf802ce8_xbf802cec; // 0xbf802ce8_0xbf802cec 0x3a~0x3b 1111*53ee8cc1Swenshuai.xi 1112*53ee8cc1Swenshuai.xi REG32 HWPCR0_L; // 0xbf802cf0 0x3c 1113*53ee8cc1Swenshuai.xi REG32 HWPCR0_H; // 0xbf802cf8 0x3e 1114*53ee8cc1Swenshuai.xi 1115*53ee8cc1Swenshuai.xi REG32 CA_CTRL; // 0xbf802d00 0x40 1116*53ee8cc1Swenshuai.xi #define TSP_CA_CTRL_MASK 0xffffffffUL 1117*53ee8cc1Swenshuai.xi #define TSP_CA0_CTRL_MASK 0x00007077UL 1118*53ee8cc1Swenshuai.xi #define TSP_CA0_INPUT_TSIF0_LIVEIN 0x00000001UL 1119*53ee8cc1Swenshuai.xi #define TSP_CA0_INPUT_TSIF0_FILEIN 0x00000002UL 1120*53ee8cc1Swenshuai.xi #define TSP_CA0_INPUT_TSIF1 0x00000004UL 1121*53ee8cc1Swenshuai.xi #define TSP_CA0_OUTPUT_PKTDMX0_LIVE 0x00000010UL 1122*53ee8cc1Swenshuai.xi #define TSP_CA0_OUTPUT_PKTDMX0_FILE 0x00000020UL 1123*53ee8cc1Swenshuai.xi #define TSP_CA0_OUTPUT_PKTDMX1 0x00000040UL 1124*53ee8cc1Swenshuai.xi #define TSP_CA0_INPUT_TSIF2 0x00001000UL 1125*53ee8cc1Swenshuai.xi #define TSP_CA0_OUTPUT_PKTDMX2 0x00002000UL 1126*53ee8cc1Swenshuai.xi #define TSP_CA0_OUTPUT_CA2 0x00004000UL 1127*53ee8cc1Swenshuai.xi 1128*53ee8cc1Swenshuai.xi #define TSP_CA1_CTRL_MASK 0x77308000UL 1129*53ee8cc1Swenshuai.xi #define TSP_CA1_OUTPUT_CA2 0x00008000UL 1130*53ee8cc1Swenshuai.xi #define TSP_CA1_INPUT_TSIF2 0x00100000UL 1131*53ee8cc1Swenshuai.xi #define TSP_CA1_OUTPUT_PKTDMX2 0x00200000UL 1132*53ee8cc1Swenshuai.xi 1133*53ee8cc1Swenshuai.xi #define TSP_CA2_CTRL_MASK_L 0x00C00000UL 1134*53ee8cc1Swenshuai.xi #define TSP_CA2_INPUT_TSIF2 0x00400000UL 1135*53ee8cc1Swenshuai.xi #define TSP_CA2_OUTPUT_PKTDMX2 0x00800000UL 1136*53ee8cc1Swenshuai.xi 1137*53ee8cc1Swenshuai.xi #define TSP_CA1_INPUT_TSIF0_LIVEIN 0x01000000UL 1138*53ee8cc1Swenshuai.xi #define TSP_CA1_INPUT_TSIF0_FILEIN 0x02000000UL 1139*53ee8cc1Swenshuai.xi #define TSP_CA1_INPUT_TSIF1 0x04000000UL 1140*53ee8cc1Swenshuai.xi #define TSP_CA1_OUTPUT_PKTDMX0_LIVE 0x10000000UL 1141*53ee8cc1Swenshuai.xi #define TSP_CA1_OUTPUT_PKTDMX0_FILE 0x20000000UL 1142*53ee8cc1Swenshuai.xi #define TSP_CA1_OUTPUT_PKTDMX1 0x40000000UL 1143*53ee8cc1Swenshuai.xi 1144*53ee8cc1Swenshuai.xi REG32 REG_ONEWAY; // 0xbf802d08 0x42 1145*53ee8cc1Swenshuai.xi #define TSP_ONEWAY_REC_DISABLE 0x00000001UL // Disable PVR 1146*53ee8cc1Swenshuai.xi #define TSP_ONEWAY_PVR1_PORT 0x00000002UL // Oneway for PVR1 buffer 1147*53ee8cc1Swenshuai.xi #define TSP_ONEWAY_PVR2_PORT 0x00000004UL // Oneway for PVR2 buffer 1148*53ee8cc1Swenshuai.xi #define TSP_ONEWAY_LOAD_FW_PORT 0x00000008UL // Oneway for f/w load address 1149*53ee8cc1Swenshuai.xi #define TSP_ONEWAY_QMEM 0x00000010UL 1150*53ee8cc1Swenshuai.xi #define TSP_ONEWAY_AV_NOT_TO_SEC 0x00000020UL // Oneway for block av packet to section 1151*53ee8cc1Swenshuai.xi 1152*53ee8cc1Swenshuai.xi #define TSP_CA2_CTRL_MASK_H 0x00770000UL 1153*53ee8cc1Swenshuai.xi #define TSP_CA2_CTRL_SHIFT_H 16UL 1154*53ee8cc1Swenshuai.xi #define TSP_CA2_INPUT_TSIF0_LIVEIN 0x00000001UL 1155*53ee8cc1Swenshuai.xi #define TSP_CA2_INPUT_TSIF0_FILEIN 0x00000002UL 1156*53ee8cc1Swenshuai.xi #define TSP_CA2_INPUT_TSIF1 0x00000004UL 1157*53ee8cc1Swenshuai.xi #define TSP_CA2_OUTPUT_PKTDMX0_LIVE 0x00000010UL 1158*53ee8cc1Swenshuai.xi #define TSP_CA2_OUTPUT_PKTDMX0_FILE 0x00000020UL 1159*53ee8cc1Swenshuai.xi #define TSP_CA2_OUTPUT_PKTDMX1 0x00000040UL 1160*53ee8cc1Swenshuai.xi 1161*53ee8cc1Swenshuai.xi #define TSP_CA3_CTRL_MASK 0x7F800000UL 1162*53ee8cc1Swenshuai.xi #define TSP_CA3_INPUT_TSIF0_LIVEIN 0x00800000UL 1163*53ee8cc1Swenshuai.xi #define TSP_CA3_INPUT_TSIF0_FILEIN 0x01000000UL 1164*53ee8cc1Swenshuai.xi #define TSP_CA3_INPUT_TSIF1 0x02000000UL 1165*53ee8cc1Swenshuai.xi #define TSP_CA3_INPUT_TSIF2 0x04000000UL 1166*53ee8cc1Swenshuai.xi #define TSP_CA3_OUTPUT_PKTDMX0_LIVE 0x08000000UL 1167*53ee8cc1Swenshuai.xi #define TSP_CA3_OUTPUT_PKTDMX0_FILE 0x10000000UL 1168*53ee8cc1Swenshuai.xi #define TSP_CA3_OUTPUT_PKTDMX1 0x20000000UL 1169*53ee8cc1Swenshuai.xi #define TSP_CA3_OUTPUT_PKTDMX2 0x40000000UL 1170*53ee8cc1Swenshuai.xi REG32 HWPCR1_L; // 0xbf802d10 0x44 1171*53ee8cc1Swenshuai.xi REG32 HWPCR1_H; // 0xbf802d18 0x46 1172*53ee8cc1Swenshuai.xi 1173*53ee8cc1Swenshuai.xi REG32 _xbf802d20[4]; // 0xbf802d20~0xbf802d3c 0x48~0x4f //LPCR_CB 1174*53ee8cc1Swenshuai.xi 1175*53ee8cc1Swenshuai.xi REG32 FIFO_Src; // 0xbf802d40 0x50 1176*53ee8cc1Swenshuai.xi #define TSP_AUD_SRC_MASK 0x00000007UL 1177*53ee8cc1Swenshuai.xi #define TSP_AUD_SRC_SHIFT 0UL 1178*53ee8cc1Swenshuai.xi #define TSP_SRC_FROM_PKTDMX0 0x00000001UL 1179*53ee8cc1Swenshuai.xi #define TSP_SRC_FROM_PKTDMXFL 0x00000002UL 1180*53ee8cc1Swenshuai.xi #define TSP_SRC_FROM_PKTDMX1 0x00000003UL 1181*53ee8cc1Swenshuai.xi #define TSP_SRC_FROM_PKTDMX2 0x00000004UL 1182*53ee8cc1Swenshuai.xi #define TSP_SRC_FROM_MMFI0 0x00000006UL 1183*53ee8cc1Swenshuai.xi #define TSP_SRC_FROM_MMFI1 0x00000007UL 1184*53ee8cc1Swenshuai.xi #define TSP_AUDB_SRC_MASK 0x00000038UL 1185*53ee8cc1Swenshuai.xi #define TSP_AUDB_SRC_SHIFT 3UL 1186*53ee8cc1Swenshuai.xi #define TSP_VID_SRC_MASK 0x000001C0UL 1187*53ee8cc1Swenshuai.xi #define TSP_VID_SRC_SHIFT 6UL 1188*53ee8cc1Swenshuai.xi #define TSP_VID3D_SRC_MASK 0x00000E00UL 1189*53ee8cc1Swenshuai.xi #define TSP_VID3D_SRC_SHIFT 9UL 1190*53ee8cc1Swenshuai.xi #define TSP_PVR1_SRC_MASK 0x00007000UL 1191*53ee8cc1Swenshuai.xi #define TSP_PVR1_SRC_SHIFT 12UL 1192*53ee8cc1Swenshuai.xi #define TSP_PCR0_SRC_MASK 0x001C0000UL 1193*53ee8cc1Swenshuai.xi #define TSP_PCR0_SRC_SHIFT 18UL 1194*53ee8cc1Swenshuai.xi #define TSP_PCR1_SRC_MASK 0x00E00000UL 1195*53ee8cc1Swenshuai.xi #define TSP_PCR1_SRC_SHIFT 21UL 1196*53ee8cc1Swenshuai.xi #define TSP_TEI_SKIP_PKT_PCR0 0x01000000UL 1197*53ee8cc1Swenshuai.xi #define TSP_PCR0_RESET 0x02000000UL 1198*53ee8cc1Swenshuai.xi #define TSP_PCR0_READ 0x08000000UL 1199*53ee8cc1Swenshuai.xi #define TSP_TEI_SKIP_PKT_PCR1 0x10000000UL 1200*53ee8cc1Swenshuai.xi #define TSP_PCR1_RESET 0x20000000UL 1201*53ee8cc1Swenshuai.xi #define TSP_PCR1_READ 0x80000000UL 1202*53ee8cc1Swenshuai.xi 1203*53ee8cc1Swenshuai.xi REG32 STC_DIFF_BUF; // 0xbf802d48 0x52 1204*53ee8cc1Swenshuai.xi 1205*53ee8cc1Swenshuai.xi REG32 STC_DIFF_BUF_H; // 0xbf802d50 0x54 1206*53ee8cc1Swenshuai.xi #define TSP_STC_DIFF_BUF_H_MASK 0x0000007FUL 1207*53ee8cc1Swenshuai.xi #define TSP_STC_DIFF_BUF_H_AHIFT 0UL 1208*53ee8cc1Swenshuai.xi #define TSP_PVR2_SRC_MASK 0x00070000UL 1209*53ee8cc1Swenshuai.xi #define TSP_PVR2_SRC_SHIFT 16UL 1210*53ee8cc1Swenshuai.xi 1211*53ee8cc1Swenshuai.xi 1212*53ee8cc1Swenshuai.xi REG32 VQ1_Base; // 0xbf802d58 0x56 1213*53ee8cc1Swenshuai.xi 1214*53ee8cc1Swenshuai.xi REG32 _rbf802d60; // 0xbf802d60 0x58 1215*53ee8cc1Swenshuai.xi 1216*53ee8cc1Swenshuai.xi REG32 CH_BW_CTRL; // 0xbf802d68 0x5a 1217*53ee8cc1Swenshuai.xi #define TSP_CH_BW_WP_LD 0x00000100UL 1218*53ee8cc1Swenshuai.xi 1219*53ee8cc1Swenshuai.xi REG32 VQ1_Config; // 0xbf802d70 0x5C 1220*53ee8cc1Swenshuai.xi #define TSP_VQ1_SIZE_208BYTE_MASK 0x0000ffffUL 1221*53ee8cc1Swenshuai.xi #define TSP_VQ1_SIZE_208BYTE_SHIFT 0UL 1222*53ee8cc1Swenshuai.xi #define TSP_VQ1_WR_THRESHOLD_MASK 0x000F0000UL 1223*53ee8cc1Swenshuai.xi #define TSP_VQ1_WR_THRESHOLD_SHIFT 16UL 1224*53ee8cc1Swenshuai.xi #define TSP_VQ1_PRI_THRESHOLD_MASK 0x00F00000UL 1225*53ee8cc1Swenshuai.xi #define TSP_VQ1_PRI_THRESHOLD_SHIFT 20UL 1226*53ee8cc1Swenshuai.xi #define TSP_VQ1_FORCEFIRE_CNT_1K_MASK 0x0F000000UL 1227*53ee8cc1Swenshuai.xi #define TSP_VQ1_FORCEFIRE_CNT_1K_SHIFT 24UL 1228*53ee8cc1Swenshuai.xi #define TSP_VQ1_RESET 0x10000000UL 1229*53ee8cc1Swenshuai.xi #define TSP_VQ1_OVF_INT_EN 0x40000000UL 1230*53ee8cc1Swenshuai.xi #define TSP_VQ1_CLR_OVF_INT 0x80000000UL 1231*53ee8cc1Swenshuai.xi 1232*53ee8cc1Swenshuai.xi REG32 VQ2_Base; // 0xbf802d78 0x5E 1233*53ee8cc1Swenshuai.xi 1234*53ee8cc1Swenshuai.xi REG32 Pkt_Info3; // 0xbf802d80 0x60 1235*53ee8cc1Swenshuai.xi #define TSP_AFIFOC_STATUS 0x0000000FUL 1236*53ee8cc1Swenshuai.xi #define TSP_AFIFOC_STATUS_SHFT 0UL 1237*53ee8cc1Swenshuai.xi #define TSP_AFIFOD_STATUS 0x000000F0UL 1238*53ee8cc1Swenshuai.xi #define TSP_AFIFOD_STATUS_SHFT 4UL 1239*53ee8cc1Swenshuai.xi 1240*53ee8cc1Swenshuai.xi REG32 Bist_Fail; // 0xbf802d88 0x62 1241*53ee8cc1Swenshuai.xi #define TSP_BIST_FAIL_STATUS_MASK 0x00FF0000UL 1242*53ee8cc1Swenshuai.xi #define TSP_BIST_FAIL_STATUS_SRAM1P192x8_MASK 0x00070000UL 1243*53ee8cc1Swenshuai.xi #define TSP_BIST_FAIL_STATUS_SRAM2P512x32w8 0x00080000UL 1244*53ee8cc1Swenshuai.xi #define TSP_BIST_FAIL_STATUS_SRAM2P16x128_MASK 0x00600000UL 1245*53ee8cc1Swenshuai.xi #define TSP_BIST_FAIL_STATUS_SRAM1P2048x32w8 0x00800000UL 1246*53ee8cc1Swenshuai.xi #define TSP_BIST_FAIL_STATUS_SRAM1P1024x32w8 0x01000000UL 1247*53ee8cc1Swenshuai.xi #define TSP_BIST_FAIL_STATUS_SRAM1P512x20 0x00200000UL 1248*53ee8cc1Swenshuai.xi 1249*53ee8cc1Swenshuai.xi REG32 VQ2_Config; // 0xbf802d90 0x64 1250*53ee8cc1Swenshuai.xi #define TSP_VQ2_SIZE_208BYTE_MASK 0x0000ffffUL 1251*53ee8cc1Swenshuai.xi #define TSP_VQ2_SIZE_208BYTE_SHIFT 0UL 1252*53ee8cc1Swenshuai.xi #define TSP_VQ2_WR_THRESHOLD_MASK 0x000F0000UL 1253*53ee8cc1Swenshuai.xi #define TSP_VQ2_WR_THRESHOLD_SHIFT 16UL 1254*53ee8cc1Swenshuai.xi #define TSP_VQ2_PRI_THRESHOLD_MASK 0x00F00000UL 1255*53ee8cc1Swenshuai.xi #define TSP_VQ2_PRI_THRESHOLD_SHIFT 20UL 1256*53ee8cc1Swenshuai.xi #define TSP_VQ2_FORCEFIRE_CNT_1K_MASK 0x0F000000UL 1257*53ee8cc1Swenshuai.xi #define TSP_VQ2_FORCEFIRE_CNT_1K_SHIFT 24UL 1258*53ee8cc1Swenshuai.xi #define TSP_VQ2_RESET 0x10000000UL 1259*53ee8cc1Swenshuai.xi #define TSP_VQ2_OVF_INT_EN 0x40000000UL 1260*53ee8cc1Swenshuai.xi #define TSP_VQ2_CLR_OVF_INT 0x80000000UL 1261*53ee8cc1Swenshuai.xi 1262*53ee8cc1Swenshuai.xi REG32 VQ_STATUS; // 0xbf802d98 0x66 1263*53ee8cc1Swenshuai.xi #define TSP_VQ_STATUS_MASK 0xFFFFFFFFUL 1264*53ee8cc1Swenshuai.xi #define TSP_VQ_STATUS_SHIFT 0UL 1265*53ee8cc1Swenshuai.xi #define TSP_VQ0_STATUS_READ_EVER_FULL 0x00001000UL 1266*53ee8cc1Swenshuai.xi #define TSP_VQ0_STATUS_READ_EVER_OVERFLOW 0x00002000UL 1267*53ee8cc1Swenshuai.xi #define TSP_VQ0_STATUS_EMPTY 0x00004000UL 1268*53ee8cc1Swenshuai.xi #define TSP_VQ0_STATUS_READ_BUSY 0x00008000UL 1269*53ee8cc1Swenshuai.xi #define TSP_VQ1_STATUS_READ_EVER_FULL 0x00010000UL 1270*53ee8cc1Swenshuai.xi #define TSP_VQ1_STATUS_READ_EVER_OVERFLOW 0x00020000UL 1271*53ee8cc1Swenshuai.xi #define TSP_VQ1_STATUS_EMPTY 0x00040000UL 1272*53ee8cc1Swenshuai.xi #define TSP_VQ1_STATUS_READ_BUSY 0x00080000UL 1273*53ee8cc1Swenshuai.xi #define TSP_VQ2_STATUS_READ_EVER_FULL 0x00100000UL 1274*53ee8cc1Swenshuai.xi #define TSP_VQ2_STATUS_READ_EVER_OVERFLOW 0x00200000UL 1275*53ee8cc1Swenshuai.xi #define TSP_VQ2_STATUS_EMPTY 0x00400000UL 1276*53ee8cc1Swenshuai.xi #define TSP_VQ2_STATUS_READ_BUSY 0x00800000UL 1277*53ee8cc1Swenshuai.xi #define TSP_VQ3_STATUS_READ_EVER_FULL 0x01000000UL 1278*53ee8cc1Swenshuai.xi #define TSP_VQ3_STATUS_READ_EVER_OVERFLOW 0x02000000UL 1279*53ee8cc1Swenshuai.xi #define TSP_VQ3_STATUS_EMPTY 0x04000000UL 1280*53ee8cc1Swenshuai.xi #define TSP_VQ3_STATUS_READ_BUSY 0x08000000UL 1281*53ee8cc1Swenshuai.xi #define TSP_VQ0_STATUS_TX_OVERFLOW 0x10000000UL 1282*53ee8cc1Swenshuai.xi #define TSP_VQ1_STATUS_TX_OVERFLOW 0x20000000UL 1283*53ee8cc1Swenshuai.xi #define TSP_VQ2_STATUS_TX_OVERFLOW 0x40000000UL 1284*53ee8cc1Swenshuai.xi #define TSP_VQ3_STATUS_TX_OVERFLOW 0x80000000UL 1285*53ee8cc1Swenshuai.xi 1286*53ee8cc1Swenshuai.xi REG32 DM2MI_WAddr_Err; // 0xbf802da0 0x68 , DM2MI_WADDR_ERR0 1287*53ee8cc1Swenshuai.xi 1288*53ee8cc1Swenshuai.xi REG32 ORZ_DMAW_WAddr_Err; // 0xbf802da8 0x6a , ORZ_WADDR_ERR0 1289*53ee8cc1Swenshuai.xi 1290*53ee8cc1Swenshuai.xi REG16 SwInt_Stat1_L; // 0xbf802dB0 0x6c 1291*53ee8cc1Swenshuai.xi #define TSP_HWINT2_EN_MASK 0x00FFUL 1292*53ee8cc1Swenshuai.xi #define TSP_HWINT2_EN_SHIFT 0UL 1293*53ee8cc1Swenshuai.xi #define TSP_HWINT2_STATUS_MASK 0xFF00UL 1294*53ee8cc1Swenshuai.xi #define TSP_HWINT2_STATUS_SHIFT 8UL 1295*53ee8cc1Swenshuai.xi #define TSP_HWINT2_PCR1_UPDATE_END 0x0400UL 1296*53ee8cc1Swenshuai.xi #define TSP_HWINT2_PCR0_UPDATE_END 0x0800UL 1297*53ee8cc1Swenshuai.xi #define TSP_HWINT2_PVRCB_MEET_MID_TAIL 0x1000UL 1298*53ee8cc1Swenshuai.xi #define TSP_HWINT2_ALL_DMA_WADDR_NOT_IN_PROCT_Z 0x2000UL 1299*53ee8cc1Swenshuai.xi #define TSP_HWINT2_VQ0_VQ1_VQ2_VQ3_OVERFLOW 0x4000UL 1300*53ee8cc1Swenshuai.xi #define TSP_HWINT2_PVR2_MID_TAIL_STATUS 0x8000UL 1301*53ee8cc1Swenshuai.xi 1302*53ee8cc1Swenshuai.xi #define TSP_HWINT_HW_PVRCB_MASK TSP_HWINT2_PVRCB_MEET_MID_TAIL 1303*53ee8cc1Swenshuai.xi #define TSP_HWINT_HW_PVR2_MASK TSP_HWINT2_PVR2_MID_TAIL_STATUS 1304*53ee8cc1Swenshuai.xi #define TSP_HWINT2_ALL (TSP_HWINT_HW_PVRCB_MASK|TSP_HWINT_HW_PVR2_MASK|TSP_HWINT2_PCR0_UPDATE_END|TSP_HWINT2_PCR1_UPDATE_END) 1305*53ee8cc1Swenshuai.xi 1306*53ee8cc1Swenshuai.xi #define TSP_SWINT1_L_SHFT 16UL 1307*53ee8cc1Swenshuai.xi #define TSP_SWINT1_L_MASK 0xFFFF0000UL 1308*53ee8cc1Swenshuai.xi 1309*53ee8cc1Swenshuai.xi REG16 SwInt_Stat1_M; 1310*53ee8cc1Swenshuai.xi REG32 SwInt_Stat1_H; // 0xbf802dB8 0x6e 1311*53ee8cc1Swenshuai.xi #define TSP_SWINT1_H_SHFT 0UL 1312*53ee8cc1Swenshuai.xi #define TSP_SWINT1_H_MASK 0x0000FFFFUL 1313*53ee8cc1Swenshuai.xi 1314*53ee8cc1Swenshuai.xi REG32 TimeStamp_FileIn; // 0xbf802dC0 0x70 1315*53ee8cc1Swenshuai.xi 1316*53ee8cc1Swenshuai.xi REG32 HW2_Config3; // 0xbf802dC0 0x72 1317*53ee8cc1Swenshuai.xi #define TSP_WADDR_ERR_SRC_SEL_MASK 0x00000006UL 1318*53ee8cc1Swenshuai.xi #define TSP_WADDR_ERR_SRC_SEL_SHIFT 1UL 1319*53ee8cc1Swenshuai.xi #define TSP_WADDR_ERR_SRC_PVR 0x00000000UL 1320*53ee8cc1Swenshuai.xi #define TSP_WADDR_ERR_SRC_VQ 0x00000002UL 1321*53ee8cc1Swenshuai.xi #define TSP_WADDR_ERR_SRC_SEC_CB 0x00000004UL 1322*53ee8cc1Swenshuai.xi #define TSP_RM_OVF_GLITCH 0x00000008UL 1323*53ee8cc1Swenshuai.xi #define TSP_FILEIN_RADDR_READ 0x00000010UL 1324*53ee8cc1Swenshuai.xi #define TSP_DUP_PKT_CNT_CLR 0x00000040UL 1325*53ee8cc1Swenshuai.xi #define TSP_DMA_FLUSH_EN 0x00000080UL //PVR1, PVR2 dma flush 1326*53ee8cc1Swenshuai.xi #define TSP_REC_AT_SYNC_DIS 0x00000100UL 1327*53ee8cc1Swenshuai.xi #define TSP_PVR1_ALIGN_EN 0x00000200UL 1328*53ee8cc1Swenshuai.xi #define TSP_REC_FORCE_SYNC_EN 0x00000400UL 1329*53ee8cc1Swenshuai.xi #define TSP_RM_PKT_DEMUX_PIPE 0x00000800UL 1330*53ee8cc1Swenshuai.xi #define TSP_VQ_EN 0x00004000UL 1331*53ee8cc1Swenshuai.xi #define TSP_VQ2PINGPONG_EN 0x00008000UL 1332*53ee8cc1Swenshuai.xi #define TSP_PVR1_REC_ALL_EN 0x00010000UL 1333*53ee8cc1Swenshuai.xi #define TSP_PVR2_REC_ALL_EN 0x00020000UL 1334*53ee8cc1Swenshuai.xi #define TSP_REC_NULL 0x00040000UL 1335*53ee8cc1Swenshuai.xi #define TSP_REC_ALL_OLD 0x00080000UL 1336*53ee8cc1Swenshuai.xi #define TSP_RESET_AFIFO3 0x00400000UL 1337*53ee8cc1Swenshuai.xi #define TSP_RESET_AFIFO4 0x00800000UL 1338*53ee8cc1Swenshuai.xi #define TSP_TSIF0_CLK_STAMP_27_EN 0x01000000UL 1339*53ee8cc1Swenshuai.xi #define TSP_PVR1_CLK_STAMP_27_EN 0x02000000UL 1340*53ee8cc1Swenshuai.xi #define TSP_PVR2_CLK_STAMP_27_EN 0x04000000UL 1341*53ee8cc1Swenshuai.xi #define TSP_HW_CFG3_PS_AUDC_EN 0x10000000UL 1342*53ee8cc1Swenshuai.xi #define TSP_HW_CFG3_PS_AUDD_EN 0x20000000UL 1343*53ee8cc1Swenshuai.xi 1344*53ee8cc1Swenshuai.xi REG32 VQ3_BASE; // 0xbf802dC0 0x74 1345*53ee8cc1Swenshuai.xi 1346*53ee8cc1Swenshuai.xi REG32 VQ3_Config; // 0xbf802dC0 0x76 1347*53ee8cc1Swenshuai.xi #define TSP_VQ3_SIZE_208BYTE_MASK 0x0000ffffUL 1348*53ee8cc1Swenshuai.xi #define TSP_VQ3_SIZE_208BYTE_SHIFT 0UL 1349*53ee8cc1Swenshuai.xi #define TSP_VQ3_WR_THRESHOLD_MASK 0x000F0000UL 1350*53ee8cc1Swenshuai.xi #define TSP_VQ3_WR_THRESHOLD_SHIFT 16UL 1351*53ee8cc1Swenshuai.xi #define TSP_VQ3_PRI_THRESHOLD_MASK 0x00F00000UL 1352*53ee8cc1Swenshuai.xi #define TSP_VQ3_PRI_THRESHOLD_SHIFT 20UL 1353*53ee8cc1Swenshuai.xi #define TSP_VQ3_FORCEFIRE_CNT_1K_MASK 0x0F000000UL 1354*53ee8cc1Swenshuai.xi #define TSP_VQ3_FORCEFIRE_CNT_1K_SHIFT 24UL 1355*53ee8cc1Swenshuai.xi #define TSP_VQ3_RESET 0x10000000UL 1356*53ee8cc1Swenshuai.xi #define TSP_VQ3_OVF_INT_EN 0x40000000UL 1357*53ee8cc1Swenshuai.xi #define TSP_VQ3_CLR_OVF_INT 0x80000000UL 1358*53ee8cc1Swenshuai.xi 1359*53ee8cc1Swenshuai.xi REG32 VQ_RX_Status; // 0xbf802dC0 0x78 1360*53ee8cc1Swenshuai.xi #define VQ_RX_ARBITER_MODE_MASK 0x0000000FUL 1361*53ee8cc1Swenshuai.xi #define VQ_RX_ARBITER_MODE_SHIFT 0UL 1362*53ee8cc1Swenshuai.xi #define VQ_RX0_PRI_MASK 0x000000F0UL 1363*53ee8cc1Swenshuai.xi #define VQ_RX0_PRI_SHIFT 4UL 1364*53ee8cc1Swenshuai.xi #define VQ_RX1_PRI_MASK 0x00000F00UL 1365*53ee8cc1Swenshuai.xi #define VQ_RX1_PRI_SHIFT 8UL 1366*53ee8cc1Swenshuai.xi #define VQ_RX2_PRI_MASK 0x0000F000UL 1367*53ee8cc1Swenshuai.xi #define VQ_RX2_PRI_SHIFT 12UL 1368*53ee8cc1Swenshuai.xi #define VQ_RX3_PRI_MASK 0x000F0000UL 1369*53ee8cc1Swenshuai.xi #define VQ_RX3_PRI_SHIFT 16UL 1370*53ee8cc1Swenshuai.xi 1371*53ee8cc1Swenshuai.xi REG32 _xbf802dC0; // 0xbf802dC0 0x7a 1372*53ee8cc1Swenshuai.xi 1373*53ee8cc1Swenshuai.xi REG32 MCU_Data1; // 0xbf802dC0 0x7c 1374*53ee8cc1Swenshuai.xi } REG_Ctrl; 1375*53ee8cc1Swenshuai.xi 1376*53ee8cc1Swenshuai.xi // TSP part 2 1377*53ee8cc1Swenshuai.xi typedef struct _REG_Ctrl2 1378*53ee8cc1Swenshuai.xi { 1379*53ee8cc1Swenshuai.xi REG16 Qmem_Dbg; // 0xbf803ac0 0x70 1380*53ee8cc1Swenshuai.xi #define QMEM_DBG_MODE 0x0001 1381*53ee8cc1Swenshuai.xi #define QMEM_DBG_TSP_SEL_SRAM 0x0002 1382*53ee8cc1Swenshuai.xi REG16 Qmem_Dbg_RAddr; // 0xbf803ac4 0x71 1383*53ee8cc1Swenshuai.xi #define QMEM_DBG_RADDR_MASK 0xFFFF 1384*53ee8cc1Swenshuai.xi REG32 Qmem_Dbg_RD ; // 0xbf803ac8~0xbf803acc 0x72~0x73 1385*53ee8cc1Swenshuai.xi 1386*53ee8cc1Swenshuai.xi } REG_Ctrl2; 1387*53ee8cc1Swenshuai.xi 1388*53ee8cc1Swenshuai.xi typedef struct _REG_Ctrl3 1389*53ee8cc1Swenshuai.xi { 1390*53ee8cc1Swenshuai.xi REG16 PktConverterCfg[4]; // 0x10~13 1391*53ee8cc1Swenshuai.xi #define INPUT_MODE_MASK 0x0007UL 1392*53ee8cc1Swenshuai.xi #define INPUT_MODE_SHIF 0UL 1393*53ee8cc1Swenshuai.xi // input mode of pkt_converter0(need to turn on reg_eco_fiq_input(TSP5,0c[7]) when flow through FIQ) 1394*53ee8cc1Swenshuai.xi // 0: normal 188 1395*53ee8cc1Swenshuai.xi // 1:CI+1.4 188 1396*53ee8cc1Swenshuai.xi // 2.Opencable 1397*53ee8cc1Swenshuai.xi // 3:192 mode 1398*53ee8cc1Swenshuai.xi // 4:MxL mode (192 / 196 / 200 bytes, but flexible by pkt_header_len) 1399*53ee8cc1Swenshuai.xi // 3. reg_filter_null_pkt(TSP5,06[2]) 1400*53ee8cc1Swenshuai.xi // 5:Nagra Dongle mode (192 bytes, but flexible by pkt_header_len & sync_byte_position) 1401*53ee8cc1Swenshuai.xi #define FORCE_SYNC_0X47 0x0008UL 1402*53ee8cc1Swenshuai.xi #define BYPASS_PKT_CONVERTER 0x0010UL 1403*53ee8cc1Swenshuai.xi #define BYPASS_SRC_ID_PARSER 0x0020UL 1404*53ee8cc1Swenshuai.xi #define SRC_ID_FLT_EN 0x0040UL 1405*53ee8cc1Swenshuai.xi #define MXL_TS_HEADER_LEN_MASK 0x0F80UL 1406*53ee8cc1Swenshuai.xi #define MXL_TS_HEADER_LEN_SHFT 0x7UL 1407*53ee8cc1Swenshuai.xi // 4 : Mxl 192 or Nagra Dongle 192 1408*53ee8cc1Swenshuai.xi // 8 : Mxl 196 1409*53ee8cc1Swenshuai.xi // 12 : Mxl 200 1410*53ee8cc1Swenshuai.xi #define SYNC_BYTE_POS_MASK 0xF000UL 1411*53ee8cc1Swenshuai.xi #define SYNC_BYTE_POS_SHFT 0x12UL 1412*53ee8cc1Swenshuai.xi // 1 : Nagra Dongle 192 1413*53ee8cc1Swenshuai.xi 1414*53ee8cc1Swenshuai.xi REG16 HW3_Cfg0; //0x14 1415*53ee8cc1Swenshuai.xi #define PREVENT_SRAM_COLLISION 0x0001UL 1416*53ee8cc1Swenshuai.xi #define PUSI_THREE_BYTE_MODE 0x0002UL 1417*53ee8cc1Swenshuai.xi #define PVR1_TIMESTAMP_SRC 0x0004UL // 1: FIQ 0: LPCR 1418*53ee8cc1Swenshuai.xi #define PVR2_TIMESTAMP_SRC 0x0004UL 1419*53ee8cc1Swenshuai.xi #define PCR0_SRC_MASK 0x0F00UL 1420*53ee8cc1Swenshuai.xi #define PCR0_SRC_SHIFT 8UL 1421*53ee8cc1Swenshuai.xi #define PCR1_SRC_MASK 0xF000UL 1422*53ee8cc1Swenshuai.xi #define PCR1_SRC_SHIFT 12UL 1423*53ee8cc1Swenshuai.xi 1424*53ee8cc1Swenshuai.xi REG16 HW3_Cfg1; //0x15 1425*53ee8cc1Swenshuai.xi #define MASK_SCR_VID_EN 0x0001UL 1426*53ee8cc1Swenshuai.xi #define MASK_SCR_VID_3D_EN 0x0002UL 1427*53ee8cc1Swenshuai.xi #define MASK_SCR_AUD_EN 0x0004UL 1428*53ee8cc1Swenshuai.xi #define MASK_SCR_AUD_B_EN 0x0008UL 1429*53ee8cc1Swenshuai.xi #define MASK_SCR_AUD_C_EN 0x0010UL 1430*53ee8cc1Swenshuai.xi #define MASK_SCR_AUD_D_EN 0x0020UL 1431*53ee8cc1Swenshuai.xi #define MASK_SCR_PVR1_EN 0x0040UL 1432*53ee8cc1Swenshuai.xi #define MASK_SCR_PVR2_EN 0x0080UL 1433*53ee8cc1Swenshuai.xi #define RST_CC_MODE 0x0100UL 1434*53ee8cc1Swenshuai.xi #define DIS_CNTR_INC_BY_PL 0x0200UL 1435*53ee8cc1Swenshuai.xi #define BYPASS_TIMESTAMP_SEL0 0x0400UL 1436*53ee8cc1Swenshuai.xi #define BYPASS_TIMESTAMP_SEL1 0x0800UL 1437*53ee8cc1Swenshuai.xi #define APID_C_BYPASS 0x1000UL 1438*53ee8cc1Swenshuai.xi #define APID_D_BYPASS 0x2000UL 1439*53ee8cc1Swenshuai.xi REG32 PauseTime[2]; // 0x16~17, 0x18~19 1440*53ee8cc1Swenshuai.xi REG32 PIDFLR_PCR[2]; 1441*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_PCR_PID_MASK 0x00001fffUL 1442*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_PCR_EN 0x00008000UL 1443*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_PCR_SOURCE_MASK 0x000F0000UL 1444*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_PCR_SOURCE_SHIFT 16UL 1445*53ee8cc1Swenshuai.xi REG32 Reserve; // 0x1e 1446*53ee8cc1Swenshuai.xi REG16 HW_Semaphore0; // 0x20 1447*53ee8cc1Swenshuai.xi REG16 HW_Semaphore1; // 0x21 1448*53ee8cc1Swenshuai.xi REG16 HW_Semaphore2; // 0x22 1449*53ee8cc1Swenshuai.xi 1450*53ee8cc1Swenshuai.xi REG16 HWeco0; // 0x23 1451*53ee8cc1Swenshuai.xi #define HW_ECO_RVU 0x0001UL //RVU, reg_start_read_bypass_en, set 1 to fix start_read hang when unexpected writes 1452*53ee8cc1Swenshuai.xi #define HW_ECO_NEW_SYNCP_IN_ECO 0x0002UL // fixed_rm_pinpong_limation_en 1453*53ee8cc1Swenshuai.xi #define HW_ECO_SEC_DMA_BURST_NEWMODE 0x000CUL // fixed bust length 2 /4 issue 1454*53ee8cc1Swenshuai.xi #define HW_ECO_FIQ_REVERSE_DEADLOCK 0x0010UL // fix FIQ will be deadlock when reverse block 1455*53ee8cc1Swenshuai.xi #define HW_ECO_FIX_SEC_NULLPKT_ERR 0x0020UL // fix section can't receive pid 1ffb pkt 1456*53ee8cc1Swenshuai.xi #define HW_ECO_INIT_TIMESTAMP 0x0400UL // set 1 to init timestamp when filein start 1457*53ee8cc1Swenshuai.xi 1458*53ee8cc1Swenshuai.xi REG16 HWeco1; // 0x24 1459*53ee8cc1Swenshuai.xi REG16 ModeCfg; // 0x25 1460*53ee8cc1Swenshuai.xi #define TSP_3WIRE_SERIAL_MODE_MASK 0x001FUL //set 1 to enable 3 wire serial in mode: Combine valid and clk.Valid always 1 and gated clk when no data in 1461*53ee8cc1Swenshuai.xi #define TSP_3WIRE_SERIAL_TSIF0 0x0001UL 1462*53ee8cc1Swenshuai.xi #define TSP_3WIRE_SERIAL_TSIF1 0x0002UL 1463*53ee8cc1Swenshuai.xi #define TSP_3WIRE_SERIAL_TSIF2 0x0004UL 1464*53ee8cc1Swenshuai.xi #define TSP_3WIRE_SERIAL_TSIFFI 0x0010UL 1465*53ee8cc1Swenshuai.xi #define TSP_NEW_OVERFLOW_MODE 0x0100UL // 1: new dma_overflow 0:old dma_overflow 1466*53ee8cc1Swenshuai.xi #define TSP_NON_188_CNT_MODE 0x0200UL 1467*53ee8cc1Swenshuai.xi #define TSP_STREAMID_CHK_DISABLE 0x0400UL // 1 : for nagra dongle, sync byte = 0x00, 0x80 or 0x81 1468*53ee8cc1Swenshuai.xi #define TSP_FILTER_STREAMID_0_TO_1F 0x0800UL 1469*53ee8cc1Swenshuai.xi 1470*53ee8cc1Swenshuai.xi REG16 NAGRA_DONGLE_SYNCBYTE; // 0x26 1471*53ee8cc1Swenshuai.xi #define SYNC_BYTE0_MASK 0x00FFUL 1472*53ee8cc1Swenshuai.xi #define SYNC_BYTE0_SHFT 0UL 1473*53ee8cc1Swenshuai.xi #define SYNC_BYTE1_MASK 0xFF00UL 1474*53ee8cc1Swenshuai.xi #define SYNC_BYTE1_SHFT 8UL 1475*53ee8cc1Swenshuai.xi 1476*53ee8cc1Swenshuai.xi REG16 dummy; // 0x27 1477*53ee8cc1Swenshuai.xi 1478*53ee8cc1Swenshuai.xi REG16 SyncByte_tsif0[4]; // 0x28~2b 1479*53ee8cc1Swenshuai.xi #define TSP_SYNC_BYTE0_MAASK0 0x00FFUL 1480*53ee8cc1Swenshuai.xi #define TSP_SYNC_BYTE0_MAASK1 0xFF00UL 1481*53ee8cc1Swenshuai.xi REG16 SourceId_tsif0[2]; // 0x2c~2d 1482*53ee8cc1Swenshuai.xi #define TSP_SRCID_MASK0 0x000FUL 1483*53ee8cc1Swenshuai.xi #define TSP_SRCID_MASK1 0x00F0UL 1484*53ee8cc1Swenshuai.xi #define TSP_SRCID_MASK2 0x0F00UL 1485*53ee8cc1Swenshuai.xi #define TSP_SRCID_MASK3 0xF000UL 1486*53ee8cc1Swenshuai.xi REG16 SyncByte_file[4]; // 0x2e~31 1487*53ee8cc1Swenshuai.xi REG16 SourceId_file[2]; // 0x32~33 1488*53ee8cc1Swenshuai.xi REG16 SyncByte_tsif1[4]; // 0x34~37 1489*53ee8cc1Swenshuai.xi REG16 SourceId_tsif1[2]; // 0x38~39 1490*53ee8cc1Swenshuai.xi REG16 SyncByte_tsif2[4]; // 0x3a~3d 1491*53ee8cc1Swenshuai.xi REG16 SourceId_tsif2[2]; // 0x3e~3f 1492*53ee8cc1Swenshuai.xi } REG_Ctrl3; 1493*53ee8cc1Swenshuai.xi 1494*53ee8cc1Swenshuai.xi // TSP part 4 1495*53ee8cc1Swenshuai.xi typedef struct _REG_Ctrl4 1496*53ee8cc1Swenshuai.xi { 1497*53ee8cc1Swenshuai.xi REG16 Overflow0; // 0xbf803900 0x00 1498*53ee8cc1Swenshuai.xi #define PID_HIT_0_EVER_OVERFLOW 0x0001UL 1499*53ee8cc1Swenshuai.xi #define PID_HIT_1_EVER_OVERFLOW 0x0002UL 1500*53ee8cc1Swenshuai.xi #define PID_HIT_2_EVER_OVERFLOW 0x0004UL 1501*53ee8cc1Swenshuai.xi #define PID_HIT_FILE_EVER_OVERFLOW 0x0008UL 1502*53ee8cc1Swenshuai.xi #define PID_HIT_CB_EVER_OVERFLOW 0x0010UL 1503*53ee8cc1Swenshuai.xi #define AFIFO_EVER_OVERFLOW 0x0020UL 1504*53ee8cc1Swenshuai.xi #define AFIFOB_EVER_OVERFLOW 0x0040UL 1505*53ee8cc1Swenshuai.xi #define VFIFO_EVER_OVERFLOW 0x0080UL 1506*53ee8cc1Swenshuai.xi #define V3DFIFO_EVER_OVERFLOW 0x0100UL 1507*53ee8cc1Swenshuai.xi #define PVR_1_EVER_OVERFLOW 0x0200UL 1508*53ee8cc1Swenshuai.xi #define PVR_2_EVER_OVERFLOW 0x0400UL 1509*53ee8cc1Swenshuai.xi #define VQ_TX0_EVER_OVERFLOW 0x1000UL 1510*53ee8cc1Swenshuai.xi #define VQ_TX1_EVER_OVERFLOW 0x2000UL 1511*53ee8cc1Swenshuai.xi #define VQ_TX2_EVER_OVERFLOW 0x4000UL 1512*53ee8cc1Swenshuai.xi #define VQ_TX3_EVER_OVERFLOW 0x8000UL 1513*53ee8cc1Swenshuai.xi 1514*53ee8cc1Swenshuai.xi REG16 Overflow1; // 0xbf803904 0x01 1515*53ee8cc1Swenshuai.xi #define AFIFOD_EVER_OVERFLOW 0x0010UL 1516*53ee8cc1Swenshuai.xi #define AFIFOC_EVER_OVERFLOW 0x0008UL 1517*53ee8cc1Swenshuai.xi #define SEC_DMAW_OVERFLOW 0x0004UL 1518*53ee8cc1Swenshuai.xi #define SEC_SINGLE_EVER_OVERFLOW 0x0002UL 1519*53ee8cc1Swenshuai.xi #define SEC_PINGPONG_EVER_OVERFLOW 0x0001UL 1520*53ee8cc1Swenshuai.xi 1521*53ee8cc1Swenshuai.xi REG16 FifoStatus; // 0xbf803908 0x02 1522*53ee8cc1Swenshuai.xi #define AFIFO_STATUS_MASK 0x000FUL 1523*53ee8cc1Swenshuai.xi #define AFIFO_STATUS_SHFT 0UL 1524*53ee8cc1Swenshuai.xi #define AFIFOC_STATUS_MASK 0x000FUL 1525*53ee8cc1Swenshuai.xi #define AFIFOC_STATUS_SHFT 0UL 1526*53ee8cc1Swenshuai.xi #define AFIFOB_STATUS_MASK 0x00F0UL 1527*53ee8cc1Swenshuai.xi #define AFIFOB_STATUS_SHFT 4UL 1528*53ee8cc1Swenshuai.xi #define AFIFOD_STATUS_MASK 0x00F0UL 1529*53ee8cc1Swenshuai.xi #define AFIFOD_STATUS_SHFT 4UL 1530*53ee8cc1Swenshuai.xi #define VFIFO_STATUS_MASK 0x0F00UL 1531*53ee8cc1Swenshuai.xi #define VFIFO_STATUS_SHFT 8UL 1532*53ee8cc1Swenshuai.xi #define V3DFIFO_STATUS_MASK 0xF000UL 1533*53ee8cc1Swenshuai.xi #define V3DFIFO_STATUS_SHFT 12UL 1534*53ee8cc1Swenshuai.xi 1535*53ee8cc1Swenshuai.xi REG16 PvrFifoStatus; // 0xbf80390C 0x03 1536*53ee8cc1Swenshuai.xi #define PVR_1_STATUS_MASK 0x000FUL 1537*53ee8cc1Swenshuai.xi #define PVR_1_STATUS_SHFT 0UL 1538*53ee8cc1Swenshuai.xi 1539*53ee8cc1Swenshuai.xi REG16 VQTxFifoStatus; // 0xbf803910 0x04 1540*53ee8cc1Swenshuai.xi #define VQ_TX0_STATUS_MASK 0x000FUL 1541*53ee8cc1Swenshuai.xi #define VQ_TX0_STATUS_SHFT 0UL 1542*53ee8cc1Swenshuai.xi #define VQ_TX1_STATUS_MASK 0x0F00UL 1543*53ee8cc1Swenshuai.xi #define VQ_TX1_STATUS_SHFT 8UL 1544*53ee8cc1Swenshuai.xi 1545*53ee8cc1Swenshuai.xi REG16 PktCnt_video; // 0xbf803914 0x05 1546*53ee8cc1Swenshuai.xi REG16 PktCnt_v3d; // 0xbf803918 0x06 1547*53ee8cc1Swenshuai.xi REG16 PktCnt_aud; // 0xbf80391C 0x07 1548*53ee8cc1Swenshuai.xi REG16 PktCnt_audB; // 0xbf803920 0x08 1549*53ee8cc1Swenshuai.xi REG16 PktCnt_audC; // 0xbf803924 0x09 1550*53ee8cc1Swenshuai.xi REG16 PktCnt_audD; // 0xbf803928 0x0a 1551*53ee8cc1Swenshuai.xi 1552*53ee8cc1Swenshuai.xi REG32 _bf803924[1]; // 0xbf80392C~0xbf803930 0x0b~0x0c 1553*53ee8cc1Swenshuai.xi 1554*53ee8cc1Swenshuai.xi REG16 LockedPktCnt; // 0x0d 1555*53ee8cc1Swenshuai.xi REG16 AVPktCnt; // 0x0e 1556*53ee8cc1Swenshuai.xi 1557*53ee8cc1Swenshuai.xi REG16 PktErrStatus; // 0xbf80392C 0x0x0f 1558*53ee8cc1Swenshuai.xi REG16 PidMatched0; // 0xbf803930 0x10 1559*53ee8cc1Swenshuai.xi REG16 PidMatched1; // 0xbf803934 0x11 1560*53ee8cc1Swenshuai.xi REG16 PidMatched2; // 0xbf803938 0x12 1561*53ee8cc1Swenshuai.xi REG16 PidMatched3; // 0xbf80393C 0x13 1562*53ee8cc1Swenshuai.xi REG16 dummy[2]; // 0x14~0x15 1563*53ee8cc1Swenshuai.xi REG16 Sram2p_collision; // 0x16 1564*53ee8cc1Swenshuai.xi #define SRAM_COLLISION_BY_SW 0x1000UL 1565*53ee8cc1Swenshuai.xi #define SRAM_COLLISION_BY_HW 0x2000UL 1566*53ee8cc1Swenshuai.xi #define SECFLT_SRAM1_EVER_COLLISION 0x4000UL 1567*53ee8cc1Swenshuai.xi #define SECFLT_SRAM0_EVER_COLLISION 0x8000UL 1568*53ee8cc1Swenshuai.xi REG16 AVPktCnt1; //for vid_3d/audb 0x17 1569*53ee8cc1Swenshuai.xi REG16 ErrPktCnt; //use reg_err_pkt_src_sel 0x18 1570*53ee8cc1Swenshuai.xi REG16 AVPktCnt2; //for audc/audd 0x19 1571*53ee8cc1Swenshuai.xi 1572*53ee8cc1Swenshuai.xi REG16 EverUnlockStatus; // 0x1a 1573*53ee8cc1Swenshuai.xi #define EVER_UNLOCK_TS0 0x0001UL // set 1 mean there are unlock pkts 1574*53ee8cc1Swenshuai.xi #define EVER_UNLOCK_TS1 0x0002UL 1575*53ee8cc1Swenshuai.xi #define EVER_UNLOCK_TS2 0x0004UL 1576*53ee8cc1Swenshuai.xi 1577*53ee8cc1Swenshuai.xi REG16 Overflow2; // 0xbf803904 0x1b 1578*53ee8cc1Swenshuai.xi #define PC_EVER_OVERFLOW_0 0x0001UL 1579*53ee8cc1Swenshuai.xi #define PC_EVER_OVERFLOW_FILE 0x0002UL 1580*53ee8cc1Swenshuai.xi #define PC_EVER_OVERFLOW_1 0x0004UL 1581*53ee8cc1Swenshuai.xi #define PC_EVER_OVERFLOW_2 0x0008UL 1582*53ee8cc1Swenshuai.xi 1583*53ee8cc1Swenshuai.xi REG16 dummy1[0x70-0x1c]; //0x1C~0x6f 1584*53ee8cc1Swenshuai.xi REG16 ErrPktSrcSel; //select source of ErrPktCnt 0x70 1585*53ee8cc1Swenshuai.xi #define ERR_PKT_SRC_TS0 0x0001UL 1586*53ee8cc1Swenshuai.xi #define ERR_PKT_SRC_FILE 0x0002UL 1587*53ee8cc1Swenshuai.xi #define ERR_PKT_SRC_TS1 0x0003UL 1588*53ee8cc1Swenshuai.xi #define ERR_PKT_SRC_TS2 0x0004UL 1589*53ee8cc1Swenshuai.xi #define ERR_PKT_SRC_MMFI0 0x0005UL 1590*53ee8cc1Swenshuai.xi #define ERR_PKT_SRC_MMFI1 0x0006UL 1591*53ee8cc1Swenshuai.xi 1592*53ee8cc1Swenshuai.xi REG16 ErrPktCntLoad; // 0x71 1593*53ee8cc1Swenshuai.xi #define ERR_PKT_CNT_0_LOAD 0x0001UL 1594*53ee8cc1Swenshuai.xi #define ERR_PKT_CNT_FILE_LOAD 0x0002UL 1595*53ee8cc1Swenshuai.xi #define ERR_PKT_CNT_1_LOAD 0x0004UL 1596*53ee8cc1Swenshuai.xi #define ERR_PKT_CNT_2_LOAD 0x0008UL 1597*53ee8cc1Swenshuai.xi #define ERR_PKT_CNT_MMFI0_LOAD 0x0010UL 1598*53ee8cc1Swenshuai.xi #define ERR_PKT_CNT_MMFI1_LOAD 0x0020UL 1599*53ee8cc1Swenshuai.xi 1600*53ee8cc1Swenshuai.xi REG16 ErrPktCntClr; // 0x72 1601*53ee8cc1Swenshuai.xi #define ERR_PKT_CNT_0_CLR 0x0001UL 1602*53ee8cc1Swenshuai.xi #define ERR_PKT_CNT_FILE_CLR 0x0002UL 1603*53ee8cc1Swenshuai.xi #define ERR_PKT_CNT_1_CLR 0x0004UL 1604*53ee8cc1Swenshuai.xi #define ERR_PKT_CNT_2_CLR 0x0008UL 1605*53ee8cc1Swenshuai.xi #define ERR_PKT_CNT_MMFI0_CLR 0x0010UL 1606*53ee8cc1Swenshuai.xi #define ERR_PKT_CNT_MMFI1_CLR 0x0020UL 1607*53ee8cc1Swenshuai.xi 1608*53ee8cc1Swenshuai.xi REG16 dummy2[0x78-0x73]; // 0x73~0x78 1609*53ee8cc1Swenshuai.xi 1610*53ee8cc1Swenshuai.xi REG16 PktCntSrc2; // 0x78 1611*53ee8cc1Swenshuai.xi #define AUDC_SRC_MASK 0x0007UL 1612*53ee8cc1Swenshuai.xi #define AUDC_SRC_SHIFT 0UL 1613*53ee8cc1Swenshuai.xi #define AUDD_SRC_MASK 0x0038UL 1614*53ee8cc1Swenshuai.xi #define AUDD_SRC_SHIFT 3UL 1615*53ee8cc1Swenshuai.xi 1616*53ee8cc1Swenshuai.xi REG16 dummy3; // 0x79 1617*53ee8cc1Swenshuai.xi REG16 PktCntLoad; // 0x7a 1618*53ee8cc1Swenshuai.xi #define LOCK_PKT_CNT_0_LOAD 0x0001UL 1619*53ee8cc1Swenshuai.xi #define LOCK_PKT_CNT_1_LOAD 0x0002UL 1620*53ee8cc1Swenshuai.xi #define LOCK_PKT_CNT_2_LOAD 0x0004UL 1621*53ee8cc1Swenshuai.xi #define LOCK_PKT_CNT_FI_LOAD 0x0010UL 1622*53ee8cc1Swenshuai.xi #define V_PKT_CNT_LOAD 0x0100UL 1623*53ee8cc1Swenshuai.xi #define V3D_PKT_CNT_LOAD 0x0200UL 1624*53ee8cc1Swenshuai.xi #define AUD_PKT_CNT_LOAD 0x0400UL 1625*53ee8cc1Swenshuai.xi #define AUDB_PKT_CNT_LOAD 0x0800UL 1626*53ee8cc1Swenshuai.xi #define AUDC_PKT_CNT_LOAD 0x1000UL 1627*53ee8cc1Swenshuai.xi #define AUDD_PKT_CNT_LOAD 0x2000UL 1628*53ee8cc1Swenshuai.xi 1629*53ee8cc1Swenshuai.xi REG16 PktCntLoad1; // 0x7b 1630*53ee8cc1Swenshuai.xi #define V_DROP_PKT_CNT_LOAD 0x0001UL 1631*53ee8cc1Swenshuai.xi #define V3D_DROP_PKT_CNT_LOAD 0x0002UL 1632*53ee8cc1Swenshuai.xi #define AUD_DROP_PKT_CNT_LOAD 0x0004UL 1633*53ee8cc1Swenshuai.xi #define AUDB_DROP_PKT_CNT_LOAD 0x0008UL 1634*53ee8cc1Swenshuai.xi #define AUDC_DROP_PKT_CNT_LOAD 0x0010UL 1635*53ee8cc1Swenshuai.xi #define AUDD_DROP_PKT_CNT_LOAD 0x0020UL 1636*53ee8cc1Swenshuai.xi #define V_DIS_CNTR_PKT_CNT_LOAD 0x0100UL 1637*53ee8cc1Swenshuai.xi #define V3D_DIS_CNTR_PKT_CNT_LOAD 0x0200UL 1638*53ee8cc1Swenshuai.xi #define AUD_DIS_CNTR_PKT_CNT_LOAD 0x0400UL 1639*53ee8cc1Swenshuai.xi #define AUDB_DIS_CNTR_PKT_CNT_LOAD 0x0800UL 1640*53ee8cc1Swenshuai.xi #define AUDC_DIS_CNTR_PKT_CNT_LOAD 0x1000UL 1641*53ee8cc1Swenshuai.xi #define AUDD_DIS_CNTR_PKT_CNT_LOAD 0x2000UL 1642*53ee8cc1Swenshuai.xi 1643*53ee8cc1Swenshuai.xi REG16 PktCntClr; // 0x7c 1644*53ee8cc1Swenshuai.xi #define LOCK_PKT_CNT_0_CLR 0x0001UL 1645*53ee8cc1Swenshuai.xi #define LOCK_PKT_CNT_1_CLR 0x0002UL 1646*53ee8cc1Swenshuai.xi #define LOCK_PKT_CNT_2_CLR 0x0004UL 1647*53ee8cc1Swenshuai.xi #define LOCK_PKT_CNT_FI_CLR 0x0010UL 1648*53ee8cc1Swenshuai.xi #define V_PKT_CNT_CLR 0x0100UL 1649*53ee8cc1Swenshuai.xi #define V3D_PKT_CNT_CLR 0x0200UL 1650*53ee8cc1Swenshuai.xi #define AUD_PKT_CNT_CLR 0x0400UL 1651*53ee8cc1Swenshuai.xi #define AUDB_PKT_CNT_CLR 0x0800UL 1652*53ee8cc1Swenshuai.xi #define AUDC_PKT_CNT_CLR 0x1000UL 1653*53ee8cc1Swenshuai.xi #define AUDD_PKT_CNT_CLR 0x2000UL 1654*53ee8cc1Swenshuai.xi 1655*53ee8cc1Swenshuai.xi REG16 PktCntClr1; // 0x7d 1656*53ee8cc1Swenshuai.xi #define V_DROP_PKT_CNT_CLR 0x0001UL 1657*53ee8cc1Swenshuai.xi #define V3D_DROP_PKT_CNT_CLR 0x0002UL 1658*53ee8cc1Swenshuai.xi #define AUD_DROP_PKT_CNT_CLR 0x0004UL 1659*53ee8cc1Swenshuai.xi #define AUDB_DROP_PKT_CNT_CLR 0x0008UL 1660*53ee8cc1Swenshuai.xi #define AUDC_DROP_PKT_CNT_CLR 0x0010UL 1661*53ee8cc1Swenshuai.xi #define AUDD_DROP_PKT_CNT_CLR 0x0020UL 1662*53ee8cc1Swenshuai.xi #define V_DIS_CNTR_PKT_CNT_CLR 0x0100UL 1663*53ee8cc1Swenshuai.xi #define V3D_DIS_CNTR_PKT_CNT_CLR 0x0200UL 1664*53ee8cc1Swenshuai.xi #define AUD_DIS_CNTR_PKT_CNT_CLR 0x0400UL 1665*53ee8cc1Swenshuai.xi #define AUDB_DIS_CNTR_PKT_CNT_CLR 0x0800UL 1666*53ee8cc1Swenshuai.xi #define AUDC_DIS_CNTR_PKT_CNT_CLR 0x1000UL 1667*53ee8cc1Swenshuai.xi #define AUDD_DIS_CNTR_PKT_CNT_CLR 0x2000UL 1668*53ee8cc1Swenshuai.xi 1669*53ee8cc1Swenshuai.xi REG16 PktCntSrc; // 0x7e 1670*53ee8cc1Swenshuai.xi #define VID_SRC_MASK 0x0007UL 1671*53ee8cc1Swenshuai.xi #define VID_SRC_SHIFT 0UL 1672*53ee8cc1Swenshuai.xi #define V3D_SRC_MASK 0x0031UL 1673*53ee8cc1Swenshuai.xi #define V3D_SRC_SHIFT 3UL 1674*53ee8cc1Swenshuai.xi #define AUD_SRC_MASK 0x01C0UL 1675*53ee8cc1Swenshuai.xi #define AUD_SRC_SHIFT 6UL 1676*53ee8cc1Swenshuai.xi #define AUDB_SRC_MASK 0x0E00UL 1677*53ee8cc1Swenshuai.xi #define AUDB_SRC_SHIFT 9UL 1678*53ee8cc1Swenshuai.xi 1679*53ee8cc1Swenshuai.xi REG16 DebugSrcSel; // 0x7f 1680*53ee8cc1Swenshuai.xi #define SRC_SEL_MASK 0x0001UL 1681*53ee8cc1Swenshuai.xi #define DROP_PKT_MODE_MASK 0x0002UL 1682*53ee8cc1Swenshuai.xi #define PIDFLT_SRC_SEL_MASK 0x001CUL 1683*53ee8cc1Swenshuai.xi #define TSIF_SRC_SEL_MASK 0x00E0UL 1684*53ee8cc1Swenshuai.xi #define TSIF_SRC_SEL_SHIFT 5UL 1685*53ee8cc1Swenshuai.xi #define TSIF_SRC_SEL_TSIF0 0x000UL 1686*53ee8cc1Swenshuai.xi #define TSIF_SRC_SEL_TSIF1 0x001UL 1687*53ee8cc1Swenshuai.xi #define TSIF_SRC_SEL_TSIF2 0x002UL 1688*53ee8cc1Swenshuai.xi #define TSIF_SRC_SEL_TSIF_FI 0x004UL 1689*53ee8cc1Swenshuai.xi #define AV_PKT_SRC_SEL 0x0100UL 1690*53ee8cc1Swenshuai.xi #define AV_PKT_SRC_SEL_MASK 0x0100UL 1691*53ee8cc1Swenshuai.xi #define AV_PKT_SRC_SEL_SHIFT 8UL 1692*53ee8cc1Swenshuai.xi #define AV_PKT_SRC_VID 0x0 1693*53ee8cc1Swenshuai.xi #define AV_PKT_SRC_AUD 0x1 1694*53ee8cc1Swenshuai.xi #define AV_PKT_SRC_V3D 0x0 1695*53ee8cc1Swenshuai.xi #define AV_PKT_SRC_AUDB 0x1 1696*53ee8cc1Swenshuai.xi #define AV_PKT_SRC_AUDC 0x0 1697*53ee8cc1Swenshuai.xi #define AV_PKT_SRC_AUDD 0x1 1698*53ee8cc1Swenshuai.xi #define CLR_SRC_MASK 0x0E00UL 1699*53ee8cc1Swenshuai.xi #define CLR_SRC_SHIFT 9UL 1700*53ee8cc1Swenshuai.xi #define CLR_SRC_TSIF0 0x0200UL 1701*53ee8cc1Swenshuai.xi #define CLR_SRC_TSIFFI 0x0400UL 1702*53ee8cc1Swenshuai.xi #define CLR_SRC_TSIF1 0x0600UL 1703*53ee8cc1Swenshuai.xi #define CLR_SRC_TSIF2 0x0800UL 1704*53ee8cc1Swenshuai.xi #define CLR_SRC_MMFI0 0x0C00UL 1705*53ee8cc1Swenshuai.xi #define CLR_SRC_MMFI1 0x0E00UL 1706*53ee8cc1Swenshuai.xi 1707*53ee8cc1Swenshuai.xi }REG_Ctrl4; 1708*53ee8cc1Swenshuai.xi 1709*53ee8cc1Swenshuai.xi // TSP part 4 1710*53ee8cc1Swenshuai.xi typedef struct _REG_Ctrl5 1711*53ee8cc1Swenshuai.xi { 1712*53ee8cc1Swenshuai.xi REG16 ATS_Adj_Period; // 0x00 1713*53ee8cc1Swenshuai.xi #define TSP_ATS_ADJ_PERIOD_MASK 0x000FUL 1714*53ee8cc1Swenshuai.xi 1715*53ee8cc1Swenshuai.xi REG16 AtsCfg; // 0x01 1716*53ee8cc1Swenshuai.xi #define TSP_ATS_MODE_FI_ENABLE 0x0001UL 1717*53ee8cc1Swenshuai.xi #define TSP_ATS_OFFSET_FI_ENABLE 0x0002UL 1718*53ee8cc1Swenshuai.xi #define TSP_ATS_OFFSET_FI_SHIFT 8UL 1719*53ee8cc1Swenshuai.xi #define TSP_ATS_OFFSET_FI_MASK 0x0F00UL 1720*53ee8cc1Swenshuai.xi #define TSP_ATS_OFFSET_FI_POSITIVE 0x0000UL 1721*53ee8cc1Swenshuai.xi #define TSP_ATS_OFFSET_FI_NEGATIVE 0x1000UL 1722*53ee8cc1Swenshuai.xi 1723*53ee8cc1Swenshuai.xi REG16 Ts_If_Fi_Cfg; // 0x02 1724*53ee8cc1Swenshuai.xi #define TSP_FIIF_EN 0x0001UL 1725*53ee8cc1Swenshuai.xi #define TSP_FIIF_DATA_SWAP 0x0002UL 1726*53ee8cc1Swenshuai.xi #define TSP_FIIF_P_SEL 0x0004UL 1727*53ee8cc1Swenshuai.xi #define TSP_FIIF_EXT_SYNC_SEL 0x0008UL 1728*53ee8cc1Swenshuai.xi #define TSP_FIIF_MUX_MASK 0x0010UL 1729*53ee8cc1Swenshuai.xi #define TSP_FIIF_MUX_FILE_PATH 0x0000UL 1730*53ee8cc1Swenshuai.xi #define TSP_FIIF_MUX_LIVE_PATH 0x0010UL 1731*53ee8cc1Swenshuai.xi #define TSP_PKT_CHK_SIZE_FI_MASK 0xFF00UL 1732*53ee8cc1Swenshuai.xi #define TSP_PKT_CHK_SIZE_FI_SHIFT 8UL 1733*53ee8cc1Swenshuai.xi 1734*53ee8cc1Swenshuai.xi REG16 MatchPidSel; // 0x03 1735*53ee8cc1Swenshuai.xi #define TSP_MATCH_PID_SEL_MASK 0x000FUL 1736*53ee8cc1Swenshuai.xi #define TSP_MATCH_PID_SEL_SHIFT 0UL 1737*53ee8cc1Swenshuai.xi 1738*53ee8cc1Swenshuai.xi REG16 TsifCfg; // 0x04 1739*53ee8cc1Swenshuai.xi #define TSP_TSIFCFG_TSIF0_TSOBLK_EN 0x0100UL 1740*53ee8cc1Swenshuai.xi #define TSP_TSIFCFG_TSIF1_TSOBLK_EN 0x0200UL 1741*53ee8cc1Swenshuai.xi #define TSP_TSIFCFG_TSIF2_TSOBLK_EN 0x0400UL 1742*53ee8cc1Swenshuai.xi #define TSP_TSIFCFG_TSIFFI_TSOBLK_EN 0x0800UL 1743*53ee8cc1Swenshuai.xi #define TSP_TSIFCFG_WB_FSM_RESET 0x1000UL 1744*53ee8cc1Swenshuai.xi #define TSP_TSIFCFG_WB_FSM_RESET_FINISH 0x2000UL 1745*53ee8cc1Swenshuai.xi 1746*53ee8cc1Swenshuai.xi REG16 TraceMarkCfg; // 0x05 1747*53ee8cc1Swenshuai.xi #define TSP_TRACE_MARK_VID_EN 0x0001UL 1748*53ee8cc1Swenshuai.xi #define TSP_TRACE_MARK_V3D_EN 0x0002UL 1749*53ee8cc1Swenshuai.xi #define TSP_TRACE_MARK_AUD_EN 0x0004UL 1750*53ee8cc1Swenshuai.xi #define TSP_TRACE_MARK_AUDB_EN 0x0008UL 1751*53ee8cc1Swenshuai.xi #define TSP_TRACE_MARK_AUDC_EN 0x0010UL 1752*53ee8cc1Swenshuai.xi #define TSP_TRACE_MARK_AUDD_EN 0x0020UL 1753*53ee8cc1Swenshuai.xi 1754*53ee8cc1Swenshuai.xi REG16 HwCfg0; // 0x06 1755*53ee8cc1Swenshuai.xi #define TSP_FIX_192_TIMER_0_EN 0x0001UL 1756*53ee8cc1Swenshuai.xi #define TSP_VQ_CLR 0x0002UL 1757*53ee8cc1Swenshuai.xi #define TSP_FILTER_NULL_PKT0 0x0004UL 1758*53ee8cc1Swenshuai.xi #define TSP_FILTER_NULL_PKT1 0x0008UL 1759*53ee8cc1Swenshuai.xi #define TSP_FILTER_NULL_PKT2 0x0010UL 1760*53ee8cc1Swenshuai.xi #define TSP_FILTER_NULL_PKT_FILE 0x0020UL 1761*53ee8cc1Swenshuai.xi #define TSP_FLUSH_PVR1_DATA 0x0100UL 1762*53ee8cc1Swenshuai.xi #define TSP_FLUSH_PVR2_DATA 0x0200UL 1763*53ee8cc1Swenshuai.xi 1764*53ee8cc1Swenshuai.xi REG16 InitTimestamp; // 0x07 1765*53ee8cc1Swenshuai.xi #define TSP_INIT_TIMESTAMP_FILEIN 0x0001UL 1766*53ee8cc1Swenshuai.xi #define TSP_INIT_TIMESTAMP_MMFI0 0x0002UL 1767*53ee8cc1Swenshuai.xi #define TSP_INIT_TIMESTAMP_MMFI1 0x0004UL 1768*53ee8cc1Swenshuai.xi #define TSP_MATCH_CNT_FILEIN 0x0008UL // set 1 to enable match cnt function for filein 1769*53ee8cc1Swenshuai.xi #define TSP_MATCH_CNT_THRESHOLD_MASK 0x00F0UL // file in will lost lock when match cnt <= threshold 1770*53ee8cc1Swenshuai.xi #define TSP_MATCH_CNT_THRESHOLD_SHFT 4UL 1771*53ee8cc1Swenshuai.xi #define TSP_INIT_TRUST_SYNC_CNT_MASK 0xFF00UL // reg_init_trust_sync_cnt_value for Filein 1772*53ee8cc1Swenshuai.xi #define TSP_INIT_TRUST_SYNC_CNT_SHFT 8UL // 188 : normal 192 mode (+4 is sync byte) 1773*53ee8cc1Swenshuai.xi // 189 : nagra dongle 192 mode (+3 is sync byte) 1774*53ee8cc1Swenshuai.xi 1775*53ee8cc1Swenshuai.xi REG16 MiuSelCtrl0; // 0x08 1776*53ee8cc1Swenshuai.xi #define TSP_MIU_SEL_FILEIN_MASK 0x0003UL 1777*53ee8cc1Swenshuai.xi #define TSP_MIU_SEL_FILEIN_SHIFT 0UL 1778*53ee8cc1Swenshuai.xi #define TSP_MIU_SEL_SECTION_MASK 0x000CUL 1779*53ee8cc1Swenshuai.xi #define TSP_MIU_SEL_SECTION_SHIFT 2UL 1780*53ee8cc1Swenshuai.xi #define TSP_MIU_SEL_MMFI0_MASK 0x0030UL 1781*53ee8cc1Swenshuai.xi #define TSP_MIU_SEL_MMFI0_SHIFT 4UL 1782*53ee8cc1Swenshuai.xi #define TSP_MIU_SEL_MMFI1_MASK 0x00C0UL 1783*53ee8cc1Swenshuai.xi #define TSP_MIU_SEL_MMFI1_SHIFT 6UL 1784*53ee8cc1Swenshuai.xi #define TSP_MIU_SEL_VQ_RW_MASK 0x0300UL 1785*53ee8cc1Swenshuai.xi #define TSP_MIU_SEL_VQ_RW_SHIFT 8UL 1786*53ee8cc1Swenshuai.xi #define TSP_MIU_SEL_OR_RW_MASK 0x0C00UL 1787*53ee8cc1Swenshuai.xi #define TSP_MIU_SEL_OR_RW_SHIFT 10UL 1788*53ee8cc1Swenshuai.xi #define TSP_MIU_SEL_PVRCB_RW_MASK 0x3000UL 1789*53ee8cc1Swenshuai.xi #define TSP_MIU_SEL_PVRCB_RW_SHIFT 12UL 1790*53ee8cc1Swenshuai.xi 1791*53ee8cc1Swenshuai.xi REG16 MiuSelCtrl1; // 0x09 1792*53ee8cc1Swenshuai.xi #define TSP_MIU_SEL_PVR1_MASK 0x0003UL 1793*53ee8cc1Swenshuai.xi #define TSP_MIU_SEL_PVR1_SHIFT 0UL 1794*53ee8cc1Swenshuai.xi #define TSP_MIU_SEL_PVR2_MASK 0x000CUL 1795*53ee8cc1Swenshuai.xi #define TSP_MIU_SEL_PVR2_SHIFT 2UL 1796*53ee8cc1Swenshuai.xi #define TSP_MIU_SEL_FIQ0_RW_MASK 0x0300UL 1797*53ee8cc1Swenshuai.xi #define TSP_MIU_SEL_FIQ0_RW_SHIFT 8UL 1798*53ee8cc1Swenshuai.xi #define TSP_MIU_SEL_FIQ1_RW_MASK 0x0C00UL 1799*53ee8cc1Swenshuai.xi #define TSP_MIU_SEL_FIQ1_RW_SHIFT 10UL 1800*53ee8cc1Swenshuai.xi 1801*53ee8cc1Swenshuai.xi REG16 MiuRrPri; // 0x0A 1802*53ee8cc1Swenshuai.xi #define TSP_MIU_RR_PRI_ABT0 0x0001UL 1803*53ee8cc1Swenshuai.xi #define TSP_MIU_RR_PRI_ABT1 0x0002UL 1804*53ee8cc1Swenshuai.xi #define TSP_MIU_RR_PRI_ABT2 0x0004UL 1805*53ee8cc1Swenshuai.xi #define TSP_MIU_RR_PRI_ABT3 0x0008UL 1806*53ee8cc1Swenshuai.xi #define TSP_MIU_RR_PRI_ABT4 0x0010UL 1807*53ee8cc1Swenshuai.xi 1808*53ee8cc1Swenshuai.xi REG16 FIQ_MUX_CFG; // 0xB 1809*53ee8cc1Swenshuai.xi #define FIQ_MUX_CFG_MASK 0x0007UL 1810*53ee8cc1Swenshuai.xi #define FIQ_MUX_CFG_SHFT 0UL 1811*53ee8cc1Swenshuai.xi #define FIQ_MUX_CFG_TS0 0x0000UL 1812*53ee8cc1Swenshuai.xi #define FIQ_MUX_CFG_FILE 0x0001UL 1813*53ee8cc1Swenshuai.xi #define FIQ_MUX_CFG_TS1 0x0002UL 1814*53ee8cc1Swenshuai.xi #define FIQ_MUX_CFG_TS2 0x0003UL 1815*53ee8cc1Swenshuai.xi 1816*53ee8cc1Swenshuai.xi REG16 HWeco2; // 0xC 1817*53ee8cc1Swenshuai.xi #define HW_ECO_TIMESTAMP_RING_BACK 0x0001UL // set 1 to fix time stamp ring back from 32'hffff_ffff 1818*53ee8cc1Swenshuai.xi #define HW_ECO_LPCR_RING_BACK 0x0002UL // set 1 to fix lpcr ring back from 32'hffff_ffff 1819*53ee8cc1Swenshuai.xi #define NMATCH_DISABLE 0x0008UL // set 1 to disable secflt_not_match 1820*53ee8cc1Swenshuai.xi #define SCRAMB_BIT_AFTER_CA 0x0010UL // set 1 to see match pid scramble status after ca on TSP1,0c~0d 1821*53ee8cc1Swenshuai.xi #define HW_ECO_TS_SYNC_OUT_DELAY 0x0020UL // set 1 to fix MxL FIQ no timestamp issue 1822*53ee8cc1Swenshuai.xi #define HW_ECO_TS_SYNC_OUT_REVERSE_BLK 0x0040UL // set 1 to fix MxL FIQ no timestamp issue & reverse block 1823*53ee8cc1Swenshuai.xi #define HW_ECO_FIQ_INPUT 0x0080UL // set 1 to fix MxL FIQ sync early issue 1824*53ee8cc1Swenshuai.xi #define SECFLT_CTRL_DMA_DISABLE 0x0100UL // set 1 to disable sec_dma update section sram table 1825*53ee8cc1Swenshuai.xi #define PKT_CONVERTER_FIRST_SYNC_VLD_MASK 0x0200UL // set 1 to enable first sync valid mask for pkt_converter 1826*53ee8cc1Swenshuai.xi 1827*53ee8cc1Swenshuai.xi REG16 dummy0[0x10-0xD]; // 0xD~0xF 1828*53ee8cc1Swenshuai.xi 1829*53ee8cc1Swenshuai.xi REG16 TS_MUX_CFG0; // 0x10 1830*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TS0_MUX_MASK 0x000FUL 1831*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TS0_MUX_SHIFT 0UL 1832*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TS1_MUX_MASK 0x00F0UL 1833*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TS1_MUX_SHIFT 4UL 1834*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TS2_MUX_MASK 0x0F00UL 1835*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TS2_MUX_SHIFT 8UL 1836*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TSFI_MUX_MASK 0xF000UL 1837*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TSFI_MUX_SHIFT 12UL 1838*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TS_MUX_TS0 0x0000UL 1839*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TS_MUX_TS1 0x0001UL 1840*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TS_MUX_TS2 0x0002UL 1841*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TS_MUX_TSO 0x0006UL 1842*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TS_MUX_DMD 0x0007UL 1843*53ee8cc1Swenshuai.xi REG16 TS_MUX_CFG1; // 0x11 1844*53ee8cc1Swenshuai.xi 1845*53ee8cc1Swenshuai.xi REG16 TS_MUX_CFG_S2P; // 0x12 1846*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_S2P0_MUX_MASK 0x000FUL 1847*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_S2P1_MUX_MASK 0x00F0UL 1848*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_S2P0_MUX_SHIFT 0 1849*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_S2P1_MUX_SHIFT 4 1850*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_S2P_MUX_TS0 0x0000UL 1851*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_S2P_MUX_TS1 0x0001UL 1852*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_S2P_MUX_TS2 0x0002UL 1853*53ee8cc1Swenshuai.xi 1854*53ee8cc1Swenshuai.xi REG16 TS_MUX_CFG0_TSOIN; // 0x13 1855*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TSOIN0_MUX_MASK 0x000FUL 1856*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TSOIN0_MUX_SHIFT 0UL 1857*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TSOIN1_MUX_MASK 0x00F0UL 1858*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TSOIN1_MUX_SHIFT 4UL 1859*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TSOIN2_MUX_MASK 0x0F00UL 1860*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TSOIN2_MUX_SHIFT 8UL 1861*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TSO_MUX_TS0 0x0000UL 1862*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TSO_MUX_TS1 0x0001UL 1863*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TSO_MUX_TS2 0x0002UL 1864*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TSO_MUX_DMD 0x0007UL 1865*53ee8cc1Swenshuai.xi 1866*53ee8cc1Swenshuai.xi REG16 TSP5_Reserve_14; // 0x14 1867*53ee8cc1Swenshuai.xi 1868*53ee8cc1Swenshuai.xi REG16 TS_MUX_CFG_TSOOUT; // 0x15 1869*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TSOOUT_MASK 0x000FUL 1870*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TSOOUT_FROM_TSO 0x0000UL 1871*53ee8cc1Swenshuai.xi #define TS_MUX_CFG_TSOOUT_FROM_S2P 0x0001UL 1872*53ee8cc1Swenshuai.xi 1873*53ee8cc1Swenshuai.xi REG16 TS_MMT_MUX_CFG; // 0x16 1874*53ee8cc1Swenshuai.xi #define TS_MMT_MUX_CFG_MASK 0x000FUL 1875*53ee8cc1Swenshuai.xi #define TS_MMT_MUX_CFG_TS_MUX_TS0 0x0000UL 1876*53ee8cc1Swenshuai.xi #define TS_MMT_MUX_CFG_TS_MUX_TS1 0x0001UL 1877*53ee8cc1Swenshuai.xi #define TS_MMT_MUX_CFG_TS_MUX_TS2 0x0002UL 1878*53ee8cc1Swenshuai.xi #define TS_MMT_MUX_CFG_TS_MUX_TSO 0x0006UL 1879*53ee8cc1Swenshuai.xi REG16 dummy1[0x20-0x17]; // 0x17~0x1F 1880*53ee8cc1Swenshuai.xi 1881*53ee8cc1Swenshuai.xi REG32 FileIn_Dmar_LBnd; // 0x20 1882*53ee8cc1Swenshuai.xi #define TS_FILEIN_DMAR_LBND_MASK 0x0FFFFFFFUL 1883*53ee8cc1Swenshuai.xi 1884*53ee8cc1Swenshuai.xi REG32 FileIn_Dmar_UBnd; // 0x22 1885*53ee8cc1Swenshuai.xi #define TS_FILEIN_DMAR_UBND_MASK 0x0FFFFFFFUL 1886*53ee8cc1Swenshuai.xi 1887*53ee8cc1Swenshuai.xi REG32 MMFileIn0_Dmar_LBnd; // 0x24 1888*53ee8cc1Swenshuai.xi #define TS_MMFILEIN0_DMAR_LBND_MASK 0x0FFFFFFFUL 1889*53ee8cc1Swenshuai.xi 1890*53ee8cc1Swenshuai.xi REG32 MMFileIn0_Dmar_UBnd; // 0x26 1891*53ee8cc1Swenshuai.xi #define TS_MMFILEIN0_DMAR_UBND_MASK 0x0FFFFFFFUL 1892*53ee8cc1Swenshuai.xi 1893*53ee8cc1Swenshuai.xi REG32 MMFileIn1_Dmar_LBnd; // 0x28 1894*53ee8cc1Swenshuai.xi #define TS_MMFILEIN1_DMAR_LBND_MASK 0x0FFFFFFFUL 1895*53ee8cc1Swenshuai.xi 1896*53ee8cc1Swenshuai.xi REG32 MMFileIn1_Dmar_UBnd; // 0x2A 1897*53ee8cc1Swenshuai.xi #define TS_MMFILEIN1_DMAR_UBND_MASK 0x0FFFFFFFUL 1898*53ee8cc1Swenshuai.xi 1899*53ee8cc1Swenshuai.xi REG32 Orz_Dmar_LBnd; // 0x2C 1900*53ee8cc1Swenshuai.xi #define TS_ORZ_DMAR_LBND_MASK 0x0FFFFFFFUL 1901*53ee8cc1Swenshuai.xi 1902*53ee8cc1Swenshuai.xi REG32 Orz_Dmar_UBnd; // 0x2E 1903*53ee8cc1Swenshuai.xi #define TS_ORZ_DMAR_UBND_MASK 0x0FFFFFFFUL 1904*53ee8cc1Swenshuai.xi 1905*53ee8cc1Swenshuai.xi REG32 VQTX0_Dmar_LBnd; // 0x30 1906*53ee8cc1Swenshuai.xi #define TS_VQTX0_DMAR_LBND_MASK 0x0FFFFFFFUL 1907*53ee8cc1Swenshuai.xi 1908*53ee8cc1Swenshuai.xi REG32 VQTX0_Dmar_UBnd; // 0x32 1909*53ee8cc1Swenshuai.xi #define TS_VQTX0_DMAR_UBND_MASK 0x0FFFFFFFUL 1910*53ee8cc1Swenshuai.xi 1911*53ee8cc1Swenshuai.xi REG32 VQTX1_Dmar_LBnd; // 0x34 1912*53ee8cc1Swenshuai.xi #define TS_VQTX1_DMAR_LBND_MASK 0x0FFFFFFFUL 1913*53ee8cc1Swenshuai.xi 1914*53ee8cc1Swenshuai.xi REG32 VQTX1_Dmar_UBnd; // 0x36 1915*53ee8cc1Swenshuai.xi #define TS_VQTX1_DMAR_UBND_MASK 0x0FFFFFFFUL 1916*53ee8cc1Swenshuai.xi 1917*53ee8cc1Swenshuai.xi REG32 VQTX2_Dmar_LBnd; // 0x38 1918*53ee8cc1Swenshuai.xi #define TS_VQTX2_DMAR_LBND_MASK 0x0FFFFFFFUL 1919*53ee8cc1Swenshuai.xi 1920*53ee8cc1Swenshuai.xi REG16 dummy_3A_3F[6]; // 0x3A~0x3F 1921*53ee8cc1Swenshuai.xi 1922*53ee8cc1Swenshuai.xi REG32 VQTX2_Dmar_UBnd; // 0x40 1923*53ee8cc1Swenshuai.xi #define TS_VQTX2_DMAR_UBND_MASK 0x0FFFFFFFUL 1924*53ee8cc1Swenshuai.xi 1925*53ee8cc1Swenshuai.xi REG32 VQTX3_Dmar_LBnd; // 0x42 1926*53ee8cc1Swenshuai.xi #define TS_VQTX3_DMAR_LBND_MASK 0x0FFFFFFFUL 1927*53ee8cc1Swenshuai.xi 1928*53ee8cc1Swenshuai.xi REG32 VQTX3_Dmar_UBnd; // 0x44 1929*53ee8cc1Swenshuai.xi #define TS_VQTX3_DMAR_UBND_MASK 0x0FFFFFFFUL 1930*53ee8cc1Swenshuai.xi 1931*53ee8cc1Swenshuai.xi REG32 VQRX_Dmar_LBnd; // 0x46 1932*53ee8cc1Swenshuai.xi #define TS_VQRX_DMAR_LBND_MASK 0x0FFFFFFFUL 1933*53ee8cc1Swenshuai.xi 1934*53ee8cc1Swenshuai.xi REG32 VQRX_Dmar_UBnd; // 0x48 1935*53ee8cc1Swenshuai.xi #define TS_VQRX_DMAR_UBND_MASK 0x0FFFFFFFUL 1936*53ee8cc1Swenshuai.xi 1937*53ee8cc1Swenshuai.xi REG32 Fiq0_Dmar_LBnd; // 0x4A 1938*53ee8cc1Swenshuai.xi #define TS_Fiq0_DMAR_LBND_MASK 0x0FFFFFFFUL 1939*53ee8cc1Swenshuai.xi 1940*53ee8cc1Swenshuai.xi REG32 Fiq0_Dmar_UBnd; // 0x4C 1941*53ee8cc1Swenshuai.xi #define TS_Fiq0_DMAR_UBND_MASK 0x0FFFFFFFUL 1942*53ee8cc1Swenshuai.xi 1943*53ee8cc1Swenshuai.xi REG32 Fiq1_Dmar_LBnd; // 0x4E 1944*53ee8cc1Swenshuai.xi #define TS_Fiq1_DMAR_LBND_MASK 0x0FFFFFFFUL 1945*53ee8cc1Swenshuai.xi 1946*53ee8cc1Swenshuai.xi REG32 Fiq1_Dmar_UBnd; // 0x50 1947*53ee8cc1Swenshuai.xi #define TS_Fiq1_DMAR_UBND_MASK 0x0FFFFFFFUL 1948*53ee8cc1Swenshuai.xi 1949*53ee8cc1Swenshuai.xi REG16 dummy2[0x60-0x52]; // 0x52~0x5F 1950*53ee8cc1Swenshuai.xi 1951*53ee8cc1Swenshuai.xi REG16 Dma_Ns_Cfg; // 0x60 1952*53ee8cc1Swenshuai.xi #define TS_DMA_NS_CTRL_FILEIN 0x0001UL 1953*53ee8cc1Swenshuai.xi #define TS_DMA_NS_CTRL_MMFI0 0x0002UL 1954*53ee8cc1Swenshuai.xi #define TS_DMA_NS_CTRL_MMFI1 0x0004UL 1955*53ee8cc1Swenshuai.xi #define TS_DMA_NS_CTRL_PVR1 0x0008UL 1956*53ee8cc1Swenshuai.xi #define TS_DMA_NS_CTRL_PVR2 0x0010UL 1957*53ee8cc1Swenshuai.xi #define TS_DMA_NS_CTRL_VQ 0x0020UL 1958*53ee8cc1Swenshuai.xi #define TS_DMA_NS_CTRL_ORZ 0x0040UL 1959*53ee8cc1Swenshuai.xi #define TS_DMA_NS_CTRL_SEC 0x0080UL 1960*53ee8cc1Swenshuai.xi #define TS_DMA_NS_CTRL_FIQ0 0x0100UL 1961*53ee8cc1Swenshuai.xi #define TS_DMA_NS_CTRL_FIQ1 0x0200UL 1962*53ee8cc1Swenshuai.xi 1963*53ee8cc1Swenshuai.xi REG16 Dma_Be_Cfg; // 0x61 1964*53ee8cc1Swenshuai.xi #define TS_DMA_BE_CTRL_FILEIN 0x0001UL 1965*53ee8cc1Swenshuai.xi #define TS_DMA_BE_CTRL_MMFI0 0x0002UL 1966*53ee8cc1Swenshuai.xi #define TS_DMA_BE_CTRL_MMFI1 0x0004UL 1967*53ee8cc1Swenshuai.xi #define TS_DMA_BE_CTRL_PVR1 0x0008UL 1968*53ee8cc1Swenshuai.xi #define TS_DMA_BE_CTRL_PVR2 0x0010UL 1969*53ee8cc1Swenshuai.xi #define TS_DMA_BE_CTRL_VQ 0x0020UL 1970*53ee8cc1Swenshuai.xi #define TS_DMA_BE_CTRL_ORZ 0x0040UL 1971*53ee8cc1Swenshuai.xi #define TS_DMA_BE_CTRL_SEC 0x0080UL 1972*53ee8cc1Swenshuai.xi #define TS_DMA_BE_CTRL_FIQ0 0x0100UL 1973*53ee8cc1Swenshuai.xi #define TS_DMA_BE_CTRL_FIQ1 0x0200UL 1974*53ee8cc1Swenshuai.xi 1975*53ee8cc1Swenshuai.xi REG16 MIU_NsUseTee_Cfg; // 0x62 1976*53ee8cc1Swenshuai.xi #define TS_MIU_NS_USE_TEE_WP_RP_FILEIN 0x0001UL 1977*53ee8cc1Swenshuai.xi #define TS_MIU_NS_USE_TEE_WP_RP_MMFI0 0x0002UL 1978*53ee8cc1Swenshuai.xi #define TS_MIU_NS_USE_TEE_WP_RP_MMFI1 0x0004UL 1979*53ee8cc1Swenshuai.xi 1980*53ee8cc1Swenshuai.xi REG32 INIT_TIMESTAMP_FILE; // 0x63 1981*53ee8cc1Swenshuai.xi REG32 INIT_TIMESTAMP_MMFI0; // 0x65 1982*53ee8cc1Swenshuai.xi REG32 INIT_TIMESTAMP_MMFI1; // 0x67 1983*53ee8cc1Swenshuai.xi 1984*53ee8cc1Swenshuai.xi }REG_Ctrl5; 1985*53ee8cc1Swenshuai.xi 1986*53ee8cc1Swenshuai.xi typedef struct _REG_Ctrl6 1987*53ee8cc1Swenshuai.xi { 1988*53ee8cc1Swenshuai.xi REG32 PCR64_3_L; // 0x00 1989*53ee8cc1Swenshuai.xi REG32 PCR64_3_H; // 0x02 1990*53ee8cc1Swenshuai.xi REG32 PCR64_4_L; // 0x04 1991*53ee8cc1Swenshuai.xi REG32 PCR64_4_H; // 0x06 1992*53ee8cc1Swenshuai.xi }REG_Ctrl6; 1993*53ee8cc1Swenshuai.xi 1994*53ee8cc1Swenshuai.xi // TSP: ts sample part 1995*53ee8cc1Swenshuai.xi typedef struct _REG_TS_Sample 1996*53ee8cc1Swenshuai.xi { 1997*53ee8cc1Swenshuai.xi REG16 TS0_Clk_Sample; // 0x00 1998*53ee8cc1Swenshuai.xi #define TS0_PHASE_ADJUST_COUNT_MASK 0x001FUL 1999*53ee8cc1Swenshuai.xi #define TS0_PHASE_ADJUST_EN 0x0020UL 2000*53ee8cc1Swenshuai.xi #define TS0_RESAMPLE_VOTE_ADJUST_EN 0x0040UL 2001*53ee8cc1Swenshuai.xi 2002*53ee8cc1Swenshuai.xi REG16 TS1_Clk_Sample; // 0x01 2003*53ee8cc1Swenshuai.xi #define TS1_PHASE_ADJUST_COUNT_MASK 0x001FUL 2004*53ee8cc1Swenshuai.xi #define TS1_PHASE_ADJUST_EN 0x0020UL 2005*53ee8cc1Swenshuai.xi #define TS1_RESAMPLE_VOTE_ADJUST_EN 0x0040UL 2006*53ee8cc1Swenshuai.xi 2007*53ee8cc1Swenshuai.xi REG16 TS2_Clk_Sample; // 0x02 2008*53ee8cc1Swenshuai.xi #define TS2_PHASE_ADJUST_COUNT_MASK 0x001FUL 2009*53ee8cc1Swenshuai.xi #define TS2_PHASE_ADJUST_EN 0x0020UL 2010*53ee8cc1Swenshuai.xi #define TS2_RESAMPLE_VOTE_ADJUST_EN 0x0040UL 2011*53ee8cc1Swenshuai.xi 2012*53ee8cc1Swenshuai.xi REG16 TS3_Clk_Sample; // 0x03 2013*53ee8cc1Swenshuai.xi #define TS3_PHASE_ADJUST_COUNT_MASK 0x001FUL 2014*53ee8cc1Swenshuai.xi #define TS3_PHASE_ADJUST_EN 0x0020UL 2015*53ee8cc1Swenshuai.xi #define TS3_RESAMPLE_VOTE_ADJUST_EN 0x0040UL 2016*53ee8cc1Swenshuai.xi 2017*53ee8cc1Swenshuai.xi REG16 TS4_Clk_Sample; // 0x04 2018*53ee8cc1Swenshuai.xi #define TS4_PHASE_ADJUST_COUNT_MASK 0x001FUL 2019*53ee8cc1Swenshuai.xi #define TS4_PHASE_ADJUST_EN 0x0020UL 2020*53ee8cc1Swenshuai.xi #define TS4_RESAMPLE_VOTE_ADJUST_EN 0x0040UL 2021*53ee8cc1Swenshuai.xi 2022*53ee8cc1Swenshuai.xi REG16 TS5_Clk_Sample; // 0x05 2023*53ee8cc1Swenshuai.xi #define TS5_PHASE_ADJUST_COUNT_MASK 0x001FUL 2024*53ee8cc1Swenshuai.xi #define TS5_PHASE_ADJUST_EN 0x0020UL 2025*53ee8cc1Swenshuai.xi #define TS5_RESAMPLE_VOTE_ADJUST_EN 0x0040UL 2026*53ee8cc1Swenshuai.xi 2027*53ee8cc1Swenshuai.xi REG16 TsSample_Reserved0[0x10-0x6]; // 0x06 - 0x0F 2028*53ee8cc1Swenshuai.xi 2029*53ee8cc1Swenshuai.xi REG16 TSO_Clk_Sample; // 0x10 2030*53ee8cc1Swenshuai.xi #define TSO_PHASE_ADJUST_COUNT_MASK 0x001FUL 2031*53ee8cc1Swenshuai.xi #define TSO_PHASE_ADJUST_EN 0x0020UL 2032*53ee8cc1Swenshuai.xi #define TSO_RESAMPLE_VOTE_ADJUST_EN 0x0040UL 2033*53ee8cc1Swenshuai.xi #define TSO_CLK_INVERT 0x0080UL 2034*53ee8cc1Swenshuai.xi 2035*53ee8cc1Swenshuai.xi REG16 TsSample_Reserved1[0x20-0x11]; // 0x11 - 0x1F 2036*53ee8cc1Swenshuai.xi 2037*53ee8cc1Swenshuai.xi REG16 TS_Out_Clk_Sample; // 0x20 (for old path: TSIF2 out) 2038*53ee8cc1Swenshuai.xi #define TS_OUT_PHASE_ADJUST_COUNT_MASK 0x001FUL 2039*53ee8cc1Swenshuai.xi #define TS_OUT_PHASE_ADJUST_EN 0x0020UL 2040*53ee8cc1Swenshuai.xi #define TS_OUT_RESAMPLE_VOTE_ADJUST_EN 0x0040UL 2041*53ee8cc1Swenshuai.xi #define TS_OUT_CLK_INVERT 0x0080UL 2042*53ee8cc1Swenshuai.xi 2043*53ee8cc1Swenshuai.xi REG16 S2P_Out_Clk_Sample; // 0x21 2044*53ee8cc1Swenshuai.xi #define S2P_PHASE_ADJUST_COUNT_MASK 0x001FUL 2045*53ee8cc1Swenshuai.xi #define S2P_PHASE_ADJUST_EN 0x0020UL 2046*53ee8cc1Swenshuai.xi #define S2P_RESAMPLE_VOTE_ADJUST_EN 0x0040UL 2047*53ee8cc1Swenshuai.xi #define S2P_CLK_INVERT 0x0080UL 2048*53ee8cc1Swenshuai.xi 2049*53ee8cc1Swenshuai.xi REG16 S2P1_Out_Clk_Sample; // 0x22 2050*53ee8cc1Swenshuai.xi #define S2P1_PHASE_ADJUST_COUNT_MASK 0x001FUL 2051*53ee8cc1Swenshuai.xi #define S2P1_PHASE_ADJUST_EN 0x0020UL 2052*53ee8cc1Swenshuai.xi #define S2P1_RESAMPLE_VOTE_ADJUST_EN 0x0040UL 2053*53ee8cc1Swenshuai.xi #define S2P1_CLK_INVERT 0x0080UL 2054*53ee8cc1Swenshuai.xi 2055*53ee8cc1Swenshuai.xi }REG_TS_Sample; 2056*53ee8cc1Swenshuai.xi 2057*53ee8cc1Swenshuai.xi // Firmware status 2058*53ee8cc1Swenshuai.xi #define TSP_FW_STATE_MASK 0xFFFF0000UL 2059*53ee8cc1Swenshuai.xi #define TSP_FW_STATE_LOAD 0x00010000UL 2060*53ee8cc1Swenshuai.xi #define TSP_FW_STATE_ENG_OVRUN 0x00020000UL 2061*53ee8cc1Swenshuai.xi #define TSP_FW_STATE_ENG1_OVRUN 0x00040000UL //[reserved] 2062*53ee8cc1Swenshuai.xi #define TSP_FW_STATE_IC_ENABLE 0x01000000UL 2063*53ee8cc1Swenshuai.xi #define TSP_FW_STATE_DC_ENABLE 0x02000000UL 2064*53ee8cc1Swenshuai.xi #define TSP_FW_STATE_IS_ENABLE 0x04000000UL 2065*53ee8cc1Swenshuai.xi #define TSP_FW_STATE_DS_ENABLE 0x08000000UL 2066*53ee8cc1Swenshuai.xi 2067*53ee8cc1Swenshuai.xi // TSP AEON specific IP address 2068*53ee8cc1Swenshuai.xi #define OPENRISC_IP_1_ADDR 0x00200000UL 2069*53ee8cc1Swenshuai.xi #define OPENRISC_IP_1_SIZE 0x00020000UL 2070*53ee8cc1Swenshuai.xi #define OPENRISC_IP_2_ADDR 0x90000000UL 2071*53ee8cc1Swenshuai.xi #define OPENRISC_IP_2_SIZE 0x00010000UL 2072*53ee8cc1Swenshuai.xi #define OPENRISC_IP_3_ADDR 0x40080000UL 2073*53ee8cc1Swenshuai.xi #define OPENRISC_IP_3_SIZE 0x00020000UL 2074*53ee8cc1Swenshuai.xi #define OPENRISC_QMEM_ADDR 0x00000000UL 2075*53ee8cc1Swenshuai.xi #define OPENRISC_QMEM_SIZE 0x00003000UL 2076*53ee8cc1Swenshuai.xi #endif // _TSP_REG_H_ 2077