xref: /utopia/UTPA2-700.0.x/modules/dmx/hal/M7821/tso/halTSO.c (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1 //<MStar Software>
2 //******************************************************************************
3 // MStar Software
4 // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5 // All software, firmware and related documentation herein ("MStar Software") are
6 // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7 // law, including, but not limited to, copyright law and international treaties.
8 // Any use, modification, reproduction, retransmission, or republication of all
9 // or part of MStar Software is expressly prohibited, unless prior written
10 // permission has been granted by MStar.
11 //
12 // By accessing, browsing and/or using MStar Software, you acknowledge that you
13 // have read, understood, and agree, to be bound by below terms ("Terms") and to
14 // comply with all applicable laws and regulations:
15 //
16 // 1. MStar shall retain any and all right, ownership and interest to MStar
17 //    Software and any modification/derivatives thereof.
18 //    No right, ownership, or interest to MStar Software and any
19 //    modification/derivatives thereof is transferred to you under Terms.
20 //
21 // 2. You understand that MStar Software might include, incorporate or be
22 //    supplied together with third party`s software and the use of MStar
23 //    Software may require additional licenses from third parties.
24 //    Therefore, you hereby agree it is your sole responsibility to separately
25 //    obtain any and all third party right and license necessary for your use of
26 //    such third party`s software.
27 //
28 // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29 //    MStar`s confidential information and you agree to keep MStar`s
30 //    confidential information in strictest confidence and not disclose to any
31 //    third party.
32 //
33 // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34 //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35 //    without limitation, any warranties of merchantability, non-infringement of
36 //    intellectual property rights, fitness for a particular purpose, error free
37 //    and in conformity with any international standard.  You agree to waive any
38 //    claim against MStar for any loss, damage, cost or expense that you may
39 //    incur related to your use of MStar Software.
40 //    In no event shall MStar be liable for any direct, indirect, incidental or
41 //    consequential damages, including without limitation, lost of profit or
42 //    revenues, lost or damage of data, and unauthorized system use.
43 //    You agree that this Section 4 shall still apply without being affected
44 //    even if MStar Software has been modified by MStar in accordance with your
45 //    request or instruction for your use, except otherwise agreed by both
46 //    parties in writing.
47 //
48 // 5. If requested, MStar may from time to time provide technical supports or
49 //    services in relation with MStar Software to you for your use of
50 //    MStar Software in conjunction with your or your customer`s product
51 //    ("Services").
52 //    You understand and agree that, except otherwise agreed by both parties in
53 //    writing, Services are provided on an "AS IS" basis and the warranty
54 //    disclaimer set forth in Section 4 above shall apply.
55 //
56 // 6. Nothing contained herein shall be construed as by implication, estoppels
57 //    or otherwise:
58 //    (a) conferring any license or right to use MStar name, trademark, service
59 //        mark, symbol or any other identification;
60 //    (b) obligating MStar or any of its affiliates to furnish any person,
61 //        including without limitation, you and your customers, any assistance
62 //        of any kind whatsoever, or any information; or
63 //    (c) conferring any license or right under any intellectual property right.
64 //
65 // 7. These terms shall be governed by and construed in accordance with the laws
66 //    of Taiwan, R.O.C., excluding its conflict of law rules.
67 //    Any and all dispute arising out hereof or related hereto shall be finally
68 //    settled by arbitration referred to the Chinese Arbitration Association,
69 //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70 //    Rules of the Association by three (3) arbitrators appointed in accordance
71 //    with the said Rules.
72 //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73 //    be English.
74 //    The arbitration award shall be final and binding to both parties.
75 //
76 //******************************************************************************
77 //<MStar Software>
78 ////////////////////////////////////////////////////////////////////////////////
79 //
80 // Copyright (c) 2011-2013 MStar Semiconductor, Inc.
81 // All rights reserved.
82 //
83 // Unless otherwise stipulated in writing, any and all information contained
84 // herein regardless in any format shall remain the sole proprietary of
85 // MStar Semiconductor Inc. and be kept in strict confidence
86 // ("MStar Confidential Information") by the recipient.
87 // Any unauthorized act including without limitation unauthorized disclosure,
88 // copying, use, reproduction, sale, distribution, modification, disassembling,
89 // reverse engineering and compiling of the contents of MStar Confidential
90 // Information is unlawful and strictly prohibited. MStar hereby reserves the
91 // rights to any and all damages, losses, costs and expenses resulting therefrom.
92 //
93 ////////////////////////////////////////////////////////////////////////////////
94 
95 ////////////////////////////////////////////////////////////////////////////////////////////////////
96 // file   halTSO.c
97 // @brief  TS I/O HAL
98 // @author MStar Semiconductor,Inc.
99 ////////////////////////////////////////////////////////////////////////////////////////////////////
100 #include "halTSO.h"
101 #include "halCHIP.h"
102 
103 #ifdef  CONFIG_MSTAR_CLKM
104 #include "drvCLKM.h"
105 #endif //CONFIG_MSTAR_CLKM
106 
107 
108 //--------------------------------------------------------------------------------------------------
109 //  Driver Compiler Option
110 //--------------------------------------------------------------------------------------------------
111 #define TSP_HAL_REG_SAFE_MODE       1UL             // Register protection access between 1 task and 1+ ISR
112 
113 //-------------------------------------------------------------------------------------------------
114 //  Local Structures
115 //-------------------------------------------------------------------------------------------------
116 typedef struct _HalTSO_OutPad
117 {
118     MS_U16        u16OutPad[TSO_ENGINE_NUM];
119     MS_U16        u16TSCfgOld[TSO_ENGINE_NUM];
120     MS_U16        u16TSOutModeOld[TSO_ENGINE_NUM];
121 } HalTSO_OutPad;
122 
123 //--------------------------------------------------------------------------------------------------
124 //  TSP Hardware Abstraction Layer
125 //--------------------------------------------------------------------------------------------------
126 static REG_Ctrl_TSO* _TSOCtrl = NULL;
127 static REG_Ctrl_TSO1* _TSOCtrl1 = NULL;
128 static REG_Ctrl_TSO2* _TSOCtrl2 = NULL;
129 
130 
131 static MS_VIRT        _virtTSORegBase = 0;
132 static MS_PHY         _phyTSOFiMiuOffset[TSO_FILE_IF_NUM] = {[0 ... (TSO_FILE_IF_NUM-1)] = 0UL};
133 static MS_PHY         _phyTSOVQiMiuOffset = 0UL;
134 static MS_PHY         _phyPVRBufMiuOffset = 0UL;
135 
136 static HalTSO_OutPad  _stOutPadCtrl;
137 
138 #ifdef MSOS_TYPE_LINUX_KERNEL
139 static MS_U16         _u16TSORegArray[2][128];
140 static MS_U16         _u16TSOTopReg[3][8];
141 #endif
142 
143 
144 //[NOTE] Jerry
145 // Some register has write order, for example, writing PCR_L will disable PCR counter
146 // writing PCR_M trigger nothing, writing PCR_H will enable PCR counter
147 #define _HAL_REG32_W(reg, value)    do { (reg)->L = ((value) & 0x0000FFFFUL);                          \
148                                          (reg)->H = ((value) >> 16UL); } while(0)
149 
150 #define _HAL_REG16_W(reg, value)    (reg)->data = (value);
151 
152 #define TSO0_REG(addr)              (*((volatile MS_U16*)(_virtTSORegBase + REG_CTRL_BASE_TSO + ((addr)<<2UL))))
153 #define TSO1_REG(addr)              (*((volatile MS_U16*)(_virtTSORegBase + REG_CTRL_BASE_TSO1 + ((addr)<<2UL))))
154 
155 //--------------------------------------------------------------------------------------------------
156 //  Macro of bit operations
157 //--------------------------------------------------------------------------------------------------
158 #define HAS_FLAG(flag, bit)        ((flag) & (bit))
159 #define SET_FLAG(flag, bit)        ((flag)|= (bit))
160 #define RESET_FLAG(flag, bit)      ((flag)&= (~(bit)))
161 #define SET_FLAG1(flag, bit)       ((flag)|  (bit))
162 #define RESET_FLAG1(flag, bit)     ((flag)&  (~(bit)))
163 
164 #define TSO_CLKGEN0_REG(addr)       (*((volatile MS_U16*)(_virtTSORegBase + 0x1600UL + ((addr)<<2UL))))
165     #define REG_CLKGEN0_TSO_IN                          0x27UL
166         #define REG_CLKGEN0_TSO_TRACE_MASK              0x000FUL
167             #define REG_CLKGEN0_TSO_TRACE_DISABLE       0x0001UL
168             #define REG_CLKGEN0_TSO_TRACE_INVERT        0x0002UL
169             #define REG_CLKGEN0_TSO_TRACE_216M          0x0000UL
170         #define REG_CLKGEN0_TSO_IN_MASK                 0x1F00UL
171         #define REG_CLKGEN0_TSO_IN_SHIFT                8UL
172         #define REG_CLKGEN0_TSO_IN_DISABLE              0x0100UL
173         #define REG_CLKGEN0_TSO_IN_INVERT               0x0200UL
174         // bit[12:8]  -> 0: disable clock
175         //                   1: invert clock
176         //                   bit [4:2] -> 000: Sel TS0 Clk
177         //                                     001: Sel TS1 Clk
178         //                                     010: Sel TS2 Clk
179         //                                     011: Sel TS3 Clk
180         //                                     100: Sel TS4 Clk
181         //                                     101: Sel TS5 Clk
182         //                                     110: Sel Dmd Clk
183     #define REG_CLKGEN0_TSO_OUT_PHASE                   0x7CUL
184         #define REG_CLKGEN0_TSO_OUT_DIVNUM_MASK         0x001FUL
185         #define REG_CLKGEN0_TSO_OUT_PH_TUN_NUM_MASK     0x1F00UL
186         #define REG_CLKGEN0_TSO_OUT_PH_TUN_NUM_SHIFT    8UL
187 
188     #define REG_CLKGEN0_TSO_OUT_CLK                     0x7DUL
189         #define REG_CLKGEN0_TSO_OUT_DIV_SEL_MASK        0x0001UL
190         // bit[0]    ->  0: CLK_DMPLLDIV2
191         //                   1: CLK_DMPLLDIV3
192         #define REG_CLKGEN0_TSO_OUT_INV                 0x0002UL
193         #define REG_CLKGEN0_TSO_OUT_PHASE_TUN_ENABLE    0x0004UL
194         #define REG_CLKGEN1_TSO_OUT_PRE_CLK_MASK        0x0070UL
195         #define REG_CLKGEN1_TSO_OUT_PRE_CLK_SHIFT       4UL
196         // bit[6:4]  -> 000:CLK_TS0_IN
197         //                     001:CLK_TS1_IN
198         //                     010:CLK_TS2_IN
199         //                     011:CLK_TS3_IN
200         //                     100:CLK_TS4_IN
201         //                     101:CLK_TS5_IN
202         #define REG_CLKGEN0_TSO_OUT_CLK_MASK            0x1F00UL
203             #define REG_CLKGEN0_TSO_OUT_CLK_DISABLE     0x0100UL
204             #define REG_CLKGEN0_TSO_OUT_CLK_INVERT      0x0200UL
205         // bit[12:8]  ->  0: disable clock
206         //                     1: invert clock
207         //                     bit [4:2] -> 000: TSO_OUT_DIV2 (clock/2N+1)
208         //                                       001: 62MHz
209         //                                       010: 54MHz
210         //                                       011: clk_p_tso_out (live in)
211         //                                       100: clk_p_tso_out_div8 (live in)
212         //                                       101: 27MHz
213         //                                       111: clk_demod_ts_p
214     #define REG_CLKGEN0_RESERVED0                       0x7EUL
215         #define REG_CLKGEN0_RES0_CLKTSO_TOPAD_INV       0x8000UL
216 #define TSO_CLKGEN2_REG(addr)       (*((volatile MS_U16*)(_virtTSORegBase + 0x1400UL + ((addr)<<2UL))))
217     #define REG_CLKGEN2_TSO1_IN                         0x10UL
218         #define REG_CLKGEN2_TSO1_IN_MASK                0x001FUL
219         #define REG_CLKGEN2_TSO1_IN_SHIFT               0UL
220         #define REG_CLKGEN2_TSO1_IN_DISABLE             0x0001UL
221         #define REG_CLKGEN2_TSO1_IN_INVERT              0x0002UL
222         // bit[4:0]  -> 0: disable clock
223         //                   1: invert clock
224         //                   bit [4:2] -> 000: Sel TS0 Clk
225         //                                     001: Sel TS1 Clk
226         //                                     010: Sel TS2 Clk
227         //                                     011: Sel TS3 Clk
228         //                                     100: Sel TS4 Clk
229         //                                     101: Sel TS5 Clk
230         //                                     111: Sel Dmd Clk
231         #define REG_CLKGEN2_TSO2_IN_MASK                0x1F00UL
232         #define REG_CLKGEN2_TSO2_IN_SHIFT               8UL
233         #define REG_CLKGEN2_TSO2_IN_DISABLE             0x0001UL
234         #define REG_CLKGEN2_TSO2_IN_INVERT              0x0002UL
235         // bit[12:8]  -> 0: disable clock
236         //                    1: invert clock
237         //                    bit [12:10] -> 000: Sel TS0 Clk
238         //                                     001: Sel TS1 Clk
239         //                                     010: Sel TS2 Clk
240         //                                     011: Sel TS3 Clk
241         //                                     100: Sel TS4 Clk
242         //                                     101: Sel TS5 Clk
243         //                                     111: Sel Dmd Clk
244     #define REG_CLKGEN2_MMT_IN                          0x19UL
245         #define REG_CLKGEN2_MMT_IN_MASK                 0x1F00UL
246         #define REG_CLKGEN2_MMT_IN_SHIFT                8UL
247         #define REG_CLKGEN2_MMT_IN_DISABLE              0x0001UL
248         #define REG_CLKGEN2_MMT_IN_INVERT               0x0002UL
249         // bit[4:0]  -> 0: disable clock
250         //                   1: invert clock
251         //                   bit [4:2] -> 000: Sel TS0 Clk
252         //                                     001: Sel TS1 Clk
253         //                                     010: Sel TS2 Clk
254         //                                     011: Sel TS3 Clk
255         //                                     100: Sel TS4 Clk
256         //                                     101: Sel TS5 Clk
257         //                                     111: Sel Dmd Clk
258 
259 
260 #define TSP_TOP_REG(addr)           (*((volatile MS_U16*)(_virtTSORegBase + 0x3c00UL + ((addr)<<2UL))))
261     #define REG_TOP_TSO_EVD                             0x10UL
262         #define REG_TOP_TSO_EVDMODE_MASK                0x0600UL
263             #define REG_TOP_TS3_OUT_MODE_TSO            0x0400UL
264 
265     #define REG_TOP_TS4TS5_CFG                          0x40UL
266         #define REG_TOP_TS_OUT_MODE_MASK                0x0070UL
267             #define REG_TOP_TS1_OUT_MODE_TSO            0x0030UL
268             #define REG_TOP_TS1_OUT_MODE_Ser2Par        0x0040UL
269             #define REG_TOP_TS1_OUT_MODE_Ser2Par1       0x0050UL
270         #define REG_TOP_TS4_CFG_MASK                    0x0E00UL
271         #define REG_TOP_TS4_CFG_SHIFT                   9UL
272             #define REG_TOP_TS4_CFG_SERIAL_IN           0x0400UL
273             #define REG_TOP_TS4_CFG_PARALLEL_IN         0x0800UL
274         #define REG_TOP_TS5_CFG_MASK                    0x3000UL
275         #define REG_TOP_TS5_CFG_SHIFT                   12UL
276             #define REG_TOP_TS5_CFG_SERIAL_IN           0x1000UL
277 
278     #define REG_TOP_TS_CONFIG                           0x57UL
279         #define REG_TOP_TS0_CONFIG_MASK                 0x0700UL
280             #define REG_TOP_TS0_CONFIG_PARALLEL_IN      0x0100UL
281             #define REG_TOP_TS0_CONFIG_SERIAL_IN        0x0200UL
282             #define REG_TOP_TS0_CONFIG_MSPI_MODE        0x0300UL
283             #define REG_TOP_TS0_CONFIG_3WIRE_MODE       0x0400UL
284         #define REG_TOP_TS1_CONFIG_MASK                 0x3800UL
285             #define REG_TOP_TS1_CONFIG_PARALLEL_IN      0x0800UL
286             #define REG_TOP_TS1_CONFIG_PARALLEL_OUT     0x1000UL //out from demod
287             #define REG_TOP_TS1_CONFIG_SERIAL_IN        0x1800UL
288             #define REG_TOP_TS1_CONFIG_3WIRE_MODE       0x2000UL
289             #define REG_TOP_TS1_CONFIG_MSPI_MODE        0x2800UL
290     #define REG_TOP_TS2_CONFIG                          0x5AUL
291         #define REG_TOP_TS2_CONFIG_MASK                 0x7000UL
292             #define REG_TOP_TS2_CONFIG_PARALLEL_IN      0x2000UL
293             #define REG_TOP_TS2_CONFIG_SERIAL_IN        0x1000UL
294 
295     #define REG_TOP_TS3_CONFIG                          0x67UL
296         #define REG_TOP_TS3_CONFIG_MASK                 0xF000UL
297             #define REG_TOP_TS3_CONFIG_SERIAL_IN        0x1000UL
298             #define REG_TOP_TS3_CONFIG_PARALLEL_IN      0x2000UL
299             #define REG_TOP_TS3_CONFIG_MSPI             0x3000UL
300             #define REG_TOP_TS3_CONFIG_PAROUT_DMD       0x5000UL
301             #define REG_TOP_TS3_CONFIG_PAROUT_Ser2Par   0x7000UL
302             #define REG_TOP_TS3_CONFIG_PAROUT_Ser2Par1  0x8000UL
303 
304 #define TSP_TSP5_REG(addr)                (*((volatile MS_U16*)(_virtTSORegBase + 0xc7600 + ((addr)<<2))))
305     #define REG_TSP5_TSOIN_MUX                          0x13UL
306         #define REG_TSP5_TSOIN_MUX_MASK                 0x000FUL
307         #define REG_TSP5_TSOIN0_MUX_SHIFT               0UL
308         #define REG_TSP5_TSOIN1_MUX_SHIFT               4UL
309         #define REG_TSP5_TSOIN2_MUX_SHIFT               8UL
310         // bit[14:12]  -> 000: PAD_TS0
311         //                      001: PAD_TS1
312         //                      010: PAD_TS2
313         //                      011: PAD_TS3
314         //                      100: PAD_TS4
315         //                      101: PAD_TS5
316         //                      111: DEMOD
317     #define REG_TSP5_TSOOUT_MUX                         0x15UL
318         #define REG_TSP5_TSOOUT_MUX_MASK                0x000FUL
319         #define REG_TSP5_TSOOUT_MUX_TSO                 0x0000UL
320         #define REG_TSP5_TSOOUT_MUX_S2P0                0x0001UL
321     #define REG_TSP5_MMT_MUX                            0x16
322         #define REG_TSP5_MMT_MUX_SHIFT                  0UL
323         #define REG_TSP5_MMT_MUX_MASK                   0x000FUL
324 
325 #define TSP_TS_SAMPLE_REG(addr)           (*((volatile MS_U16*)(_virtTSORegBase + 0x21600 + ((addr)<<2))))
326     #define REG_TSO_OUT_CLK_SEL                         0x30UL
327     #define REG_TSO_OUT_CLK_SEL_MASK                    1UL
328         #define REG_TSO_OUT_TSO                         0x0000UL
329         #define REG_TSO_OUT_S2P                         0x0001UL
330 
331 //--------------------------------------------------------------------------------------------------
332 //  Implementation
333 //--------------------------------------------------------------------------------------------------
_HAL_REG32_R(REG32 * reg)334 static MS_U32 _HAL_REG32_R(REG32 *reg)
335 {
336     MS_U32     value = 0UL;
337     value  = (reg)->H << 16UL;
338     value |= (reg)->L;
339     return value;
340 }
341 
_HAL_REG16_R(REG16 * reg)342 static MS_U16 _HAL_REG16_R(REG16 *reg)
343 {
344     MS_U16              value = 0;
345     value = (reg)->data;
346     return value;
347 }
348 
_HAL_TSO_MIU_OFFSET(MS_PHY Phyaddr)349 static MS_PHY _HAL_TSO_MIU_OFFSET(MS_PHY Phyaddr)
350 {
351     #ifdef HAL_MIU2_BASE
352     if(Phyaddr >= (MS_PHY)HAL_MIU2_BASE)
353         return ((MS_PHY)HAL_MIU2_BASE & 0xFFFFFFFFUL);
354     else
355     #endif  //HAL_MIU2_BASE
356     #ifdef HAL_MIU1_BASE
357     if(Phyaddr >= (MS_PHY)HAL_MIU1_BASE)
358         return ((MS_PHY)HAL_MIU1_BASE & 0xFFFFFFFFUL);
359     else
360     #endif //HAL_MIU1_BASE
361         return ((MS_PHY)HAL_MIU0_BASE & 0xFFFFFFFFUL);
362 }
363 
HAL_TSO_SetBank(MS_VIRT virtBankAddr)364 void HAL_TSO_SetBank(MS_VIRT virtBankAddr)
365 {
366     _virtTSORegBase = virtBankAddr;
367     _TSOCtrl = (REG_Ctrl_TSO*)(_virtTSORegBase+ REG_CTRL_BASE_TSO);
368     _TSOCtrl1 = (REG_Ctrl_TSO1*)(_virtTSORegBase+ REG_CTRL_BASE_TSO1);
369     _TSOCtrl2 = (REG_Ctrl_TSO2*)(_virtTSORegBase+ REG_CTRL_BASE_TSO2);
370 
371 }
372 
HAL_TSO_REG32_IndR(REG32 * reg)373 static MS_U32 HAL_TSO_REG32_IndR(REG32 *reg)
374 {
375     MS_U32 u32tmp;
376     MS_VIRT virtReg = (MS_VIRT)reg;
377 
378     u32tmp = ((MS_U32)virtReg)>> 1UL;
379 
380     _HAL_REG32_W(&(_TSOCtrl->TSO_INDR_ADDR), u32tmp);  // set address
381     _HAL_REG16_W(&(_TSOCtrl->TSO_INDR_CTRL) , SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->TSO_INDR_CTRL)), TSO_INDIR_R_ENABLE));  // set command
382 
383     u32tmp = ((MS_U32)_HAL_REG16_R(&(_TSOCtrl->TSO_INDR_RDATA))) & 0xFFFFUL;   // get read value
384 
385     return u32tmp;
386 }
387 
HAL_TSO_REG32_IndW(REG32 * reg,MS_U32 value)388 static void HAL_TSO_REG32_IndW(REG32 *reg, MS_U32 value)
389 {
390     MS_VIRT virtReg = (MS_VIRT)reg;
391      MS_U32 u32tmp = 0;
392 
393     u32tmp = ((MS_U32)virtReg)>> 1;
394 
395     _HAL_REG32_W(&(_TSOCtrl->TSO_INDR_ADDR), u32tmp);  // set address
396     _HAL_REG32_W(&(_TSOCtrl->TSO_INDR_WDATA), value);  // set write value
397     _HAL_REG16_W(&(_TSOCtrl->TSO_INDR_CTRL) , SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->TSO_INDR_CTRL)), TSO_INDIR_W_ENABLE));  // set command
398 }
399 
400 //
401 // General API
402 //
HAL_TSO_Init(void)403 void HAL_TSO_Init(void)
404 {
405     MS_U8 u8ii = 0;
406 
407     //select MIU0, and 128bit MIU bus
408     #if 0
409     TSO_MIUDIG0_REG(REG_MIUDIG_MIU_SEL1) &= ~REG_MIUDIG_MIU_SEL1_TSO_SEL_MASK; //select miu0
410     TSO_MIUDIG1_REG(REG_MIUDIG_MIU_SEL1) &= ~REG_MIUDIG_MIU_SEL1_TSO_SEL_MASK; //select miu0
411     TSP_TOP_REG(REG_TOP_MIU_GP1_i64) =
412         (TSP_TOP_REG(REG_TOP_MIU_GP1_i64) & ~REG_TOP_MIU_GP1_i64_TSO_MASK) | REG_TOP_MIU_GP1_i64_TSO_128BIT_CLIENT;
413     #endif
414 
415     for(u8ii = 0; u8ii < (MS_U8)TSO_ENGINE_NUM; u8ii++)
416     {
417         _stOutPadCtrl.u16OutPad[u8ii] = 0;
418         _stOutPadCtrl.u16TSCfgOld[u8ii] = 0;
419         _stOutPadCtrl.u16TSOutModeOld[u8ii] = 0;
420     }
421 
422     //reset
423     _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ1), TSO_SW_RSTZ1_ALL);
424     _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ), TSO_SW_RSTZ_ALL);
425     _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ1), 0);
426     _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ), TSO_SW_RSTZ_DISABLE);
427 
428     //reset MMT
429     _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_21), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_21)), TSO_MMT_SW_RST));
430     _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_21), RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_21)), TSO_MMT_SW_RST));
431 
432     //default local stream id
433     _HAL_REG16_W(&(_TSOCtrl1->TSO_PRE_HEADER1_CFG0), 0x47);
434     _HAL_REG16_W(&(_TSOCtrl1->TSO_PRE_HEADER5_CFG0), 0x47);
435     _HAL_REG16_W(&(_TSOCtrl1->TSO_PRE_HEADER6_CFG0), 0x47);
436 
437     _HAL_REG16_W(&(_TSOCtrl1->TSO_SVQ_RX_CFG), (_HAL_REG16_R(&(_TSOCtrl1->TSO_SVQ_RX_CFG)) & ~TSO_SVQ_RX_CFG_MODE_MASK) | TSO_SVQ_RX_CFG_MODE_CIPL);
438 
439     // Set SVQ FIFO timeout value
440    _HAL_REG16_W(&(_TSOCtrl1->TSO_SVQ1_TX_CFG), (_HAL_REG16_R(&(_TSOCtrl1->TSO_SVQ1_TX_CFG)) & ~TSO_SVQ_TX_CFG_FORCE_FIRE_CNT_MASK) | (0x0C << TSO_SVQ_TX_CFG_FORCE_FIRE_CNT_SHIFT));
441    _HAL_REG16_W(&(_TSOCtrl1->TSO_SVQ5_TX_CFG), (_HAL_REG16_R(&(_TSOCtrl1->TSO_SVQ5_TX_CFG)) & ~TSO_SVQ_TX_CFG_FORCE_FIRE_CNT_MASK) | (0x0C << TSO_SVQ_TX_CFG_FORCE_FIRE_CNT_SHIFT));
442    _HAL_REG16_W(&(_TSOCtrl1->TSO_SVQ6_TX_CFG), (_HAL_REG16_R(&(_TSOCtrl1->TSO_SVQ6_TX_CFG)) & ~TSO_SVQ_TX_CFG_FORCE_FIRE_CNT_MASK) | (0x0C << TSO_SVQ_TX_CFG_FORCE_FIRE_CNT_SHIFT));
443 
444    //enable eco bit
445    _HAL_REG16_W(&(_TSOCtrl->TSO_CFG4), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->TSO_CFG4)), TSO_TIMESTAMP_RING_BACK | TSO_LPCR_RING_BACK | TSO_INIT_STAMP_RSTART));
446 
447 }
448 
HAL_TSO_Reset_All(MS_U8 u8Eng)449 void HAL_TSO_Reset_All(MS_U8 u8Eng)
450 {
451     _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ1), TSO_SW_RSTZ1_ALL);
452     _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ), TSO_SW_RSTZ_ALL);
453 
454     _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ1), 0);
455     _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ), TSO_SW_RSTZ_DISABLE);
456 }
457 
HAL_TSO_Reset(MS_U8 u8Eng)458 void HAL_TSO_Reset(MS_U8 u8Eng)
459 {
460     _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ), _HAL_REG16_R(&(_TSOCtrl->SW_RSTZ)) & ~TSO_SW_RSTZ_DISABLE);
461     _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ), _HAL_REG16_R(&(_TSOCtrl->SW_RSTZ)) | TSO_SW_RSTZ_DISABLE);
462 }
463 
HAL_TSO_Reset_SubItem(MS_U8 u8Eng,MS_U16 u16RstItem)464 void HAL_TSO_Reset_SubItem(MS_U8 u8Eng, MS_U16 u16RstItem)
465 {
466     _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ), (_HAL_REG16_R(&(_TSOCtrl->SW_RSTZ)) | u16RstItem));
467     _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ), (_HAL_REG16_R(&(_TSOCtrl->SW_RSTZ)) & ~u16RstItem));
468 }
469 
HAL_TSO_HWInt_Enable(MS_U8 u8Eng,MS_BOOL bEnable,MS_U16 u16init)470 void HAL_TSO_HWInt_Enable(MS_U8 u8Eng, MS_BOOL bEnable, MS_U16 u16init)
471 {
472     MS_U16 u16data = _HAL_REG16_R(&(_TSOCtrl->TSO_Interrupt));
473 
474     if(bEnable)
475     {
476         _HAL_REG16_W(&(_TSOCtrl->TSO_Interrupt), (u16data | u16init));
477     }
478     else
479     {
480         _HAL_REG16_W(&(_TSOCtrl->TSO_Interrupt), (u16data & ~u16init));
481     }
482 }
483 
HAL_TSO_HWInt_Clear(MS_U8 u8Eng,MS_U16 u16Int)484 void HAL_TSO_HWInt_Clear(MS_U8 u8Eng, MS_U16 u16Int)
485 {
486     _HAL_REG16_W(&(_TSOCtrl->TSO_Interrupt), (_HAL_REG16_R(&(_TSOCtrl->TSO_Interrupt)) & ~u16Int));
487 }
488 
HAL_TSO_HWInt_Status(MS_U8 u8Eng)489 MS_U16 HAL_TSO_HWInt_Status(MS_U8 u8Eng)
490 {
491     return (_HAL_REG16_R(&(_TSOCtrl->TSO_Interrupt)) & TSO_INT_STATUS_MASK);
492 }
493 
494 #ifdef  CONFIG_MSTAR_CLKM
HAL_TSO_PowerCtrl(MS_BOOL bOn)495 void HAL_TSO_PowerCtrl(MS_BOOL bOn)
496 {
497     MS_S32 s32ClkHandle;
498 
499     if (bOn)
500     {
501         // Enable TSO Trace Clock
502         s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso_trace");
503         Drv_Clkm_Set_Clk_Source(s32ClkHandle , "CLK_TSO_TRACE_NORMAL");
504 
505         // Enable TSO out Clock
506         s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso_out");
507         Drv_Clkm_Set_Clk_Source(s32ClkHandle , "CLK_TSOOUT_DIV");
508 
509         // Enable TSO in Clock
510         s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso_in");
511         Drv_Clkm_Set_Clk_Source(s32ClkHandle , "CLK_TSOIN0_PAD0");
512 
513         // Enable TSO1 in Clock
514         s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso1_in");
515         Drv_Clkm_Set_Clk_Source(s32ClkHandle , "CLK_TSIN1_PAD0");
516 
517         // Enable TSO2 in Clock
518         s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso2_in");
519         Drv_Clkm_Set_Clk_Source(s32ClkHandle , "CLK_TSIN2_PAD0");
520     }
521     else
522     {
523         // Disabel TSO Trace Clock
524         s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso_trace");
525         Drv_Clkm_Clk_Gate_Disable(s32ClkHandle);
526 
527         // Disabel TSO out Clock
528         s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso_out");
529         Drv_Clkm_Clk_Gate_Disable(s32ClkHandle);
530 
531         // Disabel TSO in Clock
532         s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso_in");
533         Drv_Clkm_Clk_Gate_Disable(s32ClkHandle);
534 
535         // Disabel TSO1 in Clock
536         s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso1_in");
537         Drv_Clkm_Clk_Gate_Disable(s32ClkHandle);
538 
539         // Disabel TSO2 in Clock
540         s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso2_in");
541         Drv_Clkm_Clk_Gate_Disable(s32ClkHandle);
542     }
543 }
544 #else
HAL_TSO_PowerCtrl(MS_BOOL bOn)545 void HAL_TSO_PowerCtrl(MS_BOOL bOn)
546 {
547     if (bOn)
548     {
549         TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) &= ~REG_CLKGEN0_TSO_TRACE_MASK;
550         TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) &= ~REG_CLKGEN0_TSO_OUT_CLK_MASK;
551         TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) &= ~REG_CLKGEN0_TSO_IN_MASK;
552         TSO_CLKGEN2_REG(REG_CLKGEN2_TSO1_IN) &= ~REG_CLKGEN2_TSO1_IN_MASK;
553         TSO_CLKGEN2_REG(REG_CLKGEN2_TSO1_IN) &= ~REG_CLKGEN2_TSO2_IN_MASK;
554     }
555     else
556     {
557         TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) |= REG_CLKGEN0_TSO_OUT_CLK_DISABLE;
558         TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) |= REG_CLKGEN0_TSO_TRACE_DISABLE;
559         TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) |= REG_CLKGEN0_TSO_IN_DISABLE;
560         TSO_CLKGEN2_REG(REG_CLKGEN2_TSO1_IN) |= REG_CLKGEN2_TSO1_IN_DISABLE;
561         TSO_CLKGEN2_REG(REG_CLKGEN2_TSO1_IN) |= REG_CLKGEN2_TSO2_IN_DISABLE;
562     }
563 }
564 #endif
565 
HAL_TSO_Recover_TSOutMode(MS_U8 u8Eng)566 void HAL_TSO_Recover_TSOutMode(MS_U8 u8Eng)
567 {
568     if(_stOutPadCtrl.u16OutPad[u8Eng] != HAL_TSOOUT_MUX_TS1)
569         return;
570 
571             TSP_TOP_REG(REG_TOP_TS_CONFIG) = (TSP_TOP_REG(REG_TOP_TS_CONFIG) & ~REG_TOP_TS1_CONFIG_MASK) | _stOutPadCtrl.u16TSCfgOld[u8Eng];
572             TSP_TOP_REG(REG_TOP_TS4TS5_CFG) = (TSP_TOP_REG(REG_TOP_TS4TS5_CFG) & ~REG_TOP_TS_OUT_MODE_MASK) | _stOutPadCtrl.u16TSOutModeOld[u8Eng];
573 }
574 
HAL_TSO_OutPad(MS_U8 u8Eng,MS_U16 * pu16OutPad,MS_BOOL bSet)575 MS_BOOL HAL_TSO_OutPad(MS_U8 u8Eng, MS_U16* pu16OutPad, MS_BOOL bSet)
576 {
577     if(bSet)
578     {
579         if(*pu16OutPad != HAL_TSOOUT_MUX_TS1)
580             return FALSE;
581 
582         _stOutPadCtrl.u16OutPad[u8Eng]   = *pu16OutPad;
583         _stOutPadCtrl.u16TSCfgOld[u8Eng] = TSP_TOP_REG(REG_TOP_TS_CONFIG) & REG_TOP_TS1_CONFIG_MASK;
584         _stOutPadCtrl.u16TSOutModeOld[u8Eng] = TSP_TOP_REG(REG_TOP_TS4TS5_CFG) & REG_TOP_TS_OUT_MODE_MASK;
585         TSP_TOP_REG(REG_TOP_TS_CONFIG)   = TSP_TOP_REG(REG_TOP_TS_CONFIG) & ~REG_TOP_TS1_CONFIG_MASK;
586         TSP_TOP_REG(REG_TOP_TS4TS5_CFG)  = (TSP_TOP_REG(REG_TOP_TS4TS5_CFG) & ~REG_TOP_TS_OUT_MODE_MASK) | REG_TOP_TS1_OUT_MODE_TSO;
587     }
588     else
589     {
590         if(((TSP_TOP_REG(REG_TOP_TS4TS5_CFG) & REG_TOP_TS_OUT_MODE_MASK) == REG_TOP_TS1_OUT_MODE_TSO)
591             && (TSP_TOP_REG(REG_TOP_TS_CONFIG) & REG_TOP_TS1_CONFIG_MASK) == 0)
592         {
593             *pu16OutPad = HAL_TSOOUT_MUX_TS1;
594         }
595         else
596         {
597             *pu16OutPad = HAL_TSOOUT_MUX_NONE;
598         }
599     }
600     return TRUE;
601 }
602 
HAL_TSO_SelPad(MS_U8 u8Eng,MS_U8 u8TsIf,MS_U16 u16InPadSel,MS_BOOL bParallel)603 MS_BOOL HAL_TSO_SelPad(MS_U8 u8Eng, MS_U8 u8TsIf, MS_U16 u16InPadSel, MS_BOOL bParallel)
604 {
605     MS_U16 u16Reg, u16RegMask, u16RegShift;
606     MS_U16 u16MuxReg, u16MuxRegMask;
607     MS_U16 u16data = 0;
608 
609     //printf("[%s][%d] u8Eng %d, u8TsIf %d, u16InPadSel %d, bParallel %d\n", __FUNCTION__, __LINE__, (int)u8Eng, (int)u8TsIf, (int)u16InPadSel, (int)bParallel);
610 
611     // Set pad mux
612     switch(u8TsIf)
613     {
614         case HAL_TSO_TSIF_LIVE1:
615             u16MuxReg = REG_TSP5_TSOIN_MUX;
616             u16MuxRegMask = REG_TSP5_TSOIN_MUX_MASK;
617             u16RegShift = REG_TSP5_TSOIN0_MUX_SHIFT;
618             break;
619         case HAL_TSO_TSIF_LIVE2:
620             u16MuxReg = REG_TSP5_TSOIN_MUX;
621             u16MuxRegMask = REG_TSP5_TSOIN_MUX_MASK;
622             u16RegShift = REG_TSP5_TSOIN1_MUX_SHIFT;
623             break;
624         case HAL_TSO_TSIF_LIVE3:
625             u16MuxReg = REG_TSP5_TSOIN_MUX;
626             u16MuxRegMask = REG_TSP5_TSOIN_MUX_MASK;
627             u16RegShift = REG_TSP5_TSOIN2_MUX_SHIFT;
628             break;
629         case HAL_TSO_TSIF_LIVE_MMT:
630             u16MuxReg = REG_TSP5_MMT_MUX;
631             u16MuxRegMask = REG_TSP5_MMT_MUX_MASK;
632             u16RegShift = REG_TSP5_MMT_MUX_SHIFT;
633             break;
634         default:
635             return FALSE;
636     }
637 
638     //set pad configure
639     switch(u16InPadSel)
640     {
641         case HAL_TSOIN_MUX_TS0:
642             u16Reg = REG_TOP_TS_CONFIG;
643             u16RegMask = REG_TOP_TS0_CONFIG_MASK;
644             if(bParallel)
645             {
646                 u16data = REG_TOP_TS0_CONFIG_PARALLEL_IN;
647             }
648             else
649             {
650                 u16data = REG_TOP_TS0_CONFIG_SERIAL_IN;
651             }
652             break;
653         case HAL_TSOIN_MUX_TS1:
654             u16Reg = REG_TOP_TS_CONFIG;
655             u16RegMask = REG_TOP_TS1_CONFIG_MASK;
656             if(bParallel)
657             {
658                 u16data = REG_TOP_TS1_CONFIG_PARALLEL_IN;
659             }
660             else
661             {
662                 u16data = REG_TOP_TS1_CONFIG_SERIAL_IN;
663             }
664             break;
665         case HAL_TSOIN_MUX_TS2:
666             u16Reg = REG_TOP_TS2_CONFIG;
667             u16RegMask = REG_TOP_TS2_CONFIG_MASK;
668             if(bParallel)
669             {
670                 u16data = REG_TOP_TS2_CONFIG_PARALLEL_IN;
671             }
672             else
673             {
674                 u16data = REG_TOP_TS2_CONFIG_SERIAL_IN;
675             }
676             break;
677         case HAL_TSOIN_MUX_TS3:
678             u16Reg = REG_TOP_TS3_CONFIG;
679             u16RegMask = REG_TOP_TS3_CONFIG_MASK;
680             if(bParallel)
681             {
682                 u16data = REG_TOP_TS3_CONFIG_PARALLEL_IN;
683             }
684             else
685             {
686                 u16data = REG_TOP_TS3_CONFIG_SERIAL_IN;
687             }
688             break;
689         case HAL_TSOIN_MUX_TS4:
690             u16Reg = REG_TOP_TS4TS5_CFG;
691             u16RegMask = REG_TOP_TS4_CFG_MASK;
692             if(bParallel)
693             {
694                 u16data = REG_TOP_TS4_CFG_PARALLEL_IN;
695             }
696             else
697             {
698                 u16data = REG_TOP_TS4_CFG_SERIAL_IN;
699             }
700             break;
701         case HAL_TSOIN_MUX_TS5:
702             u16Reg = REG_TOP_TS4TS5_CFG;
703             u16RegMask = REG_TOP_TS5_CFG_MASK;
704             if(bParallel)
705             {
706                 return FALSE;
707             }
708             else
709             {
710                 u16data = REG_TOP_TS5_CFG_SERIAL_IN;
711             }
712             break;
713         case HAL_TSOIN_MUX_TSDEMOD0:
714             TSP_TSP5_REG(u16MuxReg) = (TSP_TSP5_REG(u16MuxReg) & ~(u16MuxRegMask << u16RegShift)) | (u16InPadSel << u16RegShift);
715             return TRUE;
716 
717         default:
718             return FALSE;
719     }
720 
721     TSP_TOP_REG(u16Reg) = (TSP_TOP_REG(u16Reg) & ~u16RegMask) | u16data;
722 
723     TSP_TSP5_REG(u16MuxReg) = (TSP_TSP5_REG(u16MuxReg) & ~(u16MuxRegMask << u16RegShift)) | (u16InPadSel << u16RegShift);
724 
725     return TRUE;
726 }
727 
HAL_TSO_Set_InClk(MS_U8 u8Eng,MS_U8 u8TsIf,MS_U16 u16ClkSel,MS_BOOL bClkInvert,MS_BOOL bEnable)728 MS_BOOL HAL_TSO_Set_InClk(MS_U8 u8Eng, MS_U8 u8TsIf, MS_U16 u16ClkSel, MS_BOOL bClkInvert, MS_BOOL bEnable)
729 {
730     MS_U16 u16Reg, u16RegMask, u16RegShift;
731     MS_U16 u16value = 0;
732 
733     //printf("[%s] u8TsIf %x, u16ClkSel %d\n", __FUNCTION__, (int)u8TsIf, u16ClkSel);
734 
735     //set clock
736     switch(u8TsIf)
737     {
738         case HAL_TSO_TSIF_LIVE1:
739             u16Reg = REG_CLKGEN0_TSO_IN;
740             u16RegMask = REG_CLKGEN0_TSO_IN_MASK;
741             u16RegShift = REG_CLKGEN0_TSO_IN_SHIFT;
742             u16value = TSO_CLKGEN0_REG(u16Reg) & ~u16RegMask;
743             break;
744         case HAL_TSO_TSIF_LIVE2:
745             u16Reg = REG_CLKGEN2_TSO1_IN;
746             u16RegMask = REG_CLKGEN2_TSO1_IN_MASK;
747             u16RegShift = REG_CLKGEN2_TSO1_IN_SHIFT;
748             u16value = TSO_CLKGEN2_REG(u16Reg) & ~u16RegMask;
749             break;
750         case HAL_TSO_TSIF_LIVE3:
751             u16Reg = REG_CLKGEN2_TSO1_IN;
752             u16RegMask = REG_CLKGEN2_TSO2_IN_MASK;
753             u16RegShift = REG_CLKGEN2_TSO2_IN_SHIFT;
754             u16value = TSO_CLKGEN2_REG(u16Reg) & ~u16RegMask;
755             break;
756         case HAL_TSO_TSIF_LIVE_MMT:
757             u16Reg = REG_CLKGEN2_MMT_IN;
758             u16RegMask = REG_CLKGEN2_MMT_IN_MASK;
759             u16RegShift = REG_CLKGEN2_MMT_IN_SHIFT;
760             u16value = TSO_CLKGEN2_REG(u16Reg) & ~u16RegMask;
761             break;
762 
763         default:
764             return FALSE;
765     }
766 
767     //printf("[%s] u16RegMask %x, u16RegShift %d\n", __FUNCTION__, u16RegMask, u16RegShift);
768 
769     if(!bEnable)
770     {
771         u16value |= ((REG_CLKGEN2_TSO1_IN_DISABLE << u16RegShift) & 0xFFFFUL);
772     }
773     else
774     {
775         if(u16ClkSel > TSO_CLKIN_TS5)
776         {
777             return FALSE;
778         }
779 
780         u16value |= (u16ClkSel << u16RegShift);
781         if(bClkInvert)
782         {
783             u16value |= ((REG_CLKGEN2_TSO1_IN_INVERT << u16RegShift) & 0xFFFFUL);
784         }
785     }
786 
787     switch(u8TsIf)
788     {
789         case HAL_TSO_TSIF_LIVE1:
790             TSO_CLKGEN0_REG(u16Reg) = u16value;
791             break;
792         case HAL_TSO_TSIF_LIVE2:
793         case HAL_TSO_TSIF_LIVE3:
794         case HAL_TSO_TSIF_LIVE_MMT:
795             TSO_CLKGEN2_REG(u16Reg) = u16value;
796             break;
797         default:
798             return FALSE;
799     }
800 
801     return TRUE;
802 }
803 
HAL_TSO_GetInputTSIF_Status(MS_U8 u8Eng,MS_U8 u8TsIf,MS_U16 * pu16Pad,MS_BOOL * pbClkInvert,MS_BOOL * pbExtSync,MS_BOOL * pbParl)804 MS_BOOL HAL_TSO_GetInputTSIF_Status(MS_U8 u8Eng, MS_U8 u8TsIf, MS_U16* pu16Pad, MS_BOOL* pbClkInvert, MS_BOOL* pbExtSync, MS_BOOL* pbParl)
805 {
806     MS_U16 u16Reg, u16RegMask, u16RegShift;
807     MS_U16 u16data = 0;
808     REG16* reg16 = 0;
809 
810     // Set pad mux
811     switch(u8TsIf)
812     {
813         case HAL_TSO_TSIF_LIVE1:
814             u16Reg = REG_TSP5_TSOIN_MUX;
815             u16RegMask = REG_TSP5_TSOIN_MUX_MASK;
816             u16RegShift = REG_TSP5_TSOIN0_MUX_SHIFT;
817             break;
818         case HAL_TSO_TSIF_LIVE2:
819             u16Reg = REG_TSP5_TSOIN_MUX;
820             u16RegMask = REG_TSP5_TSOIN_MUX_MASK;
821             u16RegShift = REG_TSP5_TSOIN1_MUX_SHIFT;
822             break;
823         case HAL_TSO_TSIF_LIVE3:
824             u16Reg = REG_TSP5_TSOIN_MUX;
825             u16RegMask = REG_TSP5_TSOIN_MUX_MASK;
826             u16RegShift = REG_TSP5_TSOIN2_MUX_SHIFT;
827             break;
828         case HAL_TSO_TSIF_LIVE_MMT:
829             u16Reg = REG_TSP5_MMT_MUX;
830             u16RegMask = REG_TSP5_MMT_MUX_MASK;
831             u16RegShift = REG_TSP5_MMT_MUX_SHIFT;
832             break;
833 
834         default:
835             return FALSE;
836     }
837     *pu16Pad = (TSP_TSP5_REG(u16Reg) & (u16RegMask << u16RegShift)) >> u16RegShift;
838 
839     switch(u8TsIf)
840     {
841         case HAL_TSO_TSIF_LIVE1:
842             u16data = (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) & REG_CLKGEN0_TSO_IN_MASK) >> REG_CLKGEN0_TSO_IN_SHIFT;
843             reg16 = &(_TSOCtrl->TSO_CH0_IF1_CFG2);
844             break;
845         case HAL_TSO_TSIF_LIVE2:
846             u16data = (TSO_CLKGEN2_REG(REG_CLKGEN2_TSO1_IN) & REG_CLKGEN2_TSO1_IN_MASK) >> REG_CLKGEN2_TSO1_IN_SHIFT;
847             reg16 = &(_TSOCtrl->TSO_CH0_IF5_CFG2);
848             break;
849         case HAL_TSO_TSIF_LIVE3:
850             u16data = (TSO_CLKGEN2_REG(REG_CLKGEN2_TSO1_IN) & REG_CLKGEN2_TSO2_IN_MASK) >> REG_CLKGEN2_TSO2_IN_SHIFT;
851             reg16 = &(_TSOCtrl->TSO_CH0_IF6_CFG2);
852             break;
853         case HAL_TSO_TSIF_LIVE_MMT:
854             u16data = (TSO_CLKGEN2_REG(REG_CLKGEN2_MMT_IN) & REG_CLKGEN2_MMT_IN_MASK) >> REG_CLKGEN2_MMT_IN_SHIFT;
855             *pbExtSync = _HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_0D)) & TSO_MMT_EXTSYNC;
856             *pbParl = _HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_0D)) & TSO_MMT_PARL;
857             *pbClkInvert = ((u16data & REG_CLKGEN2_TSO1_IN_INVERT) == REG_CLKGEN2_TSO1_IN_INVERT);
858             return TRUE;
859         default:
860             return FALSE;
861     }
862 
863     *pbExtSync = ((_HAL_REG16_R(reg16) & TSO_CHCFG_EXT_SYNC_SEL) == TSO_CHCFG_EXT_SYNC_SEL);
864     *pbParl = ((_HAL_REG16_R(reg16) & TSO_CHCFG_P_SEL) == TSO_CHCFG_P_SEL);
865     *pbClkInvert = ((u16data & REG_CLKGEN2_TSO1_IN_INVERT) == REG_CLKGEN2_TSO1_IN_INVERT);
866 
867     return TRUE;
868 
869 }
870 
HAL_TSO_OutClk_DefSelect(MS_U8 u8Eng,MS_U16 u16PadSel,MS_BOOL bSet,HalTSOOutClk * pstOutClkSet)871 MS_BOOL HAL_TSO_OutClk_DefSelect(MS_U8 u8Eng, MS_U16 u16PadSel, MS_BOOL bSet, HalTSOOutClk* pstOutClkSet)
872 {
873     if((u16PadSel == 0xFFFF) || (bSet == TRUE))
874     {
875         return FALSE; //not support yet
876     }
877 
878     switch(u16PadSel)
879     {
880         case HAL_TSOIN_MUX_TS0:
881             pstOutClkSet->u16OutClk = HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT;
882             pstOutClkSet->u16PreTsoOutClk = HAL_PRE_TSO_OUT_SEL_TS0IN;
883             break;
884         case HAL_TSOIN_MUX_TS1:
885             pstOutClkSet->u16OutClk = HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT;
886             pstOutClkSet->u16PreTsoOutClk = HAL_PRE_TSO_OUT_SEL_TS1IN;
887             break;
888         case HAL_TSOIN_MUX_TS2:
889             pstOutClkSet->u16OutClk = HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT;
890             pstOutClkSet->u16PreTsoOutClk = HAL_PRE_TSO_OUT_SEL_TS2IN;
891             break;
892         case HAL_TSOIN_MUX_TS3:
893             pstOutClkSet->u16OutClk = HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT;
894             pstOutClkSet->u16PreTsoOutClk = HAL_PRE_TSO_OUT_SEL_TS3IN;
895             break;
896         case HAL_TSOIN_MUX_TS4:
897             pstOutClkSet->u16OutClk = HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT;
898             pstOutClkSet->u16PreTsoOutClk = HAL_PRE_TSO_OUT_SEL_TS4IN;
899             break;
900         case HAL_TSOIN_MUX_TS5:
901             pstOutClkSet->u16OutClk = HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT;
902             pstOutClkSet->u16PreTsoOutClk = HAL_PRE_TSO_OUT_SEL_TS5IN;
903             break;
904         case HAL_TSOIN_MUX_TSDEMOD0:
905             pstOutClkSet->u16OutClk = HAL_TSO_OUT_SEL_TSO_OUT_FROM_DEMOD;
906             break;
907         case HAL_TSOIN_MUX_MEM:
908         case HAL_TSOIN_MUX_MEM1:
909             pstOutClkSet->u16OutClk = HAL_TSO_OUT_SEL_TSO_OUT_DIV2N;
910             pstOutClkSet->u16OutDivSrc = HAL_TSO_OUT_DIV_SEL_172M_2N;
911             pstOutClkSet->u16OutDivNum = 0x0F; //default: 172.8/2(15+1) = 5.4M
912             break;
913         default:
914             return FALSE;
915     }
916 
917     return TRUE;
918 }
919 
920 // default: dmplldiv5 / 2 (11+1) = 7.2 MHz
921 // default: dmplldiv_3 / 2 (17+1) = 8 MHz
HAL_TSO_OutputClk(MS_U8 u8Eng,HalTSOOutClk * pstOutClkSet,MS_BOOL bSet)922 void HAL_TSO_OutputClk(MS_U8 u8Eng, HalTSOOutClk* pstOutClkSet, MS_BOOL bSet)
923 {
924     if(bSet == TRUE)
925     {
926         if(pstOutClkSet->bEnable == FALSE)
927         {
928             HAL_TSO_OutClk(u8Eng, &(pstOutClkSet->u16OutClk), &(pstOutClkSet->bClkInvert), &(pstOutClkSet->bEnable), TRUE);
929             return;
930         }
931 
932         switch(pstOutClkSet->u16OutClk)
933         {
934             case HAL_TSO_OUT_SEL_TSO_OUT_DIV2N:
935                 HAL_TSO_TSOOutDiv(u8Eng, &(pstOutClkSet->u16OutDivSrc), &(pstOutClkSet->u16OutDivNum), TRUE);
936                 break;
937             case HAL_TSO_OUT_SEL_TSO_OUT_62MHz:
938             case HAL_TSO_OUT_SEL_TSO_OUT_54MHz:
939             case HAL_TSO_OUT_SEL_TSO_OUT_27MHz:
940             case HAL_TSO_OUT_SEL_TSO_OUT_FROM_DEMOD:
941                 break;
942             case HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT:
943             case HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT_DIV8:
944                 HAL_TSO_PreTsoOutClk(u8Eng, &(pstOutClkSet->u16PreTsoOutClk), TRUE);
945                 break;
946             default:
947                 return;
948         }
949 
950         HAL_TSO_Set_TSOOut_Phase_Tune(u8Eng, 0, FALSE); //default -> no phase tuning
951         HAL_TSO_OutClk(u8Eng, &(pstOutClkSet->u16OutClk), &(pstOutClkSet->bClkInvert), &(pstOutClkSet->bEnable), TRUE); //alyays need TSO out clock
952     }
953     else
954     {
955         HAL_TSO_OutClk(u8Eng, &(pstOutClkSet->u16OutClk), &(pstOutClkSet->bClkInvert), &(pstOutClkSet->bEnable), FALSE);
956         if(pstOutClkSet->u16OutClk == HAL_TSO_OUT_SEL_TSO_OUT_DIV2N)
957         {
958             HAL_TSO_TSOOutDiv(u8Eng, &(pstOutClkSet->u16OutDivSrc), &(pstOutClkSet->u16OutDivNum), FALSE);
959         }
960         else if((pstOutClkSet->u16OutClk == HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT) || (pstOutClkSet->u16OutClk == HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT_DIV8))
961         {
962             HAL_TSO_PreTsoOutClk(u8Eng, &(pstOutClkSet->u16PreTsoOutClk), FALSE);
963         }
964     }
965 }
966 
HAL_TSO_Set_TSOOut_Phase_Tune(MS_U8 u8Eng,MS_U16 u16ClkOutPhase,MS_BOOL bPhaseEnable)967 MS_BOOL HAL_TSO_Set_TSOOut_Phase_Tune(MS_U8 u8Eng, MS_U16 u16ClkOutPhase, MS_BOOL bPhaseEnable)
968 {
969     MS_U16 u16value = 0;
970 
971     if(!bPhaseEnable)
972     {
973         TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) &= ~REG_CLKGEN0_TSO_OUT_PHASE_TUN_ENABLE;
974     }
975     else
976     {
977         u16value = (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_PHASE) & ~REG_CLKGEN0_TSO_OUT_PH_TUN_NUM_MASK)
978                     | (u16ClkOutPhase << REG_CLKGEN0_TSO_OUT_PH_TUN_NUM_SHIFT);
979 
980         TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_PHASE) = u16value;
981         TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) |= REG_CLKGEN0_TSO_OUT_PHASE_TUN_ENABLE;
982     }
983 
984     return TRUE;
985 }
986 
HAL_TSO_PreTsoOutClk(MS_U8 u8Eng,MS_U16 * pu16PreTsoOutSel,MS_BOOL bSet)987 MS_BOOL HAL_TSO_PreTsoOutClk(MS_U8 u8Eng, MS_U16* pu16PreTsoOutSel, MS_BOOL bSet)
988 {
989     if(bSet == TRUE)
990     {
991         if(*pu16PreTsoOutSel > HAL_PRE_TSO_OUT_SEL_TS5IN)
992         {
993             return FALSE;
994         }
995 
996         TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) =
997         (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) & ~REG_CLKGEN1_TSO_OUT_PRE_CLK_MASK) | (*pu16PreTsoOutSel << REG_CLKGEN1_TSO_OUT_PRE_CLK_SHIFT);
998     }
999     else
1000     {
1001         *pu16PreTsoOutSel = (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) & REG_CLKGEN1_TSO_OUT_PRE_CLK_MASK) >> REG_CLKGEN1_TSO_OUT_PRE_CLK_SHIFT;
1002     }
1003 
1004     return TRUE;
1005 }
1006 
HAL_TSO_TSOOutDiv(MS_U8 u8Eng,MS_U16 * pu16ClkOutDivSrcSel,MS_U16 * pu16ClkOutDivNum,MS_BOOL bSet)1007 MS_BOOL HAL_TSO_TSOOutDiv(MS_U8 u8Eng, MS_U16* pu16ClkOutDivSrcSel, MS_U16 *pu16ClkOutDivNum, MS_BOOL bSet)
1008 {
1009     //clock source for clock divide
1010     if(bSet == TRUE)
1011     {
1012         TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) =
1013             (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) & ~REG_CLKGEN0_TSO_TRACE_MASK) | REG_CLKGEN0_TSO_TRACE_216M;
1014 
1015         TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) =
1016             (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) & ~REG_CLKGEN0_TSO_OUT_DIV_SEL_MASK) | (*pu16ClkOutDivSrcSel);
1017 
1018         TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_PHASE) =
1019             (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_PHASE) & ~REG_CLKGEN0_TSO_OUT_DIVNUM_MASK) | (*pu16ClkOutDivNum);
1020     }
1021     else
1022     {
1023         *pu16ClkOutDivSrcSel = TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) & REG_CLKGEN0_TSO_OUT_DIV_SEL_MASK;
1024         *pu16ClkOutDivNum = TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_PHASE) & REG_CLKGEN0_TSO_OUT_DIVNUM_MASK;
1025     }
1026 
1027     return TRUE;
1028 }
1029 
HAL_TSO_OutClk(MS_U8 u8Eng,MS_U16 * pu16ClkOutSel,MS_BOOL * pbClkInvert,MS_BOOL * pbEnable,MS_BOOL bSet)1030 MS_BOOL HAL_TSO_OutClk(MS_U8 u8Eng, MS_U16* pu16ClkOutSel, MS_BOOL* pbClkInvert, MS_BOOL* pbEnable, MS_BOOL bSet)
1031 {
1032     MS_U16 u16Clk = TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) & ~REG_CLKGEN0_TSO_OUT_CLK_MASK;
1033 
1034     if(bSet == TRUE)
1035     {
1036         if(*pbEnable == FALSE)
1037         {
1038             u16Clk |= REG_CLKGEN0_TSO_OUT_CLK_DISABLE;
1039         }
1040         else
1041         {
1042             TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) =
1043                 (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) & ~REG_CLKGEN0_TSO_TRACE_MASK) | REG_CLKGEN0_TSO_TRACE_216M;
1044 
1045             u16Clk |= (*pu16ClkOutSel);
1046 
1047             if(*pbClkInvert)
1048             u16Clk |= REG_CLKGEN0_TSO_OUT_CLK_INVERT;
1049 
1050             TSO_CLKGEN0_REG(REG_CLKGEN0_RESERVED0) |= REG_CLKGEN0_RES0_CLKTSO_TOPAD_INV;
1051         }
1052         TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) = u16Clk;
1053     }
1054     else
1055     {
1056         *pbEnable = ((u16Clk & REG_CLKGEN0_TSO_OUT_CLK_DISABLE) == 0);
1057         *pbClkInvert = ((u16Clk & REG_CLKGEN0_TSO_OUT_CLK_INVERT) == REG_CLKGEN0_TSO_OUT_CLK_INVERT);
1058         *pu16ClkOutSel = u16Clk;
1059     }
1060 
1061     return TRUE;
1062 }
1063 
1064 // ------------------------------------------------------
1065 //  APIS
1066 //-------------------------------------------------------
HAL_TSO_Flt_SetPid(MS_U8 u8Eng,MS_U16 u16FltId,MS_U16 u16PID)1067 void HAL_TSO_Flt_SetPid(MS_U8 u8Eng, MS_U16 u16FltId, MS_U16 u16PID)
1068 {
1069     MS_U32 u32value;
1070     REG_PidFlt* pidReg = &(_TsoPid[u8Eng].Flt[u16FltId]);
1071 
1072     u32value = (HAL_TSO_REG32_IndR((REG32 *)pidReg) & ~TSO_PIDFLT_PID_MASK) | (((MS_U32)u16PID << TSO_PIDFLT_PID_SHFT) & TSO_PIDFLT_PID_MASK);
1073     HAL_TSO_REG32_IndW((REG32 *)pidReg, u32value);
1074 }
1075 
HAL_TSO_Flt_SetInputSrc(MS_U8 u8Eng,MS_U16 u16FltId,MS_U16 u16InputSrc)1076 void HAL_TSO_Flt_SetInputSrc(MS_U8 u8Eng, MS_U16 u16FltId, MS_U16 u16InputSrc)
1077 {
1078     MS_U32 u32value;
1079     REG_PidFlt* pidReg = &(_TsoPid[u8Eng].Flt[u16FltId]);
1080 
1081     u32value = (HAL_TSO_REG32_IndR((REG32 *)pidReg) & ~TSO_PIDFLT_IN_MASK) | (u16InputSrc << TSO_PIDFLT_IN_SHIFT);
1082     HAL_TSO_REG32_IndW((REG32 *)pidReg, u32value);
1083 }
1084 
HAL_TSO_ReplaceFlt_SetPktPid(MS_U8 u8Eng,MS_U16 u16FltId,MS_U8 u8TsIf,MS_U16 u16OldPid,MS_U16 u16NewPid)1085 MS_BOOL HAL_TSO_ReplaceFlt_SetPktPid(MS_U8 u8Eng, MS_U16 u16FltId, MS_U8 u8TsIf, MS_U16 u16OldPid, MS_U16 u16NewPid)
1086 {
1087     MS_U16 u32data = (((MS_U32)u16OldPid) & REP_PIDFLT_ORG_PID_MASK) | (((MS_U32)u8TsIf) << REP_PIDFLT_SRC_SHIFT) |
1088                         ((((MS_U32)u16NewPid) << REP_PIDFLT_NEW_PID_SHIFT) & REP_PIDFLT_NEW_PID_MASK);
1089 
1090     _HAL_REG32_W(&(_TSOCtrl->REP_PidFlt[u16FltId]), u32data);
1091 
1092     return TRUE;
1093 }
1094 
HAL_TSO_ReplaceFlt_Enable(MS_U8 u8Eng,MS_U16 u16FltId,MS_BOOL bEnable)1095 MS_BOOL HAL_TSO_ReplaceFlt_Enable(MS_U8 u8Eng, MS_U16 u16FltId, MS_BOOL bEnable)
1096 {
1097     if(bEnable)
1098     {
1099         _HAL_REG32_W(&(_TSOCtrl->REP_PidFlt[u16FltId]), SET_FLAG1(_HAL_REG32_R(&(_TSOCtrl->REP_PidFlt[u16FltId])), REP_PIDFLT_REPLACE_EN));
1100     }
1101     else
1102     {
1103         _HAL_REG32_W(&(_TSOCtrl->REP_PidFlt[u16FltId]), RESET_FLAG1(_HAL_REG32_R(&(_TSOCtrl->REP_PidFlt[u16FltId])), REP_PIDFLT_REPLACE_EN));
1104     }
1105 
1106     return TRUE;
1107 }
1108 
HAL_TSO_Set_Filein_ReadAddr(MS_U8 u8Eng,MS_U8 u8FileEng,MS_PHY phyAddr)1109 void HAL_TSO_Set_Filein_ReadAddr(MS_U8 u8Eng, MS_U8 u8FileEng, MS_PHY phyAddr)
1110 {
1111     _phyTSOFiMiuOffset[u8FileEng] = _HAL_TSO_MIU_OFFSET(phyAddr);
1112 
1113     if(u8FileEng == 0)
1114     {
1115         _HAL_REG32_W(&(_TSOCtrl->TSO_Filein_raddr), (MS_U32)(phyAddr-_phyTSOFiMiuOffset[u8FileEng]));
1116     }
1117     else if(u8FileEng == 1)
1118     {
1119         _HAL_REG32_W(&(_TSOCtrl->TSO_Filein_raddr1), (MS_U32)(phyAddr-_phyTSOFiMiuOffset[u8FileEng]));
1120     }
1121 }
1122 
HAL_TSO_Set_Filein_ReadLen(MS_U8 u8Eng,MS_U8 u8FileEng,MS_U32 u32len)1123 void HAL_TSO_Set_Filein_ReadLen(MS_U8 u8Eng, MS_U8 u8FileEng, MS_U32 u32len)
1124 {
1125     if(u8FileEng == 0)
1126     {
1127         _HAL_REG32_W(&(_TSOCtrl->TSO_Filein_rNum), u32len);
1128     }
1129     else if(u8FileEng == 1)
1130     {
1131         _HAL_REG32_W(&(_TSOCtrl->TSO_Filein_rNum1), u32len);
1132     }
1133 }
1134 
HAL_TSO_Get_Filein_ReadAddr(MS_U8 u8Eng,MS_U8 u8FileEng)1135 MS_PHY HAL_TSO_Get_Filein_ReadAddr(MS_U8 u8Eng, MS_U8 u8FileEng)
1136 {
1137     MS_PHY phyvalue = 0;
1138 
1139     _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]), _HAL_REG16_R(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng])) | TSO_FICFG_RADDR_READ);
1140     phyvalue = ((MS_PHY)_HAL_REG32_R(&(_TSOCtrl->TSO_TSO2MI_RADDR[u8FileEng])) & 0xFFFFFFFFUL) << TSO_MIU_BUS;
1141     phyvalue += _phyTSOFiMiuOffset[u8FileEng];
1142     _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]), _HAL_REG16_R(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng])) & ~TSO_FICFG_RADDR_READ);
1143     return phyvalue;
1144 }
1145 
HAL_TSO_Set_Filein_Ctrl(MS_U8 u8Eng,MS_U8 u8FileEng,MS_U16 u16ctrl)1146 void HAL_TSO_Set_Filein_Ctrl(MS_U8 u8Eng, MS_U8 u8FileEng, MS_U16 u16ctrl)
1147 {
1148     if(u8FileEng == 0)
1149     {
1150         _HAL_REG16_W(&(_TSOCtrl->TSO_Filein_Ctrl), (_HAL_REG16_R(&(_TSOCtrl->TSO_Filein_Ctrl)) & ~TSO_FILEIN_CTRL_MASK) | u16ctrl);
1151     }
1152     else if(u8FileEng == 1)
1153     {
1154         _HAL_REG16_W(&(_TSOCtrl->TSO_Filein_Ctrl1), (_HAL_REG16_R(&(_TSOCtrl->TSO_Filein_Ctrl1)) & ~TSO_FILEIN_CTRL_MASK) | u16ctrl);
1155     }
1156 }
1157 
HAL_TSO_Get_Filein_Ctrl(MS_U8 u8Eng,MS_U8 u8FileEng)1158 MS_U16 HAL_TSO_Get_Filein_Ctrl(MS_U8 u8Eng, MS_U8 u8FileEng)
1159 {
1160     if(u8FileEng == 0)
1161     {
1162         return (_HAL_REG16_R(&(_TSOCtrl->TSO_Filein_Ctrl)) & TSO_FILEIN_CTRL_MASK);
1163     }
1164     else if(u8FileEng == 1)
1165     {
1166         return (_HAL_REG16_R(&(_TSOCtrl->TSO_Filein_Ctrl1)) & TSO_FILEIN_CTRL_MASK);
1167     }
1168 
1169     return 0;
1170 }
1171 
HAL_TSO_Set_Filein_MOBFKey(MS_U8 u8FileEng,MS_U32 u32Key,MS_BOOL bSecured)1172 MS_BOOL HAL_TSO_Set_Filein_MOBFKey(MS_U8 u8FileEng, MS_U32 u32Key, MS_BOOL bSecured)
1173 {
1174     MS_U16 u16data = (bSecured ? TSO_FILEIN_RIU_TSO_NS : 0);
1175     REG16* pReg = ((u8FileEng == 0)? (&(_TSOCtrl->TSO_Filein_Ctrl)) : (&(_TSOCtrl->TSO_Filein_Ctrl1)));
1176 
1177     if((_HAL_REG16_R(pReg) & (TSO_FILEIN_RSTART|TSO_FILEIN_ABORT)) != 0)
1178     {
1179         return FALSE;
1180     }
1181 
1182     u16data |= ((MS_U16)(u32Key << TSO_FILEIN_MOBF_IDX_SHIFT)  & TSO_FILEIN_MOBF_IDX_MASK);
1183     _HAL_REG16_W(pReg, u16data)
1184 
1185     return TRUE;
1186 }
1187 
HAL_TSO_Filein_Enable(MS_U8 u8Eng,MS_U8 u8FileEng,MS_BOOL bEnable)1188 MS_BOOL HAL_TSO_Filein_Enable(MS_U8 u8Eng, MS_U8 u8FileEng, MS_BOOL bEnable)
1189 {
1190     MS_U16 u16ChIf = ((u8Eng == 0)? TSO_CFG1_TSO_TSIF5_EN: TSO_CFG1_TSO_TSIF6_EN);
1191 
1192     if(bEnable)
1193     {
1194         _HAL_REG16_W(&(_TSOCtrl->TSO_CFG1), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->TSO_CFG1)), u16ChIf));
1195         _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]),
1196             SET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_FILE_CFG[u8FileEng]), TSO_FICFG_TSO_FILEIN|TSO_FICFG_FILE_SEGMENT|TSO_FICFG_TS_DATAPORT_SEL));
1197     }
1198     else
1199     {
1200         _HAL_REG16_W(&(_TSOCtrl->TSO_CFG1), RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->TSO_CFG1)), u16ChIf));
1201         _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]),
1202             RESET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_FILE_CFG[u8FileEng]), TSO_FICFG_TSO_FILEIN|TSO_FICFG_FILE_SEGMENT|TSO_FICFG_TS_DATAPORT_SEL));
1203     }
1204 
1205     return TRUE;
1206 }
1207 
HAL_TSO_FileinTimer_Enable(MS_U8 u8Eng,MS_U8 u8FileEng,MS_BOOL bEnable)1208 void HAL_TSO_FileinTimer_Enable(MS_U8 u8Eng, MS_U8 u8FileEng, MS_BOOL bEnable)
1209 {
1210     if(bEnable)
1211     {
1212         _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]), _HAL_REG16_R(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng])) | TSO_FICFG_TIMER_ENABLE);
1213     }
1214     else
1215     {
1216         _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]), _HAL_REG16_R(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng])) & ~TSO_FICFG_TIMER_ENABLE);
1217     }
1218 }
1219 
HAL_TSO_Filein_Rate(MS_U8 u8Eng,MS_U8 u8FileEng,MS_U16 u16timer)1220 void HAL_TSO_Filein_Rate(MS_U8 u8Eng, MS_U8 u8FileEng, MS_U16 u16timer)
1221 {
1222     _HAL_REG16_W(&(_TSOCtrl->TSO_FI_TIMER[u8FileEng]), u16timer);
1223 }
1224 
HAL_TSO_Filein_192Mode_Enable(MS_U8 u8Eng,MS_U8 u8FileEng,MS_BOOL bEnable)1225 void HAL_TSO_Filein_192Mode_Enable(MS_U8 u8Eng, MS_U8 u8FileEng, MS_BOOL bEnable)
1226 {
1227     if(bEnable)
1228     {
1229         //init timestamp
1230         _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]), SET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_FILE_CFG[u8FileEng]), TSO_FICFG_INIT_TIMESTAMP));
1231         _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]), RESET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_FILE_CFG[u8FileEng]), TSO_FICFG_INIT_TIMESTAMP));
1232 
1233         _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]), SET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_FILE_CFG[u8FileEng]), TSO_FICFG_PKT192_ENABLE));
1234     }
1235     else
1236     {
1237         _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]),
1238             RESET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_FILE_CFG[u8FileEng]), TSO_FICFG_PKT192_ENABLE));
1239     }
1240 }
1241 
HAL_TSO_Filein_192BlockMode_Enable(MS_U8 u8Eng,MS_U8 u8FileEng,MS_BOOL bEnable)1242 void HAL_TSO_Filein_192BlockMode_Enable(MS_U8 u8Eng, MS_U8 u8FileEng, MS_BOOL bEnable)
1243 {
1244     if(bEnable)
1245     {
1246         _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]),
1247             RESET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_FILE_CFG[u8FileEng]), TSO_FICFG_PKT192_BLK_DISABLE));
1248     }
1249     else
1250     {
1251         _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]),
1252             SET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_FILE_CFG[u8FileEng]), TSO_FICFG_PKT192_BLK_DISABLE));
1253     }
1254 }
1255 
HAL_TSO_CmdQ_FIFO_Get_WRCnt(MS_U8 u8Eng,MS_U8 u8FileEng)1256 MS_U16 HAL_TSO_CmdQ_FIFO_Get_WRCnt(MS_U8 u8Eng, MS_U8 u8FileEng)
1257 {
1258     MS_U16 u16Shift = ((u8FileEng == 0) ? 0: 8);
1259 
1260     return ((_HAL_REG16_R(&(_TSOCtrl->TSO_CMDQ_STATUS)) >> u16Shift) & TSO_CMDQ_STS_WCNT_MASK);
1261 }
1262 
HAL_TSO_CmdQ_FIFO_IsFull(MS_U8 u8Eng,MS_U8 u8FileEng)1263 MS_BOOL HAL_TSO_CmdQ_FIFO_IsFull(MS_U8 u8Eng, MS_U8 u8FileEng)
1264 {
1265     MS_U16 u16Shift = ((u8FileEng == 0) ? 0: 8);
1266 
1267     return (MS_BOOL)((_HAL_REG16_R(&(_TSOCtrl->TSO_CMDQ_STATUS)) >> u16Shift) & TSO_CMDQ_STS_FIFO_FULL);
1268 }
1269 
HAL_TSO_CmdQ_FIFO_IsEmpty(MS_U8 u8Eng,MS_U8 u8FileEng)1270 MS_BOOL HAL_TSO_CmdQ_FIFO_IsEmpty(MS_U8 u8Eng, MS_U8 u8FileEng)
1271 {
1272     MS_U16 u16Shift = ((u8FileEng == 0) ? 0: 8);
1273 
1274     return (MS_BOOL)((_HAL_REG16_R(&(_TSOCtrl->TSO_CMDQ_STATUS)) >> u16Shift) & TSO_CMDQ_STS_FIFO_EMPTY);
1275 }
1276 
HAL_TSO_CmdQ_FIFO_Get_WRLevel(MS_U8 u8Eng,MS_U8 u8FileEng)1277 MS_U8 HAL_TSO_CmdQ_FIFO_Get_WRLevel(MS_U8 u8Eng, MS_U8 u8FileEng)
1278 {
1279     MS_U16 u16Shift = ((u8FileEng == 0) ? 0: 8);
1280 
1281     return (MS_U8)((_HAL_REG16_R(&(_TSOCtrl[u8Eng].TSO_CMDQ_STATUS)) >> u16Shift) & TSO_CMDQ_STS_WLEVEL_MASK);
1282 }
1283 
HAL_TSO_CmdQ_Reset(MS_U8 u8Eng,MS_U8 u8FileEng)1284 MS_BOOL HAL_TSO_CmdQ_Reset(MS_U8 u8Eng, MS_U8 u8FileEng)
1285 {
1286     MS_U16 u16data = ((u8FileEng == 0)? TSO_SW_RSTZ_CMDQ : TSO_SW_RSTZ_CMDQ1);
1287 
1288     _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->SW_RSTZ)), u16data));
1289     _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ), RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->SW_RSTZ)), u16data));
1290     return TRUE;
1291 }
1292 
HAL_TSO_RW_ValidBlock_Count(MS_U8 u8Eng,MS_BOOL bWrite,MS_U16 * pu16ValidBlockCnt)1293 void HAL_TSO_RW_ValidBlock_Count(MS_U8 u8Eng, MS_BOOL bWrite, MS_U16 *pu16ValidBlockCnt)
1294 {
1295     MS_U16 u16data = _HAL_REG16_R(&(_TSOCtrl->TSO_CFG2));
1296 
1297     if(bWrite)
1298     {
1299         u16data &= ~TSO_CFG2_VALID_BYTECNT_MASK;
1300         u16data |= (*pu16ValidBlockCnt << TSO_CFG2_VALID_BYTECNT_SHIFT);
1301         _HAL_REG16_W(&(_TSOCtrl->TSO_CFG2), u16data);
1302 
1303         _HAL_REG16_W(&(_TSOCtrl->TSO_CFG1), SET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_CFG1), TSO_CFG1_PKT_PARAM_LD));
1304         _HAL_REG16_W(&(_TSOCtrl->TSO_CFG1), RESET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_CFG1), TSO_CFG1_PKT_PARAM_LD));
1305     }
1306     else
1307     {
1308         *pu16ValidBlockCnt = (u16data & TSO_CFG2_VALID_BYTECNT_MASK) >> TSO_CFG2_VALID_BYTECNT_SHIFT;
1309     }
1310 }
1311 
HAL_TSO_RW_InvalidBlock_Count(MS_U8 u8Eng,MS_BOOL bWrite,MS_U16 * pu16InvalidBlockCnt)1312 void HAL_TSO_RW_InvalidBlock_Count(MS_U8 u8Eng, MS_BOOL bWrite, MS_U16 *pu16InvalidBlockCnt)
1313 {
1314     MS_U16 u16data = _HAL_REG16_R(&(_TSOCtrl->TSO_CFG2));
1315 
1316     if(bWrite)
1317     {
1318         u16data &= ~TSO_CFG2_INVALID_BYTECNT_MASK;
1319         u16data |= (*pu16InvalidBlockCnt << TSO_CFG2_INVALID_BYTECNT_SHIFT);
1320         _HAL_REG16_W(&(_TSOCtrl->TSO_CFG2), u16data);
1321 
1322         _HAL_REG16_W(&(_TSOCtrl->TSO_CFG1), SET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_CFG1), TSO_CFG1_PKT_PARAM_LD));
1323         _HAL_REG16_W(&(_TSOCtrl->TSO_CFG1), RESET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_CFG1), TSO_CFG1_PKT_PARAM_LD));
1324     }
1325     else
1326     {
1327         *pu16InvalidBlockCnt = u16data & TSO_CFG2_INVALID_BYTECNT_MASK;
1328     }
1329 }
1330 
HAL_TSO_RW_OutputPktSize(MS_U8 u8Eng,MS_BOOL bWrite,MS_U16 * pu16PktSize)1331 void HAL_TSO_RW_OutputPktSize(MS_U8 u8Eng, MS_BOOL bWrite, MS_U16 *pu16PktSize)
1332 {
1333     if(bWrite)
1334     {
1335         _HAL_REG16_W(&(_TSOCtrl->TSO_CFG3), *pu16PktSize);
1336     }
1337     else
1338     {
1339         *pu16PktSize = _HAL_REG16_R(&(_TSOCtrl->TSO_CFG3));
1340     }
1341 
1342     _HAL_REG16_W(&(_TSOCtrl->TSO_CFG1), SET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_CFG1), TSO_CFG1_PKT_PARAM_LD));
1343     _HAL_REG16_W(&(_TSOCtrl->TSO_CFG1), RESET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_CFG1), TSO_CFG1_PKT_PARAM_LD));
1344 }
1345 
HAL_TSO_LPcr2_Set(MS_U8 u8Eng,MS_U8 u8FileEng,MS_U32 u32lpcr2)1346 void   HAL_TSO_LPcr2_Set(MS_U8 u8Eng, MS_U8 u8FileEng, MS_U32 u32lpcr2)
1347 {
1348     MS_U16 u16temp = _HAL_REG16_R(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]));
1349 
1350     _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]), u16temp | TSO_FICFG_LPCR2_WLD);
1351     _HAL_REG32_W(&(_TSOCtrl->TSO_LPCR2[u8FileEng]), u32lpcr2);
1352     _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]), u16temp);
1353 }
1354 
HAL_TSO_LPcr2_Get(MS_U8 u8Eng,MS_U8 u8FileEng)1355 MS_U32 HAL_TSO_LPcr2_Get(MS_U8 u8Eng, MS_U8 u8FileEng)
1356 {
1357     MS_U32 u32temp = 0;
1358     MS_U16 u16temp = _HAL_REG16_R(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]));
1359 
1360     _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]), ((u16temp & ~TSO_FICFG_LPCR2_WLD)|TSO_FICFG_LPCR2_LD));
1361     u32temp = _HAL_REG32_R(&_TSOCtrl->TSO_LPCR2[u8FileEng]);
1362     _HAL_REG16_W(&(_TSOCtrl->TSO_FILE_CFG[u8FileEng]), u16temp);
1363 
1364     return u32temp;
1365 }
1366 
HAL_TSO_TimeStamp_Get(MS_U8 u8Eng,MS_U8 u8FileEng)1367 MS_U32 HAL_TSO_TimeStamp_Get(MS_U8 u8Eng, MS_U8 u8FileEng)
1368 {
1369     return _HAL_REG32_R(&(_TSOCtrl->TSO_TIMESTAMP[u8FileEng]));
1370 }
1371 
HAL_TSO_PktChkSize_Set(MS_U8 u8Eng,MS_U8 u8If,MS_U8 u8size)1372 MS_BOOL HAL_TSO_PktChkSize_Set(MS_U8 u8Eng, MS_U8 u8If, MS_U8 u8size)
1373 {
1374     MS_U16 u16data = 0;
1375 
1376     if(u8If == HAL_TSO_TSIF_LIVE1)
1377     {
1378         u16data = _HAL_REG16_R(&(_TSOCtrl->TSO_CH0_IF1_CFG0)) & ~TSO_PKT_SIZE_CHK_LIVE_MASK;
1379         _HAL_REG16_W(&(_TSOCtrl->TSO_CH0_IF1_CFG0), u16data | (MS_U16)u8size);
1380     }
1381     else if((u8If == HAL_TSO_TSIF_LIVE2) || (u8If == HAL_TSO_TSIF_FILE1))
1382     {
1383         u16data = _HAL_REG16_R(&(_TSOCtrl->TSO_CH0_IF5_CFG0)) & ~TSO_PKT_SIZE_CHK_LIVE_MASK;
1384         _HAL_REG16_W(&(_TSOCtrl->TSO_CH0_IF5_CFG0), u16data | (MS_U16)u8size);
1385     }
1386     else if((u8If == HAL_TSO_TSIF_LIVE3) || (u8If == HAL_TSO_TSIF_FILE2))
1387     {
1388         u16data = _HAL_REG16_R(&(_TSOCtrl->TSO_CH0_IF6_CFG0)) & ~TSO_PKT_SIZE_CHK_LIVE_MASK;
1389         _HAL_REG16_W(&(_TSOCtrl->TSO_CH0_IF6_CFG0), u16data | (MS_U16)u8size);
1390     }
1391     else
1392     {
1393         return FALSE;
1394     }
1395 
1396     return TRUE;
1397 }
1398 
HAL_TSO_Filein_PktChkSize_Set(MS_U8 u8Eng,MS_U8 u8FileEng,MS_U8 u8size)1399 void HAL_TSO_Filein_PktChkSize_Set(MS_U8 u8Eng, MS_U8 u8FileEng, MS_U8 u8size)
1400 {
1401     MS_U16 u16temp = 0, u16shift = ((u8FileEng == 0) ? 0: 8);
1402 
1403     u16temp = _HAL_REG16_R(&(_TSOCtrl->TSO_PKT_CHKSIZE_FI)) & ~(TSO_PKT_CHKSIZE_FI_MASK << u16shift);
1404     u16temp |= (((MS_U16)(u8size & 0xFF)) << u16shift);
1405 
1406     _HAL_REG16_W(&(_TSOCtrl->TSO_PKT_CHKSIZE_FI), u16temp);
1407 }
1408 
HAL_TSO_Cfg1_Enable(MS_U8 u8Eng,MS_U16 u16CfgItem,MS_BOOL bEnable)1409 void HAL_TSO_Cfg1_Enable(MS_U8 u8Eng, MS_U16 u16CfgItem, MS_BOOL bEnable)
1410 {
1411     MS_U16 u16data = _HAL_REG16_R(&(_TSOCtrl->TSO_CFG1));
1412 
1413     if(bEnable)
1414     {
1415         u16data |= u16CfgItem;
1416     }
1417     else
1418     {
1419         u16data &= ~u16CfgItem;
1420     }
1421 
1422     _HAL_REG16_W(&(_TSOCtrl->TSO_CFG1), u16data);
1423 }
1424 
HAL_TSO_Cfg4_Enable(MS_U8 u8Eng,MS_U16 u16CfgItem,MS_BOOL bEnable)1425 void HAL_TSO_Cfg4_Enable(MS_U8 u8Eng, MS_U16 u16CfgItem, MS_BOOL bEnable)
1426 {
1427     MS_U16 u16data = _HAL_REG16_R(&(_TSOCtrl->TSO_CFG4));
1428 
1429     if(bEnable)
1430     {
1431         u16data |= u16CfgItem;
1432     }
1433     else
1434     {
1435         u16data &= ~u16CfgItem;
1436     }
1437 
1438     _HAL_REG16_W(&(_TSOCtrl->TSO_CFG4), u16data);
1439 }
1440 
HAL_TSO_ChIf_Enable(MS_U8 u8Eng,MS_U8 u8ChIf,MS_BOOL bEnable)1441 MS_BOOL HAL_TSO_ChIf_Enable(MS_U8 u8Eng, MS_U8 u8ChIf, MS_BOOL bEnable)
1442 {
1443     MS_U16 u16data = 0;
1444     REG16* pReg = &(_TSOCtrl->TSO_CFG1);
1445 
1446     if(u8Eng > 0)
1447     {
1448         return FALSE;
1449     }
1450 
1451     switch(u8ChIf)
1452     {
1453         case HAL_TSO_TSIF_LIVE1:
1454             u16data = TSO_CFG1_TSO_TSIF1_EN;
1455             break;
1456         case HAL_TSO_TSIF_LIVE2:
1457             u16data = TSO_CFG1_TSO_TSIF5_EN;
1458             break;
1459         case HAL_TSO_TSIF_LIVE3:
1460             u16data = TSO_CFG1_TSO_TSIF6_EN;
1461             break;
1462         case HAL_TSO_TSIF_LIVE_MMT:
1463             pReg = &(_TSOCtrl2->TSO_CFG_21);
1464             u16data = TSO_MMT_EN;
1465             break;
1466         default:
1467             return FALSE;
1468     }
1469 
1470     if(bEnable)
1471     {
1472         _HAL_REG16_W(pReg, SET_FLAG1(_HAL_REG16_R(pReg), u16data));
1473     }
1474     else
1475     {
1476         _HAL_REG16_W(pReg, RESET_FLAG1(_HAL_REG16_R(pReg), u16data));
1477     }
1478 
1479     return TRUE;
1480 
1481 }
1482 
HAL_TSO_ChIf_Cfg(MS_U8 u8Eng,MS_U8 u8ChIf,MS_U16 u16Cfg,MS_BOOL bEnable)1483 MS_BOOL HAL_TSO_ChIf_Cfg(MS_U8 u8Eng, MS_U8 u8ChIf, MS_U16 u16Cfg, MS_BOOL bEnable)
1484 {
1485     REG16* pReg = NULL;
1486 
1487     if(u8Eng > 0)
1488     {
1489         return FALSE;
1490     }
1491 
1492     switch(u8ChIf)
1493     {
1494         case HAL_TSO_TSIF_LIVE1:
1495             pReg = &(_TSOCtrl->TSO_CH0_IF1_CFG2);
1496             break;
1497         case HAL_TSO_TSIF_LIVE2:
1498             pReg = &(_TSOCtrl->TSO_CH0_IF5_CFG2);
1499             break;
1500         case HAL_TSO_TSIF_LIVE3:
1501             pReg = &(_TSOCtrl->TSO_CH0_IF6_CFG2);
1502             break;
1503         case HAL_TSO_TSIF_LIVE_MMT:
1504             pReg = &(_TSOCtrl2->TSO_CFG_20);
1505             u16Cfg = HAL_TSO_MMT_Cfg_Map(u16Cfg);
1506             break;
1507         default:
1508             return FALSE;
1509     }
1510 
1511     if(bEnable)
1512     {
1513         _HAL_REG16_W(pReg, SET_FLAG1(_HAL_REG16_R(pReg), u16Cfg));
1514     }
1515     else
1516     {
1517         _HAL_REG16_W(pReg, RESET_FLAG1(_HAL_REG16_R(pReg), u16Cfg));
1518     }
1519 
1520     return TRUE;
1521 }
1522 
HAL_TSO_Get_ChIf_Cfg(MS_U8 u8Eng,MS_U8 u8ChIf,MS_U16 * pu16Cfg,MS_BOOL * pbEnable)1523 MS_BOOL HAL_TSO_Get_ChIf_Cfg(MS_U8 u8Eng, MS_U8 u8ChIf, MS_U16* pu16Cfg, MS_BOOL *pbEnable)
1524 {
1525     REG16* pReg = NULL;
1526     MS_U16 u16data = 0;
1527 
1528     *pu16Cfg = 0;
1529     *pbEnable = FALSE;
1530 
1531     if(u8Eng > 0)
1532     {
1533         return FALSE;
1534     }
1535 
1536     switch(u8ChIf)
1537     {
1538         case HAL_TSO_TSIF_LIVE1:
1539             pReg = &(_TSOCtrl->TSO_CH0_IF1_CFG2);
1540             break;
1541         case HAL_TSO_TSIF_LIVE2:
1542             pReg = &(_TSOCtrl->TSO_CH0_IF5_CFG2);
1543             break;
1544         case HAL_TSO_TSIF_LIVE3:
1545             pReg = &(_TSOCtrl->TSO_CH0_IF6_CFG2);
1546             break;
1547         default:
1548             return FALSE;
1549     }
1550 
1551     *pu16Cfg = _HAL_REG16_R(pReg);
1552 
1553     switch(u8ChIf)
1554     {
1555         case HAL_TSO_TSIF_LIVE1:
1556             u16data = TSO_CFG1_TSO_TSIF1_EN;
1557             break;
1558         case HAL_TSO_TSIF_LIVE2:
1559             u16data = TSO_CFG1_TSO_TSIF5_EN;
1560             break;
1561         case HAL_TSO_TSIF_LIVE3:
1562             u16data = TSO_CFG1_TSO_TSIF6_EN;
1563             break;
1564         default:
1565             return FALSE;
1566     }
1567 
1568     *pbEnable = ((_HAL_REG16_R(&(_TSOCtrl->TSO_CFG1)) & u16data) == u16data);
1569 
1570     return TRUE;
1571 
1572 }
1573 
1574 
HAL_TSO_SVQBuf_Set(MS_U8 u8Eng,MS_U8 u8ChIf,MS_PHY phyBufAddr,MS_U32 u32BufSize)1575 MS_BOOL HAL_TSO_SVQBuf_Set(MS_U8 u8Eng, MS_U8 u8ChIf, MS_PHY phyBufAddr, MS_U32 u32BufSize)
1576 {
1577     REG32* p32Reg = NULL;
1578     REG16* p16Reg = NULL;
1579     REG16* p16RegCfg = NULL;
1580     MS_U32 u32addr = 0;
1581 
1582     _phyTSOVQiMiuOffset = _HAL_TSO_MIU_OFFSET(phyBufAddr);
1583     u32addr = (MS_U32)(phyBufAddr - _phyTSOVQiMiuOffset);
1584 
1585     if(u8Eng > 0)
1586     {
1587         return FALSE;
1588     }
1589 
1590     switch(u8ChIf)
1591     {
1592         case HAL_TSO_TSIF_LIVE1:
1593             p32Reg = &(_TSOCtrl1->TSO_SVQ1_BASE);
1594             p16Reg = &(_TSOCtrl1->TSO_SVQ1_SIZE);
1595             p16RegCfg = &(_TSOCtrl1->TSO_SVQ1_TX_CFG);
1596             break;
1597         case HAL_TSO_TSIF_LIVE2:
1598             p32Reg = &(_TSOCtrl1->TSO_SVQ5_BASE);
1599             p16Reg = &(_TSOCtrl1->TSO_SVQ5_SIZE);
1600             p16RegCfg = &(_TSOCtrl1->TSO_SVQ5_TX_CFG);
1601             break;
1602         case HAL_TSO_TSIF_LIVE3:
1603             p32Reg = &(_TSOCtrl1->TSO_SVQ6_BASE);
1604             p16Reg = &(_TSOCtrl1->TSO_SVQ6_SIZE);
1605             p16RegCfg = &(_TSOCtrl1->TSO_SVQ6_TX_CFG);
1606             break;
1607         default:
1608             return FALSE;
1609     }
1610 
1611     _HAL_REG32_W(p32Reg, u32addr >> TSO_MIU_BUS);
1612     _HAL_REG16_W(p16Reg , u32BufSize/TSO_SVQ_UNIT_SIZE);
1613 
1614     // Reset SVQ
1615     _HAL_REG16_W(p16RegCfg , SET_FLAG1(_HAL_REG16_R(p16RegCfg), TSO_SVQ_TX_CFG_TX_RESET));
1616     _HAL_REG16_W(p16RegCfg , RESET_FLAG1(_HAL_REG16_R(p16RegCfg), TSO_SVQ_TX_CFG_TX_RESET));
1617 
1618     _HAL_REG16_W(p16RegCfg, SET_FLAG1(_HAL_REG16_R(p16RegCfg), TSO_SVQ_TX_CFG_SVQ_EN));
1619 
1620     return TRUE;
1621 }
1622 
HAL_TSO_ChIf_ClrByteCnt(MS_U8 u8Eng,MS_U8 u8ChIf)1623 MS_BOOL HAL_TSO_ChIf_ClrByteCnt(MS_U8 u8Eng, MS_U8 u8ChIf)
1624 {
1625     MS_U16 u16data = 0;
1626 
1627     switch(u8ChIf)
1628     {
1629         case HAL_TSO_TSIF_LIVE1:
1630             u16data = TSO_CLR_BYTE_CNT_1;
1631             break;
1632         case HAL_TSO_TSIF_LIVE2:
1633             u16data = TSO_CLR_BYTE_CNT_5;
1634             break;
1635         case HAL_TSO_TSIF_LIVE3:
1636             u16data = TSO_CLR_BYTE_CNT_6;
1637             break;
1638         default:
1639             return FALSE;
1640     }
1641 
1642 
1643     _HAL_REG16_W(&(_TSOCtrl->TSO_CLR_BYTE_CNT), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->TSO_CLR_BYTE_CNT)), u16data));
1644     _HAL_REG16_W(&(_TSOCtrl->TSO_CLR_BYTE_CNT), RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->TSO_CLR_BYTE_CNT)), u16data));
1645 
1646     return TRUE;
1647 }
1648 
HAL_TSO_LocalStreamID(MS_U8 u8Eng,MS_U8 u8ChIf,MS_U8 * pu8StrID,MS_BOOL beSet)1649 MS_BOOL HAL_TSO_LocalStreamID(MS_U8 u8Eng, MS_U8 u8ChIf, MS_U8* pu8StrID, MS_BOOL beSet)
1650 {
1651     REG16* p16Reg = NULL;
1652 
1653     if(beSet == FALSE)
1654     {
1655         *pu8StrID = 0xFF;
1656     }
1657 
1658     if(u8Eng > 0)
1659     {
1660         return FALSE;
1661     }
1662 
1663     switch(u8ChIf)
1664     {
1665         case HAL_TSO_TSIF_LIVE1:
1666             p16Reg = &(_TSOCtrl1->TSO_PRE_HEADER1_CFG0);
1667             break;
1668         case HAL_TSO_TSIF_LIVE2:
1669             p16Reg = &(_TSOCtrl1->TSO_PRE_HEADER5_CFG0);
1670             break;
1671         case HAL_TSO_TSIF_LIVE3:
1672             p16Reg = &(_TSOCtrl1->TSO_PRE_HEADER6_CFG0);
1673             break;
1674         default:
1675             return FALSE;
1676     }
1677 
1678     if(beSet == TRUE)
1679     {
1680         _HAL_REG16_W(p16Reg , (MS_U16)(*pu8StrID) & 0xFF);
1681     }
1682     else
1683     {
1684         *pu8StrID = (MS_U8)(_HAL_REG16_R(p16Reg) & 0xFF);
1685     }
1686 
1687     return TRUE;
1688 
1689 }
1690 
HAL_TSO_SVQ_TX_Reset(MS_U8 u8Eng,MS_U8 u8ChIf)1691 MS_BOOL HAL_TSO_SVQ_TX_Reset(MS_U8 u8Eng, MS_U8 u8ChIf)
1692 {
1693     REG16* p16Reg = NULL;
1694 
1695     if(u8Eng > 0)
1696     {
1697         return FALSE;
1698     }
1699 
1700     switch(u8ChIf)
1701     {
1702         case HAL_TSO_TSIF_LIVE1:
1703             p16Reg = &(_TSOCtrl1->TSO_SVQ1_TX_CFG);
1704             break;
1705         case HAL_TSO_TSIF_LIVE2:
1706             p16Reg = &(_TSOCtrl1->TSO_SVQ5_TX_CFG);
1707             break;
1708         case HAL_TSO_TSIF_LIVE3:
1709             p16Reg = &(_TSOCtrl1->TSO_SVQ6_TX_CFG);
1710             break;
1711         default:
1712             return FALSE;
1713     }
1714 
1715     _HAL_REG16_W(p16Reg , SET_FLAG1(_HAL_REG16_R(p16Reg), TSO_SVQ_TX_CFG_TX_RESET));
1716     _HAL_REG16_W(p16Reg , RESET_FLAG1(_HAL_REG16_R(p16Reg), TSO_SVQ_TX_CFG_TX_RESET));
1717 
1718     return TRUE;
1719 
1720 }
1721 
HAL_TSO_Set_SVQRX_MOBFKey(MS_U8 u8Eng,MS_U32 u32Key,MS_BOOL bSecured)1722 MS_BOOL HAL_TSO_Set_SVQRX_MOBFKey(MS_U8 u8Eng, MS_U32 u32Key, MS_BOOL bSecured)
1723 {
1724     MS_U16 u16data = _HAL_REG16_R(&(_TSOCtrl1->TSO_SVQ_RX_CFG)) & ~TSO_SVQ_RX_CFG_SVQ_MOBF_IDX_MASK;
1725 
1726     u16data |= ((MS_U16)(u32Key << TSO_SVQ_RX_CFG_SVQ_MOBF_IDX_SHIFT)  & TSO_SVQ_RX_CFG_SVQ_MOBF_IDX_MASK);
1727 
1728     if(bSecured)
1729     {
1730         u16data |= TSO_SVQ_RX_CFG_SVQ_MIU_NS;
1731     }
1732     else
1733     {
1734         u16data &= ~TSO_SVQ_RX_CFG_SVQ_MIU_NS;
1735     }
1736 
1737     _HAL_REG16_W(&(_TSOCtrl1->TSO_SVQ_RX_CFG), u16data);
1738 
1739     return TRUE;
1740 }
1741 
HAL_TSO_Set_SVQRX_PktMode(MS_U8 u8Eng,MS_U16 u16mode)1742 MS_BOOL HAL_TSO_Set_SVQRX_PktMode(MS_U8 u8Eng, MS_U16 u16mode)
1743 {
1744     _HAL_REG16_W(&(_TSOCtrl1->TSO_SVQ_RX_CFG), (_HAL_REG16_R(&(_TSOCtrl1->TSO_SVQ_RX_CFG)) & ~TSO_SVQ_RX_CFG_MODE_MASK) | u16mode);
1745 
1746     return TRUE;
1747 }
1748 
HAL_TSO_Set_SVQRX_ArbitorMode(MS_U8 u8Eng,MS_U16 u16mode,MS_U16 * pu16SvqRxPri)1749 MS_BOOL HAL_TSO_Set_SVQRX_ArbitorMode(MS_U8 u8Eng, MS_U16 u16mode, MS_U16 *pu16SvqRxPri)
1750 {
1751     MS_U8 u8ii = 0, u8jj = 0;
1752     MS_U16 u16shift = 0;
1753 
1754     _HAL_REG16_W(&(_TSOCtrl1->TSO_SVQ_RX_CFG), (_HAL_REG16_R(&(_TSOCtrl1->TSO_SVQ_RX_CFG)) & ~TSO_SVQ_RX_CFG_ARBMODE_MASK) | u16mode);
1755 
1756     if(u16mode != TSO_SVQ_RX_CFG_ARBMODE_FIXPRI)
1757     {
1758         return TRUE;
1759     }
1760 
1761     for(u8ii = 0; u8ii < TSO_SVQ_RX_NUM; u8ii++)
1762     {
1763         u8jj = u8ii >> 1;
1764         u16shift = ((u8ii % 2) ? TSO_SVQ_RX_PRI_SHIFT: 0);
1765 
1766         _HAL_REG16_W(&(_TSOCtrl1->TSO_SVQ_RX_PRI[u8jj]),
1767             (_HAL_REG16_R(&(_TSOCtrl1->TSO_SVQ_RX_PRI[u8jj])) & ~(TSO_SVQ_RX_PRI_MASK << u16shift)) | (pu16SvqRxPri[u8ii] << u16shift));
1768     }
1769 
1770     return TRUE;
1771 }
1772 
HAL_TSO_Set_SVQ_LocalSysTimestamp(MS_U8 u8Eng,MS_U32 u32systime)1773 MS_BOOL HAL_TSO_Set_SVQ_LocalSysTimestamp(MS_U8 u8Eng, MS_U32 u32systime)
1774 {
1775     _HAL_REG16_W(&(_TSOCtrl->TSO_CFG4) , RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->TSO_CFG4)), TSO_CFG4_SET_SYS_TIMESTAMP));
1776     _HAL_REG32_W(&(_TSOCtrl->TSO_SYSTIMESTAMP), u32systime);
1777     _HAL_REG16_W(&(_TSOCtrl->TSO_CFG4) , SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->TSO_CFG4)), TSO_CFG4_SET_SYS_TIMESTAMP));
1778 
1779     return FALSE;
1780 }
1781 
HAL_TSO_Get_SVQ_Status(MS_U8 u8Eng,MS_U8 u8ChIf,MS_U16 * pu16Status)1782 MS_BOOL HAL_TSO_Get_SVQ_Status(MS_U8 u8Eng, MS_U8 u8ChIf, MS_U16* pu16Status)
1783 {
1784     MS_U32 u32data = 0;
1785     MS_U32 u32Shift = 0;
1786 
1787     *pu16Status = 0;
1788 
1789     if(u8Eng > 0)
1790     {
1791         return FALSE;
1792     }
1793 
1794     u32data = _HAL_REG32_R(&(_TSOCtrl1->TSO_SVQ_STATUS));
1795 
1796     switch(u8ChIf)
1797     {
1798         case HAL_TSO_TSIF_LIVE1:
1799             u32Shift = 0;
1800             break;
1801         case HAL_TSO_TSIF_LIVE2:
1802             u32Shift = 16;
1803             break;
1804         case HAL_TSO_TSIF_LIVE3:
1805             u32Shift = 20;
1806             break;
1807         default:
1808             return FALSE;
1809     }
1810 
1811     *pu16Status = ((MS_U16)(u32data >> u32Shift) & TSO_SVQ_STS_MASK);
1812 
1813     return TRUE;
1814 
1815 }
1816 
HAL_TSO_GetDelayTime_PreHd2Output(MS_U8 u8Eng,MS_U8 u8ChIf,MS_U32 * pu32time)1817 MS_BOOL HAL_TSO_GetDelayTime_PreHd2Output(MS_U8 u8Eng, MS_U8 u8ChIf, MS_U32 *pu32time)
1818 {
1819     *pu32time = 0;
1820 
1821     if(u8Eng > 0)
1822     {
1823         return FALSE;
1824     }
1825 
1826     _HAL_REG16_W(&(_TSOCtrl1->TSO_DELTA_CFG) , SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl1->TSO_DELTA_CFG)), TSO_DELTA_CFG_DELTA_CLR));
1827     _HAL_REG16_W(&(_TSOCtrl1->TSO_DELTA_CFG) , RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl1->TSO_DELTA_CFG)), TSO_DELTA_CFG_DELTA_CLR));
1828 
1829     _HAL_REG16_W(&(_TSOCtrl1->TSO_DELTA_CFG) ,
1830         (_HAL_REG16_R(&(_TSOCtrl1->TSO_DELTA_CFG)) & ~TSO_DELTA_CFG_SEL_CH_MASK) | u8ChIf);
1831 
1832     *pu32time = _HAL_REG32_R(&(_TSOCtrl1->TSO_DELTA));
1833 
1834     return TRUE;
1835 }
1836 
HAL_TSO_Get_MaxDelta_ChId(MS_U8 u8Eng,MS_U8 * pu8ChIf)1837 MS_BOOL HAL_TSO_Get_MaxDelta_ChId(MS_U8 u8Eng, MS_U8 *pu8ChIf)
1838 {
1839     *pu8ChIf = 0xFF;
1840 
1841     *pu8ChIf = (MS_U8)((_HAL_REG16_R(&(_TSOCtrl1->TSO_DELTA_CFG)) & TSO_DELTA_CFG_MAX_ID_MASK) >> TSO_DELTA_CFG_MAX_ID_SHIFT);
1842 
1843     return TRUE;
1844 }
1845 
HAL_TSO_Sel_LocalSysStampClkBase(MS_U8 u8Eng,MS_U16 u16ClkBase)1846 MS_BOOL HAL_TSO_Sel_LocalSysStampClkBase(MS_U8 u8Eng, MS_U16 u16ClkBase)
1847 {
1848     if(u16ClkBase == HAL_TSO_TIMESTAMP_27M)
1849     {
1850         _HAL_REG16_W(&(_TSOCtrl->TSO_CFG4) , SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->TSO_CFG4)), TSO_CFG4_SET_TIMESTAMP_27M));
1851     }
1852     else
1853     {
1854         _HAL_REG16_W(&(_TSOCtrl->TSO_CFG4) , RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->TSO_CFG4)), TSO_CFG4_SET_TIMESTAMP_BASE_MASK));
1855     }
1856 
1857     return TRUE;
1858 }
1859 
1860 
HAL_TSO_MMT_Cfg_Map(MS_U16 u16Cfg)1861 MS_U16 HAL_TSO_MMT_Cfg_Map(MS_U16 u16Cfg)
1862 {
1863     switch(u16Cfg)
1864     {
1865         case TSO_CHCFG_TS_SIN_C0:
1866             return TSO_MMT_TS_SIN_C0;
1867         case TSO_CHCFG_TS_SIN_C1:
1868             return TSO_MMT_TS_SIN_C1;
1869         case TSO_CHCFG_P_SEL:
1870             return TSO_MMT_PARL;
1871         case TSO_CHCFG_EXT_SYNC_SEL:
1872             return TSO_MMT_EXTSYNC;
1873         default:
1874             return 0;
1875     }
1876 }
1877 
HAL_TSO_PVR_WaitFlush(MS_U8 u8PVRId)1878 void HAL_TSO_PVR_WaitFlush(MS_U8 u8PVRId)
1879 {
1880     _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_0D), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_0D)), TSP_FLUSH_EN));
1881     _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_0D), RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_0D)), TSP_FLUSH_EN));
1882     _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_PVR_RST_WADR));
1883     _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_PVR_RST_WADR));
1884 }
1885 
1886 
HAL_TSO_PVR_SetBuffer(MS_U8 u8PVRId,MS_PHY phyBufStart0,MS_PHY phyBufStart1,MS_U32 u32BufSize0,MS_U32 u32BufSize1)1887 void HAL_TSO_PVR_SetBuffer(MS_U8 u8PVRId, MS_PHY phyBufStart0, MS_PHY phyBufStart1, MS_U32 u32BufSize0, MS_U32 u32BufSize1)
1888 {
1889     MS_PHY  phyBufEnd = phyBufStart0 + u32BufSize0;
1890 
1891     _phyPVRBufMiuOffset = _HAL_TSO_MIU_OFFSET(phyBufStart0);
1892     _HAL_REG32_W(&(_TSOCtrl2->TSO_PVR_Head1), ((MS_U32)((phyBufStart0-_phyPVRBufMiuOffset)>> MIU_BUS)));
1893     _HAL_REG32_W(&(_TSOCtrl2->TSO_PVR_Tail), ((MS_U32)((phyBufEnd-_phyPVRBufMiuOffset)>> MIU_BUS)));
1894 
1895     phyBufEnd = phyBufStart1+ u32BufSize1;
1896 
1897     _HAL_REG32_W(&(_TSOCtrl2->TSO_PVR_Head2), ((MS_U32)((phyBufStart1-_phyPVRBufMiuOffset)>> MIU_BUS)));
1898     _HAL_REG32_W(&(_TSOCtrl2->TSO_PVR_Tail2), ((MS_U32)((phyBufEnd-_phyPVRBufMiuOffset)>> MIU_BUS)));
1899 
1900 
1901     _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00),
1902         SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_PVR_PINGPONG));
1903 
1904     // flush PVR buffer
1905     HAL_TSO_PVR_WaitFlush(u8PVRId);
1906 }
1907 
1908 
HAL_TSO_PVR_GetBufWrite(MS_U8 u8PVRId)1909 MS_PHY HAL_TSO_PVR_GetBufWrite(MS_U8 u8PVRId)
1910 {
1911     MS_U32 u32value = 0;
1912 
1913     _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_0D),
1914         RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_0D)), TSO_CH_BW_WP_LD));
1915 
1916     u32value = _HAL_REG32_R(&(_TSOCtrl2->TSO_PVR_WPTR));
1917 
1918     _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_0D),
1919         SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_0D)), TSO_CH_BW_WP_LD));
1920 
1921     return ((((MS_PHY)u32value) << MIU_BUS) + _phyPVRBufMiuOffset);
1922 
1923 }
1924 
1925 
HAL_TSO_PVR_Enable(MS_U8 u8PVRId,MS_BOOL bEnable)1926 void HAL_TSO_PVR_Enable(MS_U8 u8PVRId,MS_BOOL bEnable)
1927 {
1928     if (bEnable)
1929     {
1930         _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), (_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)) & ~TSO_BURST_LEN_MASK) | TSO_BURST_LEN_4);
1931         _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_0D), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_0D)), TSO_PVR_DMA_FLUSH_EN));
1932         _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_PVR_ENABLE));
1933     }
1934     else
1935     {
1936         _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_PVR_ENABLE));
1937     }
1938 }
1939 
1940 
HAL_TSO_PVR_PacketMode(MS_U8 u8PVRId,MS_BOOL bSet)1941 void HAL_TSO_PVR_PacketMode(MS_U8 u8PVRId, MS_BOOL bSet)
1942 {
1943     if (bSet)
1944     {
1945         _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_RECORD192_EN));
1946     }
1947     else
1948     {
1949         _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_RECORD192_EN));
1950     }
1951 }
1952 
1953 
HAL_TSO_SetPVRTimeStamp(MS_U8 u8PVRId,MS_U32 u32Stamp)1954 void HAL_TSO_SetPVRTimeStamp(MS_U8 u8PVRId, MS_U32 u32Stamp)
1955 {
1956     _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_PVR_LPCR1_WLD));
1957 
1958     _HAL_REG32_W(&(_TSOCtrl2->PVR1_LPcr1),u32Stamp);
1959 
1960     _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_PVR_LPCR1_WLD));
1961 }
1962 
1963 
HAL_TSO_GetPVRTimeStamp(MS_U8 u8PVRId)1964 MS_U32  HAL_TSO_GetPVRTimeStamp(MS_U8 u8PVRId)
1965 {
1966     MS_U32 u32lpcr = 0;
1967 
1968     _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_PVR_LPCR1_RLD));
1969 
1970     u32lpcr = _HAL_REG32_R(&(_TSOCtrl2->PVR1_LPcr1));
1971 
1972     _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_PVR_LPCR1_RLD));
1973 
1974     return u32lpcr;
1975 }
1976 
1977 
HAL_TSO_SetPVRTimeStampClk(MS_U8 u8PVRId,MS_U32 u32ClkSrc)1978 void HAL_TSO_SetPVRTimeStampClk(MS_U8 u8PVRId, MS_U32 u32ClkSrc)
1979 {
1980     if(u32ClkSrc == 0x0) // 90K
1981     {
1982         _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_14),
1983             RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_14)), TSO_PVR_CLK_STAMP_27_EN));
1984     }
1985     else // 27M
1986     {
1987         _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_14),
1988             SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_14)), TSO_PVR_CLK_STAMP_27_EN));
1989     }
1990 
1991 }
1992 
HAL_TSO_PVR_IsEnabled(MS_U32 u32EngId)1993 MS_BOOL HAL_TSO_PVR_IsEnabled(MS_U32 u32EngId)
1994 {
1995     return ((_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)) & TSO_PVR_ENABLE) > 0);
1996 }
1997 
HAL_TSO_PVR_Src(MS_U32 u32Src)1998 void HAL_TSO_PVR_Src(MS_U32 u32Src)
1999 {
2000     if(u32Src == HAL_TSO_PVR_SVQ)//from SVQ
2001     {
2002         _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_14), (_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_14)) & ~TSO_PVR_SRC_MASK) | TSO_PVR_SRC_SVQ);
2003     }
2004     else if(u32Src == HAL_TSO_PVR_MMT)
2005     {
2006         _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_14), (_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_14)) & ~TSO_PVR_SRC_MASK) | TSO_PVR_SRC_MMT);
2007         _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_00), RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_00)), TSO_RECORD192_EN)); //MMT mode will add timestamp automatically
2008     }
2009     else
2010     {
2011         _HAL_REG16_W(&(_TSOCtrl2->TSO_CFG_14),
2012             RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl2->TSO_CFG_14)), TSO_PVR_SRC_MASK));
2013     }
2014 }
2015 
HAL_TSO_ChIf_Ng_Protocol_ID(MS_U8 u8Eng,MS_U8 u8ChIf,MS_U16 u16ID)2016 MS_BOOL HAL_TSO_ChIf_Ng_Protocol_ID(MS_U8 u8Eng, MS_U8 u8ChIf, MS_U16 u16ID)
2017 {
2018     REG32* p32Reg = NULL;
2019 
2020     switch(u8ChIf)
2021     {
2022         case HAL_TSO_TSIF_LIVE1:
2023             p32Reg = &(_TSOCtrl1->TSO_DONGLE_TSIF1);
2024             break;
2025         case HAL_TSO_TSIF_LIVE2:
2026             p32Reg = &(_TSOCtrl1->TSO_DONGLE_TSIF5);
2027             break;
2028         case HAL_TSO_TSIF_LIVE3:
2029             p32Reg = &(_TSOCtrl1->TSO_DONGLE_TSIF6);
2030             break;
2031         default:
2032             return FALSE;
2033     }
2034     _HAL_REG32_W(p32Reg, (_HAL_REG32_R(p32Reg) & ~TSO_DONGLE_PROTOCAL_ID_MASK) | (u16ID<<TSO_DONGLE_PROTOCAL_ID_SHIFT));
2035 
2036     return TRUE;
2037 }
2038 
HAL_TSO_ChIf_Ng_Stream_ID(MS_U8 u8Eng,MS_U8 u8ChIf,MS_U16 u16ID)2039 MS_BOOL HAL_TSO_ChIf_Ng_Stream_ID(MS_U8 u8Eng, MS_U8 u8ChIf, MS_U16 u16ID)
2040 {
2041     REG32* p32Reg = NULL;
2042 
2043     switch(u8ChIf)
2044     {
2045         case HAL_TSO_TSIF_LIVE1:
2046             p32Reg = &(_TSOCtrl1->TSO_DONGLE_TSIF1);
2047             break;
2048         case HAL_TSO_TSIF_LIVE2:
2049             p32Reg = &(_TSOCtrl1->TSO_DONGLE_TSIF5);
2050             break;
2051         case HAL_TSO_TSIF_LIVE3:
2052             p32Reg = &(_TSOCtrl1->TSO_DONGLE_TSIF6);
2053             break;
2054         default:
2055             return FALSE;
2056     }
2057     _HAL_REG32_W(p32Reg, (_HAL_REG32_R(p32Reg) & ~TSO_DONGLE_STREAM_ID_MASK) | (u16ID<<TSO_DONGLE_STREAM_ID_SHIFT));
2058     return TRUE;
2059 }
2060 
2061 
2062 #ifdef MSOS_TYPE_LINUX_KERNEL
2063 
HAL_TSO_SaveRegs(void)2064 MS_BOOL HAL_TSO_SaveRegs(void)
2065 {
2066     MS_U32 u32ii = 0;
2067 
2068     _u16TSORegArray[0][0x04] = TSO0_REG(0x04);
2069     _u16TSORegArray[0][0x05] = TSO0_REG(0x05);
2070     _u16TSORegArray[0][0x06] = TSO0_REG(0x06);
2071 
2072     _u16TSORegArray[0][0x14] = TSO0_REG(0x14);
2073     _u16TSORegArray[0][0x15] = TSO0_REG(0x15);
2074     _u16TSORegArray[0][0x16] = TSO0_REG(0x16);
2075 
2076     _u16TSORegArray[0][0x18] = TSO0_REG(0x18);
2077     _u16TSORegArray[0][0x19] = TSO0_REG(0x19);
2078     _u16TSORegArray[0][0x1a] = TSO0_REG(0x1a);
2079 
2080     for(u32ii = 0x1c; u32ii <= 0x44; u32ii++)
2081     {
2082         _u16TSORegArray[0][u32ii] = TSO0_REG(u32ii);
2083     }
2084 
2085     _u16TSORegArray[0][0x4c] = TSO0_REG(0x4c);
2086     _u16TSORegArray[0][0x4d] = TSO0_REG(0x4d);
2087 
2088     for(u32ii = 0x60; u32ii <= 0x6f; u32ii++)
2089     {
2090         _u16TSORegArray[0][u32ii] = TSO0_REG(u32ii);
2091     }
2092 
2093     _u16TSORegArray[0][0x79] = TSO0_REG(0x79);
2094     _u16TSORegArray[0][0x7a] = TSO0_REG(0x7a);
2095     _u16TSORegArray[0][0x7b] = TSO0_REG(0x7b);
2096     _u16TSORegArray[0][0x7c] = TSO0_REG(0x7c);
2097 
2098     //TSO1
2099     _u16TSORegArray[1][0x00] = TSO1_REG(0x00);
2100     _u16TSORegArray[1][0x10] = TSO1_REG(0x10);
2101     _u16TSORegArray[1][0x14] = TSO1_REG(0x14);
2102 
2103     for(u32ii = 0x18; u32ii <= 0x1b; u32ii++)
2104     {
2105         _u16TSORegArray[1][u32ii] = TSO1_REG(u32ii);
2106     }
2107 
2108     for(u32ii = 0x28; u32ii <= 0x33; u32ii++)
2109     {
2110         _u16TSORegArray[1][u32ii] = TSO1_REG(u32ii);
2111     }
2112 
2113     _u16TSOTopReg[0][0] =  TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN);
2114     _u16TSOTopReg[0][1] =  TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_PHASE);
2115     _u16TSOTopReg[0][2] =  TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK);
2116     _u16TSOTopReg[0][3] =  TSO_CLKGEN0_REG(REG_CLKGEN0_RESERVED0);
2117     _u16TSOTopReg[0][4] =  TSO_CLKGEN2_REG(REG_CLKGEN2_TSO1_IN);
2118     _u16TSOTopReg[0][5] =  TSO_CLKGEN2_REG(REG_CLKGEN2_MMT_IN);
2119     _u16TSOTopReg[0][6] =  TSP_TS_SAMPLE_REG(REG_TSO_OUT_CLK_SEL);
2120 
2121     _u16TSOTopReg[1][0] =  TSP_TOP_REG(REG_TOP_TSO_EVD);
2122     _u16TSOTopReg[1][1] =  TSP_TOP_REG(REG_TOP_TS4TS5_CFG);
2123     _u16TSOTopReg[1][2] =  TSP_TOP_REG(REG_TOP_TS_CONFIG);
2124     _u16TSOTopReg[1][3] =  TSP_TOP_REG(REG_TOP_TS2_CONFIG);
2125     _u16TSOTopReg[1][4] =  TSP_TOP_REG(REG_TOP_TS3_CONFIG);
2126 
2127     _u16TSOTopReg[2][0] =  TSP_TSP5_REG(REG_TSP5_TSOIN_MUX);
2128     _u16TSOTopReg[2][1] =  TSP_TSP5_REG(REG_TSP5_TSOOUT_MUX);
2129     _u16TSOTopReg[2][2] =  TSP_TSP5_REG(REG_TSP5_MMT_MUX);
2130 
2131     return TRUE;
2132 }
2133 
HAL_TSO_RestoreRegs(void)2134 MS_BOOL HAL_TSO_RestoreRegs(void)
2135 {
2136     MS_U32 u32ii = 0, u32jj, u32temp = 0;
2137 
2138 
2139     TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) = _u16TSOTopReg[0][0];
2140     TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_PHASE) = _u16TSOTopReg[0][1];
2141     TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) = _u16TSOTopReg[0][2];
2142     TSO_CLKGEN0_REG(REG_CLKGEN0_RESERVED0) = _u16TSOTopReg[0][3];
2143     TSO_CLKGEN2_REG(REG_CLKGEN2_TSO1_IN) = _u16TSOTopReg[0][4];
2144     TSO_CLKGEN2_REG(REG_CLKGEN2_MMT_IN) = _u16TSOTopReg[0][5];
2145     TSP_TS_SAMPLE_REG(REG_TSO_OUT_CLK_SEL) = _u16TSOTopReg[0][6];
2146 
2147     TSP_TOP_REG(REG_TOP_TSO_EVD) = _u16TSOTopReg[1][0];
2148     TSP_TOP_REG(REG_TOP_TS4TS5_CFG) = _u16TSOTopReg[1][1];
2149     TSP_TOP_REG(REG_TOP_TS_CONFIG) = _u16TSOTopReg[1][2] ;
2150     TSP_TOP_REG(REG_TOP_TS2_CONFIG) = _u16TSOTopReg[1][3];
2151     TSP_TOP_REG(REG_TOP_TS3_CONFIG) = _u16TSOTopReg[1][4];
2152 
2153     TSP_TSP5_REG(REG_TSP5_TSOIN_MUX) = _u16TSOTopReg[2][0];
2154     TSP_TSP5_REG(REG_TSP5_TSOOUT_MUX) = _u16TSOTopReg[2][1];
2155     TSP_TSP5_REG(REG_TSP5_MMT_MUX) = _u16TSOTopReg[2][2];
2156 
2157     TSO0_REG(0x04) = _u16TSORegArray[0][0x04];
2158     TSO0_REG(0x05) = _u16TSORegArray[0][0x05];
2159     TSO0_REG(0x06) = _u16TSORegArray[0][0x06];
2160 
2161     for(u32ii = 0; u32ii < TSO_FILE_IF_NUM; u32ii++)
2162     {
2163         TSO0_REG(u32temp+0x14) = _u16TSORegArray[0][u32temp+0x14];
2164         TSO0_REG(u32temp+0x15) = _u16TSORegArray[0][u32temp+0x15];
2165         TSO0_REG(u32temp+0x16) = _u16TSORegArray[0][u32temp+0x16];
2166         u32temp += 4;
2167     }
2168 
2169     for(u32ii = 0x1c; u32ii <= 0x3f; u32ii++)
2170     {
2171         TSO0_REG(u32ii) = _u16TSORegArray[0][u32ii];
2172     }
2173 
2174     TSO0_REG(0x43) = _u16TSORegArray[0][0x43] & ~0x0004;
2175     TSO0_REG(0x44) = _u16TSORegArray[0][0x44];
2176 
2177     for(u32ii = 0; u32ii < TSO_FILE_IF_NUM; u32ii++)
2178     {
2179         TSO0_REG(u32ii+0x4c) = _u16TSORegArray[0][u32ii+0x4c];
2180     }
2181 
2182     u32temp = 0;
2183     for(u32ii = 0; u32ii < TSO_FILE_IF_NUM; u32ii++)
2184     {
2185         TSO0_REG(u32temp+0x60) = _u16TSORegArray[0][u32temp+0x60];
2186         TSO0_REG(u32temp+0x61) = _u16TSORegArray[0][u32temp+0x61];
2187         TSO0_REG(u32temp+0x62) = _u16TSORegArray[0][u32temp+0x62];
2188         TSO0_REG(u32temp+0x63) = _u16TSORegArray[0][u32temp+0x63];
2189         u32temp += 5;
2190     }
2191 
2192     TSO0_REG(0x6a) = _u16TSORegArray[0][0x6a];
2193     TSO0_REG(0x6b) = _u16TSORegArray[0][0x6b];
2194 
2195     for(u32ii = 0; u32ii < TSO_FILE_IF_NUM; u32ii++)
2196     {
2197         TSO0_REG(u32ii+0x79) = _u16TSORegArray[0][u32ii+0x79];
2198     }
2199     TSO0_REG(0x7b) = _u16TSORegArray[0][0x7b];
2200     TSO0_REG(0x7c) = _u16TSORegArray[0][0x7c];
2201 
2202     //TSO1
2203     TSO1_REG(0x00) = _u16TSORegArray[1][0x00];
2204 
2205     for(u32ii = 0; u32ii < TSO_FILE_IF_NUM; u32ii++)
2206     {
2207         TSO1_REG(u32temp+0x10) = _u16TSORegArray[1][u32temp+0x10];
2208         u32temp += 4;
2209     }
2210 
2211     TSO1_REG(0x18) = _u16TSORegArray[1][0x18];
2212     TSO1_REG(0x19) = _u16TSORegArray[1][0x19];
2213     TSO1_REG(0x1a) = _u16TSORegArray[1][0x1a];
2214     TSO1_REG(0x1b) = _u16TSORegArray[1][0x1b] & ~TSO_SVQ_TX_CFG_SVQ_EN;  //disable SVQ fisr
2215 
2216     u32temp =0;
2217     for(u32ii = 0; u32ii < TSO_FILE_IF_NUM; u32ii++)
2218     {
2219         TSO1_REG(u32temp+0x28) = _u16TSORegArray[1][u32temp+0x28];
2220         TSO1_REG(u32temp+0x29) = _u16TSORegArray[1][u32temp+0x29];
2221         TSO1_REG(u32temp+0x2a) = _u16TSORegArray[1][u32temp+0x2a];
2222         TSO1_REG(u32temp+0x2b) = _u16TSORegArray[1][u32temp+0x2b] & ~TSO_SVQ_TX_CFG_SVQ_EN;  //disable SVQ first
2223         u32temp += 4;
2224     }
2225     for(u32ii = 0x30; u32ii <= 0x33; u32ii++)
2226     {
2227         TSO1_REG(u32ii) = _u16TSORegArray[1][u32ii];
2228     }
2229 
2230     //enable SVQ
2231     if(_u16TSORegArray[1][0x1b] & TSO_SVQ_TX_CFG_SVQ_EN)
2232     {
2233         TSO1_REG(0x1b) |= TSO_SVQ_TX_CFG_TX_RESET;
2234         TSO1_REG(0x1b) &= ~TSO_SVQ_TX_CFG_TX_RESET;
2235         TSO1_REG(0x2b) |= TSO_SVQ_TX_CFG_TX_RESET;
2236         TSO1_REG(0x2b) &= ~TSO_SVQ_TX_CFG_TX_RESET;
2237         TSO1_REG(0x2f) |= TSO_SVQ_TX_CFG_TX_RESET;
2238         TSO1_REG(0x2f) &= ~TSO_SVQ_TX_CFG_TX_RESET;
2239 
2240         TSO1_REG(0x1b) |= TSO_SVQ_TX_CFG_SVQ_EN;
2241     }
2242 
2243     if(_u16TSORegArray[0][0x43] & 0x0004)
2244     {
2245         TSO0_REG(0x43) |= 0x0004;
2246         TSO0_REG(0x43) &= ~0x0004;
2247     }
2248 
2249     //enable TSO setting
2250     TSO0_REG(0x1d) |= TSO_CFG1_PKT_PARAM_LD;
2251     TSO0_REG(0x1d) &= ~TSO_CFG1_PKT_PARAM_LD;
2252 
2253     //set lpcr2, TSO file in start
2254     u32temp = 0;
2255     u32jj = 0;
2256     for(u32ii = 0; u32ii < TSO_FILE_IF_NUM; u32ii++)
2257     {
2258         if(_u16TSORegArray[0][u32temp+0x64] & 0x0003)
2259         {
2260             TSO0_REG(u32ii+0x79) = _u16TSORegArray[0][u32ii+0x79] | TSO_FICFG_LPCR2_WLD;
2261             TSO0_REG(u32jj+0x6c) = _u16TSORegArray[0][u32jj+0x6c];
2262             TSO0_REG(u32jj+0x6d) = _u16TSORegArray[0][u32jj+0x6d];
2263             TSO0_REG(u32ii+0x79) = _u16TSORegArray[0][u32ii+0x79] & ~TSO_FICFG_LPCR2_WLD;
2264             TSO0_REG(u32temp+0x64) = _u16TSORegArray[0][u32temp+0x64];
2265         }
2266         u32temp += 5;
2267         u32jj += 2;
2268     }
2269 
2270     return TRUE;
2271 }
2272 
2273 #endif  //MSOS_TYPE_LINUX_KERNEL
2274 
2275 
2276