1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi // such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi // third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any
38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi // parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi // ("Services").
52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi // or otherwise:
58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi // with the said Rules.
72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi // be English.
74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2006-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // (��MStar Confidential Information��) by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi
95*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
96*53ee8cc1Swenshuai.xi //
97*53ee8cc1Swenshuai.xi /// @file INTERN_DVBT.c
98*53ee8cc1Swenshuai.xi /// @brief INTERN_DVBT DVBT
99*53ee8cc1Swenshuai.xi /// @author MStar Semiconductor, Inc.
100*53ee8cc1Swenshuai.xi //
101*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
102*53ee8cc1Swenshuai.xi
103*53ee8cc1Swenshuai.xi #define _INTERN_DVBT_C_
104*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX
105*53ee8cc1Swenshuai.xi #include <math.h>
106*53ee8cc1Swenshuai.xi #endif
107*53ee8cc1Swenshuai.xi #include "MsCommon.h"
108*53ee8cc1Swenshuai.xi #include "MsIRQ.h"
109*53ee8cc1Swenshuai.xi #include "MsOS.h"
110*53ee8cc1Swenshuai.xi //#include "apiPWS.h"
111*53ee8cc1Swenshuai.xi
112*53ee8cc1Swenshuai.xi #include "MsTypes.h"
113*53ee8cc1Swenshuai.xi #include "drvBDMA.h"
114*53ee8cc1Swenshuai.xi //#include "drvIIC.h"
115*53ee8cc1Swenshuai.xi //#include "msAPI_Tuner.h"
116*53ee8cc1Swenshuai.xi //#include "msAPI_MIU.h"
117*53ee8cc1Swenshuai.xi //#include "BinInfo.h"
118*53ee8cc1Swenshuai.xi //#include "halVif.h"
119*53ee8cc1Swenshuai.xi #include "drvDMD_INTERN_DVBT.h"
120*53ee8cc1Swenshuai.xi #include "halDMD_INTERN_DVBT.h"
121*53ee8cc1Swenshuai.xi #include "halDMD_INTERN_common.h"
122*53ee8cc1Swenshuai.xi #ifdef SUPPORT_AP_BIN_IN_FLASH_2
123*53ee8cc1Swenshuai.xi #include "InfoBlock.h"
124*53ee8cc1Swenshuai.xi #endif
125*53ee8cc1Swenshuai.xi #include "drvMMIO.h"
126*53ee8cc1Swenshuai.xi //#include "TDAG4D01A_SSI_DVBT.c"
127*53ee8cc1Swenshuai.xi #include "drvDMD_VD_MBX.h"
128*53ee8cc1Swenshuai.xi #define TEST_EMBEDED_DEMOD 0
129*53ee8cc1Swenshuai.xi //U8 load_data_variable=1;
130*53ee8cc1Swenshuai.xi //-----------------------------------------------------------------------
131*53ee8cc1Swenshuai.xi #define BIN_ID_INTERN_DVBT_DEMOD BIN_ID_INTERN_DVBT
132*53ee8cc1Swenshuai.xi
133*53ee8cc1Swenshuai.xi #define TDE_REG_BASE 0x2400UL
134*53ee8cc1Swenshuai.xi #define DIV_REG_BASE 0x2500UL
135*53ee8cc1Swenshuai.xi #define TR_REG_BASE 0x2600UL
136*53ee8cc1Swenshuai.xi #define FTN_REG_BASE 0x2700UL
137*53ee8cc1Swenshuai.xi #define FTNEXT_REG_BASE 0x2800UL
138*53ee8cc1Swenshuai.xi
139*53ee8cc1Swenshuai.xi
140*53ee8cc1Swenshuai.xi
141*53ee8cc1Swenshuai.xi #if 0//ENABLE_SCAN_ONELINE_MSG
142*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT_ONELINE(x) x
143*53ee8cc1Swenshuai.xi #else
144*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT_ONELINE(x) // x
145*53ee8cc1Swenshuai.xi #endif
146*53ee8cc1Swenshuai.xi
147*53ee8cc1Swenshuai.xi #ifdef MS_DEBUG
148*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT(x) x
149*53ee8cc1Swenshuai.xi #define DBG_GET_SIGNAL(x) x
150*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT_TIME(x) x
151*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT_LOCK(x) x
152*53ee8cc1Swenshuai.xi #else
153*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT(x) //x
154*53ee8cc1Swenshuai.xi #define DBG_GET_SIGNAL(x) //x
155*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT_TIME(x) // x
156*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT_LOCK(x) //x
157*53ee8cc1Swenshuai.xi #endif
158*53ee8cc1Swenshuai.xi #define DBG_DUMP_LOAD_DSP_TIME 0
159*53ee8cc1Swenshuai.xi
160*53ee8cc1Swenshuai.xi #define INTERN_DVBT_TS_SERIAL_INVERSION 0
161*53ee8cc1Swenshuai.xi #define INTERN_DVBT_TS_PARALLEL_INVERSION 1
162*53ee8cc1Swenshuai.xi #define INTERN_DVBT_DTV_DRIVING_LEVEL 1
163*53ee8cc1Swenshuai.xi #define INTERN_DVBT_INTERNAL_DEBUG 1
164*53ee8cc1Swenshuai.xi
165*53ee8cc1Swenshuai.xi #define SIGNAL_LEVEL_OFFSET 0.00
166*53ee8cc1Swenshuai.xi #define TAKEOVERPOINT -59.0
167*53ee8cc1Swenshuai.xi #define TAKEOVERRANGE 0.5
168*53ee8cc1Swenshuai.xi #define LOG10_OFFSET -0.21
169*53ee8cc1Swenshuai.xi #define INTERN_DVBT_USE_SAR_3_ENABLE 0
170*53ee8cc1Swenshuai.xi #define INTERN_DVBT_GET_TIME msAPI_Timer_GetTime0()
171*53ee8cc1Swenshuai.xi
172*53ee8cc1Swenshuai.xi
173*53ee8cc1Swenshuai.xi #if 0//(FRONTEND_TUNER_TYPE==MSTAR_AVATAR2)
174*53ee8cc1Swenshuai.xi #define TUNER_VPP 2
175*53ee8cc1Swenshuai.xi #define IF_AGC_VPP 2
176*53ee8cc1Swenshuai.xi #else
177*53ee8cc1Swenshuai.xi #define TUNER_VPP 1
178*53ee8cc1Swenshuai.xi #define IF_AGC_VPP 2
179*53ee8cc1Swenshuai.xi #endif
180*53ee8cc1Swenshuai.xi
181*53ee8cc1Swenshuai.xi #if (TUNER_VPP == 1)
182*53ee8cc1Swenshuai.xi #define ADC_CH_I_PGA_GAIN_CTRL 0x5 // gain = 14.0/5.0
183*53ee8cc1Swenshuai.xi #elif (TUNER_VPP == 2) // For Avatar tuner,ADC peak to peak voltage is 1 V
184*53ee8cc1Swenshuai.xi #define ADC_CH_I_PGA_GAIN_CTRL 0x5 // gain = 14.0/14.0
185*53ee8cc1Swenshuai.xi #endif
186*53ee8cc1Swenshuai.xi
187*53ee8cc1Swenshuai.xi /*BEG INTERN_DVBT_DSPREG_TABLE*/
188*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_PARAM_VERSION 0x01
189*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_AUTO_SCAN_MODE_EN 0x01 // 0 for normal channel change, 1 for auto scanning
190*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_RFAGC_EN 0x00
191*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_HUMDET_EN 0x01
192*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_AUTO_RF_MAX_EN 0x00
193*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_DCR_EN 0x01
194*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_IIS_EN 0x01
195*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_IQB_EN 0x00
196*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_AUTO_IQ_SWAP_EN 0x01
197*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_ACI_EN 0x01
198*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_CCI_EN 0x01
199*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_FIX_MODE_CP_EN 0x00
200*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_FIX_TPS_EN 0x00
201*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_BW 0x00 // BW: 0..3 for 5M, 6M, 7M, 8M Channel Allocation
202*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_MODE 0x00 // 0, 1, 2 for 2K, 8K, 4K OFDM subcarriers
203*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_CP 0x00 // 0..3 for Intervals of 1/32, 1/16, 1/8, 1/4
204*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_LP_SEL 0x00 // HP or LP selection, 0:HP, 1:LP
205*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_CSTL 0x02 // constellation, 0, 1, 2 for QPSK, 16QAM, 64QAM
206*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_HIER 0x00 // 0..7 for None, Alpha = 1, 2, 4, or add 4 for indepth interleaver
207*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_HPCR 0x01 // HP CR, 0..4 for Rates of 1/2, 2/3, 3/4, 5/6, 7/8
208*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_LPCR 0x02 // LP CR, 0..4 for Rates of 1/2, 2/3, 3/4, 5/6, 7/8
209*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_RFMAX 0x01 // work for RF AGC external mode enable.
210*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_ZIF 0x00 // 0 for IF, 1 for ZIF structure
211*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_RSSI 0x00 // 0 for NOT using RSSI, 1 for using RSSI
212*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_RFAGC_REF 0x64
213*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_IFAGC_REF_2K 0x4B //0xB0 YP for sensitivity test
214*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_IFAGC_REF_8K 0x4B
215*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_IFAGC_REF_ACI 0x4B
216*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_IFAGC_REF_IIS 0xA0
217*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_IFAGC_REF_2K_H 0x03 //0xB0 YP for sensitivity test
218*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_IFAGC_REF_8K_H 0x03
219*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_IFAGC_REF_ACI_H 0x00
220*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_IFAGC_REF_IIS_H 0x00
221*53ee8cc1Swenshuai.xi
222*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_FC_L 0x20 // 9394, Fc = Fs - IF = 45474 - 36167 = 9307
223*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_FC_H 0x4E
224*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_FS_L 0xC0 // 45474, Fs = 45.4738MHz
225*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_FS_H 0x5D
226*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_IQ_SWAP 0x00 // 1: iq swap, 0: non iq swap
227*53ee8cc1Swenshuai.xi
228*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_8M_DACI_DET_TH_L 0xf0
229*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_8M_DACI_DET_TH_H 0x0a
230*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_8M_ANM1_DET_TH_L 0xc4
231*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_8M_ANM1_DET_TH_H 0x09
232*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_8M_ANP1_DET_TH_L 0xc4
233*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_8M_ANP1_DET_TH_H 0x09
234*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_7M_DACI_DET_TH_L 0xf0
235*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_7M_DACI_DET_TH_H 0x0a
236*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_7M_ANM1_DET_TH_L 0xc4
237*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_7M_ANM1_DET_TH_H 0x09
238*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_7M_ANP1_DET_TH_L 0xc4
239*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_7M_ANP1_DET_TH_H 0x09
240*53ee8cc1Swenshuai.xi
241*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_CCI 0x00 // PAL_I: 0: Non-Pal-I CCI, 1: Pal-I CCI (for UK)
242*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_ICFO_RANGE 0x01 // ICFOE search range: 0: narrow , 1: medium, 2:large range
243*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_TS_SERIAL 0x01 // 1: serial mode, 0: parallel mode.
244*53ee8cc1Swenshuai.xi //#define DMD_DVBT_CFG_TS_PARALLEL 0x00 // 1: serial mode, 0: parallel mode.
245*53ee8cc1Swenshuai.xi #if (INTERN_DVBT_TS_SERIAL_INVERSION)
246*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_TS_CLK_INV 0x01 // Inversion
247*53ee8cc1Swenshuai.xi #else
248*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_TS_CLK_INV 0x00 // non-Inversion
249*53ee8cc1Swenshuai.xi #endif
250*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_TS_DATA_SWAP 0x00 // TS data reverse, 1: reverse, 0: non-reverse.
251*53ee8cc1Swenshuai.xi //#define DMD_DVBT_CHECKSUM 0x00
252*53ee8cc1Swenshuai.xi /*END INTERN_DVBT_DSPREG_TABLE*/
253*53ee8cc1Swenshuai.xi #define DVBT_FS 45474 // 24000
254*53ee8cc1Swenshuai.xi #define FC_H 0x4E // 40474, Fc = Fs - IF = 45474 - 5000 = 40474 -> 0323 update
255*53ee8cc1Swenshuai.xi #define FC_L 0x20 // 0323 jason
256*53ee8cc1Swenshuai.xi #define FS_H ((DVBT_FS>>8)&0xFF) // FS=24000, Fs = 24MHz
257*53ee8cc1Swenshuai.xi #define FS_L (DVBT_FS&0xFF) // andy 2009-8-18 ���� 10:22:29 0x9E
258*53ee8cc1Swenshuai.xi #define SET_ZIF 0x00
259*53ee8cc1Swenshuai.xi #define IQB_EN 0x00
260*53ee8cc1Swenshuai.xi
261*53ee8cc1Swenshuai.xi #define FORCE_MC 0x00 //0: auto 1: Force mode-cp
262*53ee8cc1Swenshuai.xi #define FORCE_TPS 0x00 //0: auto 1: Force TPS
263*53ee8cc1Swenshuai.xi #define AUTO_SCAN 0x00 // Auto Scan - 0:channel change, 1:auto-scan
264*53ee8cc1Swenshuai.xi #define CSTL 0x02 //0:QPSK 1:16 2: 64
265*53ee8cc1Swenshuai.xi #define HIER 0x00
266*53ee8cc1Swenshuai.xi #define HPCR 0x01 // HP_CR 0:1/2, 1:2/3, 2: 3/4, 3: 5/6, 4:7/8
267*53ee8cc1Swenshuai.xi #define LPCR 0x01 // LP_CR 0:1/2, 1:2/3, 2: 3/4, 3: 5/6, 4:7/8
268*53ee8cc1Swenshuai.xi #define FFT_MODE 0x01 // FFT mode - 0:2K, 1:8K
269*53ee8cc1Swenshuai.xi #define CP 0x00 // CP - 0:1/32, 1/16, 1/8, 1/4
270*53ee8cc1Swenshuai.xi #define LP_SEL 0x00 // LP select
271*53ee8cc1Swenshuai.xi #define IQ_SWAP 0x00 //0x01
272*53ee8cc1Swenshuai.xi #define PAL_I 0x00 // PAL_I: 0: Non-Pal-I CCI, 1: Pal-I CCI (for UK)
273*53ee8cc1Swenshuai.xi #define CFO_RANGE 0x01 //0: 500KHz 1: 900KHz
274*53ee8cc1Swenshuai.xi #define CFO_RANGE_TW 0x00 //0: 500KHz 1: 900KHz
275*53ee8cc1Swenshuai.xi #define TS_SER 0
276*53ee8cc1Swenshuai.xi #define TS_INV 0
277*53ee8cc1Swenshuai.xi #define FIF_H (MS_U8)(( (((MS_U16)FS_H<<8)|FS_L) - (((MS_U16)FC_H<<8)|FC_L))>>8)
278*53ee8cc1Swenshuai.xi #define FIF_L (MS_U8)(( ((MS_U16)FS_H<<8)|FS_L) - (((MS_U16)FC_H<<8)|FC_L))
279*53ee8cc1Swenshuai.xi #define IF_INV_PWM 0x00
280*53ee8cc1Swenshuai.xi #define T_LOWIF 1
281*53ee8cc1Swenshuai.xi
282*53ee8cc1Swenshuai.xi MS_U8 INTERN_DVBT_DSPREG[] =
283*53ee8cc1Swenshuai.xi {
284*53ee8cc1Swenshuai.xi 0x00, 0x00, 0x00, D_DMD_DVBT_OP_DCR_EN, 0x01, 0x01, 0x01, IQB_EN, 0x01, 0x00, 0x00, FORCE_MC, FORCE_TPS, AUTO_SCAN, 0x00, SET_ZIF, //00-0F
285*53ee8cc1Swenshuai.xi 0x00, T_LOWIF, 0x00, FS_L, FS_H, FIF_L, FIF_H, FC_L, FC_H, 0x03, FFT_MODE, CP, LP_SEL, CSTL, HIER, HPCR, //10-1F
286*53ee8cc1Swenshuai.xi LPCR, IQ_SWAP, 0x00, PAL_I, CFO_RANGE, D_DMD_DVBT_CFG_RFAGC_REF, D_DMD_DVBT_CFG_IFAGC_REF_2K, D_DMD_DVBT_CFG_IFAGC_REF_8K, D_DMD_DVBT_CFG_IFAGC_REF_ACI, D_DMD_DVBT_CFG_IFAGC_REF_IIS, //20-29
287*53ee8cc1Swenshuai.xi D_DMD_DVBT_CFG_IFAGC_REF_2K_H, D_DMD_DVBT_CFG_IFAGC_REF_8K_H, D_DMD_DVBT_CFG_IFAGC_REF_ACI_H, D_DMD_DVBT_CFG_IFAGC_REF_IIS_H, TS_SER, TS_INV, //2A-2F
288*53ee8cc1Swenshuai.xi 0x00, 0xf0, 0x0a, 0xc4, 0x09, 0xc4, 0x09, 0xf0, 0x0a, 0xc4, 0x09, 0xc4, 0x09, 0x00, 0xd0, 0x80, //30-3F
289*53ee8cc1Swenshuai.xi 0x7f, 0xa0, 0x23, 0x05, 0x05, 0x40, 0x34, 0x06, 0x00, 0x00, 0x00, 0x00, 0x45, 0x00, 0x65, 0x00, //40-4F
290*53ee8cc1Swenshuai.xi 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, //50-5F
291*53ee8cc1Swenshuai.xi 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x33, 0x33, 0x01, 0x03, //60-6F
292*53ee8cc1Swenshuai.xi 0x03, 0x20, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, //70-7E
293*53ee8cc1Swenshuai.xi /*
294*53ee8cc1Swenshuai.xi // 0x00 0x01 0x02 0x03 0x04 0x05 0x06 0x07
295*53ee8cc1Swenshuai.xi 0x00, 0x01, DMD_DVBT_OP_DCR_EN, 0x01, 0x01, 0x01, IQB_EN, 0x01,
296*53ee8cc1Swenshuai.xi // 0x08 0x09 0x0a 0x0b 0x0c 0x0d 0x0e 0xf
297*53ee8cc1Swenshuai.xi 0x00, 0x00, FORCE_MC, FORCE_TPS, AUTO_SCAN, 0x00, 0x00, 0x00,
298*53ee8cc1Swenshuai.xi // 0x10 0x11 0x12 0x13 0x14 0x15 0x16 0x17
299*53ee8cc1Swenshuai.xi 0x00, SET_ZIF, 0xff, FC_L, FC_H, FS_L, FS_H, 0x03,
300*53ee8cc1Swenshuai.xi // 0x18 0x19 0x1a 0x1b 0x1c 0x1d 0x1e 0x1f
301*53ee8cc1Swenshuai.xi FFT_MODE, CP, LP_SEL, CSTL, HIER, HPCR, LPCR, IQ_SWAP,
302*53ee8cc1Swenshuai.xi // 0x20 0x21 0x22 0x23 0x24 0x25 0x26 0x27
303*53ee8cc1Swenshuai.xi 0x00, PAL_I, CFO_RANGE, DMD_DVBT_CFG_RFAGC_REF, DMD_DVBT_CFG_IFAGC_REF_2K, DMD_DVBT_CFG_IFAGC_REF_8K, DMD_DVBT_CFG_IFAGC_REF_ACI, DMD_DVBT_CFG_IFAGC_REF_IIS,
304*53ee8cc1Swenshuai.xi // 0x28 0x29 0x2a 0x2b 0x2c 0x2d 0x2e 0x2f
305*53ee8cc1Swenshuai.xi 0x9A, 0x01, TS_SER, 0x00, TS_INV, 0x00, 0x00, 0xC8,
306*53ee8cc1Swenshuai.xi // 0x30 0x31 0x32 0x33 0x34 0x35 0x36 0x37 0x38 0x39 0x3A 0x3B 0x3C 0x3D 0x3E 0x3F
307*53ee8cc1Swenshuai.xi 0x00, 0xC8, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00, T_LOWIF, 0x47, 0x8D, 0x01, 0x00, 0x00, 0x00, 0x00,
308*53ee8cc1Swenshuai.xi */
309*53ee8cc1Swenshuai.xi };
310*53ee8cc1Swenshuai.xi /*END INTERN_DVBT_DSPREG_TABLE*/
311*53ee8cc1Swenshuai.xi //-----------------------------------------------------------------------
312*53ee8cc1Swenshuai.xi /****************************************************************
313*53ee8cc1Swenshuai.xi *Local Variables *
314*53ee8cc1Swenshuai.xi ****************************************************************/
315*53ee8cc1Swenshuai.xi static MS_BOOL bFECLock=0;
316*53ee8cc1Swenshuai.xi static MS_BOOL bTPSLock = 0;
317*53ee8cc1Swenshuai.xi static MS_U32 u32ChkScanTimeStart = 0;
318*53ee8cc1Swenshuai.xi static MS_U32 u32FecFirstLockTime=0;
319*53ee8cc1Swenshuai.xi static MS_U32 u32FecLastLockTime=0;
320*53ee8cc1Swenshuai.xi static float fViterbiBerFiltered=-1;
321*53ee8cc1Swenshuai.xi //Global Variables
322*53ee8cc1Swenshuai.xi S_CMDPKTREG gsCmdPacket;
323*53ee8cc1Swenshuai.xi //U8 gCalIdacCh0, gCalIdacCh1;
324*53ee8cc1Swenshuai.xi
325*53ee8cc1Swenshuai.xi #ifdef INTERN_DVBT_LOAD_FW_FROM_CODE_MEMORY
326*53ee8cc1Swenshuai.xi MS_U8 INTERN_DVBT_table[] = {
327*53ee8cc1Swenshuai.xi #include "fwDMD_INTERN_DVBT.dat"
328*53ee8cc1Swenshuai.xi };
329*53ee8cc1Swenshuai.xi
330*53ee8cc1Swenshuai.xi #endif
331*53ee8cc1Swenshuai.xi
332*53ee8cc1Swenshuai.xi static DMD_SSI_DBM_NORDIGP1 dvbt_ssi_dbm_nordigp1[] =
333*53ee8cc1Swenshuai.xi {
334*53ee8cc1Swenshuai.xi { _QPSK , _CR1Y2, -93},
335*53ee8cc1Swenshuai.xi { _QPSK , _CR2Y3, -91},
336*53ee8cc1Swenshuai.xi { _QPSK , _CR3Y4, -90},
337*53ee8cc1Swenshuai.xi { _QPSK , _CR5Y6, -89},
338*53ee8cc1Swenshuai.xi { _QPSK , _CR7Y8, -88},
339*53ee8cc1Swenshuai.xi
340*53ee8cc1Swenshuai.xi { _16QAM , _CR1Y2, -87},
341*53ee8cc1Swenshuai.xi { _16QAM , _CR2Y3, -85},
342*53ee8cc1Swenshuai.xi { _16QAM , _CR3Y4, -84},
343*53ee8cc1Swenshuai.xi { _16QAM , _CR5Y6, -83},
344*53ee8cc1Swenshuai.xi { _16QAM , _CR7Y8, -82},
345*53ee8cc1Swenshuai.xi
346*53ee8cc1Swenshuai.xi { _64QAM , _CR1Y2, -82},
347*53ee8cc1Swenshuai.xi { _64QAM , _CR2Y3, -80},
348*53ee8cc1Swenshuai.xi { _64QAM , _CR3Y4, -78},
349*53ee8cc1Swenshuai.xi { _64QAM , _CR5Y6, -77},
350*53ee8cc1Swenshuai.xi { _64QAM , _CR7Y8, -76},
351*53ee8cc1Swenshuai.xi { _UNKNOW_QAM , _UNKNOW_CR, 0.0},
352*53ee8cc1Swenshuai.xi };
353*53ee8cc1Swenshuai.xi
354*53ee8cc1Swenshuai.xi
355*53ee8cc1Swenshuai.xi
356*53ee8cc1Swenshuai.xi static void INTERN_DVBT_SignalQualityReset(void);
357*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_Demod_Version(void);
358*53ee8cc1Swenshuai.xi
INTERN_DVBT_SignalQualityReset(void)359*53ee8cc1Swenshuai.xi static void INTERN_DVBT_SignalQualityReset(void)
360*53ee8cc1Swenshuai.xi {
361*53ee8cc1Swenshuai.xi u32FecFirstLockTime=0;
362*53ee8cc1Swenshuai.xi fViterbiBerFiltered=-1;
363*53ee8cc1Swenshuai.xi }
364*53ee8cc1Swenshuai.xi
INTERN_DVBT_DSPReg_Init(const MS_U8 * u8DVBT_DSPReg,MS_U8 u8Size)365*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_DSPReg_Init(const MS_U8 *u8DVBT_DSPReg, MS_U8 u8Size)
366*53ee8cc1Swenshuai.xi {
367*53ee8cc1Swenshuai.xi MS_U8 idx = 0, u8RegRead = 0, u8RegWrite = 0, u8Mask = 0;
368*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
369*53ee8cc1Swenshuai.xi MS_U16 u16DspAddr = 0;
370*53ee8cc1Swenshuai.xi
371*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf("INTERN_DVBT_DSPReg_Init\n"));
372*53ee8cc1Swenshuai.xi
373*53ee8cc1Swenshuai.xi for (idx = 0; idx<sizeof(INTERN_DVBT_DSPREG); idx++)
374*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(idx, INTERN_DVBT_DSPREG[idx]);
375*53ee8cc1Swenshuai.xi
376*53ee8cc1Swenshuai.xi if (u8DVBT_DSPReg != NULL)
377*53ee8cc1Swenshuai.xi {
378*53ee8cc1Swenshuai.xi /*temp solution until new dsp table applied.*/
379*53ee8cc1Swenshuai.xi // if (INTERN_DVBT_DSPREG[E_DMD_DVBT_PARAM_VERSION] == u8DVBT_DSPReg[0])
380*53ee8cc1Swenshuai.xi if (u8DVBT_DSPReg[0] >= 1)
381*53ee8cc1Swenshuai.xi {
382*53ee8cc1Swenshuai.xi u8DVBT_DSPReg+=2;
383*53ee8cc1Swenshuai.xi for (idx = 0; idx<u8Size; idx++)
384*53ee8cc1Swenshuai.xi {
385*53ee8cc1Swenshuai.xi u16DspAddr = *u8DVBT_DSPReg;
386*53ee8cc1Swenshuai.xi u8DVBT_DSPReg++;
387*53ee8cc1Swenshuai.xi u16DspAddr = (u16DspAddr) + ((*u8DVBT_DSPReg)<<8);
388*53ee8cc1Swenshuai.xi u8DVBT_DSPReg++;
389*53ee8cc1Swenshuai.xi u8Mask = *u8DVBT_DSPReg;
390*53ee8cc1Swenshuai.xi u8DVBT_DSPReg++;
391*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(u16DspAddr, &u8RegRead);
392*53ee8cc1Swenshuai.xi u8RegWrite = (u8RegRead & (~u8Mask)) | ((*u8DVBT_DSPReg) & (u8Mask));
393*53ee8cc1Swenshuai.xi u8DVBT_DSPReg++;
394*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf("DSP addr:%x mask:%x read:%x write:%x\n", u16DspAddr, u8Mask, u8RegRead, u8RegWrite));
395*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(u16DspAddr, u8RegWrite);
396*53ee8cc1Swenshuai.xi }
397*53ee8cc1Swenshuai.xi }
398*53ee8cc1Swenshuai.xi else
399*53ee8cc1Swenshuai.xi {
400*53ee8cc1Swenshuai.xi printf("FATAL: parameter version incorrect\n");
401*53ee8cc1Swenshuai.xi }
402*53ee8cc1Swenshuai.xi }
403*53ee8cc1Swenshuai.xi
404*53ee8cc1Swenshuai.xi return status;
405*53ee8cc1Swenshuai.xi }
406*53ee8cc1Swenshuai.xi
407*53ee8cc1Swenshuai.xi /***********************************************************************************
408*53ee8cc1Swenshuai.xi Subject: Command Packet Interface
409*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Cmd_Packet_Send
410*53ee8cc1Swenshuai.xi Parmeter:
411*53ee8cc1Swenshuai.xi Return: MS_BOOL
412*53ee8cc1Swenshuai.xi Remark:
413*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBT_Cmd_Packet_Send(S_CMDPKTREG * pCmdPacket,MS_U8 param_cnt)414*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Cmd_Packet_Send(S_CMDPKTREG* pCmdPacket, MS_U8 param_cnt)
415*53ee8cc1Swenshuai.xi {
416*53ee8cc1Swenshuai.xi MS_U8 status = true, indx;
417*53ee8cc1Swenshuai.xi MS_U8 reg_val=0, timeout = 0;
418*53ee8cc1Swenshuai.xi return TRUE;
419*53ee8cc1Swenshuai.xi //MsOS_ObtainMutex(_s32_Demod_DVBT_Mutex, MSOS_WAIT_FOREVER);
420*53ee8cc1Swenshuai.xi // ==== Command Phase ===================
421*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf("--->INTERN_DVBT (cmd=0x%x)(0x%x,0x%x,0x%x,0x%x,0x%x,0x%x,) \n",pCmdPacket->cmd_code,
422*53ee8cc1Swenshuai.xi pCmdPacket->param[0],pCmdPacket->param[1],
423*53ee8cc1Swenshuai.xi pCmdPacket->param[2],pCmdPacket->param[3],
424*53ee8cc1Swenshuai.xi pCmdPacket->param[4],pCmdPacket->param[5] ));
425*53ee8cc1Swenshuai.xi
426*53ee8cc1Swenshuai.xi // wait _BIT_END clear
427*53ee8cc1Swenshuai.xi do
428*53ee8cc1Swenshuai.xi {
429*53ee8cc1Swenshuai.xi reg_val = HAL_DMD_RIU_ReadByte(REG_CMD_CTRL);
430*53ee8cc1Swenshuai.xi if((reg_val & _BIT_END) != _BIT_END)
431*53ee8cc1Swenshuai.xi {
432*53ee8cc1Swenshuai.xi break;
433*53ee8cc1Swenshuai.xi }
434*53ee8cc1Swenshuai.xi MsOS_DelayTask(5);
435*53ee8cc1Swenshuai.xi if (timeout++ > 200)
436*53ee8cc1Swenshuai.xi {
437*53ee8cc1Swenshuai.xi printf("---> INTERN_DVBT_Cmd_Packet_Send fail on 'wait _BIT_END clear' \n");
438*53ee8cc1Swenshuai.xi //MsOS_ReleaseMutex(_s32_Demod_DVBT_Mutex);
439*53ee8cc1Swenshuai.xi return false;
440*53ee8cc1Swenshuai.xi }
441*53ee8cc1Swenshuai.xi } while (1);
442*53ee8cc1Swenshuai.xi
443*53ee8cc1Swenshuai.xi // set cmd_3:0 and _BIT_START
444*53ee8cc1Swenshuai.xi reg_val = HAL_DMD_RIU_ReadByte(REG_CMD_CTRL);
445*53ee8cc1Swenshuai.xi reg_val = (reg_val & 0x0f)|(pCmdPacket->cmd_code << 4)|_BIT_START;
446*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(REG_CMD_CTRL, reg_val);
447*53ee8cc1Swenshuai.xi
448*53ee8cc1Swenshuai.xi
449*53ee8cc1Swenshuai.xi //DBG_INTERN_DVBT(printf("demod_config: cmd_code = %bx\n", pCmdPacket->cmd_code));
450*53ee8cc1Swenshuai.xi // wait _BIT_START clear
451*53ee8cc1Swenshuai.xi do
452*53ee8cc1Swenshuai.xi {
453*53ee8cc1Swenshuai.xi reg_val = HAL_DMD_RIU_ReadByte(REG_CMD_CTRL);
454*53ee8cc1Swenshuai.xi if((reg_val & _BIT_START) != _BIT_START)
455*53ee8cc1Swenshuai.xi {
456*53ee8cc1Swenshuai.xi break;
457*53ee8cc1Swenshuai.xi }
458*53ee8cc1Swenshuai.xi MsOS_DelayTask(5);
459*53ee8cc1Swenshuai.xi if (timeout++ > 200)
460*53ee8cc1Swenshuai.xi {
461*53ee8cc1Swenshuai.xi printf("---> INTERN_DVBT_Cmd_Packet_Send fail on 'wait _BIT_START clear' \n");
462*53ee8cc1Swenshuai.xi //MsOS_ReleaseMutex(_s32_Demod_DVBT_Mutex);
463*53ee8cc1Swenshuai.xi return false;
464*53ee8cc1Swenshuai.xi }
465*53ee8cc1Swenshuai.xi } while (1);
466*53ee8cc1Swenshuai.xi
467*53ee8cc1Swenshuai.xi // ==== Data Phase ======================
468*53ee8cc1Swenshuai.xi
469*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(REG_CMD_ADDR, 0x00);
470*53ee8cc1Swenshuai.xi
471*53ee8cc1Swenshuai.xi for (indx = 0; indx < param_cnt; indx++)
472*53ee8cc1Swenshuai.xi {
473*53ee8cc1Swenshuai.xi reg_val = HAL_DMD_RIU_ReadByte(REG_CMD_ADDR);
474*53ee8cc1Swenshuai.xi //DBG_INTERN_DVBT(printf("demod_config: param[%bd] = %bx\n", reg_val, pCmdPacket->param[indx]));
475*53ee8cc1Swenshuai.xi
476*53ee8cc1Swenshuai.xi // set param[indx] and _BIT_DRQ
477*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(REG_CMD_DATA, pCmdPacket->param[indx]);
478*53ee8cc1Swenshuai.xi reg_val = HAL_DMD_RIU_ReadByte(REG_DTA_CTRL);
479*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(REG_DTA_CTRL, reg_val|_BIT_DRQ);
480*53ee8cc1Swenshuai.xi
481*53ee8cc1Swenshuai.xi // wait _BIT_DRQ clear
482*53ee8cc1Swenshuai.xi do
483*53ee8cc1Swenshuai.xi {
484*53ee8cc1Swenshuai.xi reg_val = HAL_DMD_RIU_ReadByte(REG_DTA_CTRL);
485*53ee8cc1Swenshuai.xi if ((reg_val & _BIT_DRQ) != _BIT_DRQ)
486*53ee8cc1Swenshuai.xi {
487*53ee8cc1Swenshuai.xi break;
488*53ee8cc1Swenshuai.xi }
489*53ee8cc1Swenshuai.xi MsOS_DelayTask(5);
490*53ee8cc1Swenshuai.xi if (timeout++ > 200)
491*53ee8cc1Swenshuai.xi {
492*53ee8cc1Swenshuai.xi printf("---> INTERN_DVBT_Cmd_Packet_Send fail on 'wait _BIT_DRQ clear' \n");
493*53ee8cc1Swenshuai.xi //MsOS_ReleaseMutex(_s32_Demod_DVBT_Mutex);
494*53ee8cc1Swenshuai.xi return false;
495*53ee8cc1Swenshuai.xi }
496*53ee8cc1Swenshuai.xi } while (1);
497*53ee8cc1Swenshuai.xi }
498*53ee8cc1Swenshuai.xi
499*53ee8cc1Swenshuai.xi // ==== End Phase =======================
500*53ee8cc1Swenshuai.xi
501*53ee8cc1Swenshuai.xi // set _BIT_END to finish command
502*53ee8cc1Swenshuai.xi reg_val = HAL_DMD_RIU_ReadByte(REG_CMD_CTRL);
503*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(REG_CMD_CTRL, reg_val|_BIT_END);
504*53ee8cc1Swenshuai.xi //MsOS_ReleaseMutex(_s32_Demod_DVBT_Mutex);
505*53ee8cc1Swenshuai.xi return status;
506*53ee8cc1Swenshuai.xi }
507*53ee8cc1Swenshuai.xi
508*53ee8cc1Swenshuai.xi
509*53ee8cc1Swenshuai.xi /***********************************************************************************
510*53ee8cc1Swenshuai.xi Subject: Command Packet Interface
511*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Cmd_Packet_Exe_Check
512*53ee8cc1Swenshuai.xi Parmeter:
513*53ee8cc1Swenshuai.xi Return: MS_BOOL
514*53ee8cc1Swenshuai.xi Remark:
515*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBT_Cmd_Packet_Exe_Check(MS_BOOL * cmd_done)516*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Cmd_Packet_Exe_Check(MS_BOOL* cmd_done)
517*53ee8cc1Swenshuai.xi {
518*53ee8cc1Swenshuai.xi return TRUE;
519*53ee8cc1Swenshuai.xi }
520*53ee8cc1Swenshuai.xi
521*53ee8cc1Swenshuai.xi /***********************************************************************************
522*53ee8cc1Swenshuai.xi Subject: SoftStop
523*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_SoftStop
524*53ee8cc1Swenshuai.xi Parmeter:
525*53ee8cc1Swenshuai.xi Return: MS_BOOL
526*53ee8cc1Swenshuai.xi Remark:
527*53ee8cc1Swenshuai.xi ************************************************************************************/
528*53ee8cc1Swenshuai.xi
INTERN_DVBT_SoftStop(void)529*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_SoftStop ( void )
530*53ee8cc1Swenshuai.xi {
531*53ee8cc1Swenshuai.xi #if 1
532*53ee8cc1Swenshuai.xi MS_U16 u8WaitCnt=0;
533*53ee8cc1Swenshuai.xi
534*53ee8cc1Swenshuai.xi if (HAL_DMD_RIU_ReadByte(MBRegBase + 0x00))
535*53ee8cc1Swenshuai.xi {
536*53ee8cc1Swenshuai.xi printf(">> MB Busy!\n");
537*53ee8cc1Swenshuai.xi return FALSE;
538*53ee8cc1Swenshuai.xi }
539*53ee8cc1Swenshuai.xi
540*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00, 0xA5); // MB_CNTL set read mode
541*53ee8cc1Swenshuai.xi
542*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103483, 0x02); // assert interrupt to VD MCU51
543*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103483, 0x00); // de-assert interrupt to VD MCU51
544*53ee8cc1Swenshuai.xi
545*53ee8cc1Swenshuai.xi while(HAL_DMD_RIU_ReadByte(MBRegBase + 0x00)!= 0x5A) // wait MB_CNTL set done
546*53ee8cc1Swenshuai.xi {
547*53ee8cc1Swenshuai.xi #if TEST_EMBEDED_DEMOD
548*53ee8cc1Swenshuai.xi MsOS_DelayTask(1); // << Ken 20090629
549*53ee8cc1Swenshuai.xi #endif
550*53ee8cc1Swenshuai.xi if (u8WaitCnt++ >= 0xFF)
551*53ee8cc1Swenshuai.xi {
552*53ee8cc1Swenshuai.xi printf(">> DVBT SoftStop Fail!\n");
553*53ee8cc1Swenshuai.xi return FALSE;
554*53ee8cc1Swenshuai.xi }
555*53ee8cc1Swenshuai.xi }
556*53ee8cc1Swenshuai.xi
557*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103480, 0x01); // reset VD_MCU
558*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00, 0x00); // MB_CNTL clear
559*53ee8cc1Swenshuai.xi #endif
560*53ee8cc1Swenshuai.xi return TRUE;
561*53ee8cc1Swenshuai.xi }
562*53ee8cc1Swenshuai.xi
563*53ee8cc1Swenshuai.xi
564*53ee8cc1Swenshuai.xi /***********************************************************************************
565*53ee8cc1Swenshuai.xi Subject: Reset
566*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Reset
567*53ee8cc1Swenshuai.xi Parmeter:
568*53ee8cc1Swenshuai.xi Return: MS_BOOL
569*53ee8cc1Swenshuai.xi Remark:
570*53ee8cc1Swenshuai.xi ************************************************************************************/
571*53ee8cc1Swenshuai.xi extern void HAL_SYS_DMD_VD_MBX_DVB_WaitHandShake(void);
INTERN_DVBT_Reset(void)572*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Reset ( void )
573*53ee8cc1Swenshuai.xi {
574*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf(" @INTERN_DVBT_reset\n"));
575*53ee8cc1Swenshuai.xi
576*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT_TIME(printf("INTERN_DVBT_Reset, t = %ld\n",MsOS_GetSystemTime()));
577*53ee8cc1Swenshuai.xi
578*53ee8cc1Swenshuai.xi INTERN_DVBT_SoftStop();
579*53ee8cc1Swenshuai.xi
580*53ee8cc1Swenshuai.xi
581*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x01); // reset DMD_MCU
582*53ee8cc1Swenshuai.xi //MDrv_SYS_DMD_VD_MBX_WriteReg(0x2002, 0x72); // reset DVB-T
583*53ee8cc1Swenshuai.xi MsOS_DelayTask(5);
584*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00 , 0x00); // clear MB_CNTL
585*53ee8cc1Swenshuai.xi // MDrv_SYS_DMD_VD_MBX_WriteReg(0x2002, 0x52);
586*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x00);
587*53ee8cc1Swenshuai.xi MsOS_DelayTask(5);
588*53ee8cc1Swenshuai.xi
589*53ee8cc1Swenshuai.xi HAL_SYS_DMD_VD_MBX_DVB_WaitHandShake();
590*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00 , 0x00);
591*53ee8cc1Swenshuai.xi
592*53ee8cc1Swenshuai.xi bFECLock = FALSE;
593*53ee8cc1Swenshuai.xi bTPSLock = FALSE;
594*53ee8cc1Swenshuai.xi u32ChkScanTimeStart = MsOS_GetSystemTime();
595*53ee8cc1Swenshuai.xi return TRUE;
596*53ee8cc1Swenshuai.xi }
597*53ee8cc1Swenshuai.xi
598*53ee8cc1Swenshuai.xi /***********************************************************************************
599*53ee8cc1Swenshuai.xi Subject: Exit
600*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Exit
601*53ee8cc1Swenshuai.xi Parmeter:
602*53ee8cc1Swenshuai.xi Return: MS_BOOL
603*53ee8cc1Swenshuai.xi Remark:
604*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBT_Exit(void)605*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Exit ( void )
606*53ee8cc1Swenshuai.xi {
607*53ee8cc1Swenshuai.xi
608*53ee8cc1Swenshuai.xi INTERN_DVBT_SoftStop();
609*53ee8cc1Swenshuai.xi
610*53ee8cc1Swenshuai.xi
611*53ee8cc1Swenshuai.xi //diable clk gen
612*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103314, 0x01); // reg_ckg_dvbtc_adc@0x0a[3:0] : ADC_CLK
613*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103315, 0x01); // reg_ckg_dvbtc_innc@0x0a[11:8]
614*53ee8cc1Swenshuai.xi
615*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10330a, 0x01); // reg_ckg_atsc_adcd_sync@0x05[3:0] : ADCCLK
616*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10330b, 0x00);
617*53ee8cc1Swenshuai.xi
618*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10330c, 0x01); // reg_ckg_dvbtc_inner1x@0x06[3:0] : MPLLDIV10/4=21.5MHz
619*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10330d, 0x01); // reg_ckg_dvbtc_inner2x@0x06[11:8]: MPLLDIV10/2=43.2MHz
620*53ee8cc1Swenshuai.xi
621*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10330e, 0x01); // reg_ckg_dvbtc_inner4x@0x07[3:0] : MPLLDIV10=86.4MHz
622*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10330f, 0x00);
623*53ee8cc1Swenshuai.xi
624*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103310, 0x01); // reg_ckg_dvbtc_outer1x@0x08[3:0] : MPLLDIV10/2=43.2MHz
625*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103311, 0x01); // reg_ckg_dvbtc_outer2x@0x08[11:8]: MPLLDIV10=86.4MHz
626*53ee8cc1Swenshuai.xi
627*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103312, 0x01); // dvbt_t:0x0000, dvb_c: 0x0004
628*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103313, 0x00);
629*53ee8cc1Swenshuai.xi
630*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103314, 0x01); // reg_ckg_dvbtc_adc@0x0a[3:0] : ADC_CLK
631*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103315, 0x01); // reg_ckg_dvbtc_innc@0x0a[11:8]
632*53ee8cc1Swenshuai.xi
633*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103316, 0x01); // reg_ckg_dvbtc_eq8x@0x0b[3:0] : MPLLDIV3/2=144MHz
634*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103317, 0x01); // reg_ckg_dvbtc_eq@0x0b[11:8] : MPLLDIV3/16=18MHz
635*53ee8cc1Swenshuai.xi
636*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103318, 0x11); // reg_ckg_dvbtc_sram0~3@0x0c[13:0]
637*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103319, 0x11);
638*53ee8cc1Swenshuai.xi
639*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x01); // parallel mode:0x0001 / serial mode: 0x0401
640*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x05); // reg_ckg_dvbtc_ts@0x04
641*53ee8cc1Swenshuai.xi
642*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101E3E, 0x00); // DVBT = BIT1 clear
643*53ee8cc1Swenshuai.xi
644*53ee8cc1Swenshuai.xi return TRUE;
645*53ee8cc1Swenshuai.xi }
646*53ee8cc1Swenshuai.xi
647*53ee8cc1Swenshuai.xi /***********************************************************************************
648*53ee8cc1Swenshuai.xi Subject: Load DSP code to chip
649*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_LoadDSPCode
650*53ee8cc1Swenshuai.xi Parmeter:
651*53ee8cc1Swenshuai.xi Return: MS_BOOL
652*53ee8cc1Swenshuai.xi Remark:
653*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBT_LoadDSPCode(void)654*53ee8cc1Swenshuai.xi static MS_BOOL INTERN_DVBT_LoadDSPCode(void)
655*53ee8cc1Swenshuai.xi {
656*53ee8cc1Swenshuai.xi MS_U8 udata = 0x00;
657*53ee8cc1Swenshuai.xi MS_U16 i;
658*53ee8cc1Swenshuai.xi MS_U16 fail_cnt=0;
659*53ee8cc1Swenshuai.xi
660*53ee8cc1Swenshuai.xi #if (DBG_DUMP_LOAD_DSP_TIME==1)
661*53ee8cc1Swenshuai.xi MS_U32 u32Time;
662*53ee8cc1Swenshuai.xi #endif
663*53ee8cc1Swenshuai.xi
664*53ee8cc1Swenshuai.xi
665*53ee8cc1Swenshuai.xi #ifndef INTERN_DVBT_LOAD_FW_FROM_CODE_MEMORY
666*53ee8cc1Swenshuai.xi BININFO BinInfo;
667*53ee8cc1Swenshuai.xi MS_BOOL bResult;
668*53ee8cc1Swenshuai.xi MS_U32 u32GEAddr;
669*53ee8cc1Swenshuai.xi MS_U8 Data;
670*53ee8cc1Swenshuai.xi MS_S8 op;
671*53ee8cc1Swenshuai.xi MS_U32 srcaddr;
672*53ee8cc1Swenshuai.xi MS_U32 len;
673*53ee8cc1Swenshuai.xi MS_U32 SizeBy4K;
674*53ee8cc1Swenshuai.xi MS_U16 u16Counter=0;
675*53ee8cc1Swenshuai.xi MS_U8 *pU8Data;
676*53ee8cc1Swenshuai.xi #endif
677*53ee8cc1Swenshuai.xi
678*53ee8cc1Swenshuai.xi #if 0
679*53ee8cc1Swenshuai.xi if(HAL_DMD_RIU_ReadByte(0x101E3E))
680*53ee8cc1Swenshuai.xi {
681*53ee8cc1Swenshuai.xi printf("Warring! Reg[0x101E3E]=%d\n", HAL_DMD_RIU_ReadByte(0x101E3E));
682*53ee8cc1Swenshuai.xi return FALSE;
683*53ee8cc1Swenshuai.xi }
684*53ee8cc1Swenshuai.xi #endif
685*53ee8cc1Swenshuai.xi
686*53ee8cc1Swenshuai.xi // MDrv_Sys_DisableWatchDog();
687*53ee8cc1Swenshuai.xi
688*53ee8cc1Swenshuai.xi
689*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x01); // reset VD_MCU
690*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x01, 0x00); // disable SRAM
691*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x50); // enable "vdmcu51_if"
692*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x51); // enable auto-increase
693*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x04, 0x00); // sram address low byte
694*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x05, 0x00); // sram address high byte
695*53ee8cc1Swenshuai.xi
696*53ee8cc1Swenshuai.xi //// Load code thru VDMCU_IF ////
697*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf(">Load Code...\n"));
698*53ee8cc1Swenshuai.xi #ifdef INTERN_DVBT_LOAD_FW_FROM_CODE_MEMORY
699*53ee8cc1Swenshuai.xi for ( i = 0; i < sizeof(INTERN_DVBT_table); i++)
700*53ee8cc1Swenshuai.xi {
701*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x0C, INTERN_DVBT_table[i]); // write data to VD MCU 51 code sram
702*53ee8cc1Swenshuai.xi }
703*53ee8cc1Swenshuai.xi #else
704*53ee8cc1Swenshuai.xi BinInfo.B_ID = BIN_ID_INTERN_DVBT_DEMOD;
705*53ee8cc1Swenshuai.xi msAPI_MIU_Get_BinInfo(&BinInfo, &bResult);
706*53ee8cc1Swenshuai.xi if ( bResult != PASS )
707*53ee8cc1Swenshuai.xi {
708*53ee8cc1Swenshuai.xi return FALSE;
709*53ee8cc1Swenshuai.xi }
710*53ee8cc1Swenshuai.xi //printf("\t DEMOD_MEM_ADR =%08LX\n", ((DEMOD_MEM_ADR & MIU1) ? (DEMOD_MEM_ADR | MIU_INTERVAL) : (DEMOD_MEM_ADR)));
711*53ee8cc1Swenshuai.xi
712*53ee8cc1Swenshuai.xi #ifdef SUPPORT_AP_BIN_IN_FLASH_2
713*53ee8cc1Swenshuai.xi InfoBlock_Flash_2_Checking_Start(&BinInfo);
714*53ee8cc1Swenshuai.xi #endif
715*53ee8cc1Swenshuai.xi
716*53ee8cc1Swenshuai.xi #if OBA2
717*53ee8cc1Swenshuai.xi MApi_BDMA_CopyFromResource(BinInfo.B_FAddr, _PA2VA((DEMOD_MEM_MEMORY_TYPE & MIU1) ? (DEMOD_MEM_ADR | MIU_INTERVAL) : (DEMOD_MEM_ADR)), MemAlign(BinInfo.B_Len, 8));
718*53ee8cc1Swenshuai.xi #else
719*53ee8cc1Swenshuai.xi msAPI_MIU_Copy(BinInfo.B_FAddr, ((DEMOD_MEM_MEMORY_TYPE & MIU1) ? (DEMOD_MEM_ADR | MIU_INTERVAL) : (DEMOD_MEM_ADR)), MemAlign(BinInfo.B_Len, 8), MIU_FLASH2SDRAM);
720*53ee8cc1Swenshuai.xi #endif
721*53ee8cc1Swenshuai.xi
722*53ee8cc1Swenshuai.xi #ifdef SUPPORT_AP_BIN_IN_FLASH_2
723*53ee8cc1Swenshuai.xi InfoBlock_Flash_2_Checking_End(&BinInfo);
724*53ee8cc1Swenshuai.xi #endif
725*53ee8cc1Swenshuai.xi
726*53ee8cc1Swenshuai.xi //W1BaseAddr = MDrv_Sys_GetXdataWindow1Base();
727*53ee8cc1Swenshuai.xi SizeBy4K=BinInfo.B_Len/0x1000;
728*53ee8cc1Swenshuai.xi //printf("\t RRR: SizeBy4K=%d (L=%d)\n", SizeBy4K,BinInfo.B_Len);
729*53ee8cc1Swenshuai.xi
730*53ee8cc1Swenshuai.xi #if (DBG_DUMP_LOAD_DSP_TIME==1)
731*53ee8cc1Swenshuai.xi u32Time = msAPI_Timer_GetTime0();
732*53ee8cc1Swenshuai.xi #endif
733*53ee8cc1Swenshuai.xi
734*53ee8cc1Swenshuai.xi u32GEAddr = _PA2VA(((DEMOD_MEM_MEMORY_TYPE & MIU1) ? (DEMOD_MEM_ADR | MIU_INTERVAL) : (DEMOD_MEM_ADR)));
735*53ee8cc1Swenshuai.xi
736*53ee8cc1Swenshuai.xi for (i=0;i<=SizeBy4K;i++)
737*53ee8cc1Swenshuai.xi {
738*53ee8cc1Swenshuai.xi if(i==SizeBy4K)
739*53ee8cc1Swenshuai.xi len=BinInfo.B_Len%0x1000;
740*53ee8cc1Swenshuai.xi else
741*53ee8cc1Swenshuai.xi len=0x1000;
742*53ee8cc1Swenshuai.xi
743*53ee8cc1Swenshuai.xi srcaddr = u32GEAddr+(0x1000*i);
744*53ee8cc1Swenshuai.xi //printf("\t i = %08X\n", i);
745*53ee8cc1Swenshuai.xi //printf("\t len = %08X\n", len);
746*53ee8cc1Swenshuai.xi op = 1;
747*53ee8cc1Swenshuai.xi u16Counter = 0 ;
748*53ee8cc1Swenshuai.xi //printf("\t (B=0x%x)(Src=0x%x)Data =",i,srcaddr);
749*53ee8cc1Swenshuai.xi while(len--)
750*53ee8cc1Swenshuai.xi {
751*53ee8cc1Swenshuai.xi u16Counter ++ ;
752*53ee8cc1Swenshuai.xi //printf("file: %s, line: %d\n", __FILE__, __LINE__);
753*53ee8cc1Swenshuai.xi //pU8Data = (U8 *)(srcaddr|0x80000000);
754*53ee8cc1Swenshuai.xi #if OBA2
755*53ee8cc1Swenshuai.xi pU8Data = (U8 *)(srcaddr);
756*53ee8cc1Swenshuai.xi #else
757*53ee8cc1Swenshuai.xi pU8Data = (U8 *)(srcaddr|0x80000000);
758*53ee8cc1Swenshuai.xi #endif
759*53ee8cc1Swenshuai.xi Data = *pU8Data;
760*53ee8cc1Swenshuai.xi
761*53ee8cc1Swenshuai.xi #if 0
762*53ee8cc1Swenshuai.xi if(u16Counter < 0x100)
763*53ee8cc1Swenshuai.xi printf("0x%bx,", Data);
764*53ee8cc1Swenshuai.xi #endif
765*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x0C, Data); // write data to VD MCU 51 code sram
766*53ee8cc1Swenshuai.xi
767*53ee8cc1Swenshuai.xi srcaddr += op;
768*53ee8cc1Swenshuai.xi }
769*53ee8cc1Swenshuai.xi // printf("\n\n\n");
770*53ee8cc1Swenshuai.xi }
771*53ee8cc1Swenshuai.xi
772*53ee8cc1Swenshuai.xi #if (DBG_DUMP_LOAD_DSP_TIME==1)
773*53ee8cc1Swenshuai.xi printf("------> INTERN_DVBT Load DSP Time: (%lu)\n", msAPI_Timer_DiffTimeFromNow(u32Time)) ;
774*53ee8cc1Swenshuai.xi #endif
775*53ee8cc1Swenshuai.xi
776*53ee8cc1Swenshuai.xi #endif
777*53ee8cc1Swenshuai.xi
778*53ee8cc1Swenshuai.xi //// Content verification ////
779*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf(">Verify Code...\n"));
780*53ee8cc1Swenshuai.xi
781*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x04, 0x00); // sram address low byte
782*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x05, 0x00); // sram address high byte
783*53ee8cc1Swenshuai.xi
784*53ee8cc1Swenshuai.xi #ifdef INTERN_DVBT_LOAD_FW_FROM_CODE_MEMORY
785*53ee8cc1Swenshuai.xi for ( i = 0; i < sizeof(INTERN_DVBT_table); i++)
786*53ee8cc1Swenshuai.xi {
787*53ee8cc1Swenshuai.xi udata = HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x10); // read sram data
788*53ee8cc1Swenshuai.xi if (udata != INTERN_DVBT_table[i])
789*53ee8cc1Swenshuai.xi {
790*53ee8cc1Swenshuai.xi printf(">fail add = 0x%x\n", i);
791*53ee8cc1Swenshuai.xi printf(">code = 0x%x\n", INTERN_DVBT_table[i]);
792*53ee8cc1Swenshuai.xi printf(">data = 0x%x\n", udata);
793*53ee8cc1Swenshuai.xi
794*53ee8cc1Swenshuai.xi if (fail_cnt++ > 10)
795*53ee8cc1Swenshuai.xi {
796*53ee8cc1Swenshuai.xi printf(">DVB-T DSP Loadcode fail!");
797*53ee8cc1Swenshuai.xi return false;
798*53ee8cc1Swenshuai.xi }
799*53ee8cc1Swenshuai.xi }
800*53ee8cc1Swenshuai.xi }
801*53ee8cc1Swenshuai.xi #else
802*53ee8cc1Swenshuai.xi for (i=0;i<=SizeBy4K;i++)
803*53ee8cc1Swenshuai.xi {
804*53ee8cc1Swenshuai.xi if(i==SizeBy4K)
805*53ee8cc1Swenshuai.xi len=BinInfo.B_Len%0x1000;
806*53ee8cc1Swenshuai.xi else
807*53ee8cc1Swenshuai.xi len=0x1000;
808*53ee8cc1Swenshuai.xi
809*53ee8cc1Swenshuai.xi srcaddr = u32GEAddr+(0x1000*i);
810*53ee8cc1Swenshuai.xi //printf("\t i = %08LX\n", i);
811*53ee8cc1Swenshuai.xi //printf("\t len = %08LX\n", len);
812*53ee8cc1Swenshuai.xi op = 1;
813*53ee8cc1Swenshuai.xi u16Counter = 0 ;
814*53ee8cc1Swenshuai.xi //printf("\t (B=0x%bx)(Src=0x%x)Data =",i,srcaddr);
815*53ee8cc1Swenshuai.xi while(len--)
816*53ee8cc1Swenshuai.xi {
817*53ee8cc1Swenshuai.xi u16Counter ++ ;
818*53ee8cc1Swenshuai.xi //printf("file: %s, line: %d\n", __FILE__, __LINE__);
819*53ee8cc1Swenshuai.xi //pU8Data = (U8 *)(srcaddr|0x80000000);
820*53ee8cc1Swenshuai.xi #if OBA2
821*53ee8cc1Swenshuai.xi pU8Data = (U8 *)(srcaddr);
822*53ee8cc1Swenshuai.xi #else
823*53ee8cc1Swenshuai.xi pU8Data = (U8 *)(srcaddr|0x80000000);
824*53ee8cc1Swenshuai.xi #endif
825*53ee8cc1Swenshuai.xi Data = *pU8Data;
826*53ee8cc1Swenshuai.xi
827*53ee8cc1Swenshuai.xi #if 0
828*53ee8cc1Swenshuai.xi if(u16Counter < 0x100)
829*53ee8cc1Swenshuai.xi printf("0x%bx,", Data);
830*53ee8cc1Swenshuai.xi #endif
831*53ee8cc1Swenshuai.xi udata = HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x10); // read sram data
832*53ee8cc1Swenshuai.xi if (udata != Data)
833*53ee8cc1Swenshuai.xi {
834*53ee8cc1Swenshuai.xi printf(">fail add = 0x%lx\n", (U32)((i*0x1000)+(0x1000-len)));
835*53ee8cc1Swenshuai.xi printf(">code = 0x%x\n", Data);
836*53ee8cc1Swenshuai.xi printf(">data = 0x%x\n", udata);
837*53ee8cc1Swenshuai.xi
838*53ee8cc1Swenshuai.xi if (fail_cnt++ > 10)
839*53ee8cc1Swenshuai.xi {
840*53ee8cc1Swenshuai.xi printf(">DVB-T DSP Loadcode fail!");
841*53ee8cc1Swenshuai.xi return false;
842*53ee8cc1Swenshuai.xi }
843*53ee8cc1Swenshuai.xi }
844*53ee8cc1Swenshuai.xi
845*53ee8cc1Swenshuai.xi srcaddr += op;
846*53ee8cc1Swenshuai.xi }
847*53ee8cc1Swenshuai.xi // printf("\n\n\n");
848*53ee8cc1Swenshuai.xi }
849*53ee8cc1Swenshuai.xi #endif
850*53ee8cc1Swenshuai.xi
851*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x50); // diable auto-increase
852*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x00); // disable "vdmcu51_if"
853*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x01, 0x01); // enable SRAM
854*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x00); // release VD_MCU
855*53ee8cc1Swenshuai.xi
856*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf(">DSP Loadcode done."));
857*53ee8cc1Swenshuai.xi //while(load_data_variable);
858*53ee8cc1Swenshuai.xi
859*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101E3E, 0x02); // DVBT = BIT1 -> 0x02
860*53ee8cc1Swenshuai.xi
861*53ee8cc1Swenshuai.xi return TRUE;
862*53ee8cc1Swenshuai.xi }
863*53ee8cc1Swenshuai.xi
864*53ee8cc1Swenshuai.xi /***********************************************************************************
865*53ee8cc1Swenshuai.xi Subject: DVB-T CLKGEN initialized function
866*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Power_On_Initialization
867*53ee8cc1Swenshuai.xi Parmeter:
868*53ee8cc1Swenshuai.xi Return: MS_BOOL
869*53ee8cc1Swenshuai.xi Remark:
870*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBT_InitClkgen(MS_BOOL bRFAGCTristateEnable)871*53ee8cc1Swenshuai.xi void INTERN_DVBT_InitClkgen(MS_BOOL bRFAGCTristateEnable)
872*53ee8cc1Swenshuai.xi {
873*53ee8cc1Swenshuai.xi MS_U8 temp_val;
874*53ee8cc1Swenshuai.xi MS_U8 udatatemp = 0x00;
875*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39,0x00);
876*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x112003, (HAL_DMD_RIU_ReadByte(0x112003)&(~(BIT(5))))); // Release Ana misc resest
877*53ee8cc1Swenshuai.xi
878*53ee8cc1Swenshuai.xi // Release vivaldi2mi_bridge reset
879*53ee8cc1Swenshuai.xi // [0] reg_vivaldi2mi_bridge_rst
880*53ee8cc1Swenshuai.xi // `RIU_W( (`RIUBASE_DMD_TOP>>1)+7'h47, 2'b01, 16'h0000);
881*53ee8cc1Swenshuai.xi // `RIU_W( (`RIUBASE_DMD_TOP>>1)+7'h47, 2'b01, 16'h0000);
882*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x11208E, (HAL_DMD_RIU_ReadByte(0x11208E)&(~(BIT(0)))));
883*53ee8cc1Swenshuai.xi
884*53ee8cc1Swenshuai.xi // ----------------------------------------------
885*53ee8cc1Swenshuai.xi // start demod CLKGEN setting
886*53ee8cc1Swenshuai.xi // ----------------------------------------------
887*53ee8cc1Swenshuai.xi // *** Set register at CLKGEN1
888*53ee8cc1Swenshuai.xi // enable DMD MCU clock "bit[0] set 0"
889*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0f, 2'b11, 16'h001c);
890*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0f, 2'b11, 16'h001c);
891*53ee8cc1Swenshuai.xi // CLK_DMDMCU clock setting
892*53ee8cc1Swenshuai.xi // [0] disable clock
893*53ee8cc1Swenshuai.xi // [1] invert clock
894*53ee8cc1Swenshuai.xi // [4:2]
895*53ee8cc1Swenshuai.xi // 000:170 MHz(MPLL_DIV_BUf)
896*53ee8cc1Swenshuai.xi // 001:160MHz
897*53ee8cc1Swenshuai.xi // 010:144MHz
898*53ee8cc1Swenshuai.xi // 011:123MHz
899*53ee8cc1Swenshuai.xi // 100:108MHz
900*53ee8cc1Swenshuai.xi // 101:mem_clcok
901*53ee8cc1Swenshuai.xi // 110:mem_clock div 2
902*53ee8cc1Swenshuai.xi // 111:select XTAL
903*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331f,0x00);
904*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331e,0x10);//0331 patch
905*53ee8cc1Swenshuai.xi
906*53ee8cc1Swenshuai.xi // set parallet ts clock
907*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h00, 2'b11, 16'h0511);
908*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h00, 2'b11, 16'h0511);
909*53ee8cc1Swenshuai.xi
910*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103301,0x07);//0x060b
911*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
912*53ee8cc1Swenshuai.xi temp_val|=0x07;
913*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
914*53ee8cc1Swenshuai.xi
915*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300,0x17);
916*53ee8cc1Swenshuai.xi
917*53ee8cc1Swenshuai.xi // enable atsc, DVBTC ts clock
918*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h04, 2'b11, 16'h0000);
919*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h04, 2'b11, 16'h0000);
920*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309,0x00);
921*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308,0x00);
922*53ee8cc1Swenshuai.xi
923*53ee8cc1Swenshuai.xi // enable dvbc adc clock
924*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0a, 2'b11, 16'h0000);
925*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0a, 2'b11, 16'h0000);
926*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103315,0x00);
927*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103314,0x00);
928*53ee8cc1Swenshuai.xi
929*53ee8cc1Swenshuai.xi udatatemp = HAL_DMD_RIU_ReadByte(0x111f2a);
930*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f2a,udatatemp&0xF8);
931*53ee8cc1Swenshuai.xi
932*53ee8cc1Swenshuai.xi // Reset TS divider
933*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103302,0x01);
934*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103302,0x00);
935*53ee8cc1Swenshuai.xi
936*53ee8cc1Swenshuai.xi // enable vif DAC clock
937*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0d, 2'b11, 16'h0000);
938*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0d, 2'b11, 16'h0000);
939*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x10331b,0x00);
940*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x10331a,0x00);
941*53ee8cc1Swenshuai.xi
942*53ee8cc1Swenshuai.xi // Select MPLLDIV17
943*53ee8cc1Swenshuai.xi // [0] : reg_atsc_adc_sel_mplldiv2
944*53ee8cc1Swenshuai.xi // [1] : reg_atsc_eq_sel_mplldiv2
945*53ee8cc1Swenshuai.xi // [2] : reg_eq25_sel_mplldiv3
946*53ee8cc1Swenshuai.xi // [3] : reg_p4_cfo_sel_eq25
947*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h14, 2'b01, 16'h0003);
948*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h14, 2'b01, 16'h0003);
949*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f28,0x03);
950*53ee8cc1Swenshuai.xi
951*53ee8cc1Swenshuai.xi // *** Set register at CLKGEN_DMD
952*53ee8cc1Swenshuai.xi // enable atsc clock
953*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h01, 2'b11, 16'h0000);
954*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h01, 2'b11, 16'h0000);
955*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f03,0x04);
956*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f02,0x04);
957*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h02, 2'b11, 16'h0000);
958*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h02, 2'b11, 16'h0000);
959*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f05,0x00);
960*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f04,0x00);
961*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h03, 2'b11, 16'h0000);
962*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h03, 2'b11, 16'h0000);
963*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f07,0x04);
964*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f06,0x04);
965*53ee8cc1Swenshuai.xi
966*53ee8cc1Swenshuai.xi // enable clk_atsc_adcd_sync
967*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h05, 2'b11, 16'h0000);
968*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h05, 2'b11, 16'h0000);
969*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0b,0x00);
970*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0a,0x00);
971*53ee8cc1Swenshuai.xi
972*53ee8cc1Swenshuai.xi // enable dvbt inner clock
973*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h06, 2'b11, 16'h0000);
974*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h06, 2'b11, 16'h0000);
975*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0d,0x00);
976*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0c,0x00);
977*53ee8cc1Swenshuai.xi
978*53ee8cc1Swenshuai.xi // enable dvbt inner clock
979*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h07, 2'b11, 16'h0000);
980*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h07, 2'b11, 16'h0000);
981*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0f,0x00);
982*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0e,0x00);
983*53ee8cc1Swenshuai.xi
984*53ee8cc1Swenshuai.xi // enable dvbt inner clock
985*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h08, 2'b11, 16'h0000);
986*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h08, 2'b11, 16'h0000);
987*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f11,0x00);
988*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f10,0x00);
989*53ee8cc1Swenshuai.xi
990*53ee8cc1Swenshuai.xi // enable dvbc outer clock
991*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h09, 2'b11, 16'h0000);
992*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h09, 2'b11, 16'h0000);
993*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f13,0x00);
994*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f12,0x00);
995*53ee8cc1Swenshuai.xi
996*53ee8cc1Swenshuai.xi // enable dvbc inner-c clock
997*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h0a, 2'b11, 16'h0000);
998*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h0a, 2'b11, 16'h0000);
999*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f15,0x00);
1000*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f14,0x00);
1001*53ee8cc1Swenshuai.xi
1002*53ee8cc1Swenshuai.xi // enable dvbc eq clock
1003*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h0b, 2'b11, 16'h0000);
1004*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h0b, 2'b11, 16'h0000);
1005*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f17,0x00);
1006*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f16,0x00);
1007*53ee8cc1Swenshuai.xi
1008*53ee8cc1Swenshuai.xi // enable sram clock
1009*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h0c, 2'b11, 16'h0000);
1010*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h0c, 2'b11, 16'h0000);
1011*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f19,0x00);
1012*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f18,0x00);
1013*53ee8cc1Swenshuai.xi
1014*53ee8cc1Swenshuai.xi // select clock
1015*53ee8cc1Swenshuai.xi // [3:0] : reg_ckg_frontend
1016*53ee8cc1Swenshuai.xi // [0] : disable clock
1017*53ee8cc1Swenshuai.xi // [1] : invert clock
1018*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1019*53ee8cc1Swenshuai.xi // 00: select clk_dmplldiv17_div2 (25.41 MHz, ATSC)
1020*53ee8cc1Swenshuai.xi // 01: select clk_dmdadc (48 MHz, DVBT/C)
1021*53ee8cc1Swenshuai.xi // 10: reserved
1022*53ee8cc1Swenshuai.xi // 11: select DFT_CLK
1023*53ee8cc1Swenshuai.xi // [7:4] : reg_ckg_tr
1024*53ee8cc1Swenshuai.xi // [0] : disable clock
1025*53ee8cc1Swenshuai.xi // [1] : invert clock
1026*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1027*53ee8cc1Swenshuai.xi // 00: select clk_dmplldiv17_div2 (25.41 MHz, ATSC)
1028*53ee8cc1Swenshuai.xi // 01: select clk_dmdadc (48 MHz, DVBT/C)
1029*53ee8cc1Swenshuai.xi // 10: reserved
1030*53ee8cc1Swenshuai.xi // 11: select DFT_CLK
1031*53ee8cc1Swenshuai.xi // [11:8]: reg_ckg_acifir
1032*53ee8cc1Swenshuai.xi // [0] : disable clock
1033*53ee8cc1Swenshuai.xi // [1] : invert clock
1034*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1035*53ee8cc1Swenshuai.xi // 00: select clk_dmplldiv17_div2 (25.41 MHz, ATSC)
1036*53ee8cc1Swenshuai.xi // 01: select clk_dmdadc (48 MHz, DVBT/C)
1037*53ee8cc1Swenshuai.xi // 10: clk_vif_ssc_mux (43.2~50.82 MHz, VIF)
1038*53ee8cc1Swenshuai.xi // 11: select DFT_CLK
1039*53ee8cc1Swenshuai.xi // [15:12]: reg_ckg_frontend_d2
1040*53ee8cc1Swenshuai.xi // [0] : disable clock
1041*53ee8cc1Swenshuai.xi // [1] : invert clock
1042*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1043*53ee8cc1Swenshuai.xi // 00: clk_dmdadc_div2
1044*53ee8cc1Swenshuai.xi // 01: clk_dmplldiv17_div4(12.705 MHz)
1045*53ee8cc1Swenshuai.xi // 10: reserved
1046*53ee8cc1Swenshuai.xi // 11: select DFT_CLK
1047*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h11, 2'b11, 16'h0444);
1048*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h11, 2'b11, 16'h0444);
1049*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f23,0x04);
1050*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f22,0x44);
1051*53ee8cc1Swenshuai.xi
1052*53ee8cc1Swenshuai.xi // enable isdbt clock
1053*53ee8cc1Swenshuai.xi // [2:0] : reg_ckg_isdbt_inner1x
1054*53ee8cc1Swenshuai.xi // [0] : disable clock
1055*53ee8cc1Swenshuai.xi // [1] : invert clock
1056*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1057*53ee8cc1Swenshuai.xi // 00: clk_dmplldiv10_div4(21.6MHz, ISDBT only)
1058*53ee8cc1Swenshuai.xi // 01: reserved
1059*53ee8cc1Swenshuai.xi // 10: reserved
1060*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1061*53ee8cc1Swenshuai.xi // [6:4]: reg_ckg_isdbt_inner2x
1062*53ee8cc1Swenshuai.xi // [0] : disable clock
1063*53ee8cc1Swenshuai.xi // [1] : invert clock
1064*53ee8cc1Swenshuai.xi // [2]: Select clock source
1065*53ee8cc1Swenshuai.xi // 00: clk_dmplldiv10_div2(43.2MHz,ISDBT only)
1066*53ee8cc1Swenshuai.xi // 01: reserved
1067*53ee8cc1Swenshuai.xi // 10: reserved
1068*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1069*53ee8cc1Swenshuai.xi // [10:8] : reg_ckg_isdbt_inner4x
1070*53ee8cc1Swenshuai.xi // [0] : disable clock
1071*53ee8cc1Swenshuai.xi // [1] : invert clock
1072*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1073*53ee8cc1Swenshuai.xi // 00: clk_dmplldiv10(86.4 MHz, DVBT only)
1074*53ee8cc1Swenshuai.xi // 01: reserved
1075*53ee8cc1Swenshuai.xi // 10: reserved
1076*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1077*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h21, 2'b11, 16'h0000);
1078*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h21, 2'b11, 16'h0000);
1079*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f43,0x00);
1080*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f42,0x00);
1081*53ee8cc1Swenshuai.xi
1082*53ee8cc1Swenshuai.xi
1083*53ee8cc1Swenshuai.xi // enable isdbt outer clock
1084*53ee8cc1Swenshuai.xi // [3:0] : reg_ckg_isdbt_outer1x
1085*53ee8cc1Swenshuai.xi // [0] : disable clock
1086*53ee8cc1Swenshuai.xi // [1] : invert clock
1087*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1088*53ee8cc1Swenshuai.xi // 00: isdbt_clk6_lat (6 MHz)
1089*53ee8cc1Swenshuai.xi // 01: isdbt_clk8_lat (8 MHz)
1090*53ee8cc1Swenshuai.xi // 10: reserved
1091*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1092*53ee8cc1Swenshuai.xi // [6:4]: reg_ckg_isdbt_outer4x
1093*53ee8cc1Swenshuai.xi // [0] : disable clock
1094*53ee8cc1Swenshuai.xi // [1] : invert clock
1095*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1096*53ee8cc1Swenshuai.xi // 00: isdbt_clk24_lat(24 MHz)
1097*53ee8cc1Swenshuai.xi // 01: isdbt_clk32_lat(32 MHz)
1098*53ee8cc1Swenshuai.xi // 10: reserved
1099*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1100*53ee8cc1Swenshuai.xi // [10:8]: reg_ckg_isdbt_outer6x
1101*53ee8cc1Swenshuai.xi // [0] : disable clock
1102*53ee8cc1Swenshuai.xi // [1] : invert clock
1103*53ee8cc1Swenshuai.xi // [2] : Select clock source
1104*53ee8cc1Swenshuai.xi // 00: isdbt_clk36_lat(36 MHz)
1105*53ee8cc1Swenshuai.xi // 01: isdbt_clk48_lat(48 MHz)
1106*53ee8cc1Swenshuai.xi // 10: reserved
1107*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1108*53ee8cc1Swenshuai.xi // [14:12]: reg_ckg_isdbt_outer12x
1109*53ee8cc1Swenshuai.xi // [0] : disable clock
1110*53ee8cc1Swenshuai.xi // [1] : invert clock
1111*53ee8cc1Swenshuai.xi // [2] : Select clock source
1112*53ee8cc1Swenshuai.xi // 00: isdbt_clk72_lat(72 MHz)
1113*53ee8cc1Swenshuai.xi // 01: isdbt_clk96_lat(96 MHz)
1114*53ee8cc1Swenshuai.xi // 10: reserved
1115*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1116*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h22, 2'b11, 16'h0000);
1117*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h22, 2'b11, 16'h0000);
1118*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f45,0x00);
1119*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f44,0x00);
1120*53ee8cc1Swenshuai.xi
1121*53ee8cc1Swenshuai.xi // Enable ISDBT clk_outer_div
1122*53ee8cc1Swenshuai.xi // reg_clk_isdbt_outer_div_en[0]
1123*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h23, 2'b01, 16'h0001);// enable isdbt outer div clock
1124*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h23, 2'b01, 16'h0001);// enable isdbt outer div clock
1125*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f46,0x01);
1126*53ee8cc1Swenshuai.xi
1127*53ee8cc1Swenshuai.xi // enable clk_dvbtc_sram4_isdbt_inner4x & clk_adc1x_eq1x clock
1128*53ee8cc1Swenshuai.xi // [1:0] : reg_ckg_dvbtc_sram4_isdbt_inner4x
1129*53ee8cc1Swenshuai.xi // [0]: disable clock
1130*53ee8cc1Swenshuai.xi // [1]: invert clock
1131*53ee8cc1Swenshuai.xi // [5:4] : reg_ckg_dvbtc_sram4_isdbt_outer6x
1132*53ee8cc1Swenshuai.xi // [0]: disable clock
1133*53ee8cc1Swenshuai.xi // [1]: invert clock
1134*53ee8cc1Swenshuai.xi // [9:8] : reg_ckg_adc1x_eq1x
1135*53ee8cc1Swenshuai.xi // [0]: disable clock
1136*53ee8cc1Swenshuai.xi // [1]: invert clock
1137*53ee8cc1Swenshuai.xi // [13:12] : reg_ckg_adc0p5x_eq0p5x
1138*53ee8cc1Swenshuai.xi // [0]: disable clock
1139*53ee8cc1Swenshuai.xi // [1]: invert clock
1140*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h24, 2'b11, 16'h0000);
1141*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h24, 2'b11, 16'h0000);
1142*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f49,0x00);
1143*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f48,0x00);
1144*53ee8cc1Swenshuai.xi
1145*53ee8cc1Swenshuai.xi // [1:0] : reg_ckg_isdbt_outer6x_dvbt_inner1x
1146*53ee8cc1Swenshuai.xi // [0]: disable clock
1147*53ee8cc1Swenshuai.xi // [1]: invert clock
1148*53ee8cc1Swenshuai.xi // [5:4] : reg_ckg_isdbt_outer6x_dvbt_inner2x
1149*53ee8cc1Swenshuai.xi // [0]: disable clock
1150*53ee8cc1Swenshuai.xi // [1]: invert clock
1151*53ee8cc1Swenshuai.xi // [9:8] : reg_ckg_isdbt_outer6x_dvbt_outer2x
1152*53ee8cc1Swenshuai.xi // [0]: disable clock
1153*53ee8cc1Swenshuai.xi // [1]: invert clock
1154*53ee8cc1Swenshuai.xi // [13:12]: reg_ckg_isdbt_outer6x_dvbt_outer2x_c
1155*53ee8cc1Swenshuai.xi // [0]: disable clock
1156*53ee8cc1Swenshuai.xi // [1]: invert clock
1157*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h25, 2'b11, 16'h0000);
1158*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h25, 2'b11, 16'h0000);
1159*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f4b,0x00);
1160*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f4a,0x00);
1161*53ee8cc1Swenshuai.xi
1162*53ee8cc1Swenshuai.xi // enable isdbt outer clock_rs
1163*53ee8cc1Swenshuai.xi // [7:4] : reg_ckg_isdbt_outer_rs
1164*53ee8cc1Swenshuai.xi // [0] : disable clock
1165*53ee8cc1Swenshuai.xi // [1] : invert clock
1166*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1167*53ee8cc1Swenshuai.xi // 00: isdbt_clk36_lat (36 MHz)
1168*53ee8cc1Swenshuai.xi // 01: isdbt_clk48_lat (48 MHz)
1169*53ee8cc1Swenshuai.xi // 10: clk_dmplldiv3_div4(72 MHz)
1170*53ee8cc1Swenshuai.xi // 11: isdbt_clk96_buf (96 MHz)
1171*53ee8cc1Swenshuai.xi // enable share isdbt &dvbt logic clock
1172*53ee8cc1Swenshuai.xi // [1:0] : reg_ckg_isdbt_inner2x_dvbt_inner2x
1173*53ee8cc1Swenshuai.xi // [0]: disable clock
1174*53ee8cc1Swenshuai.xi // [1]: invert clock
1175*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h26, 2'b01, 16'h0000);
1176*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h26, 2'b01, 16'h0000);
1177*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f4c,0x00);
1178*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f4d,0x00);
1179*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f4c,0x10);
1180*53ee8cc1Swenshuai.xi
1181*53ee8cc1Swenshuai.xi // enable vif clock
1182*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h0e, 2'b11, 16'h0000);
1183*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h0e, 2'b11, 16'h0000);
1184*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f1d,0x00);
1185*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f1c,0x00);
1186*53ee8cc1Swenshuai.xi
1187*53ee8cc1Swenshuai.xi // enable DEMODE-DMA clock
1188*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h10, 2'b11, 16'h0000);
1189*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h10, 2'b11, 16'h0000);
1190*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f21,0x00);
1191*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f20,0x00);
1192*53ee8cc1Swenshuai.xi
1193*53ee8cc1Swenshuai.xi // select clock
1194*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h11, 2'b11, 16'h0444);
1195*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h11, 2'b11, 16'h0444);
1196*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f23,0x04);
1197*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f22,0x44);
1198*53ee8cc1Swenshuai.xi
1199*53ee8cc1Swenshuai.xi
1200*53ee8cc1Swenshuai.xi // [15:12]: reg_ckg_dtmb_sram_dump
1201*53ee8cc1Swenshuai.xi // [0] : disable clock
1202*53ee8cc1Swenshuai.xi // [1] : invert clock
1203*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1204*53ee8cc1Swenshuai.xi // 00: dtmb_clk18_buf(16 MHz)
1205*53ee8cc1Swenshuai.xi // 01: dtmb_sram_dump_clk144_buf(128 MHz)
1206*53ee8cc1Swenshuai.xi // 10: dtmb_sram_dump_clk216_buf(192 MHz)
1207*53ee8cc1Swenshuai.xi // 11: dtmb_sram_dump_dmplldiv5_buf(153.6 MHz)
1208*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f71,0x18);
1209*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f70,0x81);
1210*53ee8cc1Swenshuai.xi
1211*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f77,0x00);
1212*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f76,0x00);
1213*53ee8cc1Swenshuai.xi
1214*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f4f,0x0c);
1215*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f4e,0x40);
1216*53ee8cc1Swenshuai.xi
1217*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f51,0x48);
1218*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f50,0x44);
1219*53ee8cc1Swenshuai.xi
1220*53ee8cc1Swenshuai.xi // Enable SAWLESS clock
1221*53ee8cc1Swenshuai.xi // reg_ckg_adcd_d2 @0x12[3:0]
1222*53ee8cc1Swenshuai.xi // reg_ckg_adcd_d4 @0x12[7:4]
1223*53ee8cc1Swenshuai.xi // reg_ckg_adcd_d6 @0x12[11:8]
1224*53ee8cc1Swenshuai.xi // reg_ckg_adcd_d12@0x12[15:12]
1225*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h12, 2'b11, 16'h0000);
1226*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h12, 2'b11, 16'h0000);
1227*53ee8cc1Swenshuai.xi // wriu 0x111f25 0x00
1228*53ee8cc1Swenshuai.xi // wriu 0x111f24 0x00
1229*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f25,0x00);
1230*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f24,0x00);
1231*53ee8cc1Swenshuai.xi
1232*53ee8cc1Swenshuai.xi // ----------------------------------------------
1233*53ee8cc1Swenshuai.xi // start demod CLKGEN setting
1234*53ee8cc1Swenshuai.xi // ----------------------------------------------
1235*53ee8cc1Swenshuai.xi
1236*53ee8cc1Swenshuai.xi // reg_allpad_in=0
1237*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CHIP>>1)+7'h50, 2'b11, 16'h0000);
1238*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CHIP>>1)+7'h50, 2'b11, 16'h0000);
1239*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x101ea1,0x00);
1240*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x101ea0,0x00);
1241*53ee8cc1Swenshuai.xi
1242*53ee8cc1Swenshuai.xi // reg_ts1config=2
1243*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CHIP>>1)+7'h57, 2'b11, 16'h1000);
1244*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CHIP>>1)+7'h57, 2'b11, 16'h1000);
1245*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101eaf,0x10);
1246*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101eae,0x00);
1247*53ee8cc1Swenshuai.xi
1248*53ee8cc1Swenshuai.xi // select DMD MCU
1249*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CHIP>>1)+7'h1c, 2'b10, 16'h0300);
1250*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CHIP>>1)+7'h1c, 2'b10, 16'h0300);
1251*53ee8cc1Swenshuai.xi // begin BY temp patch
1252*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x1120A0,0x00); // wreg vdbank_DMD_ANA_MISC+0x20 0x0000
1253*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x1120A1,0x00); // wreg vdbank_DMD_ANA_MISC+0x20 0x0000
1254*53ee8cc1Swenshuai.xi // end
1255*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x101e39,0x03);
1256*53ee8cc1Swenshuai.xi // ----------------------------------------------
1257*53ee8cc1Swenshuai.xi // Turn TSP
1258*53ee8cc1Swenshuai.xi // ----------------------------------------------
1259*53ee8cc1Swenshuai.xi // turn on ts1_clk, ts0_clk
1260*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN0>>1)+7'h28, 2'b11, 16'h0000);
1261*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN0>>1)+7'h28, 2'b11, 16'h0000);
1262*53ee8cc1Swenshuai.xi // check TSP work or not
1263*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x100b51,0x00);
1264*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x100b50,0x00);
1265*53ee8cc1Swenshuai.xi
1266*53ee8cc1Swenshuai.xi // stream2miu_en, activate rst_wadr
1267*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_TSP0 >>1) + `REG16_HW_CONFIG8, 2'b11, 16'h0012);
1268*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x103c0e,0x01);
1269*53ee8cc1Swenshuai.xi // stream2miu_en, turn off rst_wadr
1270*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_TSP0 >>1) + `REG16_HW_CONFIG8, 2'b11, 16'h0102);
1271*53ee8cc1Swenshuai.xi // wriu 0x000e13 0x01
1272*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x000e13,0x01);
1273*53ee8cc1Swenshuai.xi // udatatemp = HAL_DMD_RIU_ReadByte(0x000e13);
1274*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x000e13, udatatemp&0xFB);//Set 0e12,Bit10=0,
1275*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39,0x03);
1276*53ee8cc1Swenshuai.xi }
1277*53ee8cc1Swenshuai.xi
1278*53ee8cc1Swenshuai.xi /***********************************************************************************
1279*53ee8cc1Swenshuai.xi Subject: Power on initialized function
1280*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Power_On_Initialization
1281*53ee8cc1Swenshuai.xi Parmeter:
1282*53ee8cc1Swenshuai.xi Return: MS_BOOL
1283*53ee8cc1Swenshuai.xi Remark:
1284*53ee8cc1Swenshuai.xi ************************************************************************************/
1285*53ee8cc1Swenshuai.xi
INTERN_DVBT_Power_On_Initialization(MS_BOOL bRFAGCTristateEnable,MS_U8 u8ADCIQMode,MS_U8 u8PadSel,MS_BOOL bPGAEnable,MS_U8 u8PGAGain,const MS_U8 * u8DMD_DVBT_DSPRegInitExt,MS_U8 u8DMD_DVBT_DSPRegInitSize)1286*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Power_On_Initialization(MS_BOOL bRFAGCTristateEnable, MS_U8 u8ADCIQMode, MS_U8 u8PadSel, MS_BOOL bPGAEnable, MS_U8 u8PGAGain, const MS_U8 *u8DMD_DVBT_DSPRegInitExt, MS_U8 u8DMD_DVBT_DSPRegInitSize)
1287*53ee8cc1Swenshuai.xi {
1288*53ee8cc1Swenshuai.xi MS_U16 status = true;
1289*53ee8cc1Swenshuai.xi MS_U8 cData = 0;
1290*53ee8cc1Swenshuai.xi //U8 cal_done;
1291*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf("INTERN_DVBT_Power_On_Initialization\n"));
1292*53ee8cc1Swenshuai.xi
1293*53ee8cc1Swenshuai.xi #if defined(PWS_ENABLE)
1294*53ee8cc1Swenshuai.xi Mapi_PWS_Stop_VDMCU();
1295*53ee8cc1Swenshuai.xi #endif
1296*53ee8cc1Swenshuai.xi
1297*53ee8cc1Swenshuai.xi INTERN_DVBT_InitClkgen(bRFAGCTristateEnable);
1298*53ee8cc1Swenshuai.xi HAL_DMD_ADC_IQ_Switch(u8ADCIQMode, u8PadSel, bPGAEnable, u8PGAGain);
1299*53ee8cc1Swenshuai.xi //// Firmware download //////////
1300*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf("INTERN_DVBT Load DSP...\n"));
1301*53ee8cc1Swenshuai.xi //MsOS_DelayTask(100);
1302*53ee8cc1Swenshuai.xi
1303*53ee8cc1Swenshuai.xi //if (HAL_DMD_RIU_ReadByte(0x101E3E) != 0x02) // DVBT = BIT1 -> 0x02
1304*53ee8cc1Swenshuai.xi {
1305*53ee8cc1Swenshuai.xi if (INTERN_DVBT_LoadDSPCode() == FALSE)
1306*53ee8cc1Swenshuai.xi {
1307*53ee8cc1Swenshuai.xi printf("DVB-T Load DSP Code Fail\n");
1308*53ee8cc1Swenshuai.xi return FALSE;
1309*53ee8cc1Swenshuai.xi }
1310*53ee8cc1Swenshuai.xi else
1311*53ee8cc1Swenshuai.xi {
1312*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf("DVB-T Load DSP Code OK\n"));
1313*53ee8cc1Swenshuai.xi }
1314*53ee8cc1Swenshuai.xi }
1315*53ee8cc1Swenshuai.xi
1316*53ee8cc1Swenshuai.xi
1317*53ee8cc1Swenshuai.xi //// MCU Reset //////////
1318*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf("INTERN_DVBT Reset...\n"));
1319*53ee8cc1Swenshuai.xi if (INTERN_DVBT_Reset() == FALSE)
1320*53ee8cc1Swenshuai.xi {
1321*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf("Fail\n"));
1322*53ee8cc1Swenshuai.xi return FALSE;
1323*53ee8cc1Swenshuai.xi }
1324*53ee8cc1Swenshuai.xi else
1325*53ee8cc1Swenshuai.xi {
1326*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf("OK\n"));
1327*53ee8cc1Swenshuai.xi }
1328*53ee8cc1Swenshuai.xi
1329*53ee8cc1Swenshuai.xi // reset FDP
1330*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(0x2200, 0xFF);
1331*53ee8cc1Swenshuai.xi // SRAM setting, DVB-T use it.
1332*53ee8cc1Swenshuai.xi // 0x2204, Bit0, 0:DVB-T use, 1: VIF use
1333*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(0x2204,&cData);
1334*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(0x2204, cData&0xFE);
1335*53ee8cc1Swenshuai.xi
1336*53ee8cc1Swenshuai.xi status &= INTERN_DVBT_DSPReg_Init(u8DMD_DVBT_DSPRegInitExt, u8DMD_DVBT_DSPRegInitSize);
1337*53ee8cc1Swenshuai.xi return status;
1338*53ee8cc1Swenshuai.xi }
1339*53ee8cc1Swenshuai.xi
1340*53ee8cc1Swenshuai.xi /************************************************************************************************
1341*53ee8cc1Swenshuai.xi Subject: Driving control
1342*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Driving_Control
1343*53ee8cc1Swenshuai.xi Parmeter: bInversionEnable : TRUE For High
1344*53ee8cc1Swenshuai.xi Return: void
1345*53ee8cc1Swenshuai.xi Remark:
1346*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT_Driving_Control(MS_BOOL bEnable)1347*53ee8cc1Swenshuai.xi void INTERN_DVBT_Driving_Control(MS_BOOL bEnable)
1348*53ee8cc1Swenshuai.xi {
1349*53ee8cc1Swenshuai.xi MS_U8 u8Temp;
1350*53ee8cc1Swenshuai.xi
1351*53ee8cc1Swenshuai.xi u8Temp = HAL_DMD_RIU_ReadByte(0x101E10);
1352*53ee8cc1Swenshuai.xi
1353*53ee8cc1Swenshuai.xi if (bEnable)
1354*53ee8cc1Swenshuai.xi {
1355*53ee8cc1Swenshuai.xi u8Temp = u8Temp | 0x01; //bit0: clk, bit1~8:data , bit9: sync, bit10:valid
1356*53ee8cc1Swenshuai.xi }
1357*53ee8cc1Swenshuai.xi else
1358*53ee8cc1Swenshuai.xi {
1359*53ee8cc1Swenshuai.xi u8Temp = u8Temp & (~0x01);
1360*53ee8cc1Swenshuai.xi }
1361*53ee8cc1Swenshuai.xi
1362*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf("---> INTERN_DVBT_Driving_Control(Bit0) = 0x%x \n",u8Temp));
1363*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101E10, u8Temp);
1364*53ee8cc1Swenshuai.xi }
1365*53ee8cc1Swenshuai.xi /************************************************************************************************
1366*53ee8cc1Swenshuai.xi Subject: Clk Inversion control
1367*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Clk_Inversion_Control
1368*53ee8cc1Swenshuai.xi Parmeter: bInversionEnable : TRUE For Inversion Action
1369*53ee8cc1Swenshuai.xi Return: void
1370*53ee8cc1Swenshuai.xi Remark:
1371*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT_Clk_Inversion_Control(MS_BOOL bInversionEnable)1372*53ee8cc1Swenshuai.xi void INTERN_DVBT_Clk_Inversion_Control(MS_BOOL bInversionEnable)
1373*53ee8cc1Swenshuai.xi {
1374*53ee8cc1Swenshuai.xi MS_U8 u8Temp;
1375*53ee8cc1Swenshuai.xi
1376*53ee8cc1Swenshuai.xi u8Temp = HAL_DMD_RIU_ReadByte(0x103301);
1377*53ee8cc1Swenshuai.xi
1378*53ee8cc1Swenshuai.xi if (bInversionEnable)
1379*53ee8cc1Swenshuai.xi {
1380*53ee8cc1Swenshuai.xi u8Temp = u8Temp | 0x02; //bit 9: clk inv
1381*53ee8cc1Swenshuai.xi }
1382*53ee8cc1Swenshuai.xi else
1383*53ee8cc1Swenshuai.xi {
1384*53ee8cc1Swenshuai.xi u8Temp = u8Temp & (~0x02);
1385*53ee8cc1Swenshuai.xi }
1386*53ee8cc1Swenshuai.xi
1387*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf("---> Inversion(Bit9) = 0x%x \n",u8Temp));
1388*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301, u8Temp);
1389*53ee8cc1Swenshuai.xi }
1390*53ee8cc1Swenshuai.xi /************************************************************************************************
1391*53ee8cc1Swenshuai.xi Subject: Transport stream serial/parallel control
1392*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Serial_Control
1393*53ee8cc1Swenshuai.xi Parmeter: bEnable : TRUE For serial
1394*53ee8cc1Swenshuai.xi Return: MS_BOOL :
1395*53ee8cc1Swenshuai.xi Remark:
1396*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT_Serial_Control(MS_BOOL bEnable,MS_U8 u8TSClk)1397*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Serial_Control(MS_BOOL bEnable, MS_U8 u8TSClk)
1398*53ee8cc1Swenshuai.xi {
1399*53ee8cc1Swenshuai.xi MS_U8 status = true;
1400*53ee8cc1Swenshuai.xi MS_U8 temp_val;
1401*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf(" @INTERN_DVBT_ts... u8TSClk=%d\n",u8TSClk));
1402*53ee8cc1Swenshuai.xi
1403*53ee8cc1Swenshuai.xi if (u8TSClk == 0xFF) u8TSClk=0x13;
1404*53ee8cc1Swenshuai.xi if (bEnable) //Serial mode for TS pad
1405*53ee8cc1Swenshuai.xi {
1406*53ee8cc1Swenshuai.xi // serial
1407*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x01); // serial mode: 0x0401
1408*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x04); // reg_ckg_dvbtc_ts@0x04
1409*53ee8cc1Swenshuai.xi
1410*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300, 0x00); // serial mode 0x0400
1411*53ee8cc1Swenshuai.xi #if(INTERN_DVBT_TS_SERIAL_INVERSION == 0)
1412*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103301, 0x04); // reg_ckg_dvbtmk_ts_out_mode@0x00
1413*53ee8cc1Swenshuai.xi
1414*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1415*53ee8cc1Swenshuai.xi temp_val|=0x04;
1416*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1417*53ee8cc1Swenshuai.xi #else
1418*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103301, 0x07); // reg_ckg_dvbtmk_ts_out_mode@0x00
1419*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1420*53ee8cc1Swenshuai.xi temp_val|=0x07;
1421*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1422*53ee8cc1Swenshuai.xi #endif
1423*53ee8cc1Swenshuai.xi //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)&0xEF); // PAD_TS1 is used as output
1424*53ee8cc1Swenshuai.xi //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)&0xE3); // PAD_TS1 Disable TS CLK PAD
1425*53ee8cc1Swenshuai.xi
1426*53ee8cc1Swenshuai.xi //// INTERN_DVBT TS Control: Serial //////////
1427*53ee8cc1Swenshuai.xi gsCmdPacket.cmd_code = CMD_TS_CTRL;
1428*53ee8cc1Swenshuai.xi
1429*53ee8cc1Swenshuai.xi gsCmdPacket.param[0] = TS_SERIAL;
1430*53ee8cc1Swenshuai.xi #if(INTERN_DVBT_TS_SERIAL_INVERSION == 0)
1431*53ee8cc1Swenshuai.xi gsCmdPacket.param[1] = 0;//TS_CLK_NO_INV;
1432*53ee8cc1Swenshuai.xi #else
1433*53ee8cc1Swenshuai.xi gsCmdPacket.param[1] = 1;//TS_CLK_INVERSE;
1434*53ee8cc1Swenshuai.xi #endif
1435*53ee8cc1Swenshuai.xi status &= INTERN_DVBT_Cmd_Packet_Send(&gsCmdPacket, 2);
1436*53ee8cc1Swenshuai.xi }
1437*53ee8cc1Swenshuai.xi else
1438*53ee8cc1Swenshuai.xi {
1439*53ee8cc1Swenshuai.xi //parallel
1440*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x01); // parallel mode:0x0001
1441*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x00); // reg_ckg_dvbtc_ts@0x04
1442*53ee8cc1Swenshuai.xi
1443*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103300, 0x11); // parallel mode: 0x0511 => ts_clk=288/(2*(0x11+1))=8MHz
1444*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300, u8TSClk); // parallel mode: 0x0513 => ts_clk=288/(2*(0x16+1))=6.26MHz //@@++--
1445*53ee8cc1Swenshuai.xi #if(INTERN_DVBT_TS_PARALLEL_INVERSION == 0)
1446*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103301, 0x05); // reg_ckg_dvbtmk_ts_out_mode@0x00
1447*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1448*53ee8cc1Swenshuai.xi temp_val|=0x05;
1449*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1450*53ee8cc1Swenshuai.xi #else
1451*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103301, 0x07); // reg_ckg_dvbtmk_ts_out_mode@0x00
1452*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1453*53ee8cc1Swenshuai.xi temp_val|=0x07;
1454*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1455*53ee8cc1Swenshuai.xi #endif
1456*53ee8cc1Swenshuai.xi
1457*53ee8cc1Swenshuai.xi //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)|0x10); // PAD_TS1 is used as output
1458*53ee8cc1Swenshuai.xi //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, (HAL_DMD_RIU_ReadByte(0x101EAF)&0xC0)|0x11); // PAD_TS1 enable TS clk pad
1459*53ee8cc1Swenshuai.xi
1460*53ee8cc1Swenshuai.xi //// INTERN_DVBT TS Control: Parallel //////////
1461*53ee8cc1Swenshuai.xi gsCmdPacket.cmd_code = CMD_TS_CTRL;
1462*53ee8cc1Swenshuai.xi
1463*53ee8cc1Swenshuai.xi gsCmdPacket.param[0] = TS_PARALLEL;
1464*53ee8cc1Swenshuai.xi #if(INTERN_DVBT_TS_PARALLEL_INVERSION == 0)
1465*53ee8cc1Swenshuai.xi gsCmdPacket.param[1] = 0;//TS_CLK_NO_INV;
1466*53ee8cc1Swenshuai.xi #else
1467*53ee8cc1Swenshuai.xi gsCmdPacket.param[1] = 1;//TS_CLK_INVERSE;
1468*53ee8cc1Swenshuai.xi #endif
1469*53ee8cc1Swenshuai.xi status &= INTERN_DVBT_Cmd_Packet_Send(&gsCmdPacket, 2);
1470*53ee8cc1Swenshuai.xi }
1471*53ee8cc1Swenshuai.xi
1472*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf("---> Inversion(Bit5) = 0x%x \n",gsCmdPacket.param[1] ));
1473*53ee8cc1Swenshuai.xi
1474*53ee8cc1Swenshuai.xi INTERN_DVBT_Driving_Control(INTERN_DVBT_DTV_DRIVING_LEVEL);
1475*53ee8cc1Swenshuai.xi return status;
1476*53ee8cc1Swenshuai.xi }
1477*53ee8cc1Swenshuai.xi
1478*53ee8cc1Swenshuai.xi /************************************************************************************************
1479*53ee8cc1Swenshuai.xi Subject: TS1 output control
1480*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_PAD_TS1_Enable
1481*53ee8cc1Swenshuai.xi Parmeter: flag : TRUE For Turn on TS1, FALSE For Turn off TS1
1482*53ee8cc1Swenshuai.xi Return: void
1483*53ee8cc1Swenshuai.xi Remark:
1484*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT_PAD_TS1_Enable(MS_BOOL flag)1485*53ee8cc1Swenshuai.xi void INTERN_DVBT_PAD_TS1_Enable(MS_BOOL flag)
1486*53ee8cc1Swenshuai.xi {
1487*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf(" @INTERN_DVBT_TS1_Enable... \n"));
1488*53ee8cc1Swenshuai.xi
1489*53ee8cc1Swenshuai.xi if(flag) // PAD_TS1 Enable TS CLK PAD
1490*53ee8cc1Swenshuai.xi {
1491*53ee8cc1Swenshuai.xi //printf("=== TS1_Enable ===\n");
1492*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)|0x10); //For T3
1493*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)|0x18); //For T4
1494*53ee8cc1Swenshuai.xi //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)|0x11); //For T8
1495*53ee8cc1Swenshuai.xi }
1496*53ee8cc1Swenshuai.xi else // PAD_TS1 Disable TS CLK PAD
1497*53ee8cc1Swenshuai.xi {
1498*53ee8cc1Swenshuai.xi //printf("=== TS1_Disable ===\n");
1499*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)&0xEF); //For T3
1500*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)&0xE3); //For T4
1501*53ee8cc1Swenshuai.xi //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)&0xC0); //For T8
1502*53ee8cc1Swenshuai.xi }
1503*53ee8cc1Swenshuai.xi }
1504*53ee8cc1Swenshuai.xi
1505*53ee8cc1Swenshuai.xi /************************************************************************************************
1506*53ee8cc1Swenshuai.xi Subject: channel change config
1507*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Config
1508*53ee8cc1Swenshuai.xi Parmeter: BW: bandwidth
1509*53ee8cc1Swenshuai.xi Return: MS_BOOL :
1510*53ee8cc1Swenshuai.xi Remark:
1511*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT_Config(DMD_RF_CHANNEL_BANDWIDTH BW,MS_BOOL bSerialTS,MS_BOOL bPalBG,MS_BOOL bLPSel,MS_U8 u8TSClk,MS_U32 u32IFFreq,MS_U32 u32FSFreq,MS_U8 u8IQSwap)1512*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Config ( DMD_RF_CHANNEL_BANDWIDTH BW, MS_BOOL bSerialTS, MS_BOOL bPalBG, MS_BOOL bLPSel, MS_U8 u8TSClk, MS_U32 u32IFFreq, MS_U32 u32FSFreq, MS_U8 u8IQSwap)
1513*53ee8cc1Swenshuai.xi {
1514*53ee8cc1Swenshuai.xi MS_U8 bandwidth;
1515*53ee8cc1Swenshuai.xi MS_U8 status = true;
1516*53ee8cc1Swenshuai.xi MS_U8 temp_val;
1517*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf(" @INTERN_DVBT_config %d %d %d %d %d %ld %ld %d\n", BW, bSerialTS, bPalBG, bLPSel, u8TSClk, u32IFFreq, u32FSFreq, u8IQSwap));
1518*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT_TIME(printf("INTERN_DVBT_Config, t = %ld\n",MsOS_GetSystemTime()));
1519*53ee8cc1Swenshuai.xi
1520*53ee8cc1Swenshuai.xi if (u8TSClk == 0xFF) u8TSClk=0x13;
1521*53ee8cc1Swenshuai.xi switch(BW)
1522*53ee8cc1Swenshuai.xi {
1523*53ee8cc1Swenshuai.xi case E_DMD_RF_CH_BAND_6MHz:
1524*53ee8cc1Swenshuai.xi bandwidth = 1;
1525*53ee8cc1Swenshuai.xi break;
1526*53ee8cc1Swenshuai.xi case E_DMD_RF_CH_BAND_7MHz:
1527*53ee8cc1Swenshuai.xi bandwidth = 2;
1528*53ee8cc1Swenshuai.xi break;
1529*53ee8cc1Swenshuai.xi case E_DMD_RF_CH_BAND_8MHz:
1530*53ee8cc1Swenshuai.xi default:
1531*53ee8cc1Swenshuai.xi bandwidth = 3;
1532*53ee8cc1Swenshuai.xi break;
1533*53ee8cc1Swenshuai.xi }
1534*53ee8cc1Swenshuai.xi
1535*53ee8cc1Swenshuai.xi status &= INTERN_DVBT_Reset();
1536*53ee8cc1Swenshuai.xi
1537*53ee8cc1Swenshuai.xi // BW mode
1538*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_BW, bandwidth);
1539*53ee8cc1Swenshuai.xi // TS mode
1540*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_TS_SERIAL, bSerialTS? 0x01:0x00);
1541*53ee8cc1Swenshuai.xi // For Analog CCI 0:PAL B/G (Nordig), 1:PAL I (D-Book)
1542*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_CCI, bPalBG? 0x00:0x01);
1543*53ee8cc1Swenshuai.xi // Hierarchy mode
1544*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_LP_SEL, bLPSel? 0x01:0x00);
1545*53ee8cc1Swenshuai.xi // FC
1546*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_FC_L, (abs(DVBT_FS-u32IFFreq))&0xff);
1547*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_FC_H, (abs((DVBT_FS-u32IFFreq))>>8)&0xff);
1548*53ee8cc1Swenshuai.xi // FS
1549*53ee8cc1Swenshuai.xi //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_FS_L, (u32FSFreq));
1550*53ee8cc1Swenshuai.xi //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_FS_H, (u32FSFreq)>>8);
1551*53ee8cc1Swenshuai.xi // IQSwap
1552*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_IQ_SWAP, (u8IQSwap));
1553*53ee8cc1Swenshuai.xi
1554*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_LIF, (u32IFFreq < 10000) ? 1 : 0);
1555*53ee8cc1Swenshuai.xi // Fif
1556*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_FIF_L, (u32IFFreq)&0xff);
1557*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_FIF_H, (u32IFFreq>>8)&0xff);
1558*53ee8cc1Swenshuai.xi
1559*53ee8cc1Swenshuai.xi //// INTERN_DVBT system init: DVB-T //////////
1560*53ee8cc1Swenshuai.xi gsCmdPacket.cmd_code = CMD_SYSTEM_INIT;
1561*53ee8cc1Swenshuai.xi
1562*53ee8cc1Swenshuai.xi gsCmdPacket.param[0] = E_SYS_DVBT;
1563*53ee8cc1Swenshuai.xi status &= INTERN_DVBT_Cmd_Packet_Send(&gsCmdPacket, 1);
1564*53ee8cc1Swenshuai.xi
1565*53ee8cc1Swenshuai.xi if(bSerialTS)
1566*53ee8cc1Swenshuai.xi {
1567*53ee8cc1Swenshuai.xi // serial
1568*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x01); // parallel mode:0x0001 / serial mode: 0x0401
1569*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x04); // reg_ckg_dvbtc_ts@0x04
1570*53ee8cc1Swenshuai.xi
1571*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300, 0x00); // parallel mode: 0x0511 /serial mode 0x0400
1572*53ee8cc1Swenshuai.xi #if(INTERN_DVBT_TS_SERIAL_INVERSION == 0)
1573*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x103301, 0x04); // reg_ckg_dvbtmk_ts_out_mode@0x00
1574*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1575*53ee8cc1Swenshuai.xi temp_val|=0x04;
1576*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1577*53ee8cc1Swenshuai.xi #else
1578*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103301, 0x07); // reg_ckg_dvbtmk_ts_out_mode@0x00
1579*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1580*53ee8cc1Swenshuai.xi temp_val|=0x07;
1581*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1582*53ee8cc1Swenshuai.xi #endif
1583*53ee8cc1Swenshuai.xi }
1584*53ee8cc1Swenshuai.xi else
1585*53ee8cc1Swenshuai.xi {
1586*53ee8cc1Swenshuai.xi //parallel
1587*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x01); // parallel mode:0x0001 / serial mode: 0x0401
1588*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x00); // reg_ckg_dvbtc_ts@0x04
1589*53ee8cc1Swenshuai.xi
1590*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103300, 0x11); // parallel mode: 0x0511 => ts_clk=288/(2*(0x11+1))=8MHz
1591*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300, u8TSClk); // parallel mode: 0x0513 => ts_clk=288/(2*(0x16+1))=6.26MHz //@@++--
1592*53ee8cc1Swenshuai.xi #if(INTERN_DVBT_TS_PARALLEL_INVERSION == 0)
1593*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x103301, 0x05); // reg_ckg_dvbtmk_ts_out_mode@0x00
1594*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1595*53ee8cc1Swenshuai.xi temp_val|=0x05;
1596*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1597*53ee8cc1Swenshuai.xi #else
1598*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301, 0x07); // reg_ckg_dvbtmk_ts_out_mode@0x00
1599*53ee8cc1Swenshuai.xi #endif
1600*53ee8cc1Swenshuai.xi }
1601*53ee8cc1Swenshuai.xi return status;
1602*53ee8cc1Swenshuai.xi }
1603*53ee8cc1Swenshuai.xi /************************************************************************************************
1604*53ee8cc1Swenshuai.xi Subject: enable hw to lock channel
1605*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Active
1606*53ee8cc1Swenshuai.xi Parmeter: bEnable
1607*53ee8cc1Swenshuai.xi Return: MS_BOOL
1608*53ee8cc1Swenshuai.xi Remark:
1609*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT_Active(MS_BOOL bEnable)1610*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Active(MS_BOOL bEnable)
1611*53ee8cc1Swenshuai.xi {
1612*53ee8cc1Swenshuai.xi MS_U8 status = true;
1613*53ee8cc1Swenshuai.xi
1614*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf(" @INTERN_DVBT_active\n"));
1615*53ee8cc1Swenshuai.xi
1616*53ee8cc1Swenshuai.xi //// INTERN_DVBT Finite State Machine on/off //////////
1617*53ee8cc1Swenshuai.xi #if 0
1618*53ee8cc1Swenshuai.xi gsCmdPacket.cmd_code = CMD_FSM_CTRL;
1619*53ee8cc1Swenshuai.xi
1620*53ee8cc1Swenshuai.xi gsCmdPacket.param[0] = (MS_U8)bEnable;
1621*53ee8cc1Swenshuai.xi status &= INTERN_DVBT_Cmd_Packet_Send(&gsCmdPacket, 1);
1622*53ee8cc1Swenshuai.xi #else
1623*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + (0x0e)*2, 0x01); // FSM_EN
1624*53ee8cc1Swenshuai.xi #endif
1625*53ee8cc1Swenshuai.xi INTERN_DVBT_SignalQualityReset();
1626*53ee8cc1Swenshuai.xi
1627*53ee8cc1Swenshuai.xi return status;
1628*53ee8cc1Swenshuai.xi }
1629*53ee8cc1Swenshuai.xi /************************************************************************************************
1630*53ee8cc1Swenshuai.xi Subject: Return lock status
1631*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Lock
1632*53ee8cc1Swenshuai.xi Parmeter: eStatus :
1633*53ee8cc1Swenshuai.xi Return: MS_BOOL
1634*53ee8cc1Swenshuai.xi Remark:
1635*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT_Lock(MS_U16 u16DMD_DVBT_TPS_Timeout,MS_U16 u16DMD_DVBT_FEC_Timeout)1636*53ee8cc1Swenshuai.xi DMD_LOCK_STATUS INTERN_DVBT_Lock(MS_U16 u16DMD_DVBT_TPS_Timeout, MS_U16 u16DMD_DVBT_FEC_Timeout)
1637*53ee8cc1Swenshuai.xi {
1638*53ee8cc1Swenshuai.xi float fBER=0.0f;
1639*53ee8cc1Swenshuai.xi
1640*53ee8cc1Swenshuai.xi if (INTERN_DVBT_GetLock(E_DMD_COFDM_FEC_LOCK))
1641*53ee8cc1Swenshuai.xi {
1642*53ee8cc1Swenshuai.xi if (bFECLock == FALSE)
1643*53ee8cc1Swenshuai.xi {
1644*53ee8cc1Swenshuai.xi u32FecFirstLockTime = MsOS_GetSystemTime();
1645*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf("++++++++[utopia]dvbt lock\n"));
1646*53ee8cc1Swenshuai.xi }
1647*53ee8cc1Swenshuai.xi
1648*53ee8cc1Swenshuai.xi if(INTERN_DVBT_GetPostViterbiBer(&fBER) == TRUE)
1649*53ee8cc1Swenshuai.xi {
1650*53ee8cc1Swenshuai.xi if((fBER > 1.0E-8) && (fBER < 1.0E-1))
1651*53ee8cc1Swenshuai.xi {
1652*53ee8cc1Swenshuai.xi if(fViterbiBerFiltered <= 0.0)
1653*53ee8cc1Swenshuai.xi fViterbiBerFiltered = fBER;
1654*53ee8cc1Swenshuai.xi else
1655*53ee8cc1Swenshuai.xi fViterbiBerFiltered = 0.9f*fViterbiBerFiltered+0.1f*fBER;
1656*53ee8cc1Swenshuai.xi }
1657*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf("[dvbt]f_ber=%8.3e, g_viter_ber=%8.3e\n",fBER,fViterbiBerFiltered));
1658*53ee8cc1Swenshuai.xi }
1659*53ee8cc1Swenshuai.xi u32FecLastLockTime = MsOS_GetSystemTime();
1660*53ee8cc1Swenshuai.xi bFECLock = TRUE;
1661*53ee8cc1Swenshuai.xi return E_DMD_LOCK;
1662*53ee8cc1Swenshuai.xi }
1663*53ee8cc1Swenshuai.xi else
1664*53ee8cc1Swenshuai.xi {
1665*53ee8cc1Swenshuai.xi INTERN_DVBT_SignalQualityReset();
1666*53ee8cc1Swenshuai.xi if (bFECLock == TRUE)
1667*53ee8cc1Swenshuai.xi {
1668*53ee8cc1Swenshuai.xi if ((MsOS_GetSystemTime() - u32FecLastLockTime) < 1000)
1669*53ee8cc1Swenshuai.xi {
1670*53ee8cc1Swenshuai.xi return E_DMD_LOCK;
1671*53ee8cc1Swenshuai.xi }
1672*53ee8cc1Swenshuai.xi }
1673*53ee8cc1Swenshuai.xi bFECLock = FALSE;
1674*53ee8cc1Swenshuai.xi }
1675*53ee8cc1Swenshuai.xi
1676*53ee8cc1Swenshuai.xi if(!bTPSLock)
1677*53ee8cc1Swenshuai.xi {
1678*53ee8cc1Swenshuai.xi if (INTERN_DVBT_GetLock(E_DMD_COFDM_TPS_EVER_LOCK))
1679*53ee8cc1Swenshuai.xi {
1680*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf("==> INTERN_DVBT_Lock -- TPSLock \n"););
1681*53ee8cc1Swenshuai.xi bTPSLock = TRUE;
1682*53ee8cc1Swenshuai.xi }
1683*53ee8cc1Swenshuai.xi }
1684*53ee8cc1Swenshuai.xi if(bTPSLock)
1685*53ee8cc1Swenshuai.xi {
1686*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf("TPSLock %ld\n",MsOS_GetSystemTime()));
1687*53ee8cc1Swenshuai.xi if(MsOS_Timer_DiffTimeFromNow(u32ChkScanTimeStart) < u16DMD_DVBT_FEC_Timeout)
1688*53ee8cc1Swenshuai.xi {
1689*53ee8cc1Swenshuai.xi return E_DMD_CHECKING;
1690*53ee8cc1Swenshuai.xi }
1691*53ee8cc1Swenshuai.xi }
1692*53ee8cc1Swenshuai.xi else
1693*53ee8cc1Swenshuai.xi {
1694*53ee8cc1Swenshuai.xi if(MsOS_Timer_DiffTimeFromNow(u32ChkScanTimeStart) < u16DMD_DVBT_TPS_Timeout)
1695*53ee8cc1Swenshuai.xi {
1696*53ee8cc1Swenshuai.xi return E_DMD_CHECKING;
1697*53ee8cc1Swenshuai.xi }
1698*53ee8cc1Swenshuai.xi }
1699*53ee8cc1Swenshuai.xi return E_DMD_UNLOCK;
1700*53ee8cc1Swenshuai.xi
1701*53ee8cc1Swenshuai.xi }
1702*53ee8cc1Swenshuai.xi
1703*53ee8cc1Swenshuai.xi
INTERN_DVBT_GetLock(DMD_DVBT_GETLOCK_TYPE eStatus)1704*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_GetLock(DMD_DVBT_GETLOCK_TYPE eStatus)
1705*53ee8cc1Swenshuai.xi {
1706*53ee8cc1Swenshuai.xi MS_U16 u16Address = 0;
1707*53ee8cc1Swenshuai.xi MS_U8 cData = 0;
1708*53ee8cc1Swenshuai.xi MS_U8 cBitMask = 0;
1709*53ee8cc1Swenshuai.xi
1710*53ee8cc1Swenshuai.xi switch( eStatus )
1711*53ee8cc1Swenshuai.xi {
1712*53ee8cc1Swenshuai.xi case E_DMD_COFDM_FEC_LOCK:
1713*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(0x23E0, &cData);
1714*53ee8cc1Swenshuai.xi
1715*53ee8cc1Swenshuai.xi if (cData == 0x0B)
1716*53ee8cc1Swenshuai.xi {
1717*53ee8cc1Swenshuai.xi return TRUE;
1718*53ee8cc1Swenshuai.xi }
1719*53ee8cc1Swenshuai.xi else
1720*53ee8cc1Swenshuai.xi {
1721*53ee8cc1Swenshuai.xi return FALSE; // continuously un-lock
1722*53ee8cc1Swenshuai.xi }
1723*53ee8cc1Swenshuai.xi break;
1724*53ee8cc1Swenshuai.xi
1725*53ee8cc1Swenshuai.xi case E_DMD_COFDM_PSYNC_LOCK:
1726*53ee8cc1Swenshuai.xi u16Address = 0x232C; //FEC: P-sync Lock,
1727*53ee8cc1Swenshuai.xi cBitMask = BIT(1);
1728*53ee8cc1Swenshuai.xi break;
1729*53ee8cc1Swenshuai.xi
1730*53ee8cc1Swenshuai.xi case E_DMD_COFDM_TPS_LOCK:
1731*53ee8cc1Swenshuai.xi u16Address = 0x2222; //TPS HW Lock,
1732*53ee8cc1Swenshuai.xi cBitMask = BIT(1);
1733*53ee8cc1Swenshuai.xi break;
1734*53ee8cc1Swenshuai.xi
1735*53ee8cc1Swenshuai.xi case E_DMD_COFDM_DCR_LOCK:
1736*53ee8cc1Swenshuai.xi u16Address = 0x2145; //DCR Lock,
1737*53ee8cc1Swenshuai.xi cBitMask = BIT(0);
1738*53ee8cc1Swenshuai.xi break;
1739*53ee8cc1Swenshuai.xi
1740*53ee8cc1Swenshuai.xi case E_DMD_COFDM_AGC_LOCK:
1741*53ee8cc1Swenshuai.xi u16Address = 0x212F; //AGC Lock,
1742*53ee8cc1Swenshuai.xi cBitMask = BIT(0);
1743*53ee8cc1Swenshuai.xi break;
1744*53ee8cc1Swenshuai.xi
1745*53ee8cc1Swenshuai.xi case E_DMD_COFDM_MODE_DET:
1746*53ee8cc1Swenshuai.xi u16Address = 0x24CF; //Mode CP Detect,
1747*53ee8cc1Swenshuai.xi cBitMask = BIT(4);
1748*53ee8cc1Swenshuai.xi break;
1749*53ee8cc1Swenshuai.xi
1750*53ee8cc1Swenshuai.xi case E_DMD_COFDM_TPS_EVER_LOCK:
1751*53ee8cc1Swenshuai.xi u16Address = 0x20C0; //TPS Ever Lock,
1752*53ee8cc1Swenshuai.xi cBitMask = BIT(3);
1753*53ee8cc1Swenshuai.xi break;
1754*53ee8cc1Swenshuai.xi
1755*53ee8cc1Swenshuai.xi default:
1756*53ee8cc1Swenshuai.xi return FALSE;
1757*53ee8cc1Swenshuai.xi }
1758*53ee8cc1Swenshuai.xi
1759*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(u16Address, &cData) == FALSE)
1760*53ee8cc1Swenshuai.xi return FALSE;
1761*53ee8cc1Swenshuai.xi
1762*53ee8cc1Swenshuai.xi if ((cData & cBitMask) == cBitMask)
1763*53ee8cc1Swenshuai.xi {
1764*53ee8cc1Swenshuai.xi return TRUE;
1765*53ee8cc1Swenshuai.xi }
1766*53ee8cc1Swenshuai.xi
1767*53ee8cc1Swenshuai.xi return FALSE;
1768*53ee8cc1Swenshuai.xi
1769*53ee8cc1Swenshuai.xi }
1770*53ee8cc1Swenshuai.xi
1771*53ee8cc1Swenshuai.xi /****************************************************************************
1772*53ee8cc1Swenshuai.xi Subject: To get the Post viterbi BER
1773*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_GetPostViterbiBer
1774*53ee8cc1Swenshuai.xi Parmeter: Quility
1775*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
1776*53ee8cc1Swenshuai.xi E_RESULT_FAILURE =>Read I2C fail, INTERN_DVBT_VIT_STATUS_NG
1777*53ee8cc1Swenshuai.xi Remark: For the Performance issue, here we just return the Post Value.(Not BER)
1778*53ee8cc1Swenshuai.xi We will not read the Period, and have the "/256/8"
1779*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT_GetPostViterbiBer(float * ber)1780*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_GetPostViterbiBer(float *ber)
1781*53ee8cc1Swenshuai.xi {
1782*53ee8cc1Swenshuai.xi MS_BOOL status = true;
1783*53ee8cc1Swenshuai.xi MS_U8 reg=0, reg_frz=0;
1784*53ee8cc1Swenshuai.xi MS_U16 BitErrPeriod;
1785*53ee8cc1Swenshuai.xi MS_U32 BitErr;
1786*53ee8cc1Swenshuai.xi MS_U16 PktErr;
1787*53ee8cc1Swenshuai.xi
1788*53ee8cc1Swenshuai.xi /////////// Post-Viterbi BER /////////////
1789*53ee8cc1Swenshuai.xi
1790*53ee8cc1Swenshuai.xi if ( MsOS_Timer_DiffTimeFromNow(u32FecFirstLockTime) < 300)
1791*53ee8cc1Swenshuai.xi {
1792*53ee8cc1Swenshuai.xi *ber = (float)-1.0;
1793*53ee8cc1Swenshuai.xi return false;
1794*53ee8cc1Swenshuai.xi }
1795*53ee8cc1Swenshuai.xi // bank 1f 0x03 [1:0] reg_bit_err_num_freeze
1796*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x03, ®_frz);
1797*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(BACKEND_REG_BASE+0x03, reg_frz|0x03);
1798*53ee8cc1Swenshuai.xi
1799*53ee8cc1Swenshuai.xi // bank 1f 0x46 [7:0] reg_bit_err_sblprd_7_0
1800*53ee8cc1Swenshuai.xi // 0x47 [15:8] reg_bit_err_sblprd_15_8
1801*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x47, ®);
1802*53ee8cc1Swenshuai.xi BitErrPeriod = reg;
1803*53ee8cc1Swenshuai.xi
1804*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x46, ®);
1805*53ee8cc1Swenshuai.xi BitErrPeriod = (BitErrPeriod << 8)|reg;
1806*53ee8cc1Swenshuai.xi
1807*53ee8cc1Swenshuai.xi // bank 1f 0x6a [7:0] reg_bit_err_num_7_0
1808*53ee8cc1Swenshuai.xi // 0x6b [15:8] reg_bit_err_num_15_8
1809*53ee8cc1Swenshuai.xi // bank 1f 0x6c [7:0] reg_bit_err_num_23_16
1810*53ee8cc1Swenshuai.xi // 0x6d [15:8] reg_bit_err_num_31_24
1811*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x6d, ®);
1812*53ee8cc1Swenshuai.xi BitErr = reg;
1813*53ee8cc1Swenshuai.xi
1814*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x6c, ®);
1815*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8)|reg;
1816*53ee8cc1Swenshuai.xi
1817*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x6b, ®);
1818*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8)|reg;
1819*53ee8cc1Swenshuai.xi
1820*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x6a, ®);
1821*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8)|reg;
1822*53ee8cc1Swenshuai.xi
1823*53ee8cc1Swenshuai.xi // bank 1f 0x66 [7:0] reg_uncrt_pkt_num_7_0
1824*53ee8cc1Swenshuai.xi // 0x67 [15:8] reg_uncrt_pkt_num_15_8
1825*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x67, ®);
1826*53ee8cc1Swenshuai.xi PktErr = reg;
1827*53ee8cc1Swenshuai.xi
1828*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x66, ®);
1829*53ee8cc1Swenshuai.xi PktErr = (PktErr << 8)|reg;
1830*53ee8cc1Swenshuai.xi
1831*53ee8cc1Swenshuai.xi // bank 1f 0x03 [1:0] reg_bit_err_num_freeze
1832*53ee8cc1Swenshuai.xi reg_frz=reg_frz&(~0x03);
1833*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(BACKEND_REG_BASE+0x03, reg_frz);
1834*53ee8cc1Swenshuai.xi
1835*53ee8cc1Swenshuai.xi if (BitErrPeriod == 0 ) //protect 0
1836*53ee8cc1Swenshuai.xi BitErrPeriod = 1;
1837*53ee8cc1Swenshuai.xi
1838*53ee8cc1Swenshuai.xi if (BitErr <=0 )
1839*53ee8cc1Swenshuai.xi *ber = 0.5f / ((float)BitErrPeriod*128*188*8);
1840*53ee8cc1Swenshuai.xi else
1841*53ee8cc1Swenshuai.xi *ber = (float)BitErr / ((float)BitErrPeriod*128*188*8);
1842*53ee8cc1Swenshuai.xi
1843*53ee8cc1Swenshuai.xi
1844*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL(printf("INTERN_DVBT PostVitBER = %8.3e \n ", *ber));
1845*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL(printf("INTERN_DVBT PktErr = %d \n ", (int)PktErr));
1846*53ee8cc1Swenshuai.xi
1847*53ee8cc1Swenshuai.xi return status;
1848*53ee8cc1Swenshuai.xi }
1849*53ee8cc1Swenshuai.xi
1850*53ee8cc1Swenshuai.xi /****************************************************************************
1851*53ee8cc1Swenshuai.xi Subject: To get the Pre viterbi BER
1852*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_GetPreViterbiBer
1853*53ee8cc1Swenshuai.xi Parmeter: ber
1854*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
1855*53ee8cc1Swenshuai.xi E_RESULT_FAILURE =>Read I2C fail, INTERN_DVBT_VIT_STATUS_NG
1856*53ee8cc1Swenshuai.xi Remark: For the Performance issue, here we just return the Post Value.(Not BER)
1857*53ee8cc1Swenshuai.xi We will not read the Period, and have the "/256/8"
1858*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT_GetPreViterbiBer(float * ber)1859*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_GetPreViterbiBer(float *ber)
1860*53ee8cc1Swenshuai.xi {
1861*53ee8cc1Swenshuai.xi MS_U8 status = true;
1862*53ee8cc1Swenshuai.xi MS_U8 reg=0, reg_frz=0;
1863*53ee8cc1Swenshuai.xi MS_U16 BitErrPeriod;
1864*53ee8cc1Swenshuai.xi MS_U32 BitErr;
1865*53ee8cc1Swenshuai.xi MS_BOOL BEROver;
1866*53ee8cc1Swenshuai.xi
1867*53ee8cc1Swenshuai.xi // bank 7 0x10 [3] reg_rd_freezeber
1868*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE + 0x10, ®_frz);
1869*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FEC_REG_BASE + 0x10, reg_frz|0x08);
1870*53ee8cc1Swenshuai.xi
1871*53ee8cc1Swenshuai.xi // bank 7 0x16 [7:0] reg_ber_timerl
1872*53ee8cc1Swenshuai.xi // [15:8] reg_ber_timerm
1873*53ee8cc1Swenshuai.xi // bank 7 0x18 [5:0] reg_ber_timerh
1874*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE + 0x18, ®);
1875*53ee8cc1Swenshuai.xi BitErrPeriod = reg&0x3f;
1876*53ee8cc1Swenshuai.xi
1877*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE + 0x17, ®);
1878*53ee8cc1Swenshuai.xi BitErrPeriod = (BitErrPeriod << 8)|reg;
1879*53ee8cc1Swenshuai.xi
1880*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE + 0x16, ®);
1881*53ee8cc1Swenshuai.xi BitErrPeriod = (BitErrPeriod << 8)|reg;
1882*53ee8cc1Swenshuai.xi
1883*53ee8cc1Swenshuai.xi // bank 7 0x1e [7:0] reg_ber_7_0
1884*53ee8cc1Swenshuai.xi // [15:8] reg_ber_15_8
1885*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE + 0x1F, ®);
1886*53ee8cc1Swenshuai.xi BitErr = reg;
1887*53ee8cc1Swenshuai.xi
1888*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE + 0x1E, ®);
1889*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8)|reg;
1890*53ee8cc1Swenshuai.xi
1891*53ee8cc1Swenshuai.xi // bank 7 0x1a [13:8] reg_cor_intstat_reg
1892*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE + 0x1B, ®);
1893*53ee8cc1Swenshuai.xi if (reg & 0x10)
1894*53ee8cc1Swenshuai.xi BEROver = true;
1895*53ee8cc1Swenshuai.xi else
1896*53ee8cc1Swenshuai.xi BEROver = false;
1897*53ee8cc1Swenshuai.xi
1898*53ee8cc1Swenshuai.xi if (BitErrPeriod ==0 )//protect 0
1899*53ee8cc1Swenshuai.xi BitErrPeriod=1;
1900*53ee8cc1Swenshuai.xi
1901*53ee8cc1Swenshuai.xi if (BEROver)
1902*53ee8cc1Swenshuai.xi {
1903*53ee8cc1Swenshuai.xi *ber = 1;
1904*53ee8cc1Swenshuai.xi printf("BER is over\n");
1905*53ee8cc1Swenshuai.xi }
1906*53ee8cc1Swenshuai.xi else
1907*53ee8cc1Swenshuai.xi {
1908*53ee8cc1Swenshuai.xi if (BitErr <=0 )
1909*53ee8cc1Swenshuai.xi *ber=0.5 / (float)(BitErrPeriod * 256);
1910*53ee8cc1Swenshuai.xi else
1911*53ee8cc1Swenshuai.xi *ber=(float)(BitErr) / (float)(BitErrPeriod * 256);
1912*53ee8cc1Swenshuai.xi }
1913*53ee8cc1Swenshuai.xi
1914*53ee8cc1Swenshuai.xi // bank 7 0x10 [3] reg_rd_freezeber
1915*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FEC_REG_BASE + 0x10, reg_frz);
1916*53ee8cc1Swenshuai.xi
1917*53ee8cc1Swenshuai.xi return status;
1918*53ee8cc1Swenshuai.xi }
1919*53ee8cc1Swenshuai.xi
1920*53ee8cc1Swenshuai.xi /****************************************************************************
1921*53ee8cc1Swenshuai.xi Subject: To get the Packet error
1922*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_GetPacketErr
1923*53ee8cc1Swenshuai.xi Parmeter: pktErr
1924*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
1925*53ee8cc1Swenshuai.xi E_RESULT_FAILURE =>Read I2C fail, INTERN_DVBT_VIT_STATUS_NG
1926*53ee8cc1Swenshuai.xi Remark: For the Performance issue, here we just return the Post Value.(Not BER)
1927*53ee8cc1Swenshuai.xi We will not read the Period, and have the "/256/8"
1928*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT_GetPacketErr(MS_U16 * u16PktErr)1929*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_GetPacketErr(MS_U16 *u16PktErr)
1930*53ee8cc1Swenshuai.xi {
1931*53ee8cc1Swenshuai.xi MS_BOOL status = true;
1932*53ee8cc1Swenshuai.xi MS_U8 reg = 0, reg_frz = 0;
1933*53ee8cc1Swenshuai.xi MS_U16 PktErr;
1934*53ee8cc1Swenshuai.xi
1935*53ee8cc1Swenshuai.xi // bank 1f 0x03 [1:0] reg_bit_err_num_freeze
1936*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x03, ®_frz);
1937*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(BACKEND_REG_BASE+0x03, reg_frz|0x03);
1938*53ee8cc1Swenshuai.xi
1939*53ee8cc1Swenshuai.xi // bank 1f 0x66 [7:0] reg_uncrt_pkt_num_7_0
1940*53ee8cc1Swenshuai.xi // 0x67 [15:8] reg_uncrt_pkt_num_15_8
1941*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x67, ®);
1942*53ee8cc1Swenshuai.xi PktErr = reg;
1943*53ee8cc1Swenshuai.xi
1944*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x66, ®);
1945*53ee8cc1Swenshuai.xi PktErr = (PktErr << 8)|reg;
1946*53ee8cc1Swenshuai.xi
1947*53ee8cc1Swenshuai.xi // bank 1f 0x03 [1:0] reg_bit_err_num_freeze
1948*53ee8cc1Swenshuai.xi reg_frz=reg_frz&(~0x03);
1949*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(BACKEND_REG_BASE+0x03, reg_frz);
1950*53ee8cc1Swenshuai.xi
1951*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL(printf("INTERN_DVBT PktErr = %d \n ", (int)PktErr));
1952*53ee8cc1Swenshuai.xi
1953*53ee8cc1Swenshuai.xi *u16PktErr = PktErr;
1954*53ee8cc1Swenshuai.xi
1955*53ee8cc1Swenshuai.xi return status;
1956*53ee8cc1Swenshuai.xi }
1957*53ee8cc1Swenshuai.xi
1958*53ee8cc1Swenshuai.xi /****************************************************************************
1959*53ee8cc1Swenshuai.xi Subject: To get the DVBT parameter
1960*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Get_TPS_Info
1961*53ee8cc1Swenshuai.xi Parmeter: point to return parameter
1962*53ee8cc1Swenshuai.xi Constellation (b2 ~ b0) : 0~2 => QPSK, 16QAM, 64QAM
1963*53ee8cc1Swenshuai.xi Hierarchy (b5 ~ b3)) : 0~3 => None, Aplha1, Aplha2, Aplha4
1964*53ee8cc1Swenshuai.xi LP Code Rate (b8 ~ b6) : 0~4 => 1/2, 2/3, 3/4, 5/6, 7/8
1965*53ee8cc1Swenshuai.xi HP Code Rate (b11 ~ b9) : 0~4 => 1/2, 2/3, 3/4, 5/6, 7/8
1966*53ee8cc1Swenshuai.xi GI (b13 ~ b12) : 0~3 => 1/32, 1/16, 1/8, 1/4
1967*53ee8cc1Swenshuai.xi FFT ( b14) : 0~1 => 2K, 8K
1968*53ee8cc1Swenshuai.xi Priority(bit 15) : 0~1=> HP,LP
1969*53ee8cc1Swenshuai.xi Return: TRUE
1970*53ee8cc1Swenshuai.xi FALSE
1971*53ee8cc1Swenshuai.xi Remark: The TPS parameters will be available after TPS lock
1972*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT_Get_TPS_Info(MS_U16 * TPS_parameter)1973*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Get_TPS_Info( MS_U16 * TPS_parameter)
1974*53ee8cc1Swenshuai.xi {
1975*53ee8cc1Swenshuai.xi MS_U8 u8Temp;
1976*53ee8cc1Swenshuai.xi
1977*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x22, &u8Temp) == FALSE)
1978*53ee8cc1Swenshuai.xi return FALSE;
1979*53ee8cc1Swenshuai.xi
1980*53ee8cc1Swenshuai.xi if ((u8Temp& 0x02) != 0x02)
1981*53ee8cc1Swenshuai.xi {
1982*53ee8cc1Swenshuai.xi return FALSE; //TPS unlock
1983*53ee8cc1Swenshuai.xi }
1984*53ee8cc1Swenshuai.xi else
1985*53ee8cc1Swenshuai.xi {
1986*53ee8cc1Swenshuai.xi if ( MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x24, &u8Temp) == FALSE )
1987*53ee8cc1Swenshuai.xi return FALSE;
1988*53ee8cc1Swenshuai.xi
1989*53ee8cc1Swenshuai.xi *TPS_parameter = u8Temp & 0x03; //Constellation (b2 ~ b0)
1990*53ee8cc1Swenshuai.xi *TPS_parameter |= (u8Temp & 0x70) >> 1; //Hierarchy (b5 ~ b3)
1991*53ee8cc1Swenshuai.xi
1992*53ee8cc1Swenshuai.xi if ( MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x25, &u8Temp) == FALSE )
1993*53ee8cc1Swenshuai.xi return FALSE;
1994*53ee8cc1Swenshuai.xi
1995*53ee8cc1Swenshuai.xi *TPS_parameter |= (MS_U16)(u8Temp & 0x07) << 6; //LP Code Rate (b8 ~ b6)
1996*53ee8cc1Swenshuai.xi *TPS_parameter |= (MS_U16)(u8Temp & 0x70) << 5; //HP Code Rate (b11 ~ b9)
1997*53ee8cc1Swenshuai.xi
1998*53ee8cc1Swenshuai.xi if ( MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x26, &u8Temp) == FALSE )
1999*53ee8cc1Swenshuai.xi return FALSE;
2000*53ee8cc1Swenshuai.xi
2001*53ee8cc1Swenshuai.xi *TPS_parameter |= (MS_U16)(u8Temp & 0x03) << 12; //GI (b13 ~ b12)
2002*53ee8cc1Swenshuai.xi *TPS_parameter |= (MS_U16)(u8Temp & 0x30) << 10; //FFT ( b14)
2003*53ee8cc1Swenshuai.xi
2004*53ee8cc1Swenshuai.xi if ( MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE + 0x0C, &u8Temp) == FALSE )
2005*53ee8cc1Swenshuai.xi return FALSE;
2006*53ee8cc1Swenshuai.xi
2007*53ee8cc1Swenshuai.xi *TPS_parameter |=(MS_U16)(u8Temp&0x08)<<12;//Priority(bit 15)
2008*53ee8cc1Swenshuai.xi
2009*53ee8cc1Swenshuai.xi }
2010*53ee8cc1Swenshuai.xi return TRUE;
2011*53ee8cc1Swenshuai.xi }
2012*53ee8cc1Swenshuai.xi
2013*53ee8cc1Swenshuai.xi
2014*53ee8cc1Swenshuai.xi /****************************************************************************
2015*53ee8cc1Swenshuai.xi Subject: Read the signal to noise ratio (SNR)
2016*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_GetSNR
2017*53ee8cc1Swenshuai.xi Parmeter: None
2018*53ee8cc1Swenshuai.xi Return: -1 mean I2C fail, otherwise I2C success then return SNR value
2019*53ee8cc1Swenshuai.xi Remark:
2020*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT_GetSNR(void)2021*53ee8cc1Swenshuai.xi float INTERN_DVBT_GetSNR (void)
2022*53ee8cc1Swenshuai.xi {
2023*53ee8cc1Swenshuai.xi MS_U8 status = true;
2024*53ee8cc1Swenshuai.xi MS_U8 reg=0, reg_frz=0;
2025*53ee8cc1Swenshuai.xi MS_U32 noise_power;
2026*53ee8cc1Swenshuai.xi float snr;
2027*53ee8cc1Swenshuai.xi
2028*53ee8cc1Swenshuai.xi // bank 6 0xfe [0] reg_fdp_freeze
2029*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0xfe, ®_frz);
2030*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz|0x01);
2031*53ee8cc1Swenshuai.xi
2032*53ee8cc1Swenshuai.xi // bank 6 0xff [0] reg_fdp_load
2033*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
2034*53ee8cc1Swenshuai.xi
2035*53ee8cc1Swenshuai.xi // bank 6 0x4a [26:0] reg_snr_accu <27,1>
2036*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x4d, ®);
2037*53ee8cc1Swenshuai.xi noise_power = reg & 0x07;
2038*53ee8cc1Swenshuai.xi
2039*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x4c, ®);
2040*53ee8cc1Swenshuai.xi noise_power = (noise_power << 8)|reg;
2041*53ee8cc1Swenshuai.xi
2042*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x4b, ®);
2043*53ee8cc1Swenshuai.xi noise_power = (noise_power << 8)|reg;
2044*53ee8cc1Swenshuai.xi
2045*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x4a, ®);
2046*53ee8cc1Swenshuai.xi noise_power = (noise_power << 8)|reg;
2047*53ee8cc1Swenshuai.xi
2048*53ee8cc1Swenshuai.xi noise_power = noise_power/2;
2049*53ee8cc1Swenshuai.xi
2050*53ee8cc1Swenshuai.xi // bank 6 0x26 [5:4] reg_transmission_mode
2051*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x26, ®);
2052*53ee8cc1Swenshuai.xi
2053*53ee8cc1Swenshuai.xi // bank 6 0xfe [0] reg_fdp_freeze
2054*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz);
2055*53ee8cc1Swenshuai.xi
2056*53ee8cc1Swenshuai.xi // bank 6 0xff [0] reg_fdp_load
2057*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
2058*53ee8cc1Swenshuai.xi
2059*53ee8cc1Swenshuai.xi
2060*53ee8cc1Swenshuai.xi if ((reg&0x30)==0x00) //2K
2061*53ee8cc1Swenshuai.xi {
2062*53ee8cc1Swenshuai.xi if (noise_power<1512)
2063*53ee8cc1Swenshuai.xi snr = 0;
2064*53ee8cc1Swenshuai.xi else
2065*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX
2066*53ee8cc1Swenshuai.xi snr = 10*log10f((float)noise_power/1512);
2067*53ee8cc1Swenshuai.xi #else
2068*53ee8cc1Swenshuai.xi snr = 10*Log10Approx((float)noise_power/1512);
2069*53ee8cc1Swenshuai.xi #endif
2070*53ee8cc1Swenshuai.xi }
2071*53ee8cc1Swenshuai.xi //else if ((reg&0x30)==0x10)//8K
2072*53ee8cc1Swenshuai.xi else
2073*53ee8cc1Swenshuai.xi {
2074*53ee8cc1Swenshuai.xi if (noise_power<6048)
2075*53ee8cc1Swenshuai.xi snr = 0;
2076*53ee8cc1Swenshuai.xi else
2077*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX
2078*53ee8cc1Swenshuai.xi snr = 10*log10f((float)noise_power/6048);
2079*53ee8cc1Swenshuai.xi #else
2080*53ee8cc1Swenshuai.xi snr = 10*Log10Approx((float)noise_power/6048);
2081*53ee8cc1Swenshuai.xi #endif
2082*53ee8cc1Swenshuai.xi }
2083*53ee8cc1Swenshuai.xi /* ignore 4K
2084*53ee8cc1Swenshuai.xi else //4K
2085*53ee8cc1Swenshuai.xi {
2086*53ee8cc1Swenshuai.xi if (noise_power<3024)
2087*53ee8cc1Swenshuai.xi snr = 0;
2088*53ee8cc1Swenshuai.xi else
2089*53ee8cc1Swenshuai.xi snr = 10*Log10Approx(noise_power/3024);
2090*53ee8cc1Swenshuai.xi }
2091*53ee8cc1Swenshuai.xi */
2092*53ee8cc1Swenshuai.xi
2093*53ee8cc1Swenshuai.xi if (status == true)
2094*53ee8cc1Swenshuai.xi return snr;
2095*53ee8cc1Swenshuai.xi else
2096*53ee8cc1Swenshuai.xi return -1;
2097*53ee8cc1Swenshuai.xi
2098*53ee8cc1Swenshuai.xi }
2099*53ee8cc1Swenshuai.xi
2100*53ee8cc1Swenshuai.xi /****************************************************************************
2101*53ee8cc1Swenshuai.xi Subject: To check if Hierarchy on
2102*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Is_HierarchyOn
2103*53ee8cc1Swenshuai.xi Parmeter:
2104*53ee8cc1Swenshuai.xi Return: BOOLEAN
2105*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT_Is_HierarchyOn(void)2106*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Is_HierarchyOn( void)
2107*53ee8cc1Swenshuai.xi {
2108*53ee8cc1Swenshuai.xi MS_U16 u16_tmp;
2109*53ee8cc1Swenshuai.xi
2110*53ee8cc1Swenshuai.xi if(INTERN_DVBT_Get_TPS_Info(&u16_tmp) == FALSE)
2111*53ee8cc1Swenshuai.xi return FALSE;
2112*53ee8cc1Swenshuai.xi //printf("u16_tmp........%x %x\n",u16_tmp,u16_tmp&0x38);
2113*53ee8cc1Swenshuai.xi if(u16_tmp&0x38)
2114*53ee8cc1Swenshuai.xi {
2115*53ee8cc1Swenshuai.xi return TRUE;
2116*53ee8cc1Swenshuai.xi }
2117*53ee8cc1Swenshuai.xi return FALSE;
2118*53ee8cc1Swenshuai.xi }
2119*53ee8cc1Swenshuai.xi
INTERN_DVBT_GetSignalStrength(MS_U16 * strength,const DMD_DVBT_InitData * sDMD_DVBT_InitData,MS_U8 u8SarValue,float fRFPowerDbm)2120*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_GetSignalStrength(MS_U16 *strength,const DMD_DVBT_InitData *sDMD_DVBT_InitData, MS_U8 u8SarValue, float fRFPowerDbm)
2121*53ee8cc1Swenshuai.xi {
2122*53ee8cc1Swenshuai.xi MS_U8 status = true;
2123*53ee8cc1Swenshuai.xi float ch_power_db = 0.0f;
2124*53ee8cc1Swenshuai.xi float ch_power_ref = 11.0f;
2125*53ee8cc1Swenshuai.xi float ch_power_rel = 0.0f;
2126*53ee8cc1Swenshuai.xi MS_U8 u8_index = 0;
2127*53ee8cc1Swenshuai.xi MS_U16 tps_info_qam,tps_info_cr;
2128*53ee8cc1Swenshuai.xi
2129*53ee8cc1Swenshuai.xi if (FALSE == INTERN_DVBT_GetLock(E_DMD_COFDM_FEC_LOCK) )
2130*53ee8cc1Swenshuai.xi {
2131*53ee8cc1Swenshuai.xi *strength = 0;
2132*53ee8cc1Swenshuai.xi return TRUE;
2133*53ee8cc1Swenshuai.xi }
2134*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT_TIME(printf("INTERN_DVBT_GetSignalStrength, t=%ld\n",MsOS_GetSystemTime()));
2135*53ee8cc1Swenshuai.xi
2136*53ee8cc1Swenshuai.xi // if (INTERN_DVBT_Lock(COFDM_TPS_LOCK))
2137*53ee8cc1Swenshuai.xi //if (INTERN_DVBT_Lock(COFDM_AGC_LOCK))
2138*53ee8cc1Swenshuai.xi /* Actually, it's more reasonable, that signal level depended on cable input power level
2139*53ee8cc1Swenshuai.xi * thougth the signal isn't dvb-t signal.
2140*53ee8cc1Swenshuai.xi */
2141*53ee8cc1Swenshuai.xi
2142*53ee8cc1Swenshuai.xi // use pointer of IFAGC table to identify
2143*53ee8cc1Swenshuai.xi // case 1: RFAGC from SAR, IFAGC controlled by demod
2144*53ee8cc1Swenshuai.xi // case 2: RFAGC from tuner, ,IFAGC controlled by demod
2145*53ee8cc1Swenshuai.xi status=HAL_DMD_GetRFLevel(&ch_power_db, fRFPowerDbm, u8SarValue,
2146*53ee8cc1Swenshuai.xi sDMD_DVBT_InitData->pTuner_RfagcSsi, sDMD_DVBT_InitData->u16Tuner_RfagcSsi_Size,
2147*53ee8cc1Swenshuai.xi sDMD_DVBT_InitData->pTuner_IfagcSsi_HiRef, sDMD_DVBT_InitData->u16Tuner_IfagcSsi_HiRef_Size,
2148*53ee8cc1Swenshuai.xi sDMD_DVBT_InitData->pTuner_IfagcSsi_LoRef, sDMD_DVBT_InitData->u16Tuner_IfagcSsi_LoRef_Size,
2149*53ee8cc1Swenshuai.xi sDMD_DVBT_InitData->pTuner_IfagcErr_HiRef, sDMD_DVBT_InitData->u16Tuner_IfagcErr_HiRef_Size,
2150*53ee8cc1Swenshuai.xi sDMD_DVBT_InitData->pTuner_IfagcErr_LoRef, sDMD_DVBT_InitData->u16Tuner_IfagcErr_LoRef_Size);
2151*53ee8cc1Swenshuai.xi
2152*53ee8cc1Swenshuai.xi
2153*53ee8cc1Swenshuai.xi if(INTERN_DVBT_Get_TPS_Parameter_Const(&tps_info_qam, TS_MODUL_MODE) == FALSE)
2154*53ee8cc1Swenshuai.xi printf("[dvbt]TPS qam parameter retrieve failure\n");
2155*53ee8cc1Swenshuai.xi
2156*53ee8cc1Swenshuai.xi if(INTERN_DVBT_Get_TPS_Parameter_Const(&tps_info_cr, TS_CODE_RATE) == FALSE)
2157*53ee8cc1Swenshuai.xi printf("[dvbt]TPS cr parameter retrieve failure\n");
2158*53ee8cc1Swenshuai.xi
2159*53ee8cc1Swenshuai.xi
2160*53ee8cc1Swenshuai.xi while(dvbt_ssi_dbm_nordigp1[u8_index].constel != _UNKNOW_QAM)
2161*53ee8cc1Swenshuai.xi {
2162*53ee8cc1Swenshuai.xi if ( (dvbt_ssi_dbm_nordigp1[u8_index].constel == (DMD_CONSTEL)tps_info_qam)
2163*53ee8cc1Swenshuai.xi && (dvbt_ssi_dbm_nordigp1[u8_index].code_rate == (DMD_CODERATE)tps_info_cr))
2164*53ee8cc1Swenshuai.xi {
2165*53ee8cc1Swenshuai.xi ch_power_ref = dvbt_ssi_dbm_nordigp1[u8_index].p_ref;
2166*53ee8cc1Swenshuai.xi break;
2167*53ee8cc1Swenshuai.xi }
2168*53ee8cc1Swenshuai.xi else
2169*53ee8cc1Swenshuai.xi {
2170*53ee8cc1Swenshuai.xi u8_index++;
2171*53ee8cc1Swenshuai.xi }
2172*53ee8cc1Swenshuai.xi }
2173*53ee8cc1Swenshuai.xi
2174*53ee8cc1Swenshuai.xi if (ch_power_ref > 10.0f)
2175*53ee8cc1Swenshuai.xi *strength = 0;
2176*53ee8cc1Swenshuai.xi else
2177*53ee8cc1Swenshuai.xi {
2178*53ee8cc1Swenshuai.xi ch_power_rel = ch_power_db - ch_power_ref;
2179*53ee8cc1Swenshuai.xi
2180*53ee8cc1Swenshuai.xi if ( ch_power_rel < -15.0f )
2181*53ee8cc1Swenshuai.xi {
2182*53ee8cc1Swenshuai.xi *strength = 0;
2183*53ee8cc1Swenshuai.xi }
2184*53ee8cc1Swenshuai.xi else if ( ch_power_rel < 0.0f )
2185*53ee8cc1Swenshuai.xi {
2186*53ee8cc1Swenshuai.xi *strength = (MS_U16)(2.0f/3*(ch_power_rel + 15.0f));
2187*53ee8cc1Swenshuai.xi }
2188*53ee8cc1Swenshuai.xi else if ( ch_power_rel < 20 )
2189*53ee8cc1Swenshuai.xi {
2190*53ee8cc1Swenshuai.xi *strength = (MS_U16)(4.0f*ch_power_rel + 10.0f);
2191*53ee8cc1Swenshuai.xi }
2192*53ee8cc1Swenshuai.xi else if ( ch_power_rel < 35.0f )
2193*53ee8cc1Swenshuai.xi {
2194*53ee8cc1Swenshuai.xi *strength = (MS_U16)(2.0f/3*(ch_power_rel - 20.0f) + 90.0f);
2195*53ee8cc1Swenshuai.xi }
2196*53ee8cc1Swenshuai.xi else
2197*53ee8cc1Swenshuai.xi {
2198*53ee8cc1Swenshuai.xi *strength = 100;
2199*53ee8cc1Swenshuai.xi }
2200*53ee8cc1Swenshuai.xi }
2201*53ee8cc1Swenshuai.xi
2202*53ee8cc1Swenshuai.xi if (FALSE == INTERN_DVBT_GetLock(E_DMD_COFDM_FEC_LOCK) )
2203*53ee8cc1Swenshuai.xi {
2204*53ee8cc1Swenshuai.xi *strength = 0;
2205*53ee8cc1Swenshuai.xi return TRUE;
2206*53ee8cc1Swenshuai.xi }
2207*53ee8cc1Swenshuai.xi
2208*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL(printf(">>> SSI_CH_PWR(dB) = %f , Score = %d<<<\n", ch_power_db, *strength));
2209*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL(printf(">>> SSI = %d <<<\n", (int)*strength));
2210*53ee8cc1Swenshuai.xi
2211*53ee8cc1Swenshuai.xi return status;
2212*53ee8cc1Swenshuai.xi }
2213*53ee8cc1Swenshuai.xi
2214*53ee8cc1Swenshuai.xi /****************************************************************************
2215*53ee8cc1Swenshuai.xi Subject: To get the DVT Signal quility
2216*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_GetSignalQuality
2217*53ee8cc1Swenshuai.xi Parmeter: Quility
2218*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
2219*53ee8cc1Swenshuai.xi E_RESULT_FAILURE
2220*53ee8cc1Swenshuai.xi Remark: Here we have 4 level range
2221*53ee8cc1Swenshuai.xi <1>.First Range => Quility =100 (You can define it by INTERN_DVBT_SIGNAL_BASE_100)
2222*53ee8cc1Swenshuai.xi <2>.2th Range => 60 < Quality < 100 (You can define it by INTERN_DVBT_SIGNAL_BASE_60)
2223*53ee8cc1Swenshuai.xi <3>.3th Range => 10 < Quality < 60 (You can define it by INTERN_DVBT_SIGNAL_BASE_10)
2224*53ee8cc1Swenshuai.xi <4>.4th Range => Quality <10
2225*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT_GetSignalQuality(MS_U16 * quality,const DMD_DVBT_InitData * sDMD_DVBT_InitData,MS_U8 u8SarValue,float fRFPowerDbm)2226*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_GetSignalQuality(MS_U16 *quality, const DMD_DVBT_InitData *sDMD_DVBT_InitData, MS_U8 u8SarValue, float fRFPowerDbm)
2227*53ee8cc1Swenshuai.xi {
2228*53ee8cc1Swenshuai.xi float ber_sqi;
2229*53ee8cc1Swenshuai.xi float fber;
2230*53ee8cc1Swenshuai.xi float cn_rec = 0;
2231*53ee8cc1Swenshuai.xi float cn_nordig_p1 = 0;
2232*53ee8cc1Swenshuai.xi float cn_rel = 0;
2233*53ee8cc1Swenshuai.xi
2234*53ee8cc1Swenshuai.xi MS_U8 status = true;
2235*53ee8cc1Swenshuai.xi MS_U8 tps_cnstl = 0, tps_cr = 0, i = 0;
2236*53ee8cc1Swenshuai.xi MS_U16 u16_tmp;
2237*53ee8cc1Swenshuai.xi
2238*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT_TIME(printf("INTERN_DVBT_GetSignalQuality, t=%ld\n",MsOS_GetSystemTime()));
2239*53ee8cc1Swenshuai.xi
2240*53ee8cc1Swenshuai.xi if (TRUE == INTERN_DVBT_GetLock(E_DMD_COFDM_PSYNC_LOCK) )
2241*53ee8cc1Swenshuai.xi {
2242*53ee8cc1Swenshuai.xi
2243*53ee8cc1Swenshuai.xi if ( MsOS_Timer_DiffTimeFromNow(u32FecFirstLockTime) < 300)
2244*53ee8cc1Swenshuai.xi {
2245*53ee8cc1Swenshuai.xi MsOS_DelayTask(300 - MsOS_Timer_DiffTimeFromNow(u32FecFirstLockTime));
2246*53ee8cc1Swenshuai.xi }
2247*53ee8cc1Swenshuai.xi ///////// Get Pre-RS (Post-Viterbi) BER to determine BER_SQI //////////
2248*53ee8cc1Swenshuai.xi if(fViterbiBerFiltered<= 0.0)
2249*53ee8cc1Swenshuai.xi {
2250*53ee8cc1Swenshuai.xi if (INTERN_DVBT_GetPostViterbiBer(&fber) == FALSE)
2251*53ee8cc1Swenshuai.xi {
2252*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT(printf("GetPostViterbiBer Fail!\n"));
2253*53ee8cc1Swenshuai.xi return FALSE;
2254*53ee8cc1Swenshuai.xi }
2255*53ee8cc1Swenshuai.xi fViterbiBerFiltered = fber;
2256*53ee8cc1Swenshuai.xi }
2257*53ee8cc1Swenshuai.xi else
2258*53ee8cc1Swenshuai.xi {
2259*53ee8cc1Swenshuai.xi fber = fViterbiBerFiltered;
2260*53ee8cc1Swenshuai.xi }
2261*53ee8cc1Swenshuai.xi
2262*53ee8cc1Swenshuai.xi if (fber > 1.0E-3)
2263*53ee8cc1Swenshuai.xi ber_sqi = 0.0;
2264*53ee8cc1Swenshuai.xi else if (fber > 8.5E-7)
2265*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX
2266*53ee8cc1Swenshuai.xi ber_sqi = (log10f(1.0f/fber))*20.0f - 22.0f;
2267*53ee8cc1Swenshuai.xi #else
2268*53ee8cc1Swenshuai.xi ber_sqi = (Log10Approx(1.0f/fber))*20.0f - 22.0f;
2269*53ee8cc1Swenshuai.xi #endif
2270*53ee8cc1Swenshuai.xi else
2271*53ee8cc1Swenshuai.xi ber_sqi = 100.0;
2272*53ee8cc1Swenshuai.xi
2273*53ee8cc1Swenshuai.xi cn_rec = INTERN_DVBT_GetSNR();
2274*53ee8cc1Swenshuai.xi
2275*53ee8cc1Swenshuai.xi if (cn_rec == -1) //get SNR return fail
2276*53ee8cc1Swenshuai.xi status = false;
2277*53ee8cc1Swenshuai.xi
2278*53ee8cc1Swenshuai.xi ///////// Get Constellation and Code Rate to determine Ref. C/N //////////
2279*53ee8cc1Swenshuai.xi ///////// (refer to Teracom min. spec 2.0 4.1.1.7) /////
2280*53ee8cc1Swenshuai.xi tps_cnstl = 0xff;
2281*53ee8cc1Swenshuai.xi tps_cr = 0xff;
2282*53ee8cc1Swenshuai.xi if(INTERN_DVBT_Get_TPS_Parameter_Const( &u16_tmp, TS_MODUL_MODE) == TRUE)
2283*53ee8cc1Swenshuai.xi tps_cnstl = (MS_U8)u16_tmp&0x07;
2284*53ee8cc1Swenshuai.xi if(INTERN_DVBT_Get_TPS_Parameter_Const( &u16_tmp, TS_CODE_RATE) == TRUE)
2285*53ee8cc1Swenshuai.xi tps_cr = (MS_U8)u16_tmp&0x07;
2286*53ee8cc1Swenshuai.xi
2287*53ee8cc1Swenshuai.xi for(i = 0; i < sDMD_DVBT_InitData->u16SqiCnNordigP1_Size; i++)
2288*53ee8cc1Swenshuai.xi {
2289*53ee8cc1Swenshuai.xi if ( (tps_cnstl == sDMD_DVBT_InitData->pSqiCnNordigP1[i].constel)
2290*53ee8cc1Swenshuai.xi && (tps_cr == sDMD_DVBT_InitData->pSqiCnNordigP1[i].code_rate) )
2291*53ee8cc1Swenshuai.xi {
2292*53ee8cc1Swenshuai.xi cn_nordig_p1 = sDMD_DVBT_InitData->pSqiCnNordigP1[i].cn_ref;
2293*53ee8cc1Swenshuai.xi break;
2294*53ee8cc1Swenshuai.xi }
2295*53ee8cc1Swenshuai.xi }
2296*53ee8cc1Swenshuai.xi
2297*53ee8cc1Swenshuai.xi // 0,5, snr offset
2298*53ee8cc1Swenshuai.xi cn_rel = cn_rec - cn_nordig_p1 + 0.5f;
2299*53ee8cc1Swenshuai.xi
2300*53ee8cc1Swenshuai.xi // patch....
2301*53ee8cc1Swenshuai.xi // Noridg SQI,
2302*53ee8cc1Swenshuai.xi // 64QAM, CR34, GI14, SNR 22dB.
2303*53ee8cc1Swenshuai.xi if ( (tps_cnstl == _64QAM) && (tps_cr == _CR3Y4)
2304*53ee8cc1Swenshuai.xi && (cn_rel < 2.5f) && (cn_rel > 1.5f))
2305*53ee8cc1Swenshuai.xi {
2306*53ee8cc1Swenshuai.xi cn_rel += 1.5f;
2307*53ee8cc1Swenshuai.xi }
2308*53ee8cc1Swenshuai.xi
2309*53ee8cc1Swenshuai.xi if (cn_rel < -7.0f)
2310*53ee8cc1Swenshuai.xi {
2311*53ee8cc1Swenshuai.xi *quality = 0;
2312*53ee8cc1Swenshuai.xi }
2313*53ee8cc1Swenshuai.xi else if (cn_rel < 3.0)
2314*53ee8cc1Swenshuai.xi *quality = (MS_U16)(ber_sqi*((cn_rel - 3.0)/10.0 + 1.0));
2315*53ee8cc1Swenshuai.xi else
2316*53ee8cc1Swenshuai.xi *quality = (MS_U16)ber_sqi;
2317*53ee8cc1Swenshuai.xi }
2318*53ee8cc1Swenshuai.xi else
2319*53ee8cc1Swenshuai.xi {
2320*53ee8cc1Swenshuai.xi *quality = 0;
2321*53ee8cc1Swenshuai.xi }
2322*53ee8cc1Swenshuai.xi
2323*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL(printf("SNR = %f, QAM = %d, code Rate = %d\n", cn_rec, tps_cnstl, tps_cr));
2324*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL(printf("BER = %8.3e\n", fber));
2325*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL(printf("Signal Quility = %d\n", *quality));
2326*53ee8cc1Swenshuai.xi return status;
2327*53ee8cc1Swenshuai.xi }
2328*53ee8cc1Swenshuai.xi
2329*53ee8cc1Swenshuai.xi /****************************************************************************
2330*53ee8cc1Swenshuai.xi Subject: To get the Cell ID
2331*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Get_CELL_ID
2332*53ee8cc1Swenshuai.xi Parmeter: point to return parameter cell_id
2333*53ee8cc1Swenshuai.xi
2334*53ee8cc1Swenshuai.xi Return: TRUE
2335*53ee8cc1Swenshuai.xi FALSE
2336*53ee8cc1Swenshuai.xi Remark:
2337*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT_Get_CELL_ID(MS_U16 * cell_id)2338*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Get_CELL_ID(MS_U16 *cell_id)
2339*53ee8cc1Swenshuai.xi {
2340*53ee8cc1Swenshuai.xi MS_U8 status = true;
2341*53ee8cc1Swenshuai.xi MS_U8 value1=0;
2342*53ee8cc1Swenshuai.xi MS_U8 value2=0;
2343*53ee8cc1Swenshuai.xi
2344*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE+0x2A, &value1); //TPS Cell ID [15:8]
2345*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE+0x2B, &value2); //TPS Cell ID [7:0]
2346*53ee8cc1Swenshuai.xi
2347*53ee8cc1Swenshuai.xi *cell_id = ((MS_U16)value1<<8)|value2;
2348*53ee8cc1Swenshuai.xi return status;
2349*53ee8cc1Swenshuai.xi }
2350*53ee8cc1Swenshuai.xi /*
2351*53ee8cc1Swenshuai.xi FUNCTION_RESULT INTERN_DVBT_GetSignalQuality_Average(WORD *quality)
2352*53ee8cc1Swenshuai.xi {
2353*53ee8cc1Swenshuai.xi #define SQI_LOOP_NUM 50
2354*53ee8cc1Swenshuai.xi U8 inn = 0;
2355*53ee8cc1Swenshuai.xi WORD sqi = 0;
2356*53ee8cc1Swenshuai.xi WORD ave_sqi = 0;
2357*53ee8cc1Swenshuai.xi WORD ave_num = 0;
2358*53ee8cc1Swenshuai.xi while(inn++<SQI_LOOP_NUM)
2359*53ee8cc1Swenshuai.xi {
2360*53ee8cc1Swenshuai.xi if(INTERN_DVBT_GetSignalQuality(&sqi) == E_RESULT_SUCCESS)
2361*53ee8cc1Swenshuai.xi {
2362*53ee8cc1Swenshuai.xi printf("[%d][t=%d],sqi=%d\n",inn,INTERN_DVBT_GET_TIME,sqi);
2363*53ee8cc1Swenshuai.xi ave_sqi+=sqi;
2364*53ee8cc1Swenshuai.xi ave_num++;
2365*53ee8cc1Swenshuai.xi }
2366*53ee8cc1Swenshuai.xi MsOS_DelayTask(50);
2367*53ee8cc1Swenshuai.xi }
2368*53ee8cc1Swenshuai.xi
2369*53ee8cc1Swenshuai.xi if(ave_num != 0 )
2370*53ee8cc1Swenshuai.xi *quality = ave_sqi/ave_num;
2371*53ee8cc1Swenshuai.xi
2372*53ee8cc1Swenshuai.xi return ave_num==0?E_RESULT_FAILURE:E_RESULT_SUCCESS;
2373*53ee8cc1Swenshuai.xi }
2374*53ee8cc1Swenshuai.xi */
2375*53ee8cc1Swenshuai.xi /****************************************************************************
2376*53ee8cc1Swenshuai.xi Subject: To get the DVBT Carrier Freq Offset
2377*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Get_FreqOffset
2378*53ee8cc1Swenshuai.xi Parmeter: Frequency offset (in KHz), bandwidth
2379*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
2380*53ee8cc1Swenshuai.xi E_RESULT_FAILURE
2381*53ee8cc1Swenshuai.xi Remark:
2382*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT_Get_FreqOffset(float * pFreqOff,MS_U8 u8BW)2383*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Get_FreqOffset(float *pFreqOff, MS_U8 u8BW)
2384*53ee8cc1Swenshuai.xi {
2385*53ee8cc1Swenshuai.xi float N, FreqB;
2386*53ee8cc1Swenshuai.xi float FreqCfoTd, FreqCfoFd, FreqIcfo;
2387*53ee8cc1Swenshuai.xi MS_U32 RegCfoTd, RegCfoFd, RegIcfo;
2388*53ee8cc1Swenshuai.xi MS_U8 reg_frz=0, reg=0;
2389*53ee8cc1Swenshuai.xi MS_U8 status;
2390*53ee8cc1Swenshuai.xi
2391*53ee8cc1Swenshuai.xi FreqB = (float)u8BW * 8 / 7;
2392*53ee8cc1Swenshuai.xi
2393*53ee8cc1Swenshuai.xi status = MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x05, ®_frz);
2394*53ee8cc1Swenshuai.xi
2395*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x05, reg_frz|0x80);
2396*53ee8cc1Swenshuai.xi
2397*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c8, ®);
2398*53ee8cc1Swenshuai.xi RegCfoTd = reg;
2399*53ee8cc1Swenshuai.xi
2400*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c7, ®);
2401*53ee8cc1Swenshuai.xi RegCfoTd = (RegCfoTd << 8)|reg;
2402*53ee8cc1Swenshuai.xi
2403*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c6, ®);
2404*53ee8cc1Swenshuai.xi RegCfoTd = (RegCfoTd << 8)|reg;
2405*53ee8cc1Swenshuai.xi
2406*53ee8cc1Swenshuai.xi FreqCfoTd = (float)RegCfoTd;
2407*53ee8cc1Swenshuai.xi
2408*53ee8cc1Swenshuai.xi if (RegCfoTd & 0x800000)
2409*53ee8cc1Swenshuai.xi FreqCfoTd = FreqCfoTd - (float)0x1000000;
2410*53ee8cc1Swenshuai.xi
2411*53ee8cc1Swenshuai.xi FreqCfoTd = FreqCfoTd * FreqB * 0.00011642;
2412*53ee8cc1Swenshuai.xi
2413*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x05, reg_frz&(~0x80));
2414*53ee8cc1Swenshuai.xi
2415*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0xfe, ®_frz);
2416*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz|0x01);
2417*53ee8cc1Swenshuai.xi
2418*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
2419*53ee8cc1Swenshuai.xi
2420*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x33, ®);
2421*53ee8cc1Swenshuai.xi RegCfoFd = reg;
2422*53ee8cc1Swenshuai.xi
2423*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x32, ®);
2424*53ee8cc1Swenshuai.xi RegCfoFd = (RegCfoFd << 8)|reg;
2425*53ee8cc1Swenshuai.xi
2426*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x31, ®);
2427*53ee8cc1Swenshuai.xi RegCfoFd = (RegCfoFd << 8)|reg;
2428*53ee8cc1Swenshuai.xi
2429*53ee8cc1Swenshuai.xi FreqCfoFd = (float)RegCfoFd;
2430*53ee8cc1Swenshuai.xi
2431*53ee8cc1Swenshuai.xi if (RegCfoFd & 0x800000)
2432*53ee8cc1Swenshuai.xi FreqCfoFd = FreqCfoFd - (float)0x1000000;
2433*53ee8cc1Swenshuai.xi
2434*53ee8cc1Swenshuai.xi FreqCfoFd = FreqCfoFd * FreqB * 0.00011642;
2435*53ee8cc1Swenshuai.xi
2436*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x19, ®);
2437*53ee8cc1Swenshuai.xi RegIcfo = reg & 0x07;
2438*53ee8cc1Swenshuai.xi
2439*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x18, ®);
2440*53ee8cc1Swenshuai.xi RegIcfo = (RegIcfo << 8)|reg;
2441*53ee8cc1Swenshuai.xi
2442*53ee8cc1Swenshuai.xi FreqIcfo = (float)RegIcfo;
2443*53ee8cc1Swenshuai.xi
2444*53ee8cc1Swenshuai.xi if (RegIcfo & 0x400)
2445*53ee8cc1Swenshuai.xi FreqIcfo = FreqIcfo - (float)0x800;
2446*53ee8cc1Swenshuai.xi
2447*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x26, ®);
2448*53ee8cc1Swenshuai.xi reg = reg & 0x30;
2449*53ee8cc1Swenshuai.xi
2450*53ee8cc1Swenshuai.xi switch (reg)
2451*53ee8cc1Swenshuai.xi {
2452*53ee8cc1Swenshuai.xi case 0x00: N = 2048; break;
2453*53ee8cc1Swenshuai.xi case 0x20: N = 4096; break;
2454*53ee8cc1Swenshuai.xi case 0x10:
2455*53ee8cc1Swenshuai.xi default: N = 8192; break;
2456*53ee8cc1Swenshuai.xi }
2457*53ee8cc1Swenshuai.xi
2458*53ee8cc1Swenshuai.xi FreqIcfo = FreqIcfo * FreqB / N * 1000; //unit: kHz
2459*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz&(~0x01));
2460*53ee8cc1Swenshuai.xi //status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe+1, 0x01);
2461*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
2462*53ee8cc1Swenshuai.xi //*pFreqOff = FreqIcfo + (FreqCfoFd + FreqCfoTd)/1000;
2463*53ee8cc1Swenshuai.xi *pFreqOff = (-1.0f)*(FreqIcfo + (FreqCfoFd + FreqCfoTd)/1000);
2464*53ee8cc1Swenshuai.xi // DBG_GET_SIGNAL(printf("FCFO = %f\n", FreqCfoFd));
2465*53ee8cc1Swenshuai.xi // DBG_GET_SIGNAL(printf("TCFO = %f\n", FreqCfoTd));
2466*53ee8cc1Swenshuai.xi // DBG_GET_SIGNAL(printf("ICFO = %f\n", FreqIcfo));
2467*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL(printf("CFOE = %f\n", *pFreqOff));
2468*53ee8cc1Swenshuai.xi
2469*53ee8cc1Swenshuai.xi if (status == TRUE)
2470*53ee8cc1Swenshuai.xi return TRUE;
2471*53ee8cc1Swenshuai.xi else
2472*53ee8cc1Swenshuai.xi return FALSE;
2473*53ee8cc1Swenshuai.xi }
2474*53ee8cc1Swenshuai.xi
2475*53ee8cc1Swenshuai.xi
INTERN_DVBT_Power_ON_OFF(MS_U8 bPowerOn)2476*53ee8cc1Swenshuai.xi void INTERN_DVBT_Power_ON_OFF(MS_U8 bPowerOn)
2477*53ee8cc1Swenshuai.xi {
2478*53ee8cc1Swenshuai.xi
2479*53ee8cc1Swenshuai.xi bPowerOn = bPowerOn;
2480*53ee8cc1Swenshuai.xi }
2481*53ee8cc1Swenshuai.xi
INTERN_DVBT_Power_Save(void)2482*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Power_Save(void)
2483*53ee8cc1Swenshuai.xi {
2484*53ee8cc1Swenshuai.xi
2485*53ee8cc1Swenshuai.xi return TRUE;
2486*53ee8cc1Swenshuai.xi }
2487*53ee8cc1Swenshuai.xi
2488*53ee8cc1Swenshuai.xi /****************************************************************************
2489*53ee8cc1Swenshuai.xi Subject: To get the DVBT constellation parameter
2490*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Get_TPS_Parameter_Const
2491*53ee8cc1Swenshuai.xi Parmeter: point to return parameter(0: QPSK, 1:16QAM, 2:64QAM)
2492*53ee8cc1Swenshuai.xi Return: TRUE
2493*53ee8cc1Swenshuai.xi FALSE
2494*53ee8cc1Swenshuai.xi Remark: The TPS parameters will be available after TPS lock
2495*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT_Get_TPS_Parameter_Const(MS_U16 * TPS_parameter,E_SIGNAL_TYPE eSignalType)2496*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Get_TPS_Parameter_Const( MS_U16 * TPS_parameter, E_SIGNAL_TYPE eSignalType)
2497*53ee8cc1Swenshuai.xi {
2498*53ee8cc1Swenshuai.xi MS_U8 tps_param;
2499*53ee8cc1Swenshuai.xi
2500*53ee8cc1Swenshuai.xi //@@++ Arki 20100125
2501*53ee8cc1Swenshuai.xi if (eSignalType == TS_MODUL_MODE)
2502*53ee8cc1Swenshuai.xi {
2503*53ee8cc1Swenshuai.xi if ( MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x24, &tps_param) == FALSE ) return FALSE;
2504*53ee8cc1Swenshuai.xi *TPS_parameter = tps_param & (BIT(0)|BIT(1)) ;
2505*53ee8cc1Swenshuai.xi }
2506*53ee8cc1Swenshuai.xi
2507*53ee8cc1Swenshuai.xi if (eSignalType == TS_CODE_RATE)
2508*53ee8cc1Swenshuai.xi {
2509*53ee8cc1Swenshuai.xi if ( MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x25, &tps_param) == FALSE ) return FALSE;
2510*53ee8cc1Swenshuai.xi *TPS_parameter = (tps_param & (BIT(6)|BIT(5)|BIT(4)))>>4 ;
2511*53ee8cc1Swenshuai.xi }
2512*53ee8cc1Swenshuai.xi
2513*53ee8cc1Swenshuai.xi if (eSignalType == TS_GUARD_INTERVAL)
2514*53ee8cc1Swenshuai.xi {
2515*53ee8cc1Swenshuai.xi if ( MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x26, &tps_param) == FALSE ) return FALSE;
2516*53ee8cc1Swenshuai.xi *TPS_parameter = tps_param & (BIT(0)|BIT(1)) ;
2517*53ee8cc1Swenshuai.xi }
2518*53ee8cc1Swenshuai.xi
2519*53ee8cc1Swenshuai.xi if (eSignalType == TS_FFX_VALUE)
2520*53ee8cc1Swenshuai.xi {
2521*53ee8cc1Swenshuai.xi if ( MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x26, &tps_param) == FALSE ) return FALSE;
2522*53ee8cc1Swenshuai.xi *TPS_parameter = (tps_param & (BIT(5)|BIT(4)))>>4 ;
2523*53ee8cc1Swenshuai.xi }
2524*53ee8cc1Swenshuai.xi //@@-- Arki 20100125
2525*53ee8cc1Swenshuai.xi return TRUE;
2526*53ee8cc1Swenshuai.xi }
2527*53ee8cc1Swenshuai.xi
INTERN_DVBT_Version(MS_U16 * ver)2528*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Version(MS_U16 *ver)
2529*53ee8cc1Swenshuai.xi {
2530*53ee8cc1Swenshuai.xi
2531*53ee8cc1Swenshuai.xi MS_U8 status = true;
2532*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
2533*53ee8cc1Swenshuai.xi MS_U16 u16_INTERN_DVBT_Version;
2534*53ee8cc1Swenshuai.xi
2535*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xC1, &tmp);
2536*53ee8cc1Swenshuai.xi u16_INTERN_DVBT_Version = tmp;
2537*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xC2, &tmp);
2538*53ee8cc1Swenshuai.xi u16_INTERN_DVBT_Version = u16_INTERN_DVBT_Version<<8|tmp;
2539*53ee8cc1Swenshuai.xi *ver = u16_INTERN_DVBT_Version;
2540*53ee8cc1Swenshuai.xi
2541*53ee8cc1Swenshuai.xi return status;
2542*53ee8cc1Swenshuai.xi }
2543*53ee8cc1Swenshuai.xi
INTERN_DVBT_Version_minor(MS_U8 * ver2)2544*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Version_minor(MS_U8 *ver2)
2545*53ee8cc1Swenshuai.xi {
2546*53ee8cc1Swenshuai.xi
2547*53ee8cc1Swenshuai.xi MS_U8 status = true;
2548*53ee8cc1Swenshuai.xi
2549*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xC3, ver2);
2550*53ee8cc1Swenshuai.xi
2551*53ee8cc1Swenshuai.xi return status;
2552*53ee8cc1Swenshuai.xi }
2553*53ee8cc1Swenshuai.xi
2554*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_Demod_Version(void)2555*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_Demod_Version(void)
2556*53ee8cc1Swenshuai.xi {
2557*53ee8cc1Swenshuai.xi
2558*53ee8cc1Swenshuai.xi MS_BOOL status = true;
2559*53ee8cc1Swenshuai.xi MS_U16 u16_INTERN_DVBT_Version;
2560*53ee8cc1Swenshuai.xi MS_U8 u8_minor_ver;
2561*53ee8cc1Swenshuai.xi
2562*53ee8cc1Swenshuai.xi status &= INTERN_DVBT_Version(&u16_INTERN_DVBT_Version);
2563*53ee8cc1Swenshuai.xi status &= INTERN_DVBT_Version_minor(&u8_minor_ver);
2564*53ee8cc1Swenshuai.xi printf("[DVBT]Version = 0x%x,0x%x\n",u16_INTERN_DVBT_Version,u8_minor_ver);
2565*53ee8cc1Swenshuai.xi
2566*53ee8cc1Swenshuai.xi return status;
2567*53ee8cc1Swenshuai.xi }
2568*53ee8cc1Swenshuai.xi
INTERN_DVBT_NORDIG_SSI_Table_Write(DMD_CONSTEL constel,DMD_CODERATE code_rate,float write_value)2569*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_NORDIG_SSI_Table_Write(DMD_CONSTEL constel, DMD_CODERATE code_rate, float write_value)
2570*53ee8cc1Swenshuai.xi {
2571*53ee8cc1Swenshuai.xi MS_U8 u8_index = 0;
2572*53ee8cc1Swenshuai.xi MS_BOOL bRet = false;
2573*53ee8cc1Swenshuai.xi
2574*53ee8cc1Swenshuai.xi while(dvbt_ssi_dbm_nordigp1[u8_index].constel != _UNKNOW_QAM)
2575*53ee8cc1Swenshuai.xi {
2576*53ee8cc1Swenshuai.xi if ( (dvbt_ssi_dbm_nordigp1[u8_index].constel == (DMD_CONSTEL)constel)
2577*53ee8cc1Swenshuai.xi && (dvbt_ssi_dbm_nordigp1[u8_index].code_rate == (DMD_CODERATE)code_rate))
2578*53ee8cc1Swenshuai.xi {
2579*53ee8cc1Swenshuai.xi dvbt_ssi_dbm_nordigp1[u8_index].p_ref = write_value;
2580*53ee8cc1Swenshuai.xi bRet = true;
2581*53ee8cc1Swenshuai.xi break;
2582*53ee8cc1Swenshuai.xi }
2583*53ee8cc1Swenshuai.xi else
2584*53ee8cc1Swenshuai.xi {
2585*53ee8cc1Swenshuai.xi u8_index++;
2586*53ee8cc1Swenshuai.xi }
2587*53ee8cc1Swenshuai.xi }
2588*53ee8cc1Swenshuai.xi return bRet;
2589*53ee8cc1Swenshuai.xi }
2590*53ee8cc1Swenshuai.xi
INTERN_DVBT_NORDIG_SSI_Table_Read(DMD_CONSTEL constel,DMD_CODERATE code_rate,float * read_value)2591*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_NORDIG_SSI_Table_Read(DMD_CONSTEL constel, DMD_CODERATE code_rate, float *read_value)
2592*53ee8cc1Swenshuai.xi {
2593*53ee8cc1Swenshuai.xi MS_U8 u8_index = 0;
2594*53ee8cc1Swenshuai.xi MS_BOOL bRet = false;
2595*53ee8cc1Swenshuai.xi
2596*53ee8cc1Swenshuai.xi while(dvbt_ssi_dbm_nordigp1[u8_index].constel != _UNKNOW_QAM)
2597*53ee8cc1Swenshuai.xi {
2598*53ee8cc1Swenshuai.xi if ( (dvbt_ssi_dbm_nordigp1[u8_index].constel == (DMD_CONSTEL)constel)
2599*53ee8cc1Swenshuai.xi && (dvbt_ssi_dbm_nordigp1[u8_index].code_rate == (DMD_CODERATE)code_rate))
2600*53ee8cc1Swenshuai.xi {
2601*53ee8cc1Swenshuai.xi *read_value = dvbt_ssi_dbm_nordigp1[u8_index].p_ref;
2602*53ee8cc1Swenshuai.xi bRet = true;
2603*53ee8cc1Swenshuai.xi break;
2604*53ee8cc1Swenshuai.xi }
2605*53ee8cc1Swenshuai.xi else
2606*53ee8cc1Swenshuai.xi {
2607*53ee8cc1Swenshuai.xi u8_index++;
2608*53ee8cc1Swenshuai.xi }
2609*53ee8cc1Swenshuai.xi }
2610*53ee8cc1Swenshuai.xi return bRet;
2611*53ee8cc1Swenshuai.xi }
2612*53ee8cc1Swenshuai.xi
2613*53ee8cc1Swenshuai.xi
2614*53ee8cc1Swenshuai.xi #if (INTERN_DVBT_INTERNAL_DEBUG == 1)
INTERN_DVBT_get_demod_state(MS_U8 * state)2615*53ee8cc1Swenshuai.xi void INTERN_DVBT_get_demod_state(MS_U8* state)
2616*53ee8cc1Swenshuai.xi {
2617*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(0x23E0, state);
2618*53ee8cc1Swenshuai.xi return;
2619*53ee8cc1Swenshuai.xi }
2620*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_ChannelLength(void)2621*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_ChannelLength(void)
2622*53ee8cc1Swenshuai.xi {
2623*53ee8cc1Swenshuai.xi MS_U8 status = true;
2624*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
2625*53ee8cc1Swenshuai.xi MS_U16 len = 0;
2626*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x71,&tmp);
2627*53ee8cc1Swenshuai.xi len = tmp;
2628*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x70,&tmp);
2629*53ee8cc1Swenshuai.xi len = (len<<8)|tmp;
2630*53ee8cc1Swenshuai.xi printf("[dvbt]Hw_channel=%d\n",len);
2631*53ee8cc1Swenshuai.xi return status;
2632*53ee8cc1Swenshuai.xi }
2633*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_SW_ChannelLength(void)2634*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_SW_ChannelLength(void)
2635*53ee8cc1Swenshuai.xi {
2636*53ee8cc1Swenshuai.xi MS_U8 status = true;
2637*53ee8cc1Swenshuai.xi MS_U8 tmp = 0,peak_num = 0,insideGI = 0,stoptracking = 0,flag_short_echo = 0,fsa_mode = 0;
2638*53ee8cc1Swenshuai.xi MS_U16 sw_len = 0;
2639*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C4,&tmp);
2640*53ee8cc1Swenshuai.xi sw_len = tmp;
2641*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C3,&tmp);
2642*53ee8cc1Swenshuai.xi sw_len = (sw_len<<8)|tmp;
2643*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C2,&tmp);
2644*53ee8cc1Swenshuai.xi peak_num = tmp;
2645*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C5,&tmp);
2646*53ee8cc1Swenshuai.xi insideGI = tmp&0x01;
2647*53ee8cc1Swenshuai.xi stoptracking = (tmp&0x02)>>1;
2648*53ee8cc1Swenshuai.xi flag_short_echo = (tmp&0x0C)>>2;
2649*53ee8cc1Swenshuai.xi fsa_mode = (tmp&0x30)>>4;
2650*53ee8cc1Swenshuai.xi
2651*53ee8cc1Swenshuai.xi printf("[dvbt]SW_len=%d, peak_num=%d, insideGI=%d, stoptrack=%d, short_echo=%d, fsa_mode=%d\n",
2652*53ee8cc1Swenshuai.xi sw_len,peak_num,insideGI,stoptracking,flag_short_echo,fsa_mode);
2653*53ee8cc1Swenshuai.xi
2654*53ee8cc1Swenshuai.xi return status;
2655*53ee8cc1Swenshuai.xi }
2656*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_ACI_CI(void)2657*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_ACI_CI(void)
2658*53ee8cc1Swenshuai.xi {
2659*53ee8cc1Swenshuai.xi
2660*53ee8cc1Swenshuai.xi #define BIT4 0x10
2661*53ee8cc1Swenshuai.xi MS_U8 status = true;
2662*53ee8cc1Swenshuai.xi MS_U8 digACI =0 ,flag_CI = 0,td_coef = 0,tmp = 0;
2663*53ee8cc1Swenshuai.xi
2664*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2357,&tmp);
2665*53ee8cc1Swenshuai.xi digACI = (tmp&BIT4)>>4;
2666*53ee8cc1Swenshuai.xi
2667*53ee8cc1Swenshuai.xi // get flag_CI
2668*53ee8cc1Swenshuai.xi // 0: No interference
2669*53ee8cc1Swenshuai.xi // 1: CCI
2670*53ee8cc1Swenshuai.xi // 2: in-band ACI
2671*53ee8cc1Swenshuai.xi // 3: N+1 ACI
2672*53ee8cc1Swenshuai.xi // flag_ci = (tmp&0xc0)>>6;
2673*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2356,&tmp);
2674*53ee8cc1Swenshuai.xi flag_CI = (tmp&0xC0)>>6;
2675*53ee8cc1Swenshuai.xi td_coef = (tmp&0x0C)>>2;
2676*53ee8cc1Swenshuai.xi
2677*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20E8,&tmp);
2678*53ee8cc1Swenshuai.xi
2679*53ee8cc1Swenshuai.xi printf("[dvbt]DigACI=%d, Flag_CI=%d, td_coef=%d\n",digACI,flag_CI,td_coef);
2680*53ee8cc1Swenshuai.xi
2681*53ee8cc1Swenshuai.xi return status;
2682*53ee8cc1Swenshuai.xi }
2683*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_FD_CH_LEN_S_SEL(void)2684*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_FD_CH_LEN_S_SEL(void)
2685*53ee8cc1Swenshuai.xi {
2686*53ee8cc1Swenshuai.xi MS_U8 status = true;
2687*53ee8cc1Swenshuai.xi MS_U8 tmp = 0,fd = 0,ch_len = 0,snr_sel = 0,pertone_num = 0;
2688*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2355, &tmp);
2689*53ee8cc1Swenshuai.xi fd = tmp;
2690*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2354, &tmp);
2691*53ee8cc1Swenshuai.xi ch_len = tmp;
2692*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x46, &tmp);
2693*53ee8cc1Swenshuai.xi snr_sel = (tmp>>4)&0x03;
2694*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x22AC, &tmp);
2695*53ee8cc1Swenshuai.xi pertone_num = tmp;
2696*53ee8cc1Swenshuai.xi
2697*53ee8cc1Swenshuai.xi printf("[dvbt]fd=0x%x, ch_len=0x%x, snr_sel=0x%x, pertone_num=0x%x\n",fd,ch_len,snr_sel,pertone_num);
2698*53ee8cc1Swenshuai.xi
2699*53ee8cc1Swenshuai.xi return status;
2700*53ee8cc1Swenshuai.xi }
2701*53ee8cc1Swenshuai.xi
INTERN_DVBT_Get_CFO(void)2702*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Get_CFO(void)
2703*53ee8cc1Swenshuai.xi {
2704*53ee8cc1Swenshuai.xi
2705*53ee8cc1Swenshuai.xi float N = 0, FreqB = 0;
2706*53ee8cc1Swenshuai.xi float FreqCfoTd = 0, FreqCfoFd = 0, FreqIcfo = 0, total_cfo = 0;
2707*53ee8cc1Swenshuai.xi MS_U32 RegCfoTd = 0, RegCfoFd = 0, RegIcfo = 0;
2708*53ee8cc1Swenshuai.xi MS_U8 reg_frz = 0, reg = 0;
2709*53ee8cc1Swenshuai.xi MS_U8 status = 0;
2710*53ee8cc1Swenshuai.xi MS_U8 u8BW = 8;
2711*53ee8cc1Swenshuai.xi
2712*53ee8cc1Swenshuai.xi FreqB = (float)u8BW * 8 / 7;
2713*53ee8cc1Swenshuai.xi
2714*53ee8cc1Swenshuai.xi status = MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x05, ®_frz);
2715*53ee8cc1Swenshuai.xi
2716*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x05, reg_frz|0x80);
2717*53ee8cc1Swenshuai.xi
2718*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c8, ®);
2719*53ee8cc1Swenshuai.xi RegCfoTd = reg;
2720*53ee8cc1Swenshuai.xi
2721*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c7, ®);
2722*53ee8cc1Swenshuai.xi RegCfoTd = (RegCfoTd << 8)|reg;
2723*53ee8cc1Swenshuai.xi
2724*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c6, ®);
2725*53ee8cc1Swenshuai.xi RegCfoTd = (RegCfoTd << 8)|reg;
2726*53ee8cc1Swenshuai.xi
2727*53ee8cc1Swenshuai.xi FreqCfoTd = (float)RegCfoTd;
2728*53ee8cc1Swenshuai.xi
2729*53ee8cc1Swenshuai.xi if (RegCfoTd & 0x800000)
2730*53ee8cc1Swenshuai.xi FreqCfoTd = FreqCfoTd - (float)0x1000000;
2731*53ee8cc1Swenshuai.xi
2732*53ee8cc1Swenshuai.xi FreqCfoTd = FreqCfoTd * FreqB * 0.00011642;
2733*53ee8cc1Swenshuai.xi
2734*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x05, reg_frz&(~0x80));
2735*53ee8cc1Swenshuai.xi
2736*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0xfe, ®_frz);
2737*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz|0x01);
2738*53ee8cc1Swenshuai.xi
2739*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
2740*53ee8cc1Swenshuai.xi
2741*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x33, ®);
2742*53ee8cc1Swenshuai.xi RegCfoFd = reg;
2743*53ee8cc1Swenshuai.xi
2744*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x32, ®);
2745*53ee8cc1Swenshuai.xi RegCfoFd = (RegCfoFd << 8)|reg;
2746*53ee8cc1Swenshuai.xi
2747*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x31, ®);
2748*53ee8cc1Swenshuai.xi RegCfoFd = (RegCfoFd << 8)|reg;
2749*53ee8cc1Swenshuai.xi
2750*53ee8cc1Swenshuai.xi FreqCfoFd = (float)RegCfoFd;
2751*53ee8cc1Swenshuai.xi
2752*53ee8cc1Swenshuai.xi if (RegCfoFd & 0x800000)
2753*53ee8cc1Swenshuai.xi FreqCfoFd = FreqCfoFd - (float)0x1000000;
2754*53ee8cc1Swenshuai.xi
2755*53ee8cc1Swenshuai.xi FreqCfoFd = FreqCfoFd * FreqB * 0.00011642;
2756*53ee8cc1Swenshuai.xi
2757*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x19, ®);
2758*53ee8cc1Swenshuai.xi RegIcfo = reg & 0x07;
2759*53ee8cc1Swenshuai.xi
2760*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x18, ®);
2761*53ee8cc1Swenshuai.xi RegIcfo = (RegIcfo << 8)|reg;
2762*53ee8cc1Swenshuai.xi
2763*53ee8cc1Swenshuai.xi FreqIcfo = (float)RegIcfo;
2764*53ee8cc1Swenshuai.xi
2765*53ee8cc1Swenshuai.xi if (RegIcfo & 0x400)
2766*53ee8cc1Swenshuai.xi FreqIcfo = FreqIcfo - (float)0x800;
2767*53ee8cc1Swenshuai.xi
2768*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x26, ®);
2769*53ee8cc1Swenshuai.xi reg = reg & 0x30;
2770*53ee8cc1Swenshuai.xi
2771*53ee8cc1Swenshuai.xi switch (reg)
2772*53ee8cc1Swenshuai.xi {
2773*53ee8cc1Swenshuai.xi case 0x00: N = 2048; break;
2774*53ee8cc1Swenshuai.xi case 0x20: N = 4096; break;
2775*53ee8cc1Swenshuai.xi case 0x10:
2776*53ee8cc1Swenshuai.xi default: N = 8192; break;
2777*53ee8cc1Swenshuai.xi }
2778*53ee8cc1Swenshuai.xi
2779*53ee8cc1Swenshuai.xi FreqIcfo = FreqIcfo * FreqB / N * 1000; //unit: kHz
2780*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz&(~0x01));
2781*53ee8cc1Swenshuai.xi //status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe+1, 0x01);
2782*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
2783*53ee8cc1Swenshuai.xi total_cfo = FreqIcfo + (FreqCfoFd + FreqCfoTd)/1000;
2784*53ee8cc1Swenshuai.xi
2785*53ee8cc1Swenshuai.xi printf("[CFO]t_cfo=%f Hz, f_cfo=%f Hz, icfo=%f KHz, cfo=%f KHz\n", FreqCfoTd,FreqCfoFd,FreqIcfo,total_cfo);
2786*53ee8cc1Swenshuai.xi
2787*53ee8cc1Swenshuai.xi return status;
2788*53ee8cc1Swenshuai.xi
2789*53ee8cc1Swenshuai.xi }
INTERN_DVBT_Get_SFO(void)2790*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Get_SFO(void)
2791*53ee8cc1Swenshuai.xi {
2792*53ee8cc1Swenshuai.xi MS_U32 Reg_TDP_SFO = 0, Reg_FDP_SFO = 0, Reg_FSA_SFO = 0, Reg_FSA_IN = 0;
2793*53ee8cc1Swenshuai.xi MS_BOOL status = true;
2794*53ee8cc1Swenshuai.xi MS_U8 reg = 0;
2795*53ee8cc1Swenshuai.xi float FreqB = 9.143, FreqS = 45.473; //20.48
2796*53ee8cc1Swenshuai.xi float Float_TDP_SFO = 0, Float_FDP_SFO = 0, Float_FSA_SFO = 0, Float_FSA_IN = 0;
2797*53ee8cc1Swenshuai.xi float sfo_value = 0;
2798*53ee8cc1Swenshuai.xi
2799*53ee8cc1Swenshuai.xi // get Reg_TDP_SFO,
2800*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0xCC, ®);
2801*53ee8cc1Swenshuai.xi Reg_TDP_SFO = reg;
2802*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0xCB, ®);
2803*53ee8cc1Swenshuai.xi Reg_TDP_SFO = (Reg_TDP_SFO<<8)|reg;
2804*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0xCA, ®);
2805*53ee8cc1Swenshuai.xi Reg_TDP_SFO = (Reg_TDP_SFO<<8)|reg;
2806*53ee8cc1Swenshuai.xi
2807*53ee8cc1Swenshuai.xi Float_TDP_SFO = (float)((MS_S32)(Reg_TDP_SFO<<8))/256*FreqB/FreqS*0.0018626;
2808*53ee8cc1Swenshuai.xi
2809*53ee8cc1Swenshuai.xi // get Reg_FDP_SFO,
2810*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x30, ®);
2811*53ee8cc1Swenshuai.xi Reg_FDP_SFO = reg;
2812*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x2F, ®);
2813*53ee8cc1Swenshuai.xi Reg_FDP_SFO = (Reg_FDP_SFO<<8)|reg;
2814*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x2E, ®);
2815*53ee8cc1Swenshuai.xi Reg_FDP_SFO = (Reg_FDP_SFO<<8)|reg;
2816*53ee8cc1Swenshuai.xi
2817*53ee8cc1Swenshuai.xi Float_FDP_SFO = (float)((MS_S32)(Reg_FDP_SFO<<8))/256*FreqB/FreqS*0.0018626;
2818*53ee8cc1Swenshuai.xi
2819*53ee8cc1Swenshuai.xi // get Reg_FSA_SFO,
2820*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x8C, ®);
2821*53ee8cc1Swenshuai.xi Reg_FSA_SFO = reg;
2822*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x8B, ®);
2823*53ee8cc1Swenshuai.xi Reg_FSA_SFO = (Reg_FSA_SFO<<8)|reg;
2824*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x8A, ®);
2825*53ee8cc1Swenshuai.xi Reg_FSA_SFO = (Reg_FSA_SFO<<8)|reg;
2826*53ee8cc1Swenshuai.xi
2827*53ee8cc1Swenshuai.xi // get Reg_FSA_IN,
2828*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x8F, ®);
2829*53ee8cc1Swenshuai.xi Reg_FSA_IN = reg;
2830*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x8E, ®);
2831*53ee8cc1Swenshuai.xi Reg_FSA_IN = (Reg_FSA_IN<<8)|reg;
2832*53ee8cc1Swenshuai.xi Float_FSA_IN = (float)((MS_S32)(Reg_FSA_IN<<19))/512/2048;
2833*53ee8cc1Swenshuai.xi
2834*53ee8cc1Swenshuai.xi //Float_FSA_SFO = (float)((MS_S16)(Reg_FSA_SFO<<8))/256*FreqB/FreqS*0.0037253;
2835*53ee8cc1Swenshuai.xi Float_FSA_SFO = (float)((MS_S32)(Reg_FSA_SFO<<8))/256*FreqB/FreqS*0.0018626;
2836*53ee8cc1Swenshuai.xi
2837*53ee8cc1Swenshuai.xi sfo_value = Float_TDP_SFO + Float_FDP_SFO + Float_FSA_SFO;
2838*53ee8cc1Swenshuai.xi // printf("\nReg_FSA_SFO = 0x%x\n",Reg_FSA_SFO);
2839*53ee8cc1Swenshuai.xi printf("[SFO]tdp_sfo=%f, fdp_sfo=%f, fsa_sfo=%f, Tot_sfo=%f, fsa_sfo_in=%f\n",Float_TDP_SFO,Float_FDP_SFO,Float_FSA_SFO,sfo_value,Float_FSA_IN);
2840*53ee8cc1Swenshuai.xi
2841*53ee8cc1Swenshuai.xi
2842*53ee8cc1Swenshuai.xi return status;
2843*53ee8cc1Swenshuai.xi }
2844*53ee8cc1Swenshuai.xi
INTERN_DVBT_Get_SYA_status(void)2845*53ee8cc1Swenshuai.xi void INTERN_DVBT_Get_SYA_status(void)
2846*53ee8cc1Swenshuai.xi {
2847*53ee8cc1Swenshuai.xi MS_U8 status = true;
2848*53ee8cc1Swenshuai.xi MS_U8 sya_k = 0,reg = 0;
2849*53ee8cc1Swenshuai.xi MS_U16 sya_th = 0,len_a = 0,len_b = 0,len_m = 0,sya_offset = 0,tracking_reg = 0;
2850*53ee8cc1Swenshuai.xi
2851*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x6F, ®);
2852*53ee8cc1Swenshuai.xi sya_k = reg;
2853*53ee8cc1Swenshuai.xi
2854*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x69, ®);
2855*53ee8cc1Swenshuai.xi sya_th = reg;
2856*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x68, ®);
2857*53ee8cc1Swenshuai.xi sya_th = (sya_th<<8)|reg;
2858*53ee8cc1Swenshuai.xi
2859*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x95, ®);
2860*53ee8cc1Swenshuai.xi sya_offset = reg;
2861*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x94, ®);
2862*53ee8cc1Swenshuai.xi sya_offset = (sya_offset<<8)|reg;
2863*53ee8cc1Swenshuai.xi
2864*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x71, ®);
2865*53ee8cc1Swenshuai.xi len_m = reg;
2866*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x70, ®);
2867*53ee8cc1Swenshuai.xi len_m = (len_m<<8)|reg;
2868*53ee8cc1Swenshuai.xi
2869*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x87, ®);
2870*53ee8cc1Swenshuai.xi len_b = reg;
2871*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x86, ®);
2872*53ee8cc1Swenshuai.xi len_b = (len_b<<8)|reg;
2873*53ee8cc1Swenshuai.xi
2874*53ee8cc1Swenshuai.xi
2875*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x89, ®);
2876*53ee8cc1Swenshuai.xi len_a = reg;
2877*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x88, ®);
2878*53ee8cc1Swenshuai.xi len_a = (len_a<<8)|reg;
2879*53ee8cc1Swenshuai.xi
2880*53ee8cc1Swenshuai.xi
2881*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x66, ®);
2882*53ee8cc1Swenshuai.xi tracking_reg = reg;
2883*53ee8cc1Swenshuai.xi
2884*53ee8cc1Swenshuai.xi
2885*53ee8cc1Swenshuai.xi printf("[SYA][1]sya_k = 0x%x, sya_th = 0x%x, sya_offset=0x%x\n",sya_k,sya_th,sya_offset);
2886*53ee8cc1Swenshuai.xi printf("[SYA][2]track_reg=0x%x, len_m = %d, len_e = %d [%d,%d]\n",tracking_reg,len_m,len_b-len_a,len_a,len_b);
2887*53ee8cc1Swenshuai.xi
2888*53ee8cc1Swenshuai.xi return;
2889*53ee8cc1Swenshuai.xi }
2890*53ee8cc1Swenshuai.xi
INTERN_DVBT_Get_cci_status(void)2891*53ee8cc1Swenshuai.xi void INTERN_DVBT_Get_cci_status(void)
2892*53ee8cc1Swenshuai.xi {
2893*53ee8cc1Swenshuai.xi MS_U8 status = true;
2894*53ee8cc1Swenshuai.xi MS_U8 cci_fsweep = 0,cci_kp = 0,reg = 0;
2895*53ee8cc1Swenshuai.xi
2896*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0x08, ®);
2897*53ee8cc1Swenshuai.xi cci_fsweep = reg;
2898*53ee8cc1Swenshuai.xi
2899*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0x0A, ®);
2900*53ee8cc1Swenshuai.xi cci_kp = reg;
2901*53ee8cc1Swenshuai.xi
2902*53ee8cc1Swenshuai.xi printf("[CCI]fsweep=0x%x, k=0x%x\n",cci_fsweep,cci_kp);
2903*53ee8cc1Swenshuai.xi
2904*53ee8cc1Swenshuai.xi return;
2905*53ee8cc1Swenshuai.xi }
2906*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_PRESFO_Info(void)2907*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_PRESFO_Info(void)
2908*53ee8cc1Swenshuai.xi {
2909*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
2910*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
2911*53ee8cc1Swenshuai.xi printf("\n[SFO]");
2912*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D0,&tmp);
2913*53ee8cc1Swenshuai.xi printf("[%x]",tmp);
2914*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D1,&tmp);
2915*53ee8cc1Swenshuai.xi printf("[%x]",tmp);
2916*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D2,&tmp);
2917*53ee8cc1Swenshuai.xi printf("[%x]",tmp);
2918*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D3,&tmp);
2919*53ee8cc1Swenshuai.xi printf("[%x]",tmp);
2920*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D4,&tmp);
2921*53ee8cc1Swenshuai.xi printf("[%x]",tmp);
2922*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D5,&tmp);
2923*53ee8cc1Swenshuai.xi printf("[%x]",tmp);
2924*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D6,&tmp);
2925*53ee8cc1Swenshuai.xi printf("[%x]",tmp);
2926*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D7,&tmp);
2927*53ee8cc1Swenshuai.xi printf("[%x][End]",tmp);
2928*53ee8cc1Swenshuai.xi
2929*53ee8cc1Swenshuai.xi return status;
2930*53ee8cc1Swenshuai.xi }
2931*53ee8cc1Swenshuai.xi
INTERN_DVBT_Get_Lock_Time_Info(MS_U16 * locktime)2932*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Get_Lock_Time_Info(MS_U16 *locktime)
2933*53ee8cc1Swenshuai.xi {
2934*53ee8cc1Swenshuai.xi MS_BOOL status = true;
2935*53ee8cc1Swenshuai.xi
2936*53ee8cc1Swenshuai.xi *locktime = 0xffff;
2937*53ee8cc1Swenshuai.xi printf("[dvbt]INTERN_DVBT_Get_Lock_Time_Info not implement\n");
2938*53ee8cc1Swenshuai.xi
2939*53ee8cc1Swenshuai.xi status = false;
2940*53ee8cc1Swenshuai.xi return status;
2941*53ee8cc1Swenshuai.xi }
2942*53ee8cc1Swenshuai.xi
2943*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_Lock_Time_Info(void)2944*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_Lock_Time_Info(void)
2945*53ee8cc1Swenshuai.xi {
2946*53ee8cc1Swenshuai.xi MS_U16 locktime = 0;
2947*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
2948*53ee8cc1Swenshuai.xi status &= INTERN_DVBT_Get_Lock_Time_Info(&locktime);
2949*53ee8cc1Swenshuai.xi printf("[DVBT]lock_time = %d ms\n",locktime);
2950*53ee8cc1Swenshuai.xi return status;
2951*53ee8cc1Swenshuai.xi }
2952*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_BER_Info(void)2953*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_BER_Info(void)
2954*53ee8cc1Swenshuai.xi {
2955*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
2956*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
2957*53ee8cc1Swenshuai.xi printf("\n[BER]");
2958*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C6,&tmp);
2959*53ee8cc1Swenshuai.xi printf("[%x,",tmp);
2960*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C7,&tmp);
2961*53ee8cc1Swenshuai.xi printf("%x]",tmp);
2962*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C8,&tmp);
2963*53ee8cc1Swenshuai.xi printf("[%x,",tmp);
2964*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C9,&tmp);
2965*53ee8cc1Swenshuai.xi printf("%x]",tmp);
2966*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20CA,&tmp);
2967*53ee8cc1Swenshuai.xi printf("[%x,",tmp);
2968*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20CB,&tmp);
2969*53ee8cc1Swenshuai.xi printf("%x][End]",tmp);
2970*53ee8cc1Swenshuai.xi
2971*53ee8cc1Swenshuai.xi return status;
2972*53ee8cc1Swenshuai.xi
2973*53ee8cc1Swenshuai.xi }
2974*53ee8cc1Swenshuai.xi
2975*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_AGC_Info(void)2976*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_AGC_Info(void)
2977*53ee8cc1Swenshuai.xi {
2978*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
2979*53ee8cc1Swenshuai.xi MS_U8 agc_k = 0,agc_ref = 0,d1_k = 0,d1_ref = 0,d2_k = 0,d2_ref = 0;
2980*53ee8cc1Swenshuai.xi MS_U16 if_agc_gain = 0,d1_gain = 0,d2_gain = 0;
2981*53ee8cc1Swenshuai.xi MS_U16 if_agc_err = 0;
2982*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
2983*53ee8cc1Swenshuai.xi MS_U8 agc_lock = 0, d1_lock = 0, d2_lock = 0;
2984*53ee8cc1Swenshuai.xi
2985*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x05,&agc_k);
2986*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x07,&agc_ref);
2987*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x82,&d1_k);
2988*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x84,&d1_ref);
2989*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x00,&d2_k);
2990*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x01,&d2_ref);
2991*53ee8cc1Swenshuai.xi
2992*53ee8cc1Swenshuai.xi
2993*53ee8cc1Swenshuai.xi // select IF gain to read
2994*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x16, &tmp);
2995*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FTN_REG_BASE + 0x16, (tmp&0xF0)|0x03);
2996*53ee8cc1Swenshuai.xi
2997*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x19, &tmp);
2998*53ee8cc1Swenshuai.xi if_agc_gain = tmp;
2999*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x18, &tmp);
3000*53ee8cc1Swenshuai.xi if_agc_gain = (if_agc_gain<<8)|tmp;
3001*53ee8cc1Swenshuai.xi
3002*53ee8cc1Swenshuai.xi
3003*53ee8cc1Swenshuai.xi // select d1 gain to read.
3004*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x8c, &tmp);
3005*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FTN_REG_BASE + 0x8c, (tmp&0xF0)|0x02);
3006*53ee8cc1Swenshuai.xi
3007*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x89, &tmp);
3008*53ee8cc1Swenshuai.xi d1_gain = tmp;
3009*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x88, &tmp);
3010*53ee8cc1Swenshuai.xi d1_gain = (d1_gain<<8)|tmp;
3011*53ee8cc1Swenshuai.xi
3012*53ee8cc1Swenshuai.xi // select d2 gain to read.
3013*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x06, &tmp);
3014*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FTNEXT_REG_BASE + 0x06, (tmp&0xF0)|0x02);
3015*53ee8cc1Swenshuai.xi
3016*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x09, &tmp);
3017*53ee8cc1Swenshuai.xi d2_gain = tmp;
3018*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x08, &tmp);
3019*53ee8cc1Swenshuai.xi d2_gain = (d2_gain<<8)|tmp;
3020*53ee8cc1Swenshuai.xi
3021*53ee8cc1Swenshuai.xi // select IF gain err to read
3022*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x16, &tmp);
3023*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FTN_REG_BASE + 0x16, (tmp&0xF0)|0x00);
3024*53ee8cc1Swenshuai.xi
3025*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x19, &tmp);
3026*53ee8cc1Swenshuai.xi if_agc_err = tmp;
3027*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x18, &tmp);
3028*53ee8cc1Swenshuai.xi if_agc_err = (if_agc_err<<8)|tmp;
3029*53ee8cc1Swenshuai.xi
3030*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x1d, &agc_lock);
3031*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x99, &d1_lock);
3032*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x05, &d2_lock);
3033*53ee8cc1Swenshuai.xi
3034*53ee8cc1Swenshuai.xi
3035*53ee8cc1Swenshuai.xi
3036*53ee8cc1Swenshuai.xi printf("[dvbt]agc_k=0x%x, agc_ref=0x%x, d1_k=0x%x, d1_ref=0x%x, d2_k=0x%x, d2_ref=0x%x\n",
3037*53ee8cc1Swenshuai.xi agc_k,agc_ref,d1_k,d1_ref,d2_k,d2_ref);
3038*53ee8cc1Swenshuai.xi
3039*53ee8cc1Swenshuai.xi printf("[dvbt]agc_g=0x%x, d1_g=0x%x, d2_g=0x%x, agc_err=0x%x\n",if_agc_gain,d1_gain,d2_gain,if_agc_err);
3040*53ee8cc1Swenshuai.xi printf("[dvbt]agc_lock=0x%x, d1_lock=0x%x, d2_lock=0x%x\n",agc_lock,d1_lock,d2_lock);
3041*53ee8cc1Swenshuai.xi
3042*53ee8cc1Swenshuai.xi return status;
3043*53ee8cc1Swenshuai.xi
3044*53ee8cc1Swenshuai.xi }
3045*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_WIN_Info(void)3046*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_WIN_Info(void)
3047*53ee8cc1Swenshuai.xi {
3048*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
3049*53ee8cc1Swenshuai.xi MS_U8 trigger = 0;
3050*53ee8cc1Swenshuai.xi MS_U16 win_len = 0;
3051*53ee8cc1Swenshuai.xi
3052*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
3053*53ee8cc1Swenshuai.xi
3054*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x0B,&tmp);
3055*53ee8cc1Swenshuai.xi win_len = tmp;
3056*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x0A,&tmp);
3057*53ee8cc1Swenshuai.xi win_len = (win_len<<8)|tmp;
3058*53ee8cc1Swenshuai.xi
3059*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x08,&trigger);
3060*53ee8cc1Swenshuai.xi
3061*53ee8cc1Swenshuai.xi printf("[dvbt]win_len = %d, trigger=0x%x\n",win_len,trigger);
3062*53ee8cc1Swenshuai.xi
3063*53ee8cc1Swenshuai.xi return status;
3064*53ee8cc1Swenshuai.xi }
3065*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_td_coeff(void)3066*53ee8cc1Swenshuai.xi void INTERN_DVBT_Show_td_coeff(void)
3067*53ee8cc1Swenshuai.xi {
3068*53ee8cc1Swenshuai.xi MS_U8 status = true;
3069*53ee8cc1Swenshuai.xi MS_U8 w1 = 0,w2 = 0,reg = 0;
3070*53ee8cc1Swenshuai.xi
3071*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2561, ®);
3072*53ee8cc1Swenshuai.xi w1 = reg;
3073*53ee8cc1Swenshuai.xi
3074*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2562, ®);
3075*53ee8cc1Swenshuai.xi w2 = reg;
3076*53ee8cc1Swenshuai.xi
3077*53ee8cc1Swenshuai.xi printf("[td]w1=0x%x, w2=0x%x\n",w1,w2);
3078*53ee8cc1Swenshuai.xi
3079*53ee8cc1Swenshuai.xi return;
3080*53ee8cc1Swenshuai.xi }
3081*53ee8cc1Swenshuai.xi
3082*53ee8cc1Swenshuai.xi /********************************************************
3083*53ee8cc1Swenshuai.xi * Constellation (b2 ~ b0) : 0~2 => QPSK, 16QAM, 64QAM
3084*53ee8cc1Swenshuai.xi * Hierarchy (b5 ~ b3)) : 0~3 => None, Aplha1, Aplha2, Aplha4
3085*53ee8cc1Swenshuai.xi * LP Code Rate (b8 ~ b6) : 0~4 => 1/2, 2/3, 3/4, 5/6, 7/8
3086*53ee8cc1Swenshuai.xi * HP Code Rate (b11 ~ b9) : 0~4 => 1/2, 2/3, 3/4, 5/6, 7/8
3087*53ee8cc1Swenshuai.xi * GI (b13 ~ b12) : 0~3 => 1/32, 1/16, 1/8, 1/4
3088*53ee8cc1Swenshuai.xi * FFT ( b14) : 0~1 => 2K, 8K
3089*53ee8cc1Swenshuai.xi ********************************/
INTERN_DVBT_Show_Modulation_info(void)3090*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_Modulation_info(void)
3091*53ee8cc1Swenshuai.xi {
3092*53ee8cc1Swenshuai.xi MS_U16 tps_info;
3093*53ee8cc1Swenshuai.xi
3094*53ee8cc1Swenshuai.xi // printf("[DVBT]TPS info, freq=%ld ",CurRFParam.RfFreqInKHz);
3095*53ee8cc1Swenshuai.xi
3096*53ee8cc1Swenshuai.xi if(INTERN_DVBT_Get_TPS_Info( &tps_info))
3097*53ee8cc1Swenshuai.xi {
3098*53ee8cc1Swenshuai.xi MS_U8 fft = (MS_U8)((tps_info&0x4000)>>14);
3099*53ee8cc1Swenshuai.xi MS_U8 constel = tps_info&0x0007;
3100*53ee8cc1Swenshuai.xi MS_U8 gi = (MS_U8)((tps_info&0x3000)>>12);
3101*53ee8cc1Swenshuai.xi MS_U8 hp_cr = (MS_U8)((tps_info&0x0E00)>>9);
3102*53ee8cc1Swenshuai.xi MS_U8 lp_cr = (MS_U8)((tps_info&0x01C0)>>6);
3103*53ee8cc1Swenshuai.xi MS_U8 hiearchy = (MS_U8)((tps_info&0x0038)>>3);
3104*53ee8cc1Swenshuai.xi
3105*53ee8cc1Swenshuai.xi printf("tps=0x%x ",tps_info);
3106*53ee8cc1Swenshuai.xi
3107*53ee8cc1Swenshuai.xi switch(fft)
3108*53ee8cc1Swenshuai.xi {
3109*53ee8cc1Swenshuai.xi case 0:
3110*53ee8cc1Swenshuai.xi printf("mode = 2K,");
3111*53ee8cc1Swenshuai.xi break;
3112*53ee8cc1Swenshuai.xi case 1:
3113*53ee8cc1Swenshuai.xi printf("mode = 8K,");
3114*53ee8cc1Swenshuai.xi break;
3115*53ee8cc1Swenshuai.xi default:
3116*53ee8cc1Swenshuai.xi printf("mode = unknow,");
3117*53ee8cc1Swenshuai.xi break;
3118*53ee8cc1Swenshuai.xi }
3119*53ee8cc1Swenshuai.xi switch(constel)
3120*53ee8cc1Swenshuai.xi {
3121*53ee8cc1Swenshuai.xi case 0:
3122*53ee8cc1Swenshuai.xi printf(" QPSK, ");
3123*53ee8cc1Swenshuai.xi break;
3124*53ee8cc1Swenshuai.xi case 1:
3125*53ee8cc1Swenshuai.xi printf("16QAM, ");
3126*53ee8cc1Swenshuai.xi break;
3127*53ee8cc1Swenshuai.xi case 2:
3128*53ee8cc1Swenshuai.xi printf("64QAM, ");
3129*53ee8cc1Swenshuai.xi break;
3130*53ee8cc1Swenshuai.xi default:
3131*53ee8cc1Swenshuai.xi printf("unknow QAM, ");
3132*53ee8cc1Swenshuai.xi break;
3133*53ee8cc1Swenshuai.xi }
3134*53ee8cc1Swenshuai.xi switch(gi)
3135*53ee8cc1Swenshuai.xi {
3136*53ee8cc1Swenshuai.xi case 0:
3137*53ee8cc1Swenshuai.xi printf("GI=1/32, ");
3138*53ee8cc1Swenshuai.xi break;
3139*53ee8cc1Swenshuai.xi case 1:
3140*53ee8cc1Swenshuai.xi printf("GI=1/16, ");
3141*53ee8cc1Swenshuai.xi break;
3142*53ee8cc1Swenshuai.xi case 2:
3143*53ee8cc1Swenshuai.xi printf("GI= 1/8, ");
3144*53ee8cc1Swenshuai.xi break;
3145*53ee8cc1Swenshuai.xi case 3:
3146*53ee8cc1Swenshuai.xi printf("GI= 1/4, ");
3147*53ee8cc1Swenshuai.xi break;
3148*53ee8cc1Swenshuai.xi default:
3149*53ee8cc1Swenshuai.xi printf("unknow GI, ");
3150*53ee8cc1Swenshuai.xi break;
3151*53ee8cc1Swenshuai.xi }
3152*53ee8cc1Swenshuai.xi
3153*53ee8cc1Swenshuai.xi switch(hp_cr)
3154*53ee8cc1Swenshuai.xi {
3155*53ee8cc1Swenshuai.xi case 0:
3156*53ee8cc1Swenshuai.xi printf("HP_CR=1/2, ");
3157*53ee8cc1Swenshuai.xi break;
3158*53ee8cc1Swenshuai.xi case 1:
3159*53ee8cc1Swenshuai.xi printf("HP_CR=2/3, ");
3160*53ee8cc1Swenshuai.xi break;
3161*53ee8cc1Swenshuai.xi case 2:
3162*53ee8cc1Swenshuai.xi printf("HP_CR=3/4, ");
3163*53ee8cc1Swenshuai.xi break;
3164*53ee8cc1Swenshuai.xi case 3:
3165*53ee8cc1Swenshuai.xi printf("HP_CR=5/6, ");
3166*53ee8cc1Swenshuai.xi break;
3167*53ee8cc1Swenshuai.xi case 4:
3168*53ee8cc1Swenshuai.xi printf("HP_CR=7/8, ");
3169*53ee8cc1Swenshuai.xi break;
3170*53ee8cc1Swenshuai.xi default:
3171*53ee8cc1Swenshuai.xi printf("unknow hp_cr, ");
3172*53ee8cc1Swenshuai.xi break;
3173*53ee8cc1Swenshuai.xi }
3174*53ee8cc1Swenshuai.xi
3175*53ee8cc1Swenshuai.xi switch(lp_cr)
3176*53ee8cc1Swenshuai.xi {
3177*53ee8cc1Swenshuai.xi case 0:
3178*53ee8cc1Swenshuai.xi printf("LP_CR=1/2, ");
3179*53ee8cc1Swenshuai.xi break;
3180*53ee8cc1Swenshuai.xi case 1:
3181*53ee8cc1Swenshuai.xi printf("LP_CR=2/3, ");
3182*53ee8cc1Swenshuai.xi break;
3183*53ee8cc1Swenshuai.xi case 2:
3184*53ee8cc1Swenshuai.xi printf("LP_CR=3/4, ");
3185*53ee8cc1Swenshuai.xi break;
3186*53ee8cc1Swenshuai.xi case 3:
3187*53ee8cc1Swenshuai.xi printf("LP_CR=5/6, ");
3188*53ee8cc1Swenshuai.xi break;
3189*53ee8cc1Swenshuai.xi case 4:
3190*53ee8cc1Swenshuai.xi printf("LP_CR=7/8, ");
3191*53ee8cc1Swenshuai.xi break;
3192*53ee8cc1Swenshuai.xi default:
3193*53ee8cc1Swenshuai.xi printf("unknow lp_cr, ");
3194*53ee8cc1Swenshuai.xi break;
3195*53ee8cc1Swenshuai.xi }
3196*53ee8cc1Swenshuai.xi
3197*53ee8cc1Swenshuai.xi printf(" Hiearchy=0x%x\n",hiearchy);
3198*53ee8cc1Swenshuai.xi
3199*53ee8cc1Swenshuai.xi // printf("\n");
3200*53ee8cc1Swenshuai.xi return TRUE;
3201*53ee8cc1Swenshuai.xi }
3202*53ee8cc1Swenshuai.xi else
3203*53ee8cc1Swenshuai.xi {
3204*53ee8cc1Swenshuai.xi printf("INVALID\n");
3205*53ee8cc1Swenshuai.xi return FALSE;
3206*53ee8cc1Swenshuai.xi }
3207*53ee8cc1Swenshuai.xi }
3208*53ee8cc1Swenshuai.xi
3209*53ee8cc1Swenshuai.xi
3210*53ee8cc1Swenshuai.xi
3211*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_BER_PacketErr(void)3212*53ee8cc1Swenshuai.xi void INTERN_DVBT_Show_BER_PacketErr(void)
3213*53ee8cc1Swenshuai.xi {
3214*53ee8cc1Swenshuai.xi float f_ber = 0;
3215*53ee8cc1Swenshuai.xi MS_U16 packetErr = 0;
3216*53ee8cc1Swenshuai.xi INTERN_DVBT_GetPostViterbiBer(&f_ber);
3217*53ee8cc1Swenshuai.xi INTERN_DVBT_GetPacketErr(&packetErr);
3218*53ee8cc1Swenshuai.xi
3219*53ee8cc1Swenshuai.xi printf("[dvbt]ber=%f, Err=%d\n",f_ber, packetErr);
3220*53ee8cc1Swenshuai.xi return;
3221*53ee8cc1Swenshuai.xi }
3222*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_Lock_Info(void)3223*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_Lock_Info(void)
3224*53ee8cc1Swenshuai.xi {
3225*53ee8cc1Swenshuai.xi
3226*53ee8cc1Swenshuai.xi printf("[dvbt]INTERN_DVBT_Show_Lock_Info not implement!!!\n");
3227*53ee8cc1Swenshuai.xi return false;
3228*53ee8cc1Swenshuai.xi }
3229*53ee8cc1Swenshuai.xi
3230*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_Demod_Info(void)3231*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_Demod_Info(void)
3232*53ee8cc1Swenshuai.xi {
3233*53ee8cc1Swenshuai.xi MS_U8 demod_state = 0;
3234*53ee8cc1Swenshuai.xi MS_BOOL status = true;
3235*53ee8cc1Swenshuai.xi static MS_U8 counter = 0;
3236*53ee8cc1Swenshuai.xi
3237*53ee8cc1Swenshuai.xi INTERN_DVBT_get_demod_state(&demod_state);
3238*53ee8cc1Swenshuai.xi
3239*53ee8cc1Swenshuai.xi printf("==========[dvbt]state=%d\n",demod_state);
3240*53ee8cc1Swenshuai.xi if (demod_state < 5)
3241*53ee8cc1Swenshuai.xi {
3242*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_Demod_Version();
3243*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_AGC_Info();
3244*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_ACI_CI();
3245*53ee8cc1Swenshuai.xi }
3246*53ee8cc1Swenshuai.xi else if(demod_state < 8)
3247*53ee8cc1Swenshuai.xi {
3248*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_Demod_Version();
3249*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_AGC_Info();
3250*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_ACI_CI();
3251*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_ChannelLength();
3252*53ee8cc1Swenshuai.xi INTERN_DVBT_Get_CFO();
3253*53ee8cc1Swenshuai.xi INTERN_DVBT_Get_SFO();
3254*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_td_coeff();
3255*53ee8cc1Swenshuai.xi }
3256*53ee8cc1Swenshuai.xi else if(demod_state < 11)
3257*53ee8cc1Swenshuai.xi {
3258*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_Demod_Version();
3259*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_AGC_Info();
3260*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_ACI_CI();
3261*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_ChannelLength();
3262*53ee8cc1Swenshuai.xi INTERN_DVBT_Get_CFO();
3263*53ee8cc1Swenshuai.xi INTERN_DVBT_Get_SFO();
3264*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_FD_CH_LEN_S_SEL();
3265*53ee8cc1Swenshuai.xi INTERN_DVBT_Get_SYA_status();
3266*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_td_coeff();
3267*53ee8cc1Swenshuai.xi }
3268*53ee8cc1Swenshuai.xi else if((demod_state == 11) && ((counter%4) == 0))
3269*53ee8cc1Swenshuai.xi {
3270*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_Demod_Version();
3271*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_AGC_Info();
3272*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_ACI_CI();
3273*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_ChannelLength();
3274*53ee8cc1Swenshuai.xi INTERN_DVBT_Get_CFO();
3275*53ee8cc1Swenshuai.xi INTERN_DVBT_Get_SFO();
3276*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_FD_CH_LEN_S_SEL();
3277*53ee8cc1Swenshuai.xi INTERN_DVBT_Get_SYA_status();
3278*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_td_coeff();
3279*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_Modulation_info();
3280*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_BER_PacketErr();
3281*53ee8cc1Swenshuai.xi }
3282*53ee8cc1Swenshuai.xi else
3283*53ee8cc1Swenshuai.xi status = false;
3284*53ee8cc1Swenshuai.xi
3285*53ee8cc1Swenshuai.xi printf("===========================\n");
3286*53ee8cc1Swenshuai.xi counter++;
3287*53ee8cc1Swenshuai.xi
3288*53ee8cc1Swenshuai.xi return status;
3289*53ee8cc1Swenshuai.xi }
3290*53ee8cc1Swenshuai.xi #endif
3291*53ee8cc1Swenshuai.xi
3292