1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi // such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi // third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any
38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi // parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi // ("Services").
52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi // or otherwise:
58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi // with the said Rules.
72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi // be English.
74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2006-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // (��MStar Confidential Information��) by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi
95*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
96*53ee8cc1Swenshuai.xi //
97*53ee8cc1Swenshuai.xi /// @file INTERN_DVBT.c
98*53ee8cc1Swenshuai.xi /// @brief INTERN_DVBT DVBT
99*53ee8cc1Swenshuai.xi /// @author MStar Semiconductor, Inc.
100*53ee8cc1Swenshuai.xi //
101*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
102*53ee8cc1Swenshuai.xi
103*53ee8cc1Swenshuai.xi #define _INTERN_DVBT_C_
104*53ee8cc1Swenshuai.xi #include <math.h>
105*53ee8cc1Swenshuai.xi #include "MsCommon.h"
106*53ee8cc1Swenshuai.xi #include "MsIRQ.h"
107*53ee8cc1Swenshuai.xi #include "MsOS.h"
108*53ee8cc1Swenshuai.xi //#include "apiPWS.h"
109*53ee8cc1Swenshuai.xi
110*53ee8cc1Swenshuai.xi #include "MsTypes.h"
111*53ee8cc1Swenshuai.xi #include "drvBDMA.h"
112*53ee8cc1Swenshuai.xi //#include "drvIIC.h"
113*53ee8cc1Swenshuai.xi //#include "msAPI_Tuner.h"
114*53ee8cc1Swenshuai.xi //#include "msAPI_MIU.h"
115*53ee8cc1Swenshuai.xi //#include "BinInfo.h"
116*53ee8cc1Swenshuai.xi //#include "halVif.h"
117*53ee8cc1Swenshuai.xi #include "drvDMD_INTERN_DVBC.h"
118*53ee8cc1Swenshuai.xi #include "halDMD_INTERN_DVBC.h"
119*53ee8cc1Swenshuai.xi #include "halDMD_INTERN_common.h"
120*53ee8cc1Swenshuai.xi #ifdef SUPPORT_AP_BIN_IN_FLASH_2
121*53ee8cc1Swenshuai.xi #include "InfoBlock.h"
122*53ee8cc1Swenshuai.xi #endif
123*53ee8cc1Swenshuai.xi #include "drvMMIO.h"
124*53ee8cc1Swenshuai.xi //#include "TDAG4D01A_SSI_DVBT.c"
125*53ee8cc1Swenshuai.xi #include "drvDMD_VD_MBX.h"
126*53ee8cc1Swenshuai.xi #include "ULog.h"
127*53ee8cc1Swenshuai.xi #define TEST_EMBEDED_DEMOD 0
128*53ee8cc1Swenshuai.xi //U8 load_data_variable=1;
129*53ee8cc1Swenshuai.xi //-----------------------------------------------------------------------
130*53ee8cc1Swenshuai.xi #define BIN_ID_INTERN_DVBC_DEMOD BIN_ID_INTERN_DVBC
131*53ee8cc1Swenshuai.xi
132*53ee8cc1Swenshuai.xi #define TDE_REG_BASE 0x2400
133*53ee8cc1Swenshuai.xi #define INNC_REG_BASE 0x2A00
134*53ee8cc1Swenshuai.xi #define EQE_REG_BASE 0x2B00
135*53ee8cc1Swenshuai.xi //#define EQE2_REG_BASE 0x2d00
136*53ee8cc1Swenshuai.xi
137*53ee8cc1Swenshuai.xi
138*53ee8cc1Swenshuai.xi
139*53ee8cc1Swenshuai.xi #ifdef MS_DEBUG
140*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBC(x) x
141*53ee8cc1Swenshuai.xi #define DBG_GET_SIGNAL_DVBC(x) x
142*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBC_TIME(x) x
143*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBC_LOCK(x) x
144*53ee8cc1Swenshuai.xi #define INTERN_DVBC_INTERNAL_DEBUG 1
145*53ee8cc1Swenshuai.xi #else
146*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBC(x) //x
147*53ee8cc1Swenshuai.xi #define DBG_GET_SIGNAL_DVBC(x) //x
148*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBC_TIME(x) //x
149*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBC_LOCK(x) //x
150*53ee8cc1Swenshuai.xi #define INTERN_DVBC_INTERNAL_DEBUG 0
151*53ee8cc1Swenshuai.xi #endif
152*53ee8cc1Swenshuai.xi #define DBG_DUMP_LOAD_DSP_TIME 0
153*53ee8cc1Swenshuai.xi
154*53ee8cc1Swenshuai.xi
155*53ee8cc1Swenshuai.xi #define SIGNAL_LEVEL_OFFSET 0.00f
156*53ee8cc1Swenshuai.xi #define TAKEOVERPOINT -60.0f
157*53ee8cc1Swenshuai.xi #define TAKEOVERRANGE 0.5f
158*53ee8cc1Swenshuai.xi #define LOG10_OFFSET -0.21f
159*53ee8cc1Swenshuai.xi #define INTERN_DVBC_USE_SAR_3_ENABLE 0
160*53ee8cc1Swenshuai.xi #define INTERN_DVBT_GET_TIME msAPI_Timer_GetTime0()
161*53ee8cc1Swenshuai.xi
162*53ee8cc1Swenshuai.xi #define TUNER_IF 5000
163*53ee8cc1Swenshuai.xi
164*53ee8cc1Swenshuai.xi #define TS_SER_C 0x00 //0: parallel 1:serial
165*53ee8cc1Swenshuai.xi
166*53ee8cc1Swenshuai.xi #if (INTERN_DVBC_TS_SERIAL_INVERSION)
167*53ee8cc1Swenshuai.xi #define TS_INV_C 0x01
168*53ee8cc1Swenshuai.xi #else
169*53ee8cc1Swenshuai.xi #define TS_INV_C 0x00
170*53ee8cc1Swenshuai.xi #endif
171*53ee8cc1Swenshuai.xi
172*53ee8cc1Swenshuai.xi #define DVBC_FS 45473
173*53ee8cc1Swenshuai.xi #define CFG_ZIF 0x00 //For ZIF ,FC=0
174*53ee8cc1Swenshuai.xi #define FC_H_C ( (DVBC_FS-TUNER_IF)>0 ? (((DVBC_FS-TUNER_IF)>>8)&0xFF) : (((TUNER_IF-DVBC_FS)>>8)&0xFF) )
175*53ee8cc1Swenshuai.xi #define FC_L_C ( (DVBC_FS-TUNER_IF)>0 ? (((DVBC_FS-TUNER_IF))&0xFF) : (((TUNER_IF-DVBC_FS))&0xFF) )
176*53ee8cc1Swenshuai.xi #define FS_H_C ((DVBC_FS>>8)&0xFF) // FS
177*53ee8cc1Swenshuai.xi #define FS_L_C (DVBC_FS&0xFF)
178*53ee8cc1Swenshuai.xi #define AUTO_SCAN_C 0x00 // Auto Scan - 0:channel change, 1:auto-scan
179*53ee8cc1Swenshuai.xi #define IQ_SWAP_C 0x01
180*53ee8cc1Swenshuai.xi #define PAL_I_C 0x00 // PAL_I: 0: Non-Pal-I CCI, 1: Pal-I CCI (for UK)
181*53ee8cc1Swenshuai.xi // Bxko 6875, 6900, 7000, 6125, 4000, 6950
182*53ee8cc1Swenshuai.xi // Symbol Rate: 6875 = 0x1ADB
183*53ee8cc1Swenshuai.xi // Symbol Rate: 6900 = 0x1AF4
184*53ee8cc1Swenshuai.xi // Symbol Rate: 7000 = 0x1B58
185*53ee8cc1Swenshuai.xi // Symbol Rate: 4000 = 0x0FA0
186*53ee8cc1Swenshuai.xi // Symbol Rate: 6125 = 0x17ED
187*53ee8cc1Swenshuai.xi #define SR0_H 0x1A
188*53ee8cc1Swenshuai.xi #define SR0_L 0xF4 //6900
189*53ee8cc1Swenshuai.xi #define SR1_H 0x1B
190*53ee8cc1Swenshuai.xi #define SR1_L 0x58 //7000
191*53ee8cc1Swenshuai.xi #define SR2_H 0x17
192*53ee8cc1Swenshuai.xi #define SR2_L 0xED //6125
193*53ee8cc1Swenshuai.xi #define SR3_H 0x0F
194*53ee8cc1Swenshuai.xi #define SR3_L 0xA0 //4000
195*53ee8cc1Swenshuai.xi #define SR4_H 0x1B
196*53ee8cc1Swenshuai.xi #define SR4_L 0x26 //6950
197*53ee8cc1Swenshuai.xi #define SR5_H 0x1A
198*53ee8cc1Swenshuai.xi #define SR5_L 0xDB //6875
199*53ee8cc1Swenshuai.xi #define SR6_H 0x1C
200*53ee8cc1Swenshuai.xi #define SR6_L 0x20 //7200
201*53ee8cc1Swenshuai.xi #define SR7_H 0x1C
202*53ee8cc1Swenshuai.xi #define SR7_L 0x52 //7250
203*53ee8cc1Swenshuai.xi #define SR8_H 0x0B
204*53ee8cc1Swenshuai.xi #define SR8_L 0xB8 //3000
205*53ee8cc1Swenshuai.xi #define SR9_H 0x03
206*53ee8cc1Swenshuai.xi #define SR9_L 0xE8 //1000
207*53ee8cc1Swenshuai.xi #define SR10_H 0x07
208*53ee8cc1Swenshuai.xi #define SR10_L 0xD0 //2000
209*53ee8cc1Swenshuai.xi #define SR11_H 0x00
210*53ee8cc1Swenshuai.xi #define SR11_L 0x00 //0000
211*53ee8cc1Swenshuai.xi
212*53ee8cc1Swenshuai.xi
213*53ee8cc1Swenshuai.xi #define QAM 0x04 // QAM: 0:16, 1:32, 2:64, 3:128, 4:256
214*53ee8cc1Swenshuai.xi
215*53ee8cc1Swenshuai.xi // SAR dependent
216*53ee8cc1Swenshuai.xi #define NO_SIGNAL_TH_A 0xA3
217*53ee8cc1Swenshuai.xi // Tuner dependent
218*53ee8cc1Swenshuai.xi #define NO_SIGNAL_TH_B_L 0xFF //0x00 , Gain
219*53ee8cc1Swenshuai.xi #define NO_SIGNAL_TH_B_H 0xFF //0xDD
220*53ee8cc1Swenshuai.xi #define NO_SIGNAL_TH_C_L 0xff //0x64 , Err
221*53ee8cc1Swenshuai.xi #define NO_SIGNAL_TH_C_H 0xff //0x00
222*53ee8cc1Swenshuai.xi #define DAGC1_REF 0x70
223*53ee8cc1Swenshuai.xi #define DAGC2_REF 0x30
224*53ee8cc1Swenshuai.xi #define AGC_REF_L 0xF0
225*53ee8cc1Swenshuai.xi #define AGC_REF_H 0x02
226*53ee8cc1Swenshuai.xi
227*53ee8cc1Swenshuai.xi #define INTERN_AUTO_SR_C 1
228*53ee8cc1Swenshuai.xi #define INTERN_AUTO_QAM_C 1
229*53ee8cc1Swenshuai.xi
230*53ee8cc1Swenshuai.xi #define ATV_DET_EN 1
231*53ee8cc1Swenshuai.xi
232*53ee8cc1Swenshuai.xi #if 0
233*53ee8cc1Swenshuai.xi MS_U8 INTERN_DVBC_DSPREG[] =
234*53ee8cc1Swenshuai.xi { 0x00, 0x00, 0x01, 0x00, 0x01, 0x00, 0x01, AUTO_SCAN_C, // 00h ~ 07h
235*53ee8cc1Swenshuai.xi INTERN_AUTO_SR_C, INTERN_AUTO_QAM_C, ATV_DET_EN, NO_SIGNAL_TH_B_L, NO_SIGNAL_TH_B_H, NO_SIGNAL_TH_C_L, NO_SIGNAL_TH_C_H, 0x00, // 08h ~ 0fh
236*53ee8cc1Swenshuai.xi 0x00, CFG_ZIF, 0x00, FC_L_C, FC_H_C, FS_L_C, FS_H_C, SR0_L, // 10h ~ 17h
237*53ee8cc1Swenshuai.xi SR0_H, SR1_L, SR1_H, SR2_L, SR2_H, SR3_L, SR3_H, 0x00, // 18h ~ 1fh
238*53ee8cc1Swenshuai.xi 0x00, QAM, IQ_SWAP_C, PAL_I_C, TS_SER_C, 0x00, TS_INV_C, 0x00, // 20h ~27h
239*53ee8cc1Swenshuai.xi };
240*53ee8cc1Swenshuai.xi #else
241*53ee8cc1Swenshuai.xi MS_U8 INTERN_DVBC_DSPREG[] =
242*53ee8cc1Swenshuai.xi {
243*53ee8cc1Swenshuai.xi 0x00, 0x00, 0x00, 0x01, 0x00, 0x01, 0x00, 0x01, AUTO_SCAN_C, INTERN_AUTO_SR_C, INTERN_AUTO_QAM_C, ATV_DET_EN, 0x00, 0x00, 0x01, 0x00, //00-0F
244*53ee8cc1Swenshuai.xi 0x00, 0x00, CFG_ZIF, FS_L_C, FS_H_C, 0x88, 0x13, FC_L_C, FC_H_C, SR0_L, SR0_H, SR1_L, SR1_H, SR2_L, SR2_H, SR3_L, //10-1F
245*53ee8cc1Swenshuai.xi SR3_H, SR4_L, SR4_H, SR5_L, SR5_H, SR6_L, SR6_H, SR7_L, SR7_H, SR8_L, SR8_H, SR9_L, SR9_H, SR10_L, SR10_H, SR11_L, //20-2F
246*53ee8cc1Swenshuai.xi SR11_H, 0x00, QAM, IQ_SWAP_C, PAL_I_C, TS_SER_C, 0x00, TS_INV_C, 0x00, 0x00, AGC_REF_L, AGC_REF_H, 0x90, 0xa0, 0x03, 0x05, //30-3F
247*53ee8cc1Swenshuai.xi 0x05, 0x40, 0x34, 0x06, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x80, 0x7F, 0x00, NO_SIGNAL_TH_B_L, NO_SIGNAL_TH_B_H, NO_SIGNAL_TH_C_L, //40-4F
248*53ee8cc1Swenshuai.xi NO_SIGNAL_TH_C_H, 0x00, 0x00, 0x00, 0x00, 0x00, DAGC1_REF, DAGC2_REF, 0x73, 0x73, 0x73, 0x73, 0x73, 0x83, 0x83, 0x73, //50-5F
249*53ee8cc1Swenshuai.xi 0x62, 0x62, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, //60-6C
250*53ee8cc1Swenshuai.xi };
251*53ee8cc1Swenshuai.xi #endif
252*53ee8cc1Swenshuai.xi #define TS_SERIAL_OUTPUT_IF_CI_REMOVED 1 // _UTOPIA
253*53ee8cc1Swenshuai.xi
254*53ee8cc1Swenshuai.xi //-----------------------------------------------------------------------
255*53ee8cc1Swenshuai.xi /****************************************************************
256*53ee8cc1Swenshuai.xi *Local Variables *
257*53ee8cc1Swenshuai.xi ****************************************************************/
258*53ee8cc1Swenshuai.xi
259*53ee8cc1Swenshuai.xi //static MS_BOOL TPSLock = 0;
260*53ee8cc1Swenshuai.xi static MS_U32 u32ChkScanTimeStartDVBC = 0;
261*53ee8cc1Swenshuai.xi static MS_U8 g_dvbc_lock = 0;
262*53ee8cc1Swenshuai.xi static float intern_dvb_c_qam_ref[] = {3.0, 0.0, 0.0, 0.0, 0.0, 80.0}; //16q,32q,64q,128q,256q, and others
263*53ee8cc1Swenshuai.xi
264*53ee8cc1Swenshuai.xi //Global Variables
265*53ee8cc1Swenshuai.xi S_CMDPKTREG gsCmdPacketDVBC;
266*53ee8cc1Swenshuai.xi //MS_U8 gCalIdacCh0, gCalIdacCh1;
267*53ee8cc1Swenshuai.xi static MS_BOOL bDMD_DVBC_NoChannelDetectedWithRFPower = FALSE;
268*53ee8cc1Swenshuai.xi static MS_U32 u32DMD_DVBC_NoChannelTimeAccWithRFPower = 0;
269*53ee8cc1Swenshuai.xi #ifdef INTERN_DVBC_LOAD_FW_FROM_CODE_MEMORY
270*53ee8cc1Swenshuai.xi MS_U8 INTERN_DVBC_table[] = {
271*53ee8cc1Swenshuai.xi #include "fwDMD_INTERN_DVBC.dat"
272*53ee8cc1Swenshuai.xi };
273*53ee8cc1Swenshuai.xi
274*53ee8cc1Swenshuai.xi #endif
275*53ee8cc1Swenshuai.xi
276*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Show_Demod_Version(void);
277*53ee8cc1Swenshuai.xi // MS_BOOL INTERN_DVBC_GetPostViterbiBer(float *ber);
278*53ee8cc1Swenshuai.xi // MS_BOOL INTERN_DVBC_GetPacketErr(MS_U16 *pktErr);
279*53ee8cc1Swenshuai.xi //MS_BOOL INTERN_DVBC_GetSNR(float *f_snr);
280*53ee8cc1Swenshuai.xi // MS_BOOL INTERN_DVBC_Get_FreqOffset(float *pFreqOff);
281*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetCurrentModulationType(DMD_DVBC_MODULATION_TYPE *pQAMMode);
282*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetCurrentSymbolRate(MS_U16 *u16SymbolRate);
283*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetCurrentSymbolRateOffset(MS_U16 *pData);
284*53ee8cc1Swenshuai.xi
285*53ee8cc1Swenshuai.xi #if (INTERN_DVBC_INTERNAL_DEBUG)
286*53ee8cc1Swenshuai.xi void INTERN_DVBC_info(void);
287*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Show_AGC_Info(void);
288*53ee8cc1Swenshuai.xi #endif
289*53ee8cc1Swenshuai.xi
INTERN_DVBC_DSPReg_Init(const MS_U8 * u8DVBC_DSPReg,MS_U8 u8Size)290*53ee8cc1Swenshuai.xi MS_U16 INTERN_DVBC_DSPReg_Init(const MS_U8 *u8DVBC_DSPReg, MS_U8 u8Size)
291*53ee8cc1Swenshuai.xi {
292*53ee8cc1Swenshuai.xi MS_U8 idx = 0, u8RegRead = 0, u8RegWrite = 0, u8Mask = 0;
293*53ee8cc1Swenshuai.xi MS_U8 status = TRUE;
294*53ee8cc1Swenshuai.xi MS_U16 u16DspAddr = 0;
295*53ee8cc1Swenshuai.xi
296*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","INTERN_DVBC_DSPReg_Init\n"));
297*53ee8cc1Swenshuai.xi
298*53ee8cc1Swenshuai.xi #if 0//def MS_DEBUG
299*53ee8cc1Swenshuai.xi {
300*53ee8cc1Swenshuai.xi MS_U8 u8buffer[256];
301*53ee8cc1Swenshuai.xi ULOGD("Utopia","INTERN_DVBC_DSPReg_Init Reset\n");
302*53ee8cc1Swenshuai.xi for (idx = 0; idx<sizeof(INTERN_DVBC_DSPREG); idx++)
303*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteDSPReg(idx, 0);
304*53ee8cc1Swenshuai.xi
305*53ee8cc1Swenshuai.xi for (idx = 0; idx<sizeof(INTERN_DVBC_DSPREG); idx++)
306*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(idx, &(u8buffer[idx]));
307*53ee8cc1Swenshuai.xi ULOGD("Utopia","INTERN_DVBC_DSPReg_Init ReadBack, should be all 0\n");
308*53ee8cc1Swenshuai.xi for (idx = 0; idx<sizeof(INTERN_DVBC_DSPREG); idx++)
309*53ee8cc1Swenshuai.xi ULOGD("Utopia","%x ", u8buffer[idx]);
310*53ee8cc1Swenshuai.xi ULOGD("Utopia","\n");
311*53ee8cc1Swenshuai.xi
312*53ee8cc1Swenshuai.xi ULOGD("Utopia","INTERN_DVBC_DSPReg_Init Value\n");
313*53ee8cc1Swenshuai.xi for (idx = 0; idx<sizeof(INTERN_DVBC_DSPREG); idx++)
314*53ee8cc1Swenshuai.xi ULOGD("Utopia","%x ", INTERN_DVBC_DSPREG[idx]);
315*53ee8cc1Swenshuai.xi ULOGD("Utopia","\n");
316*53ee8cc1Swenshuai.xi }
317*53ee8cc1Swenshuai.xi #endif
318*53ee8cc1Swenshuai.xi
319*53ee8cc1Swenshuai.xi for (idx = 0; idx<sizeof(INTERN_DVBC_DSPREG); idx++)
320*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(idx, INTERN_DVBC_DSPREG[idx]);
321*53ee8cc1Swenshuai.xi
322*53ee8cc1Swenshuai.xi // readback to confirm.
323*53ee8cc1Swenshuai.xi #ifdef MS_DEBUG
324*53ee8cc1Swenshuai.xi for (idx = 0; idx<sizeof(INTERN_DVBC_DSPREG); idx++)
325*53ee8cc1Swenshuai.xi {
326*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(idx, &u8RegRead);
327*53ee8cc1Swenshuai.xi if (u8RegRead != INTERN_DVBC_DSPREG[idx])
328*53ee8cc1Swenshuai.xi {
329*53ee8cc1Swenshuai.xi ULOGE("Utopia","[Error]INTERN_DVBC_DSPReg_Init, idx=%d, drv_val=0x%x, firmware_val=0x%x\n",idx,INTERN_DVBC_DSPREG[idx],u8RegRead);
330*53ee8cc1Swenshuai.xi }
331*53ee8cc1Swenshuai.xi }
332*53ee8cc1Swenshuai.xi #endif
333*53ee8cc1Swenshuai.xi
334*53ee8cc1Swenshuai.xi if (u8DVBC_DSPReg != NULL)
335*53ee8cc1Swenshuai.xi {
336*53ee8cc1Swenshuai.xi if (1 == u8DVBC_DSPReg[0])
337*53ee8cc1Swenshuai.xi {
338*53ee8cc1Swenshuai.xi u8DVBC_DSPReg+=2;
339*53ee8cc1Swenshuai.xi for (idx = 0; idx<u8Size; idx++)
340*53ee8cc1Swenshuai.xi {
341*53ee8cc1Swenshuai.xi u16DspAddr = *u8DVBC_DSPReg;
342*53ee8cc1Swenshuai.xi u8DVBC_DSPReg++;
343*53ee8cc1Swenshuai.xi u16DspAddr = (u16DspAddr) + ((*u8DVBC_DSPReg)<<8);
344*53ee8cc1Swenshuai.xi u8DVBC_DSPReg++;
345*53ee8cc1Swenshuai.xi u8Mask = *u8DVBC_DSPReg;
346*53ee8cc1Swenshuai.xi u8DVBC_DSPReg++;
347*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(u16DspAddr, &u8RegRead);
348*53ee8cc1Swenshuai.xi u8RegWrite = (u8RegRead & (~u8Mask)) | ((*u8DVBC_DSPReg) & (u8Mask));
349*53ee8cc1Swenshuai.xi u8DVBC_DSPReg++;
350*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","DSP addr:%x mask:%x read:%x write:%x\n", u16DspAddr, u8Mask, u8RegRead, u8RegWrite));
351*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(u16DspAddr, u8RegWrite);
352*53ee8cc1Swenshuai.xi }
353*53ee8cc1Swenshuai.xi }
354*53ee8cc1Swenshuai.xi else
355*53ee8cc1Swenshuai.xi {
356*53ee8cc1Swenshuai.xi ULOGE("Utopia","FATAL: parameter version incorrect\n");
357*53ee8cc1Swenshuai.xi }
358*53ee8cc1Swenshuai.xi }
359*53ee8cc1Swenshuai.xi
360*53ee8cc1Swenshuai.xi #if 0//def MS_DEBUG
361*53ee8cc1Swenshuai.xi {
362*53ee8cc1Swenshuai.xi MS_U8 u8buffer[256];
363*53ee8cc1Swenshuai.xi for (idx = 0; idx<sizeof(INTERN_DVBC_DSPREG); idx++)
364*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(idx, &(u8buffer[idx]));
365*53ee8cc1Swenshuai.xi ULOGD("Utopia","INTERN_DVBC_DSPReg_Init ReadBack\n");
366*53ee8cc1Swenshuai.xi for (idx = 0; idx<sizeof(INTERN_DVBC_DSPREG); idx++)
367*53ee8cc1Swenshuai.xi ULOGD("Utopia","%x ", u8buffer[idx]);
368*53ee8cc1Swenshuai.xi ULOGD("Utopia","\n");
369*53ee8cc1Swenshuai.xi }
370*53ee8cc1Swenshuai.xi #endif
371*53ee8cc1Swenshuai.xi
372*53ee8cc1Swenshuai.xi #if 0//def MS_DEBUG
373*53ee8cc1Swenshuai.xi {
374*53ee8cc1Swenshuai.xi MS_U8 u8buffer[256];
375*53ee8cc1Swenshuai.xi for (idx = 0; idx<128; idx++)
376*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2380+idx, &(u8buffer[idx]));
377*53ee8cc1Swenshuai.xi ULOGD("Utopia","INTERN_DVBC_DSPReg_Init ReadReg 0x2000~0x207F\n");
378*53ee8cc1Swenshuai.xi for (idx = 0; idx<128; idx++)
379*53ee8cc1Swenshuai.xi {
380*53ee8cc1Swenshuai.xi ULOGD("Utopia","%x ", u8buffer[idx]);
381*53ee8cc1Swenshuai.xi if ((idx & 0xF) == 0xF) ULOGD("Utopia","\n");
382*53ee8cc1Swenshuai.xi }
383*53ee8cc1Swenshuai.xi ULOGD("Utopia","\n");
384*53ee8cc1Swenshuai.xi }
385*53ee8cc1Swenshuai.xi #endif
386*53ee8cc1Swenshuai.xi return status;
387*53ee8cc1Swenshuai.xi }
388*53ee8cc1Swenshuai.xi
389*53ee8cc1Swenshuai.xi /***********************************************************************************
390*53ee8cc1Swenshuai.xi Subject: Command Packet Interface
391*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Cmd_Packet_Send
392*53ee8cc1Swenshuai.xi Parmeter:
393*53ee8cc1Swenshuai.xi Return: MS_BOOL
394*53ee8cc1Swenshuai.xi Remark:
395*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBC_Cmd_Packet_Send(S_CMDPKTREG * pCmdPacket,MS_U8 param_cnt)396*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Cmd_Packet_Send(S_CMDPKTREG* pCmdPacket, MS_U8 param_cnt)
397*53ee8cc1Swenshuai.xi {
398*53ee8cc1Swenshuai.xi MS_U8 status = true, indx;
399*53ee8cc1Swenshuai.xi MS_U8 reg_val, timeout = 0;
400*53ee8cc1Swenshuai.xi return TRUE;
401*53ee8cc1Swenshuai.xi // ==== Command Phase ===================
402*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","--->INTERN_DVBC (cmd=0x%x)(0x%x,0x%x,0x%x,0x%x,0x%x,0x%x,) \n",pCmdPacket->cmd_code,
403*53ee8cc1Swenshuai.xi pCmdPacket->param[0],pCmdPacket->param[1],
404*53ee8cc1Swenshuai.xi pCmdPacket->param[2],pCmdPacket->param[3],
405*53ee8cc1Swenshuai.xi pCmdPacket->param[4],pCmdPacket->param[5] ));
406*53ee8cc1Swenshuai.xi
407*53ee8cc1Swenshuai.xi // wait _BIT_END clear
408*53ee8cc1Swenshuai.xi do
409*53ee8cc1Swenshuai.xi {
410*53ee8cc1Swenshuai.xi reg_val = HAL_DMD_RIU_ReadByte(REG_CMD_CTRL);
411*53ee8cc1Swenshuai.xi if((reg_val & _BIT_END) != _BIT_END)
412*53ee8cc1Swenshuai.xi {
413*53ee8cc1Swenshuai.xi break;
414*53ee8cc1Swenshuai.xi }
415*53ee8cc1Swenshuai.xi MsOS_DelayTask(5);
416*53ee8cc1Swenshuai.xi if (timeout > 200)
417*53ee8cc1Swenshuai.xi {
418*53ee8cc1Swenshuai.xi ULOGE("Utopia","---> INTERN_DVBC_Cmd_Packet_Send fail on 'wait _BIT_END clear' \n");
419*53ee8cc1Swenshuai.xi return false;
420*53ee8cc1Swenshuai.xi }
421*53ee8cc1Swenshuai.xi timeout++;
422*53ee8cc1Swenshuai.xi } while (1);
423*53ee8cc1Swenshuai.xi
424*53ee8cc1Swenshuai.xi // set cmd_3:0 and _BIT_START
425*53ee8cc1Swenshuai.xi reg_val = HAL_DMD_RIU_ReadByte(REG_CMD_CTRL);
426*53ee8cc1Swenshuai.xi reg_val = (reg_val & 0x0f)|(pCmdPacket->cmd_code << 4)|_BIT_START;
427*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(REG_CMD_CTRL, reg_val);
428*53ee8cc1Swenshuai.xi
429*53ee8cc1Swenshuai.xi
430*53ee8cc1Swenshuai.xi //DBG_INTERN_DVBT(ULOGD("Utopia","demod_config: cmd_code = %bx\n", pCmdPacket->cmd_code));
431*53ee8cc1Swenshuai.xi // wait _BIT_START clear
432*53ee8cc1Swenshuai.xi do
433*53ee8cc1Swenshuai.xi {
434*53ee8cc1Swenshuai.xi reg_val = HAL_DMD_RIU_ReadByte(REG_CMD_CTRL);
435*53ee8cc1Swenshuai.xi if((reg_val & _BIT_START) != _BIT_START)
436*53ee8cc1Swenshuai.xi {
437*53ee8cc1Swenshuai.xi break;
438*53ee8cc1Swenshuai.xi }
439*53ee8cc1Swenshuai.xi MsOS_DelayTask(10);
440*53ee8cc1Swenshuai.xi if (timeout > 200)
441*53ee8cc1Swenshuai.xi {
442*53ee8cc1Swenshuai.xi ULOGE("Utopia","---> INTERN_DVBC_Cmd_Packet_Send fail on 'wait _BIT_START clear' \n");
443*53ee8cc1Swenshuai.xi return false;
444*53ee8cc1Swenshuai.xi }
445*53ee8cc1Swenshuai.xi timeout++;
446*53ee8cc1Swenshuai.xi } while (1);
447*53ee8cc1Swenshuai.xi
448*53ee8cc1Swenshuai.xi // ==== Data Phase ======================
449*53ee8cc1Swenshuai.xi
450*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(REG_CMD_ADDR, 0x00);
451*53ee8cc1Swenshuai.xi
452*53ee8cc1Swenshuai.xi for (indx = 0; indx < param_cnt; indx++)
453*53ee8cc1Swenshuai.xi {
454*53ee8cc1Swenshuai.xi reg_val = HAL_DMD_RIU_ReadByte(REG_CMD_ADDR);
455*53ee8cc1Swenshuai.xi //DBG_INTERN_DVBT(ULOGD("Utopia","demod_config: param[%bd] = %bx\n", reg_val, pCmdPacket->param[indx]));
456*53ee8cc1Swenshuai.xi
457*53ee8cc1Swenshuai.xi // set param[indx] and _BIT_DRQ
458*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(REG_CMD_DATA, pCmdPacket->param[indx]);
459*53ee8cc1Swenshuai.xi reg_val = HAL_DMD_RIU_ReadByte(REG_DTA_CTRL);
460*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(REG_DTA_CTRL, reg_val|_BIT_DRQ);
461*53ee8cc1Swenshuai.xi
462*53ee8cc1Swenshuai.xi // wait _BIT_DRQ clear
463*53ee8cc1Swenshuai.xi do
464*53ee8cc1Swenshuai.xi {
465*53ee8cc1Swenshuai.xi reg_val = HAL_DMD_RIU_ReadByte(REG_DTA_CTRL);
466*53ee8cc1Swenshuai.xi if ((reg_val & _BIT_DRQ) != _BIT_DRQ)
467*53ee8cc1Swenshuai.xi {
468*53ee8cc1Swenshuai.xi break;
469*53ee8cc1Swenshuai.xi }
470*53ee8cc1Swenshuai.xi MsOS_DelayTask(5);
471*53ee8cc1Swenshuai.xi if (timeout > 200)
472*53ee8cc1Swenshuai.xi {
473*53ee8cc1Swenshuai.xi ULOGE("Utopia","---> INTERN_DVBC_Cmd_Packet_Send fail on 'wait _BIT_DRQ clear' \n");
474*53ee8cc1Swenshuai.xi return false;
475*53ee8cc1Swenshuai.xi }
476*53ee8cc1Swenshuai.xi timeout++;
477*53ee8cc1Swenshuai.xi } while (1);
478*53ee8cc1Swenshuai.xi }
479*53ee8cc1Swenshuai.xi
480*53ee8cc1Swenshuai.xi // ==== End Phase =======================
481*53ee8cc1Swenshuai.xi
482*53ee8cc1Swenshuai.xi // set _BIT_END to finish command
483*53ee8cc1Swenshuai.xi reg_val = HAL_DMD_RIU_ReadByte(REG_CMD_CTRL);
484*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(REG_CMD_CTRL, reg_val|_BIT_END);
485*53ee8cc1Swenshuai.xi //MsOS_ReleaseMutex(_s32_Demod_DVBT_Mutex);
486*53ee8cc1Swenshuai.xi return status;
487*53ee8cc1Swenshuai.xi }
488*53ee8cc1Swenshuai.xi
489*53ee8cc1Swenshuai.xi
490*53ee8cc1Swenshuai.xi /***********************************************************************************
491*53ee8cc1Swenshuai.xi Subject: Command Packet Interface
492*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Cmd_Packet_Exe_Check
493*53ee8cc1Swenshuai.xi Parmeter:
494*53ee8cc1Swenshuai.xi Return: MS_BOOL
495*53ee8cc1Swenshuai.xi Remark:
496*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBC_Cmd_Packet_Exe_Check(MS_BOOL * cmd_done)497*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Cmd_Packet_Exe_Check(MS_BOOL* cmd_done)
498*53ee8cc1Swenshuai.xi {
499*53ee8cc1Swenshuai.xi return TRUE;
500*53ee8cc1Swenshuai.xi }
501*53ee8cc1Swenshuai.xi
502*53ee8cc1Swenshuai.xi /***********************************************************************************
503*53ee8cc1Swenshuai.xi Subject: SoftStop
504*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_SoftStop
505*53ee8cc1Swenshuai.xi Parmeter:
506*53ee8cc1Swenshuai.xi Return: MS_BOOL
507*53ee8cc1Swenshuai.xi Remark:
508*53ee8cc1Swenshuai.xi ************************************************************************************/
509*53ee8cc1Swenshuai.xi
INTERN_DVBC_SoftStop(void)510*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_SoftStop ( void )
511*53ee8cc1Swenshuai.xi {
512*53ee8cc1Swenshuai.xi #if 1
513*53ee8cc1Swenshuai.xi MS_U16 u8WaitCnt=0;
514*53ee8cc1Swenshuai.xi
515*53ee8cc1Swenshuai.xi if (HAL_DMD_RIU_ReadByte(MBRegBase + 0x00))
516*53ee8cc1Swenshuai.xi {
517*53ee8cc1Swenshuai.xi ULOGE("Utopia",">> MB Busy!\n");
518*53ee8cc1Swenshuai.xi return FALSE;
519*53ee8cc1Swenshuai.xi }
520*53ee8cc1Swenshuai.xi
521*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00, 0xA5); // MB_CNTL set read mode
522*53ee8cc1Swenshuai.xi
523*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103483, 0x02); // assert interrupt to VD MCU51
524*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103483, 0x00); // de-assert interrupt to VD MCU51
525*53ee8cc1Swenshuai.xi
526*53ee8cc1Swenshuai.xi while(HAL_DMD_RIU_ReadByte(MBRegBase + 0x00)!= 0x5A) // wait MB_CNTL set done
527*53ee8cc1Swenshuai.xi {
528*53ee8cc1Swenshuai.xi #if TEST_EMBEDED_DEMOD
529*53ee8cc1Swenshuai.xi MsOS_DelayTask(1); // << Ken 20090629
530*53ee8cc1Swenshuai.xi #endif
531*53ee8cc1Swenshuai.xi if (u8WaitCnt++ >= 0xFF)
532*53ee8cc1Swenshuai.xi {
533*53ee8cc1Swenshuai.xi ULOGE("Utopia",">> DVBT SoftStop Fail!\n");
534*53ee8cc1Swenshuai.xi return FALSE;
535*53ee8cc1Swenshuai.xi }
536*53ee8cc1Swenshuai.xi }
537*53ee8cc1Swenshuai.xi
538*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103460, 0x01); // reset VD_MCU
539*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00, 0x00); // MB_CNTL clear
540*53ee8cc1Swenshuai.xi #endif
541*53ee8cc1Swenshuai.xi return TRUE;
542*53ee8cc1Swenshuai.xi }
543*53ee8cc1Swenshuai.xi
544*53ee8cc1Swenshuai.xi
545*53ee8cc1Swenshuai.xi /***********************************************************************************
546*53ee8cc1Swenshuai.xi Subject: Reset
547*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Reset
548*53ee8cc1Swenshuai.xi Parmeter:
549*53ee8cc1Swenshuai.xi Return: MS_BOOL
550*53ee8cc1Swenshuai.xi Remark:
551*53ee8cc1Swenshuai.xi ************************************************************************************/
552*53ee8cc1Swenshuai.xi extern void HAL_SYS_DMD_VD_MBX_DVB_WaitHandShake(void);
INTERN_DVBC_Reset(void)553*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Reset ( void )
554*53ee8cc1Swenshuai.xi {
555*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia"," @INTERN_DVBC_reset\n"));
556*53ee8cc1Swenshuai.xi
557*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC_TIME(ULOGD("Utopia","INTERN_DVBC_Reset, t = %ld\n",MsOS_GetSystemTime()));
558*53ee8cc1Swenshuai.xi
559*53ee8cc1Swenshuai.xi INTERN_DVBC_SoftStop();
560*53ee8cc1Swenshuai.xi
561*53ee8cc1Swenshuai.xi
562*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x01); // reset DMD_MCU
563*53ee8cc1Swenshuai.xi //MDrv_SYS_DMD_VD_MBX_WriteReg(0x2002, 0x72); // reset DVB-T
564*53ee8cc1Swenshuai.xi MsOS_DelayTask(5);
565*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00 , 0x00); // clear MB_CNTL
566*53ee8cc1Swenshuai.xi // MDrv_SYS_DMD_VD_MBX_WriteReg(0x2002, 0x52);
567*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x00);
568*53ee8cc1Swenshuai.xi MsOS_DelayTask(5);
569*53ee8cc1Swenshuai.xi
570*53ee8cc1Swenshuai.xi HAL_SYS_DMD_VD_MBX_DVB_WaitHandShake();
571*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00 , 0x00);
572*53ee8cc1Swenshuai.xi
573*53ee8cc1Swenshuai.xi u32ChkScanTimeStartDVBC = MsOS_GetSystemTime();
574*53ee8cc1Swenshuai.xi g_dvbc_lock = 0;
575*53ee8cc1Swenshuai.xi
576*53ee8cc1Swenshuai.xi return TRUE;
577*53ee8cc1Swenshuai.xi }
578*53ee8cc1Swenshuai.xi
579*53ee8cc1Swenshuai.xi /***********************************************************************************
580*53ee8cc1Swenshuai.xi Subject: Exit
581*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Exit
582*53ee8cc1Swenshuai.xi Parmeter:
583*53ee8cc1Swenshuai.xi Return: MS_BOOL
584*53ee8cc1Swenshuai.xi Remark:
585*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBC_Exit(void)586*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Exit ( void )
587*53ee8cc1Swenshuai.xi {
588*53ee8cc1Swenshuai.xi
589*53ee8cc1Swenshuai.xi INTERN_DVBC_SoftStop();
590*53ee8cc1Swenshuai.xi
591*53ee8cc1Swenshuai.xi
592*53ee8cc1Swenshuai.xi //diable clk gen
593*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103314, 0x01); // reg_ckg_dvbtc_adc@0x0a[3:0] : ADC_CLK
594*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103315, 0x01); // reg_ckg_dvbtc_innc@0x0a[11:8]
595*53ee8cc1Swenshuai.xi
596*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10330a, 0x01); // reg_ckg_atsc_adcd_sync@0x05[3:0] : ADCCLK
597*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10330b, 0x00);
598*53ee8cc1Swenshuai.xi
599*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10330c, 0x01); // reg_ckg_dvbtc_inner1x@0x06[3:0] : MPLLDIV10/4=21.5MHz
600*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10330d, 0x01); // reg_ckg_dvbtc_inner2x@0x06[11:8]: MPLLDIV10/2=43.2MHz
601*53ee8cc1Swenshuai.xi
602*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10330e, 0x01); // reg_ckg_dvbtc_inner4x@0x07[3:0] : MPLLDIV10=86.4MHz
603*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10330f, 0x00);
604*53ee8cc1Swenshuai.xi
605*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103310, 0x01); // reg_ckg_dvbtc_outer1x@0x08[3:0] : MPLLDIV10/2=43.2MHz
606*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103311, 0x01); // reg_ckg_dvbtc_outer2x@0x08[11:8]: MPLLDIV10=86.4MHz
607*53ee8cc1Swenshuai.xi
608*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103312, 0x05); // dvbt_t:0x0000, dvb_c: 0x0004
609*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103313, 0x00);
610*53ee8cc1Swenshuai.xi
611*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103314, 0x01); // reg_ckg_dvbtc_adc@0x0a[3:0] : ADC_CLK
612*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103315, 0x01); // reg_ckg_dvbtc_innc@0x0a[11:8]
613*53ee8cc1Swenshuai.xi
614*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103316, 0x01); // reg_ckg_dvbtc_eq8x@0x0b[3:0] : MPLLDIV3/2=144MHz
615*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103317, 0x01); // reg_ckg_dvbtc_eq@0x0b[11:8] : MPLLDIV3/16=18MHz
616*53ee8cc1Swenshuai.xi
617*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103318, 0x11); // reg_ckg_dvbtc_sram0~3@0x0c[13:0]
618*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103319, 0x11);
619*53ee8cc1Swenshuai.xi
620*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x01); // parallel mode:0x0001 / serial mode: 0x0401
621*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x05); // reg_ckg_dvbtc_ts@0x04
622*53ee8cc1Swenshuai.xi
623*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101E3E, 0x00); // DVBT = BIT1 clear
624*53ee8cc1Swenshuai.xi
625*53ee8cc1Swenshuai.xi return TRUE;
626*53ee8cc1Swenshuai.xi }
627*53ee8cc1Swenshuai.xi
628*53ee8cc1Swenshuai.xi /***********************************************************************************
629*53ee8cc1Swenshuai.xi Subject: Load DSP code to chip
630*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_LoadDSPCode
631*53ee8cc1Swenshuai.xi Parmeter:
632*53ee8cc1Swenshuai.xi Return: MS_BOOL
633*53ee8cc1Swenshuai.xi Remark:
634*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBC_LoadDSPCode(void)635*53ee8cc1Swenshuai.xi static MS_BOOL INTERN_DVBC_LoadDSPCode(void)
636*53ee8cc1Swenshuai.xi {
637*53ee8cc1Swenshuai.xi MS_U8 udata = 0x00;
638*53ee8cc1Swenshuai.xi MS_U16 i;
639*53ee8cc1Swenshuai.xi MS_U16 fail_cnt=0;
640*53ee8cc1Swenshuai.xi
641*53ee8cc1Swenshuai.xi #if (DBG_DUMP_LOAD_DSP_TIME==1)
642*53ee8cc1Swenshuai.xi MS_U32 u32Time;
643*53ee8cc1Swenshuai.xi #endif
644*53ee8cc1Swenshuai.xi
645*53ee8cc1Swenshuai.xi
646*53ee8cc1Swenshuai.xi #ifndef INTERN_DVBC_LOAD_FW_FROM_CODE_MEMORY
647*53ee8cc1Swenshuai.xi BININFO BinInfo;
648*53ee8cc1Swenshuai.xi MS_BOOL bResult;
649*53ee8cc1Swenshuai.xi MS_U32 u32GEAddr;
650*53ee8cc1Swenshuai.xi MS_U8 Data;
651*53ee8cc1Swenshuai.xi MS_S8 op;
652*53ee8cc1Swenshuai.xi MS_U32 srcaddr;
653*53ee8cc1Swenshuai.xi MS_U32 len;
654*53ee8cc1Swenshuai.xi MS_U32 SizeBy4K;
655*53ee8cc1Swenshuai.xi MS_U16 u16Counter=0;
656*53ee8cc1Swenshuai.xi MS_U8 *pU8Data;
657*53ee8cc1Swenshuai.xi #endif
658*53ee8cc1Swenshuai.xi
659*53ee8cc1Swenshuai.xi #if 0
660*53ee8cc1Swenshuai.xi if(HAL_DMD_RIU_ReadByte(0x101E3E))
661*53ee8cc1Swenshuai.xi {
662*53ee8cc1Swenshuai.xi ULOGD("Utopia","Warring! Reg[0x101E3E]=%d\n", HAL_DMD_RIU_ReadByte(0x101E3E));
663*53ee8cc1Swenshuai.xi return FALSE;
664*53ee8cc1Swenshuai.xi }
665*53ee8cc1Swenshuai.xi #endif
666*53ee8cc1Swenshuai.xi
667*53ee8cc1Swenshuai.xi // MDrv_Sys_DisableWatchDog();
668*53ee8cc1Swenshuai.xi
669*53ee8cc1Swenshuai.xi
670*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x01); // reset VD_MCU
671*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x01, 0x00); // disable SRAM
672*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x50); // enable "vdmcu51_if"
673*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x51); // enable auto-increase
674*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x04, 0x00); // sram address low byte
675*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x05, 0x00); // sram address high byte
676*53ee8cc1Swenshuai.xi
677*53ee8cc1Swenshuai.xi //// Load code thru VDMCU_IF ////
678*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia",">Load Code.....\n"));
679*53ee8cc1Swenshuai.xi #ifdef INTERN_DVBC_LOAD_FW_FROM_CODE_MEMORY
680*53ee8cc1Swenshuai.xi for ( i = 0; i < sizeof(INTERN_DVBC_table); i++)
681*53ee8cc1Swenshuai.xi {
682*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x0C, INTERN_DVBC_table[i]); // write data to VD MCU 51 code sram
683*53ee8cc1Swenshuai.xi }
684*53ee8cc1Swenshuai.xi #else
685*53ee8cc1Swenshuai.xi BinInfo.B_ID = BIN_ID_INTERN_DVBC_DEMOD;
686*53ee8cc1Swenshuai.xi msAPI_MIU_Get_BinInfo(&BinInfo, &bResult);
687*53ee8cc1Swenshuai.xi if ( bResult != PASS )
688*53ee8cc1Swenshuai.xi {
689*53ee8cc1Swenshuai.xi return FALSE;
690*53ee8cc1Swenshuai.xi }
691*53ee8cc1Swenshuai.xi //ULOGD("Utopia","\t DEMOD_MEM_ADR =%08LX\n", ((DEMOD_MEM_ADR & MIU1) ? (DEMOD_MEM_ADR | MIU_INTERVAL) : (DEMOD_MEM_ADR)));
692*53ee8cc1Swenshuai.xi
693*53ee8cc1Swenshuai.xi #ifdef SUPPORT_AP_BIN_IN_FLASH_2
694*53ee8cc1Swenshuai.xi InfoBlock_Flash_2_Checking_Start(&BinInfo);
695*53ee8cc1Swenshuai.xi #endif
696*53ee8cc1Swenshuai.xi
697*53ee8cc1Swenshuai.xi #if OBA2
698*53ee8cc1Swenshuai.xi MApi_BDMA_CopyFromResource(BinInfo.B_FAddr, _PA2VA((DEMOD_MEM_MEMORY_TYPE & MIU1) ? (DEMOD_MEM_ADR | MIU_INTERVAL) : (DEMOD_MEM_ADR)), MemAlign(BinInfo.B_Len, 8));
699*53ee8cc1Swenshuai.xi #else
700*53ee8cc1Swenshuai.xi msAPI_MIU_Copy(BinInfo.B_FAddr, ((DEMOD_MEM_MEMORY_TYPE & MIU1) ? (DEMOD_MEM_ADR | MIU_INTERVAL) : (DEMOD_MEM_ADR)), MemAlign(BinInfo.B_Len, 8), MIU_FLASH2SDRAM);
701*53ee8cc1Swenshuai.xi #endif
702*53ee8cc1Swenshuai.xi
703*53ee8cc1Swenshuai.xi #ifdef SUPPORT_AP_BIN_IN_FLASH_2
704*53ee8cc1Swenshuai.xi InfoBlock_Flash_2_Checking_End(&BinInfo);
705*53ee8cc1Swenshuai.xi #endif
706*53ee8cc1Swenshuai.xi
707*53ee8cc1Swenshuai.xi //W1BaseAddr = MDrv_Sys_GetXdataWindow1Base();
708*53ee8cc1Swenshuai.xi SizeBy4K=BinInfo.B_Len/0x1000;
709*53ee8cc1Swenshuai.xi //ULOGD("Utopia","\t RRR: SizeBy4K=%d (L=%d)\n", SizeBy4K,BinInfo.B_Len);
710*53ee8cc1Swenshuai.xi
711*53ee8cc1Swenshuai.xi #if (DBG_DUMP_LOAD_DSP_TIME==1)
712*53ee8cc1Swenshuai.xi u32Time = msAPI_Timer_GetTime0();
713*53ee8cc1Swenshuai.xi #endif
714*53ee8cc1Swenshuai.xi
715*53ee8cc1Swenshuai.xi u32GEAddr = _PA2VA(((DEMOD_MEM_MEMORY_TYPE & MIU1) ? (DEMOD_MEM_ADR | MIU_INTERVAL) : (DEMOD_MEM_ADR)));
716*53ee8cc1Swenshuai.xi
717*53ee8cc1Swenshuai.xi for (i=0;i<=SizeBy4K;i++)
718*53ee8cc1Swenshuai.xi {
719*53ee8cc1Swenshuai.xi if(i==SizeBy4K)
720*53ee8cc1Swenshuai.xi len=BinInfo.B_Len%0x1000;
721*53ee8cc1Swenshuai.xi else
722*53ee8cc1Swenshuai.xi len=0x1000;
723*53ee8cc1Swenshuai.xi
724*53ee8cc1Swenshuai.xi srcaddr = u32GEAddr+(0x1000*i);
725*53ee8cc1Swenshuai.xi //ULOGD("Utopia","\t i = %08X\n", i);
726*53ee8cc1Swenshuai.xi //ULOGD("Utopia","\t len = %08X\n", len);
727*53ee8cc1Swenshuai.xi op = 1;
728*53ee8cc1Swenshuai.xi u16Counter = 0 ;
729*53ee8cc1Swenshuai.xi //ULOGD("Utopia","\t (B=0x%x)(Src=0x%x)Data =",i,srcaddr);
730*53ee8cc1Swenshuai.xi while(len--)
731*53ee8cc1Swenshuai.xi {
732*53ee8cc1Swenshuai.xi u16Counter ++ ;
733*53ee8cc1Swenshuai.xi //ULOGD("Utopia","file: %s, line: %d\n", __FILE__, __LINE__);
734*53ee8cc1Swenshuai.xi //pU8Data = (MS_U8 *)(srcaddr|0x80000000);
735*53ee8cc1Swenshuai.xi #if OBA2
736*53ee8cc1Swenshuai.xi pU8Data = (MS_U8 *)(srcaddr);
737*53ee8cc1Swenshuai.xi #else
738*53ee8cc1Swenshuai.xi pU8Data = (MS_U8 *)(srcaddr|0x80000000);
739*53ee8cc1Swenshuai.xi #endif
740*53ee8cc1Swenshuai.xi Data = *pU8Data;
741*53ee8cc1Swenshuai.xi
742*53ee8cc1Swenshuai.xi #if 0
743*53ee8cc1Swenshuai.xi if(u16Counter < 0x100)
744*53ee8cc1Swenshuai.xi ULOGD("Utopia","0x%bx,", Data);
745*53ee8cc1Swenshuai.xi #endif
746*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x0C, Data); // write data to VD MCU 51 code sram
747*53ee8cc1Swenshuai.xi
748*53ee8cc1Swenshuai.xi srcaddr += op;
749*53ee8cc1Swenshuai.xi }
750*53ee8cc1Swenshuai.xi // ULOGD("Utopia","\n\n\n");
751*53ee8cc1Swenshuai.xi }
752*53ee8cc1Swenshuai.xi
753*53ee8cc1Swenshuai.xi #if (DBG_DUMP_LOAD_DSP_TIME==1)
754*53ee8cc1Swenshuai.xi ULOGD("Utopia","------> INTERN_DVBC Load DSP Time: (%lu)\n", msAPI_Timer_DiffTimeFromNow(u32Time)) ;
755*53ee8cc1Swenshuai.xi #endif
756*53ee8cc1Swenshuai.xi
757*53ee8cc1Swenshuai.xi #endif
758*53ee8cc1Swenshuai.xi
759*53ee8cc1Swenshuai.xi //// Content verification ////
760*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia",">Verify Code...\n"));
761*53ee8cc1Swenshuai.xi
762*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x04, 0x00); // sram address low byte
763*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x05, 0x00); // sram address high byte
764*53ee8cc1Swenshuai.xi
765*53ee8cc1Swenshuai.xi #ifdef INTERN_DVBC_LOAD_FW_FROM_CODE_MEMORY
766*53ee8cc1Swenshuai.xi for ( i = 0; i < sizeof(INTERN_DVBC_table); i++)
767*53ee8cc1Swenshuai.xi {
768*53ee8cc1Swenshuai.xi udata = HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x10); // read sram data
769*53ee8cc1Swenshuai.xi if (udata != INTERN_DVBC_table[i])
770*53ee8cc1Swenshuai.xi {
771*53ee8cc1Swenshuai.xi ULOGE("Utopia",">fail add = 0x%x\n", i);
772*53ee8cc1Swenshuai.xi ULOGE("Utopia",">code = 0x%x\n", INTERN_DVBC_table[i]);
773*53ee8cc1Swenshuai.xi ULOGE("Utopia",">data = 0x%x\n", udata);
774*53ee8cc1Swenshuai.xi
775*53ee8cc1Swenshuai.xi if (fail_cnt > 10)
776*53ee8cc1Swenshuai.xi {
777*53ee8cc1Swenshuai.xi ULOGE("Utopia",">DVB-C DSP Loadcode fail!");
778*53ee8cc1Swenshuai.xi return false;
779*53ee8cc1Swenshuai.xi }
780*53ee8cc1Swenshuai.xi fail_cnt++;
781*53ee8cc1Swenshuai.xi }
782*53ee8cc1Swenshuai.xi }
783*53ee8cc1Swenshuai.xi #else
784*53ee8cc1Swenshuai.xi for (i=0;i<=SizeBy4K;i++)
785*53ee8cc1Swenshuai.xi {
786*53ee8cc1Swenshuai.xi if(i==SizeBy4K)
787*53ee8cc1Swenshuai.xi len=BinInfo.B_Len%0x1000;
788*53ee8cc1Swenshuai.xi else
789*53ee8cc1Swenshuai.xi len=0x1000;
790*53ee8cc1Swenshuai.xi
791*53ee8cc1Swenshuai.xi srcaddr = u32GEAddr+(0x1000*i);
792*53ee8cc1Swenshuai.xi //printf("\t i = %08LX\n", i);
793*53ee8cc1Swenshuai.xi //printf("\t len = %08LX\n", len);
794*53ee8cc1Swenshuai.xi op = 1;
795*53ee8cc1Swenshuai.xi u16Counter = 0 ;
796*53ee8cc1Swenshuai.xi //printf("\t (B=0x%bx)(Src=0x%x)Data =",i,srcaddr);
797*53ee8cc1Swenshuai.xi while(len--)
798*53ee8cc1Swenshuai.xi {
799*53ee8cc1Swenshuai.xi u16Counter ++ ;
800*53ee8cc1Swenshuai.xi //printf("file: %s, line: %d\n", __FILE__, __LINE__);
801*53ee8cc1Swenshuai.xi //pU8Data = (MS_U8 *)(srcaddr|0x80000000);
802*53ee8cc1Swenshuai.xi #if OBA2
803*53ee8cc1Swenshuai.xi pU8Data = (MS_U8 *)(srcaddr);
804*53ee8cc1Swenshuai.xi #else
805*53ee8cc1Swenshuai.xi pU8Data = (MS_U8 *)(srcaddr|0x80000000);
806*53ee8cc1Swenshuai.xi #endif
807*53ee8cc1Swenshuai.xi Data = *pU8Data;
808*53ee8cc1Swenshuai.xi
809*53ee8cc1Swenshuai.xi #if 0
810*53ee8cc1Swenshuai.xi if(u16Counter < 0x100)
811*53ee8cc1Swenshuai.xi ULOGD("Utopia","0x%bx,", Data);
812*53ee8cc1Swenshuai.xi #endif
813*53ee8cc1Swenshuai.xi udata = HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x10); // read sram data
814*53ee8cc1Swenshuai.xi if (udata != Data)
815*53ee8cc1Swenshuai.xi {
816*53ee8cc1Swenshuai.xi ULOGE("Utopia",">fail add = 0x%lx\n", (MS_U32)((i*0x1000)+(0x1000-len)));
817*53ee8cc1Swenshuai.xi ULOGE("Utopia",">code = 0x%x\n", Data);
818*53ee8cc1Swenshuai.xi ULOGE("Utopia",">data = 0x%x\n", udata);
819*53ee8cc1Swenshuai.xi
820*53ee8cc1Swenshuai.xi if (fail_cnt++ > 10)
821*53ee8cc1Swenshuai.xi {
822*53ee8cc1Swenshuai.xi ULOGE("Utopia",">DVB-C DSP Loadcode fail!");
823*53ee8cc1Swenshuai.xi return false;
824*53ee8cc1Swenshuai.xi }
825*53ee8cc1Swenshuai.xi }
826*53ee8cc1Swenshuai.xi
827*53ee8cc1Swenshuai.xi srcaddr += op;
828*53ee8cc1Swenshuai.xi }
829*53ee8cc1Swenshuai.xi // printf("\n\n\n");
830*53ee8cc1Swenshuai.xi }
831*53ee8cc1Swenshuai.xi #endif
832*53ee8cc1Swenshuai.xi
833*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x50); // diable auto-increase
834*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x00); // disable "vdmcu51_if"
835*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x01, 0x01); // enable SRAM
836*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x00); // release VD_MCU
837*53ee8cc1Swenshuai.xi
838*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia",">DSP Loadcode done."));
839*53ee8cc1Swenshuai.xi //while(load_data_variable);
840*53ee8cc1Swenshuai.xi #if 0
841*53ee8cc1Swenshuai.xi INTERN_DVBC_Config(6875, 128, 36125, 0,1);
842*53ee8cc1Swenshuai.xi INTERN_DVBC_Active(ENABLE);
843*53ee8cc1Swenshuai.xi while(1);
844*53ee8cc1Swenshuai.xi #endif
845*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101E3E, 0x04); // DVBT = BIT1 -> 0x02
846*53ee8cc1Swenshuai.xi
847*53ee8cc1Swenshuai.xi return TRUE;
848*53ee8cc1Swenshuai.xi }
849*53ee8cc1Swenshuai.xi
850*53ee8cc1Swenshuai.xi /***********************************************************************************
851*53ee8cc1Swenshuai.xi Subject: DVB-T CLKGEN initialized function
852*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Power_On_Initialization
853*53ee8cc1Swenshuai.xi Parmeter:
854*53ee8cc1Swenshuai.xi Return: MS_BOOL
855*53ee8cc1Swenshuai.xi Remark:
856*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBC_InitClkgen(MS_BOOL bRFAGCTristateEnable)857*53ee8cc1Swenshuai.xi void INTERN_DVBC_InitClkgen(MS_BOOL bRFAGCTristateEnable)
858*53ee8cc1Swenshuai.xi {
859*53ee8cc1Swenshuai.xi MS_U8 temp_val;
860*53ee8cc1Swenshuai.xi //move to drvSYS MS_U8 tmp;
861*53ee8cc1Swenshuai.xi // MS_U8 udatatemp = 0x00;
862*53ee8cc1Swenshuai.xi /************************************************************************
863*53ee8cc1Swenshuai.xi * T10 U01
864*53ee8cc1Swenshuai.xi * This bit0 is mux for DMD muc and HK,
865*53ee8cc1Swenshuai.xi * bit0: 0:HK can rw bank 0x1120, 1: DMD mcu can rw bank 0x1120;
866*53ee8cc1Swenshuai.xi ************************************************************************/
867*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101E39, 0x00); //mux from DMD MCU to HK.
868*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x112003, (HAL_DMD_RIU_ReadByte(0x112003)&(~(BIT(5))))); // Release Ana misc resest
869*53ee8cc1Swenshuai.xi // CLK_DMDMCU clock setting
870*53ee8cc1Swenshuai.xi // [0] disable clock
871*53ee8cc1Swenshuai.xi // [1] invert clock
872*53ee8cc1Swenshuai.xi // [4:2]
873*53ee8cc1Swenshuai.xi // 000:170 MHz(MPLL_DIV_BUf)
874*53ee8cc1Swenshuai.xi // 001:160MHz
875*53ee8cc1Swenshuai.xi // 010:144MHz
876*53ee8cc1Swenshuai.xi // 011:123MHz
877*53ee8cc1Swenshuai.xi // 100:108MHz
878*53ee8cc1Swenshuai.xi // 101:mem_clcok
879*53ee8cc1Swenshuai.xi // 110:mem_clock div 2
880*53ee8cc1Swenshuai.xi // 111:select XTAL
881*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x10331f,0x00);
882*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331e,0x10);
883*53ee8cc1Swenshuai.xi
884*53ee8cc1Swenshuai.xi // set parallet ts clock
885*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h00, 2'b11, 16'h0511);
886*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h00, 2'b11, 16'h0511);
887*53ee8cc1Swenshuai.xi // wriu 0x103301 0x06
888*53ee8cc1Swenshuai.xi // wriu 0x103300 0x19
889*53ee8cc1Swenshuai.xi
890*53ee8cc1Swenshuai.xi
891*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103301,0x07);//0x060b,7.2M
892*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
893*53ee8cc1Swenshuai.xi temp_val|=0x07;
894*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
895*53ee8cc1Swenshuai.xi
896*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300,0x13);
897*53ee8cc1Swenshuai.xi
898*53ee8cc1Swenshuai.xi // enable atsc, DVBTC ts clock
899*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h04, 2'b11, 16'h0000);
900*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h04, 2'b11, 16'h0000);
901*53ee8cc1Swenshuai.xi // wriu 0x103309 0x00
902*53ee8cc1Swenshuai.xi // wriu 0x103308 0x00
903*53ee8cc1Swenshuai.xi
904*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309,0x00);
905*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308,0x00); //Messi 0x00// Nike
906*53ee8cc1Swenshuai.xi
907*53ee8cc1Swenshuai.xi // enable dvbc adc clock
908*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0a, 2'b11, 16'h0000);
909*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0a, 2'b11, 16'h0000);
910*53ee8cc1Swenshuai.xi // wriu 0x103315 0x00
911*53ee8cc1Swenshuai.xi // wriu 0x103314 0x00
912*53ee8cc1Swenshuai.xi
913*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103315,0x00);
914*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103314,0x00);
915*53ee8cc1Swenshuai.xi
916*53ee8cc1Swenshuai.xi
917*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103302,0x01);
918*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103302,0x00);
919*53ee8cc1Swenshuai.xi
920*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f29,0x00);
921*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f28,0x04);
922*53ee8cc1Swenshuai.xi
923*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f03,0x04);
924*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f02,0x04);
925*53ee8cc1Swenshuai.xi
926*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f07,0x04);
927*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f06,0x00);
928*53ee8cc1Swenshuai.xi // enable vif DAC clock
929*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0d, 2'b11, 16'h0000);
930*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0d, 2'b11, 16'h0000);
931*53ee8cc1Swenshuai.xi // wriu 0x10331b 0x00
932*53ee8cc1Swenshuai.xi // wriu 0x10331a 0x00
933*53ee8cc1Swenshuai.xi
934*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x10331b,0x00);
935*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x10331a,0x00);
936*53ee8cc1Swenshuai.xi
937*53ee8cc1Swenshuai.xi // Select MPLLDIV2
938*53ee8cc1Swenshuai.xi // [0] : reg_atsc_adc_sel_mplldiv2
939*53ee8cc1Swenshuai.xi // [1] : reg_atsc_eq_sel_mplldiv2
940*53ee8cc1Swenshuai.xi // [2] : reg_eq25_sel_mplldiv3
941*53ee8cc1Swenshuai.xi // [3] : reg_p4_cfo_sel_eq25
942*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_DMD_TOP>>1)+7'h14, 2'b01, 16'h0003);
943*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_DMD_TOP>>1)+7'h14, 2'b01, 16'h0003);
944*53ee8cc1Swenshuai.xi // wriu 0x112028 0x03
945*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f28,0x04); // Eiffel // Nike MOVE to DMDMCU
946*53ee8cc1Swenshuai.xi
947*53ee8cc1Swenshuai.xi
948*53ee8cc1Swenshuai.xi // Select MPLLDIV2
949*53ee8cc1Swenshuai.xi // [0] : reg_fed_srd_on
950*53ee8cc1Swenshuai.xi // [1] : reg_dvbt_new_tdsfo_on
951*53ee8cc1Swenshuai.xi // [2] : reg_dvbc_p4_cfo_on
952*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_DMD_TOP>>1)+7'h15, 2'b01, 16'h0001);
953*53ee8cc1Swenshuai.xi // wriu 0x111f2a 0x01
954*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f2a,0x01); // Eiffel has, Nike mark
955*53ee8cc1Swenshuai.xi
956*53ee8cc1Swenshuai.xi
957*53ee8cc1Swenshuai.xi // *** Set register at CLKGEN_DMD
958*53ee8cc1Swenshuai.xi // enable atsc clock
959*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h01, 2'b11, 16'h0404);
960*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h01, 2'b11, 16'h0404);
961*53ee8cc1Swenshuai.xi // wriu 0x111f03 0x04
962*53ee8cc1Swenshuai.xi // wriu 0x111f02 0x04
963*53ee8cc1Swenshuai.xi
964*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f03,0x00);
965*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f02,0x00);
966*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f03,0x04); // Eiffle has, Nike mark
967*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f02,0x04); // Eiffle has, Nike mark
968*53ee8cc1Swenshuai.xi
969*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h02, 2'b11, 16'h0000);
970*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h02, 2'b11, 16'h0000);
971*53ee8cc1Swenshuai.xi // wriu 0x111f05 0x00
972*53ee8cc1Swenshuai.xi // wriu 0x111f04 0x00
973*53ee8cc1Swenshuai.xi
974*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f05,0x00); // Eiffle has, Nike mark
975*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f04,0x00); // Eiffle has, Nike mark
976*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h03, 2'b11, 16'h0404);
977*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h03, 2'b11, 16'h0404);
978*53ee8cc1Swenshuai.xi // wriu 0x111f07 0x04
979*53ee8cc1Swenshuai.xi // wriu 0x111f06 0x04
980*53ee8cc1Swenshuai.xi
981*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f07,0x00);
982*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f06,0x00);
983*53ee8cc1Swenshuai.xi
984*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f07,0x04); // Eiffle has, Nike mark
985*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f06,0x00); // Eiffle has, Nike mark
986*53ee8cc1Swenshuai.xi
987*53ee8cc1Swenshuai.xi // enable clk_atsc_adcd_sync
988*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h05, 2'b11, 16'h0000);
989*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h05, 2'b11, 16'h0000);
990*53ee8cc1Swenshuai.xi // wriu 0x111f0b 0x00
991*53ee8cc1Swenshuai.xi // wriu 0x111f0a 0x00
992*53ee8cc1Swenshuai.xi
993*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0b,0x00);
994*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0a,0x00);
995*53ee8cc1Swenshuai.xi
996*53ee8cc1Swenshuai.xi // enable dvbt inner clock
997*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h06, 2'b11, 16'h0000);
998*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h06, 2'b11, 16'h0000);
999*53ee8cc1Swenshuai.xi // wriu 0x111f0d 0x00
1000*53ee8cc1Swenshuai.xi // wriu 0x111f0c 0x00
1001*53ee8cc1Swenshuai.xi
1002*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0d,0x00);
1003*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0c,0x00);
1004*53ee8cc1Swenshuai.xi
1005*53ee8cc1Swenshuai.xi // enable dvbt inner clock
1006*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h07, 2'b11, 16'h0000);
1007*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h07, 2'b11, 16'h0000);
1008*53ee8cc1Swenshuai.xi // wriu 0x111f0f 0x00
1009*53ee8cc1Swenshuai.xi // wriu 0x111f0e 0x00
1010*53ee8cc1Swenshuai.xi
1011*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0f,0x00);
1012*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0e,0x00);
1013*53ee8cc1Swenshuai.xi
1014*53ee8cc1Swenshuai.xi // enable dvbt inner clock
1015*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h08, 2'b11, 16'h0000);
1016*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h08, 2'b11, 16'h0000);
1017*53ee8cc1Swenshuai.xi // wriu 0x111f11 0x00
1018*53ee8cc1Swenshuai.xi // wriu 0x111f10 0x00
1019*53ee8cc1Swenshuai.xi
1020*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f11,0x00);
1021*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f10,0x00);
1022*53ee8cc1Swenshuai.xi
1023*53ee8cc1Swenshuai.xi // enable dvbc outer clock
1024*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h09, 2'b11, 16'h0000);
1025*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h09, 2'b11, 16'h0000);
1026*53ee8cc1Swenshuai.xi // wriu 0x111f13 0x00
1027*53ee8cc1Swenshuai.xi // wriu 0x111f12 0x00
1028*53ee8cc1Swenshuai.xi
1029*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f13,0x00);
1030*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f12,0x00);
1031*53ee8cc1Swenshuai.xi
1032*53ee8cc1Swenshuai.xi // enable dvbc inner-c clock
1033*53ee8cc1Swenshuai.xi // [11:8]: reg_ckg_dvbtc_innc
1034*53ee8cc1Swenshuai.xi // [0] : disable clock
1035*53ee8cc1Swenshuai.xi // [1] : invert clock
1036*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1037*53ee8cc1Swenshuai.xi // 00: clk_dmdadc
1038*53ee8cc1Swenshuai.xi // 01: reserved
1039*53ee8cc1Swenshuai.xi // 10: reserved
1040*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1041*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h0a, 2'b11, 16'h0000);
1042*53ee8cc1Swenshuai.xi
1043*53ee8cc1Swenshuai.xi // enable dvbc inner-c clock
1044*53ee8cc1Swenshuai.xi // [11:8]: reg_ckg_dvbtc_innc
1045*53ee8cc1Swenshuai.xi // [0] : disable clock
1046*53ee8cc1Swenshuai.xi // [1] : invert clock
1047*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1048*53ee8cc1Swenshuai.xi // 00: clk_dmdadc
1049*53ee8cc1Swenshuai.xi // 01: reserved
1050*53ee8cc1Swenshuai.xi // 10: reserved
1051*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1052*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h0a, 2'b11, 16'h0000);
1053*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h0a, 2'b11, 16'h0000);
1054*53ee8cc1Swenshuai.xi // wriu 0x111f15 0x00
1055*53ee8cc1Swenshuai.xi // wriu 0x111f14 0x00
1056*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f15,0x00); // nike has
1057*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f14,0x00); // nike has
1058*53ee8cc1Swenshuai.xi
1059*53ee8cc1Swenshuai.xi // enable dvbc eq
1060*53ee8cc1Swenshuai.xi // [3:0] : reg_ckg_dvbtc_eq8x
1061*53ee8cc1Swenshuai.xi // [0] : disable clock
1062*53ee8cc1Swenshuai.xi // [1] : invert clock
1063*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1064*53ee8cc1Swenshuai.xi // 00: clk_dmplldiv3_div2
1065*53ee8cc1Swenshuai.xi // 01: reserved
1066*53ee8cc1Swenshuai.xi // 10: reserved
1067*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1068*53ee8cc1Swenshuai.xi // [12:8]: reg_ckg_dvbtc_eq
1069*53ee8cc1Swenshuai.xi // [0] : disable clock
1070*53ee8cc1Swenshuai.xi // [1] : invert clock
1071*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1072*53ee8cc1Swenshuai.xi // 00: clk_dmplldiv3_div16
1073*53ee8cc1Swenshuai.xi // 01: reserved
1074*53ee8cc1Swenshuai.xi // 10: reserved
1075*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1076*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h0b, 2'b11, 16'h0000);
1077*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h0b, 2'b11, 16'h0000);
1078*53ee8cc1Swenshuai.xi // wriu 0x111f17 0x00
1079*53ee8cc1Swenshuai.xi // wriu 0x111f16 0x00
1080*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f17,0x00); // nike has
1081*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f16,0x00); // nike has
1082*53ee8cc1Swenshuai.xi
1083*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f19,0x00);
1084*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f18,0x00);
1085*53ee8cc1Swenshuai.xi
1086*53ee8cc1Swenshuai.xi
1087*53ee8cc1Swenshuai.xi // [9:8] : reg_ckg_adc1x_eq1x
1088*53ee8cc1Swenshuai.xi // [13:12] : reg_ckg_adc0p5x_eq0p5x
1089*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h24, 2'b10, 16'h0000);
1090*53ee8cc1Swenshuai.xi // wriu 0x111f49 0x00
1091*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f49,0x00); // Eiffel for power4CFO open clock
1092*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f48,0x00); // Eiffel for power4CFO open clock
1093*53ee8cc1Swenshuai.xi // enable sram clock
1094*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h0c, 2'b11, 16'h0000);
1095*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h0c, 2'b11, 16'h0000);
1096*53ee8cc1Swenshuai.xi // wriu 0x111f19 0x00
1097*53ee8cc1Swenshuai.xi // wriu 0x111f18 0x00
1098*53ee8cc1Swenshuai.xi
1099*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f4b,0x00);
1100*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f4a,0x00);
1101*53ee8cc1Swenshuai.xi
1102*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f4c,0x11);
1103*53ee8cc1Swenshuai.xi // enable vif clock
1104*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h0e, 2'b11, 16'h0000);
1105*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h0e, 2'b11, 16'h0000);
1106*53ee8cc1Swenshuai.xi // wriu 0x111f1d 0x00
1107*53ee8cc1Swenshuai.xi // wriu 0x111f1c 0x00
1108*53ee8cc1Swenshuai.xi
1109*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x111f1d,0x00);
1110*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x111f1c,0x00);
1111*53ee8cc1Swenshuai.xi
1112*53ee8cc1Swenshuai.xi // enable DEMODE-DMA clock
1113*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h10, 2'b11, 16'h0000);
1114*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h10, 2'b11, 16'h0000);
1115*53ee8cc1Swenshuai.xi // wriu 0x111f21 0x00
1116*53ee8cc1Swenshuai.xi // wriu 0x111f20 0x00
1117*53ee8cc1Swenshuai.xi
1118*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x111f21,0x00);
1119*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x111f20,0x00);
1120*53ee8cc1Swenshuai.xi // select clock
1121*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h11, 2'b11, 16'h0444);
1122*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h11, 2'b11, 16'h0444);
1123*53ee8cc1Swenshuai.xi // wriu 0x111f23 0x04
1124*53ee8cc1Swenshuai.xi // wriu 0x111f22 0x44
1125*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f23,0x00);
1126*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f22,0x00);
1127*53ee8cc1Swenshuai.xi
1128*53ee8cc1Swenshuai.xi // select clock
1129*53ee8cc1Swenshuai.xi // [3:0] : reg_ckg_frontend
1130*53ee8cc1Swenshuai.xi // [0] : disable clock
1131*53ee8cc1Swenshuai.xi // [1] : invert clock
1132*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1133*53ee8cc1Swenshuai.xi // 00: select clk_dmplldiv2_div7_div2(24.85 MHz, ATSC)
1134*53ee8cc1Swenshuai.xi // 01: select clk_dmdadc (48 MHz, DVBT/C)
1135*53ee8cc1Swenshuai.xi // 10: reserved
1136*53ee8cc1Swenshuai.xi // 11: select DFT_CLK
1137*53ee8cc1Swenshuai.xi // [7:4] : reg_ckg_tr
1138*53ee8cc1Swenshuai.xi // [0] : disable clock
1139*53ee8cc1Swenshuai.xi // [1] : invert clock
1140*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1141*53ee8cc1Swenshuai.xi // 00: select clk_dmplldiv2_div7_div2(24.85 MHz, ATSC)
1142*53ee8cc1Swenshuai.xi // 01: select clk_dmdadc (48 MHz, DVBT/C)
1143*53ee8cc1Swenshuai.xi // 10: reserved
1144*53ee8cc1Swenshuai.xi // 11: select DFT_CLK
1145*53ee8cc1Swenshuai.xi // [11:8]: reg_ckg_acifir
1146*53ee8cc1Swenshuai.xi // [0] : disable clock
1147*53ee8cc1Swenshuai.xi // [1] : invert clock
1148*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1149*53ee8cc1Swenshuai.xi // 00: select clk_dmplldiv2_div7_div2(24.85 MHz, ATSC)
1150*53ee8cc1Swenshuai.xi // 01: select clk_dmdadc (48 MHz, DVBT/C)
1151*53ee8cc1Swenshuai.xi // 10: clk_dmplldiv10_div2 (43.2 MHz, VIF)
1152*53ee8cc1Swenshuai.xi // 11: select DFT_CLK
1153*53ee8cc1Swenshuai.xi // [15:12]: reg_ckg_frontend_d2
1154*53ee8cc1Swenshuai.xi // [0] : disable clock
1155*53ee8cc1Swenshuai.xi // [1] : invert clock
1156*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h11, 2'b11, 16'h0444); // ???
1157*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f23,0x04);
1158*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f22,0x44);
1159*53ee8cc1Swenshuai.xi
1160*53ee8cc1Swenshuai.xi
1161*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f71,0x14);
1162*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f70,0x41);
1163*53ee8cc1Swenshuai.xi
1164*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f77,0x00);
1165*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f76,0x00);
1166*53ee8cc1Swenshuai.xi
1167*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f4f,0x00);
1168*53ee8cc1Swenshuai.xi
1169*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f81,0x00);
1170*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f80,0x00);
1171*53ee8cc1Swenshuai.xi
1172*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f83,0x00);
1173*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f82,0x00);
1174*53ee8cc1Swenshuai.xi
1175*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f85,0x00);
1176*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f84,0x00);
1177*53ee8cc1Swenshuai.xi
1178*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f87,0x00);
1179*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f86,0x00);
1180*53ee8cc1Swenshuai.xi
1181*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f8d,0x11);
1182*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f8c,0x01);
1183*53ee8cc1Swenshuai.xi
1184*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f8f,0x00);
1185*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f8e,0x41);
1186*53ee8cc1Swenshuai.xi
1187*53ee8cc1Swenshuai.xi
1188*53ee8cc1Swenshuai.xi // Turn on New symbol rate detection
1189*53ee8cc1Swenshuai.xi // [3] : reg_dvbt_new_tdsfo_on
1190*53ee8cc1Swenshuai.xi // [2] : reg_fed_srd_on
1191*53ee8cc1Swenshuai.xi // `M3_RIU_W( (`RIUBASE_DMD_TOP_M3>>1)+7'h00, 2'b01, 16'h0004);
1192*53ee8cc1Swenshuai.xi // `M3_RIU_W( (`RIUBASE_DMD_TOP_M3>>1)+7'h00, 2'b01, 16'h0004);
1193*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x112000, 0x04); // Eiffel
1194*53ee8cc1Swenshuai.xi
1195*53ee8cc1Swenshuai.xi
1196*53ee8cc1Swenshuai.xi // ----------------------------------------------
1197*53ee8cc1Swenshuai.xi // start demod CLKGEN setting
1198*53ee8cc1Swenshuai.xi // ----------------------------------------------
1199*53ee8cc1Swenshuai.xi // select DMD MCU
1200*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CHIP>>1)+7'h1c, 2'b10, 16'h0300);
1201*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CHIP>>1)+7'h1c, 2'b10, 16'h0300);
1202*53ee8cc1Swenshuai.xi // [0] 0:TOP HK; 1:DMDMCU
1203*53ee8cc1Swenshuai.xi // [1] 0:DMDANAQ HK; 1:DMDMCU
1204*53ee8cc1Swenshuai.xi // begin BY temp patch
1205*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x1120A0,0x00); // wreg vdbank_DMD_ANA_MISC+0x20 0x0000
1206*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x1120A1,0x00); // wreg vdbank_DMD_ANA_MISC+0x20 0x0000
1207*53ee8cc1Swenshuai.xi // end
1208*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39,0x03);
1209*53ee8cc1Swenshuai.xi
1210*53ee8cc1Swenshuai.xi // ----------------------------------------------
1211*53ee8cc1Swenshuai.xi // Turn TSP
1212*53ee8cc1Swenshuai.xi // ----------------------------------------------
1213*53ee8cc1Swenshuai.xi // set the ts0_clk from demod
1214*53ee8cc1Swenshuai.xi // [3:0]: CLK_TS0 clock setting
1215*53ee8cc1Swenshuai.xi // [0] : disable
1216*53ee8cc1Swenshuai.xi // [1] : invert clock
1217*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1218*53ee8cc1Swenshuai.xi // 00: select TS0_CLK
1219*53ee8cc1Swenshuai.xi // 01: select TS1_CLK
1220*53ee8cc1Swenshuai.xi // 10: reserved
1221*53ee8cc1Swenshuai.xi // 11: clk_demod_ts_p
1222*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN0>>1)+7'h28 , 2'b11, 16'h000c);
1223*53ee8cc1Swenshuai.xi
1224*53ee8cc1Swenshuai.xi // PWDN_REF_eco => reg_reserve0[10] = 0
1225*53ee8cc1Swenshuai.xi // `RIU_W( (`RIUBASE_PM_SLEEP>>1)+7'h09, 2'b10, 16'h0100); // 16'bxxxx_x0xx_xxxx_xxxx=> need change channel!!!
1226*53ee8cc1Swenshuai.xi // `RIU_W( (`RIUBASE_PM_SLEEP>>1)+7'h09, 2'b10, 16'h0100); // 16'bxxxx_x0xx_xxxx_xxxx=> need change channel!!!
1227*53ee8cc1Swenshuai.xi // swch 3
1228*53ee8cc1Swenshuai.xi // wriu 0x000e13 0x01
1229*53ee8cc1Swenshuai.xi
1230*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103c0e,0x01);
1231*53ee8cc1Swenshuai.xi }
1232*53ee8cc1Swenshuai.xi
1233*53ee8cc1Swenshuai.xi /***********************************************************************************
1234*53ee8cc1Swenshuai.xi Subject: Power on initialized function
1235*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Power_On_Initialization
1236*53ee8cc1Swenshuai.xi Parmeter:
1237*53ee8cc1Swenshuai.xi Return: MS_BOOL
1238*53ee8cc1Swenshuai.xi Remark:
1239*53ee8cc1Swenshuai.xi ************************************************************************************/
1240*53ee8cc1Swenshuai.xi
INTERN_DVBC_Power_On_Initialization(MS_BOOL bRFAGCTristateEnable,MS_U8 u8ADCIQMode,MS_U8 u8PadSel,MS_BOOL bPGAEnable,MS_U8 u8PGAGain,const MS_U8 * u8DMD_DVBC_DSPRegInitExt,MS_U8 u8DMD_DVBC_DSPRegInitSize)1241*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Power_On_Initialization(MS_BOOL bRFAGCTristateEnable, MS_U8 u8ADCIQMode, MS_U8 u8PadSel, MS_BOOL bPGAEnable, MS_U8 u8PGAGain, const MS_U8 *u8DMD_DVBC_DSPRegInitExt, MS_U8 u8DMD_DVBC_DSPRegInitSize)
1242*53ee8cc1Swenshuai.xi {
1243*53ee8cc1Swenshuai.xi MS_U8 status = true;
1244*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","INTERN_DVBC_Power_On_Initialization\n"));
1245*53ee8cc1Swenshuai.xi
1246*53ee8cc1Swenshuai.xi #if defined(PWS_ENABLE)
1247*53ee8cc1Swenshuai.xi Mapi_PWS_Stop_VDMCU();
1248*53ee8cc1Swenshuai.xi #endif
1249*53ee8cc1Swenshuai.xi
1250*53ee8cc1Swenshuai.xi INTERN_DVBC_InitClkgen(bRFAGCTristateEnable);
1251*53ee8cc1Swenshuai.xi HAL_DMD_ADC_IQ_Switch(u8ADCIQMode, u8PadSel, bPGAEnable, u8PGAGain);
1252*53ee8cc1Swenshuai.xi //// Firmware download //////////
1253*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","INTERN_DVBC Load DSP...\n"));
1254*53ee8cc1Swenshuai.xi //MsOS_DelayTask(100);
1255*53ee8cc1Swenshuai.xi
1256*53ee8cc1Swenshuai.xi //if (HAL_DMD_RIU_ReadByte(0x101E3E) != 0x04) // DVBT = BIT1 -> 0x02
1257*53ee8cc1Swenshuai.xi {
1258*53ee8cc1Swenshuai.xi if (INTERN_DVBC_LoadDSPCode() == FALSE)
1259*53ee8cc1Swenshuai.xi {
1260*53ee8cc1Swenshuai.xi ULOGE("Utopia","DVB-C Load DSP Code Fail\n");
1261*53ee8cc1Swenshuai.xi return FALSE;
1262*53ee8cc1Swenshuai.xi }
1263*53ee8cc1Swenshuai.xi else
1264*53ee8cc1Swenshuai.xi {
1265*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","DVB-C Load DSP Code OK\n"));
1266*53ee8cc1Swenshuai.xi }
1267*53ee8cc1Swenshuai.xi }
1268*53ee8cc1Swenshuai.xi
1269*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_Reset();
1270*53ee8cc1Swenshuai.xi
1271*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_DSPReg_Init(u8DMD_DVBC_DSPRegInitExt, u8DMD_DVBC_DSPRegInitSize);
1272*53ee8cc1Swenshuai.xi
1273*53ee8cc1Swenshuai.xi return status;
1274*53ee8cc1Swenshuai.xi }
1275*53ee8cc1Swenshuai.xi
1276*53ee8cc1Swenshuai.xi /************************************************************************************************
1277*53ee8cc1Swenshuai.xi Subject: Driving control
1278*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Driving_Control
1279*53ee8cc1Swenshuai.xi Parmeter: bInversionEnable : TRUE For High
1280*53ee8cc1Swenshuai.xi Return: void
1281*53ee8cc1Swenshuai.xi Remark:
1282*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBC_Driving_Control(MS_BOOL bEnable)1283*53ee8cc1Swenshuai.xi void INTERN_DVBC_Driving_Control(MS_BOOL bEnable)
1284*53ee8cc1Swenshuai.xi {
1285*53ee8cc1Swenshuai.xi MS_U8 u8Temp;
1286*53ee8cc1Swenshuai.xi
1287*53ee8cc1Swenshuai.xi u8Temp = HAL_DMD_RIU_ReadByte(0x101E10);
1288*53ee8cc1Swenshuai.xi
1289*53ee8cc1Swenshuai.xi if (bEnable)
1290*53ee8cc1Swenshuai.xi {
1291*53ee8cc1Swenshuai.xi u8Temp = u8Temp | 0x01; //bit0: clk, bit1~8:data , bit9: sync, bit10:valid
1292*53ee8cc1Swenshuai.xi }
1293*53ee8cc1Swenshuai.xi else
1294*53ee8cc1Swenshuai.xi {
1295*53ee8cc1Swenshuai.xi u8Temp = u8Temp & (~0x01);
1296*53ee8cc1Swenshuai.xi }
1297*53ee8cc1Swenshuai.xi
1298*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","---> INTERN_DVBC_Driving_Control(Bit0) = 0x%x \n",u8Temp));
1299*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101E10, u8Temp);
1300*53ee8cc1Swenshuai.xi }
1301*53ee8cc1Swenshuai.xi /************************************************************************************************
1302*53ee8cc1Swenshuai.xi Subject: Clk Inversion control
1303*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Clk_Inversion_Control
1304*53ee8cc1Swenshuai.xi Parmeter: bInversionEnable : TRUE For Inversion Action
1305*53ee8cc1Swenshuai.xi Return: void
1306*53ee8cc1Swenshuai.xi Remark:
1307*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBC_Clk_Inversion_Control(MS_BOOL bInversionEnable)1308*53ee8cc1Swenshuai.xi void INTERN_DVBC_Clk_Inversion_Control(MS_BOOL bInversionEnable)
1309*53ee8cc1Swenshuai.xi {
1310*53ee8cc1Swenshuai.xi MS_U8 u8Temp;
1311*53ee8cc1Swenshuai.xi
1312*53ee8cc1Swenshuai.xi u8Temp = HAL_DMD_RIU_ReadByte(0x103301);
1313*53ee8cc1Swenshuai.xi
1314*53ee8cc1Swenshuai.xi if (bInversionEnable)
1315*53ee8cc1Swenshuai.xi {
1316*53ee8cc1Swenshuai.xi u8Temp = u8Temp | 0x02; //bit 9: clk inv
1317*53ee8cc1Swenshuai.xi }
1318*53ee8cc1Swenshuai.xi else
1319*53ee8cc1Swenshuai.xi {
1320*53ee8cc1Swenshuai.xi u8Temp = u8Temp & (~0x02);
1321*53ee8cc1Swenshuai.xi }
1322*53ee8cc1Swenshuai.xi
1323*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","---> Inversion(Bit9) = 0x%x \n",u8Temp));
1324*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301, u8Temp);
1325*53ee8cc1Swenshuai.xi }
1326*53ee8cc1Swenshuai.xi /************************************************************************************************
1327*53ee8cc1Swenshuai.xi Subject: Transport stream serial/parallel control
1328*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Serial_Control
1329*53ee8cc1Swenshuai.xi Parmeter: bEnable : TRUE For serial
1330*53ee8cc1Swenshuai.xi Return: MS_BOOL :
1331*53ee8cc1Swenshuai.xi Remark:
1332*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBC_Serial_Control(MS_BOOL bEnable,MS_U8 u8TSClk)1333*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Serial_Control(MS_BOOL bEnable, MS_U8 u8TSClk)
1334*53ee8cc1Swenshuai.xi {
1335*53ee8cc1Swenshuai.xi MS_U8 status = true;
1336*53ee8cc1Swenshuai.xi MS_U8 temp_val;
1337*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia"," @INTERN_DVBC_ts... u8TSClk=%d\n", u8TSClk));
1338*53ee8cc1Swenshuai.xi
1339*53ee8cc1Swenshuai.xi if (u8TSClk == 0xFF) u8TSClk=0x13;
1340*53ee8cc1Swenshuai.xi if (bEnable) //Serial mode for TS pad
1341*53ee8cc1Swenshuai.xi {
1342*53ee8cc1Swenshuai.xi // serial
1343*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x01); // serial mode: 0x0401
1344*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x04); // reg_ckg_dvbtc_ts@0x04
1345*53ee8cc1Swenshuai.xi
1346*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300, 0x00); // serial mode 0x0400
1347*53ee8cc1Swenshuai.xi #if(INTERN_DVBC_TS_SERIAL_INVERSION == 0)
1348*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103301, 0x04); // reg_ckg_dvbtmk_ts_out_mode@0x00
1349*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1350*53ee8cc1Swenshuai.xi temp_val|=0x04;
1351*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1352*53ee8cc1Swenshuai.xi #else
1353*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x103301, 0x07); // reg_ckg_dvbtmk_ts_out_mode@0x00
1354*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1355*53ee8cc1Swenshuai.xi temp_val|=0x07;
1356*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1357*53ee8cc1Swenshuai.xi #endif
1358*53ee8cc1Swenshuai.xi //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)&0xEF); // PAD_TS1 is used as output
1359*53ee8cc1Swenshuai.xi //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)&0xE3); // PAD_TS1 Disable TS CLK PAD
1360*53ee8cc1Swenshuai.xi
1361*53ee8cc1Swenshuai.xi //// INTERN_DVBC TS Control: Serial //////////
1362*53ee8cc1Swenshuai.xi
1363*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_TS_SERIAL, TS_SERIAL);
1364*53ee8cc1Swenshuai.xi
1365*53ee8cc1Swenshuai.xi #if(INTERN_DVBC_TS_SERIAL_INVERSION == 0)
1366*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_TS_CLK_INV, 0);
1367*53ee8cc1Swenshuai.xi #else
1368*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_TS_CLK_INV, 1);
1369*53ee8cc1Swenshuai.xi #endif
1370*53ee8cc1Swenshuai.xi gsCmdPacketDVBC.cmd_code = CMD_TS_CTRL;
1371*53ee8cc1Swenshuai.xi
1372*53ee8cc1Swenshuai.xi gsCmdPacketDVBC.param[0] = TS_SERIAL;
1373*53ee8cc1Swenshuai.xi #if(INTERN_DVBC_TS_SERIAL_INVERSION == 0)
1374*53ee8cc1Swenshuai.xi gsCmdPacketDVBC.param[1] = 0;//TS_CLK_NO_INV;
1375*53ee8cc1Swenshuai.xi #else
1376*53ee8cc1Swenshuai.xi gsCmdPacketDVBC.param[1] = 1;//TS_CLK_INVERSE;
1377*53ee8cc1Swenshuai.xi #endif
1378*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_Cmd_Packet_Send(&gsCmdPacketDVBC, 2);
1379*53ee8cc1Swenshuai.xi }
1380*53ee8cc1Swenshuai.xi else
1381*53ee8cc1Swenshuai.xi {
1382*53ee8cc1Swenshuai.xi //parallel
1383*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x01); // parallel mode:0x0001
1384*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x00); // reg_ckg_dvbtc_ts@0x04
1385*53ee8cc1Swenshuai.xi
1386*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103300, 0x11); // parallel mode: 0x0511 => ts_clk=288/(2*(0x11+1))=8MHz
1387*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300, u8TSClk); // parallel mode: 0x0513 => ts_clk=288/(2*(0x16+1))=6.26MHz //@@++--
1388*53ee8cc1Swenshuai.xi #if(INTERN_DVBC_TS_PARALLEL_INVERSION == 0)
1389*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103301, 0x05); // reg_ckg_dvbtmk_ts_out_mode@0x00
1390*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1391*53ee8cc1Swenshuai.xi temp_val|=0x05;
1392*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1393*53ee8cc1Swenshuai.xi #else
1394*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103301, 0x07); // reg_ckg_dvbtmk_ts_out_mode@0x00
1395*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1396*53ee8cc1Swenshuai.xi temp_val|=0x07;
1397*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1398*53ee8cc1Swenshuai.xi #endif
1399*53ee8cc1Swenshuai.xi
1400*53ee8cc1Swenshuai.xi //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)|0x10); // PAD_TS1 is used as output
1401*53ee8cc1Swenshuai.xi //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, (HAL_DMD_RIU_ReadByte(0x101EAF)&0xC0)|0x11); // PAD_TS1 enable TS clk pad
1402*53ee8cc1Swenshuai.xi
1403*53ee8cc1Swenshuai.xi //// INTERN_DVBC TS Control: Parallel //////////
1404*53ee8cc1Swenshuai.xi
1405*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_TS_SERIAL, TS_PARALLEL);
1406*53ee8cc1Swenshuai.xi
1407*53ee8cc1Swenshuai.xi #if(INTERN_DVBC_TS_SERIAL_INVERSION == 0)
1408*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_TS_CLK_INV, 0);
1409*53ee8cc1Swenshuai.xi #else
1410*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_TS_CLK_INV, 1);
1411*53ee8cc1Swenshuai.xi #endif
1412*53ee8cc1Swenshuai.xi //// INTERN_DVBC TS Control: Parallel //////////
1413*53ee8cc1Swenshuai.xi gsCmdPacketDVBC.cmd_code = CMD_TS_CTRL;
1414*53ee8cc1Swenshuai.xi
1415*53ee8cc1Swenshuai.xi gsCmdPacketDVBC.param[0] = TS_PARALLEL;
1416*53ee8cc1Swenshuai.xi #if(INTERN_DVBC_TS_PARALLEL_INVERSION == 0)
1417*53ee8cc1Swenshuai.xi gsCmdPacketDVBC.param[1] = 0;//TS_CLK_NO_INV;
1418*53ee8cc1Swenshuai.xi #else
1419*53ee8cc1Swenshuai.xi gsCmdPacketDVBC.param[1] = 1;//TS_CLK_INVERSE;
1420*53ee8cc1Swenshuai.xi #endif
1421*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_Cmd_Packet_Send(&gsCmdPacketDVBC, 2);
1422*53ee8cc1Swenshuai.xi }
1423*53ee8cc1Swenshuai.xi
1424*53ee8cc1Swenshuai.xi #if(INTERN_DVBC_TS_SERIAL_INVERSION == 0)
1425*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","---> Inversion(Bit5) = %d \n",0 ));
1426*53ee8cc1Swenshuai.xi #else
1427*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","---> Inversion(Bit5) = %d \n",1 ));
1428*53ee8cc1Swenshuai.xi #endif
1429*53ee8cc1Swenshuai.xi
1430*53ee8cc1Swenshuai.xi INTERN_DVBC_Driving_Control(INTERN_DVBC_DTV_DRIVING_LEVEL);
1431*53ee8cc1Swenshuai.xi return status;
1432*53ee8cc1Swenshuai.xi }
1433*53ee8cc1Swenshuai.xi
1434*53ee8cc1Swenshuai.xi /************************************************************************************************
1435*53ee8cc1Swenshuai.xi Subject: TS1 output control
1436*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_PAD_TS1_Enable
1437*53ee8cc1Swenshuai.xi Parmeter: flag : TRUE For Turn on TS1, FALSE For Turn off TS1
1438*53ee8cc1Swenshuai.xi Return: void
1439*53ee8cc1Swenshuai.xi Remark:
1440*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBC_PAD_TS1_Enable(MS_BOOL flag)1441*53ee8cc1Swenshuai.xi void INTERN_DVBC_PAD_TS1_Enable(MS_BOOL flag)
1442*53ee8cc1Swenshuai.xi {
1443*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia"," @INTERN_DVBC_TS1_Enable... \n"));
1444*53ee8cc1Swenshuai.xi
1445*53ee8cc1Swenshuai.xi if(flag) // PAD_TS1 Enable TS CLK PAD
1446*53ee8cc1Swenshuai.xi {
1447*53ee8cc1Swenshuai.xi //printf("=== TS1_Enable ===\n");
1448*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)|0x10); //For T3
1449*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)|0x18); //For T4
1450*53ee8cc1Swenshuai.xi //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)|0x11); //For T8
1451*53ee8cc1Swenshuai.xi }
1452*53ee8cc1Swenshuai.xi else // PAD_TS1 Disable TS CLK PAD
1453*53ee8cc1Swenshuai.xi {
1454*53ee8cc1Swenshuai.xi //printf("=== TS1_Disable ===\n");
1455*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)&0xEF); //For T3
1456*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)&0xE3); //For T4
1457*53ee8cc1Swenshuai.xi //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)&0xC0); //For T8
1458*53ee8cc1Swenshuai.xi }
1459*53ee8cc1Swenshuai.xi }
1460*53ee8cc1Swenshuai.xi
1461*53ee8cc1Swenshuai.xi /************************************************************************************************
1462*53ee8cc1Swenshuai.xi Subject: channel change config
1463*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Config
1464*53ee8cc1Swenshuai.xi Parmeter: BW: bandwidth
1465*53ee8cc1Swenshuai.xi Return: MS_BOOL :
1466*53ee8cc1Swenshuai.xi Remark:
1467*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBC_Config(MS_U16 u16SymbolRate,DMD_DVBC_MODULATION_TYPE eQamMode,MS_U32 u32IFFreq,MS_BOOL bSpecInv,MS_BOOL bSerialTS,MS_U8 u8TSClk,MS_U16 * pu16_symbol_rate_list,MS_U8 u8_symbol_rate_list_num)1468*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Config(MS_U16 u16SymbolRate, DMD_DVBC_MODULATION_TYPE eQamMode, MS_U32 u32IFFreq, MS_BOOL bSpecInv, MS_BOOL bSerialTS, MS_U8 u8TSClk, MS_U16 *pu16_symbol_rate_list,MS_U8 u8_symbol_rate_list_num)
1469*53ee8cc1Swenshuai.xi {
1470*53ee8cc1Swenshuai.xi
1471*53ee8cc1Swenshuai.xi MS_U8 status = true;
1472*53ee8cc1Swenshuai.xi MS_U8 reg_symrate_l, reg_symrate_h;
1473*53ee8cc1Swenshuai.xi //MS_U16 u16Fc = 0;
1474*53ee8cc1Swenshuai.xi MS_U8 temp_val;
1475*53ee8cc1Swenshuai.xi // force
1476*53ee8cc1Swenshuai.xi // u16SymbolRate = 0;
1477*53ee8cc1Swenshuai.xi // eQamMode = DMD_DVBC_QAMAUTO;
1478*53ee8cc1Swenshuai.xi
1479*53ee8cc1Swenshuai.xi //pu16_symbol_rate_list = pu16_symbol_rate_list;
1480*53ee8cc1Swenshuai.xi //u8_symbol_rate_list_num = u8_symbol_rate_list_num;
1481*53ee8cc1Swenshuai.xi
1482*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia"," @INTERN_DVBC_config, SR=%d, QAM=%d, u32IFFreq=%ld, bSpecInv=%d, bSerialTS=%d, u8TSClk=%d\n",u16SymbolRate,eQamMode,u32IFFreq,bSpecInv,bSerialTS, u8TSClk));
1483*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC_TIME(ULOGD("Utopia","INTERN_DVBC_Config, t = %ld\n",MsOS_GetSystemTime()));
1484*53ee8cc1Swenshuai.xi
1485*53ee8cc1Swenshuai.xi if (u8TSClk == 0xFF) u8TSClk=0x13;
1486*53ee8cc1Swenshuai.xi
1487*53ee8cc1Swenshuai.xi /*
1488*53ee8cc1Swenshuai.xi switch(u32IFFreq)
1489*53ee8cc1Swenshuai.xi {
1490*53ee8cc1Swenshuai.xi case 36125:
1491*53ee8cc1Swenshuai.xi case 36167:
1492*53ee8cc1Swenshuai.xi case 36000:
1493*53ee8cc1Swenshuai.xi case 6000:
1494*53ee8cc1Swenshuai.xi case 4560:
1495*53ee8cc1Swenshuai.xi //u16Fc = DVBC_FS - u32IFFreq;
1496*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","Fc freq = %ld\n", DVBC_FS - u32IFFreq));
1497*53ee8cc1Swenshuai.xi break;
1498*53ee8cc1Swenshuai.xi case 44000:
1499*53ee8cc1Swenshuai.xi default:
1500*53ee8cc1Swenshuai.xi ULOGE("Utopia","IF frequency not supported\n");
1501*53ee8cc1Swenshuai.xi status = false;
1502*53ee8cc1Swenshuai.xi break;
1503*53ee8cc1Swenshuai.xi }
1504*53ee8cc1Swenshuai.xi */
1505*53ee8cc1Swenshuai.xi
1506*53ee8cc1Swenshuai.xi reg_symrate_l = (MS_U8) (u16SymbolRate & 0xff);
1507*53ee8cc1Swenshuai.xi reg_symrate_h = (MS_U8) (u16SymbolRate >> 8);
1508*53ee8cc1Swenshuai.xi
1509*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_Reset();
1510*53ee8cc1Swenshuai.xi
1511*53ee8cc1Swenshuai.xi if (eQamMode == DMD_DVBC_QAMAUTO)
1512*53ee8cc1Swenshuai.xi {
1513*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","DMD_DVBC_QAMAUTO\n"));
1514*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_OP_AUTO_SCAN_QAM, 0x01);
1515*53ee8cc1Swenshuai.xi // give default value.
1516*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_QAM, QAM);
1517*53ee8cc1Swenshuai.xi }
1518*53ee8cc1Swenshuai.xi else
1519*53ee8cc1Swenshuai.xi {
1520*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","DMD_DVBC_QAM %d\n", eQamMode));
1521*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_OP_AUTO_SCAN_QAM, 0x00);
1522*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_QAM, eQamMode);
1523*53ee8cc1Swenshuai.xi }
1524*53ee8cc1Swenshuai.xi // auto symbol rate enable/disable
1525*53ee8cc1Swenshuai.xi if (u16SymbolRate == 0)
1526*53ee8cc1Swenshuai.xi {
1527*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_OP_AUTO_SCAN_SYM_RATE, 0x01);
1528*53ee8cc1Swenshuai.xi }
1529*53ee8cc1Swenshuai.xi else
1530*53ee8cc1Swenshuai.xi {
1531*53ee8cc1Swenshuai.xi //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_OP_AUTO_SCAN_SYM_RATE, 0x00);
1532*53ee8cc1Swenshuai.xi //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_BW0_L, reg_symrate_l);
1533*53ee8cc1Swenshuai.xi //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_BW0_H, reg_symrate_h);
1534*53ee8cc1Swenshuai.xi MS_U8 indx = 0;
1535*53ee8cc1Swenshuai.xi MS_U8 max_len = (E_DMD_DVBC_CFG_BW11_H - E_DMD_DVBC_CFG_BW0_L + 1)/2;
1536*53ee8cc1Swenshuai.xi
1537*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_OP_AUTO_SCAN_SYM_RATE, 0x00);
1538*53ee8cc1Swenshuai.xi
1539*53ee8cc1Swenshuai.xi if (max_len < u8_symbol_rate_list_num)
1540*53ee8cc1Swenshuai.xi {
1541*53ee8cc1Swenshuai.xi ULOGE("Utopia","[a1_dvbc]Error!!! %s, %s, %d, max_len < u8_symbol_rate_list_num\n",__FILE__,__FUNCTION__,__LINE__);
1542*53ee8cc1Swenshuai.xi
1543*53ee8cc1Swenshuai.xi // Force dvbc unlock.
1544*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_BW0_L, 0x01);
1545*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_BW0_H, 0x00);
1546*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_BW1_L, 0x00);
1547*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_BW1_H, 0x00);
1548*53ee8cc1Swenshuai.xi }
1549*53ee8cc1Swenshuai.xi else if (u8_symbol_rate_list_num == 0)
1550*53ee8cc1Swenshuai.xi {
1551*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_BW0_L, reg_symrate_l);
1552*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_BW0_H, reg_symrate_h);
1553*53ee8cc1Swenshuai.xi }
1554*53ee8cc1Swenshuai.xi else
1555*53ee8cc1Swenshuai.xi {
1556*53ee8cc1Swenshuai.xi for (indx = 0; indx < max_len ; indx++)
1557*53ee8cc1Swenshuai.xi {
1558*53ee8cc1Swenshuai.xi if (indx < u8_symbol_rate_list_num)
1559*53ee8cc1Swenshuai.xi {
1560*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_BW0_L + indx*2, (MS_U8)pu16_symbol_rate_list[indx]);
1561*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_BW0_L + indx*2 + 1, (MS_U8)(pu16_symbol_rate_list[indx]>>8));
1562*53ee8cc1Swenshuai.xi }
1563*53ee8cc1Swenshuai.xi else
1564*53ee8cc1Swenshuai.xi {
1565*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_BW0_L + indx*2, 0x00);
1566*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_BW0_L + indx*2 + 1, 0x00);
1567*53ee8cc1Swenshuai.xi }
1568*53ee8cc1Swenshuai.xi }
1569*53ee8cc1Swenshuai.xi }
1570*53ee8cc1Swenshuai.xi }
1571*53ee8cc1Swenshuai.xi // TS mode
1572*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_TS_SERIAL, bSerialTS? 0x01:0x00);
1573*53ee8cc1Swenshuai.xi
1574*53ee8cc1Swenshuai.xi // IQ Swap
1575*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_IQ_SWAP, bSpecInv? 0x01:0x00);
1576*53ee8cc1Swenshuai.xi
1577*53ee8cc1Swenshuai.xi // Fc
1578*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_FC_L, (abs(DVBC_FS-u32IFFreq))&0xff);
1579*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_FC_H, (abs((DVBC_FS-u32IFFreq))>>8)&0xff);
1580*53ee8cc1Swenshuai.xi // Lif
1581*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_OP_LIF_EN, (u32IFFreq < 10000) ? 1 : 0);
1582*53ee8cc1Swenshuai.xi // Fif
1583*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_FIF_L, (u32IFFreq)&0xff);
1584*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_FIF_H, (u32IFFreq>>8)&0xff);
1585*53ee8cc1Swenshuai.xi
1586*53ee8cc1Swenshuai.xi //// INTERN_DVBC system init: DVB-C //////////
1587*53ee8cc1Swenshuai.xi // gsCmdPacketDVBC.cmd_code = CMD_SYSTEM_INIT;
1588*53ee8cc1Swenshuai.xi
1589*53ee8cc1Swenshuai.xi // gsCmdPacketDVBC.param[0] = E_SYS_DVBC;
1590*53ee8cc1Swenshuai.xi // status &= INTERN_DVBC_Cmd_Packet_Send(&gsCmdPacketDVBC, 1);
1591*53ee8cc1Swenshuai.xi
1592*53ee8cc1Swenshuai.xi if (bSerialTS)
1593*53ee8cc1Swenshuai.xi {
1594*53ee8cc1Swenshuai.xi // serial
1595*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x01); // parallel mode:0x0001 / serial mode: 0x0401
1596*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x04); // reg_ckg_dvbtc_ts@0x04
1597*53ee8cc1Swenshuai.xi
1598*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300, 0x00); // parallel mode: 0x0511 /serial mode 0x0400
1599*53ee8cc1Swenshuai.xi #if(INTERN_DVBC_TS_SERIAL_INVERSION == 0)
1600*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x103301, 0x04); // reg_ckg_dvbtmk_ts_out_mode@0x00
1601*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1602*53ee8cc1Swenshuai.xi temp_val|=0x04;
1603*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1604*53ee8cc1Swenshuai.xi #else
1605*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103301, 0x07); // reg_ckg_dvbtmk_ts_out_mode@0x00
1606*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1607*53ee8cc1Swenshuai.xi temp_val|=0x07;
1608*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1609*53ee8cc1Swenshuai.xi #endif
1610*53ee8cc1Swenshuai.xi }
1611*53ee8cc1Swenshuai.xi else
1612*53ee8cc1Swenshuai.xi {
1613*53ee8cc1Swenshuai.xi //parallel
1614*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x01); // parallel mode:0x0001 / serial mode: 0x0401
1615*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x00); // reg_ckg_dvbtc_ts@0x04
1616*53ee8cc1Swenshuai.xi
1617*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103300, 0x11); // parallel mode: 0x0511 => ts_clk=288/(2*(0x11+1))=8MHz
1618*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300, u8TSClk); // parallel mode: 0x0513 => ts_clk=288/(2*(0x16+1))=6.26MHz //@@++--
1619*53ee8cc1Swenshuai.xi #if(INTERN_DVBC_TS_PARALLEL_INVERSION == 0)
1620*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103301, 0x05); // reg_ckg_dvbtmk_ts_out_mode@0x00
1621*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1622*53ee8cc1Swenshuai.xi temp_val|=0x05;
1623*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1624*53ee8cc1Swenshuai.xi #else
1625*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103301, 0x07); // reg_ckg_dvbtmk_ts_out_mode@0x00
1626*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1627*53ee8cc1Swenshuai.xi temp_val|=0x07;
1628*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1629*53ee8cc1Swenshuai.xi #endif
1630*53ee8cc1Swenshuai.xi }
1631*53ee8cc1Swenshuai.xi #if (INTERN_DVBC_INTERNAL_DEBUG == 1)
1632*53ee8cc1Swenshuai.xi INTERN_DVBC_Show_Demod_Version();
1633*53ee8cc1Swenshuai.xi #endif
1634*53ee8cc1Swenshuai.xi
1635*53ee8cc1Swenshuai.xi return status;
1636*53ee8cc1Swenshuai.xi }
1637*53ee8cc1Swenshuai.xi /************************************************************************************************
1638*53ee8cc1Swenshuai.xi Subject: enable hw to lock channel
1639*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Active
1640*53ee8cc1Swenshuai.xi Parmeter: bEnable
1641*53ee8cc1Swenshuai.xi Return: MS_BOOL
1642*53ee8cc1Swenshuai.xi Remark:
1643*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBC_Active(MS_BOOL bEnable)1644*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Active(MS_BOOL bEnable)
1645*53ee8cc1Swenshuai.xi {
1646*53ee8cc1Swenshuai.xi MS_U8 status = true;
1647*53ee8cc1Swenshuai.xi
1648*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia"," @INTERN_DVBC_active\n"));
1649*53ee8cc1Swenshuai.xi
1650*53ee8cc1Swenshuai.xi //// INTERN_DVBC Finite State Machine on/off //////////
1651*53ee8cc1Swenshuai.xi #if 0
1652*53ee8cc1Swenshuai.xi gsCmdPacketDVBC.cmd_code = CMD_FSM_CTRL;
1653*53ee8cc1Swenshuai.xi
1654*53ee8cc1Swenshuai.xi gsCmdPacketDVBC.param[0] = (MS_U8)bEnable;
1655*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_Cmd_Packet_Send(&gsCmdPacketDVBC, 1);
1656*53ee8cc1Swenshuai.xi #else
1657*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x112600 + (0x0e)*2, 0x01); // FSM_EN
1658*53ee8cc1Swenshuai.xi #endif
1659*53ee8cc1Swenshuai.xi
1660*53ee8cc1Swenshuai.xi bDMD_DVBC_NoChannelDetectedWithRFPower = FALSE;
1661*53ee8cc1Swenshuai.xi u32DMD_DVBC_NoChannelTimeAccWithRFPower = 0;
1662*53ee8cc1Swenshuai.xi return status;
1663*53ee8cc1Swenshuai.xi }
1664*53ee8cc1Swenshuai.xi
1665*53ee8cc1Swenshuai.xi
INTERN_DVBC_GetLock(DMD_DVBC_GETLOCK_TYPE eType,float fCurrRFPowerDbm,float fNoChannelRFPowerDbm,MS_U32 u32TimeInterval)1666*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetLock(DMD_DVBC_GETLOCK_TYPE eType, float fCurrRFPowerDbm, float fNoChannelRFPowerDbm, MS_U32 u32TimeInterval)
1667*53ee8cc1Swenshuai.xi {
1668*53ee8cc1Swenshuai.xi MS_U16 u16Address = 0;
1669*53ee8cc1Swenshuai.xi MS_U8 cData = 0;
1670*53ee8cc1Swenshuai.xi MS_U8 cBitMask = 0;
1671*53ee8cc1Swenshuai.xi
1672*53ee8cc1Swenshuai.xi if (fCurrRFPowerDbm < 100.0f)
1673*53ee8cc1Swenshuai.xi {
1674*53ee8cc1Swenshuai.xi if (eType == DMD_DVBC_GETLOCK_NO_CHANNEL)
1675*53ee8cc1Swenshuai.xi {
1676*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE + 0xE0, &cData);
1677*53ee8cc1Swenshuai.xi if (cData > 5)
1678*53ee8cc1Swenshuai.xi {
1679*53ee8cc1Swenshuai.xi bDMD_DVBC_NoChannelDetectedWithRFPower = FALSE;
1680*53ee8cc1Swenshuai.xi u32DMD_DVBC_NoChannelTimeAccWithRFPower = 0;
1681*53ee8cc1Swenshuai.xi }
1682*53ee8cc1Swenshuai.xi else
1683*53ee8cc1Swenshuai.xi {
1684*53ee8cc1Swenshuai.xi if ((fCurrRFPowerDbm<fNoChannelRFPowerDbm) && (u32DMD_DVBC_NoChannelTimeAccWithRFPower<10000))
1685*53ee8cc1Swenshuai.xi {
1686*53ee8cc1Swenshuai.xi u32DMD_DVBC_NoChannelTimeAccWithRFPower+=u32TimeInterval;
1687*53ee8cc1Swenshuai.xi }
1688*53ee8cc1Swenshuai.xi if (u32DMD_DVBC_NoChannelTimeAccWithRFPower>1500)
1689*53ee8cc1Swenshuai.xi {
1690*53ee8cc1Swenshuai.xi bDMD_DVBC_NoChannelDetectedWithRFPower=1;
1691*53ee8cc1Swenshuai.xi #ifdef MS_DEBUG
1692*53ee8cc1Swenshuai.xi ULOGD("Utopia","INTERN_DVBC_GetLock:DMD_DVBC_GETLOCK_NO_CHANNEL Detected Detected Detected!!\n");
1693*53ee8cc1Swenshuai.xi #endif
1694*53ee8cc1Swenshuai.xi return TRUE;
1695*53ee8cc1Swenshuai.xi }
1696*53ee8cc1Swenshuai.xi }
1697*53ee8cc1Swenshuai.xi #ifdef MS_DEBUG
1698*53ee8cc1Swenshuai.xi ULOGD("Utopia","INTERN_DVBC_GetLock:DMD_DVBC_GETLOCK_NO_CHANNEL FSM:%d InputPower:%f Threshold:%f Interval:%ld TimeAcc:%ld NoChannelDetection:%d\n",cData, fCurrRFPowerDbm, fNoChannelRFPowerDbm, u32TimeInterval, u32DMD_DVBC_NoChannelTimeAccWithRFPower, bDMD_DVBC_NoChannelDetectedWithRFPower);
1699*53ee8cc1Swenshuai.xi #endif
1700*53ee8cc1Swenshuai.xi }
1701*53ee8cc1Swenshuai.xi }
1702*53ee8cc1Swenshuai.xi
1703*53ee8cc1Swenshuai.xi {
1704*53ee8cc1Swenshuai.xi switch( eType )
1705*53ee8cc1Swenshuai.xi {
1706*53ee8cc1Swenshuai.xi case DMD_DVBC_GETLOCK_FEC_LOCK:
1707*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE + 0xE0, &cData);
1708*53ee8cc1Swenshuai.xi #if (INTERN_DVBC_INTERNAL_DEBUG)
1709*53ee8cc1Swenshuai.xi INTERN_DVBC_info();
1710*53ee8cc1Swenshuai.xi #endif
1711*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia"," @INTERN_DVBC_GetLock FSM 0x%x\n",cData));
1712*53ee8cc1Swenshuai.xi if (cData == 0x0C)
1713*53ee8cc1Swenshuai.xi {
1714*53ee8cc1Swenshuai.xi if(g_dvbc_lock == 0)
1715*53ee8cc1Swenshuai.xi {
1716*53ee8cc1Swenshuai.xi g_dvbc_lock = 1;
1717*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","[T12][DVBC]lock++++\n"));
1718*53ee8cc1Swenshuai.xi
1719*53ee8cc1Swenshuai.xi }
1720*53ee8cc1Swenshuai.xi return TRUE;
1721*53ee8cc1Swenshuai.xi }
1722*53ee8cc1Swenshuai.xi else
1723*53ee8cc1Swenshuai.xi {
1724*53ee8cc1Swenshuai.xi if(g_dvbc_lock == 1)
1725*53ee8cc1Swenshuai.xi {
1726*53ee8cc1Swenshuai.xi g_dvbc_lock = 0;
1727*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","[T12][DVBC]unlock----\n"));
1728*53ee8cc1Swenshuai.xi }
1729*53ee8cc1Swenshuai.xi return FALSE;
1730*53ee8cc1Swenshuai.xi }
1731*53ee8cc1Swenshuai.xi break;
1732*53ee8cc1Swenshuai.xi
1733*53ee8cc1Swenshuai.xi case DMD_DVBC_GETLOCK_PSYNC_LOCK:
1734*53ee8cc1Swenshuai.xi u16Address = FEC_REG_BASE + 0x2C; //FEC: P-sync Lock,
1735*53ee8cc1Swenshuai.xi cBitMask = BIT(1);
1736*53ee8cc1Swenshuai.xi break;
1737*53ee8cc1Swenshuai.xi
1738*53ee8cc1Swenshuai.xi case DMD_DVBC_GETLOCK_DCR_LOCK:
1739*53ee8cc1Swenshuai.xi u16Address = TDP_REG_BASE + 0x45; //DCR Lock,
1740*53ee8cc1Swenshuai.xi cBitMask = BIT(0);
1741*53ee8cc1Swenshuai.xi break;
1742*53ee8cc1Swenshuai.xi
1743*53ee8cc1Swenshuai.xi case DMD_DVBC_GETLOCK_AGC_LOCK:
1744*53ee8cc1Swenshuai.xi u16Address = TDP_REG_BASE + 0x2F; //AGC Lock,
1745*53ee8cc1Swenshuai.xi cBitMask = BIT(0);
1746*53ee8cc1Swenshuai.xi break;
1747*53ee8cc1Swenshuai.xi
1748*53ee8cc1Swenshuai.xi case DMD_DVBC_GETLOCK_NO_CHANNEL:
1749*53ee8cc1Swenshuai.xi u16Address = TOP_REG_BASE + 0xC3; //no channel,
1750*53ee8cc1Swenshuai.xi cBitMask = BIT(2)|BIT(3)|BIT(4);
1751*53ee8cc1Swenshuai.xi #ifdef MS_DEBUG
1752*53ee8cc1Swenshuai.xi {
1753*53ee8cc1Swenshuai.xi MS_U8 reg_frz=0, FSM=0;
1754*53ee8cc1Swenshuai.xi MS_U16 u16Timer=0;
1755*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE + 0xE0, &FSM);
1756*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(TDF_REG_BASE + 0x16, 0x03);
1757*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDF_REG_BASE + 0x03, ®_frz);
1758*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(TDF_REG_BASE + 0x03, reg_frz | 0x80);
1759*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDF_REG_BASE + 0x19, &cData);
1760*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(TDF_REG_BASE + 0x03, reg_frz);
1761*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(0x20DF, ®_frz);
1762*53ee8cc1Swenshuai.xi u16Timer=(u16Timer<<8)+reg_frz;
1763*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(0x20DE, ®_frz);
1764*53ee8cc1Swenshuai.xi u16Timer=(u16Timer<<8)+reg_frz;
1765*53ee8cc1Swenshuai.xi ULOGD("Utopia","DMD_DVBC_GETLOCK_NO_CHANNEL %d %d %x\n",FSM,u16Timer,cData);
1766*53ee8cc1Swenshuai.xi }
1767*53ee8cc1Swenshuai.xi #endif
1768*53ee8cc1Swenshuai.xi break;
1769*53ee8cc1Swenshuai.xi
1770*53ee8cc1Swenshuai.xi case DMD_DVBC_GETLOCK_ATV_DETECT:
1771*53ee8cc1Swenshuai.xi u16Address = TOP_REG_BASE + 0xC4; //ATV detection,
1772*53ee8cc1Swenshuai.xi cBitMask = BIT(1); // check atv
1773*53ee8cc1Swenshuai.xi break;
1774*53ee8cc1Swenshuai.xi
1775*53ee8cc1Swenshuai.xi case DMD_DVBC_GETLOCK_TR_LOCK:
1776*53ee8cc1Swenshuai.xi #if 0 // 20111108 temporarily solution
1777*53ee8cc1Swenshuai.xi u16Address = INNC_REG_BASE + 0x50; //TR lock indicator,
1778*53ee8cc1Swenshuai.xi cBitMask = BIT(0);
1779*53ee8cc1Swenshuai.xi break;
1780*53ee8cc1Swenshuai.xi #endif
1781*53ee8cc1Swenshuai.xi case DMD_DVBC_GETLOCK_TR_EVER_LOCK:
1782*53ee8cc1Swenshuai.xi u16Address = TOP_REG_BASE + 0xC4; //TR lock indicator,
1783*53ee8cc1Swenshuai.xi cBitMask = BIT(4);
1784*53ee8cc1Swenshuai.xi break;
1785*53ee8cc1Swenshuai.xi
1786*53ee8cc1Swenshuai.xi default:
1787*53ee8cc1Swenshuai.xi return FALSE;
1788*53ee8cc1Swenshuai.xi }
1789*53ee8cc1Swenshuai.xi
1790*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(u16Address, &cData) == FALSE)
1791*53ee8cc1Swenshuai.xi return FALSE;
1792*53ee8cc1Swenshuai.xi
1793*53ee8cc1Swenshuai.xi if ((cData & cBitMask) != 0)
1794*53ee8cc1Swenshuai.xi {
1795*53ee8cc1Swenshuai.xi return TRUE;
1796*53ee8cc1Swenshuai.xi }
1797*53ee8cc1Swenshuai.xi
1798*53ee8cc1Swenshuai.xi return FALSE;
1799*53ee8cc1Swenshuai.xi }
1800*53ee8cc1Swenshuai.xi
1801*53ee8cc1Swenshuai.xi return FALSE;
1802*53ee8cc1Swenshuai.xi }
1803*53ee8cc1Swenshuai.xi
1804*53ee8cc1Swenshuai.xi
1805*53ee8cc1Swenshuai.xi /****************************************************************************
1806*53ee8cc1Swenshuai.xi Subject: To get the Post viterbi BER
1807*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_GetPostViterbiBer
1808*53ee8cc1Swenshuai.xi Parmeter: Quility
1809*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
1810*53ee8cc1Swenshuai.xi E_RESULT_FAILURE =>Read I2C fail, INTERN_DVBC_VIT_STATUS_NG
1811*53ee8cc1Swenshuai.xi Remark: For the Performance issue, here we just return the Post Value.(Not BER)
1812*53ee8cc1Swenshuai.xi We will not read the Period, and have the "/256/8"
1813*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBC_GetPostViterbiBer(float * ber)1814*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetPostViterbiBer(float *ber)
1815*53ee8cc1Swenshuai.xi {
1816*53ee8cc1Swenshuai.xi MS_BOOL status = true;
1817*53ee8cc1Swenshuai.xi MS_U8 reg = 0, reg_frz = 0;
1818*53ee8cc1Swenshuai.xi MS_U16 BitErrPeriod;
1819*53ee8cc1Swenshuai.xi MS_U32 BitErr;
1820*53ee8cc1Swenshuai.xi MS_U16 PktErr;
1821*53ee8cc1Swenshuai.xi
1822*53ee8cc1Swenshuai.xi /////////// Post-Viterbi BER /////////////
1823*53ee8cc1Swenshuai.xi
1824*53ee8cc1Swenshuai.xi // bank 1f 0x03 [1:0] reg_bit_err_num_freeze
1825*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x03, ®_frz);
1826*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(BACKEND_REG_BASE+0x03, reg_frz|0x03);
1827*53ee8cc1Swenshuai.xi
1828*53ee8cc1Swenshuai.xi // bank 1f 0x46 [7:0] reg_bit_err_sblprd_7_0
1829*53ee8cc1Swenshuai.xi // 0x47 [15:8] reg_bit_err_sblprd_15_8
1830*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x47, ®);
1831*53ee8cc1Swenshuai.xi BitErrPeriod = reg;
1832*53ee8cc1Swenshuai.xi
1833*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x46, ®);
1834*53ee8cc1Swenshuai.xi BitErrPeriod = (BitErrPeriod << 8)|reg;
1835*53ee8cc1Swenshuai.xi
1836*53ee8cc1Swenshuai.xi // bank 1f 0x6a [7:0] reg_bit_err_num_7_0
1837*53ee8cc1Swenshuai.xi // 0x6b [15:8] reg_bit_err_num_15_8
1838*53ee8cc1Swenshuai.xi // bank 1f 0x6c [7:0] reg_bit_err_num_23_16
1839*53ee8cc1Swenshuai.xi // 0x6d [15:8] reg_bit_err_num_31_24
1840*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x6d, ®);
1841*53ee8cc1Swenshuai.xi BitErr = reg;
1842*53ee8cc1Swenshuai.xi
1843*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x6c, ®);
1844*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8)|reg;
1845*53ee8cc1Swenshuai.xi
1846*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x6b, ®);
1847*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8)|reg;
1848*53ee8cc1Swenshuai.xi
1849*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x6a, ®);
1850*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8)|reg;
1851*53ee8cc1Swenshuai.xi
1852*53ee8cc1Swenshuai.xi INTERN_DVBC_GetPacketErr(&PktErr);
1853*53ee8cc1Swenshuai.xi
1854*53ee8cc1Swenshuai.xi // bank 1f 0x03 [1:0] reg_bit_err_num_freeze
1855*53ee8cc1Swenshuai.xi reg_frz=reg_frz&(~0x03);
1856*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(BACKEND_REG_BASE+0x03, reg_frz);
1857*53ee8cc1Swenshuai.xi
1858*53ee8cc1Swenshuai.xi if (BitErrPeriod == 0 ) //protect 0
1859*53ee8cc1Swenshuai.xi BitErrPeriod = 1;
1860*53ee8cc1Swenshuai.xi
1861*53ee8cc1Swenshuai.xi if (BitErr <=0 )
1862*53ee8cc1Swenshuai.xi *ber = 0.5f / ((float)BitErrPeriod*128*188*8);
1863*53ee8cc1Swenshuai.xi else
1864*53ee8cc1Swenshuai.xi *ber = (float)BitErr / ((float)BitErrPeriod*128*188*8);
1865*53ee8cc1Swenshuai.xi
1866*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL_DVBC(ULOGD("Utopia","INTERN_DVBC PostVitBER = %8.3e \n ", *ber));
1867*53ee8cc1Swenshuai.xi
1868*53ee8cc1Swenshuai.xi return status;
1869*53ee8cc1Swenshuai.xi }
1870*53ee8cc1Swenshuai.xi
1871*53ee8cc1Swenshuai.xi
1872*53ee8cc1Swenshuai.xi /****************************************************************************
1873*53ee8cc1Swenshuai.xi Subject: To get the Packet error
1874*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_GetPacketErr
1875*53ee8cc1Swenshuai.xi Parmeter: pktErr
1876*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
1877*53ee8cc1Swenshuai.xi E_RESULT_FAILURE =>Read I2C fail, INTERN_DVBT_VIT_STATUS_NG
1878*53ee8cc1Swenshuai.xi Remark: For the Performance issue, here we just return the Post Value.(Not BER)
1879*53ee8cc1Swenshuai.xi We will not read the Period, and have the "/256/8"
1880*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBC_GetPacketErr(MS_U16 * pktErr)1881*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetPacketErr(MS_U16 *pktErr)
1882*53ee8cc1Swenshuai.xi {
1883*53ee8cc1Swenshuai.xi MS_BOOL status = true;
1884*53ee8cc1Swenshuai.xi MS_U8 reg = 0, reg_frz = 0;
1885*53ee8cc1Swenshuai.xi MS_U16 PktErr;
1886*53ee8cc1Swenshuai.xi
1887*53ee8cc1Swenshuai.xi // bank 1f 0x03 [1:0] reg_bit_err_num_freeze
1888*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x03, ®_frz);
1889*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(BACKEND_REG_BASE+0x03, reg_frz|0x03);
1890*53ee8cc1Swenshuai.xi
1891*53ee8cc1Swenshuai.xi // bank 1f 0x66 [7:0] reg_uncrt_pkt_num_7_0
1892*53ee8cc1Swenshuai.xi // 0x67 [15:8] reg_uncrt_pkt_num_15_8
1893*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x67, ®);
1894*53ee8cc1Swenshuai.xi PktErr = reg;
1895*53ee8cc1Swenshuai.xi
1896*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x66, ®);
1897*53ee8cc1Swenshuai.xi PktErr = (PktErr << 8)|reg;
1898*53ee8cc1Swenshuai.xi
1899*53ee8cc1Swenshuai.xi // bank 1f 0x03 [1:0] reg_bit_err_num_freeze
1900*53ee8cc1Swenshuai.xi reg_frz=reg_frz&(~0x03);
1901*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(BACKEND_REG_BASE+0x03, reg_frz);
1902*53ee8cc1Swenshuai.xi
1903*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL_DVBC(ULOGD("Utopia","INTERN_DVBC PktErr = %d \n ", (int)PktErr));
1904*53ee8cc1Swenshuai.xi
1905*53ee8cc1Swenshuai.xi *pktErr = PktErr;
1906*53ee8cc1Swenshuai.xi
1907*53ee8cc1Swenshuai.xi return status;
1908*53ee8cc1Swenshuai.xi }
1909*53ee8cc1Swenshuai.xi
1910*53ee8cc1Swenshuai.xi /****************************************************************************
1911*53ee8cc1Swenshuai.xi Subject: Read the signal to noise ratio (SNR)
1912*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_GetSNR
1913*53ee8cc1Swenshuai.xi Parmeter: None
1914*53ee8cc1Swenshuai.xi Return: -1 mean I2C fail, otherwise I2C success then return SNR value
1915*53ee8cc1Swenshuai.xi Remark:
1916*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBC_GetSNR(float * f_snr)1917*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetSNR(float *f_snr)
1918*53ee8cc1Swenshuai.xi {
1919*53ee8cc1Swenshuai.xi MS_BOOL status = true;
1920*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0;
1921*53ee8cc1Swenshuai.xi // MS_U8 freeze = 0;
1922*53ee8cc1Swenshuai.xi MS_U16 noisepower = 0;
1923*53ee8cc1Swenshuai.xi
1924*53ee8cc1Swenshuai.xi if (TRUE == INTERN_DVBC_GetLock(DMD_DVBC_GETLOCK_PSYNC_LOCK, 200.0f, -200.0f, 0) )
1925*53ee8cc1Swenshuai.xi {
1926*53ee8cc1Swenshuai.xi // bank 2c 0x3d [0] reg_bit_err_num_freeze
1927*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(EQE_REG_BASE + 0x3a, 0x20);
1928*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(INNC_REG_BASE + 0x05, 0x80);
1929*53ee8cc1Swenshuai.xi // read vk
1930*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x45, &u8Data);
1931*53ee8cc1Swenshuai.xi noisepower = u8Data;
1932*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x44, &u8Data);
1933*53ee8cc1Swenshuai.xi noisepower = (noisepower<<8)|u8Data;
1934*53ee8cc1Swenshuai.xi
1935*53ee8cc1Swenshuai.xi // bank 2c 0x3d [0] reg_bit_err_num_freeze
1936*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(EQE_REG_BASE + 0x3a, 0x00);
1937*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(INNC_REG_BASE + 0x05, 0x00);
1938*53ee8cc1Swenshuai.xi
1939*53ee8cc1Swenshuai.xi if(noisepower == 0x0000)
1940*53ee8cc1Swenshuai.xi noisepower = 0x0001;
1941*53ee8cc1Swenshuai.xi
1942*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX
1943*53ee8cc1Swenshuai.xi *f_snr = 10.0f*log10f(65536.0f/(float)noisepower);
1944*53ee8cc1Swenshuai.xi #else
1945*53ee8cc1Swenshuai.xi *f_snr = 10.0f*Log10Approx(65536.0f/(float)noisepower);
1946*53ee8cc1Swenshuai.xi #endif
1947*53ee8cc1Swenshuai.xi
1948*53ee8cc1Swenshuai.xi }
1949*53ee8cc1Swenshuai.xi else
1950*53ee8cc1Swenshuai.xi {
1951*53ee8cc1Swenshuai.xi *f_snr = 0.0f;
1952*53ee8cc1Swenshuai.xi }
1953*53ee8cc1Swenshuai.xi return status;
1954*53ee8cc1Swenshuai.xi
1955*53ee8cc1Swenshuai.xi
1956*53ee8cc1Swenshuai.xi }
1957*53ee8cc1Swenshuai.xi
INTERN_DVBC_GetSignalStrength(MS_U16 * strength,const DMD_DVBC_InitData * sDMD_DVBC_InitData,MS_U8 u8SarValue,float fRFPowerDbm)1958*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetSignalStrength(MS_U16 *strength, const DMD_DVBC_InitData *sDMD_DVBC_InitData, MS_U8 u8SarValue, float fRFPowerDbm)
1959*53ee8cc1Swenshuai.xi {
1960*53ee8cc1Swenshuai.xi MS_BOOL status = true;
1961*53ee8cc1Swenshuai.xi float ch_power_db=0.0f, ch_power_db_rel=0.0f;
1962*53ee8cc1Swenshuai.xi DMD_DVBC_MODULATION_TYPE Qam_mode;
1963*53ee8cc1Swenshuai.xi
1964*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC_TIME(ULOGD("Utopia","INTERN_DVBC_GetSignalStrength, t=%ld, RF level=%f, Table=%lx\n",MsOS_GetSystemTime(), fRFPowerDbm, (MS_U32)(sDMD_DVBC_InitData->pTuner_RfagcSsi)));
1965*53ee8cc1Swenshuai.xi
1966*53ee8cc1Swenshuai.xi // if (INTERN_DVBC_Lock(COFDM_TPS_LOCK))
1967*53ee8cc1Swenshuai.xi //if (INTERN_DVBC_Lock(COFDM_AGC_LOCK))
1968*53ee8cc1Swenshuai.xi /* Actually, it's more reasonable, that signal level depended on cable input power level
1969*53ee8cc1Swenshuai.xi * thougth the signal isn't dvb-t signal.
1970*53ee8cc1Swenshuai.xi */
1971*53ee8cc1Swenshuai.xi // use pointer of IFAGC table to identify
1972*53ee8cc1Swenshuai.xi // case 1: RFAGC from SAR, IFAGC controlled by demod
1973*53ee8cc1Swenshuai.xi // case 2: RFAGC from tuner, ,IFAGC controlled by demod
1974*53ee8cc1Swenshuai.xi status=HAL_DMD_GetRFLevel(&ch_power_db, fRFPowerDbm, u8SarValue,
1975*53ee8cc1Swenshuai.xi sDMD_DVBC_InitData->pTuner_RfagcSsi, sDMD_DVBC_InitData->u16Tuner_RfagcSsi_Size,
1976*53ee8cc1Swenshuai.xi sDMD_DVBC_InitData->pTuner_IfagcSsi_HiRef, sDMD_DVBC_InitData->u16Tuner_IfagcSsi_HiRef_Size,
1977*53ee8cc1Swenshuai.xi sDMD_DVBC_InitData->pTuner_IfagcSsi_LoRef, sDMD_DVBC_InitData->u16Tuner_IfagcSsi_LoRef_Size,
1978*53ee8cc1Swenshuai.xi sDMD_DVBC_InitData->pTuner_IfagcErr_HiRef, sDMD_DVBC_InitData->u16Tuner_IfagcErr_HiRef_Size,
1979*53ee8cc1Swenshuai.xi sDMD_DVBC_InitData->pTuner_IfagcErr_LoRef, sDMD_DVBC_InitData->u16Tuner_IfagcErr_LoRef_Size);
1980*53ee8cc1Swenshuai.xi
1981*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_GetCurrentModulationType(&Qam_mode);
1982*53ee8cc1Swenshuai.xi
1983*53ee8cc1Swenshuai.xi if( (MS_U8)Qam_mode <= (MS_U8)DMD_DVBC_QAM256)
1984*53ee8cc1Swenshuai.xi {
1985*53ee8cc1Swenshuai.xi ch_power_db_rel = ch_power_db + intern_dvb_c_qam_ref[(MS_U8)Qam_mode];
1986*53ee8cc1Swenshuai.xi }
1987*53ee8cc1Swenshuai.xi else
1988*53ee8cc1Swenshuai.xi {
1989*53ee8cc1Swenshuai.xi ch_power_db_rel = -100.0f;
1990*53ee8cc1Swenshuai.xi }
1991*53ee8cc1Swenshuai.xi
1992*53ee8cc1Swenshuai.xi if(ch_power_db_rel <= -85.0f)
1993*53ee8cc1Swenshuai.xi {*strength = 0;}
1994*53ee8cc1Swenshuai.xi else if (ch_power_db_rel <= -80.0f)
1995*53ee8cc1Swenshuai.xi {*strength = (MS_U16)(0.0f + (ch_power_db_rel+85.0f)*10.0f/5.0f);}
1996*53ee8cc1Swenshuai.xi else if (ch_power_db_rel <= -75.0f)
1997*53ee8cc1Swenshuai.xi {*strength = (MS_U16)(10.0f + (ch_power_db_rel+80.0f)*20.0f/5.0f);}
1998*53ee8cc1Swenshuai.xi else if (ch_power_db_rel <= -70.0f)
1999*53ee8cc1Swenshuai.xi {*strength = (MS_U16)(30.0f + (ch_power_db_rel+75.0f)*30.0f/5.0f);}
2000*53ee8cc1Swenshuai.xi else if (ch_power_db_rel <= -65.0f)
2001*53ee8cc1Swenshuai.xi {*strength = (MS_U16)(60.0f + (ch_power_db_rel+70.0f)*10.0f/5.0f);}
2002*53ee8cc1Swenshuai.xi else if (ch_power_db_rel <= -55.0f)
2003*53ee8cc1Swenshuai.xi {*strength = (MS_U16)(70.0f + (ch_power_db_rel+65.0f)*20.0f/10.0f);}
2004*53ee8cc1Swenshuai.xi else if (ch_power_db_rel <= -45.0f)
2005*53ee8cc1Swenshuai.xi {*strength = (MS_U16)(90.0f + (ch_power_db_rel+55.0f)*10.0f/10.0f);}
2006*53ee8cc1Swenshuai.xi else
2007*53ee8cc1Swenshuai.xi {*strength = 100;}
2008*53ee8cc1Swenshuai.xi
2009*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL_DVBC(ULOGD("Utopia",">>> SSI_CH_PWR(dB) = %f , Score = %d<<<\n", ch_power_db, *strength));
2010*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL_DVBC(ULOGD("Utopia",">>> SSI = %d <<<\n", (int)*strength));
2011*53ee8cc1Swenshuai.xi
2012*53ee8cc1Swenshuai.xi return status;
2013*53ee8cc1Swenshuai.xi }
2014*53ee8cc1Swenshuai.xi
2015*53ee8cc1Swenshuai.xi /****************************************************************************
2016*53ee8cc1Swenshuai.xi Subject: To get the DVT Signal quility
2017*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_GetSignalQuality
2018*53ee8cc1Swenshuai.xi Parmeter: Quility
2019*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
2020*53ee8cc1Swenshuai.xi E_RESULT_FAILURE
2021*53ee8cc1Swenshuai.xi Remark: Here we have 4 level range
2022*53ee8cc1Swenshuai.xi <1>.First Range => Quility =100 (You can define it by INTERN_DVBT_SIGNAL_BASE_100)
2023*53ee8cc1Swenshuai.xi <2>.2th Range => 60 < Quality < 100 (You can define it by INTERN_DVBT_SIGNAL_BASE_60)
2024*53ee8cc1Swenshuai.xi <3>.3th Range => 10 < Quality < 60 (You can define it by INTERN_DVBT_SIGNAL_BASE_10)
2025*53ee8cc1Swenshuai.xi <4>.4th Range => Quality <10
2026*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBC_GetSignalQuality(MS_U16 * quality,const DMD_DVBC_InitData * sDMD_DVBC_InitData,MS_U8 u8SarValue,float fRFPowerDbm)2027*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetSignalQuality(MS_U16 *quality, const DMD_DVBC_InitData *sDMD_DVBC_InitData, MS_U8 u8SarValue, float fRFPowerDbm)
2028*53ee8cc1Swenshuai.xi {
2029*53ee8cc1Swenshuai.xi
2030*53ee8cc1Swenshuai.xi float fber;
2031*53ee8cc1Swenshuai.xi float log_ber;
2032*53ee8cc1Swenshuai.xi MS_BOOL status = true;
2033*53ee8cc1Swenshuai.xi DMD_DVBC_MODULATION_TYPE Qam_mode;
2034*53ee8cc1Swenshuai.xi float f_snr;
2035*53ee8cc1Swenshuai.xi
2036*53ee8cc1Swenshuai.xi fRFPowerDbm = fRFPowerDbm;
2037*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_GetSNR(&f_snr);
2038*53ee8cc1Swenshuai.xi if (TRUE == INTERN_DVBC_GetLock(DMD_DVBC_GETLOCK_PSYNC_LOCK, 200.0f, -200.0f, 0))
2039*53ee8cc1Swenshuai.xi {
2040*53ee8cc1Swenshuai.xi if (INTERN_DVBC_GetPostViterbiBer(&fber) == FALSE)
2041*53ee8cc1Swenshuai.xi {
2042*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGE("Utopia","\nGetPostViterbiBer Fail!"));
2043*53ee8cc1Swenshuai.xi return FALSE;
2044*53ee8cc1Swenshuai.xi }
2045*53ee8cc1Swenshuai.xi
2046*53ee8cc1Swenshuai.xi // log_ber = log10(fber)
2047*53ee8cc1Swenshuai.xi log_ber = (-1.0f)*Log10Approx(1.0f/fber); // Log10Approx() provide 1~2^32 input range only
2048*53ee8cc1Swenshuai.xi
2049*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","\nLog(BER) = %f",log_ber));
2050*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_GetCurrentModulationType(&Qam_mode);
2051*53ee8cc1Swenshuai.xi if (Qam_mode == DMD_DVBC_QAM16)
2052*53ee8cc1Swenshuai.xi {
2053*53ee8cc1Swenshuai.xi if(log_ber <= (-5.5f))
2054*53ee8cc1Swenshuai.xi *quality = 100;
2055*53ee8cc1Swenshuai.xi else if(log_ber <= (-5.1f))
2056*53ee8cc1Swenshuai.xi *quality = (MS_U16)(90.0f + ((-5.1f)-log_ber)*10.0f/((-5.1f)-(-5.5f)));
2057*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.9f))
2058*53ee8cc1Swenshuai.xi *quality = (MS_U16)(80.0f + ((-4.9f)-log_ber)*10.0f/((-4.9f)-(-5.1f)));
2059*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.5f))
2060*53ee8cc1Swenshuai.xi *quality = (MS_U16)(70.0f + ((-4.5f)-log_ber)*10.0f/((-4.5f)-(-4.9f)));
2061*53ee8cc1Swenshuai.xi else if(log_ber <= (-3.7f))
2062*53ee8cc1Swenshuai.xi *quality = (MS_U16)(60.0f + ((-3.7f)-log_ber)*10.0f/((-3.7f)-(-4.5f)));
2063*53ee8cc1Swenshuai.xi else if(log_ber <= (-3.2f))
2064*53ee8cc1Swenshuai.xi *quality = (MS_U16)(50.0f + ((-3.2f)-log_ber)*10.0f/((-3.2f)-(-3.7f)));
2065*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.9f))
2066*53ee8cc1Swenshuai.xi *quality = (MS_U16)(40.0f + ((-2.9f)-log_ber)*10.0f/((-2.9f)-(-3.2f)));
2067*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.5f))
2068*53ee8cc1Swenshuai.xi *quality = (MS_U16)(30.0f + ((-2.5f)-log_ber)*10.0f/((-2.5f)-(-2.9f)));
2069*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.2f))
2070*53ee8cc1Swenshuai.xi *quality = (MS_U16)(20.0f + ((-2.2f)-log_ber)*10.0f/((-2.2f)-(-2.5f)));
2071*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.0f))
2072*53ee8cc1Swenshuai.xi *quality = (MS_U16)(0.0f + ((-2.0f)-log_ber)*10.0f/((-2.0f)-(-2.2f)));
2073*53ee8cc1Swenshuai.xi else
2074*53ee8cc1Swenshuai.xi *quality = 0;
2075*53ee8cc1Swenshuai.xi }
2076*53ee8cc1Swenshuai.xi else if (Qam_mode == DMD_DVBC_QAM32)
2077*53ee8cc1Swenshuai.xi {
2078*53ee8cc1Swenshuai.xi if(log_ber <= (-5.0f))
2079*53ee8cc1Swenshuai.xi *quality = 100;
2080*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.7f))
2081*53ee8cc1Swenshuai.xi *quality = (MS_U16)(90.0f + ((-4.7f)-log_ber)*10.0f/((-4.7f)-(-5.0f)));
2082*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.5f))
2083*53ee8cc1Swenshuai.xi *quality = (MS_U16)(80.0f + ((-4.5f)-log_ber)*10.0f/((-4.5f)-(-4.7f)));
2084*53ee8cc1Swenshuai.xi else if(log_ber <= (-3.8f))
2085*53ee8cc1Swenshuai.xi *quality = (MS_U16)(70.0f + ((-3.8f)-log_ber)*10.0f/((-3.8f)-(-4.5f)));
2086*53ee8cc1Swenshuai.xi else if(log_ber <= (-3.5f))
2087*53ee8cc1Swenshuai.xi *quality = (MS_U16)(60.0f + ((-3.5f)-log_ber)*10.0f/((-3.5f)-(-3.8f)));
2088*53ee8cc1Swenshuai.xi else if(log_ber <= (-3.0f))
2089*53ee8cc1Swenshuai.xi *quality = (MS_U16)(50.0f + ((-3.0f)-log_ber)*10.0f/((-3.0f)-(-3.5f)));
2090*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.7f))
2091*53ee8cc1Swenshuai.xi *quality = (MS_U16)(40.0f + ((-2.7f)-log_ber)*10.0f/((-2.7f)-(-3.0f)));
2092*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.4f))
2093*53ee8cc1Swenshuai.xi *quality = (MS_U16)(30.0f + ((-2.4f)-log_ber)*10.0f/((-2.4f)-(-2.7f)));
2094*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.2f))
2095*53ee8cc1Swenshuai.xi *quality = (MS_U16)(20.0f + ((-2.2f)-log_ber)*10.0f/((-2.2f)-(-2.4f)));
2096*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.0f))
2097*53ee8cc1Swenshuai.xi *quality = (MS_U16)(0.0f + ((-2.0f)-log_ber)*10.0f/((-2.0f)-(-2.2f)));
2098*53ee8cc1Swenshuai.xi else
2099*53ee8cc1Swenshuai.xi *quality = 0;
2100*53ee8cc1Swenshuai.xi }
2101*53ee8cc1Swenshuai.xi else if (Qam_mode == DMD_DVBC_QAM64)
2102*53ee8cc1Swenshuai.xi {
2103*53ee8cc1Swenshuai.xi if(log_ber <= (-5.4f))
2104*53ee8cc1Swenshuai.xi *quality = 100;
2105*53ee8cc1Swenshuai.xi else if(log_ber <= (-5.1f))
2106*53ee8cc1Swenshuai.xi *quality = (MS_U16)(90.0f + ((-5.1f)-log_ber)*10.0f/((-5.1f)-(-5.4f)));
2107*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.9f))
2108*53ee8cc1Swenshuai.xi *quality = (MS_U16)(80.0f + ((-4.9f)-log_ber)*10.0f/((-4.9f)-(-5.1f)));
2109*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.3f))
2110*53ee8cc1Swenshuai.xi *quality = (MS_U16)(70.0f + ((-4.3f)-log_ber)*10.0f/((-4.3f)-(-4.9f)));
2111*53ee8cc1Swenshuai.xi else if(log_ber <= (-3.7f))
2112*53ee8cc1Swenshuai.xi *quality = (MS_U16)(60.0f + ((-3.7f)-log_ber)*10.0f/((-3.7f)-(-4.3f)));
2113*53ee8cc1Swenshuai.xi else if(log_ber <= (-3.2f))
2114*53ee8cc1Swenshuai.xi *quality = (MS_U16)(50.0f + ((-3.2f)-log_ber)*10.0f/((-3.2f)-(-3.7f)));
2115*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.9f))
2116*53ee8cc1Swenshuai.xi *quality = (MS_U16)(40.0f + ((-2.9f)-log_ber)*10.0f/((-2.9f)-(-3.2f)));
2117*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.4f))
2118*53ee8cc1Swenshuai.xi *quality = (MS_U16)(30.0f + ((-2.4f)-log_ber)*10.0f/((-2.4f)-(-2.9f)));
2119*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.2f))
2120*53ee8cc1Swenshuai.xi *quality = (MS_U16)(20.0f + ((-2.2f)-log_ber)*10.0f/((-2.2f)-(-2.4f)));
2121*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.05f))
2122*53ee8cc1Swenshuai.xi *quality = (MS_U16)(0.0f + ((-2.05f)-log_ber)*10.0f/((-2.05f)-(-2.2f)));
2123*53ee8cc1Swenshuai.xi else
2124*53ee8cc1Swenshuai.xi *quality = 0;
2125*53ee8cc1Swenshuai.xi }
2126*53ee8cc1Swenshuai.xi else if (Qam_mode == DMD_DVBC_QAM128)
2127*53ee8cc1Swenshuai.xi {
2128*53ee8cc1Swenshuai.xi if(log_ber <= (-5.1f))
2129*53ee8cc1Swenshuai.xi *quality = 100;
2130*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.9f))
2131*53ee8cc1Swenshuai.xi *quality = (MS_U16)(90.0f + ((-4.9f)-log_ber)*10.0f/((-4.9f)-(-5.1f)));
2132*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.7f))
2133*53ee8cc1Swenshuai.xi *quality = (MS_U16)(80.0f + ((-4.7f)-log_ber)*10.0f/((-4.7f)-(-4.9f)));
2134*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.1f))
2135*53ee8cc1Swenshuai.xi *quality = (MS_U16)(70.0f + ((-4.1f)-log_ber)*10.0f/((-4.1f)-(-4.7f)));
2136*53ee8cc1Swenshuai.xi else if(log_ber <= (-3.5f))
2137*53ee8cc1Swenshuai.xi *quality = (MS_U16)(60.0f + ((-3.5f)-log_ber)*10.0f/((-3.5f)-(-4.1f)));
2138*53ee8cc1Swenshuai.xi else if(log_ber <= (-3.1f))
2139*53ee8cc1Swenshuai.xi *quality = (MS_U16)(50.0f + ((-3.1f)-log_ber)*10.0f/((-3.1f)-(-3.5f)));
2140*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.7f))
2141*53ee8cc1Swenshuai.xi *quality = (MS_U16)(40.0f + ((-2.7f)-log_ber)*10.0f/((-2.7f)-(-3.1f)));
2142*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.5f))
2143*53ee8cc1Swenshuai.xi *quality = (MS_U16)(30.0f + ((-2.5f)-log_ber)*10.0f/((-2.5f)-(-2.7f)));
2144*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.06f))
2145*53ee8cc1Swenshuai.xi *quality = (MS_U16)(20.0f + ((-2.06f)-log_ber)*10.0f/((-2.06f)-(-2.5f)));
2146*53ee8cc1Swenshuai.xi //else if(log_ber <= (-2.05))
2147*53ee8cc1Swenshuai.xi else
2148*53ee8cc1Swenshuai.xi {
2149*53ee8cc1Swenshuai.xi if (f_snr >= 27.2f)
2150*53ee8cc1Swenshuai.xi *quality = 20;
2151*53ee8cc1Swenshuai.xi else if (f_snr >= 25.1f)
2152*53ee8cc1Swenshuai.xi *quality = (MS_U16)(0.0f + (f_snr - 25.1f)*20.0f/(27.2f-25.1f));
2153*53ee8cc1Swenshuai.xi else
2154*53ee8cc1Swenshuai.xi *quality = 0;
2155*53ee8cc1Swenshuai.xi }
2156*53ee8cc1Swenshuai.xi }
2157*53ee8cc1Swenshuai.xi else //256QAM
2158*53ee8cc1Swenshuai.xi {
2159*53ee8cc1Swenshuai.xi if(log_ber <= (-4.8f))
2160*53ee8cc1Swenshuai.xi *quality = 100;
2161*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.6f))
2162*53ee8cc1Swenshuai.xi *quality = (MS_U16)(90.0f + ((-4.6f)-log_ber)*10.0f/((-4.6f)-(-4.8f)));
2163*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.4f))
2164*53ee8cc1Swenshuai.xi *quality = (MS_U16)(80.0f + ((-4.4f)-log_ber)*10.0f/((-4.4f)-(-4.6f)));
2165*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.0f))
2166*53ee8cc1Swenshuai.xi *quality = (MS_U16)(70.0f + ((-4.0f)-log_ber)*10.0f/((-4.0f)-(-4.4f)));
2167*53ee8cc1Swenshuai.xi else if(log_ber <= (-3.5f))
2168*53ee8cc1Swenshuai.xi *quality = (MS_U16)(60.0f + ((-3.5f)-log_ber)*10.0f/((-3.5f)-(-4.0f)));
2169*53ee8cc1Swenshuai.xi else if(log_ber <= (-3.1f))
2170*53ee8cc1Swenshuai.xi *quality = (MS_U16)(50.0f + ((-3.1f)-log_ber)*10.0f/((-3.1f)-(-3.5f)));
2171*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.7f))
2172*53ee8cc1Swenshuai.xi *quality = (MS_U16)(40.0f + ((-2.7f)-log_ber)*10.0f/((-2.7f)-(-3.1f)));
2173*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.4f))
2174*53ee8cc1Swenshuai.xi *quality = (MS_U16)(30.0f + ((-2.4f)-log_ber)*10.0f/((-2.4f)-(-2.7f)));
2175*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.06f))
2176*53ee8cc1Swenshuai.xi *quality = (MS_U16)(20.0f + ((-2.06f)-log_ber)*10.0f/((-2.06f)-(-2.4f)));
2177*53ee8cc1Swenshuai.xi //else if(log_ber <= (-2.05))
2178*53ee8cc1Swenshuai.xi else
2179*53ee8cc1Swenshuai.xi {
2180*53ee8cc1Swenshuai.xi if (f_snr >= 29.6f)
2181*53ee8cc1Swenshuai.xi *quality = 20;
2182*53ee8cc1Swenshuai.xi else if (f_snr >= 27.3f)
2183*53ee8cc1Swenshuai.xi *quality = (MS_U16)(0.0f + (f_snr - 27.3f)*20.0f/(29.6f-27.3f));
2184*53ee8cc1Swenshuai.xi else
2185*53ee8cc1Swenshuai.xi *quality = 0;
2186*53ee8cc1Swenshuai.xi }
2187*53ee8cc1Swenshuai.xi }
2188*53ee8cc1Swenshuai.xi }
2189*53ee8cc1Swenshuai.xi else
2190*53ee8cc1Swenshuai.xi {
2191*53ee8cc1Swenshuai.xi *quality = 0;
2192*53ee8cc1Swenshuai.xi }
2193*53ee8cc1Swenshuai.xi
2194*53ee8cc1Swenshuai.xi //DBG_GET_SIGNAL_DVBC(ULOGD("Utopia","SNR = %f, QAM = %d, code Rate = %d\n", cn_rec, tps_cnstl, tps_cr));
2195*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL_DVBC(ULOGD("Utopia","BER = %8.3e\n", fber));
2196*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL_DVBC(ULOGD("Utopia","Signal Quility = %d\n", *quality));
2197*53ee8cc1Swenshuai.xi return TRUE;
2198*53ee8cc1Swenshuai.xi }
2199*53ee8cc1Swenshuai.xi
2200*53ee8cc1Swenshuai.xi /****************************************************************************
2201*53ee8cc1Swenshuai.xi Subject: To get the Cell ID
2202*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Get_CELL_ID
2203*53ee8cc1Swenshuai.xi Parmeter: point to return parameter cell_id
2204*53ee8cc1Swenshuai.xi
2205*53ee8cc1Swenshuai.xi Return: TRUE
2206*53ee8cc1Swenshuai.xi FALSE
2207*53ee8cc1Swenshuai.xi Remark:
2208*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBC_Get_CELL_ID(MS_U16 * cell_id)2209*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Get_CELL_ID(MS_U16 *cell_id)
2210*53ee8cc1Swenshuai.xi {
2211*53ee8cc1Swenshuai.xi MS_BOOL status = true;
2212*53ee8cc1Swenshuai.xi MS_U8 value1 = 0;
2213*53ee8cc1Swenshuai.xi MS_U8 value2 = 0;
2214*53ee8cc1Swenshuai.xi
2215*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE+0x2B, &value2); //TPS Cell ID [15:8]
2216*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE+0x2A, &value1); //TPS Cell ID [7:0]
2217*53ee8cc1Swenshuai.xi
2218*53ee8cc1Swenshuai.xi *cell_id = ((MS_U16)value1<<8)|value2;
2219*53ee8cc1Swenshuai.xi return status;
2220*53ee8cc1Swenshuai.xi }
2221*53ee8cc1Swenshuai.xi
2222*53ee8cc1Swenshuai.xi /****************************************************************************
2223*53ee8cc1Swenshuai.xi Subject: To get the DVBC Carrier Freq Offset
2224*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Get_FreqOffset
2225*53ee8cc1Swenshuai.xi Parmeter: Frequency offset (in KHz), bandwidth
2226*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
2227*53ee8cc1Swenshuai.xi E_RESULT_FAILURE
2228*53ee8cc1Swenshuai.xi Remark:
2229*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBC_Get_FreqOffset(float * pFreqOff,MS_U8 u8BW)2230*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Get_FreqOffset(float *pFreqOff, MS_U8 u8BW)
2231*53ee8cc1Swenshuai.xi {
2232*53ee8cc1Swenshuai.xi MS_U16 FreqB, config_Fc=0;
2233*53ee8cc1Swenshuai.xi float FreqCfo_offset,f_Fc;
2234*53ee8cc1Swenshuai.xi MS_U32 RegCfo_offset, Reg_Fc_over_Fs;
2235*53ee8cc1Swenshuai.xi MS_U8 reg = 0;
2236*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
2237*53ee8cc1Swenshuai.xi
2238*53ee8cc1Swenshuai.xi // no use.
2239*53ee8cc1Swenshuai.xi u8BW = u8BW;
2240*53ee8cc1Swenshuai.xi
2241*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","INTERN_DVBC_Get_FreqOffset\n"));
2242*53ee8cc1Swenshuai.xi
2243*53ee8cc1Swenshuai.xi // bank 2c 0x3d [0] reg_bit_err_num_freeze
2244*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(EQE_REG_BASE + 0x3A, 0x20);
2245*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(INNC_REG_BASE + 0x05, 0x80);
2246*53ee8cc1Swenshuai.xi
2247*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x43, ®);
2248*53ee8cc1Swenshuai.xi RegCfo_offset = reg;
2249*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x42, ®);
2250*53ee8cc1Swenshuai.xi RegCfo_offset = (RegCfo_offset<<8)|reg;
2251*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x41, ®);
2252*53ee8cc1Swenshuai.xi RegCfo_offset = (RegCfo_offset<<8)|reg;
2253*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x40, ®);
2254*53ee8cc1Swenshuai.xi RegCfo_offset = (RegCfo_offset<<8)|reg;
2255*53ee8cc1Swenshuai.xi
2256*53ee8cc1Swenshuai.xi // bank 2c 0x3d [0] reg_bit_err_num_freeze
2257*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(EQE_REG_BASE + 0x3A, 0x00);
2258*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(INNC_REG_BASE + 0x05, 0x00);
2259*53ee8cc1Swenshuai.xi
2260*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDF_REG_BASE + 0x5b, ®);
2261*53ee8cc1Swenshuai.xi Reg_Fc_over_Fs = reg;
2262*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDF_REG_BASE + 0x5a, ®);
2263*53ee8cc1Swenshuai.xi Reg_Fc_over_Fs = (Reg_Fc_over_Fs<<8)|reg;
2264*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDF_REG_BASE + 0x59, ®);
2265*53ee8cc1Swenshuai.xi Reg_Fc_over_Fs = (Reg_Fc_over_Fs<<8)|reg;
2266*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDF_REG_BASE + 0x58, ®);
2267*53ee8cc1Swenshuai.xi Reg_Fc_over_Fs = (Reg_Fc_over_Fs<<8)|reg;
2268*53ee8cc1Swenshuai.xi
2269*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_DVBC_CFG_FC_H, ®);
2270*53ee8cc1Swenshuai.xi config_Fc = reg;
2271*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_DVBC_CFG_FC_L, ®);
2272*53ee8cc1Swenshuai.xi config_Fc = (config_Fc<<8)|reg;
2273*53ee8cc1Swenshuai.xi
2274*53ee8cc1Swenshuai.xi f_Fc = (float)Reg_Fc_over_Fs/134217728.0f * 45473.0f;
2275*53ee8cc1Swenshuai.xi
2276*53ee8cc1Swenshuai.xi FreqCfo_offset = (MS_S32)(RegCfo_offset<<4)/16;
2277*53ee8cc1Swenshuai.xi
2278*53ee8cc1Swenshuai.xi FreqCfo_offset = FreqCfo_offset/0x8000000/8.0f;
2279*53ee8cc1Swenshuai.xi
2280*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_GetCurrentSymbolRate(&FreqB);
2281*53ee8cc1Swenshuai.xi
2282*53ee8cc1Swenshuai.xi FreqCfo_offset = FreqCfo_offset * FreqB - (f_Fc-(float)config_Fc);
2283*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC_LOCK(ULOGD("Utopia","[dvbc]Freq_Offset = %f KHz, Reg_offset = 0x%lx, Reg_Fc_over_Fs=0x%lx, SR = %d KS/s, Fc = %f %d\n",
2284*53ee8cc1Swenshuai.xi FreqCfo_offset,RegCfo_offset,Reg_Fc_over_Fs,FreqB,f_Fc,config_Fc));
2285*53ee8cc1Swenshuai.xi
2286*53ee8cc1Swenshuai.xi *pFreqOff = FreqCfo_offset;
2287*53ee8cc1Swenshuai.xi
2288*53ee8cc1Swenshuai.xi return status;
2289*53ee8cc1Swenshuai.xi }
2290*53ee8cc1Swenshuai.xi
2291*53ee8cc1Swenshuai.xi
2292*53ee8cc1Swenshuai.xi
INTERN_DVBC_Power_ON_OFF(MS_U8 bPowerOn)2293*53ee8cc1Swenshuai.xi void INTERN_DVBC_Power_ON_OFF(MS_U8 bPowerOn)
2294*53ee8cc1Swenshuai.xi {
2295*53ee8cc1Swenshuai.xi
2296*53ee8cc1Swenshuai.xi bPowerOn = bPowerOn;
2297*53ee8cc1Swenshuai.xi }
2298*53ee8cc1Swenshuai.xi
INTERN_DVBC_Power_Save(void)2299*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Power_Save(void)
2300*53ee8cc1Swenshuai.xi {
2301*53ee8cc1Swenshuai.xi
2302*53ee8cc1Swenshuai.xi return TRUE;
2303*53ee8cc1Swenshuai.xi }
2304*53ee8cc1Swenshuai.xi
2305*53ee8cc1Swenshuai.xi /****************************************************************************
2306*53ee8cc1Swenshuai.xi Subject: To get the current modulation type at the DVB-C Demod
2307*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_GetCurrentModulationType
2308*53ee8cc1Swenshuai.xi Parmeter: pointer for return QAM type
2309*53ee8cc1Swenshuai.xi
2310*53ee8cc1Swenshuai.xi Return: TRUE
2311*53ee8cc1Swenshuai.xi FALSE
2312*53ee8cc1Swenshuai.xi Remark:
2313*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBC_GetCurrentModulationType(DMD_DVBC_MODULATION_TYPE * pQAMMode)2314*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetCurrentModulationType(DMD_DVBC_MODULATION_TYPE *pQAMMode)
2315*53ee8cc1Swenshuai.xi {
2316*53ee8cc1Swenshuai.xi MS_U8 u8Data=0;
2317*53ee8cc1Swenshuai.xi
2318*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","INTERN_DVBC_GetCurrentModulationType\n"));
2319*53ee8cc1Swenshuai.xi
2320*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x02, &u8Data);
2321*53ee8cc1Swenshuai.xi
2322*53ee8cc1Swenshuai.xi switch(u8Data&0x07)
2323*53ee8cc1Swenshuai.xi {
2324*53ee8cc1Swenshuai.xi case 0:
2325*53ee8cc1Swenshuai.xi *pQAMMode = DMD_DVBC_QAM16;
2326*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC_LOCK(ULOGD("Utopia","[dvbc]QAM=16\n"));
2327*53ee8cc1Swenshuai.xi return TRUE;
2328*53ee8cc1Swenshuai.xi break;
2329*53ee8cc1Swenshuai.xi case 1:
2330*53ee8cc1Swenshuai.xi *pQAMMode = DMD_DVBC_QAM32;
2331*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC_LOCK(ULOGD("Utopia","[dvbc]QAM=32\n"));
2332*53ee8cc1Swenshuai.xi return TRUE;
2333*53ee8cc1Swenshuai.xi break;
2334*53ee8cc1Swenshuai.xi case 2:
2335*53ee8cc1Swenshuai.xi *pQAMMode = DMD_DVBC_QAM64;
2336*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC_LOCK(ULOGD("Utopia","[dvbc]QAM=64\n"));
2337*53ee8cc1Swenshuai.xi return TRUE;
2338*53ee8cc1Swenshuai.xi break;
2339*53ee8cc1Swenshuai.xi case 3:
2340*53ee8cc1Swenshuai.xi *pQAMMode = DMD_DVBC_QAM128;
2341*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC_LOCK(ULOGD("Utopia","[dvbc]QAM=128\n"));
2342*53ee8cc1Swenshuai.xi return TRUE;
2343*53ee8cc1Swenshuai.xi break;
2344*53ee8cc1Swenshuai.xi case 4:
2345*53ee8cc1Swenshuai.xi *pQAMMode = DMD_DVBC_QAM256;
2346*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC_LOCK(ULOGD("Utopia","[dvbc]QAM=256\n"));
2347*53ee8cc1Swenshuai.xi return TRUE;
2348*53ee8cc1Swenshuai.xi break;
2349*53ee8cc1Swenshuai.xi default:
2350*53ee8cc1Swenshuai.xi *pQAMMode = DMD_DVBC_QAMAUTO;
2351*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC_LOCK(ULOGD("Utopia","[dvbc]QAM=invalid\n"));
2352*53ee8cc1Swenshuai.xi return FALSE;
2353*53ee8cc1Swenshuai.xi }
2354*53ee8cc1Swenshuai.xi }
2355*53ee8cc1Swenshuai.xi
2356*53ee8cc1Swenshuai.xi /****************************************************************************
2357*53ee8cc1Swenshuai.xi Subject: To get the current symbol rate at the DVB-C Demod
2358*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_GetCurrentSymbolRate
2359*53ee8cc1Swenshuai.xi Parmeter: pointer pData for return Symbolrate
2360*53ee8cc1Swenshuai.xi
2361*53ee8cc1Swenshuai.xi Return: TRUE
2362*53ee8cc1Swenshuai.xi FALSE
2363*53ee8cc1Swenshuai.xi Remark:
2364*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBC_GetCurrentSymbolRate(MS_U16 * u16SymbolRate)2365*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetCurrentSymbolRate(MS_U16 *u16SymbolRate)
2366*53ee8cc1Swenshuai.xi {
2367*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
2368*53ee8cc1Swenshuai.xi MS_U16 u16SymbolRateTmp = 0;
2369*53ee8cc1Swenshuai.xi
2370*53ee8cc1Swenshuai.xi // intp
2371*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xd2, &tmp);
2372*53ee8cc1Swenshuai.xi u16SymbolRateTmp = tmp;
2373*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xd1, &tmp);
2374*53ee8cc1Swenshuai.xi u16SymbolRateTmp = (u16SymbolRateTmp<<8)|tmp;
2375*53ee8cc1Swenshuai.xi
2376*53ee8cc1Swenshuai.xi if (abs(u16SymbolRateTmp-6900)<2)
2377*53ee8cc1Swenshuai.xi {
2378*53ee8cc1Swenshuai.xi u16SymbolRateTmp=6900;
2379*53ee8cc1Swenshuai.xi }
2380*53ee8cc1Swenshuai.xi
2381*53ee8cc1Swenshuai.xi if (abs(u16SymbolRateTmp-6875)<2)
2382*53ee8cc1Swenshuai.xi {
2383*53ee8cc1Swenshuai.xi u16SymbolRateTmp=6875;
2384*53ee8cc1Swenshuai.xi }
2385*53ee8cc1Swenshuai.xi
2386*53ee8cc1Swenshuai.xi *u16SymbolRate = u16SymbolRateTmp;
2387*53ee8cc1Swenshuai.xi
2388*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC_LOCK(ULOGD("Utopia","[dvbc]SR=%d\n",*u16SymbolRate));
2389*53ee8cc1Swenshuai.xi
2390*53ee8cc1Swenshuai.xi return TRUE;
2391*53ee8cc1Swenshuai.xi }
2392*53ee8cc1Swenshuai.xi
2393*53ee8cc1Swenshuai.xi
2394*53ee8cc1Swenshuai.xi /****************************************************************************
2395*53ee8cc1Swenshuai.xi Subject: To get the current symbol rate offset at the DVB-C Demod
2396*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_GetCurrentSymbolRate
2397*53ee8cc1Swenshuai.xi Parmeter: pointer pData for return Symbolrate offset
2398*53ee8cc1Swenshuai.xi
2399*53ee8cc1Swenshuai.xi Return: TRUE
2400*53ee8cc1Swenshuai.xi FALSE
2401*53ee8cc1Swenshuai.xi Remark:
2402*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBC_GetCurrentSymbolRateOffset(MS_U16 * pData)2403*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetCurrentSymbolRateOffset(MS_U16 *pData)
2404*53ee8cc1Swenshuai.xi {
2405*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0;
2406*53ee8cc1Swenshuai.xi MS_U32 u32Data = 0;
2407*53ee8cc1Swenshuai.xi // MS_S32 s32Data = 0;
2408*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
2409*53ee8cc1Swenshuai.xi MS_U16 u16SymbolRate = 0;
2410*53ee8cc1Swenshuai.xi float f_symb_offset = 0.0f;
2411*53ee8cc1Swenshuai.xi
2412*53ee8cc1Swenshuai.xi
2413*53ee8cc1Swenshuai.xi // bank 26 0x03 [7] reg_bit_err_num_freeze
2414*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(EQE_REG_BASE+0x3A, 0x00);
2415*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(INNC_REG_BASE+0x4A, 0x00);
2416*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(INNC_REG_BASE+0x05, 0x80);
2417*53ee8cc1Swenshuai.xi
2418*53ee8cc1Swenshuai.xi // sel, SFO debug output.
2419*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(INNC_REG_BASE+0x4E, &u8Data);
2420*53ee8cc1Swenshuai.xi u32Data = u8Data;
2421*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(INNC_REG_BASE+0x4D, &u8Data);
2422*53ee8cc1Swenshuai.xi u32Data = (u32Data<<8)|u8Data;
2423*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(INNC_REG_BASE+0x4C, &u8Data);
2424*53ee8cc1Swenshuai.xi u32Data = (u32Data<<8)|u8Data;
2425*53ee8cc1Swenshuai.xi
2426*53ee8cc1Swenshuai.xi // bank 26 0x03 [7] reg_bit_err_num_freeze
2427*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(INNC_REG_BASE+0x05, 0x00);
2428*53ee8cc1Swenshuai.xi // s32Data = (MS_S32)(u32Data<<8);
2429*53ee8cc1Swenshuai.xi
2430*53ee8cc1Swenshuai.xi ULOGD("Utopia","[dvbc]u32_symb_offset = 0x%x\n",(unsigned int)u32Data);
2431*53ee8cc1Swenshuai.xi
2432*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_GetCurrentSymbolRate(&u16SymbolRate);
2433*53ee8cc1Swenshuai.xi if (u32Data >= 0x800000)
2434*53ee8cc1Swenshuai.xi {
2435*53ee8cc1Swenshuai.xi u32Data = 0x1000000 - u32Data;
2436*53ee8cc1Swenshuai.xi f_symb_offset = -1.0f*(float)u32Data * 0.003725f * (float)u16SymbolRate/(float)DVBC_FS;
2437*53ee8cc1Swenshuai.xi }
2438*53ee8cc1Swenshuai.xi else
2439*53ee8cc1Swenshuai.xi {
2440*53ee8cc1Swenshuai.xi f_symb_offset = (float)u32Data * 0.003725f * (float)u16SymbolRate/(float)DVBC_FS;
2441*53ee8cc1Swenshuai.xi }
2442*53ee8cc1Swenshuai.xi
2443*53ee8cc1Swenshuai.xi *pData = (MS_U16)(f_symb_offset + 0.5f);
2444*53ee8cc1Swenshuai.xi
2445*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC_LOCK(ULOGD("Utopia","[dvbc]sfo_offset = %d,%f\n",*pData, f_symb_offset));
2446*53ee8cc1Swenshuai.xi
2447*53ee8cc1Swenshuai.xi return status;
2448*53ee8cc1Swenshuai.xi }
2449*53ee8cc1Swenshuai.xi
INTERN_DVBC_Version(MS_U16 * ver)2450*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Version(MS_U16 *ver)
2451*53ee8cc1Swenshuai.xi {
2452*53ee8cc1Swenshuai.xi
2453*53ee8cc1Swenshuai.xi MS_U8 status = true;
2454*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
2455*53ee8cc1Swenshuai.xi MS_U16 u16_INTERN_DVBC_Version;
2456*53ee8cc1Swenshuai.xi
2457*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xC1, &tmp);
2458*53ee8cc1Swenshuai.xi u16_INTERN_DVBC_Version = tmp;
2459*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xC2, &tmp);
2460*53ee8cc1Swenshuai.xi u16_INTERN_DVBC_Version = u16_INTERN_DVBC_Version<<8|tmp;
2461*53ee8cc1Swenshuai.xi *ver = u16_INTERN_DVBC_Version;
2462*53ee8cc1Swenshuai.xi
2463*53ee8cc1Swenshuai.xi return status;
2464*53ee8cc1Swenshuai.xi }
2465*53ee8cc1Swenshuai.xi
2466*53ee8cc1Swenshuai.xi
INTERN_DVBC_Show_Demod_Version(void)2467*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Show_Demod_Version(void)
2468*53ee8cc1Swenshuai.xi {
2469*53ee8cc1Swenshuai.xi
2470*53ee8cc1Swenshuai.xi MS_BOOL status = true;
2471*53ee8cc1Swenshuai.xi MS_U16 u16_INTERN_DVBC_Version;
2472*53ee8cc1Swenshuai.xi
2473*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_Version(&u16_INTERN_DVBC_Version);
2474*53ee8cc1Swenshuai.xi
2475*53ee8cc1Swenshuai.xi ULOGD("Utopia","[DVBC]Version = %x\n",u16_INTERN_DVBC_Version);
2476*53ee8cc1Swenshuai.xi
2477*53ee8cc1Swenshuai.xi return status;
2478*53ee8cc1Swenshuai.xi }
2479*53ee8cc1Swenshuai.xi
2480*53ee8cc1Swenshuai.xi
2481*53ee8cc1Swenshuai.xi
2482*53ee8cc1Swenshuai.xi
2483*53ee8cc1Swenshuai.xi
INTERN_DVBC_Show_AGC_Info(void)2484*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Show_AGC_Info(void)
2485*53ee8cc1Swenshuai.xi {
2486*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
2487*53ee8cc1Swenshuai.xi MS_U8 agc_k = 0,agc_ref = 0,d1_k = 0,d1_ref = 0,d2_k = 0,d2_ref = 0;
2488*53ee8cc1Swenshuai.xi MS_U16 if_agc_gain = 0,d1_gain = 0,d2_gain = 0;
2489*53ee8cc1Swenshuai.xi MS_U16 if_agc_err = 0;
2490*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
2491*53ee8cc1Swenshuai.xi
2492*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x11,&agc_k);
2493*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x13,&agc_ref);
2494*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xB0,&d1_k);
2495*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xB1,&d1_ref);
2496*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xC0,&d2_k);
2497*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xC1,&d2_ref);
2498*53ee8cc1Swenshuai.xi
2499*53ee8cc1Swenshuai.xi
2500*53ee8cc1Swenshuai.xi // select IF gain to read
2501*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x22, &tmp);
2502*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x22, (tmp&0xF0)|0x03);
2503*53ee8cc1Swenshuai.xi
2504*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x25, &tmp);
2505*53ee8cc1Swenshuai.xi if_agc_gain = tmp;
2506*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x24, &tmp);
2507*53ee8cc1Swenshuai.xi if_agc_gain = (if_agc_gain<<8)|tmp;
2508*53ee8cc1Swenshuai.xi
2509*53ee8cc1Swenshuai.xi
2510*53ee8cc1Swenshuai.xi // select d1 gain to read.
2511*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xb6, &tmp);
2512*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0xb6, (tmp&0xF0)|0x02);
2513*53ee8cc1Swenshuai.xi
2514*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xb9, &tmp);
2515*53ee8cc1Swenshuai.xi d1_gain = tmp;
2516*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xb8, &tmp);
2517*53ee8cc1Swenshuai.xi d1_gain = (d1_gain<<8)|tmp;
2518*53ee8cc1Swenshuai.xi
2519*53ee8cc1Swenshuai.xi // select d2 gain to read.
2520*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xc6, &tmp);
2521*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0xc6, (tmp&0xF0)|0x02);
2522*53ee8cc1Swenshuai.xi
2523*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xc9, &tmp);
2524*53ee8cc1Swenshuai.xi d2_gain = tmp;
2525*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xc8, &tmp);
2526*53ee8cc1Swenshuai.xi d2_gain = (d2_gain<<8)|tmp;
2527*53ee8cc1Swenshuai.xi
2528*53ee8cc1Swenshuai.xi // select IF gain err to read
2529*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x22, &tmp);
2530*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x22, (tmp&0xF0)|0x00);
2531*53ee8cc1Swenshuai.xi
2532*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x25, &tmp);
2533*53ee8cc1Swenshuai.xi if_agc_err = tmp;
2534*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x24, &tmp);
2535*53ee8cc1Swenshuai.xi if_agc_err = (if_agc_err<<8)|tmp;
2536*53ee8cc1Swenshuai.xi
2537*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","[dvbc]agc_k=0x%x, agc_ref=0x%x, d1_k=0x%x, d1_ref=0x%x, d2_k=0x%x, d2_ref=0x%x\n",
2538*53ee8cc1Swenshuai.xi agc_k,agc_ref,d1_k,d1_ref,d2_k,d2_ref));
2539*53ee8cc1Swenshuai.xi
2540*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","[dvbc]agc_g=0x%x, d1_g=0x%x, d2_g=0x%x, agc_err=0x%x\n",if_agc_gain,d1_gain,d2_gain,if_agc_err));
2541*53ee8cc1Swenshuai.xi
2542*53ee8cc1Swenshuai.xi return status;
2543*53ee8cc1Swenshuai.xi }
2544*53ee8cc1Swenshuai.xi
INTERN_DVBC_info(void)2545*53ee8cc1Swenshuai.xi void INTERN_DVBC_info(void)
2546*53ee8cc1Swenshuai.xi {
2547*53ee8cc1Swenshuai.xi MS_U32 fb_fs = 0, fc_fs = 0, tr_error = 0, crv = 0, intp = 0;
2548*53ee8cc1Swenshuai.xi MS_U8 qam,tmp = 0;
2549*53ee8cc1Swenshuai.xi MS_U8 fft_u8 = 0;
2550*53ee8cc1Swenshuai.xi MS_U16 fft_u16bw = 0;
2551*53ee8cc1Swenshuai.xi MS_U16 version = 0,packetErr = 0,quality = 0,symb_rate = 0,symb_offset = 0;
2552*53ee8cc1Swenshuai.xi float f_snr = 0,f_freq = 0;
2553*53ee8cc1Swenshuai.xi DMD_DVBC_MODULATION_TYPE QAMMode = 0;
2554*53ee8cc1Swenshuai.xi MS_U16 f_start = 0,f_end = 0;
2555*53ee8cc1Swenshuai.xi MS_U8 s0_count = 0;
2556*53ee8cc1Swenshuai.xi MS_U8 sc4 = 0,sc3 = 0;
2557*53ee8cc1Swenshuai.xi MS_U8 kp0, kp1, kp2, kp3,kp4, fmax, era_th;
2558*53ee8cc1Swenshuai.xi MS_U16 aci_e0,aci_e1,aci_e2,aci_e3;
2559*53ee8cc1Swenshuai.xi MS_U16 count = 0;
2560*53ee8cc1Swenshuai.xi MS_U16 fb_i_1,fb_q_1;
2561*53ee8cc1Swenshuai.xi MS_U8 e0 = 0,e1 = 0,e2 = 0,e3 = 0 ;
2562*53ee8cc1Swenshuai.xi MS_S16 reg_freq;
2563*53ee8cc1Swenshuai.xi float freq,mag;
2564*53ee8cc1Swenshuai.xi
2565*53ee8cc1Swenshuai.xi
2566*53ee8cc1Swenshuai.xi
2567*53ee8cc1Swenshuai.xi INTERN_DVBC_Version(&version);
2568*53ee8cc1Swenshuai.xi
2569*53ee8cc1Swenshuai.xi // fb_fs
2570*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x53, &tmp);
2571*53ee8cc1Swenshuai.xi fb_fs = tmp;
2572*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x52, &tmp);
2573*53ee8cc1Swenshuai.xi fb_fs = (fb_fs<<8)|tmp;
2574*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x51, &tmp);
2575*53ee8cc1Swenshuai.xi fb_fs = (fb_fs<<8)|tmp;
2576*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x50, &tmp);
2577*53ee8cc1Swenshuai.xi fb_fs = (fb_fs<<8)|tmp;
2578*53ee8cc1Swenshuai.xi // fc_fs
2579*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x57, &tmp);
2580*53ee8cc1Swenshuai.xi fc_fs = tmp;
2581*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x56, &tmp);
2582*53ee8cc1Swenshuai.xi fc_fs = (fc_fs<<8)|tmp;
2583*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x55, &tmp);
2584*53ee8cc1Swenshuai.xi fc_fs = (fc_fs<<8)|tmp;
2585*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x54, &tmp);
2586*53ee8cc1Swenshuai.xi fc_fs = (fc_fs<<8)|tmp;
2587*53ee8cc1Swenshuai.xi // crv
2588*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x43, &tmp);
2589*53ee8cc1Swenshuai.xi crv = tmp;
2590*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x42, &tmp);
2591*53ee8cc1Swenshuai.xi crv = (crv<<8)|tmp;
2592*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x41, &tmp);
2593*53ee8cc1Swenshuai.xi crv = (crv<<8)|tmp;
2594*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x40, &tmp);
2595*53ee8cc1Swenshuai.xi crv = (crv<<8)|tmp;
2596*53ee8cc1Swenshuai.xi // tr_error
2597*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(INNC_REG_BASE + 0x4E, &tmp);
2598*53ee8cc1Swenshuai.xi tr_error = tmp;
2599*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(INNC_REG_BASE + 0x4D, &tmp);
2600*53ee8cc1Swenshuai.xi tr_error = (tr_error<<8)|tmp;
2601*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(INNC_REG_BASE + 0x4C, &tmp);
2602*53ee8cc1Swenshuai.xi tr_error = (tr_error<<8)|tmp;
2603*53ee8cc1Swenshuai.xi
2604*53ee8cc1Swenshuai.xi // intp
2605*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xD3, &tmp);
2606*53ee8cc1Swenshuai.xi intp = tmp;
2607*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xD2, &tmp);
2608*53ee8cc1Swenshuai.xi intp = (intp<<8)|tmp;
2609*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xD1, &tmp);
2610*53ee8cc1Swenshuai.xi intp = (intp<<8)|tmp;
2611*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xD0, &tmp);
2612*53ee8cc1Swenshuai.xi intp = (intp<<8)|tmp;
2613*53ee8cc1Swenshuai.xi
2614*53ee8cc1Swenshuai.xi // fft info
2615*53ee8cc1Swenshuai.xi // intp
2616*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0x93, &tmp);
2617*53ee8cc1Swenshuai.xi fft_u16bw = tmp;
2618*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0x92, &tmp);
2619*53ee8cc1Swenshuai.xi fft_u16bw = (fft_u16bw<<8)|tmp;
2620*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0x96, &tmp);
2621*53ee8cc1Swenshuai.xi fft_u8 = tmp;
2622*53ee8cc1Swenshuai.xi
2623*53ee8cc1Swenshuai.xi
2624*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x02, &tmp);
2625*53ee8cc1Swenshuai.xi qam = tmp;
2626*53ee8cc1Swenshuai.xi
2627*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xE0, &tmp);
2628*53ee8cc1Swenshuai.xi f_start = tmp;
2629*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xE1, &tmp);
2630*53ee8cc1Swenshuai.xi f_start = (f_start<<8)|tmp;
2631*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xE2, &tmp);
2632*53ee8cc1Swenshuai.xi f_end = tmp;
2633*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xE3, &tmp);
2634*53ee8cc1Swenshuai.xi f_end = (f_end<<8)|tmp;
2635*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xE4, &tmp);
2636*53ee8cc1Swenshuai.xi s0_count = tmp;
2637*53ee8cc1Swenshuai.xi
2638*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xC3, &sc3);
2639*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xC4, &sc4);
2640*53ee8cc1Swenshuai.xi
2641*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x04, &kp0);
2642*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x05, &kp1);
2643*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x06, &kp2);
2644*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x07, &kp3);
2645*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x08, &kp4);
2646*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x0B, &fmax);
2647*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x49, &era_th);
2648*53ee8cc1Swenshuai.xi
2649*53ee8cc1Swenshuai.xi
2650*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x81, 0x00);
2651*53ee8cc1Swenshuai.xi
2652*53ee8cc1Swenshuai.xi count = 0x400;
2653*53ee8cc1Swenshuai.xi while(count--);
2654*53ee8cc1Swenshuai.xi
2655*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x85, &tmp);
2656*53ee8cc1Swenshuai.xi aci_e0 = tmp&0x0f;
2657*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x84, &tmp);
2658*53ee8cc1Swenshuai.xi aci_e0 = aci_e0<<8|tmp;
2659*53ee8cc1Swenshuai.xi
2660*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x81, 0x01);
2661*53ee8cc1Swenshuai.xi
2662*53ee8cc1Swenshuai.xi count = 0x400;
2663*53ee8cc1Swenshuai.xi while(count--);
2664*53ee8cc1Swenshuai.xi
2665*53ee8cc1Swenshuai.xi
2666*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x85, &tmp);
2667*53ee8cc1Swenshuai.xi aci_e1 = tmp&0x0f;
2668*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x84, &tmp);
2669*53ee8cc1Swenshuai.xi aci_e1 = aci_e1<<8|tmp;
2670*53ee8cc1Swenshuai.xi
2671*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x81, 0x02);
2672*53ee8cc1Swenshuai.xi
2673*53ee8cc1Swenshuai.xi count = 0x400;
2674*53ee8cc1Swenshuai.xi while(count--);
2675*53ee8cc1Swenshuai.xi
2676*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x85, &tmp);
2677*53ee8cc1Swenshuai.xi aci_e2 = tmp&0x0f;
2678*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x84, &tmp);
2679*53ee8cc1Swenshuai.xi aci_e2 = aci_e2<<8|tmp;
2680*53ee8cc1Swenshuai.xi
2681*53ee8cc1Swenshuai.xi // read aci coef
2682*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x81, 0x03);
2683*53ee8cc1Swenshuai.xi
2684*53ee8cc1Swenshuai.xi count = 0x400;
2685*53ee8cc1Swenshuai.xi while(count--);
2686*53ee8cc1Swenshuai.xi
2687*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x85, &tmp);
2688*53ee8cc1Swenshuai.xi aci_e3 = tmp&0x0f;
2689*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x84, &tmp);
2690*53ee8cc1Swenshuai.xi aci_e3 = aci_e3<<8|tmp;
2691*53ee8cc1Swenshuai.xi
2692*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0x13, &tmp);
2693*53ee8cc1Swenshuai.xi fb_i_1 = tmp;
2694*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0x12, &tmp);
2695*53ee8cc1Swenshuai.xi fb_i_1 = fb_i_1<<8|tmp;
2696*53ee8cc1Swenshuai.xi
2697*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0x15, &tmp);
2698*53ee8cc1Swenshuai.xi fb_q_1 = tmp;
2699*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0x14, &tmp);
2700*53ee8cc1Swenshuai.xi fb_q_1 = fb_q_1<<8|tmp;
2701*53ee8cc1Swenshuai.xi
2702*53ee8cc1Swenshuai.xi
2703*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xE0, &e0);
2704*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xE1, &e1);
2705*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xE2, &e2);
2706*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xE3, &e3);
2707*53ee8cc1Swenshuai.xi
2708*53ee8cc1Swenshuai.xi reg_freq = (MS_S16)((MS_U16)e1)<<8|e0;
2709*53ee8cc1Swenshuai.xi freq = (float)reg_freq*45473.0/65536.0;
2710*53ee8cc1Swenshuai.xi mag = (float)(((MS_U16)e3)<<8|e2)/65536.0;
2711*53ee8cc1Swenshuai.xi
2712*53ee8cc1Swenshuai.xi
2713*53ee8cc1Swenshuai.xi INTERN_DVBC_GetPacketErr(&packetErr);
2714*53ee8cc1Swenshuai.xi INTERN_DVBC_GetSNR(&f_snr);
2715*53ee8cc1Swenshuai.xi INTERN_DVBC_Show_AGC_Info();
2716*53ee8cc1Swenshuai.xi INTERN_DVBC_GetSignalQuality(&quality,NULL,0, 200.0f);
2717*53ee8cc1Swenshuai.xi INTERN_DVBC_Get_FreqOffset(&f_freq,8);
2718*53ee8cc1Swenshuai.xi INTERN_DVBC_GetCurrentSymbolRate(&symb_rate);
2719*53ee8cc1Swenshuai.xi INTERN_DVBC_GetCurrentSymbolRateOffset(&symb_offset);
2720*53ee8cc1Swenshuai.xi INTERN_DVBC_GetCurrentModulationType(&QAMMode);
2721*53ee8cc1Swenshuai.xi
2722*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","[MStar_1][1]0x%x,[2]0x%lx,[3]0x%lx,[4]0x%lx,[5]0x%lx,[6]0x%x,[7]%d\n",version,fb_fs,fc_fs,tr_error,crv,qam,packetErr));
2723*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","[MStar_2][1]%f,[2]0x%lx,[3]%d,[4]%f,[5]%d,[6]%d,[7]%d\n",f_snr,intp,quality,f_freq,symb_rate,symb_offset,packetErr));
2724*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","[Mstar_3][1]0x%x,[2]0x%x,[3]0x%x,[4]0x%x,[5]%d,[6]0x%x,[7]0x%x\n",fft_u16bw,fft_u8,f_end,f_start,s0_count,sc3,sc4));
2725*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","[Mstar_4][1]0x%x,[2]0x%x,[3]0x%x,[4]0x%x,[5]0x%x,[6]0x%x,[7]0x%x\n",kp0,kp1,kp2,kp3,kp4,fmax,era_th));
2726*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","[Mstar_5][1]0x%x,[2]0x%x,[3]0x%x,[4]0x%x,[5]0x%x,[6]0x%x,[7]0x%x\n",aci_e0,aci_e1,aci_e2,aci_e3,fb_i_1,fb_q_1,era_th));
2727*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("Utopia","[Mstar_6][1]%f,[2]%f,[3]0x%x,[4]0x%x,[5]0x%x,[6]0x%x,[7]0x%x\n",freq,mag,aci_e2,aci_e3,fb_i_1,fb_q_1,era_th));
2728*53ee8cc1Swenshuai.xi return;
2729*53ee8cc1Swenshuai.xi }
2730*53ee8cc1Swenshuai.xi
2731*53ee8cc1Swenshuai.xi
2732*53ee8cc1Swenshuai.xi
2733*53ee8cc1Swenshuai.xi
2734*53ee8cc1Swenshuai.xi /***********************************************************************************
2735*53ee8cc1Swenshuai.xi Subject: read register
2736*53ee8cc1Swenshuai.xi Function: MDrv_1210_IIC_Bypass_Mode
2737*53ee8cc1Swenshuai.xi Parmeter:
2738*53ee8cc1Swenshuai.xi Return:
2739*53ee8cc1Swenshuai.xi Remark:
2740*53ee8cc1Swenshuai.xi ************************************************************************************/
2741*53ee8cc1Swenshuai.xi //void MDrv_1210_IIC_Bypass_Mode(MS_BOOL enable)
2742*53ee8cc1Swenshuai.xi //{
2743*53ee8cc1Swenshuai.xi // UNUSED(enable);
2744*53ee8cc1Swenshuai.xi // if (enable)
2745*53ee8cc1Swenshuai.xi // MDrv_SYS_DMD_VD_MBX_WriteReg(0x8010, 0x10); // IIC by-pass mode on
2746*53ee8cc1Swenshuai.xi // else
2747*53ee8cc1Swenshuai.xi // MDrv_SYS_DMD_VD_MBX_WriteReg(0x8010, 0x00); // IIC by-pass mode off
2748*53ee8cc1Swenshuai.xi //}
2749