1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi // such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi // third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any
38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi // parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi // ("Services").
52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi // or otherwise:
58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi // with the said Rules.
72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi // be English.
74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2006-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // (!��MStar Confidential Information!�L) by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi
95*53ee8cc1Swenshuai.xi
96*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
97*53ee8cc1Swenshuai.xi // Include Files
98*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
99*53ee8cc1Swenshuai.xi
100*53ee8cc1Swenshuai.xi #include <stdio.h>
101*53ee8cc1Swenshuai.xi #include <math.h>
102*53ee8cc1Swenshuai.xi
103*53ee8cc1Swenshuai.xi #include "drvDMD_DTMB.h"
104*53ee8cc1Swenshuai.xi
105*53ee8cc1Swenshuai.xi #include "MsTypes.h"
106*53ee8cc1Swenshuai.xi #if DMD_DTMB_UTOPIA_EN || DMD_DTMB_UTOPIA2_EN
107*53ee8cc1Swenshuai.xi #include "drvDMD_common.h"
108*53ee8cc1Swenshuai.xi #include "halDMD_INTERN_common.h"
109*53ee8cc1Swenshuai.xi #endif
110*53ee8cc1Swenshuai.xi
111*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
112*53ee8cc1Swenshuai.xi // Driver Compiler Options
113*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
114*53ee8cc1Swenshuai.xi
115*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_NIKON 0x00
116*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_NASA 0x01
117*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_MADISON 0x02
118*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_MONACO 0x03
119*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_MUJI 0x04
120*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_MONET 0x05
121*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_MANHATTAN 0x06
122*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_MESSI 0x07
123*53ee8cc1Swenshuai.xi
124*53ee8cc1Swenshuai.xi #if defined(nikon)
125*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_VERSION DMD_DTMB_CHIP_NIKON
126*53ee8cc1Swenshuai.xi #elif defined(nasa)
127*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_VERSION DMD_DTMB_CHIP_NASA
128*53ee8cc1Swenshuai.xi #elif defined(madison)
129*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_VERSION DMD_DTMB_CHIP_MADISON
130*53ee8cc1Swenshuai.xi #elif defined(monaco)
131*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_VERSION DMD_DTMB_CHIP_MONACO
132*53ee8cc1Swenshuai.xi #elif defined(muji)
133*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_VERSION DMD_DTMB_CHIP_MUJI
134*53ee8cc1Swenshuai.xi #elif defined(monet)
135*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_VERSION DMD_DTMB_CHIP_MONET
136*53ee8cc1Swenshuai.xi #elif defined(manhattan)
137*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_VERSION DMD_DTMB_CHIP_MANHATTAN
138*53ee8cc1Swenshuai.xi #elif defined(messi)
139*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_VERSION DMD_DTMB_CHIP_MESSI
140*53ee8cc1Swenshuai.xi #else
141*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_VERSION DMD_DTMB_CHIP_NIKON
142*53ee8cc1Swenshuai.xi #endif
143*53ee8cc1Swenshuai.xi
144*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
145*53ee8cc1Swenshuai.xi // Local Defines
146*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
147*53ee8cc1Swenshuai.xi
148*53ee8cc1Swenshuai.xi #define HAL_INTERN_DTMB_DBINFO(y) //y
149*53ee8cc1Swenshuai.xi
150*53ee8cc1Swenshuai.xi //#define MBRegBase 0x112600
151*53ee8cc1Swenshuai.xi //#define DMDMcuBase 0x103480
152*53ee8cc1Swenshuai.xi
153*53ee8cc1Swenshuai.xi #define DTMB_REG_BASE 0x2600
154*53ee8cc1Swenshuai.xi
155*53ee8cc1Swenshuai.xi #define DTMB_ACI_COEF_SIZE 112
156*53ee8cc1Swenshuai.xi
157*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
158*53ee8cc1Swenshuai.xi // Local Variables
159*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
160*53ee8cc1Swenshuai.xi
161*53ee8cc1Swenshuai.xi const MS_U8 INTERN_DTMB_table[] = {
162*53ee8cc1Swenshuai.xi #include "DMD_INTERN_DTMB.dat"
163*53ee8cc1Swenshuai.xi };
164*53ee8cc1Swenshuai.xi
165*53ee8cc1Swenshuai.xi const MS_U8 INTERN_DTMB_6M_table[] = {
166*53ee8cc1Swenshuai.xi #include "DMD_INTERN_DTMB_6M.dat"
167*53ee8cc1Swenshuai.xi };
168*53ee8cc1Swenshuai.xi
169*53ee8cc1Swenshuai.xi static MS_U8 _ACI_COEF_TABLE_FS24M_SR8M[DTMB_ACI_COEF_SIZE] = {
170*53ee8cc1Swenshuai.xi 0x80, 0x06, 0x9f, 0xf4, 0x9f, 0xe8, 0x9f, 0xf0, 0x80, 0x09, 0x80, 0x1f, 0x80, 0x1d, 0x80, 0x03, 0x9f, 0xe3, 0x9f, 0xdc, 0x9f, 0xf7, 0x80, 0x1d, 0x80, 0x2c, 0x80, 0x12, 0x9f, 0xe2,
171*53ee8cc1Swenshuai.xi 0x9f, 0xc9, 0x9f, 0xe2, 0x80, 0x1a, 0x80, 0x42, 0x80, 0x2f, 0x9f, 0xeb, 0x9f, 0xb2, 0x9f, 0xbe, 0x80, 0x0c, 0x80, 0x5b, 0x80, 0x5e, 0x80, 0x05, 0x9f, 0x9a, 0x9f, 0x81, 0x9f, 0xdf,
172*53ee8cc1Swenshuai.xi 0x80, 0x6c, 0x80, 0xa7, 0x80, 0x45, 0x9f, 0x8c, 0x9f, 0x24, 0x9f, 0x84, 0x80, 0x7d, 0x81, 0x38, 0x80, 0xe3, 0x9f, 0x7b, 0x9e, 0x0e, 0x9e, 0x1f, 0x80, 0x87, 0x84, 0xa6, 0x88, 0x8c,
173*53ee8cc1Swenshuai.xi 0x8a, 0x25, 0x80, 0x08, 0x80, 0x0b, 0x80, 0x0b, 0x80, 0x01, 0x9f, 0xee, 0x9f, 0xdf, 0x9f, 0xdb, 0x9f, 0xe8, 0x9f, 0xfd, 0x80, 0x0a};
174*53ee8cc1Swenshuai.xi
175*53ee8cc1Swenshuai.xi static MS_U8 _ACI_COEF_TABLE_FS24M_SR6M[DTMB_ACI_COEF_SIZE] = {
176*53ee8cc1Swenshuai.xi 0x9F, 0xF1, 0x9F, 0xFB, 0x80, 0x09, 0x80, 0x15, 0x80, 0x17, 0x80, 0x0D, 0x9F, 0xFB, 0x9F, 0xE9, 0x9F, 0xE2, 0x9F, 0xEC, 0x80, 0x04, 0x80, 0x1D, 0x80, 0x27, 0x80, 0x19, 0x9F, 0xFA,
177*53ee8cc1Swenshuai.xi 0x9F, 0xD9, 0x9F, 0xCE, 0x9F, 0xE1, 0x80, 0x0C, 0x80, 0x35, 0x80, 0x42, 0x80, 0x24, 0x9F, 0xEA, 0x9F, 0xB6, 0x9F, 0xAA, 0x9F, 0xD6, 0x80, 0x26, 0x80, 0x6A, 0x80, 0x72, 0x80, 0x2E,
178*53ee8cc1Swenshuai.xi 0x9F, 0xBF, 0x9F, 0x66, 0x9F, 0x65, 0x9F, 0xCE, 0x80, 0x71, 0x80, 0xED, 0x80, 0xE2, 0x80, 0x35, 0x9F, 0x2B, 0x9E, 0x5C, 0x9E, 0x72, 0x9F, 0xCA, 0x82, 0x3B, 0x85, 0x13, 0x87, 0x59,
179*53ee8cc1Swenshuai.xi 0x88, 0x38, 0x80, 0x00, 0x80, 0x00, 0x80, 0x01, 0x80, 0x02, 0x80, 0x02, 0x80, 0x00, 0x9F, 0xFC, 0x9F, 0xF6, 0x9F, 0xF0, 0x9F, 0xED};
180*53ee8cc1Swenshuai.xi
181*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
182*53ee8cc1Swenshuai.xi // Global Variables
183*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
184*53ee8cc1Swenshuai.xi
185*53ee8cc1Swenshuai.xi extern MS_U8 u8DMD_DTMB_DMD_ID;
186*53ee8cc1Swenshuai.xi
187*53ee8cc1Swenshuai.xi extern DMD_DTMB_ResData *psDMD_DTMB_ResData;
188*53ee8cc1Swenshuai.xi
189*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
190*53ee8cc1Swenshuai.xi // Local Functions
191*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
_MBX_WriteReg(MS_U16 u16Addr,MS_U8 u8Data)192*53ee8cc1Swenshuai.xi static MS_BOOL _MBX_WriteReg(MS_U16 u16Addr, MS_U8 u8Data)
193*53ee8cc1Swenshuai.xi {
194*53ee8cc1Swenshuai.xi MS_U8 u8CheckCount;
195*53ee8cc1Swenshuai.xi MS_U8 u8CheckFlag;
196*53ee8cc1Swenshuai.xi
197*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00, (u16Addr&0xff));
198*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x01, (u16Addr>>8));
199*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x10, u8Data);
200*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x1E, 0x01);
201*53ee8cc1Swenshuai.xi
202*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)|0x02); // assert interrupt to VD MCU51
203*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)&(~0x02)); // de-assert interrupt to VD MCU51
204*53ee8cc1Swenshuai.xi
205*53ee8cc1Swenshuai.xi for (u8CheckCount=0; u8CheckCount < 10; u8CheckCount++)
206*53ee8cc1Swenshuai.xi {
207*53ee8cc1Swenshuai.xi u8CheckFlag = HAL_DMD_RIU_ReadByte(MBRegBase + 0x1E);
208*53ee8cc1Swenshuai.xi if ((u8CheckFlag&0x01)==0)
209*53ee8cc1Swenshuai.xi break;
210*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
211*53ee8cc1Swenshuai.xi }
212*53ee8cc1Swenshuai.xi
213*53ee8cc1Swenshuai.xi if (u8CheckFlag&0x01)
214*53ee8cc1Swenshuai.xi {
215*53ee8cc1Swenshuai.xi printf("ERROR: DTMB INTERN DEMOD MBX WRITE TIME OUT!\n");
216*53ee8cc1Swenshuai.xi return FALSE;
217*53ee8cc1Swenshuai.xi }
218*53ee8cc1Swenshuai.xi
219*53ee8cc1Swenshuai.xi return TRUE;
220*53ee8cc1Swenshuai.xi }
221*53ee8cc1Swenshuai.xi
_MBX_ReadReg(MS_U16 u16Addr,MS_U8 * u8Data)222*53ee8cc1Swenshuai.xi static MS_BOOL _MBX_ReadReg(MS_U16 u16Addr, MS_U8 *u8Data)
223*53ee8cc1Swenshuai.xi {
224*53ee8cc1Swenshuai.xi MS_U8 u8CheckCount;
225*53ee8cc1Swenshuai.xi MS_U8 u8CheckFlag;
226*53ee8cc1Swenshuai.xi
227*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00, (u16Addr&0xff));
228*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x01, (u16Addr>>8));
229*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x1E, 0x02);
230*53ee8cc1Swenshuai.xi
231*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)|0x02); // assert interrupt to VD MCU51
232*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)&(~0x02)); // de-assert interrupt to VD MCU51
233*53ee8cc1Swenshuai.xi
234*53ee8cc1Swenshuai.xi for (u8CheckCount=0; u8CheckCount < 10; u8CheckCount++)
235*53ee8cc1Swenshuai.xi {
236*53ee8cc1Swenshuai.xi u8CheckFlag = HAL_DMD_RIU_ReadByte(MBRegBase + 0x1E);
237*53ee8cc1Swenshuai.xi if ((u8CheckFlag&0x02)==0)
238*53ee8cc1Swenshuai.xi {
239*53ee8cc1Swenshuai.xi *u8Data = HAL_DMD_RIU_ReadByte(MBRegBase + 0x10);
240*53ee8cc1Swenshuai.xi break;
241*53ee8cc1Swenshuai.xi }
242*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
243*53ee8cc1Swenshuai.xi }
244*53ee8cc1Swenshuai.xi
245*53ee8cc1Swenshuai.xi if (u8CheckFlag&0x02)
246*53ee8cc1Swenshuai.xi {
247*53ee8cc1Swenshuai.xi printf("ERROR: DTMB INTERN DEMOD MBX READ TIME OUT!\n");
248*53ee8cc1Swenshuai.xi return FALSE;
249*53ee8cc1Swenshuai.xi }
250*53ee8cc1Swenshuai.xi
251*53ee8cc1Swenshuai.xi return TRUE;
252*53ee8cc1Swenshuai.xi }
253*53ee8cc1Swenshuai.xi
254*53ee8cc1Swenshuai.xi #if (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_NIKON)
_HAL_INTERN_DTMB_InitClk(void)255*53ee8cc1Swenshuai.xi static void _HAL_INTERN_DTMB_InitClk(void)
256*53ee8cc1Swenshuai.xi {
257*53ee8cc1Swenshuai.xi MS_U8 u8Val = 0;
258*53ee8cc1Swenshuai.xi
259*53ee8cc1Swenshuai.xi printf("--------------DMD_DTMB_CHIP_NIKON--------------\n");
260*53ee8cc1Swenshuai.xi
261*53ee8cc1Swenshuai.xi u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
262*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39, u8Val&(~0x03));
263*53ee8cc1Swenshuai.xi
264*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
265*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
266*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301, 0x07);
267*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300, 0x14);
268*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x00);
269*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x00);
270*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103315, 0x00);
271*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103314, 0x00);
272*53ee8cc1Swenshuai.xi
273*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
274*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
275*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f23, 0x00);
276*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f22, 0x00);
277*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
278*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
279*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f4f, 0x00);
280*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f4e, 0x00);
281*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f29, 0x0c);
282*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f28, 0x0c);
283*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x111f28, 0x0c);
284*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f2d, 0x00);
285*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f2c, 0x00);
286*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f2f, 0x00);
287*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f2e, 0x00);
288*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f35, 0x00);
289*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f34, 0x00);
290*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f3b, 0x00);
291*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f3a, 0x00);
292*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f3d, 0x00);
293*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f3c, 0x00);
294*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f43, 0x44);
295*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f42, 0x44);
296*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f45, 0x00);
297*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f44, 0xc4);
298*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f47, 0x00);
299*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f46, 0x00);
300*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
301*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f48, 0x04);
302*53ee8cc1Swenshuai.xi
303*53ee8cc1Swenshuai.xi u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
304*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39, u8Val|0x03);
305*53ee8cc1Swenshuai.xi }
306*53ee8cc1Swenshuai.xi #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_NASA)
_HAL_INTERN_DTMB_InitClk(void)307*53ee8cc1Swenshuai.xi static void _HAL_INTERN_DTMB_InitClk(void)
308*53ee8cc1Swenshuai.xi {
309*53ee8cc1Swenshuai.xi MS_U8 u8Val = 0;
310*53ee8cc1Swenshuai.xi
311*53ee8cc1Swenshuai.xi printf("--------------DMD_DTMB_CHIP_NASA--------------\n");
312*53ee8cc1Swenshuai.xi
313*53ee8cc1Swenshuai.xi u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
314*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39, u8Val&(~0x03));
315*53ee8cc1Swenshuai.xi
316*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
317*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
318*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301, 0x07);
319*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300, 0x14);
320*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x00);
321*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x00);
322*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103315, 0x00);
323*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103314, 0x00);
324*53ee8cc1Swenshuai.xi
325*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
326*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
327*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f23, 0x00);
328*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f22, 0x00);
329*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
330*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
331*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f4f, 0x00);
332*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f4e, 0x00);
333*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f29, 0x0c);
334*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f28, 0x0c);
335*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x111f28, 0x0c);
336*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f2d, 0x00);
337*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f2c, 0x00);
338*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f2f, 0x00);
339*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f2e, 0x00);
340*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f35, 0x00);
341*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f34, 0x00);
342*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f3b, 0x00);
343*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f3a, 0x00);
344*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f3d, 0x00);
345*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f3c, 0x00);
346*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f43, 0x44);
347*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f42, 0x44);
348*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f45, 0x00);
349*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f44, 0xc4);
350*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f47, 0x00);
351*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f46, 0x00);
352*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
353*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f48, 0x04);
354*53ee8cc1Swenshuai.xi
355*53ee8cc1Swenshuai.xi u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
356*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39, u8Val|0x03);
357*53ee8cc1Swenshuai.xi }
358*53ee8cc1Swenshuai.xi #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MADISON)
_HAL_INTERN_DTMB_InitClk(void)359*53ee8cc1Swenshuai.xi static void _HAL_INTERN_DTMB_InitClk(void)
360*53ee8cc1Swenshuai.xi {
361*53ee8cc1Swenshuai.xi MS_U8 u8Val = 0;
362*53ee8cc1Swenshuai.xi
363*53ee8cc1Swenshuai.xi printf("--------------DMD_DTMB_CHIP_MADISON--------------\n");
364*53ee8cc1Swenshuai.xi
365*53ee8cc1Swenshuai.xi u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
366*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39, u8Val&(~0x03));
367*53ee8cc1Swenshuai.xi
368*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
369*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
370*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301, 0x07);
371*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300, 0x14);
372*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x00);
373*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x00);
374*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103315, 0x00);
375*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103314, 0x00);
376*53ee8cc1Swenshuai.xi
377*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
378*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
379*53ee8cc1Swenshuai.xi
380*53ee8cc1Swenshuai.xi //carl
381*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f15, 0x00);
382*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f14, 0x01);
383*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f17, 0x01);
384*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f16, 0x01);
385*53ee8cc1Swenshuai.xi
386*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f23, 0x00);
387*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f22, 0x00);
388*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
389*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
390*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f4f, 0x00);
391*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f4e, 0x00);
392*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f29, 0x0c);
393*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f28, 0x0c);
394*53ee8cc1Swenshuai.xi
395*53ee8cc1Swenshuai.xi //carl
396*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
397*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f22, 0x04);
398*53ee8cc1Swenshuai.xi
399*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x111f28, 0x0c);
400*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f2d, 0x00);
401*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f2c, 0x00);
402*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f2f, 0x00);
403*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f2e, 0x00);
404*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f35, 0x00);
405*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f34, 0x00);
406*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f3b, 0x00);
407*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f3a, 0x00);
408*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f3d, 0x00);
409*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f3c, 0x00);
410*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f43, 0x44);
411*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f42, 0x44);
412*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f45, 0x00);
413*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f44, 0xc4);
414*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f47, 0x00);
415*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f46, 0x00);
416*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
417*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f48, 0x04);
418*53ee8cc1Swenshuai.xi
419*53ee8cc1Swenshuai.xi u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
420*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39, u8Val|0x03);
421*53ee8cc1Swenshuai.xi }
422*53ee8cc1Swenshuai.xi #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MONACO)
_HAL_INTERN_DTMB_InitClk(void)423*53ee8cc1Swenshuai.xi static void _HAL_INTERN_DTMB_InitClk(void)
424*53ee8cc1Swenshuai.xi {
425*53ee8cc1Swenshuai.xi MS_U8 u8Val = 0;
426*53ee8cc1Swenshuai.xi
427*53ee8cc1Swenshuai.xi printf("--------------DMD_DTMB_CHIP_MONACO--------------\n");
428*53ee8cc1Swenshuai.xi
429*53ee8cc1Swenshuai.xi u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
430*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39, u8Val&(~0x03));
431*53ee8cc1Swenshuai.xi
432*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
433*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
434*53ee8cc1Swenshuai.xi
435*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301, 0x07);
436*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300, 0x11);
437*53ee8cc1Swenshuai.xi
438*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x00);
439*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x00);
440*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103315, 0x00);
441*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103314, 0x00);
442*53ee8cc1Swenshuai.xi
443*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
444*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
445*53ee8cc1Swenshuai.xi
446*53ee8cc1Swenshuai.xi //carl
447*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f48, 0x11);
448*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
449*53ee8cc1Swenshuai.xi
450*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
451*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f22, 0x14);
452*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f73, 0x00);
453*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f72, 0x00);
454*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f77, 0x0c);
455*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f76, 0x0c);
456*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f61, 0x00);
457*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f60, 0x00);
458*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f63, 0x00);
459*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f62, 0x00);
460*53ee8cc1Swenshuai.xi
461*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f65, 0x00);
462*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f64, 0x00);
463*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f69, 0x00);
464*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f68, 0x00);
465*53ee8cc1Swenshuai.xi
466*53ee8cc1Swenshuai.xi //carl
467*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6B, 0x44);
468*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6A, 0x44);
469*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6D, 0x00);
470*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6C, 0xC4);
471*53ee8cc1Swenshuai.xi
472*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f71, 0x00);
473*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f70, 0x04);
474*53ee8cc1Swenshuai.xi
475*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f78, 0x00);
476*53ee8cc1Swenshuai.xi
477*53ee8cc1Swenshuai.xi u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
478*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39, u8Val|0x03);
479*53ee8cc1Swenshuai.xi }
480*53ee8cc1Swenshuai.xi #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MUJI)
_HAL_INTERN_DTMB_InitClk(void)481*53ee8cc1Swenshuai.xi static void _HAL_INTERN_DTMB_InitClk(void)
482*53ee8cc1Swenshuai.xi {
483*53ee8cc1Swenshuai.xi MS_U8 u8Val = 0;
484*53ee8cc1Swenshuai.xi
485*53ee8cc1Swenshuai.xi printf("--------------DMD_DTMB_CHIP_MUJI--------------\n");
486*53ee8cc1Swenshuai.xi
487*53ee8cc1Swenshuai.xi u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
488*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39, u8Val&(~0x03));
489*53ee8cc1Swenshuai.xi
490*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
491*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
492*53ee8cc1Swenshuai.xi
493*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301, 0x07);
494*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300, 0x11);
495*53ee8cc1Swenshuai.xi
496*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x00);
497*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x00);
498*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103315, 0x00);
499*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103314, 0x00);
500*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103302, 0x01); //MUJI add
501*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103302, 0x00); //MUJI add
502*53ee8cc1Swenshuai.xi
503*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
504*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
505*53ee8cc1Swenshuai.xi
506*53ee8cc1Swenshuai.xi //carl
507*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f48, 0x11);
508*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
509*53ee8cc1Swenshuai.xi
510*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
511*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f22, 0x14);
512*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f73, 0x00);
513*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f72, 0x00);
514*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f77, 0x0c);
515*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f76, 0x0c);
516*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f61, 0x00);
517*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f60, 0x00);
518*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f63, 0x00);
519*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f62, 0x00);
520*53ee8cc1Swenshuai.xi
521*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f65, 0x00);
522*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f64, 0x00);
523*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f69, 0x00);
524*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f68, 0x00);
525*53ee8cc1Swenshuai.xi
526*53ee8cc1Swenshuai.xi //carl
527*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6B, 0x44);
528*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6A, 0x44);
529*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6D, 0x00);
530*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6C, 0xC4);
531*53ee8cc1Swenshuai.xi
532*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f71, 0x00);
533*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f70, 0x04);
534*53ee8cc1Swenshuai.xi
535*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f78, 0x00);
536*53ee8cc1Swenshuai.xi
537*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f51, 0x04); //MUJI add
538*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f50, 0x00); //MuJI add
539*53ee8cc1Swenshuai.xi
540*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x112091, 0x2f); //SRAM power saving
541*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x112090, 0x00); //SRAM power saving
542*53ee8cc1Swenshuai.xi
543*53ee8cc1Swenshuai.xi u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
544*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39, u8Val|0x03);
545*53ee8cc1Swenshuai.xi }
546*53ee8cc1Swenshuai.xi #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MONET)
_HAL_INTERN_DTMB_InitClk(void)547*53ee8cc1Swenshuai.xi static void _HAL_INTERN_DTMB_InitClk(void)
548*53ee8cc1Swenshuai.xi {
549*53ee8cc1Swenshuai.xi MS_U8 u8Val = 0;
550*53ee8cc1Swenshuai.xi
551*53ee8cc1Swenshuai.xi printf("--------------DMD_DTMB_CHIP_MONET--------------\n");
552*53ee8cc1Swenshuai.xi
553*53ee8cc1Swenshuai.xi u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
554*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39, u8Val&(~0x03));
555*53ee8cc1Swenshuai.xi
556*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
557*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
558*53ee8cc1Swenshuai.xi
559*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301, 0x07);
560*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300, 0x11);
561*53ee8cc1Swenshuai.xi
562*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x00);
563*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x00);
564*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103315, 0x00);
565*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103314, 0x00);
566*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103302, 0x01);
567*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103302, 0x00);
568*53ee8cc1Swenshuai.xi
569*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
570*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
571*53ee8cc1Swenshuai.xi
572*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
573*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f48, 0x11);
574*53ee8cc1Swenshuai.xi
575*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
576*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f22, 0x14);
577*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f73, 0x00);
578*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f72, 0x00);
579*53ee8cc1Swenshuai.xi
580*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f75, 0x00); //monet add
581*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f74, 0x00); //monet add
582*53ee8cc1Swenshuai.xi
583*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f77, 0x0c);
584*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f76, 0x0c);
585*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f61, 0x00);
586*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f60, 0x00);
587*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f63, 0x00);
588*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f62, 0x00);
589*53ee8cc1Swenshuai.xi
590*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f65, 0x00);
591*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f64, 0x00);
592*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f69, 0x00);
593*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f68, 0x00);
594*53ee8cc1Swenshuai.xi
595*53ee8cc1Swenshuai.xi //carl
596*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6B, 0x44);
597*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6A, 0x44);
598*53ee8cc1Swenshuai.xi
599*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f7B, 0x00); //monet add
600*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f7A, 0x00); //monet add
601*53ee8cc1Swenshuai.xi
602*53ee8cc1Swenshuai.xi
603*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6D, 0x00);
604*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6C, 0xC4);
605*53ee8cc1Swenshuai.xi
606*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f71, 0x00);
607*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f70, 0x04);
608*53ee8cc1Swenshuai.xi
609*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f79, 0x00); //moent add
610*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f78, 0x00); //monet add
611*53ee8cc1Swenshuai.xi
612*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f51, 0x04);
613*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f50, 0x00);
614*53ee8cc1Swenshuai.xi
615*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x112091, 0x10); //SRAM power saving
616*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x112090, 0x00); //SRAM power saving
617*53ee8cc1Swenshuai.xi
618*53ee8cc1Swenshuai.xi u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
619*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39, u8Val|0x03);
620*53ee8cc1Swenshuai.xi }
621*53ee8cc1Swenshuai.xi #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MANHATTAN)
_HAL_INTERN_DTMB_InitClk(void)622*53ee8cc1Swenshuai.xi static void _HAL_INTERN_DTMB_InitClk(void)
623*53ee8cc1Swenshuai.xi {
624*53ee8cc1Swenshuai.xi MS_U8 u8Val = 0;
625*53ee8cc1Swenshuai.xi
626*53ee8cc1Swenshuai.xi printf("--------------DMD_DTMB_CHIP_MANHATTAN--------------\n");
627*53ee8cc1Swenshuai.xi
628*53ee8cc1Swenshuai.xi u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
629*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39, u8Val&(~0x03));
630*53ee8cc1Swenshuai.xi
631*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
632*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
633*53ee8cc1Swenshuai.xi
634*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301, 0x07);
635*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300, 0x11);
636*53ee8cc1Swenshuai.xi
637*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x00);
638*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x00);
639*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103315, 0x00);
640*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103314, 0x00);
641*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103302, 0x01);
642*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103302, 0x00);
643*53ee8cc1Swenshuai.xi
644*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
645*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
646*53ee8cc1Swenshuai.xi
647*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f49, 0x00);//0xcc?
648*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f48, 0x11);
649*53ee8cc1Swenshuai.xi
650*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
651*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f22, 0x14);
652*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f73, 0x00);
653*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f72, 0x00);
654*53ee8cc1Swenshuai.xi
655*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f75, 0x00); //monet add
656*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f74, 0x00); //monet add
657*53ee8cc1Swenshuai.xi
658*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f77, 0x0c);
659*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f76, 0x0c);
660*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f61, 0x00);
661*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f60, 0x00);
662*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f63, 0x00);
663*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f62, 0x00);
664*53ee8cc1Swenshuai.xi
665*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f65, 0x00);
666*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f64, 0x00);
667*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f69, 0x00);
668*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f68, 0x00);
669*53ee8cc1Swenshuai.xi
670*53ee8cc1Swenshuai.xi //carl
671*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6B, 0x44);
672*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6A, 0x44);
673*53ee8cc1Swenshuai.xi
674*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f7B, 0x00); //monet add
675*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f7A, 0x00); //monet add
676*53ee8cc1Swenshuai.xi
677*53ee8cc1Swenshuai.xi
678*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6D, 0x00);
679*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6C, 0xC4);
680*53ee8cc1Swenshuai.xi
681*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f71, 0x00);
682*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f70, 0x04);
683*53ee8cc1Swenshuai.xi
684*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f79, 0x00); //moent add
685*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f78, 0x00); //monet add
686*53ee8cc1Swenshuai.xi
687*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f51, 0x04);
688*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f50, 0x00);
689*53ee8cc1Swenshuai.xi
690*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f81, 0x88);// manhattan adds
691*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f80, 0x88);// manhattan adds
692*53ee8cc1Swenshuai.xi
693*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f83, 0xc8);// manhattan adds
694*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f82, 0x88);// manhattan adds
695*53ee8cc1Swenshuai.xi
696*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f85, 0x88);// manhattan adds
697*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f84, 0x88);// manhattan adds
698*53ee8cc1Swenshuai.xi
699*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f87, 0x08);// manhattan adds
700*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f86, 0x88);// manhattan adds
701*53ee8cc1Swenshuai.xi
702*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f89, 0x00);// manhattan adds
703*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f88, 0x00);// manhattan adds
704*53ee8cc1Swenshuai.xi
705*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f8b, 0x00);// manhattan adds
706*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f8a, 0x00);// manhattan adds
707*53ee8cc1Swenshuai.xi
708*53ee8cc1Swenshuai.xi
709*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x112091, 0x10); //SRAM power saving
710*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x112090, 0x00); //SRAM power saving
711*53ee8cc1Swenshuai.xi
712*53ee8cc1Swenshuai.xi u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
713*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39, u8Val|0x03);
714*53ee8cc1Swenshuai.xi }
715*53ee8cc1Swenshuai.xi #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MESSI)
_HAL_INTERN_DTMB_InitClk(void)716*53ee8cc1Swenshuai.xi static void _HAL_INTERN_DTMB_InitClk(void)
717*53ee8cc1Swenshuai.xi {
718*53ee8cc1Swenshuai.xi MS_U8 u8Val = 0;
719*53ee8cc1Swenshuai.xi
720*53ee8cc1Swenshuai.xi printf("--------------DMD_DTMB_CHIP_MESSI--------------\n");
721*53ee8cc1Swenshuai.xi
722*53ee8cc1Swenshuai.xi u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
723*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39, u8Val&(~0x03));
724*53ee8cc1Swenshuai.xi
725*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
726*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
727*53ee8cc1Swenshuai.xi
728*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301, 0x07);
729*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300, 0x11);
730*53ee8cc1Swenshuai.xi
731*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x00);
732*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x00);
733*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103315, 0x00);
734*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103314, 0x00);
735*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103302, 0x01);
736*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103302, 0x00);
737*53ee8cc1Swenshuai.xi
738*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
739*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
740*53ee8cc1Swenshuai.xi
741*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f49, 0x00);//0xcc?
742*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x111f48, 0x11);
743*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f48, 0x00);//MESSI only?
744*53ee8cc1Swenshuai.xi
745*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
746*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f22, 0x14);
747*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f73, 0x00);
748*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f72, 0x00);
749*53ee8cc1Swenshuai.xi
750*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f75, 0x00); //monet add
751*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f74, 0x00); //monet add
752*53ee8cc1Swenshuai.xi
753*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f77, 0x0c);
754*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f76, 0x0c);
755*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f61, 0x00);
756*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f60, 0x00);
757*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f63, 0x00);
758*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f62, 0x00);
759*53ee8cc1Swenshuai.xi
760*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f65, 0x00);
761*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f64, 0x00);
762*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f69, 0x00);
763*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f68, 0x00);
764*53ee8cc1Swenshuai.xi
765*53ee8cc1Swenshuai.xi //carl
766*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6B, 0x44);
767*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6A, 0x44);
768*53ee8cc1Swenshuai.xi
769*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f7B, 0x00); //monet add
770*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f7A, 0x00); //monet add
771*53ee8cc1Swenshuai.xi
772*53ee8cc1Swenshuai.xi
773*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6D, 0x00);
774*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6C, 0xC4);
775*53ee8cc1Swenshuai.xi
776*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f71, 0x00);
777*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f70, 0x04);
778*53ee8cc1Swenshuai.xi
779*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f79, 0x00); //moent add
780*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f78, 0x00); //monet add
781*53ee8cc1Swenshuai.xi
782*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f51, 0x04);
783*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f50, 0x00);
784*53ee8cc1Swenshuai.xi
785*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f81, 0x88);// manhattan adds
786*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f80, 0x88);// manhattan adds
787*53ee8cc1Swenshuai.xi
788*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f83, 0xc8);// manhattan adds
789*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f82, 0x88);// manhattan adds
790*53ee8cc1Swenshuai.xi
791*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f85, 0x88);// manhattan adds
792*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f84, 0x88);// manhattan adds
793*53ee8cc1Swenshuai.xi
794*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f87, 0x08);// manhattan adds
795*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f86, 0x88);// manhattan adds
796*53ee8cc1Swenshuai.xi
797*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f89, 0x00);// manhattan adds
798*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f88, 0x00);// manhattan adds
799*53ee8cc1Swenshuai.xi
800*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f8b, 0x00);// manhattan adds
801*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f8a, 0x00);// manhattan adds
802*53ee8cc1Swenshuai.xi
803*53ee8cc1Swenshuai.xi
804*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x112091, 0x10); //SRAM power saving
805*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x112090, 0x00); //SRAM power saving
806*53ee8cc1Swenshuai.xi
807*53ee8cc1Swenshuai.xi u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
808*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39, u8Val|0x03);
809*53ee8cc1Swenshuai.xi }
810*53ee8cc1Swenshuai.xi #else
_HAL_INTERN_DTMB_InitClk(void)811*53ee8cc1Swenshuai.xi static void _HAL_INTERN_DTMB_InitClk(void)
812*53ee8cc1Swenshuai.xi {
813*53ee8cc1Swenshuai.xi printf("--------------DMD_DTMB_CHIP_NONE--------------\n");
814*53ee8cc1Swenshuai.xi }
815*53ee8cc1Swenshuai.xi #endif
816*53ee8cc1Swenshuai.xi
_HAL_INTERN_DTMB_Ready(void)817*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_Ready(void)
818*53ee8cc1Swenshuai.xi {
819*53ee8cc1Swenshuai.xi MS_U8 udata = 0x00;
820*53ee8cc1Swenshuai.xi
821*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x1E, 0x02);
822*53ee8cc1Swenshuai.xi
823*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)|0x02); // assert interrupt to VD MCU51
824*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)&(~0x02)); // de-assert interrupt to VD MCU51
825*53ee8cc1Swenshuai.xi
826*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
827*53ee8cc1Swenshuai.xi
828*53ee8cc1Swenshuai.xi udata = HAL_DMD_RIU_ReadByte(MBRegBase + 0x1E);
829*53ee8cc1Swenshuai.xi
830*53ee8cc1Swenshuai.xi if (udata) return FALSE;
831*53ee8cc1Swenshuai.xi
832*53ee8cc1Swenshuai.xi return TRUE;
833*53ee8cc1Swenshuai.xi }
834*53ee8cc1Swenshuai.xi
_HAL_INTERN_DTMB_Download(void)835*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_Download(void)
836*53ee8cc1Swenshuai.xi {
837*53ee8cc1Swenshuai.xi DMD_DTMB_ResData *pRes = psDMD_DTMB_ResData + u8DMD_DTMB_DMD_ID;
838*53ee8cc1Swenshuai.xi
839*53ee8cc1Swenshuai.xi MS_U8 udata = 0x00;
840*53ee8cc1Swenshuai.xi MS_U16 i = 0;
841*53ee8cc1Swenshuai.xi MS_U16 fail_cnt = 0;
842*53ee8cc1Swenshuai.xi MS_U8 u8TmpData;
843*53ee8cc1Swenshuai.xi MS_U16 u16AddressOffset;
844*53ee8cc1Swenshuai.xi const MS_U8 *DTMB_table;
845*53ee8cc1Swenshuai.xi MS_U16 u16Lib_size;
846*53ee8cc1Swenshuai.xi
847*53ee8cc1Swenshuai.xi if (pRes->sDMD_DTMB_PriData.bDownloaded)
848*53ee8cc1Swenshuai.xi {
849*53ee8cc1Swenshuai.xi if (_HAL_INTERN_DTMB_Ready())
850*53ee8cc1Swenshuai.xi {
851*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00, 0x01); // reset VD_MCU
852*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00, 0x00);
853*53ee8cc1Swenshuai.xi MsOS_DelayTask(20);
854*53ee8cc1Swenshuai.xi return TRUE;
855*53ee8cc1Swenshuai.xi }
856*53ee8cc1Swenshuai.xi }
857*53ee8cc1Swenshuai.xi
858*53ee8cc1Swenshuai.xi if (pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB_6M)
859*53ee8cc1Swenshuai.xi {
860*53ee8cc1Swenshuai.xi DTMB_table = &INTERN_DTMB_6M_table[0];
861*53ee8cc1Swenshuai.xi u16Lib_size = sizeof(INTERN_DTMB_6M_table);
862*53ee8cc1Swenshuai.xi }
863*53ee8cc1Swenshuai.xi else
864*53ee8cc1Swenshuai.xi {
865*53ee8cc1Swenshuai.xi DTMB_table = &INTERN_DTMB_table[0];
866*53ee8cc1Swenshuai.xi u16Lib_size = sizeof(INTERN_DTMB_table);
867*53ee8cc1Swenshuai.xi }
868*53ee8cc1Swenshuai.xi
869*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00, 0x01); // reset VD_MCU
870*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x01, 0x00); // disable SRAM
871*53ee8cc1Swenshuai.xi
872*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00, 0x00); // release MCU, madison patch
873*53ee8cc1Swenshuai.xi
874*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x50); // enable "vdmcu51_if"
875*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x51); // enable auto-increase
876*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x04, 0x00); // sram address low byte
877*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x05, 0x00); // sram address high byte
878*53ee8cc1Swenshuai.xi
879*53ee8cc1Swenshuai.xi //// Load code thru VDMCU_IF ////
880*53ee8cc1Swenshuai.xi HAL_INTERN_DTMB_DBINFO(printf(">Load Code...\n"));
881*53ee8cc1Swenshuai.xi
882*53ee8cc1Swenshuai.xi for (i = 0; i < u16Lib_size; i++)
883*53ee8cc1Swenshuai.xi {
884*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, DTMB_table[i]); // write data to VD MCU 51 code sram
885*53ee8cc1Swenshuai.xi }
886*53ee8cc1Swenshuai.xi
887*53ee8cc1Swenshuai.xi //// Content verification ////
888*53ee8cc1Swenshuai.xi HAL_INTERN_DTMB_DBINFO(printf(">Verify Code...\n"));
889*53ee8cc1Swenshuai.xi
890*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x04, 0x00); // sram address low byte
891*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x05, 0x00); // sram address high byte
892*53ee8cc1Swenshuai.xi
893*53ee8cc1Swenshuai.xi for (i = 0; i < u16Lib_size; i++)
894*53ee8cc1Swenshuai.xi {
895*53ee8cc1Swenshuai.xi udata = HAL_DMD_RIU_ReadByte(DMDMcuBase+0x10); // read sram data
896*53ee8cc1Swenshuai.xi
897*53ee8cc1Swenshuai.xi if (udata != DTMB_table[i])
898*53ee8cc1Swenshuai.xi {
899*53ee8cc1Swenshuai.xi HAL_INTERN_DTMB_DBINFO(printf(">fail add = 0x%x\n", i));
900*53ee8cc1Swenshuai.xi HAL_INTERN_DTMB_DBINFO(printf(">code = 0x%x\n", DTMB_table[i]));
901*53ee8cc1Swenshuai.xi HAL_INTERN_DTMB_DBINFO(printf(">data = 0x%x\n", udata));
902*53ee8cc1Swenshuai.xi
903*53ee8cc1Swenshuai.xi if (fail_cnt++ > 10)
904*53ee8cc1Swenshuai.xi {
905*53ee8cc1Swenshuai.xi HAL_INTERN_DTMB_DBINFO(printf(">DSP Loadcode fail!"));
906*53ee8cc1Swenshuai.xi return FALSE;
907*53ee8cc1Swenshuai.xi }
908*53ee8cc1Swenshuai.xi }
909*53ee8cc1Swenshuai.xi }
910*53ee8cc1Swenshuai.xi
911*53ee8cc1Swenshuai.xi u16AddressOffset = (DTMB_table[0x400] << 8)|DTMB_table[0x401];
912*53ee8cc1Swenshuai.xi
913*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x04, (u16AddressOffset&0xFF)); // sram address low byte
914*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x05, (u16AddressOffset>>8)); // sram address high byte
915*53ee8cc1Swenshuai.xi
916*53ee8cc1Swenshuai.xi u8TmpData = (MS_U8)pRes->sDMD_DTMB_InitData.u16IF_KHZ;
917*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
918*53ee8cc1Swenshuai.xi u8TmpData = (MS_U8)(pRes->sDMD_DTMB_InitData.u16IF_KHZ >> 8);
919*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
920*53ee8cc1Swenshuai.xi u8TmpData = (MS_U8)pRes->sDMD_DTMB_InitData.bIQSwap;
921*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
922*53ee8cc1Swenshuai.xi u8TmpData = (MS_U8)pRes->sDMD_DTMB_InitData.u16AGC_REFERENCE;
923*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
924*53ee8cc1Swenshuai.xi u8TmpData = (MS_U8)(pRes->sDMD_DTMB_InitData.u16AGC_REFERENCE >> 8);
925*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
926*53ee8cc1Swenshuai.xi u8TmpData = (MS_U8)pRes->sDMD_DTMB_InitData.u32TdiStartAddr;
927*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
928*53ee8cc1Swenshuai.xi u8TmpData = (MS_U8)(pRes->sDMD_DTMB_InitData.u32TdiStartAddr >> 8);
929*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
930*53ee8cc1Swenshuai.xi u8TmpData = (MS_U8)(pRes->sDMD_DTMB_InitData.u32TdiStartAddr >> 16);
931*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
932*53ee8cc1Swenshuai.xi u8TmpData = (MS_U8)(pRes->sDMD_DTMB_InitData.u32TdiStartAddr >> 24);
933*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
934*53ee8cc1Swenshuai.xi u8TmpData = (MS_U8)pRes->sDMD_DTMB_PriData.eLastType;
935*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
936*53ee8cc1Swenshuai.xi
937*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x50); // diable auto-increase
938*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x00); // disable "vdmcu51_if"
939*53ee8cc1Swenshuai.xi
940*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00, 0x01); // reset MCU, madison patch
941*53ee8cc1Swenshuai.xi
942*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x01, 0x01); // enable SRAM
943*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00, 0x00); // release VD_MCU
944*53ee8cc1Swenshuai.xi
945*53ee8cc1Swenshuai.xi pRes->sDMD_DTMB_PriData.bDownloaded = true;
946*53ee8cc1Swenshuai.xi
947*53ee8cc1Swenshuai.xi MsOS_DelayTask(20);
948*53ee8cc1Swenshuai.xi
949*53ee8cc1Swenshuai.xi HAL_INTERN_DTMB_DBINFO(printf(">DSP Loadcode done."));
950*53ee8cc1Swenshuai.xi
951*53ee8cc1Swenshuai.xi return TRUE;
952*53ee8cc1Swenshuai.xi }
953*53ee8cc1Swenshuai.xi
_HAL_INTERN_DTMB_FWVERSION(void)954*53ee8cc1Swenshuai.xi static void _HAL_INTERN_DTMB_FWVERSION(void)
955*53ee8cc1Swenshuai.xi {
956*53ee8cc1Swenshuai.xi MS_U8 data1,data2,data3;
957*53ee8cc1Swenshuai.xi
958*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x20C4, &data1);
959*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x20C5, &data2);
960*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x20C6, &data3);
961*53ee8cc1Swenshuai.xi
962*53ee8cc1Swenshuai.xi HAL_INTERN_DTMB_DBINFO(printf("INTERN_DTMB_FW_VERSION:%x.%x.%x\n", data1, data2, data3));
963*53ee8cc1Swenshuai.xi }
964*53ee8cc1Swenshuai.xi
_HAL_INTERN_DTMB_Exit(void)965*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_Exit(void)
966*53ee8cc1Swenshuai.xi {
967*53ee8cc1Swenshuai.xi MS_U8 u8CheckCount = 0;
968*53ee8cc1Swenshuai.xi
969*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x1C, 0x01);
970*53ee8cc1Swenshuai.xi
971*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)|0x02); // assert interrupt to VD MCU51
972*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)&(~0x02)); // de-assert interrupt to VD MCU51
973*53ee8cc1Swenshuai.xi
974*53ee8cc1Swenshuai.xi while ((HAL_DMD_RIU_ReadByte(MBRegBase + 0x1C)&0x02) != 0x02)
975*53ee8cc1Swenshuai.xi {
976*53ee8cc1Swenshuai.xi MsOS_DelayTaskUs(10);
977*53ee8cc1Swenshuai.xi
978*53ee8cc1Swenshuai.xi if (u8CheckCount++ == 0xFF)
979*53ee8cc1Swenshuai.xi {
980*53ee8cc1Swenshuai.xi printf(">> DTMB Exit Fail!\n");
981*53ee8cc1Swenshuai.xi return FALSE;
982*53ee8cc1Swenshuai.xi }
983*53ee8cc1Swenshuai.xi }
984*53ee8cc1Swenshuai.xi
985*53ee8cc1Swenshuai.xi printf(">> DTMB Exit Ok!\n");
986*53ee8cc1Swenshuai.xi
987*53ee8cc1Swenshuai.xi return TRUE;
988*53ee8cc1Swenshuai.xi }
989*53ee8cc1Swenshuai.xi
_HAL_INTERN_DTMB_SoftReset(void)990*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_SoftReset(void)
991*53ee8cc1Swenshuai.xi {
992*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0;
993*53ee8cc1Swenshuai.xi
994*53ee8cc1Swenshuai.xi //Reset FSM
995*53ee8cc1Swenshuai.xi if (_MBX_WriteReg(0x20C0, 0x00)==FALSE) return FALSE;
996*53ee8cc1Swenshuai.xi
997*53ee8cc1Swenshuai.xi while (u8Data!=0x02)
998*53ee8cc1Swenshuai.xi {
999*53ee8cc1Swenshuai.xi if (_MBX_ReadReg(0x20C1, &u8Data)==FALSE) return FALSE;
1000*53ee8cc1Swenshuai.xi }
1001*53ee8cc1Swenshuai.xi
1002*53ee8cc1Swenshuai.xi return TRUE;
1003*53ee8cc1Swenshuai.xi }
1004*53ee8cc1Swenshuai.xi
_HAL_INTERN_DTMB_SetACICoef(void)1005*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_SetACICoef(void)
1006*53ee8cc1Swenshuai.xi {
1007*53ee8cc1Swenshuai.xi DMD_DTMB_ResData *pRes = psDMD_DTMB_ResData + u8DMD_DTMB_DMD_ID;
1008*53ee8cc1Swenshuai.xi
1009*53ee8cc1Swenshuai.xi MS_U8 *ACI_table;
1010*53ee8cc1Swenshuai.xi MS_U8 i;
1011*53ee8cc1Swenshuai.xi MS_U16 u16AddressOffset;
1012*53ee8cc1Swenshuai.xi
1013*53ee8cc1Swenshuai.xi if (pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB)
1014*53ee8cc1Swenshuai.xi ACI_table = &_ACI_COEF_TABLE_FS24M_SR8M[0];
1015*53ee8cc1Swenshuai.xi else if (pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB_7M)
1016*53ee8cc1Swenshuai.xi ACI_table = &_ACI_COEF_TABLE_FS24M_SR8M[0];
1017*53ee8cc1Swenshuai.xi else if (pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB_6M)
1018*53ee8cc1Swenshuai.xi ACI_table = &_ACI_COEF_TABLE_FS24M_SR6M[0];
1019*53ee8cc1Swenshuai.xi else if (pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB_5M)
1020*53ee8cc1Swenshuai.xi ACI_table = &_ACI_COEF_TABLE_FS24M_SR8M[0];
1021*53ee8cc1Swenshuai.xi else ACI_table = &_ACI_COEF_TABLE_FS24M_SR8M[0];
1022*53ee8cc1Swenshuai.xi
1023*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00, 0x01); // reset VD_MCU
1024*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x01, 0x00); // disable SRAM
1025*53ee8cc1Swenshuai.xi
1026*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00, 0x00); // release MCU, madison patch
1027*53ee8cc1Swenshuai.xi
1028*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x50); // enable "vdmcu51_if"
1029*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x51); // enable auto-increase
1030*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x04, 0x00); // sram address low byte
1031*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x05, 0x00); // sram address high byte
1032*53ee8cc1Swenshuai.xi
1033*53ee8cc1Swenshuai.xi //SET SR value
1034*53ee8cc1Swenshuai.xi u16AddressOffset = ((INTERN_DTMB_table[0x400] << 8)|INTERN_DTMB_table[0x401]) + 10;
1035*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x04, (u16AddressOffset&0xFF)); // sram address low byte
1036*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x05, (u16AddressOffset>>8)); // sram address high byte
1037*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)pRes->sDMD_DTMB_PriData.eLastType);
1038*53ee8cc1Swenshuai.xi
1039*53ee8cc1Swenshuai.xi //set ACI coefficient
1040*53ee8cc1Swenshuai.xi u16AddressOffset = ((INTERN_DTMB_table[0x40A] << 8)|INTERN_DTMB_table[0x40B]);
1041*53ee8cc1Swenshuai.xi u16AddressOffset = ((INTERN_DTMB_table[u16AddressOffset] << 8)|INTERN_DTMB_table[u16AddressOffset+1]);
1042*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x04, (u16AddressOffset&0xFF)); // sram address low byte
1043*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x05, (u16AddressOffset>>8)); // sram address high byte
1044*53ee8cc1Swenshuai.xi for (i = 0; i < DTMB_ACI_COEF_SIZE; i++)
1045*53ee8cc1Swenshuai.xi {
1046*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, ACI_table[i]); // write data to VD MCU 51 code sram
1047*53ee8cc1Swenshuai.xi }
1048*53ee8cc1Swenshuai.xi
1049*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x50); // diable auto-increase
1050*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x00); // disable "vdmcu51_if"
1051*53ee8cc1Swenshuai.xi
1052*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00, 0x01); // reset MCU, madison patch
1053*53ee8cc1Swenshuai.xi
1054*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x01, 0x01); // enable SRAM
1055*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00, 0x00); // release VD_MCU
1056*53ee8cc1Swenshuai.xi
1057*53ee8cc1Swenshuai.xi MsOS_DelayTask(20);
1058*53ee8cc1Swenshuai.xi
1059*53ee8cc1Swenshuai.xi return TRUE;
1060*53ee8cc1Swenshuai.xi }
1061*53ee8cc1Swenshuai.xi
_HAL_INTERN_DTMB_SetDtmbMode(void)1062*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_SetDtmbMode(void)
1063*53ee8cc1Swenshuai.xi {
1064*53ee8cc1Swenshuai.xi if (_MBX_WriteReg(0x20C2, 0x03)==FALSE) return FALSE;
1065*53ee8cc1Swenshuai.xi return _MBX_WriteReg(0x20C0, 0x04);
1066*53ee8cc1Swenshuai.xi }
1067*53ee8cc1Swenshuai.xi
_HAL_INTERN_DTMB_SetModeClean(void)1068*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_SetModeClean(void)
1069*53ee8cc1Swenshuai.xi {
1070*53ee8cc1Swenshuai.xi if (_MBX_WriteReg(0x20C2, 0x07)==FALSE) return FALSE;
1071*53ee8cc1Swenshuai.xi return _MBX_WriteReg(0x20C0, 0x00);
1072*53ee8cc1Swenshuai.xi }
1073*53ee8cc1Swenshuai.xi
_HAL_INTERN_DTMB_Set_QAM_SR(void)1074*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_Set_QAM_SR(void)
1075*53ee8cc1Swenshuai.xi {
1076*53ee8cc1Swenshuai.xi if (_MBX_WriteReg(0x20C2, 0x01)==FALSE) return FALSE;
1077*53ee8cc1Swenshuai.xi return _MBX_WriteReg(0x20C0, 0x04);
1078*53ee8cc1Swenshuai.xi }
1079*53ee8cc1Swenshuai.xi
_HAL_INTERN_DTMB_AGCLock(void)1080*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_AGCLock(void)
1081*53ee8cc1Swenshuai.xi {
1082*53ee8cc1Swenshuai.xi MS_U8 data = 0;
1083*53ee8cc1Swenshuai.xi
1084*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x271D, &data);//AGC_LOCK
1085*53ee8cc1Swenshuai.xi
1086*53ee8cc1Swenshuai.xi if (data&0x01)
1087*53ee8cc1Swenshuai.xi {
1088*53ee8cc1Swenshuai.xi return TRUE;
1089*53ee8cc1Swenshuai.xi }
1090*53ee8cc1Swenshuai.xi else
1091*53ee8cc1Swenshuai.xi {
1092*53ee8cc1Swenshuai.xi return FALSE;
1093*53ee8cc1Swenshuai.xi }
1094*53ee8cc1Swenshuai.xi }
1095*53ee8cc1Swenshuai.xi
_HAL_INTERN_DTMB_PNP_Lock(void)1096*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_PNP_Lock(void)
1097*53ee8cc1Swenshuai.xi {
1098*53ee8cc1Swenshuai.xi MS_U8 data = 0;
1099*53ee8cc1Swenshuai.xi MS_U8 data1 = 0;
1100*53ee8cc1Swenshuai.xi
1101*53ee8cc1Swenshuai.xi #if (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MADISON)
1102*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x37BA, &data);
1103*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x3849, &data1);// CFO_FFT_SEC_VALID (_REG_INNDEXT(0x24)+1)
1104*53ee8cc1Swenshuai.xi #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MONACO || DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MUJI || DMD_DTMB_CHIP_VERSION >= DMD_DTMB_CHIP_MONET)
1105*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x3BBA, &data);
1106*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x3C49, &data1);// CFO_FFT_SEC_VALID (_REG_INNDEXT(0x24)+1)
1107*53ee8cc1Swenshuai.xi #else
1108*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x22BA, &data);
1109*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x2349, &data1);// CFO_FFT_SEC_VALID (_REG_INNDEXT(0x24)+1)
1110*53ee8cc1Swenshuai.xi #endif
1111*53ee8cc1Swenshuai.xi
1112*53ee8cc1Swenshuai.xi if (((data&0x02) == 0x02)&&((data1&0x20)==0x20))
1113*53ee8cc1Swenshuai.xi {
1114*53ee8cc1Swenshuai.xi return TRUE;
1115*53ee8cc1Swenshuai.xi }
1116*53ee8cc1Swenshuai.xi else
1117*53ee8cc1Swenshuai.xi {
1118*53ee8cc1Swenshuai.xi return FALSE;
1119*53ee8cc1Swenshuai.xi }
1120*53ee8cc1Swenshuai.xi }
1121*53ee8cc1Swenshuai.xi
_HAL_INTERN_DTMB_FEC_Lock(void)1122*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_FEC_Lock(void)
1123*53ee8cc1Swenshuai.xi {
1124*53ee8cc1Swenshuai.xi MS_U8 u8state=0;
1125*53ee8cc1Swenshuai.xi
1126*53ee8cc1Swenshuai.xi
1127*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x20C1, &u8state);
1128*53ee8cc1Swenshuai.xi
1129*53ee8cc1Swenshuai.xi if ((u8state >= 0x62)&& (u8state <= 0xF0))
1130*53ee8cc1Swenshuai.xi {
1131*53ee8cc1Swenshuai.xi return TRUE;
1132*53ee8cc1Swenshuai.xi }
1133*53ee8cc1Swenshuai.xi else
1134*53ee8cc1Swenshuai.xi {
1135*53ee8cc1Swenshuai.xi return FALSE;
1136*53ee8cc1Swenshuai.xi }
1137*53ee8cc1Swenshuai.xi }
1138*53ee8cc1Swenshuai.xi
_HAL_INTERN_DTMB_GetModulation(DMD_DTMB_MODULATION_INFO * psDtmbGetModulation)1139*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_GetModulation(DMD_DTMB_MODULATION_INFO *psDtmbGetModulation)
1140*53ee8cc1Swenshuai.xi {
1141*53ee8cc1Swenshuai.xi DMD_DTMB_ResData *pRes = psDMD_DTMB_ResData + u8DMD_DTMB_DMD_ID;
1142*53ee8cc1Swenshuai.xi
1143*53ee8cc1Swenshuai.xi MS_U8 CM, QAM, IL, CR, SiNR;
1144*53ee8cc1Swenshuai.xi MS_U8 data_L = 0;
1145*53ee8cc1Swenshuai.xi MS_U8 data_H = 0;
1146*53ee8cc1Swenshuai.xi
1147*53ee8cc1Swenshuai.xi if (pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB ||
1148*53ee8cc1Swenshuai.xi pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB_7M ||
1149*53ee8cc1Swenshuai.xi pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB_6M ||
1150*53ee8cc1Swenshuai.xi pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB_5M)
1151*53ee8cc1Swenshuai.xi {
1152*53ee8cc1Swenshuai.xi #if (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MADISON)
1153*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x3790, &data_L);
1154*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x3791, &data_H);
1155*53ee8cc1Swenshuai.xi #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MONACO || DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MUJI || DMD_DTMB_CHIP_VERSION >= DMD_DTMB_CHIP_MONET)
1156*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x3B90, &data_L);
1157*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x3B91, &data_H);
1158*53ee8cc1Swenshuai.xi #else
1159*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x2290, &data_L);
1160*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x2291, &data_H);
1161*53ee8cc1Swenshuai.xi #endif
1162*53ee8cc1Swenshuai.xi
1163*53ee8cc1Swenshuai.xi if (data_L & 0x1)
1164*53ee8cc1Swenshuai.xi {
1165*53ee8cc1Swenshuai.xi CR = (data_L >> 6) & 0x03;
1166*53ee8cc1Swenshuai.xi IL = (data_L >> 3) & 0x01;
1167*53ee8cc1Swenshuai.xi QAM = (data_L >> 4) & 0x03;
1168*53ee8cc1Swenshuai.xi SiNR = (data_L >> 2) & 0x01;
1169*53ee8cc1Swenshuai.xi CM = (data_L >> 1) & 0x01;
1170*53ee8cc1Swenshuai.xi }
1171*53ee8cc1Swenshuai.xi else
1172*53ee8cc1Swenshuai.xi {
1173*53ee8cc1Swenshuai.xi #if (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MADISON)
1174*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x379E, &data_L);
1175*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x379F, &data_H);
1176*53ee8cc1Swenshuai.xi #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MONACO || DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MUJI || DMD_DTMB_CHIP_VERSION >= DMD_DTMB_CHIP_MONET)
1177*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x3B9E, &data_L);
1178*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x3B9F, &data_H);
1179*53ee8cc1Swenshuai.xi #else
1180*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x229E, &data_L);
1181*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x229F, &data_H);
1182*53ee8cc1Swenshuai.xi #endif
1183*53ee8cc1Swenshuai.xi
1184*53ee8cc1Swenshuai.xi CR = (data_H >> 4) & 0x03;
1185*53ee8cc1Swenshuai.xi IL = (data_H >> 6) & 0x01;
1186*53ee8cc1Swenshuai.xi QAM = (data_H >> 2) & 0x03;
1187*53ee8cc1Swenshuai.xi SiNR = (data_H >> 1) & 0x01;
1188*53ee8cc1Swenshuai.xi CM = (data_H) & 0x01;
1189*53ee8cc1Swenshuai.xi }
1190*53ee8cc1Swenshuai.xi
1191*53ee8cc1Swenshuai.xi if (CR == 0)
1192*53ee8cc1Swenshuai.xi psDtmbGetModulation->fSiCodeRate = 0.4;
1193*53ee8cc1Swenshuai.xi else if (CR == 1)
1194*53ee8cc1Swenshuai.xi psDtmbGetModulation->fSiCodeRate = 0.6;
1195*53ee8cc1Swenshuai.xi else if (CR == 2)
1196*53ee8cc1Swenshuai.xi psDtmbGetModulation->fSiCodeRate = 0.8;
1197*53ee8cc1Swenshuai.xi
1198*53ee8cc1Swenshuai.xi if (IL == 0)
1199*53ee8cc1Swenshuai.xi psDtmbGetModulation->u8SiInterLeaver = 240;
1200*53ee8cc1Swenshuai.xi else
1201*53ee8cc1Swenshuai.xi psDtmbGetModulation->u8SiInterLeaver = 720;
1202*53ee8cc1Swenshuai.xi
1203*53ee8cc1Swenshuai.xi if (QAM == 0)
1204*53ee8cc1Swenshuai.xi psDtmbGetModulation->u8SiQamMode = 4;
1205*53ee8cc1Swenshuai.xi else if (QAM == 1)
1206*53ee8cc1Swenshuai.xi psDtmbGetModulation->u8SiQamMode = 16;
1207*53ee8cc1Swenshuai.xi else if (QAM == 2)
1208*53ee8cc1Swenshuai.xi psDtmbGetModulation->u8SiQamMode = 32;
1209*53ee8cc1Swenshuai.xi else if (QAM == 3)
1210*53ee8cc1Swenshuai.xi psDtmbGetModulation->u8SiQamMode = 64;
1211*53ee8cc1Swenshuai.xi
1212*53ee8cc1Swenshuai.xi psDtmbGetModulation->u8SiCarrierMode = CM; // 0:Multi, 1:Single
1213*53ee8cc1Swenshuai.xi psDtmbGetModulation->u8SiNR = SiNR;
1214*53ee8cc1Swenshuai.xi }
1215*53ee8cc1Swenshuai.xi else
1216*53ee8cc1Swenshuai.xi {
1217*53ee8cc1Swenshuai.xi }
1218*53ee8cc1Swenshuai.xi
1219*53ee8cc1Swenshuai.xi return TRUE;
1220*53ee8cc1Swenshuai.xi }
1221*53ee8cc1Swenshuai.xi
_HAL_INTERN_DTMB_ReadIFAGC(void)1222*53ee8cc1Swenshuai.xi static MS_U8 _HAL_INTERN_DTMB_ReadIFAGC(void)
1223*53ee8cc1Swenshuai.xi {
1224*53ee8cc1Swenshuai.xi MS_U8 data = 0;
1225*53ee8cc1Swenshuai.xi
1226*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x28FD, &data);
1227*53ee8cc1Swenshuai.xi
1228*53ee8cc1Swenshuai.xi return data;
1229*53ee8cc1Swenshuai.xi }
1230*53ee8cc1Swenshuai.xi
_HAL_INTERN_DTMB_ReadFrequencyOffset(void)1231*53ee8cc1Swenshuai.xi static MS_S16 _HAL_INTERN_DTMB_ReadFrequencyOffset(void)
1232*53ee8cc1Swenshuai.xi {
1233*53ee8cc1Swenshuai.xi DMD_DTMB_ResData *pRes = psDMD_DTMB_ResData + u8DMD_DTMB_DMD_ID;
1234*53ee8cc1Swenshuai.xi
1235*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0;
1236*53ee8cc1Swenshuai.xi MS_S16 fftfirstCfo = 0;
1237*53ee8cc1Swenshuai.xi MS_S8 fftSecondCfo = 0;
1238*53ee8cc1Swenshuai.xi MS_S16 sr = 0;
1239*53ee8cc1Swenshuai.xi
1240*53ee8cc1Swenshuai.xi #if (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MADISON)
1241*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x384D, &u8Data);
1242*53ee8cc1Swenshuai.xi fftfirstCfo = u8Data;
1243*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x384C, &u8Data);
1244*53ee8cc1Swenshuai.xi fftfirstCfo = (fftfirstCfo<<8)|u8Data;
1245*53ee8cc1Swenshuai.xi
1246*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x3850, &u8Data);
1247*53ee8cc1Swenshuai.xi fftSecondCfo = u8Data;
1248*53ee8cc1Swenshuai.xi #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MONACO || DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MUJI || DMD_DTMB_CHIP_VERSION >= DMD_DTMB_CHIP_MONET)
1249*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x3C4D, &u8Data);
1250*53ee8cc1Swenshuai.xi fftfirstCfo = u8Data;
1251*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x3C4C, &u8Data);
1252*53ee8cc1Swenshuai.xi fftfirstCfo = (fftfirstCfo<<8)|u8Data;
1253*53ee8cc1Swenshuai.xi
1254*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x3C50, &u8Data);
1255*53ee8cc1Swenshuai.xi fftSecondCfo = u8Data;
1256*53ee8cc1Swenshuai.xi #else
1257*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x234D, &u8Data);
1258*53ee8cc1Swenshuai.xi fftfirstCfo = u8Data;
1259*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x234C, &u8Data);
1260*53ee8cc1Swenshuai.xi fftfirstCfo = (fftfirstCfo<<8)|u8Data;
1261*53ee8cc1Swenshuai.xi
1262*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x2350, &u8Data);
1263*53ee8cc1Swenshuai.xi fftSecondCfo = u8Data;
1264*53ee8cc1Swenshuai.xi #endif
1265*53ee8cc1Swenshuai.xi
1266*53ee8cc1Swenshuai.xi if (pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB_6M)
1267*53ee8cc1Swenshuai.xi sr = 5670;
1268*53ee8cc1Swenshuai.xi else sr = 7560;
1269*53ee8cc1Swenshuai.xi
1270*53ee8cc1Swenshuai.xi return (MS_S16)((((double)fftfirstCfo/0x10000+(double)fftSecondCfo/0x20000))*(double)sr);
1271*53ee8cc1Swenshuai.xi }
1272*53ee8cc1Swenshuai.xi
_HAL_INTERN_DTMB_ReadSNRPercentage(void)1273*53ee8cc1Swenshuai.xi static MS_U8 _HAL_INTERN_DTMB_ReadSNRPercentage(void)
1274*53ee8cc1Swenshuai.xi {
1275*53ee8cc1Swenshuai.xi DMD_DTMB_ResData *pRes = psDMD_DTMB_ResData + u8DMD_DTMB_DMD_ID;
1276*53ee8cc1Swenshuai.xi
1277*53ee8cc1Swenshuai.xi MS_U8 data = 0;
1278*53ee8cc1Swenshuai.xi MS_U8 level = 0;
1279*53ee8cc1Swenshuai.xi MS_U32 snr = 0;
1280*53ee8cc1Swenshuai.xi
1281*53ee8cc1Swenshuai.xi if (pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB ||
1282*53ee8cc1Swenshuai.xi pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB_7M ||
1283*53ee8cc1Swenshuai.xi pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB_6M ||
1284*53ee8cc1Swenshuai.xi pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB_5M)
1285*53ee8cc1Swenshuai.xi {
1286*53ee8cc1Swenshuai.xi if (!_HAL_INTERN_DTMB_FEC_Lock())
1287*53ee8cc1Swenshuai.xi level = 0;
1288*53ee8cc1Swenshuai.xi else
1289*53ee8cc1Swenshuai.xi {
1290*53ee8cc1Swenshuai.xi #if (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MADISON)
1291*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x37DA, &data);
1292*53ee8cc1Swenshuai.xi snr = data&0x3F;
1293*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x37D9, &data);
1294*53ee8cc1Swenshuai.xi snr = (snr<<8)|data;
1295*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x37D8, &data);
1296*53ee8cc1Swenshuai.xi snr = (snr<<8)|data;
1297*53ee8cc1Swenshuai.xi #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MONACO || DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MUJI || DMD_DTMB_CHIP_VERSION >= DMD_DTMB_CHIP_MONET)
1298*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x3BDA, &data);
1299*53ee8cc1Swenshuai.xi snr = data&0x3F;
1300*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x3BD9, &data);
1301*53ee8cc1Swenshuai.xi snr = (snr<<8)|data;
1302*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x3BD8, &data);
1303*53ee8cc1Swenshuai.xi snr = (snr<<8)|data;
1304*53ee8cc1Swenshuai.xi #else
1305*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x22DA, &data);
1306*53ee8cc1Swenshuai.xi snr = data&0x3F;
1307*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x22D9, &data);
1308*53ee8cc1Swenshuai.xi snr = (snr<<8)|data;
1309*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x22D8, &data);
1310*53ee8cc1Swenshuai.xi snr = (snr<<8)|data;
1311*53ee8cc1Swenshuai.xi #endif
1312*53ee8cc1Swenshuai.xi
1313*53ee8cc1Swenshuai.xi if (snr <= 4340 ) level = 1; // SNR <= 0.6 dB
1314*53ee8cc1Swenshuai.xi else if (snr <= 4983 ) level = 2; // SNR <= 1.2 dB
1315*53ee8cc1Swenshuai.xi else if (snr <= 5721 ) level = 3; // SNR <= 1.8 dB
1316*53ee8cc1Swenshuai.xi else if (snr <= 6569 ) level = 4; // SNR <= 2.4 dB
1317*53ee8cc1Swenshuai.xi else if (snr <= 7542 ) level = 5; // SNR <= 3.0 dB
1318*53ee8cc1Swenshuai.xi else if (snr <= 8659 ) level = 6; // SNR <= 3.6 dB
1319*53ee8cc1Swenshuai.xi else if (snr <= 9942 ) level = 7; // SNR <= 4.2 dB
1320*53ee8cc1Swenshuai.xi else if (snr <= 11415 ) level = 8; // SNR <= 4.8 dB
1321*53ee8cc1Swenshuai.xi else if (snr <= 13107 ) level = 9; // SNR <= 5.4 dB
1322*53ee8cc1Swenshuai.xi else if (snr <= 15048 ) level = 10; // SNR <= 6.0 dB
1323*53ee8cc1Swenshuai.xi else if (snr <= 17278 ) level = 11; // SNR <= 6.6 dB
1324*53ee8cc1Swenshuai.xi else if (snr <= 19838 ) level = 12; // SNR <= 7.2 dB
1325*53ee8cc1Swenshuai.xi else if (snr <= 22777 ) level = 13; // SNR <= 7.8 dB
1326*53ee8cc1Swenshuai.xi else if (snr <= 26151 ) level = 14; // SNR <= 8.4 dB
1327*53ee8cc1Swenshuai.xi else if (snr <= 30026 ) level = 15; // SNR <= 9.0 dB
1328*53ee8cc1Swenshuai.xi else if (snr <= 34474 ) level = 16; // SNR <= 9.6 dB
1329*53ee8cc1Swenshuai.xi else if (snr <= 39581 ) level = 17; // SNR <= 10.2 dB
1330*53ee8cc1Swenshuai.xi else if (snr <= 45446 ) level = 18; // SNR <= 10.8 dB
1331*53ee8cc1Swenshuai.xi else if (snr <= 52179 ) level = 19; // SNR <= 11.4 dB
1332*53ee8cc1Swenshuai.xi else if (snr <= 59909 ) level = 20; // SNR <= 12.0 dB
1333*53ee8cc1Swenshuai.xi else if (snr <= 68785 ) level = 21; // SNR <= 12.6 dB
1334*53ee8cc1Swenshuai.xi else if (snr <= 78975 ) level = 22; // SNR <= 13.2 dB
1335*53ee8cc1Swenshuai.xi else if (snr <= 90676 ) level = 23; // SNR <= 13.8 dB
1336*53ee8cc1Swenshuai.xi else if (snr <= 104110 ) level = 24; // SNR <= 14.4 dB
1337*53ee8cc1Swenshuai.xi else if (snr <= 119534 ) level = 25; // SNR <= 15.0 dB
1338*53ee8cc1Swenshuai.xi else if (snr <= 137244 ) level = 26; // SNR <= 15.6 dB
1339*53ee8cc1Swenshuai.xi else if (snr <= 157577 ) level = 27; // SNR <= 16.2 dB
1340*53ee8cc1Swenshuai.xi else if (snr <= 180922 ) level = 28; // SNR <= 16.8 dB
1341*53ee8cc1Swenshuai.xi else if (snr <= 207726 ) level = 29; // SNR <= 17.4 dB
1342*53ee8cc1Swenshuai.xi else if (snr <= 238502 ) level = 30; // SNR <= 18.0 dB
1343*53ee8cc1Swenshuai.xi else if (snr <= 273837 ) level = 31; // SNR <= 18.6 dB
1344*53ee8cc1Swenshuai.xi else if (snr <= 314407 ) level = 32; // SNR <= 19.2 dB
1345*53ee8cc1Swenshuai.xi else if (snr <= 360987 ) level = 33; // SNR <= 19.8 dB
1346*53ee8cc1Swenshuai.xi else if (snr <= 414469 ) level = 34; // SNR <= 20.4 dB
1347*53ee8cc1Swenshuai.xi else if (snr <= 475874 ) level = 35; // SNR <= 21.0 dB
1348*53ee8cc1Swenshuai.xi else if (snr <= 546376 ) level = 36; // SNR <= 21.6 dB
1349*53ee8cc1Swenshuai.xi else if (snr <= 627324 ) level = 37; // SNR <= 22.2 dB
1350*53ee8cc1Swenshuai.xi else if (snr <= 720264 ) level = 38; // SNR <= 22.8 dB
1351*53ee8cc1Swenshuai.xi else if (snr <= 826974 ) level = 39; // SNR <= 23.4 dB
1352*53ee8cc1Swenshuai.xi else if (snr <= 949493 ) level = 40; // SNR <= 24.0 dB
1353*53ee8cc1Swenshuai.xi else if (snr <= 1090164) level = 41; // SNR <= 24.6 dB
1354*53ee8cc1Swenshuai.xi else if (snr <= 1251676) level = 42; // SNR <= 25.2 dB
1355*53ee8cc1Swenshuai.xi else if (snr <= 1437116) level = 43; // SNR <= 25.8 dB
1356*53ee8cc1Swenshuai.xi else if (snr <= 1650030) level = 44; // SNR <= 26.4 dB
1357*53ee8cc1Swenshuai.xi else if (snr <= 1894488) level = 45; // SNR <= 27.0 dB
1358*53ee8cc1Swenshuai.xi else if (snr <= 2175163) level = 46; // SNR <= 27.6 dB
1359*53ee8cc1Swenshuai.xi else if (snr <= 2497421) level = 47; // SNR <= 28.2 dB
1360*53ee8cc1Swenshuai.xi else if (snr <= 2867423) level = 48; // SNR <= 28.8 dB
1361*53ee8cc1Swenshuai.xi else if (snr <= 3292242) level = 49; // SNR <= 29.4 dB
1362*53ee8cc1Swenshuai.xi else if (snr > 3292242) level = 50; // SNR <= 30.0 dB
1363*53ee8cc1Swenshuai.xi }
1364*53ee8cc1Swenshuai.xi }
1365*53ee8cc1Swenshuai.xi else
1366*53ee8cc1Swenshuai.xi {
1367*53ee8cc1Swenshuai.xi level = 0;
1368*53ee8cc1Swenshuai.xi }
1369*53ee8cc1Swenshuai.xi
1370*53ee8cc1Swenshuai.xi return level*2;
1371*53ee8cc1Swenshuai.xi }
1372*53ee8cc1Swenshuai.xi
_HAL_INTERN_DTMB_GetPreLdpcBer(float * pber)1373*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_GetPreLdpcBer(float *pber)
1374*53ee8cc1Swenshuai.xi {
1375*53ee8cc1Swenshuai.xi MS_U8 u8Data=0;
1376*53ee8cc1Swenshuai.xi MS_U32 BitErr;
1377*53ee8cc1Swenshuai.xi MS_U16 error_window;
1378*53ee8cc1Swenshuai.xi
1379*53ee8cc1Swenshuai.xi #if (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MADISON)
1380*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x2D3B, &u8Data);
1381*53ee8cc1Swenshuai.xi BitErr = u8Data;
1382*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x2D3A, &u8Data);
1383*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8)|u8Data;
1384*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x2D39, &u8Data);
1385*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8)|u8Data;
1386*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x2D38, &u8Data);
1387*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8)|u8Data;
1388*53ee8cc1Swenshuai.xi #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MONACO || DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MUJI || DMD_DTMB_CHIP_VERSION >= DMD_DTMB_CHIP_MONET)
1389*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x3F3B, &u8Data);
1390*53ee8cc1Swenshuai.xi BitErr = u8Data;
1391*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x3F3A, &u8Data);
1392*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8)|u8Data;
1393*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x3F39, &u8Data);
1394*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8)|u8Data;
1395*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x3F38, &u8Data);
1396*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8)|u8Data;
1397*53ee8cc1Swenshuai.xi #else
1398*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x263B, &u8Data);
1399*53ee8cc1Swenshuai.xi BitErr = u8Data;
1400*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x263A, &u8Data);
1401*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8)|u8Data;
1402*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x2639, &u8Data);
1403*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8)|u8Data;
1404*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x2638, &u8Data);
1405*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8)|u8Data;
1406*53ee8cc1Swenshuai.xi #endif
1407*53ee8cc1Swenshuai.xi
1408*53ee8cc1Swenshuai.xi #if (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MADISON)
1409*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x2D2F, &u8Data);
1410*53ee8cc1Swenshuai.xi error_window = u8Data;
1411*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x2D2E, &u8Data);
1412*53ee8cc1Swenshuai.xi error_window = (error_window << 8)|u8Data;
1413*53ee8cc1Swenshuai.xi #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MONACO || DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MUJI || DMD_DTMB_CHIP_VERSION >= DMD_DTMB_CHIP_MONET)
1414*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x3F2F, &u8Data);
1415*53ee8cc1Swenshuai.xi error_window = u8Data;
1416*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x3F2E, &u8Data);
1417*53ee8cc1Swenshuai.xi error_window = (error_window << 8)|u8Data;
1418*53ee8cc1Swenshuai.xi #else
1419*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x262F, &u8Data);
1420*53ee8cc1Swenshuai.xi error_window = u8Data;
1421*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x262E, &u8Data);
1422*53ee8cc1Swenshuai.xi error_window = (error_window << 8)|u8Data;
1423*53ee8cc1Swenshuai.xi #endif
1424*53ee8cc1Swenshuai.xi
1425*53ee8cc1Swenshuai.xi *pber=(float)BitErr/7488.0/(float)error_window;
1426*53ee8cc1Swenshuai.xi
1427*53ee8cc1Swenshuai.xi return TRUE;
1428*53ee8cc1Swenshuai.xi }
1429*53ee8cc1Swenshuai.xi
_HAL_INTERN_DTMB_GetReg(MS_U16 u16Addr,MS_U8 * pu8Data)1430*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_GetReg(MS_U16 u16Addr, MS_U8 *pu8Data)
1431*53ee8cc1Swenshuai.xi {
1432*53ee8cc1Swenshuai.xi return _MBX_ReadReg(u16Addr, pu8Data);
1433*53ee8cc1Swenshuai.xi }
1434*53ee8cc1Swenshuai.xi
_HAL_INTERN_DTMB_SetReg(MS_U16 u16Addr,MS_U8 u8Data)1435*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_SetReg(MS_U16 u16Addr, MS_U8 u8Data)
1436*53ee8cc1Swenshuai.xi {
1437*53ee8cc1Swenshuai.xi return _MBX_WriteReg(u16Addr, u8Data);
1438*53ee8cc1Swenshuai.xi }
1439*53ee8cc1Swenshuai.xi
1440*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
1441*53ee8cc1Swenshuai.xi // Global Functions
1442*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
HAL_INTERN_DTMB_IOCTL_CMD(DMD_DTMB_HAL_COMMAND eCmd,void * pArgs)1443*53ee8cc1Swenshuai.xi MS_BOOL HAL_INTERN_DTMB_IOCTL_CMD(DMD_DTMB_HAL_COMMAND eCmd, void *pArgs)
1444*53ee8cc1Swenshuai.xi {
1445*53ee8cc1Swenshuai.xi MS_BOOL bResult = TRUE;
1446*53ee8cc1Swenshuai.xi
1447*53ee8cc1Swenshuai.xi switch(eCmd)
1448*53ee8cc1Swenshuai.xi {
1449*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_Exit:
1450*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_DTMB_Exit();
1451*53ee8cc1Swenshuai.xi break;
1452*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_InitClk:
1453*53ee8cc1Swenshuai.xi _HAL_INTERN_DTMB_InitClk();
1454*53ee8cc1Swenshuai.xi break;
1455*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_Download:
1456*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_DTMB_Download();
1457*53ee8cc1Swenshuai.xi break;
1458*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_FWVERSION:
1459*53ee8cc1Swenshuai.xi _HAL_INTERN_DTMB_FWVERSION();
1460*53ee8cc1Swenshuai.xi break;
1461*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_SoftReset:
1462*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_DTMB_SoftReset();
1463*53ee8cc1Swenshuai.xi break;
1464*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_SetACICoef:
1465*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_DTMB_SetACICoef();
1466*53ee8cc1Swenshuai.xi break;
1467*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_SetDTMBMode:
1468*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_DTMB_SetDtmbMode();
1469*53ee8cc1Swenshuai.xi break;
1470*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_SetModeClean:
1471*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_DTMB_SetModeClean();
1472*53ee8cc1Swenshuai.xi break;
1473*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_Set_QAM_SR:
1474*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_DTMB_Set_QAM_SR();
1475*53ee8cc1Swenshuai.xi break;
1476*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_Active:
1477*53ee8cc1Swenshuai.xi break;
1478*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_AGCLock:
1479*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_DTMB_AGCLock();
1480*53ee8cc1Swenshuai.xi break;
1481*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_DTMB_PNP_Lock:
1482*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_DTMB_PNP_Lock();
1483*53ee8cc1Swenshuai.xi break;
1484*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_DTMB_FEC_Lock:
1485*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_DTMB_FEC_Lock();
1486*53ee8cc1Swenshuai.xi break;
1487*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_DVBC_PreLock:
1488*53ee8cc1Swenshuai.xi break;
1489*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_DVBC_Main_Lock:
1490*53ee8cc1Swenshuai.xi break;
1491*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_GetModulation:
1492*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_DTMB_GetModulation((DMD_DTMB_MODULATION_INFO *)pArgs);
1493*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_ReadIFAGC:
1494*53ee8cc1Swenshuai.xi *((MS_U16 *)pArgs) = _HAL_INTERN_DTMB_ReadIFAGC();
1495*53ee8cc1Swenshuai.xi break;
1496*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_ReadFrequencyOffset:
1497*53ee8cc1Swenshuai.xi *((MS_S16 *)pArgs) = _HAL_INTERN_DTMB_ReadFrequencyOffset();
1498*53ee8cc1Swenshuai.xi break;
1499*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_ReadSNRPercentage:
1500*53ee8cc1Swenshuai.xi *((MS_U8 *)pArgs) = _HAL_INTERN_DTMB_ReadSNRPercentage();
1501*53ee8cc1Swenshuai.xi break;
1502*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_GetPreLdpcBer:
1503*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_DTMB_GetPreLdpcBer((float *)pArgs);
1504*53ee8cc1Swenshuai.xi break;
1505*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_GetPreViterbiBer:
1506*53ee8cc1Swenshuai.xi break;
1507*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_GetPostViterbiBer:
1508*53ee8cc1Swenshuai.xi break;
1509*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_TS_INTERFACE_CONFIG:
1510*53ee8cc1Swenshuai.xi break;
1511*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_IIC_Bypass_Mode:
1512*53ee8cc1Swenshuai.xi break;
1513*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_SSPI_TO_GPIO:
1514*53ee8cc1Swenshuai.xi break;
1515*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_GPIO_GET_LEVEL:
1516*53ee8cc1Swenshuai.xi break;
1517*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_GPIO_SET_LEVEL:
1518*53ee8cc1Swenshuai.xi break;
1519*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_GPIO_OUT_ENABLE:
1520*53ee8cc1Swenshuai.xi break;
1521*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_GET_REG:
1522*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_DTMB_GetReg((*((DMD_DTMB_REG_DATA *)pArgs)).u16Addr, &((*((DMD_DTMB_REG_DATA *)pArgs)).u8Data));
1523*53ee8cc1Swenshuai.xi break;
1524*53ee8cc1Swenshuai.xi case DMD_DTMB_HAL_CMD_SET_REG:
1525*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_DTMB_SetReg((*((DMD_DTMB_REG_DATA *)pArgs)).u16Addr, (*((DMD_DTMB_REG_DATA *)pArgs)).u8Data);
1526*53ee8cc1Swenshuai.xi break;
1527*53ee8cc1Swenshuai.xi default:
1528*53ee8cc1Swenshuai.xi break;
1529*53ee8cc1Swenshuai.xi }
1530*53ee8cc1Swenshuai.xi
1531*53ee8cc1Swenshuai.xi return bResult;
1532*53ee8cc1Swenshuai.xi }
1533*53ee8cc1Swenshuai.xi
MDrv_DMD_DTMB_Initial_Hal_Interface(void)1534*53ee8cc1Swenshuai.xi MS_BOOL MDrv_DMD_DTMB_Initial_Hal_Interface(void)
1535*53ee8cc1Swenshuai.xi {
1536*53ee8cc1Swenshuai.xi return TRUE;
1537*53ee8cc1Swenshuai.xi }
1538*53ee8cc1Swenshuai.xi
1539