1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi // such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi // third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any
38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi // parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi // ("Services").
52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi // or otherwise:
58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi // with the said Rules.
72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi // be English.
74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2006-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // (!��MStar Confidential Information!�L) by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi
95*53ee8cc1Swenshuai.xi
96*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
97*53ee8cc1Swenshuai.xi // Include Files
98*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
99*53ee8cc1Swenshuai.xi
100*53ee8cc1Swenshuai.xi #ifndef MSOS_TYPE_LINUX_KERNEL
101*53ee8cc1Swenshuai.xi #include <stdio.h>
102*53ee8cc1Swenshuai.xi #include <math.h>
103*53ee8cc1Swenshuai.xi #endif
104*53ee8cc1Swenshuai.xi
105*53ee8cc1Swenshuai.xi #include "drvDMD_ISDBT.h"
106*53ee8cc1Swenshuai.xi
107*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
108*53ee8cc1Swenshuai.xi // Driver Compiler Options
109*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
110*53ee8cc1Swenshuai.xi
111*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_EULER 0x00
112*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_NUGGET 0x01
113*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_KAPPA 0x02
114*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_EINSTEIN 0x03
115*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_NAPOLI 0x04
116*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_MONACO 0x05
117*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_MIAMI 0x06
118*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_MUJI 0x07
119*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_MUNICH 0x08
120*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_MANHATTAN 0x09
121*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_MULAN 0x0A
122*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_MESSI 0x0B
123*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_MASERATI 0x0C
124*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_KIWI 0x0D
125*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_MACAN 0x0E
126*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_MUSTANG 0x0F
127*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_MAXIM 0x10
128*53ee8cc1Swenshuai.xi #if defined(CHIP_EULER)
129*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_VERSION DMD_ISDBT_CHIP_EULER
130*53ee8cc1Swenshuai.xi #elif defined(CHIP_NUGGET)
131*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_VERSION DMD_ISDBT_CHIP_NUGGET
132*53ee8cc1Swenshuai.xi #elif defined(CHIP_KAPPA)
133*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_VERSION DMD_ISDBT_CHIP_KAPPA
134*53ee8cc1Swenshuai.xi #elif defined(CHIP_EINSTEIN)
135*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_VERSION DMD_ISDBT_CHIP_EINSTEIN
136*53ee8cc1Swenshuai.xi #elif defined(CHIP_NAPOLI)
137*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_VERSION DMD_ISDBT_CHIP_NAPOLI
138*53ee8cc1Swenshuai.xi #elif defined(CHIP_MIAMI)
139*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_VERSION DMD_ISDBT_CHIP_MIAMI
140*53ee8cc1Swenshuai.xi #elif defined(CHIP_MUJI)
141*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_VERSION DMD_ISDBT_CHIP_MUJI
142*53ee8cc1Swenshuai.xi #elif defined(CHIP_MUNICH)
143*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_VERSION DMD_ISDBT_CHIP_MUNICH
144*53ee8cc1Swenshuai.xi #elif defined(CHIP_MANHATTAN)
145*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_VERSION DMD_ISDBT_CHIP_MANHATTAN
146*53ee8cc1Swenshuai.xi #elif defined(CHIP_MULAN)
147*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_VERSION DMD_ISDBT_CHIP_MULAN
148*53ee8cc1Swenshuai.xi #elif defined(CHIP_MESSI)
149*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_VERSION DMD_ISDBT_CHIP_MESSI
150*53ee8cc1Swenshuai.xi #elif defined(CHIP_MASERATI)
151*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_VERSION DMD_ISDBT_CHIP_MASERATI
152*53ee8cc1Swenshuai.xi #elif defined(CHIP_KIWI)
153*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_VERSION DMD_ISDBT_CHIP_KIWI
154*53ee8cc1Swenshuai.xi #elif defined(CHIP_MACAN)
155*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_VERSION DMD_ISDBT_CHIP_MACAN
156*53ee8cc1Swenshuai.xi #elif defined(CHIP_MUSTANG)
157*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_VERSION DMD_ISDBT_CHIP_MUSTANG
158*53ee8cc1Swenshuai.xi #elif defined(CHIP_MAXIM)
159*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_VERSION DMD_ISDBT_CHIP_MAXIM
160*53ee8cc1Swenshuai.xi #else
161*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_VERSION DMD_ISDBT_CHIP_EULER
162*53ee8cc1Swenshuai.xi #endif
163*53ee8cc1Swenshuai.xi
164*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
165*53ee8cc1Swenshuai.xi // Local Defines
166*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
167*53ee8cc1Swenshuai.xi #if (DMD_ISDBT_CHIP_VERSION >= DMD_ISDBT_CHIP_MULAN)
168*53ee8cc1Swenshuai.xi #define DMD_ISDBT_TBVA_EN 1
169*53ee8cc1Swenshuai.xi #else
170*53ee8cc1Swenshuai.xi #define DMD_ISDBT_TBVA_EN 0
171*53ee8cc1Swenshuai.xi #endif
172*53ee8cc1Swenshuai.xi #define _RIU_READ_BYTE(addr) ( READ_BYTE(psDMD_ISDBT_ResData->sDMD_ISDBT_PriData.virtDMDBaseAddr + (addr) ) )
173*53ee8cc1Swenshuai.xi #define _RIU_WRITE_BYTE(addr, val) ( WRITE_BYTE(psDMD_ISDBT_ResData->sDMD_ISDBT_PriData.virtDMDBaseAddr + (addr), val) )
174*53ee8cc1Swenshuai.xi
175*53ee8cc1Swenshuai.xi #define HAL_INTERN_ISDBT_DBINFO(y) //y
176*53ee8cc1Swenshuai.xi #ifndef MBRegBase
177*53ee8cc1Swenshuai.xi #define MBRegBase 0x112600UL
178*53ee8cc1Swenshuai.xi #endif
179*53ee8cc1Swenshuai.xi #ifndef MBRegBase_DMD1
180*53ee8cc1Swenshuai.xi #define MBRegBase_DMD1 0x112400UL
181*53ee8cc1Swenshuai.xi #endif
182*53ee8cc1Swenshuai.xi #ifndef DMDMcuBase
183*53ee8cc1Swenshuai.xi #define DMDMcuBase 0x103480UL
184*53ee8cc1Swenshuai.xi #endif
185*53ee8cc1Swenshuai.xi
186*53ee8cc1Swenshuai.xi #if (DMD_ISDBT_CHIP_VERSION >= DMD_ISDBT_CHIP_MULAN) && (DMD_ISDBT_CHIP_VERSION != DMD_ISDBT_CHIP_MESSI) && (DMD_ISDBT_CHIP_VERSION != DMD_ISDBT_CHIP_KIWI)
187*53ee8cc1Swenshuai.xi #define REG_ISDBT_LOCK_STATUS 0x11F5
188*53ee8cc1Swenshuai.xi #define ISDBT_TDP_REG_BASE 0x1400
189*53ee8cc1Swenshuai.xi #define ISDBT_FDP_REG_BASE 0x1500
190*53ee8cc1Swenshuai.xi #define ISDBT_FDPEXT_REG_BASE 0x1600
191*53ee8cc1Swenshuai.xi #define ISDBT_OUTER_REG_BASE 0x1700
192*53ee8cc1Swenshuai.xi #else
193*53ee8cc1Swenshuai.xi #define REG_ISDBT_LOCK_STATUS 0x36F5
194*53ee8cc1Swenshuai.xi #define ISDBT_TDP_REG_BASE 0x3700
195*53ee8cc1Swenshuai.xi #define ISDBT_FDP_REG_BASE 0x3800
196*53ee8cc1Swenshuai.xi #define ISDBT_FDPEXT_REG_BASE 0x3900
197*53ee8cc1Swenshuai.xi #define ISDBT_OUTER_REG_BASE 0x3A00
198*53ee8cc1Swenshuai.xi #endif
199*53ee8cc1Swenshuai.xi
200*53ee8cc1Swenshuai.xi #if (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_EULER) || (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_NUGGET) || (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MUNICH)
201*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTW_ADDR 0xF5
202*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTR_ADDR 0xF5
203*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTW_MASK 0x87
204*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTR_MASK 0x87
205*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTW_BIT_MASK 0x01
206*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTR_BIT_MASK 0x02
207*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_EINSTEIN) || (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_NAPOLI) || (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MONACO) || \
208*53ee8cc1Swenshuai.xi (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MIAMI) || (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MUJI) || (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MANHATTAN) || \
209*53ee8cc1Swenshuai.xi (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MESSI)
210*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTW_ADDR 0xF2
211*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTR_ADDR 0xF2
212*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTW_MASK 0x66
213*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTR_MASK 0x66
214*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTW_BIT_MASK 0x02
215*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTR_BIT_MASK 0x04
216*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_KAPPA)
217*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTW_ADDR 0xF1
218*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTR_ADDR 0xF0
219*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTW_MASK 0x47
220*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTR_MASK 0x46
221*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTW_BIT_MASK 0x02
222*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTR_BIT_MASK 0x20
223*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_KIWI)
224*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTW_ADDR 0xF1
225*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTR_ADDR 0xF0
226*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTW_MASK 0x47
227*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTR_MASK 0x46
228*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTW_BIT_MASK 0x04
229*53ee8cc1Swenshuai.xi #define ISDBT_MIU_CLIENTR_BIT_MASK 0x20
230*53ee8cc1Swenshuai.xi #endif
231*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
232*53ee8cc1Swenshuai.xi // Local Variables
233*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
234*53ee8cc1Swenshuai.xi
235*53ee8cc1Swenshuai.xi const MS_U8 INTERN_ISDBT_table[] = {
236*53ee8cc1Swenshuai.xi #include "DMD_INTERN_ISDBT.dat"
237*53ee8cc1Swenshuai.xi };
238*53ee8cc1Swenshuai.xi
239*53ee8cc1Swenshuai.xi #ifndef UTPA2
240*53ee8cc1Swenshuai.xi static const float _LogApproxTableX[80] =
241*53ee8cc1Swenshuai.xi { 1.00, 1.30, 1.69, 2.20, 2.86, 3.71, 4.83, 6.27, 8.16, 10.60, 13.79,
242*53ee8cc1Swenshuai.xi 17.92, 23.30, 30.29, 39.37, 51.19, 66.54, 86.50, 112.46, 146.19,
243*53ee8cc1Swenshuai.xi 190.05, 247.06, 321.18, 417.54, 542.80, 705.64, 917.33, 1192.53,
244*53ee8cc1Swenshuai.xi 1550.29, 2015.38, 2620.00, 3405.99, 4427.79, 5756.13, 7482.97,
245*53ee8cc1Swenshuai.xi 9727.86, 12646.22, 16440.08, 21372.11, 27783.74, 36118.86,
246*53ee8cc1Swenshuai.xi 46954.52, 61040.88, 79353.15, 103159.09, 134106.82, 174338.86,
247*53ee8cc1Swenshuai.xi 226640.52, 294632.68, 383022.48, 497929.22, 647307.99, 841500.39, 1093950.50,
248*53ee8cc1Swenshuai.xi 1422135.65, 1848776.35, 2403409.25, 3124432.03, 4061761.64, 5280290.13,
249*53ee8cc1Swenshuai.xi 6864377.17, 8923690.32, 11600797.42, 15081036.65, 19605347.64, 25486951.94,
250*53ee8cc1Swenshuai.xi 33133037.52, 43072948.77, 55994833.40, 72793283.42, 94631268.45,
251*53ee8cc1Swenshuai.xi 123020648.99, 159926843.68, 207904896.79, 270276365.82, 351359275.57,
252*53ee8cc1Swenshuai.xi 456767058.24, 593797175.72, 771936328.43, 1003517226.96
253*53ee8cc1Swenshuai.xi };
254*53ee8cc1Swenshuai.xi
255*53ee8cc1Swenshuai.xi static const float _LogApproxTableY[80] =
256*53ee8cc1Swenshuai.xi { 0.00, 0.11, 0.23, 0.34, 0.46, 0.57, 0.68, 0.80, 0.91, 1.03, 1.14, 1.25,
257*53ee8cc1Swenshuai.xi 1.37, 1.48, 1.60, 1.71, 1.82, 1.94, 2.05, 2.16, 2.28, 2.39, 2.51, 2.62,
258*53ee8cc1Swenshuai.xi 2.73, 2.85, 2.96, 3.08, 3.19, 3.30, 3.42, 3.53, 3.65, 3.76, 3.87, 3.99,
259*53ee8cc1Swenshuai.xi 4.10, 4.22, 4.33, 4.44, 4.56, 4.67, 4.79, 4.90, 5.01, 5.13, 5.24, 5.36,
260*53ee8cc1Swenshuai.xi 5.47, 5.58, 5.70, 5.81, 5.93, 6.04, 6.15, 6.27, 6.04, 6.15, 6.27, 6.38,
261*53ee8cc1Swenshuai.xi 6.49, 6.61, 6.72, 6.84, 6.95, 7.06, 7.18, 7.29, 7.41, 7.52, 7.63, 7.75,
262*53ee8cc1Swenshuai.xi 7.86, 7.98, 8.09, 8.20, 8.32, 8.43, 8.55, 8.66
263*53ee8cc1Swenshuai.xi };
264*53ee8cc1Swenshuai.xi #endif
265*53ee8cc1Swenshuai.xi
266*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
267*53ee8cc1Swenshuai.xi // Global Variables
268*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
269*53ee8cc1Swenshuai.xi
270*53ee8cc1Swenshuai.xi extern MS_U8 u8DMD_ISDBT_DMD_ID;
271*53ee8cc1Swenshuai.xi
272*53ee8cc1Swenshuai.xi extern DMD_ISDBT_ResData *psDMD_ISDBT_ResData;
273*53ee8cc1Swenshuai.xi
274*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
275*53ee8cc1Swenshuai.xi // Local Functions
276*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
277*53ee8cc1Swenshuai.xi #ifndef UTPA2
278*53ee8cc1Swenshuai.xi
279*53ee8cc1Swenshuai.xi #ifndef MSOS_TYPE_LINUX
Log10Approx(float flt_x)280*53ee8cc1Swenshuai.xi static float Log10Approx(float flt_x)
281*53ee8cc1Swenshuai.xi {
282*53ee8cc1Swenshuai.xi MS_U8 indx = 0;
283*53ee8cc1Swenshuai.xi
284*53ee8cc1Swenshuai.xi do {
285*53ee8cc1Swenshuai.xi if (flt_x < _LogApproxTableX[indx])
286*53ee8cc1Swenshuai.xi break;
287*53ee8cc1Swenshuai.xi indx++;
288*53ee8cc1Swenshuai.xi }while (indx < 79); //stop at indx = 80
289*53ee8cc1Swenshuai.xi
290*53ee8cc1Swenshuai.xi return _LogApproxTableY[indx];
291*53ee8cc1Swenshuai.xi }
292*53ee8cc1Swenshuai.xi #endif
293*53ee8cc1Swenshuai.xi
_CALCULATE_SQI(float fber)294*53ee8cc1Swenshuai.xi static MS_U16 _CALCULATE_SQI(float fber)
295*53ee8cc1Swenshuai.xi {
296*53ee8cc1Swenshuai.xi float flog_ber;
297*53ee8cc1Swenshuai.xi MS_U16 u16SQI;
298*53ee8cc1Swenshuai.xi
299*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX
300*53ee8cc1Swenshuai.xi flog_ber = (float)log10((double)fber);
301*53ee8cc1Swenshuai.xi #else
302*53ee8cc1Swenshuai.xi if (fber != 0.0)
303*53ee8cc1Swenshuai.xi flog_ber = (float)(-1.0*Log10Approx((double)(1.0 / fber)));
304*53ee8cc1Swenshuai.xi else
305*53ee8cc1Swenshuai.xi flog_ber = -8.0;//when fber=0 means u16SQI=100
306*53ee8cc1Swenshuai.xi #endif
307*53ee8cc1Swenshuai.xi
308*53ee8cc1Swenshuai.xi //printf("dan fber = %f\n", fber);
309*53ee8cc1Swenshuai.xi //printf("dan flog_ber = %f\n", flog_ber);
310*53ee8cc1Swenshuai.xi // Part 2: transfer ber value to u16SQI value.
311*53ee8cc1Swenshuai.xi if (flog_ber <= ( - 7.0))
312*53ee8cc1Swenshuai.xi {
313*53ee8cc1Swenshuai.xi u16SQI = 100; //*quality = 100;
314*53ee8cc1Swenshuai.xi }
315*53ee8cc1Swenshuai.xi else if (flog_ber < -6.0)
316*53ee8cc1Swenshuai.xi {
317*53ee8cc1Swenshuai.xi u16SQI = (90+((( - 6.0) - flog_ber) / (( - 6.0) - ( - 7.0))*(100-90)));
318*53ee8cc1Swenshuai.xi }
319*53ee8cc1Swenshuai.xi else if (flog_ber < -5.5)
320*53ee8cc1Swenshuai.xi {
321*53ee8cc1Swenshuai.xi u16SQI = (80+((( - 5.5) - flog_ber) / (( - 5.5) - ( - 6.0))*(90-80)));
322*53ee8cc1Swenshuai.xi }
323*53ee8cc1Swenshuai.xi else if (flog_ber < -5.0)
324*53ee8cc1Swenshuai.xi {
325*53ee8cc1Swenshuai.xi u16SQI = (70+((( - 5.0) - flog_ber) / (( - 5.0) - ( - 5.5))*(80-70)));
326*53ee8cc1Swenshuai.xi }
327*53ee8cc1Swenshuai.xi else if (flog_ber < -4.5)
328*53ee8cc1Swenshuai.xi {
329*53ee8cc1Swenshuai.xi u16SQI = (60+((( - 4.5) - flog_ber) / (( -4.5) - ( - 5.0))*(70-50)));
330*53ee8cc1Swenshuai.xi }
331*53ee8cc1Swenshuai.xi else if (flog_ber < -4.0)
332*53ee8cc1Swenshuai.xi {
333*53ee8cc1Swenshuai.xi u16SQI = (50+((( - 4.0) - flog_ber) / (( - 4.0) - ( - 45))*(60-50)));
334*53ee8cc1Swenshuai.xi }
335*53ee8cc1Swenshuai.xi else if (flog_ber < -3.5)
336*53ee8cc1Swenshuai.xi {
337*53ee8cc1Swenshuai.xi u16SQI = (40+((( - 3.5) - flog_ber) / (( - 3.5) - ( - 4.0))*(50-40)));
338*53ee8cc1Swenshuai.xi }
339*53ee8cc1Swenshuai.xi else if (flog_ber < -3.0)
340*53ee8cc1Swenshuai.xi {
341*53ee8cc1Swenshuai.xi u16SQI = (30+((( - 3.0) - flog_ber) / (( - 3.0) - ( - 3.5))*(40-30)));
342*53ee8cc1Swenshuai.xi }
343*53ee8cc1Swenshuai.xi else if (flog_ber < -2.5)
344*53ee8cc1Swenshuai.xi {
345*53ee8cc1Swenshuai.xi u16SQI = (20+((( - 2.5) - flog_ber) / (( - 2.5) - ( -3.0))*(30-20)));
346*53ee8cc1Swenshuai.xi }
347*53ee8cc1Swenshuai.xi else if (flog_ber < -2.0)
348*53ee8cc1Swenshuai.xi {
349*53ee8cc1Swenshuai.xi u16SQI = (0+((( - 2.0) - flog_ber) / (( - 2.0) - ( - 2.5))*(20-0)));
350*53ee8cc1Swenshuai.xi }
351*53ee8cc1Swenshuai.xi else
352*53ee8cc1Swenshuai.xi {
353*53ee8cc1Swenshuai.xi u16SQI = 0;
354*53ee8cc1Swenshuai.xi }
355*53ee8cc1Swenshuai.xi
356*53ee8cc1Swenshuai.xi return u16SQI;
357*53ee8cc1Swenshuai.xi }
358*53ee8cc1Swenshuai.xi #endif
359*53ee8cc1Swenshuai.xi
_HAL_DMD_RIU_ReadByte(MS_U32 u32Addr)360*53ee8cc1Swenshuai.xi static MS_U8 _HAL_DMD_RIU_ReadByte(MS_U32 u32Addr)
361*53ee8cc1Swenshuai.xi {
362*53ee8cc1Swenshuai.xi return _RIU_READ_BYTE(((u32Addr) << 1) - ((u32Addr) & 1));
363*53ee8cc1Swenshuai.xi }
364*53ee8cc1Swenshuai.xi
_HAL_DMD_RIU_WriteByte(MS_U32 u32Addr,MS_U8 u8Value)365*53ee8cc1Swenshuai.xi static void _HAL_DMD_RIU_WriteByte(MS_U32 u32Addr, MS_U8 u8Value)
366*53ee8cc1Swenshuai.xi {
367*53ee8cc1Swenshuai.xi _RIU_WRITE_BYTE(((u32Addr) << 1) - ((u32Addr) & 1), u8Value);
368*53ee8cc1Swenshuai.xi }
369*53ee8cc1Swenshuai.xi
_HAL_DMD_RIU_WriteByteMask(MS_U32 u32Addr,MS_U8 u8Value,MS_U8 u8Mask)370*53ee8cc1Swenshuai.xi static void _HAL_DMD_RIU_WriteByteMask(MS_U32 u32Addr, MS_U8 u8Value, MS_U8 u8Mask)
371*53ee8cc1Swenshuai.xi {
372*53ee8cc1Swenshuai.xi _RIU_WRITE_BYTE((((u32Addr) <<1) - ((u32Addr) & 1)), (_RIU_READ_BYTE((((u32Addr) <<1) - ((u32Addr) & 1))) & ~(u8Mask)) | ((u8Value) & (u8Mask)));
373*53ee8cc1Swenshuai.xi }
374*53ee8cc1Swenshuai.xi
_MBX_WriteReg(MS_U16 u16Addr,MS_U8 u8Data)375*53ee8cc1Swenshuai.xi static MS_BOOL _MBX_WriteReg(MS_U16 u16Addr, MS_U8 u8Data)
376*53ee8cc1Swenshuai.xi {
377*53ee8cc1Swenshuai.xi MS_U8 u8CheckCount;
378*53ee8cc1Swenshuai.xi MS_U8 u8CheckFlag = 0xFF;
379*53ee8cc1Swenshuai.xi MS_U32 u32MBRegBase = MBRegBase;
380*53ee8cc1Swenshuai.xi
381*53ee8cc1Swenshuai.xi if (u8DMD_ISDBT_DMD_ID == 0)
382*53ee8cc1Swenshuai.xi u32MBRegBase = MBRegBase;
383*53ee8cc1Swenshuai.xi else if (u8DMD_ISDBT_DMD_ID == 1)
384*53ee8cc1Swenshuai.xi u32MBRegBase = MBRegBase_DMD1;
385*53ee8cc1Swenshuai.xi
386*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(u32MBRegBase + 0x00, (u16Addr&0xff));
387*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(u32MBRegBase + 0x01, (u16Addr>>8));
388*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(u32MBRegBase + 0x10, u8Data);
389*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(u32MBRegBase + 0x1E, 0x01);
390*53ee8cc1Swenshuai.xi
391*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, _HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)|0x02); // assert interrupt to VD MCU51
392*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, _HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)&(~0x02)); // de-assert interrupt to VD MCU51
393*53ee8cc1Swenshuai.xi
394*53ee8cc1Swenshuai.xi for (u8CheckCount=0; u8CheckCount < 10; u8CheckCount++)
395*53ee8cc1Swenshuai.xi {
396*53ee8cc1Swenshuai.xi u8CheckFlag = _HAL_DMD_RIU_ReadByte(u32MBRegBase + 0x1E);
397*53ee8cc1Swenshuai.xi if ((u8CheckFlag&0x01)==0)
398*53ee8cc1Swenshuai.xi break;
399*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
400*53ee8cc1Swenshuai.xi }
401*53ee8cc1Swenshuai.xi
402*53ee8cc1Swenshuai.xi if (u8CheckFlag&0x01)
403*53ee8cc1Swenshuai.xi {
404*53ee8cc1Swenshuai.xi printf("ERROR: ATSC INTERN DEMOD MBX WRITE TIME OUT!\n");
405*53ee8cc1Swenshuai.xi return FALSE;
406*53ee8cc1Swenshuai.xi }
407*53ee8cc1Swenshuai.xi
408*53ee8cc1Swenshuai.xi return TRUE;
409*53ee8cc1Swenshuai.xi }
410*53ee8cc1Swenshuai.xi
_MBX_ReadReg(MS_U16 u16Addr,MS_U8 * u8Data)411*53ee8cc1Swenshuai.xi static MS_BOOL _MBX_ReadReg(MS_U16 u16Addr, MS_U8 *u8Data)
412*53ee8cc1Swenshuai.xi {
413*53ee8cc1Swenshuai.xi MS_U8 u8CheckCount;
414*53ee8cc1Swenshuai.xi MS_U8 u8CheckFlag = 0xFF;
415*53ee8cc1Swenshuai.xi MS_U32 u32MBRegBase = MBRegBase;
416*53ee8cc1Swenshuai.xi
417*53ee8cc1Swenshuai.xi if (u8DMD_ISDBT_DMD_ID == 0)
418*53ee8cc1Swenshuai.xi u32MBRegBase = MBRegBase;
419*53ee8cc1Swenshuai.xi else if (u8DMD_ISDBT_DMD_ID == 1)
420*53ee8cc1Swenshuai.xi u32MBRegBase = MBRegBase_DMD1;
421*53ee8cc1Swenshuai.xi
422*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(u32MBRegBase + 0x00, (u16Addr&0xff));
423*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(u32MBRegBase + 0x01, (u16Addr>>8));
424*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(u32MBRegBase + 0x1E, 0x02);
425*53ee8cc1Swenshuai.xi
426*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, _HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)|0x02); // assert interrupt to VD MCU51
427*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, _HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)&(~0x02)); // de-assert interrupt to VD MCU51
428*53ee8cc1Swenshuai.xi
429*53ee8cc1Swenshuai.xi for (u8CheckCount=0; u8CheckCount < 10; u8CheckCount++)
430*53ee8cc1Swenshuai.xi {
431*53ee8cc1Swenshuai.xi u8CheckFlag = _HAL_DMD_RIU_ReadByte(u32MBRegBase + 0x1E);
432*53ee8cc1Swenshuai.xi if ((u8CheckFlag&0x02)==0)
433*53ee8cc1Swenshuai.xi {
434*53ee8cc1Swenshuai.xi *u8Data = _HAL_DMD_RIU_ReadByte(u32MBRegBase + 0x10);
435*53ee8cc1Swenshuai.xi break;
436*53ee8cc1Swenshuai.xi }
437*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
438*53ee8cc1Swenshuai.xi }
439*53ee8cc1Swenshuai.xi
440*53ee8cc1Swenshuai.xi if (u8CheckFlag&0x02)
441*53ee8cc1Swenshuai.xi {
442*53ee8cc1Swenshuai.xi printf("ERROR: ATSC INTERN DEMOD MBX READ TIME OUT!\n");
443*53ee8cc1Swenshuai.xi return FALSE;
444*53ee8cc1Swenshuai.xi }
445*53ee8cc1Swenshuai.xi
446*53ee8cc1Swenshuai.xi return TRUE;
447*53ee8cc1Swenshuai.xi }
448*53ee8cc1Swenshuai.xi
449*53ee8cc1Swenshuai.xi
450*53ee8cc1Swenshuai.xi
451*53ee8cc1Swenshuai.xi #if (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_EULER)
_HAL_INTERN_ISDBT_InitClk(void)452*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
453*53ee8cc1Swenshuai.xi {
454*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf("--------------DMD_ISDBT_CHIP_EULER--------------\n"));
455*53ee8cc1Swenshuai.xi
456*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
457*53ee8cc1Swenshuai.xi
458*53ee8cc1Swenshuai.xi // Init by HKMCU
459*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
460*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103301, 0x06);
461*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
462*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
463*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
464*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
465*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
466*53ee8cc1Swenshuai.xi
467*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
468*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
469*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0d, 0x00);
470*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0c, 0x00);
471*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0f, 0x00);
472*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0e, 0x00);
473*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f11, 0x00);
474*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f10, 0x00);
475*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
476*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
477*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f19, 0x00);
478*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f18, 0x00);
479*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f43, 0x00);
480*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f42, 0x00);
481*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f45, 0x00);
482*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f44, 0x00);
483*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
484*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f48, 0x00);
485*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
486*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
487*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4c, 0x00);
488*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
489*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f22, 0x44);
490*53ee8cc1Swenshuai.xi
491*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
492*53ee8cc1Swenshuai.xi }
493*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_NUGGET)
_HAL_INTERN_ISDBT_InitClk(void)494*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
495*53ee8cc1Swenshuai.xi {
496*53ee8cc1Swenshuai.xi MS_U8 u8Val = 0;
497*53ee8cc1Swenshuai.xi
498*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf("--------------DMD_ISDBT_CHIP_NUGGET--------------\n"));
499*53ee8cc1Swenshuai.xi
500*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
501*53ee8cc1Swenshuai.xi
502*53ee8cc1Swenshuai.xi // Init by HKMCU
503*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
504*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
505*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103301, 0x06);
506*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
507*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
508*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
509*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
510*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
511*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f28, 0x03);
512*53ee8cc1Swenshuai.xi
513*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
514*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
515*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0d, 0x00);
516*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0c, 0x00);
517*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0f, 0x00);
518*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0e, 0x00);
519*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f11, 0x00);
520*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f10, 0x00);
521*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
522*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
523*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f19, 0x00);
524*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f18, 0x00);
525*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f43, 0x00);
526*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f42, 0x00);
527*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f45, 0x00);
528*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f44, 0x00);
529*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f46, 0x01);
530*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
531*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f48, 0x00);
532*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
533*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
534*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4c, 0x00);
535*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
536*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f22, 0x44);
537*53ee8cc1Swenshuai.xi
538*53ee8cc1Swenshuai.xi u8Val = _HAL_DMD_RIU_ReadByte(0x1006F5);
539*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x1006F5, (u8Val & ~0x03));
540*53ee8cc1Swenshuai.xi
541*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
542*53ee8cc1Swenshuai.xi }
543*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_KAPPA)
_HAL_INTERN_ISDBT_InitClk(void)544*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
545*53ee8cc1Swenshuai.xi {
546*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf("--------------DMD_ISDBT_CHIP_KAPPA--------------\n"));
547*53ee8cc1Swenshuai.xi
548*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
549*53ee8cc1Swenshuai.xi
550*53ee8cc1Swenshuai.xi // Init by HKMCU
551*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
552*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103301, 0x06);
553*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
554*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
555*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
556*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
557*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
558*53ee8cc1Swenshuai.xi
559*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
560*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
561*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0d, 0x00);
562*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0c, 0x00);
563*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0f, 0x00);
564*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0e, 0x00);
565*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f11, 0x00);
566*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f10, 0x00);
567*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
568*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
569*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f19, 0x00);
570*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f18, 0x00);
571*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f43, 0x00);
572*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f42, 0x00);
573*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f45, 0x00);
574*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f44, 0x00);
575*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
576*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f48, 0x00);
577*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
578*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
579*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4c, 0x00);
580*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
581*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f22, 0x44);
582*53ee8cc1Swenshuai.xi
583*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
584*53ee8cc1Swenshuai.xi }
585*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_EINSTEIN)
_HAL_INTERN_ISDBT_InitClk(void)586*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
587*53ee8cc1Swenshuai.xi {
588*53ee8cc1Swenshuai.xi MS_U8 u8Val = 0;
589*53ee8cc1Swenshuai.xi
590*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf("--------------DMD_ISDBT_CHIP_EINSTEIN--------------\n"));
591*53ee8cc1Swenshuai.xi
592*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
593*53ee8cc1Swenshuai.xi
594*53ee8cc1Swenshuai.xi // Init by HKMCU
595*53ee8cc1Swenshuai.xi u8Val = _HAL_DMD_RIU_ReadByte(0x11208E); //dan add to clear bit 0
596*53ee8cc1Swenshuai.xi u8Val &= ~0x01;
597*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x11208E, u8Val);
598*53ee8cc1Swenshuai.xi
599*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
600*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
601*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103301, 0x06);
602*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
603*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
604*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
605*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
606*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
607*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f28, 0x03);
608*53ee8cc1Swenshuai.xi
609*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
610*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
611*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0d, 0x00);
612*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0c, 0x00);
613*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0f, 0x00);
614*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0e, 0x00);
615*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f11, 0x00);
616*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f10, 0x00);
617*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
618*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
619*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f19, 0x00);
620*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f18, 0x00);
621*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f43, 0x00);
622*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f42, 0x00);
623*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f45, 0x00);
624*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f44, 0x00);
625*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f46, 0x01);
626*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
627*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f48, 0x00);
628*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
629*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
630*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4c, 0x00);
631*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
632*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f22, 0x44);
633*53ee8cc1Swenshuai.xi
634*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
635*53ee8cc1Swenshuai.xi }
636*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_NAPOLI)
_HAL_INTERN_ISDBT_InitClk(void)637*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_InitClk(void) /* Ok */
638*53ee8cc1Swenshuai.xi {
639*53ee8cc1Swenshuai.xi MS_U8 u8Val = 0;
640*53ee8cc1Swenshuai.xi
641*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf("--------------DMD_ISDBT_CHIP_NAPOLI--------------\n"));
642*53ee8cc1Swenshuai.xi
643*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
644*53ee8cc1Swenshuai.xi
645*53ee8cc1Swenshuai.xi // Init by HKMCU
646*53ee8cc1Swenshuai.xi u8Val = _HAL_DMD_RIU_ReadByte(0x11208E); //dan add to clear bit 0
647*53ee8cc1Swenshuai.xi u8Val &= ~0x01;
648*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x11208E, u8Val);
649*53ee8cc1Swenshuai.xi
650*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
651*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
652*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103301, 0x06); //ts clock = 7.2M
653*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
654*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
655*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
656*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
657*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
658*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f28, 0x03);
659*53ee8cc1Swenshuai.xi
660*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
661*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
662*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0d, 0x00);
663*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0c, 0x00);
664*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0f, 0x00);
665*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0e, 0x00);
666*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f11, 0x00);
667*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f10, 0x00);
668*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
669*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
670*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f19, 0x00);
671*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f18, 0x00);
672*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f43, 0x00);
673*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f42, 0x00);
674*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f45, 0x00);
675*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f44, 0x00);
676*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f46, 0x01);
677*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
678*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f48, 0x00);
679*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
680*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
681*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4c, 0x00);
682*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
683*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f22, 0x44);
684*53ee8cc1Swenshuai.xi
685*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
686*53ee8cc1Swenshuai.xi }
687*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MONACO)
_HAL_INTERN_ISDBT_InitClk(void)688*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
689*53ee8cc1Swenshuai.xi {
690*53ee8cc1Swenshuai.xi MS_U8 u8Val = 0;
691*53ee8cc1Swenshuai.xi
692*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf("--------------DMD_ISDBT_CHIP_MONACO--------------\n"));
693*53ee8cc1Swenshuai.xi
694*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
695*53ee8cc1Swenshuai.xi
696*53ee8cc1Swenshuai.xi // Init by HKMCU
697*53ee8cc1Swenshuai.xi u8Val = _HAL_DMD_RIU_ReadByte(0x11208E); //dan add to clear bit 0
698*53ee8cc1Swenshuai.xi u8Val &= ~0x01;
699*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x11208E, u8Val);
700*53ee8cc1Swenshuai.xi
701*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
702*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
703*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103301, 0x06); //ts clock = 7.2M
704*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
705*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
706*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
707*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
708*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
709*53ee8cc1Swenshuai.xi
710*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
711*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
712*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0d, 0x00);
713*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0c, 0x00);
714*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0f, 0x00);
715*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0e, 0x00);
716*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f11, 0x00);
717*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f10, 0x00);
718*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
719*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
720*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f19, 0x00);
721*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f18, 0x00);
722*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f43, 0x00);
723*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f42, 0x00);
724*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f45, 0x00);
725*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f44, 0x00);
726*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f46, 0x01);
727*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
728*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f48, 0x00);
729*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
730*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
731*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4c, 0x00);
732*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
733*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f22, 0x44);
734*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f71, 0x14);
735*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f70, 0x41);
736*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f77, 0x00);
737*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f76, 0x00);
738*53ee8cc1Swenshuai.xi
739*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
740*53ee8cc1Swenshuai.xi }
741*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MIAMI)
_HAL_INTERN_ISDBT_InitClk(void)742*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
743*53ee8cc1Swenshuai.xi {
744*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf("--------------DMD_ISDBT_CHIP_MIAMI--------------\n"));
745*53ee8cc1Swenshuai.xi
746*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
747*53ee8cc1Swenshuai.xi
748*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
749*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
750*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103301, 0x06); //ts clock = 7.2M
751*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
752*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
753*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
754*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
755*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
756*53ee8cc1Swenshuai.xi
757*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
758*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
759*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0d, 0x00);
760*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0c, 0x00);
761*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0f, 0x00);
762*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0e, 0x00);
763*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f11, 0x00);
764*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f10, 0x00);
765*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
766*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
767*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f19, 0x00);
768*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f18, 0x00);
769*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f43, 0x00);
770*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f42, 0x00);
771*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f45, 0x00);
772*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f44, 0x00);
773*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f46, 0x01);
774*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
775*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f48, 0x00);
776*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
777*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
778*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4d, 0x00); //inner clock
779*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4c, 0x00);
780*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4e, 0x00); //outer clock
781*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
782*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f22, 0x44);
783*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f51, 0x00); //cci lms clock
784*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f50, 0x88); //cci lms clock
785*53ee8cc1Swenshuai.xi
786*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
787*53ee8cc1Swenshuai.xi }
788*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MUJI)
_HAL_INTERN_ISDBT_InitClk(void)789*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
790*53ee8cc1Swenshuai.xi {
791*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf("--------------DMD_ISDBT_CHIP_MUJI--------------\n"));
792*53ee8cc1Swenshuai.xi
793*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
794*53ee8cc1Swenshuai.xi
795*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
796*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103301, 0x06); //ts clock = 7.2M
797*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
798*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
799*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
800*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
801*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
802*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103302, 0x01);
803*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103302, 0x00);
804*53ee8cc1Swenshuai.xi
805*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f29, 0x00);
806*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f28, 0x10);
807*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
808*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
809*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0d, 0x00);
810*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0c, 0x00);
811*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0f, 0x00);
812*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0e, 0x00);
813*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f11, 0x00);
814*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f10, 0x00);
815*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
816*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
817*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f19, 0x00);
818*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f18, 0x00);
819*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f43, 0x00);
820*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f42, 0x00);
821*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f45, 0x44);
822*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f44, 0x44);
823*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f46, 0x01);
824*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
825*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f48, 0x00);
826*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
827*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
828*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4d, 0x00); //inner clock
829*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4c, 0x40);
830*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
831*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f22, 0x44);
832*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f71, 0x14);
833*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f70, 0x41);
834*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f77, 0x00);
835*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f76, 0x00);
836*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4f, 0x01);
837*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4e, 0x00);
838*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x112091, 0x46);
839*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x112090, 0x00);
840*53ee8cc1Swenshuai.xi
841*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
842*53ee8cc1Swenshuai.xi }
843*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MUNICH)
_HAL_INTERN_ISDBT_InitClk(void)844*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
845*53ee8cc1Swenshuai.xi {
846*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf("--------------DMD_ISDBT_CHIP_MUNICH--------------\n"));
847*53ee8cc1Swenshuai.xi
848*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
849*53ee8cc1Swenshuai.xi
850*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
851*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
852*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103301, 0x06); //ts clock = 7.2M
853*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
854*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
855*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
856*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
857*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
858*53ee8cc1Swenshuai.xi
859*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
860*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
861*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0d, 0x00);
862*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0c, 0x00);
863*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0f, 0x00);
864*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0e, 0x00);
865*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f11, 0x00);
866*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f10, 0x00);
867*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
868*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
869*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f19, 0x00);
870*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f18, 0x00);
871*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f43, 0x00);
872*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f42, 0x00);
873*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f45, 0x00);
874*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f44, 0x00);
875*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f46, 0x01);
876*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
877*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f48, 0x00);
878*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
879*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
880*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4d, 0x00); //inner clock
881*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4c, 0x00);
882*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4e, 0x00); //outer clock
883*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
884*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f22, 0x44);
885*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f51, 0x00); //cci lms clock
886*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f50, 0x88); //cci lms clock
887*53ee8cc1Swenshuai.xi
888*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
889*53ee8cc1Swenshuai.xi }
890*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MANHATTAN)
_HAL_INTERN_ISDBT_InitClk(void)891*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
892*53ee8cc1Swenshuai.xi {
893*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf("--------------DMD_ISDBT_CHIP_MANHATTAN--------------\n"));
894*53ee8cc1Swenshuai.xi
895*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
896*53ee8cc1Swenshuai.xi
897*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
898*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103301, 0x06); //ts clock = 7.2M
899*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
900*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
901*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
902*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
903*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
904*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103302, 0x01);
905*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103302, 0x00);
906*53ee8cc1Swenshuai.xi
907*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f29, 0x00);
908*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f28, 0x10);
909*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
910*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
911*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0d, 0x00);
912*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0c, 0x00);
913*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0f, 0x00);
914*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0e, 0x00);
915*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f11, 0x00);
916*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f10, 0x00);
917*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
918*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
919*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f19, 0x00);
920*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f18, 0x00);
921*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f43, 0x00);
922*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f42, 0x00);
923*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f45, 0x44);
924*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f44, 0x44);
925*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f46, 0x01);
926*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
927*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f48, 0x00);
928*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
929*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
930*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4d, 0x00); //inner clock
931*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4c, 0x40);
932*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
933*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f22, 0x44);
934*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f71, 0x14);
935*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f70, 0x41);
936*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f77, 0x00);
937*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f76, 0x00);
938*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4f, 0x01);
939*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4e, 0x00);
940*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f81, 0x44);
941*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f80, 0x44);
942*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f83, 0x44);
943*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f82, 0x44);
944*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f85, 0x44);
945*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f84, 0x44);
946*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f87, 0x44);
947*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f86, 0x44);
948*53ee8cc1Swenshuai.xi
949*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
950*53ee8cc1Swenshuai.xi }
951*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MULAN)
_HAL_INTERN_ISDBT_InitClk(void)952*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
953*53ee8cc1Swenshuai.xi {
954*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf("--------------DMD_ISDBT_CHIP_MULAN--------------\n"));
955*53ee8cc1Swenshuai.xi
956*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
957*53ee8cc1Swenshuai.xi
958*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
959*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
960*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103301, 0x06); //ts clock = 7.2M
961*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
962*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
963*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
964*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
965*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
966*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103302, 0x01); //reset ts divider
967*53ee8cc1Swenshuai.xi
968*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f28, 0x10);
969*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
970*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
971*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
972*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
973*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f25, 0x04);
974*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f31, 0x00);
975*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f30, 0x01);
976*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f43, 0x80);
977*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f42, 0x08);
978*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f24, 0x05);
979*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f45, 0x00);
980*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f44, 0x00);
981*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f63, 0x00);
982*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f62, 0x00);
983*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f65, 0x44);
984*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f64, 0x44);
985*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f66, 0x01);
986*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f69, 0x00);
987*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f68, 0x00);
988*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6b, 0x00);
989*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6a, 0x00);
990*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6d, 0x00);
991*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6c, 0x40);
992*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6f, 0x01);
993*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6e, 0x00);
994*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f71, 0x44);
995*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f70, 0x44);
996*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f73, 0x00);
997*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f72, 0x04);
998*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f75, 0x44);
999*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f74, 0x44);
1000*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f77, 0x44);
1001*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f76, 0x44);
1002*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f79, 0x44);
1003*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f78, 0x44);
1004*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7b, 0x44);
1005*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7a, 0x44);
1006*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7d, 0x44);
1007*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7c, 0x44);
1008*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7f, 0x44);
1009*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7e, 0x44);
1010*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fe1, 0x01);
1011*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fe0, 0x88);
1012*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fe3, 0x08);
1013*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fe2, 0x10);
1014*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111feb, 0x11);
1015*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fea, 0x00);
1016*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fef, 0x00);
1017*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fee, 0x88);
1018*53ee8cc1Swenshuai.xi
1019*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103302, 0x00); //reset ts divider
1020*53ee8cc1Swenshuai.xi
1021*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
1022*53ee8cc1Swenshuai.xi }
1023*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MESSI)
_HAL_INTERN_ISDBT_InitClk(void)1024*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
1025*53ee8cc1Swenshuai.xi {
1026*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf("--------------DMD_ISDBT_CHIP_MESSI--------------\n"));
1027*53ee8cc1Swenshuai.xi
1028*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
1029*53ee8cc1Swenshuai.xi
1030*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
1031*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103301, 0x06); //ts clock = 7.2M
1032*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
1033*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
1034*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
1035*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
1036*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
1037*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103302, 0x01);
1038*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103302, 0x00);
1039*53ee8cc1Swenshuai.xi
1040*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f29, 0x00);
1041*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f28, 0x10);
1042*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
1043*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
1044*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0d, 0x00);
1045*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0c, 0x00);
1046*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0f, 0x00);
1047*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0e, 0x00);
1048*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f11, 0x00);
1049*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f10, 0x00);
1050*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
1051*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
1052*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f19, 0x00);
1053*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f18, 0x00);
1054*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f43, 0x00);
1055*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f42, 0x00);
1056*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f45, 0x44);
1057*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f44, 0x44);
1058*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f46, 0x01);
1059*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
1060*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f48, 0x00);
1061*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
1062*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
1063*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4d, 0x00); //inner clock
1064*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4c, 0x40);
1065*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
1066*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f22, 0x44);
1067*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f71, 0x14);
1068*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f70, 0x41);
1069*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f77, 0x00);
1070*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f76, 0x00);
1071*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4f, 0x0C);
1072*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f4e, 0x00);
1073*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f51, 0x48);
1074*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f50, 0x44);
1075*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f81, 0x44);
1076*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f80, 0x44);
1077*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f83, 0x44);
1078*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f82, 0x44);
1079*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f85, 0x44);
1080*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f84, 0x44);
1081*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f87, 0x44);
1082*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f86, 0x44);
1083*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f89, 0x44);
1084*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f88, 0x44);
1085*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f8b, 0x00);
1086*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f8a, 0x44);
1087*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f8d, 0x18);
1088*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f8c, 0x44);
1089*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f8f, 0x00);
1090*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f8e, 0x44);
1091*53ee8cc1Swenshuai.xi
1092*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
1093*53ee8cc1Swenshuai.xi }
1094*53ee8cc1Swenshuai.xi
1095*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MASERATI)
_HAL_INTERN_ISDBT_InitClk(void)1096*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
1097*53ee8cc1Swenshuai.xi {
1098*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf("--------------DMD_ISDBT_CHIP_MASERATI--------------\n"));
1099*53ee8cc1Swenshuai.xi
1100*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
1101*53ee8cc1Swenshuai.xi
1102*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x1128d0, 0x01);
1103*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
1104*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
1105*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103301, 0x06); //ts clock = 7.2M
1106*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
1107*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
1108*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
1109*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103302, 0x01);
1110*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103302, 0x00);
1111*53ee8cc1Swenshuai.xi
1112*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
1113*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
1114*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
1115*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
1116*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x1128d0, 0x00);
1117*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
1118*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
1119*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f25, 0x04);
1120*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f31, 0x00);
1121*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f30, 0x01);
1122*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f3b, 0x00);
1123*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f3a, 0x00);
1124*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f43, 0x80);
1125*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f42, 0x08);
1126*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f45, 0x04);
1127*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f44, 0x44);
1128*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f63, 0x00);
1129*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f62, 0x00);
1130*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f65, 0x44);
1131*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f64, 0x44);
1132*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f66, 0x01);
1133*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f69, 0x00);
1134*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f68, 0x00);
1135*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6b, 0x00);
1136*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6a, 0x00);
1137*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6d, 0x00);
1138*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6c, 0x40);
1139*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6f, 0x01);
1140*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6e, 0x00);
1141*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f71, 0x44);
1142*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f70, 0x44);
1143*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f73, 0x00);
1144*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f72, 0x04);
1145*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f75, 0x44);
1146*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f74, 0x44);
1147*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f77, 0x44);
1148*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f76, 0x44);
1149*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f79, 0x44);
1150*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f78, 0x44);
1151*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7b, 0x44);
1152*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7a, 0x44);
1153*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7d, 0x44);
1154*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7c, 0x44);
1155*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7f, 0x44);
1156*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7e, 0x44);
1157*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fe1, 0x01);
1158*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fe0, 0x08);
1159*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111ff0, 0x08);
1160*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fe3, 0x08);
1161*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fe2, 0x10);
1162*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111feb, 0x11);
1163*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fea, 0x00);
1164*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fef, 0x00);
1165*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fee, 0x88);
1166*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x15298f, 0x44);
1167*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x15298e, 0x44);
1168*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x152991, 0x44);
1169*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x152990, 0x44);
1170*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x152992, 0x04);
1171*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x1529e5, 0x00);
1172*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x1529e4, 0x04);
1173*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x152971, 0x10);
1174*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x152970, 0x01);
1175*53ee8cc1Swenshuai.xi
1176*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
1177*53ee8cc1Swenshuai.xi }
1178*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MACAN)
_HAL_INTERN_ISDBT_InitClk(void)1179*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
1180*53ee8cc1Swenshuai.xi {
1181*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf("--------------DMD_ISDBT_CHIP_MACAN--------------\n"));
1182*53ee8cc1Swenshuai.xi
1183*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
1184*53ee8cc1Swenshuai.xi
1185*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x1128d0, 0x01);
1186*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
1187*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
1188*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103301, 0x06); //ts clock = 7.2M
1189*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
1190*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
1191*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
1192*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103302, 0x01);
1193*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103302, 0x00);
1194*53ee8cc1Swenshuai.xi
1195*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
1196*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
1197*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
1198*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
1199*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x1128d0, 0x00);
1200*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
1201*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
1202*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f25, 0x04);
1203*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f31, 0x00);
1204*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f30, 0x01);
1205*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f3b, 0x00);
1206*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f3a, 0x00);
1207*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f43, 0x80);
1208*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f42, 0x08);
1209*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f45, 0x04);
1210*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f44, 0x44);
1211*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f63, 0x00);
1212*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f62, 0x00);
1213*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f65, 0x44);
1214*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f64, 0x44);
1215*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f66, 0x01);
1216*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f69, 0x00);
1217*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f68, 0x00);
1218*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6b, 0x00);
1219*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6a, 0x00);
1220*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6d, 0x00);
1221*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6c, 0x40);
1222*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6f, 0x01);
1223*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6e, 0x00);
1224*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f71, 0x44);
1225*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f70, 0x44);
1226*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f73, 0x00);
1227*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f72, 0x04);
1228*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f75, 0x44);
1229*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f74, 0x44);
1230*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f77, 0x44);
1231*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f76, 0x44);
1232*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f79, 0x44);
1233*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f78, 0x44);
1234*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7b, 0x44);
1235*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7a, 0x44);
1236*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7d, 0x44);
1237*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7c, 0x44);
1238*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7f, 0x44);
1239*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7e, 0x44);
1240*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fe1, 0x01);
1241*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fe0, 0x08);
1242*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111ff0, 0x08);
1243*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fe3, 0x08);
1244*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fe2, 0x10);
1245*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111feb, 0x11);
1246*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fea, 0x00);
1247*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fef, 0x00);
1248*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fee, 0x88);
1249*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x15298f, 0x44);
1250*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x15298e, 0x44);
1251*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x152991, 0x44);
1252*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x152990, 0x44);
1253*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x152992, 0x04);
1254*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x1529e5, 0x00);
1255*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x1529e4, 0x04);
1256*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x152971, 0x10);
1257*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x152970, 0x01);
1258*53ee8cc1Swenshuai.xi
1259*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
1260*53ee8cc1Swenshuai.xi }
1261*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MUSTANG)
_HAL_INTERN_ISDBT_InitClk(void)1262*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
1263*53ee8cc1Swenshuai.xi {
1264*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf("--------------DMD_ISDBT_CHIP_MUSTANG--------------\n"));
1265*53ee8cc1Swenshuai.xi
1266*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
1267*53ee8cc1Swenshuai.xi
1268*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x1128d0, 0x01);
1269*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
1270*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
1271*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103301, 0x06); //ts clock = 7.2M
1272*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
1273*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
1274*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
1275*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103302, 0x01);
1276*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103302, 0x00);
1277*53ee8cc1Swenshuai.xi
1278*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
1279*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
1280*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
1281*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
1282*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x1128d0, 0x00);
1283*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
1284*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
1285*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f25, 0x04);
1286*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f31, 0x00);
1287*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f30, 0x01);
1288*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f3b, 0x00);
1289*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f3a, 0x00);
1290*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f43, 0x80);
1291*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f42, 0x08);
1292*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f45, 0x04);
1293*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f44, 0x44);
1294*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f63, 0x00);
1295*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f62, 0x00);
1296*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f65, 0x44);
1297*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f64, 0x44);
1298*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f66, 0x01);
1299*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f69, 0x00);
1300*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f68, 0x00);
1301*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6b, 0x00);
1302*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6a, 0x00);
1303*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6d, 0x00);
1304*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6c, 0x40);
1305*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6f, 0x01);
1306*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6e, 0x00);
1307*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f71, 0x44);
1308*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f70, 0x44);
1309*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f73, 0x00);
1310*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f72, 0x04);
1311*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f75, 0x44);
1312*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f74, 0x44);
1313*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f77, 0x44);
1314*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f76, 0x44);
1315*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f79, 0x44);
1316*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f78, 0x44);
1317*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7b, 0x44);
1318*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7a, 0x44);
1319*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7d, 0x44);
1320*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7c, 0x44);
1321*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7f, 0x44);
1322*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7e, 0x44);
1323*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fe1, 0x01);
1324*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fe0, 0x08);
1325*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111ff0, 0x08);
1326*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fe3, 0x08);
1327*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fe2, 0x10);
1328*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111feb, 0x11);
1329*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fea, 0x00);
1330*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fef, 0x00);
1331*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fee, 0x88);
1332*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x15298f, 0x44);
1333*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x15298e, 0x44);
1334*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x152991, 0x44);
1335*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x152990, 0x44);
1336*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x152992, 0x04);
1337*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x1529e5, 0x00);
1338*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x1529e4, 0x04);
1339*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x152971, 0x10);
1340*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x152970, 0x01);
1341*53ee8cc1Swenshuai.xi
1342*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
1343*53ee8cc1Swenshuai.xi }
1344*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MAXIM)
_HAL_INTERN_ISDBT_InitClk(void)1345*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
1346*53ee8cc1Swenshuai.xi {
1347*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf("--------------DMD_ISDBT_CHIP_MAXIM--------------\n"));
1348*53ee8cc1Swenshuai.xi
1349*53ee8cc1Swenshuai.xi // SRAM End Address
1350*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111707,0xff);
1351*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111706,0xff);
1352*53ee8cc1Swenshuai.xi
1353*53ee8cc1Swenshuai.xi // DRAM Disable
1354*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111718,_HAL_DMD_RIU_ReadByte(0x111718)&(~0x04));
1355*53ee8cc1Swenshuai.xi
1356*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
1357*53ee8cc1Swenshuai.xi
1358*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x1128e5, 0x01); // DMD_ANA_ADC_SYNC CLK_W
1359*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x1128e4, 0x01); // DMD_ANA_ADC_SYNC CLK_W
1360*53ee8cc1Swenshuai.xi
1361*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
1362*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
1363*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103301, 0x06); //ts clock = 7.2M
1364*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
1365*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
1366*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
1367*53ee8cc1Swenshuai.xi //_HAL_DMD_RIU_WriteByte(0x103315, 0x00); //ADC SYNC FLOW
1368*53ee8cc1Swenshuai.xi //_HAL_DMD_RIU_WriteByte(0x103314, 0x00); //ADC SYNC FLOW
1369*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103302, 0x01);
1370*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103302, 0x00);
1371*53ee8cc1Swenshuai.xi
1372*53ee8cc1Swenshuai.xi //_HAL_DMD_RIU_WriteByte(0x103321, 0x00); //Add in MAXIM //ADC SYNC FLOW
1373*53ee8cc1Swenshuai.xi //_HAL_DMD_RIU_WriteByte(0x103320, 0x00); //Add in MAXIM //ADC SYNC FLOW
1374*53ee8cc1Swenshuai.xi
1375*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
1376*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
1377*53ee8cc1Swenshuai.xi
1378*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103321, 0x00); //ADC_SYNC CLK_W / DMD_ANA_ADC_SYNC CLK_R
1379*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x103320, 0x00); //ADC_SYNC CLK_W / DMD_ANA_ADC_SYNC CLK_R
1380*53ee8cc1Swenshuai.xi
1381*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x1128e4, 0x00); // DMD_ANA_ADC_SYNC CLK_W
1382*53ee8cc1Swenshuai.xi
1383*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
1384*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
1385*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f25, 0x04);
1386*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f31, 0x00);
1387*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f30, 0x01);
1388*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f3b, 0x00);
1389*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f3a, 0x00);
1390*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f43, 0x80);
1391*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f42, 0x08);
1392*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f45, 0x04);
1393*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f44, 0x44);
1394*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f63, 0x00);
1395*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f62, 0x00);
1396*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f65, 0x44);
1397*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f64, 0x44);
1398*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f66, 0x01);
1399*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f69, 0x00);
1400*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f68, 0x00);
1401*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6b, 0x00);
1402*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6a, 0x00);
1403*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6d, 0x00);
1404*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6c, 0x40);
1405*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6f, 0x01);
1406*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f6e, 0x00);
1407*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f71, 0x44);
1408*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f70, 0x44);
1409*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f73, 0x00);
1410*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f72, 0x04);
1411*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f75, 0x44);
1412*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f74, 0x44);
1413*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f77, 0x44);
1414*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f76, 0x44);
1415*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f79, 0x44);
1416*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f78, 0x44);
1417*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7b, 0x44);
1418*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7a, 0x44);
1419*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7d, 0x44);
1420*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7c, 0x44);
1421*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7f, 0x44);
1422*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111f7e, 0x44);
1423*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fe1, 0x01);
1424*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fe0, 0x08);
1425*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111ff0, 0x08);
1426*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fe3, 0x08);
1427*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fe2, 0x10);
1428*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111feb, 0x11);
1429*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fea, 0x00);
1430*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fef, 0x00);
1431*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x111fee, 0x88);
1432*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x15298f, 0x44);
1433*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x15298e, 0x44);
1434*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x152991, 0x44);
1435*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x152990, 0x44);
1436*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x152992, 0x04);
1437*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x1529e5, 0x00);
1438*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x1529e4, 0x04);
1439*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x152971, 0x10);
1440*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(0x152970, 0x01);
1441*53ee8cc1Swenshuai.xi
1442*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
1443*53ee8cc1Swenshuai.xi //_HAL_DMD_RIU_WriteByteMask(0x103480, 0x00, 0x02);
1444*53ee8cc1Swenshuai.xi }
1445*53ee8cc1Swenshuai.xi #else
_HAL_INTERN_ISDBT_InitClk(void)1446*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
1447*53ee8cc1Swenshuai.xi {
1448*53ee8cc1Swenshuai.xi printf("--------------DMD_ISDBT_CHIP_NONE--------------\n");
1449*53ee8cc1Swenshuai.xi }
1450*53ee8cc1Swenshuai.xi #endif
1451*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_Ready(void)1452*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_Ready(void)
1453*53ee8cc1Swenshuai.xi {
1454*53ee8cc1Swenshuai.xi MS_U8 udata = 0x00;
1455*53ee8cc1Swenshuai.xi
1456*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(MBRegBase + 0x1E, 0x02);
1457*53ee8cc1Swenshuai.xi
1458*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, _HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)|0x02); // assert interrupt to VD MCU51
1459*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, _HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)&(~0x02)); // de-assert interrupt to VD MCU51
1460*53ee8cc1Swenshuai.xi
1461*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
1462*53ee8cc1Swenshuai.xi
1463*53ee8cc1Swenshuai.xi udata = _HAL_DMD_RIU_ReadByte(MBRegBase + 0x1E);
1464*53ee8cc1Swenshuai.xi
1465*53ee8cc1Swenshuai.xi if (udata) return FALSE;
1466*53ee8cc1Swenshuai.xi
1467*53ee8cc1Swenshuai.xi return TRUE;
1468*53ee8cc1Swenshuai.xi }
1469*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_Download(void)1470*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_Download(void)
1471*53ee8cc1Swenshuai.xi {
1472*53ee8cc1Swenshuai.xi DMD_ISDBT_ResData *pRes = psDMD_ISDBT_ResData + u8DMD_ISDBT_DMD_ID;
1473*53ee8cc1Swenshuai.xi
1474*53ee8cc1Swenshuai.xi MS_U8 udata = 0x00;
1475*53ee8cc1Swenshuai.xi MS_U16 i = 0;
1476*53ee8cc1Swenshuai.xi MS_U16 fail_cnt = 0;
1477*53ee8cc1Swenshuai.xi MS_U8 u8TmpData;
1478*53ee8cc1Swenshuai.xi MS_U16 u16AddressOffset;
1479*53ee8cc1Swenshuai.xi const MS_U8 *ISDBT_table;
1480*53ee8cc1Swenshuai.xi MS_U16 u16Lib_size;
1481*53ee8cc1Swenshuai.xi
1482*53ee8cc1Swenshuai.xi if (pRes->sDMD_ISDBT_PriData.bDownloaded)
1483*53ee8cc1Swenshuai.xi {
1484*53ee8cc1Swenshuai.xi if (_HAL_INTERN_ISDBT_Ready())
1485*53ee8cc1Swenshuai.xi {
1486*53ee8cc1Swenshuai.xi #if DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MUSTANG
1487*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(DMDMcuBase+0x00, 0x02, 0x02); // reset RIU remapping
1488*53ee8cc1Swenshuai.xi #endif
1489*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(DMDMcuBase+0x00, 0x01, 0x01); // reset VD_MCU
1490*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(DMDMcuBase+0x00, 0x00, 0x03);
1491*53ee8cc1Swenshuai.xi
1492*53ee8cc1Swenshuai.xi MsOS_DelayTask(20);
1493*53ee8cc1Swenshuai.xi return TRUE;
1494*53ee8cc1Swenshuai.xi }
1495*53ee8cc1Swenshuai.xi }
1496*53ee8cc1Swenshuai.xi
1497*53ee8cc1Swenshuai.xi ISDBT_table = &INTERN_ISDBT_table[0];
1498*53ee8cc1Swenshuai.xi u16Lib_size = sizeof(INTERN_ISDBT_table);
1499*53ee8cc1Swenshuai.xi
1500*53ee8cc1Swenshuai.xi #if DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MUSTANG
1501*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(DMDMcuBase+0x00, 0x02, 0x02); // reset RIU remapping
1502*53ee8cc1Swenshuai.xi #endif
1503*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(DMDMcuBase+0x00, 0x01, 0x01); // reset VD_MCU
1504*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x01, 0x00); // disable SRAM
1505*53ee8cc1Swenshuai.xi
1506*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(DMDMcuBase+0x00, 0x00, 0x01); // release MCU, madison patch
1507*53ee8cc1Swenshuai.xi
1508*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x50); // enable "vdmcu51_if"
1509*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x51); // enable auto-increase
1510*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x04, 0x00); // sram address low byte
1511*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x05, 0x00); // sram address high byte
1512*53ee8cc1Swenshuai.xi
1513*53ee8cc1Swenshuai.xi //// Load code thru VDMCU_IF ////
1514*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf(">Load Code...\n"));
1515*53ee8cc1Swenshuai.xi
1516*53ee8cc1Swenshuai.xi for (i = 0; i < u16Lib_size; i++)
1517*53ee8cc1Swenshuai.xi {
1518*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, ISDBT_table[i]); // write data to VD MCU 51 code sram
1519*53ee8cc1Swenshuai.xi }
1520*53ee8cc1Swenshuai.xi
1521*53ee8cc1Swenshuai.xi //// Content verification ////
1522*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf(">Verify Code...\n"));
1523*53ee8cc1Swenshuai.xi
1524*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x04, 0x00); // sram address low byte
1525*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x05, 0x00); // sram address high byte
1526*53ee8cc1Swenshuai.xi
1527*53ee8cc1Swenshuai.xi for (i = 0; i < u16Lib_size; i++)
1528*53ee8cc1Swenshuai.xi {
1529*53ee8cc1Swenshuai.xi udata = _HAL_DMD_RIU_ReadByte(DMDMcuBase+0x10); // read sram data
1530*53ee8cc1Swenshuai.xi
1531*53ee8cc1Swenshuai.xi if (udata != ISDBT_table[i])
1532*53ee8cc1Swenshuai.xi {
1533*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf(">fail add = 0x%x\n", i));
1534*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf(">code = 0x%x\n", INTERN_ISDBT_table[i]));
1535*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf(">data = 0x%x\n", udata));
1536*53ee8cc1Swenshuai.xi
1537*53ee8cc1Swenshuai.xi if (fail_cnt++ > 10)
1538*53ee8cc1Swenshuai.xi {
1539*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf(">DSP Loadcode fail!"));
1540*53ee8cc1Swenshuai.xi return FALSE;
1541*53ee8cc1Swenshuai.xi }
1542*53ee8cc1Swenshuai.xi }
1543*53ee8cc1Swenshuai.xi }
1544*53ee8cc1Swenshuai.xi
1545*53ee8cc1Swenshuai.xi u16AddressOffset = (ISDBT_table[0x400] << 8)|ISDBT_table[0x401];
1546*53ee8cc1Swenshuai.xi
1547*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x04, (u16AddressOffset&0xFF)); // sram address low byte
1548*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x05, (u16AddressOffset>>8)); // sram address high byte
1549*53ee8cc1Swenshuai.xi
1550*53ee8cc1Swenshuai.xi u8TmpData = (MS_U8)pRes->sDMD_ISDBT_InitData.u16IF_KHZ;
1551*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
1552*53ee8cc1Swenshuai.xi u8TmpData = (MS_U8)(pRes->sDMD_ISDBT_InitData.u16IF_KHZ >> 8);
1553*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
1554*53ee8cc1Swenshuai.xi u8TmpData = (MS_U8)pRes->sDMD_ISDBT_InitData.bIQSwap;
1555*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
1556*53ee8cc1Swenshuai.xi u8TmpData = (MS_U8)pRes->sDMD_ISDBT_InitData.u16AgcReferenceValue;
1557*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
1558*53ee8cc1Swenshuai.xi u8TmpData = (MS_U8)(pRes->sDMD_ISDBT_InitData.u16AgcReferenceValue >> 8);
1559*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
1560*53ee8cc1Swenshuai.xi u8TmpData = (MS_U8)pRes->sDMD_ISDBT_InitData.u32TdiStartAddr;
1561*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
1562*53ee8cc1Swenshuai.xi u8TmpData = (MS_U8)(pRes->sDMD_ISDBT_InitData.u32TdiStartAddr >> 8);
1563*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
1564*53ee8cc1Swenshuai.xi u8TmpData = (MS_U8)(pRes->sDMD_ISDBT_InitData.u32TdiStartAddr >> 16);
1565*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
1566*53ee8cc1Swenshuai.xi u8TmpData = (MS_U8)(pRes->sDMD_ISDBT_InitData.u32TdiStartAddr >> 24);
1567*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
1568*53ee8cc1Swenshuai.xi
1569*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x50); // diable auto-increase
1570*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x00); // disable "vdmcu51_if"
1571*53ee8cc1Swenshuai.xi
1572*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(DMDMcuBase+0x00, 0x01, 0x01); // reset MCU, madison patch
1573*53ee8cc1Swenshuai.xi
1574*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x01, 0x01); // enable SRAM
1575*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(DMDMcuBase+0x00, 0x00, 0x03); // release VD_MCU
1576*53ee8cc1Swenshuai.xi
1577*53ee8cc1Swenshuai.xi pRes->sDMD_ISDBT_PriData.bDownloaded = true;
1578*53ee8cc1Swenshuai.xi
1579*53ee8cc1Swenshuai.xi MsOS_DelayTask(20);
1580*53ee8cc1Swenshuai.xi
1581*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf(">DSP Loadcode done."));
1582*53ee8cc1Swenshuai.xi
1583*53ee8cc1Swenshuai.xi return TRUE;
1584*53ee8cc1Swenshuai.xi }
1585*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_FWVERSION(void)1586*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_FWVERSION(void)
1587*53ee8cc1Swenshuai.xi {
1588*53ee8cc1Swenshuai.xi MS_U8 data1 = 0;
1589*53ee8cc1Swenshuai.xi MS_U8 data2 = 0;
1590*53ee8cc1Swenshuai.xi MS_U8 data3 = 0;
1591*53ee8cc1Swenshuai.xi
1592*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x20C4, &data1);
1593*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x20C5, &data2);
1594*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x20C6, &data3);
1595*53ee8cc1Swenshuai.xi
1596*53ee8cc1Swenshuai.xi printf("INTERN_ISDBT_FW_VERSION:%x.%x.%x\n", data1, data2, data3);
1597*53ee8cc1Swenshuai.xi }
1598*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_Exit(void)1599*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_Exit(void)
1600*53ee8cc1Swenshuai.xi {
1601*53ee8cc1Swenshuai.xi MS_U8 u8CheckCount = 0;
1602*53ee8cc1Swenshuai.xi #if (DMD_ISDBT_CHIP_VERSION < DMD_ISDBT_CHIP_MULAN) || (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MESSI) || (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_KIWI)
1603*53ee8cc1Swenshuai.xi MS_U8 u8RegValTmp = 0;
1604*53ee8cc1Swenshuai.xi
1605*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_ReadByte(0x101200+ISDBT_MIU_CLIENTW_ADDR, &u8RegValTmp);
1606*53ee8cc1Swenshuai.xi if (u8RegValTmp & ISDBT_MIU_CLIENTW_BIT_MASK)
1607*53ee8cc1Swenshuai.xi {
1608*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x100600+ISDBT_MIU_CLIENTW_MASK, ISDBT_MIU_CLIENTW_BIT_MASK, ISDBT_MIU_CLIENTW_BIT_MASK);
1609*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x100600+ISDBT_MIU_CLIENTR_MASK, ISDBT_MIU_CLIENTR_BIT_MASK, ISDBT_MIU_CLIENTR_BIT_MASK);
1610*53ee8cc1Swenshuai.xi }
1611*53ee8cc1Swenshuai.xi else
1612*53ee8cc1Swenshuai.xi {
1613*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101200+ISDBT_MIU_CLIENTW_MASK, ISDBT_MIU_CLIENTW_BIT_MASK, ISDBT_MIU_CLIENTW_BIT_MASK);
1614*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101200+ISDBT_MIU_CLIENTR_MASK, ISDBT_MIU_CLIENTR_BIT_MASK, ISDBT_MIU_CLIENTR_BIT_MASK);
1615*53ee8cc1Swenshuai.xi }
1616*53ee8cc1Swenshuai.xi #endif
1617*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(MBRegBase + 0x1C, 0x01);
1618*53ee8cc1Swenshuai.xi
1619*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, _HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)|0x02); // assert interrupt to VD MCU51
1620*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, _HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)&(~0x02)); // de-assert interrupt to VD MCU51
1621*53ee8cc1Swenshuai.xi
1622*53ee8cc1Swenshuai.xi while ((_HAL_DMD_RIU_ReadByte(MBRegBase + 0x1C)&0x02) != 0x02)
1623*53ee8cc1Swenshuai.xi {
1624*53ee8cc1Swenshuai.xi MsOS_DelayTaskUs(10);
1625*53ee8cc1Swenshuai.xi
1626*53ee8cc1Swenshuai.xi if (u8CheckCount++ == 0xFF)
1627*53ee8cc1Swenshuai.xi {
1628*53ee8cc1Swenshuai.xi printf(">> ISDBT Exit Fail!\n");
1629*53ee8cc1Swenshuai.xi return FALSE;
1630*53ee8cc1Swenshuai.xi }
1631*53ee8cc1Swenshuai.xi }
1632*53ee8cc1Swenshuai.xi
1633*53ee8cc1Swenshuai.xi printf(">> ISDBT Exit Ok!\n");
1634*53ee8cc1Swenshuai.xi
1635*53ee8cc1Swenshuai.xi return TRUE;
1636*53ee8cc1Swenshuai.xi }
1637*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_SoftReset(void)1638*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_SoftReset(void)
1639*53ee8cc1Swenshuai.xi {
1640*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0;
1641*53ee8cc1Swenshuai.xi
1642*53ee8cc1Swenshuai.xi #if (DMD_ISDBT_CHIP_VERSION < DMD_ISDBT_CHIP_MULAN) || (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MESSI) || (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_KIWI)
1643*53ee8cc1Swenshuai.xi MS_U8 u8RegValTmp = 0;
1644*53ee8cc1Swenshuai.xi
1645*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_ReadByte(0x101200+ISDBT_MIU_CLIENTW_ADDR, &u8RegValTmp);
1646*53ee8cc1Swenshuai.xi if (u8RegValTmp & ISDBT_MIU_CLIENTW_BIT_MASK)
1647*53ee8cc1Swenshuai.xi {
1648*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x100600+ISDBT_MIU_CLIENTW_MASK, ISDBT_MIU_CLIENTW_BIT_MASK, ISDBT_MIU_CLIENTW_BIT_MASK);
1649*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x100600+ISDBT_MIU_CLIENTR_MASK, ISDBT_MIU_CLIENTR_BIT_MASK, ISDBT_MIU_CLIENTR_BIT_MASK);
1650*53ee8cc1Swenshuai.xi }
1651*53ee8cc1Swenshuai.xi else
1652*53ee8cc1Swenshuai.xi {
1653*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101200+ISDBT_MIU_CLIENTW_MASK, ISDBT_MIU_CLIENTW_BIT_MASK, ISDBT_MIU_CLIENTW_BIT_MASK);
1654*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101200+ISDBT_MIU_CLIENTR_MASK, ISDBT_MIU_CLIENTR_BIT_MASK, ISDBT_MIU_CLIENTR_BIT_MASK);
1655*53ee8cc1Swenshuai.xi }
1656*53ee8cc1Swenshuai.xi #endif
1657*53ee8cc1Swenshuai.xi
1658*53ee8cc1Swenshuai.xi //Reset FSM
1659*53ee8cc1Swenshuai.xi if (_MBX_WriteReg(0x20C0, 0x00)==FALSE) return FALSE;
1660*53ee8cc1Swenshuai.xi
1661*53ee8cc1Swenshuai.xi while (u8Data!=0x02)
1662*53ee8cc1Swenshuai.xi {
1663*53ee8cc1Swenshuai.xi if (_MBX_ReadReg(0x20C1, &u8Data)==FALSE) return FALSE;
1664*53ee8cc1Swenshuai.xi }
1665*53ee8cc1Swenshuai.xi
1666*53ee8cc1Swenshuai.xi return TRUE;
1667*53ee8cc1Swenshuai.xi }
1668*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_SetACICoef(void)1669*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_SetACICoef(void)
1670*53ee8cc1Swenshuai.xi {
1671*53ee8cc1Swenshuai.xi return TRUE;
1672*53ee8cc1Swenshuai.xi }
1673*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_SetIsdbtMode(void)1674*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_SetIsdbtMode(void)
1675*53ee8cc1Swenshuai.xi {
1676*53ee8cc1Swenshuai.xi #if (DMD_ISDBT_CHIP_VERSION < DMD_ISDBT_CHIP_MULAN) || (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MESSI) || (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_KIWI)
1677*53ee8cc1Swenshuai.xi MS_U8 u8RegValTmp = 0;
1678*53ee8cc1Swenshuai.xi
1679*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_ReadByte(0x101200+ISDBT_MIU_CLIENTW_ADDR, &u8RegValTmp);
1680*53ee8cc1Swenshuai.xi if (u8RegValTmp & ISDBT_MIU_CLIENTW_BIT_MASK)
1681*53ee8cc1Swenshuai.xi {
1682*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x100600+ISDBT_MIU_CLIENTW_MASK, 0, ISDBT_MIU_CLIENTW_BIT_MASK);
1683*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x100600+ISDBT_MIU_CLIENTR_MASK, 0, ISDBT_MIU_CLIENTR_BIT_MASK);
1684*53ee8cc1Swenshuai.xi }
1685*53ee8cc1Swenshuai.xi else
1686*53ee8cc1Swenshuai.xi {
1687*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101200+ISDBT_MIU_CLIENTW_MASK, 0, ISDBT_MIU_CLIENTW_BIT_MASK);
1688*53ee8cc1Swenshuai.xi _HAL_DMD_RIU_WriteByteMask(0x101200+ISDBT_MIU_CLIENTR_MASK, 0, ISDBT_MIU_CLIENTR_BIT_MASK);
1689*53ee8cc1Swenshuai.xi }
1690*53ee8cc1Swenshuai.xi #endif
1691*53ee8cc1Swenshuai.xi
1692*53ee8cc1Swenshuai.xi if (_MBX_WriteReg(0x20C2, 0x04)==FALSE) return FALSE;
1693*53ee8cc1Swenshuai.xi return _MBX_WriteReg(0x20C0, 0x04);
1694*53ee8cc1Swenshuai.xi }
1695*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_SetModeClean(void)1696*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_SetModeClean(void)
1697*53ee8cc1Swenshuai.xi {
1698*53ee8cc1Swenshuai.xi if (_MBX_WriteReg(0x20C2, 0x07)==FALSE) return FALSE;
1699*53ee8cc1Swenshuai.xi return _MBX_WriteReg(0x20C0, 0x00);
1700*53ee8cc1Swenshuai.xi }
1701*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_Check_FEC_Lock(void)1702*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_Check_FEC_Lock(void)
1703*53ee8cc1Swenshuai.xi {
1704*53ee8cc1Swenshuai.xi MS_BOOL bCheckPass = FALSE;
1705*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0;
1706*53ee8cc1Swenshuai.xi
1707*53ee8cc1Swenshuai.xi _MBX_ReadReg(REG_ISDBT_LOCK_STATUS, &u8Data);
1708*53ee8cc1Swenshuai.xi
1709*53ee8cc1Swenshuai.xi if ((u8Data & 0x02) != 0x00) // Check FEC Lock Flag
1710*53ee8cc1Swenshuai.xi bCheckPass = TRUE;
1711*53ee8cc1Swenshuai.xi
1712*53ee8cc1Swenshuai.xi return bCheckPass;
1713*53ee8cc1Swenshuai.xi }
1714*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_Check_FSA_TRACK_Lock(void)1715*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_Check_FSA_TRACK_Lock(void)
1716*53ee8cc1Swenshuai.xi {
1717*53ee8cc1Swenshuai.xi MS_BOOL bCheckPass = FALSE;
1718*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0;
1719*53ee8cc1Swenshuai.xi
1720*53ee8cc1Swenshuai.xi _MBX_ReadReg(REG_ISDBT_LOCK_STATUS, &u8Data);
1721*53ee8cc1Swenshuai.xi
1722*53ee8cc1Swenshuai.xi if ((u8Data & 0x01) != 0x00) // Check FSA Track Lock Flag
1723*53ee8cc1Swenshuai.xi bCheckPass = TRUE;
1724*53ee8cc1Swenshuai.xi
1725*53ee8cc1Swenshuai.xi return bCheckPass;
1726*53ee8cc1Swenshuai.xi }
1727*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_Check_PSYNC_Lock(void)1728*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_Check_PSYNC_Lock(void)
1729*53ee8cc1Swenshuai.xi {
1730*53ee8cc1Swenshuai.xi MS_BOOL bCheckPass = FALSE;
1731*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0;
1732*53ee8cc1Swenshuai.xi
1733*53ee8cc1Swenshuai.xi _MBX_ReadReg(REG_ISDBT_LOCK_STATUS, &u8Data);
1734*53ee8cc1Swenshuai.xi
1735*53ee8cc1Swenshuai.xi if ((u8Data & 0x04) != 0x00) // Check Psync Lock Flag
1736*53ee8cc1Swenshuai.xi bCheckPass = TRUE;
1737*53ee8cc1Swenshuai.xi
1738*53ee8cc1Swenshuai.xi return bCheckPass;
1739*53ee8cc1Swenshuai.xi }
1740*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_Check_ICFO_CH_EXIST_Lock(void)1741*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_Check_ICFO_CH_EXIST_Lock(void)
1742*53ee8cc1Swenshuai.xi {
1743*53ee8cc1Swenshuai.xi MS_BOOL bCheckPass = FALSE;
1744*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0;
1745*53ee8cc1Swenshuai.xi
1746*53ee8cc1Swenshuai.xi _MBX_ReadReg(REG_ISDBT_LOCK_STATUS, &u8Data);
1747*53ee8cc1Swenshuai.xi
1748*53ee8cc1Swenshuai.xi if ((u8Data & 0x80) != 0x00) // Check Psync Lock Flag
1749*53ee8cc1Swenshuai.xi bCheckPass = TRUE;
1750*53ee8cc1Swenshuai.xi
1751*53ee8cc1Swenshuai.xi return bCheckPass;
1752*53ee8cc1Swenshuai.xi }
1753*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_GetSignalCodeRate(EN_ISDBT_Layer eLayerIndex,EN_ISDBT_CODE_RATE * peIsdbtCodeRate)1754*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetSignalCodeRate(EN_ISDBT_Layer eLayerIndex, EN_ISDBT_CODE_RATE *peIsdbtCodeRate)
1755*53ee8cc1Swenshuai.xi {
1756*53ee8cc1Swenshuai.xi MS_BOOL bRet = TRUE;
1757*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0;
1758*53ee8cc1Swenshuai.xi MS_U8 u8CodeRate = 0;
1759*53ee8cc1Swenshuai.xi
1760*53ee8cc1Swenshuai.xi switch (eLayerIndex)
1761*53ee8cc1Swenshuai.xi {
1762*53ee8cc1Swenshuai.xi case E_ISDBT_Layer_A:
1763*53ee8cc1Swenshuai.xi // [10:8] reg_tmcc_cur_convolution_code_rate_a
1764*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE+0x04*2+1, &u8Data);
1765*53ee8cc1Swenshuai.xi u8CodeRate = u8Data & 0x07;
1766*53ee8cc1Swenshuai.xi break;
1767*53ee8cc1Swenshuai.xi case E_ISDBT_Layer_B:
1768*53ee8cc1Swenshuai.xi // [10:8] reg_tmcc_cur_convolution_code_rate_b
1769*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE+0x05*2+1, &u8Data);
1770*53ee8cc1Swenshuai.xi u8CodeRate = u8Data & 0x07;
1771*53ee8cc1Swenshuai.xi break;
1772*53ee8cc1Swenshuai.xi case E_ISDBT_Layer_C:
1773*53ee8cc1Swenshuai.xi // [10:8] reg_tmcc_cur_convolution_code_rate_c
1774*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE+0x06*2+1, &u8Data);
1775*53ee8cc1Swenshuai.xi u8CodeRate = u8Data & 0x07;
1776*53ee8cc1Swenshuai.xi break;
1777*53ee8cc1Swenshuai.xi default:
1778*53ee8cc1Swenshuai.xi u8CodeRate = 15;
1779*53ee8cc1Swenshuai.xi break;
1780*53ee8cc1Swenshuai.xi }
1781*53ee8cc1Swenshuai.xi
1782*53ee8cc1Swenshuai.xi switch (u8CodeRate)
1783*53ee8cc1Swenshuai.xi {
1784*53ee8cc1Swenshuai.xi case 0:
1785*53ee8cc1Swenshuai.xi *peIsdbtCodeRate = E_ISDBT_CODERATE_1_2;
1786*53ee8cc1Swenshuai.xi break;
1787*53ee8cc1Swenshuai.xi case 1:
1788*53ee8cc1Swenshuai.xi *peIsdbtCodeRate = E_ISDBT_CODERATE_2_3;
1789*53ee8cc1Swenshuai.xi break;
1790*53ee8cc1Swenshuai.xi case 2:
1791*53ee8cc1Swenshuai.xi *peIsdbtCodeRate = E_ISDBT_CODERATE_3_4;
1792*53ee8cc1Swenshuai.xi break;
1793*53ee8cc1Swenshuai.xi case 3:
1794*53ee8cc1Swenshuai.xi *peIsdbtCodeRate = E_ISDBT_CODERATE_5_6;
1795*53ee8cc1Swenshuai.xi break;
1796*53ee8cc1Swenshuai.xi case 4:
1797*53ee8cc1Swenshuai.xi *peIsdbtCodeRate = E_ISDBT_CODERATE_7_8;
1798*53ee8cc1Swenshuai.xi break;
1799*53ee8cc1Swenshuai.xi default:
1800*53ee8cc1Swenshuai.xi *peIsdbtCodeRate = E_ISDBT_CODERATE_INVALID;
1801*53ee8cc1Swenshuai.xi break;
1802*53ee8cc1Swenshuai.xi }
1803*53ee8cc1Swenshuai.xi
1804*53ee8cc1Swenshuai.xi return bRet;
1805*53ee8cc1Swenshuai.xi }
1806*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_GetSignalGuardInterval(EN_ISDBT_GUARD_INTERVAL * peIsdbtGI)1807*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetSignalGuardInterval(EN_ISDBT_GUARD_INTERVAL *peIsdbtGI)
1808*53ee8cc1Swenshuai.xi {
1809*53ee8cc1Swenshuai.xi MS_BOOL bRet = TRUE;
1810*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0;
1811*53ee8cc1Swenshuai.xi MS_U8 u8CP = 0;
1812*53ee8cc1Swenshuai.xi
1813*53ee8cc1Swenshuai.xi // [7:6] reg_mcd_out_cp
1814*53ee8cc1Swenshuai.xi // output cp -> 00: 1/4
1815*53ee8cc1Swenshuai.xi // 01: 1/8
1816*53ee8cc1Swenshuai.xi // 10: 1/16
1817*53ee8cc1Swenshuai.xi // 11: 1/32
1818*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_TDP_REG_BASE+0x34*2, &u8Data);
1819*53ee8cc1Swenshuai.xi
1820*53ee8cc1Swenshuai.xi u8CP = (u8Data >> 6) & 0x03;
1821*53ee8cc1Swenshuai.xi
1822*53ee8cc1Swenshuai.xi switch (u8CP)
1823*53ee8cc1Swenshuai.xi {
1824*53ee8cc1Swenshuai.xi case 0:
1825*53ee8cc1Swenshuai.xi *peIsdbtGI = E_ISDBT_GUARD_INTERVAL_1_4;
1826*53ee8cc1Swenshuai.xi break;
1827*53ee8cc1Swenshuai.xi case 1:
1828*53ee8cc1Swenshuai.xi *peIsdbtGI = E_ISDBT_GUARD_INTERVAL_1_8;
1829*53ee8cc1Swenshuai.xi break;
1830*53ee8cc1Swenshuai.xi case 2:
1831*53ee8cc1Swenshuai.xi *peIsdbtGI = E_ISDBT_GUARD_INTERVAL_1_16;
1832*53ee8cc1Swenshuai.xi break;
1833*53ee8cc1Swenshuai.xi case 3:
1834*53ee8cc1Swenshuai.xi *peIsdbtGI = E_ISDBT_GUARD_INTERVAL_1_32;
1835*53ee8cc1Swenshuai.xi break;
1836*53ee8cc1Swenshuai.xi }
1837*53ee8cc1Swenshuai.xi
1838*53ee8cc1Swenshuai.xi return bRet;
1839*53ee8cc1Swenshuai.xi }
1840*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_GetSignalTimeInterleaving(EN_ISDBT_Layer eLayerIndex,EN_ISDBT_TIME_INTERLEAVING * peIsdbtTDI)1841*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetSignalTimeInterleaving(EN_ISDBT_Layer eLayerIndex, EN_ISDBT_TIME_INTERLEAVING *peIsdbtTDI)
1842*53ee8cc1Swenshuai.xi {
1843*53ee8cc1Swenshuai.xi MS_BOOL bRet = TRUE;
1844*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0;
1845*53ee8cc1Swenshuai.xi MS_U8 u8Mode = 0;
1846*53ee8cc1Swenshuai.xi MS_U8 u8Tdi = 0;
1847*53ee8cc1Swenshuai.xi
1848*53ee8cc1Swenshuai.xi // [5:4] reg_mcd_out_mode
1849*53ee8cc1Swenshuai.xi // output mode -> 00: 2k
1850*53ee8cc1Swenshuai.xi // 01: 4k
1851*53ee8cc1Swenshuai.xi // 10: 8k
1852*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_TDP_REG_BASE+0x34*2, &u8Data);
1853*53ee8cc1Swenshuai.xi
1854*53ee8cc1Swenshuai.xi u8Mode = (u8Data >> 4) & 0x03;
1855*53ee8cc1Swenshuai.xi
1856*53ee8cc1Swenshuai.xi switch (eLayerIndex)
1857*53ee8cc1Swenshuai.xi {
1858*53ee8cc1Swenshuai.xi case E_ISDBT_Layer_A:
1859*53ee8cc1Swenshuai.xi // [14:12] reg_tmcc_cur_interleaving_length_a
1860*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE+0x04*2+1, &u8Data);
1861*53ee8cc1Swenshuai.xi u8Tdi = (u8Data >> 4) & 0x07;
1862*53ee8cc1Swenshuai.xi break;
1863*53ee8cc1Swenshuai.xi case E_ISDBT_Layer_B:
1864*53ee8cc1Swenshuai.xi // [14:12] reg_tmcc_cur_interleaving_length_b
1865*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE+0x05*2+1, &u8Data);
1866*53ee8cc1Swenshuai.xi u8Tdi = (u8Data >> 4) & 0x07;
1867*53ee8cc1Swenshuai.xi break;
1868*53ee8cc1Swenshuai.xi case E_ISDBT_Layer_C:
1869*53ee8cc1Swenshuai.xi // [14:12] reg_tmcc_cur_interleaving_length_c
1870*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE+0x06*2+1, &u8Data);
1871*53ee8cc1Swenshuai.xi u8Tdi = (u8Data >> 4) & 0x07;
1872*53ee8cc1Swenshuai.xi break;
1873*53ee8cc1Swenshuai.xi default:
1874*53ee8cc1Swenshuai.xi u8Tdi = 15;
1875*53ee8cc1Swenshuai.xi break;
1876*53ee8cc1Swenshuai.xi }
1877*53ee8cc1Swenshuai.xi
1878*53ee8cc1Swenshuai.xi // u8Tdi+u8Mode*4
1879*53ee8cc1Swenshuai.xi // => 0~3: 2K
1880*53ee8cc1Swenshuai.xi // => 4~7: 4K
1881*53ee8cc1Swenshuai.xi // => 8~11:8K
1882*53ee8cc1Swenshuai.xi switch (u8Tdi+u8Mode*4)
1883*53ee8cc1Swenshuai.xi {
1884*53ee8cc1Swenshuai.xi case 0:
1885*53ee8cc1Swenshuai.xi *peIsdbtTDI = E_ISDBT_2K_TDI_0;
1886*53ee8cc1Swenshuai.xi break;
1887*53ee8cc1Swenshuai.xi case 1:
1888*53ee8cc1Swenshuai.xi *peIsdbtTDI = E_ISDBT_2K_TDI_4;
1889*53ee8cc1Swenshuai.xi break;
1890*53ee8cc1Swenshuai.xi case 2:
1891*53ee8cc1Swenshuai.xi *peIsdbtTDI = E_ISDBT_2K_TDI_8;
1892*53ee8cc1Swenshuai.xi break;
1893*53ee8cc1Swenshuai.xi case 3:
1894*53ee8cc1Swenshuai.xi *peIsdbtTDI = E_ISDBT_2K_TDI_16;
1895*53ee8cc1Swenshuai.xi break;
1896*53ee8cc1Swenshuai.xi case 4:
1897*53ee8cc1Swenshuai.xi *peIsdbtTDI = E_ISDBT_4K_TDI_0;
1898*53ee8cc1Swenshuai.xi break;
1899*53ee8cc1Swenshuai.xi case 5:
1900*53ee8cc1Swenshuai.xi *peIsdbtTDI = E_ISDBT_4K_TDI_2;
1901*53ee8cc1Swenshuai.xi break;
1902*53ee8cc1Swenshuai.xi case 6:
1903*53ee8cc1Swenshuai.xi *peIsdbtTDI = E_ISDBT_4K_TDI_4;
1904*53ee8cc1Swenshuai.xi break;
1905*53ee8cc1Swenshuai.xi case 7:
1906*53ee8cc1Swenshuai.xi *peIsdbtTDI = E_ISDBT_4K_TDI_8;
1907*53ee8cc1Swenshuai.xi break;
1908*53ee8cc1Swenshuai.xi case 8:
1909*53ee8cc1Swenshuai.xi *peIsdbtTDI = E_ISDBT_8K_TDI_0;
1910*53ee8cc1Swenshuai.xi break;
1911*53ee8cc1Swenshuai.xi case 9:
1912*53ee8cc1Swenshuai.xi *peIsdbtTDI = E_ISDBT_8K_TDI_1;
1913*53ee8cc1Swenshuai.xi break;
1914*53ee8cc1Swenshuai.xi case 10:
1915*53ee8cc1Swenshuai.xi *peIsdbtTDI = E_ISDBT_8K_TDI_2;
1916*53ee8cc1Swenshuai.xi break;
1917*53ee8cc1Swenshuai.xi case 11:
1918*53ee8cc1Swenshuai.xi *peIsdbtTDI = E_ISDBT_8K_TDI_4;
1919*53ee8cc1Swenshuai.xi break;
1920*53ee8cc1Swenshuai.xi default:
1921*53ee8cc1Swenshuai.xi *peIsdbtTDI = E_ISDBT_TDI_INVALID;
1922*53ee8cc1Swenshuai.xi break;
1923*53ee8cc1Swenshuai.xi }
1924*53ee8cc1Swenshuai.xi
1925*53ee8cc1Swenshuai.xi return bRet;
1926*53ee8cc1Swenshuai.xi }
1927*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_GetSignalFFTValue(EN_ISDBT_FFT_VAL * peIsdbtFFT)1928*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetSignalFFTValue(EN_ISDBT_FFT_VAL *peIsdbtFFT)
1929*53ee8cc1Swenshuai.xi {
1930*53ee8cc1Swenshuai.xi MS_BOOL bRet = TRUE;
1931*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0;
1932*53ee8cc1Swenshuai.xi MS_U8 u8Mode = 0;
1933*53ee8cc1Swenshuai.xi
1934*53ee8cc1Swenshuai.xi // [5:4] reg_mcd_out_mode
1935*53ee8cc1Swenshuai.xi // output mode -> 00: 2k
1936*53ee8cc1Swenshuai.xi // 01: 4k
1937*53ee8cc1Swenshuai.xi // 10: 8k
1938*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_TDP_REG_BASE+0x34*2, &u8Data);
1939*53ee8cc1Swenshuai.xi
1940*53ee8cc1Swenshuai.xi u8Mode = (u8Data >> 4) & 0x03;
1941*53ee8cc1Swenshuai.xi
1942*53ee8cc1Swenshuai.xi switch (u8Mode)
1943*53ee8cc1Swenshuai.xi {
1944*53ee8cc1Swenshuai.xi case 0:
1945*53ee8cc1Swenshuai.xi *peIsdbtFFT = E_ISDBT_FFT_2K;
1946*53ee8cc1Swenshuai.xi break;
1947*53ee8cc1Swenshuai.xi case 1:
1948*53ee8cc1Swenshuai.xi *peIsdbtFFT = E_ISDBT_FFT_4K;
1949*53ee8cc1Swenshuai.xi break;
1950*53ee8cc1Swenshuai.xi case 2:
1951*53ee8cc1Swenshuai.xi *peIsdbtFFT = E_ISDBT_FFT_8K;
1952*53ee8cc1Swenshuai.xi break;
1953*53ee8cc1Swenshuai.xi default:
1954*53ee8cc1Swenshuai.xi *peIsdbtFFT = E_ISDBT_FFT_INVALID;
1955*53ee8cc1Swenshuai.xi break;
1956*53ee8cc1Swenshuai.xi }
1957*53ee8cc1Swenshuai.xi
1958*53ee8cc1Swenshuai.xi return bRet;
1959*53ee8cc1Swenshuai.xi }
1960*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_GetSignalModulation(EN_ISDBT_Layer eLayerIndex,EN_ISDBT_CONSTEL_TYPE * peIsdbtConstellation)1961*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetSignalModulation(EN_ISDBT_Layer eLayerIndex, EN_ISDBT_CONSTEL_TYPE *peIsdbtConstellation)
1962*53ee8cc1Swenshuai.xi {
1963*53ee8cc1Swenshuai.xi MS_BOOL bRet = TRUE;
1964*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0;
1965*53ee8cc1Swenshuai.xi MS_U8 u8QAM = 0;
1966*53ee8cc1Swenshuai.xi
1967*53ee8cc1Swenshuai.xi switch(eLayerIndex)
1968*53ee8cc1Swenshuai.xi {
1969*53ee8cc1Swenshuai.xi case E_ISDBT_Layer_A:
1970*53ee8cc1Swenshuai.xi // [6:4] reg_tmcc_cur_carrier_modulation_a
1971*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE+0x04*2, &u8Data);
1972*53ee8cc1Swenshuai.xi u8QAM = (u8Data >> 4) & 0x07;
1973*53ee8cc1Swenshuai.xi break;
1974*53ee8cc1Swenshuai.xi case E_ISDBT_Layer_B:
1975*53ee8cc1Swenshuai.xi // [6:4] reg_tmcc_cur_carrier_modulation_b
1976*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE+0x05*2, &u8Data);
1977*53ee8cc1Swenshuai.xi u8QAM = (u8Data >> 4) & 0x07;
1978*53ee8cc1Swenshuai.xi break;
1979*53ee8cc1Swenshuai.xi case E_ISDBT_Layer_C:
1980*53ee8cc1Swenshuai.xi // [6:4] reg_tmcc_cur_carrier_modulation_c
1981*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE+0x06*2, &u8Data);
1982*53ee8cc1Swenshuai.xi u8QAM = (u8Data >> 4) & 0x07;
1983*53ee8cc1Swenshuai.xi break;
1984*53ee8cc1Swenshuai.xi default:
1985*53ee8cc1Swenshuai.xi u8QAM = 15;
1986*53ee8cc1Swenshuai.xi break;
1987*53ee8cc1Swenshuai.xi }
1988*53ee8cc1Swenshuai.xi
1989*53ee8cc1Swenshuai.xi switch(u8QAM)
1990*53ee8cc1Swenshuai.xi {
1991*53ee8cc1Swenshuai.xi case 0:
1992*53ee8cc1Swenshuai.xi *peIsdbtConstellation = E_ISDBT_DQPSK;
1993*53ee8cc1Swenshuai.xi break;
1994*53ee8cc1Swenshuai.xi case 1:
1995*53ee8cc1Swenshuai.xi *peIsdbtConstellation = E_ISDBT_QPSK;
1996*53ee8cc1Swenshuai.xi break;
1997*53ee8cc1Swenshuai.xi case 2:
1998*53ee8cc1Swenshuai.xi *peIsdbtConstellation = E_ISDBT_16QAM;
1999*53ee8cc1Swenshuai.xi break;
2000*53ee8cc1Swenshuai.xi case 3:
2001*53ee8cc1Swenshuai.xi *peIsdbtConstellation = E_ISDBT_64QAM;
2002*53ee8cc1Swenshuai.xi break;
2003*53ee8cc1Swenshuai.xi default:
2004*53ee8cc1Swenshuai.xi *peIsdbtConstellation = E_ISDBT_QAM_INVALID;
2005*53ee8cc1Swenshuai.xi break;
2006*53ee8cc1Swenshuai.xi }
2007*53ee8cc1Swenshuai.xi
2008*53ee8cc1Swenshuai.xi return bRet;
2009*53ee8cc1Swenshuai.xi }
2010*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_ReadIFAGC(void)2011*53ee8cc1Swenshuai.xi static MS_U8 _HAL_INTERN_ISDBT_ReadIFAGC(void)
2012*53ee8cc1Swenshuai.xi {
2013*53ee8cc1Swenshuai.xi MS_U8 data = 0;
2014*53ee8cc1Swenshuai.xi
2015*53ee8cc1Swenshuai.xi _MBX_ReadReg(0x28FD, &data);
2016*53ee8cc1Swenshuai.xi
2017*53ee8cc1Swenshuai.xi return data;
2018*53ee8cc1Swenshuai.xi }
2019*53ee8cc1Swenshuai.xi
2020*53ee8cc1Swenshuai.xi #ifdef UTPA2
_HAL_INTERN_ISDBT_GetFreqOffset(MS_U8 * pFFT_Mode,MS_S32 * pTdCfoRegValue,MS_S32 * pFdCfoRegValue,MS_S16 * pIcfoRegValue)2021*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetFreqOffset(MS_U8 *pFFT_Mode, MS_S32 *pTdCfoRegValue, MS_S32 *pFdCfoRegValue, MS_S16 *pIcfoRegValue)
2022*53ee8cc1Swenshuai.xi #else
2023*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetFreqOffset(float *pFreqOff)
2024*53ee8cc1Swenshuai.xi #endif
2025*53ee8cc1Swenshuai.xi {
2026*53ee8cc1Swenshuai.xi MS_BOOL bRet = TRUE;
2027*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0;
2028*53ee8cc1Swenshuai.xi MS_S32 s32TdCfoRegValue = 0;
2029*53ee8cc1Swenshuai.xi MS_S32 s32FdCfoRegValue = 0;
2030*53ee8cc1Swenshuai.xi MS_S16 s16IcfoRegValue = 0;
2031*53ee8cc1Swenshuai.xi #ifndef UTPA2
2032*53ee8cc1Swenshuai.xi float fTdCfoFreq = 0.0;
2033*53ee8cc1Swenshuai.xi float fICfoFreq = 0.0;
2034*53ee8cc1Swenshuai.xi float fFdCfoFreq = 0.0;
2035*53ee8cc1Swenshuai.xi #endif
2036*53ee8cc1Swenshuai.xi
2037*53ee8cc1Swenshuai.xi //Get TD CFO
2038*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_TDP_REG_BASE + 0x04, &u8Data); //0x02 * 2
2039*53ee8cc1Swenshuai.xi bRet &= _MBX_WriteReg(ISDBT_TDP_REG_BASE + 0x04, (u8Data|0x01));
2040*53ee8cc1Swenshuai.xi
2041*53ee8cc1Swenshuai.xi //read td_freq_error
2042*53ee8cc1Swenshuai.xi //Read <29,38>
2043*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_TDP_REG_BASE + 0x8A, &u8Data); //0x45 * 2
2044*53ee8cc1Swenshuai.xi s32TdCfoRegValue = u8Data;
2045*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_TDP_REG_BASE + 0x8B, &u8Data); //0x45 * 2 + 1
2046*53ee8cc1Swenshuai.xi s32TdCfoRegValue |= u8Data << 8;
2047*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_TDP_REG_BASE + 0x8C, &u8Data); //0x46 * 2
2048*53ee8cc1Swenshuai.xi s32TdCfoRegValue = u8Data << 16;
2049*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_TDP_REG_BASE + 0x8D, &u8Data); //0x46 * 2 + 1
2050*53ee8cc1Swenshuai.xi s32TdCfoRegValue |= u8Data << 24;
2051*53ee8cc1Swenshuai.xi
2052*53ee8cc1Swenshuai.xi if (u8Data >= 0x10)
2053*53ee8cc1Swenshuai.xi s32TdCfoRegValue = 0xE0000000 | s32TdCfoRegValue;
2054*53ee8cc1Swenshuai.xi
2055*53ee8cc1Swenshuai.xi s32TdCfoRegValue >>=4;
2056*53ee8cc1Swenshuai.xi
2057*53ee8cc1Swenshuai.xi //TD_cfo_Hz = RegCfoTd * fb
2058*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_TDP_REG_BASE + 0x04, &u8Data); //0x02 * 2
2059*53ee8cc1Swenshuai.xi bRet &= _MBX_WriteReg(ISDBT_TDP_REG_BASE + 0x04, (u8Data&~0x01));
2060*53ee8cc1Swenshuai.xi
2061*53ee8cc1Swenshuai.xi #ifndef UTPA2
2062*53ee8cc1Swenshuai.xi fTdCfoFreq = ((float)s32TdCfoRegValue) / 17179869184.0; //<25,34>
2063*53ee8cc1Swenshuai.xi fTdCfoFreq = fTdCfoFreq * 8126980.0;
2064*53ee8cc1Swenshuai.xi #endif
2065*53ee8cc1Swenshuai.xi
2066*53ee8cc1Swenshuai.xi //Get FD CFO
2067*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0xFE, &u8Data); //0x7f * 2
2068*53ee8cc1Swenshuai.xi bRet &= _MBX_WriteReg(ISDBT_FDP_REG_BASE + 0xFE, (u8Data|0x01));
2069*53ee8cc1Swenshuai.xi //load
2070*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0xFF, &u8Data); //0x7f * 2 + 1
2071*53ee8cc1Swenshuai.xi bRet &= _MBX_WriteReg(ISDBT_FDP_REG_BASE + 0xFF, (u8Data|0x01));
2072*53ee8cc1Swenshuai.xi
2073*53ee8cc1Swenshuai.xi //read CFO_KI
2074*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0x5E, &u8Data); //0x2F * 2
2075*53ee8cc1Swenshuai.xi s32FdCfoRegValue = u8Data;
2076*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0x5F, &u8Data); //0x2F * 2 + 1
2077*53ee8cc1Swenshuai.xi s32FdCfoRegValue |= u8Data << 8;
2078*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0x60, &u8Data); //0x30 * 2
2079*53ee8cc1Swenshuai.xi s32FdCfoRegValue |= u8Data << 16;
2080*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0x61, &u8Data); //0x30 * 2
2081*53ee8cc1Swenshuai.xi s32FdCfoRegValue |= u8Data << 24;
2082*53ee8cc1Swenshuai.xi
2083*53ee8cc1Swenshuai.xi if(u8Data >= 0x01)
2084*53ee8cc1Swenshuai.xi s32FdCfoRegValue = 0xFE000000 | s32FdCfoRegValue;
2085*53ee8cc1Swenshuai.xi
2086*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0xFE, &u8Data); //0x7f * 2
2087*53ee8cc1Swenshuai.xi bRet &= _MBX_WriteReg(ISDBT_FDP_REG_BASE + 0xFE, (u8Data&~0x01));
2088*53ee8cc1Swenshuai.xi //load
2089*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0xFF, &u8Data); //0x7f * 2 + 1
2090*53ee8cc1Swenshuai.xi bRet &= _MBX_WriteReg(ISDBT_FDP_REG_BASE + 0xFF, (u8Data|0x01));
2091*53ee8cc1Swenshuai.xi
2092*53ee8cc1Swenshuai.xi #ifndef UTPA2
2093*53ee8cc1Swenshuai.xi fFdCfoFreq = ((float)s32FdCfoRegValue) / 17179869184.0;
2094*53ee8cc1Swenshuai.xi fFdCfoFreq = fFdCfoFreq * 8126980.0;
2095*53ee8cc1Swenshuai.xi #endif
2096*53ee8cc1Swenshuai.xi
2097*53ee8cc1Swenshuai.xi //Get ICFO
2098*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0x5C, &u8Data); //0x2E * 2
2099*53ee8cc1Swenshuai.xi s16IcfoRegValue = u8Data;
2100*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0x5D, &u8Data); //0x2E * 2 + 1
2101*53ee8cc1Swenshuai.xi s16IcfoRegValue |= u8Data << 8;
2102*53ee8cc1Swenshuai.xi s16IcfoRegValue = (s16IcfoRegValue >> 4) & 0x07FF;
2103*53ee8cc1Swenshuai.xi
2104*53ee8cc1Swenshuai.xi if(s16IcfoRegValue >= 0x400)
2105*53ee8cc1Swenshuai.xi s16IcfoRegValue = s16IcfoRegValue | 0xFFFFF800;
2106*53ee8cc1Swenshuai.xi
2107*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_TDP_REG_BASE + 0x68, &u8Data); //0x34 * 2
2108*53ee8cc1Swenshuai.xi
2109*53ee8cc1Swenshuai.xi #ifdef UTPA2
2110*53ee8cc1Swenshuai.xi *pFFT_Mode = u8Data;
2111*53ee8cc1Swenshuai.xi *pTdCfoRegValue = s32TdCfoRegValue;
2112*53ee8cc1Swenshuai.xi *pFdCfoRegValue = s32TdCfoRegValue;
2113*53ee8cc1Swenshuai.xi *pIcfoRegValue = s16IcfoRegValue;
2114*53ee8cc1Swenshuai.xi #else
2115*53ee8cc1Swenshuai.xi if((u8Data & 0x30) == 0x0000) // 2k
2116*53ee8cc1Swenshuai.xi fICfoFreq = (float)s16IcfoRegValue*250000.0/63.0;
2117*53ee8cc1Swenshuai.xi else if((u8Data & 0x0030) == 0x0010) // 4k
2118*53ee8cc1Swenshuai.xi fICfoFreq = (float)s16IcfoRegValue*125000.0/63.0;
2119*53ee8cc1Swenshuai.xi else //if(u16data & 0x0030 == 0x0020) // 8k
2120*53ee8cc1Swenshuai.xi fICfoFreq = (float)s16IcfoRegValue*125000.0/126.0;
2121*53ee8cc1Swenshuai.xi
2122*53ee8cc1Swenshuai.xi *pFreqOff = fTdCfoFreq + fFdCfoFreq + fICfoFreq;
2123*53ee8cc1Swenshuai.xi
2124*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf("Total CFO value = %f\n", *pFreqOff));
2125*53ee8cc1Swenshuai.xi #endif
2126*53ee8cc1Swenshuai.xi
2127*53ee8cc1Swenshuai.xi return bRet;
2128*53ee8cc1Swenshuai.xi }
2129*53ee8cc1Swenshuai.xi
2130*53ee8cc1Swenshuai.xi #ifdef UTPA2
_HAL_INTERN_ISDBT_GetPreViterbiBer(EN_ISDBT_Layer eLayerIndex,MS_U32 * pBerValue,MS_U16 * pBerPeriod)2131*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetPreViterbiBer(EN_ISDBT_Layer eLayerIndex, MS_U32 *pBerValue, MS_U16 *pBerPeriod )
2132*53ee8cc1Swenshuai.xi #else
2133*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetPreViterbiBer(EN_ISDBT_Layer eLayerIndex, float *pfber)
2134*53ee8cc1Swenshuai.xi #endif
2135*53ee8cc1Swenshuai.xi {
2136*53ee8cc1Swenshuai.xi MS_BOOL bRet = TRUE;
2137*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0;
2138*53ee8cc1Swenshuai.xi MS_U16 u16BerValue = 0;
2139*53ee8cc1Swenshuai.xi MS_U32 u32BerPeriod = 0;
2140*53ee8cc1Swenshuai.xi
2141*53ee8cc1Swenshuai.xi // reg_rd_freezeber
2142*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x60, &u8Data);
2143*53ee8cc1Swenshuai.xi bRet &= _MBX_WriteReg(ISDBT_OUTER_REG_BASE + 0x60, u8Data|0x08);
2144*53ee8cc1Swenshuai.xi
2145*53ee8cc1Swenshuai.xi if (eLayerIndex == E_ISDBT_Layer_A)
2146*53ee8cc1Swenshuai.xi {
2147*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x90, &u8Data); //0x48 * 2
2148*53ee8cc1Swenshuai.xi u16BerValue=u8Data;
2149*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x91, &u8Data); //0x48 * 2+1
2150*53ee8cc1Swenshuai.xi u16BerValue |= (u8Data << 8);
2151*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x76, &u8Data); //0x3b * 2
2152*53ee8cc1Swenshuai.xi u32BerPeriod = (u8Data&0x3F);
2153*53ee8cc1Swenshuai.xi u32BerPeriod <<= 16;
2154*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x70, &u8Data); //0x38 * 2
2155*53ee8cc1Swenshuai.xi u32BerPeriod |= u8Data;
2156*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x70, &u8Data); //0x38 * 2 +1
2157*53ee8cc1Swenshuai.xi u32BerPeriod |= (u8Data << 8);
2158*53ee8cc1Swenshuai.xi }
2159*53ee8cc1Swenshuai.xi else if (eLayerIndex == E_ISDBT_Layer_B)
2160*53ee8cc1Swenshuai.xi {
2161*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x92, &u8Data); //0x49 * 2
2162*53ee8cc1Swenshuai.xi u16BerValue=u8Data;
2163*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x93, &u8Data); //0x49 * 2+1
2164*53ee8cc1Swenshuai.xi u16BerValue |= (u8Data << 8);
2165*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x77, &u8Data); //0x3b * 2 + 1
2166*53ee8cc1Swenshuai.xi u32BerPeriod = (u8Data&0x3F);
2167*53ee8cc1Swenshuai.xi u32BerPeriod <<= 16;
2168*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x72, &u8Data); //0x39 * 2
2169*53ee8cc1Swenshuai.xi u32BerPeriod |= u8Data;
2170*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x73, &u8Data); //0x39 * 2 +1
2171*53ee8cc1Swenshuai.xi u32BerPeriod |= (u8Data << 8);
2172*53ee8cc1Swenshuai.xi }
2173*53ee8cc1Swenshuai.xi else if (eLayerIndex == E_ISDBT_Layer_C)
2174*53ee8cc1Swenshuai.xi {
2175*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x94, &u8Data); //0x4A * 2
2176*53ee8cc1Swenshuai.xi u16BerValue=u8Data;
2177*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x95, &u8Data); //0x4A * 2+1
2178*53ee8cc1Swenshuai.xi u16BerValue |= (u8Data << 8);
2179*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x78, &u8Data); //0x3C
2180*53ee8cc1Swenshuai.xi u32BerPeriod = (u8Data&0x003F);
2181*53ee8cc1Swenshuai.xi u32BerPeriod <<= 16;
2182*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x74, &u8Data); //0x3A * 2
2183*53ee8cc1Swenshuai.xi u32BerPeriod |= u8Data;
2184*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x75, &u8Data); //0x3A * 2 +1
2185*53ee8cc1Swenshuai.xi u32BerPeriod |= (u8Data << 8);
2186*53ee8cc1Swenshuai.xi }
2187*53ee8cc1Swenshuai.xi else
2188*53ee8cc1Swenshuai.xi {
2189*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf("Please select correct Layer\n"));
2190*53ee8cc1Swenshuai.xi bRet = FALSE;
2191*53ee8cc1Swenshuai.xi }
2192*53ee8cc1Swenshuai.xi
2193*53ee8cc1Swenshuai.xi // reg_rd_freezeber
2194*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x60, &u8Data);
2195*53ee8cc1Swenshuai.xi bRet &= _MBX_WriteReg(ISDBT_OUTER_REG_BASE + 0x60, (u8Data&~0x08));
2196*53ee8cc1Swenshuai.xi
2197*53ee8cc1Swenshuai.xi u32BerPeriod <<= 8; // *256
2198*53ee8cc1Swenshuai.xi
2199*53ee8cc1Swenshuai.xi if(u32BerPeriod == 0) u32BerPeriod = 1;
2200*53ee8cc1Swenshuai.xi
2201*53ee8cc1Swenshuai.xi #ifdef UTPA2
2202*53ee8cc1Swenshuai.xi *pBerPeriod = u32BerPeriod;
2203*53ee8cc1Swenshuai.xi *pBerValue = u16BerValue;
2204*53ee8cc1Swenshuai.xi #else
2205*53ee8cc1Swenshuai.xi *pfber = (float)u16BerValue/u32BerPeriod;
2206*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf("Layer: 0x%x, Pre-Ber = %e\n", eLayerIndex, *pfber));
2207*53ee8cc1Swenshuai.xi #endif
2208*53ee8cc1Swenshuai.xi
2209*53ee8cc1Swenshuai.xi return bRet;
2210*53ee8cc1Swenshuai.xi }
2211*53ee8cc1Swenshuai.xi
2212*53ee8cc1Swenshuai.xi #ifdef UTPA2
_HAL_INTERN_ISDBT_GetPostViterbiBer(EN_ISDBT_Layer eLayerIndex,MS_U32 * pBerValue,MS_U16 * pBerPeriod)2213*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetPostViterbiBer(EN_ISDBT_Layer eLayerIndex, MS_U32 *pBerValue, MS_U16 *pBerPeriod )
2214*53ee8cc1Swenshuai.xi #else
2215*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetPostViterbiBer(EN_ISDBT_Layer eLayerIndex, float *pfber)
2216*53ee8cc1Swenshuai.xi #endif
2217*53ee8cc1Swenshuai.xi {
2218*53ee8cc1Swenshuai.xi MS_BOOL bRet = TRUE;
2219*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0;
2220*53ee8cc1Swenshuai.xi MS_U8 u8FrzData = 0;
2221*53ee8cc1Swenshuai.xi MS_U32 u32BerValue = 0;
2222*53ee8cc1Swenshuai.xi MS_U16 u16BerPeriod = 0;
2223*53ee8cc1Swenshuai.xi
2224*53ee8cc1Swenshuai.xi // reg_rd_freezeber
2225*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x01*2+1, &u8FrzData);
2226*53ee8cc1Swenshuai.xi u8Data = u8FrzData | 0x01;
2227*53ee8cc1Swenshuai.xi bRet &= _MBX_WriteReg(ISDBT_OUTER_REG_BASE+0x01*2+1, u8Data);
2228*53ee8cc1Swenshuai.xi
2229*53ee8cc1Swenshuai.xi if (eLayerIndex == E_ISDBT_Layer_A)
2230*53ee8cc1Swenshuai.xi {
2231*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x14, &u8Data); //0x0A * 2
2232*53ee8cc1Swenshuai.xi u32BerValue = u8Data;
2233*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x15, &u8Data); //0x0A * 2+1
2234*53ee8cc1Swenshuai.xi u32BerValue |= u8Data << 8;
2235*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x16, &u8Data); //0x0B * 2
2236*53ee8cc1Swenshuai.xi u32BerValue |= u8Data << 16;
2237*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x17, &u8Data); //0x0B * 2+1
2238*53ee8cc1Swenshuai.xi u32BerValue |= u8Data << 24;
2239*53ee8cc1Swenshuai.xi
2240*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x0A, &u8Data); //0x05 * 2
2241*53ee8cc1Swenshuai.xi u16BerPeriod = u8Data;
2242*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x0B, &u8Data); //0x05 * 2+1
2243*53ee8cc1Swenshuai.xi u16BerPeriod |= u8Data << 8;
2244*53ee8cc1Swenshuai.xi }
2245*53ee8cc1Swenshuai.xi else if (eLayerIndex == E_ISDBT_Layer_B)
2246*53ee8cc1Swenshuai.xi {
2247*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x46, &u8Data); //0x23 * 2
2248*53ee8cc1Swenshuai.xi u32BerValue = u8Data;
2249*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x47, &u8Data); //0x23 * 2+1
2250*53ee8cc1Swenshuai.xi u32BerValue |= u8Data << 8;
2251*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x48, &u8Data); //0x24 * 2
2252*53ee8cc1Swenshuai.xi u32BerValue |= u8Data << 16;
2253*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x49, &u8Data); //0x24 * 2+1
2254*53ee8cc1Swenshuai.xi u32BerValue |= u8Data << 24;
2255*53ee8cc1Swenshuai.xi
2256*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x3A, &u8Data); //0x1d * 2
2257*53ee8cc1Swenshuai.xi u16BerPeriod = u8Data;
2258*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x3B, &u8Data); //0x1d * 2+1
2259*53ee8cc1Swenshuai.xi u16BerPeriod |= u8Data << 8;
2260*53ee8cc1Swenshuai.xi }
2261*53ee8cc1Swenshuai.xi else if (eLayerIndex == E_ISDBT_Layer_C)
2262*53ee8cc1Swenshuai.xi {
2263*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x88, &u8Data); //0x44 * 2
2264*53ee8cc1Swenshuai.xi u32BerValue = u8Data;
2265*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x89, &u8Data); //0x44 * 2+1
2266*53ee8cc1Swenshuai.xi u32BerValue |= u8Data << 8;
2267*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x8A, &u8Data); //0x45 * 2
2268*53ee8cc1Swenshuai.xi u32BerValue |= u8Data << 16;
2269*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x8B, &u8Data); //0x45 * 2+1
2270*53ee8cc1Swenshuai.xi u32BerValue |= u8Data << 24;
2271*53ee8cc1Swenshuai.xi
2272*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x3E, &u8Data); //0x1f * 2
2273*53ee8cc1Swenshuai.xi u16BerPeriod = u8Data;
2274*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x3F, &u8Data); //0x1d * 2+1
2275*53ee8cc1Swenshuai.xi u16BerPeriod |= u8Data << 8;
2276*53ee8cc1Swenshuai.xi }
2277*53ee8cc1Swenshuai.xi else
2278*53ee8cc1Swenshuai.xi {
2279*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf("Please select correct Layer\n"));
2280*53ee8cc1Swenshuai.xi bRet = FALSE;
2281*53ee8cc1Swenshuai.xi }
2282*53ee8cc1Swenshuai.xi
2283*53ee8cc1Swenshuai.xi // reg_rd_freezeber
2284*53ee8cc1Swenshuai.xi bRet &= _MBX_WriteReg(ISDBT_OUTER_REG_BASE+0x01*2+1, u8FrzData);
2285*53ee8cc1Swenshuai.xi
2286*53ee8cc1Swenshuai.xi if(u16BerPeriod == 0) u16BerPeriod = 1;
2287*53ee8cc1Swenshuai.xi
2288*53ee8cc1Swenshuai.xi #ifdef UTPA2
2289*53ee8cc1Swenshuai.xi *pBerPeriod = u16BerPeriod;
2290*53ee8cc1Swenshuai.xi *pBerValue = u32BerValue;
2291*53ee8cc1Swenshuai.xi #else
2292*53ee8cc1Swenshuai.xi *pfber = (float)u32BerValue/u16BerPeriod/(128.0*188.0*8.0);
2293*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf("Layer: 0x%x, Post-Ber = %e\n", eLayerIndex, *pfber));
2294*53ee8cc1Swenshuai.xi #endif
2295*53ee8cc1Swenshuai.xi return bRet;
2296*53ee8cc1Swenshuai.xi }
2297*53ee8cc1Swenshuai.xi
2298*53ee8cc1Swenshuai.xi #ifndef UTPA2
_HAL_INTERN_ISDBT_GetSignalQualityOfLayerA(void)2299*53ee8cc1Swenshuai.xi static MS_U16 _HAL_INTERN_ISDBT_GetSignalQualityOfLayerA(void)
2300*53ee8cc1Swenshuai.xi {
2301*53ee8cc1Swenshuai.xi float fber;
2302*53ee8cc1Swenshuai.xi MS_BOOL bRet = TRUE;
2303*53ee8cc1Swenshuai.xi EN_ISDBT_Layer eLayerIndex;
2304*53ee8cc1Swenshuai.xi MS_U16 u16SQI;
2305*53ee8cc1Swenshuai.xi
2306*53ee8cc1Swenshuai.xi // Tmp solution
2307*53ee8cc1Swenshuai.xi eLayerIndex = E_ISDBT_Layer_A;
2308*53ee8cc1Swenshuai.xi
2309*53ee8cc1Swenshuai.xi if(_HAL_INTERN_ISDBT_Check_FEC_Lock() == FALSE)
2310*53ee8cc1Swenshuai.xi {
2311*53ee8cc1Swenshuai.xi //printf("Dan Demod unlock!!!\n");
2312*53ee8cc1Swenshuai.xi u16SQI = 0;
2313*53ee8cc1Swenshuai.xi }
2314*53ee8cc1Swenshuai.xi else
2315*53ee8cc1Swenshuai.xi {
2316*53ee8cc1Swenshuai.xi // Part 1: get ber value from demod.
2317*53ee8cc1Swenshuai.xi bRet &= _HAL_INTERN_ISDBT_GetPostViterbiBer(eLayerIndex, &fber);
2318*53ee8cc1Swenshuai.xi
2319*53ee8cc1Swenshuai.xi u16SQI = _CALCULATE_SQI(fber);
2320*53ee8cc1Swenshuai.xi }
2321*53ee8cc1Swenshuai.xi
2322*53ee8cc1Swenshuai.xi //printf("dan SQI = %d\n", SQI);
2323*53ee8cc1Swenshuai.xi return u16SQI;
2324*53ee8cc1Swenshuai.xi }
2325*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_GetSignalQualityOfLayerB(void)2326*53ee8cc1Swenshuai.xi static MS_U16 _HAL_INTERN_ISDBT_GetSignalQualityOfLayerB(void)
2327*53ee8cc1Swenshuai.xi {
2328*53ee8cc1Swenshuai.xi float fber;
2329*53ee8cc1Swenshuai.xi MS_BOOL bRet = TRUE;
2330*53ee8cc1Swenshuai.xi EN_ISDBT_Layer eLayerIndex;
2331*53ee8cc1Swenshuai.xi MS_U16 u16SQI;
2332*53ee8cc1Swenshuai.xi
2333*53ee8cc1Swenshuai.xi // Tmp solution
2334*53ee8cc1Swenshuai.xi eLayerIndex = E_ISDBT_Layer_B;
2335*53ee8cc1Swenshuai.xi
2336*53ee8cc1Swenshuai.xi if(_HAL_INTERN_ISDBT_Check_FEC_Lock() == FALSE)
2337*53ee8cc1Swenshuai.xi {
2338*53ee8cc1Swenshuai.xi //printf("Dan Demod unlock!!!\n");
2339*53ee8cc1Swenshuai.xi u16SQI = 0;
2340*53ee8cc1Swenshuai.xi }
2341*53ee8cc1Swenshuai.xi else
2342*53ee8cc1Swenshuai.xi {
2343*53ee8cc1Swenshuai.xi // Part 1: get ber value from demod.
2344*53ee8cc1Swenshuai.xi bRet &= _HAL_INTERN_ISDBT_GetPostViterbiBer(eLayerIndex, &fber);
2345*53ee8cc1Swenshuai.xi
2346*53ee8cc1Swenshuai.xi u16SQI = _CALCULATE_SQI(fber);
2347*53ee8cc1Swenshuai.xi }
2348*53ee8cc1Swenshuai.xi
2349*53ee8cc1Swenshuai.xi //printf("dan SQI = %d\n", SQI);
2350*53ee8cc1Swenshuai.xi return u16SQI;
2351*53ee8cc1Swenshuai.xi }
2352*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_GetSignalQualityOfLayerC(void)2353*53ee8cc1Swenshuai.xi static MS_U16 _HAL_INTERN_ISDBT_GetSignalQualityOfLayerC(void)
2354*53ee8cc1Swenshuai.xi {
2355*53ee8cc1Swenshuai.xi float fber;
2356*53ee8cc1Swenshuai.xi MS_BOOL bRet = TRUE;
2357*53ee8cc1Swenshuai.xi EN_ISDBT_Layer eLayerIndex;
2358*53ee8cc1Swenshuai.xi MS_U16 u16SQI;
2359*53ee8cc1Swenshuai.xi
2360*53ee8cc1Swenshuai.xi // Tmp solution
2361*53ee8cc1Swenshuai.xi eLayerIndex = E_ISDBT_Layer_C;
2362*53ee8cc1Swenshuai.xi
2363*53ee8cc1Swenshuai.xi if(_HAL_INTERN_ISDBT_Check_FEC_Lock() == FALSE)
2364*53ee8cc1Swenshuai.xi {
2365*53ee8cc1Swenshuai.xi //printf("Dan Demod unlock!!!\n");
2366*53ee8cc1Swenshuai.xi u16SQI = 0;
2367*53ee8cc1Swenshuai.xi }
2368*53ee8cc1Swenshuai.xi else
2369*53ee8cc1Swenshuai.xi {
2370*53ee8cc1Swenshuai.xi // Part 1: get ber value from demod.
2371*53ee8cc1Swenshuai.xi bRet &= _HAL_INTERN_ISDBT_GetPostViterbiBer(eLayerIndex, &fber);
2372*53ee8cc1Swenshuai.xi
2373*53ee8cc1Swenshuai.xi u16SQI = _CALCULATE_SQI(fber);
2374*53ee8cc1Swenshuai.xi }
2375*53ee8cc1Swenshuai.xi
2376*53ee8cc1Swenshuai.xi //printf("dan SQI = %d\n", SQI);
2377*53ee8cc1Swenshuai.xi return u16SQI;
2378*53ee8cc1Swenshuai.xi }
2379*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_GetSignalQualityOfLayerCombine(void)2380*53ee8cc1Swenshuai.xi static MS_U16 _HAL_INTERN_ISDBT_GetSignalQualityOfLayerCombine(void)
2381*53ee8cc1Swenshuai.xi {
2382*53ee8cc1Swenshuai.xi MS_S8 s8LayerAValue = 0, s8LayerBValue = 0, s8LayerCValue = 0;
2383*53ee8cc1Swenshuai.xi MS_U16 u16SQI;
2384*53ee8cc1Swenshuai.xi EN_ISDBT_Layer eLayerIndex;
2385*53ee8cc1Swenshuai.xi EN_ISDBT_CONSTEL_TYPE eIsdbtConstellationA, eIsdbtConstellationB, eIsdbtConstellationC;
2386*53ee8cc1Swenshuai.xi
2387*53ee8cc1Swenshuai.xi //Get modulation of each layer
2388*53ee8cc1Swenshuai.xi eLayerIndex = E_ISDBT_Layer_A;
2389*53ee8cc1Swenshuai.xi _HAL_INTERN_ISDBT_GetSignalModulation(eLayerIndex, &eIsdbtConstellationA);
2390*53ee8cc1Swenshuai.xi eLayerIndex = E_ISDBT_Layer_B;
2391*53ee8cc1Swenshuai.xi _HAL_INTERN_ISDBT_GetSignalModulation(eLayerIndex, &eIsdbtConstellationB);
2392*53ee8cc1Swenshuai.xi eLayerIndex = E_ISDBT_Layer_C;
2393*53ee8cc1Swenshuai.xi _HAL_INTERN_ISDBT_GetSignalModulation(eLayerIndex, &eIsdbtConstellationC);
2394*53ee8cc1Swenshuai.xi
2395*53ee8cc1Swenshuai.xi if (eIsdbtConstellationA != E_ISDBT_QAM_INVALID)
2396*53ee8cc1Swenshuai.xi s8LayerAValue = (MS_S8)eIsdbtConstellationA;
2397*53ee8cc1Swenshuai.xi else
2398*53ee8cc1Swenshuai.xi s8LayerAValue = -1;
2399*53ee8cc1Swenshuai.xi
2400*53ee8cc1Swenshuai.xi if (eIsdbtConstellationB != E_ISDBT_QAM_INVALID)
2401*53ee8cc1Swenshuai.xi s8LayerBValue = (MS_S8)eIsdbtConstellationB;
2402*53ee8cc1Swenshuai.xi else
2403*53ee8cc1Swenshuai.xi s8LayerBValue = -1;
2404*53ee8cc1Swenshuai.xi
2405*53ee8cc1Swenshuai.xi if (eIsdbtConstellationC != E_ISDBT_QAM_INVALID)
2406*53ee8cc1Swenshuai.xi s8LayerCValue = (MS_S8)eIsdbtConstellationC;
2407*53ee8cc1Swenshuai.xi else
2408*53ee8cc1Swenshuai.xi s8LayerCValue = -1;
2409*53ee8cc1Swenshuai.xi
2410*53ee8cc1Swenshuai.xi //printf("Layer info A:%d, B:%d, C:%d\n", s8LayerAValue, s8LayerBValue, s8LayerCValue);
2411*53ee8cc1Swenshuai.xi if (s8LayerAValue >= s8LayerBValue)
2412*53ee8cc1Swenshuai.xi {
2413*53ee8cc1Swenshuai.xi if (s8LayerCValue >= s8LayerAValue)
2414*53ee8cc1Swenshuai.xi {
2415*53ee8cc1Swenshuai.xi //Get Layer C u16SQI
2416*53ee8cc1Swenshuai.xi u16SQI = _HAL_INTERN_ISDBT_GetSignalQualityOfLayerC();
2417*53ee8cc1Swenshuai.xi //printf("dan u16SQI Layer C1: %d\n", u16SQI);
2418*53ee8cc1Swenshuai.xi }
2419*53ee8cc1Swenshuai.xi else //A>C
2420*53ee8cc1Swenshuai.xi {
2421*53ee8cc1Swenshuai.xi //Get Layer A u16SQI
2422*53ee8cc1Swenshuai.xi u16SQI = _HAL_INTERN_ISDBT_GetSignalQualityOfLayerA();
2423*53ee8cc1Swenshuai.xi //printf("dan u16SQI Layer A: %d\n", u16SQI);
2424*53ee8cc1Swenshuai.xi }
2425*53ee8cc1Swenshuai.xi }
2426*53ee8cc1Swenshuai.xi else // B >= A
2427*53ee8cc1Swenshuai.xi {
2428*53ee8cc1Swenshuai.xi if (s8LayerCValue >= s8LayerBValue)
2429*53ee8cc1Swenshuai.xi {
2430*53ee8cc1Swenshuai.xi //Get Layer C u16SQI
2431*53ee8cc1Swenshuai.xi u16SQI = _HAL_INTERN_ISDBT_GetSignalQualityOfLayerC();
2432*53ee8cc1Swenshuai.xi //printf("dan u16SQI Layer C2: %d\n", u16SQI);
2433*53ee8cc1Swenshuai.xi }
2434*53ee8cc1Swenshuai.xi else //B>C
2435*53ee8cc1Swenshuai.xi {
2436*53ee8cc1Swenshuai.xi //Get Layer B u16SQI
2437*53ee8cc1Swenshuai.xi u16SQI = _HAL_INTERN_ISDBT_GetSignalQualityOfLayerB();
2438*53ee8cc1Swenshuai.xi //printf("dan u16SQI Layer B: %d\n", u16SQI);
2439*53ee8cc1Swenshuai.xi }
2440*53ee8cc1Swenshuai.xi }
2441*53ee8cc1Swenshuai.xi
2442*53ee8cc1Swenshuai.xi return u16SQI;
2443*53ee8cc1Swenshuai.xi }
2444*53ee8cc1Swenshuai.xi #endif
2445*53ee8cc1Swenshuai.xi
2446*53ee8cc1Swenshuai.xi #ifdef UTPA2
_HAL_INTERN_ISDBT_GetSNR(MS_U32 * pRegSNR,MS_U16 * pRegSnrObsNum)2447*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetSNR(MS_U32 *pRegSNR, MS_U16 *pRegSnrObsNum)
2448*53ee8cc1Swenshuai.xi #else
2449*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetSNR(float *pf_snr)
2450*53ee8cc1Swenshuai.xi #endif
2451*53ee8cc1Swenshuai.xi {
2452*53ee8cc1Swenshuai.xi MS_BOOL bRet = TRUE;
2453*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0;
2454*53ee8cc1Swenshuai.xi MS_U32 u32RegSNR = 0;
2455*53ee8cc1Swenshuai.xi MS_U16 u16RegSnrObsNum = 0;
2456*53ee8cc1Swenshuai.xi #ifndef UTPA2
2457*53ee8cc1Swenshuai.xi float fSNRAvg = 0.0;
2458*53ee8cc1Swenshuai.xi #endif
2459*53ee8cc1Swenshuai.xi
2460*53ee8cc1Swenshuai.xi //set freeze
2461*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0xFE, &u8Data); //0x7f * 2
2462*53ee8cc1Swenshuai.xi bRet &= _MBX_WriteReg(ISDBT_FDP_REG_BASE + 0xFE, (u8Data|0x01));
2463*53ee8cc1Swenshuai.xi //load
2464*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0xFF, &u8Data); //0x7f * 2 + 1
2465*53ee8cc1Swenshuai.xi bRet &= _MBX_WriteReg(ISDBT_FDP_REG_BASE + 0xFF, (u8Data|0x01));
2466*53ee8cc1Swenshuai.xi
2467*53ee8cc1Swenshuai.xi // ==============Average SNR===============//
2468*53ee8cc1Swenshuai.xi // [26:0] reg_snr_accu
2469*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDPEXT_REG_BASE+0x2d*2+1, &u8Data);
2470*53ee8cc1Swenshuai.xi u32RegSNR = u8Data&0x07;
2471*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDPEXT_REG_BASE+0x2d*2, &u8Data);
2472*53ee8cc1Swenshuai.xi u32RegSNR = (u32RegSNR<<8) | u8Data;
2473*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDPEXT_REG_BASE+0x2c*2+1, &u8Data);
2474*53ee8cc1Swenshuai.xi u32RegSNR = (u32RegSNR<<8) | u8Data;
2475*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDPEXT_REG_BASE+0x2c*2, &u8Data);
2476*53ee8cc1Swenshuai.xi u32RegSNR = (u32RegSNR<<8) | u8Data;
2477*53ee8cc1Swenshuai.xi
2478*53ee8cc1Swenshuai.xi // [12:0] reg_snr_observe_sum_num
2479*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDPEXT_REG_BASE+0x2a*2+1, &u8Data);
2480*53ee8cc1Swenshuai.xi u16RegSnrObsNum = u8Data&0x1f;
2481*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDPEXT_REG_BASE+0x2a*2, &u8Data);
2482*53ee8cc1Swenshuai.xi u16RegSnrObsNum = (u16RegSnrObsNum<<8) | u8Data;
2483*53ee8cc1Swenshuai.xi
2484*53ee8cc1Swenshuai.xi //release freeze
2485*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0xFE, &u8Data); //0x7f * 2
2486*53ee8cc1Swenshuai.xi bRet &= _MBX_WriteReg(ISDBT_FDP_REG_BASE + 0xFE, (u8Data&~0x01));
2487*53ee8cc1Swenshuai.xi //load
2488*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0xFF, &u8Data); //0x7f * 2 + 1
2489*53ee8cc1Swenshuai.xi bRet &= _MBX_WriteReg(ISDBT_FDP_REG_BASE + 0xFF, (u8Data|0x01));
2490*53ee8cc1Swenshuai.xi
2491*53ee8cc1Swenshuai.xi if (u16RegSnrObsNum == 0)
2492*53ee8cc1Swenshuai.xi u16RegSnrObsNum = 1;
2493*53ee8cc1Swenshuai.xi
2494*53ee8cc1Swenshuai.xi
2495*53ee8cc1Swenshuai.xi #ifdef UTPA2
2496*53ee8cc1Swenshuai.xi *pRegSNR = u32RegSNR;
2497*53ee8cc1Swenshuai.xi *pRegSnrObsNum = u16RegSnrObsNum;
2498*53ee8cc1Swenshuai.xi #else
2499*53ee8cc1Swenshuai.xi fSNRAvg = (float)u32RegSNR/u16RegSnrObsNum;
2500*53ee8cc1Swenshuai.xi if (fSNRAvg == 0) //protect value 0
2501*53ee8cc1Swenshuai.xi fSNRAvg = 0.01;
2502*53ee8cc1Swenshuai.xi
2503*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX
2504*53ee8cc1Swenshuai.xi *pf_snr = 10.0f*(float)log10f((double)fSNRAvg/2);
2505*53ee8cc1Swenshuai.xi #else
2506*53ee8cc1Swenshuai.xi *pf_snr = 10.0f*(float)Log10Approx((double)fSNRAvg/2);
2507*53ee8cc1Swenshuai.xi #endif
2508*53ee8cc1Swenshuai.xi HAL_INTERN_ISDBT_DBINFO(printf("SNR value = %f\n", *pf_snr));
2509*53ee8cc1Swenshuai.xi #endif
2510*53ee8cc1Swenshuai.xi
2511*53ee8cc1Swenshuai.xi return bRet;
2512*53ee8cc1Swenshuai.xi }
2513*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_Read_PKT_ERR(EN_ISDBT_Layer eLayerIndex,MS_U16 * pu16PacketErr)2514*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_Read_PKT_ERR(EN_ISDBT_Layer eLayerIndex, MS_U16 *pu16PacketErr)
2515*53ee8cc1Swenshuai.xi {
2516*53ee8cc1Swenshuai.xi MS_U8 bRet = true;
2517*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0;
2518*53ee8cc1Swenshuai.xi MS_U8 u8FrzData = 0;
2519*53ee8cc1Swenshuai.xi MS_U16 u16PacketErrA = 0xFFFF, u16PacketErrB = 0xFFFF, u16PacketErrC = 0xFFFF;
2520*53ee8cc1Swenshuai.xi #if DMD_ISDBT_TBVA_EN
2521*53ee8cc1Swenshuai.xi MS_U8 bTbvaBypass = 0;
2522*53ee8cc1Swenshuai.xi MS_U8 u8TbvaLayer = 0;
2523*53ee8cc1Swenshuai.xi #endif
2524*53ee8cc1Swenshuai.xi // Read packet errors of three layers
2525*53ee8cc1Swenshuai.xi // OUTER_FUNCTION_ENABLE
2526*53ee8cc1Swenshuai.xi // [8] reg_biterr_num_pcktprd_freeze
2527*53ee8cc1Swenshuai.xi // Freeze Packet error
2528*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x01*2+1, &u8FrzData);
2529*53ee8cc1Swenshuai.xi u8Data = u8FrzData | 0x01;
2530*53ee8cc1Swenshuai.xi bRet &= _MBX_WriteReg(ISDBT_OUTER_REG_BASE+0x01*2+1, u8Data);
2531*53ee8cc1Swenshuai.xi #if DMD_ISDBT_TBVA_EN
2532*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x10*2, &u8Data);
2533*53ee8cc1Swenshuai.xi bTbvaBypass = u8Data & 0x01;
2534*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x11*2, &u8Data);
2535*53ee8cc1Swenshuai.xi u8TbvaLayer = u8Data & 0x03;
2536*53ee8cc1Swenshuai.xi switch(eLayerIndex)
2537*53ee8cc1Swenshuai.xi {
2538*53ee8cc1Swenshuai.xi case E_ISDBT_Layer_A:
2539*53ee8cc1Swenshuai.xi // [15:0] OUTER_UNCRT_PKT_NUM_PCKTPRD_A
2540*53ee8cc1Swenshuai.xi if (!bTbvaBypass && u8TbvaLayer == 0)
2541*53ee8cc1Swenshuai.xi {
2542*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x17*2+1, &u8Data);
2543*53ee8cc1Swenshuai.xi u16PacketErrA = u8Data << 8;
2544*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x17*2, &u8Data);
2545*53ee8cc1Swenshuai.xi u16PacketErrA = u16PacketErrA | u8Data;
2546*53ee8cc1Swenshuai.xi *pu16PacketErr = u16PacketErrA;
2547*53ee8cc1Swenshuai.xi }
2548*53ee8cc1Swenshuai.xi else
2549*53ee8cc1Swenshuai.xi {
2550*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x08*2+1, &u8Data);
2551*53ee8cc1Swenshuai.xi u16PacketErrA = u8Data << 8;
2552*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x08*2, &u8Data);
2553*53ee8cc1Swenshuai.xi u16PacketErrA = u16PacketErrA | u8Data;
2554*53ee8cc1Swenshuai.xi *pu16PacketErr = u16PacketErrA;
2555*53ee8cc1Swenshuai.xi }
2556*53ee8cc1Swenshuai.xi break;
2557*53ee8cc1Swenshuai.xi case E_ISDBT_Layer_B:
2558*53ee8cc1Swenshuai.xi // [15:0] OUTER_UNCRT_PKT_NUM_PCKTPRD_B
2559*53ee8cc1Swenshuai.xi if (!bTbvaBypass && u8TbvaLayer == 1)
2560*53ee8cc1Swenshuai.xi {
2561*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x17*2+1, &u8Data);
2562*53ee8cc1Swenshuai.xi u16PacketErrB = u8Data << 8;
2563*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x17*2, &u8Data);
2564*53ee8cc1Swenshuai.xi u16PacketErrB = u16PacketErrB | u8Data;
2565*53ee8cc1Swenshuai.xi *pu16PacketErr = u16PacketErrB;
2566*53ee8cc1Swenshuai.xi }
2567*53ee8cc1Swenshuai.xi else
2568*53ee8cc1Swenshuai.xi {
2569*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x21*2+1, &u8Data);
2570*53ee8cc1Swenshuai.xi u16PacketErrB = u8Data << 8;
2571*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x21*2, &u8Data);
2572*53ee8cc1Swenshuai.xi u16PacketErrB = u16PacketErrB | u8Data;
2573*53ee8cc1Swenshuai.xi *pu16PacketErr = u16PacketErrB;
2574*53ee8cc1Swenshuai.xi }
2575*53ee8cc1Swenshuai.xi break;
2576*53ee8cc1Swenshuai.xi case E_ISDBT_Layer_C:
2577*53ee8cc1Swenshuai.xi // [15:0] OUTER_UNCRT_PKT_NUM_PCKTPRD_C
2578*53ee8cc1Swenshuai.xi if (!bTbvaBypass && u8TbvaLayer == 2)
2579*53ee8cc1Swenshuai.xi {
2580*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x17*2+1, &u8Data);
2581*53ee8cc1Swenshuai.xi u16PacketErrC = u8Data << 8;
2582*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x17*2, &u8Data);
2583*53ee8cc1Swenshuai.xi u16PacketErrC = u16PacketErrC | u8Data;
2584*53ee8cc1Swenshuai.xi *pu16PacketErr = u16PacketErrC;
2585*53ee8cc1Swenshuai.xi }
2586*53ee8cc1Swenshuai.xi else
2587*53ee8cc1Swenshuai.xi {
2588*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x42*2+1, &u8Data);
2589*53ee8cc1Swenshuai.xi u16PacketErrC = u8Data << 8;
2590*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x42*2, &u8Data);
2591*53ee8cc1Swenshuai.xi u16PacketErrC = u16PacketErrC | u8Data;
2592*53ee8cc1Swenshuai.xi *pu16PacketErr = u16PacketErrC;
2593*53ee8cc1Swenshuai.xi }
2594*53ee8cc1Swenshuai.xi break;
2595*53ee8cc1Swenshuai.xi default:
2596*53ee8cc1Swenshuai.xi *pu16PacketErr = 0xFFFF;
2597*53ee8cc1Swenshuai.xi break;
2598*53ee8cc1Swenshuai.xi }
2599*53ee8cc1Swenshuai.xi #else
2600*53ee8cc1Swenshuai.xi switch(eLayerIndex)
2601*53ee8cc1Swenshuai.xi {
2602*53ee8cc1Swenshuai.xi case E_ISDBT_Layer_A:
2603*53ee8cc1Swenshuai.xi // [15:0] OUTER_UNCRT_PKT_NUM_PCKTPRD_A
2604*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x08*2+1, &u8Data);
2605*53ee8cc1Swenshuai.xi u16PacketErrA = u8Data << 8;
2606*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x08*2, &u8Data);
2607*53ee8cc1Swenshuai.xi u16PacketErrA = u16PacketErrA | u8Data;
2608*53ee8cc1Swenshuai.xi *pu16PacketErr = u16PacketErrA;
2609*53ee8cc1Swenshuai.xi break;
2610*53ee8cc1Swenshuai.xi case E_ISDBT_Layer_B:
2611*53ee8cc1Swenshuai.xi // [15:0] OUTER_UNCRT_PKT_NUM_PCKTPRD_B
2612*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x21*2+1, &u8Data);
2613*53ee8cc1Swenshuai.xi u16PacketErrB = u8Data << 8;
2614*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x21*2, &u8Data);
2615*53ee8cc1Swenshuai.xi u16PacketErrB = u16PacketErrB | u8Data;
2616*53ee8cc1Swenshuai.xi *pu16PacketErr = u16PacketErrB;
2617*53ee8cc1Swenshuai.xi break;
2618*53ee8cc1Swenshuai.xi case E_ISDBT_Layer_C:
2619*53ee8cc1Swenshuai.xi // [15:0] OUTER_UNCRT_PKT_NUM_PCKTPRD_C
2620*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x42*2+1, &u8Data);
2621*53ee8cc1Swenshuai.xi u16PacketErrC = u8Data << 8;
2622*53ee8cc1Swenshuai.xi bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x42*2, &u8Data);
2623*53ee8cc1Swenshuai.xi u16PacketErrC = u16PacketErrC | u8Data;
2624*53ee8cc1Swenshuai.xi *pu16PacketErr = u16PacketErrC;
2625*53ee8cc1Swenshuai.xi break;
2626*53ee8cc1Swenshuai.xi default:
2627*53ee8cc1Swenshuai.xi *pu16PacketErr = 0xFFFF;
2628*53ee8cc1Swenshuai.xi break;
2629*53ee8cc1Swenshuai.xi }
2630*53ee8cc1Swenshuai.xi #endif
2631*53ee8cc1Swenshuai.xi // Unfreeze Packet error
2632*53ee8cc1Swenshuai.xi bRet &= _MBX_WriteReg(ISDBT_OUTER_REG_BASE+0x01*2+1, u8FrzData);
2633*53ee8cc1Swenshuai.xi
2634*53ee8cc1Swenshuai.xi return bRet;
2635*53ee8cc1Swenshuai.xi }
2636*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_GetReg(MS_U16 u16Addr,MS_U8 * pu8Data)2637*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetReg(MS_U16 u16Addr, MS_U8 *pu8Data)
2638*53ee8cc1Swenshuai.xi {
2639*53ee8cc1Swenshuai.xi return _MBX_ReadReg(u16Addr, pu8Data);
2640*53ee8cc1Swenshuai.xi }
2641*53ee8cc1Swenshuai.xi
_HAL_INTERN_ISDBT_SetReg(MS_U16 u16Addr,MS_U8 u8Data)2642*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_SetReg(MS_U16 u16Addr, MS_U8 u8Data)
2643*53ee8cc1Swenshuai.xi {
2644*53ee8cc1Swenshuai.xi return _MBX_WriteReg(u16Addr, u8Data);
2645*53ee8cc1Swenshuai.xi }
2646*53ee8cc1Swenshuai.xi
2647*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
2648*53ee8cc1Swenshuai.xi // Global Functions
2649*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
HAL_INTERN_ISDBT_IOCTL_CMD(DMD_ISDBT_HAL_COMMAND eCmd,void * pArgs)2650*53ee8cc1Swenshuai.xi MS_BOOL HAL_INTERN_ISDBT_IOCTL_CMD(DMD_ISDBT_HAL_COMMAND eCmd, void *pArgs)
2651*53ee8cc1Swenshuai.xi {
2652*53ee8cc1Swenshuai.xi MS_BOOL bResult = TRUE;
2653*53ee8cc1Swenshuai.xi
2654*53ee8cc1Swenshuai.xi switch(eCmd)
2655*53ee8cc1Swenshuai.xi {
2656*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_Exit:
2657*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_Exit();
2658*53ee8cc1Swenshuai.xi break;
2659*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_InitClk:
2660*53ee8cc1Swenshuai.xi _HAL_INTERN_ISDBT_InitClk();
2661*53ee8cc1Swenshuai.xi break;
2662*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_Download:
2663*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_Download();
2664*53ee8cc1Swenshuai.xi break;
2665*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_FWVERSION:
2666*53ee8cc1Swenshuai.xi _HAL_INTERN_ISDBT_FWVERSION();
2667*53ee8cc1Swenshuai.xi break;
2668*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_SoftReset:
2669*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_SoftReset();
2670*53ee8cc1Swenshuai.xi break;
2671*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_SetACICoef:
2672*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_SetACICoef();
2673*53ee8cc1Swenshuai.xi break;
2674*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_SetISDBTMode:
2675*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_SetIsdbtMode();
2676*53ee8cc1Swenshuai.xi break;
2677*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_SetModeClean:
2678*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_SetModeClean();
2679*53ee8cc1Swenshuai.xi break;
2680*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_Active:
2681*53ee8cc1Swenshuai.xi break;
2682*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_Check_FEC_Lock:
2683*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_Check_FEC_Lock();
2684*53ee8cc1Swenshuai.xi break;
2685*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_Check_FSA_TRACK_Lock:
2686*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_Check_FSA_TRACK_Lock();
2687*53ee8cc1Swenshuai.xi break;
2688*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_Check_PSYNC_Lock:
2689*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_Check_PSYNC_Lock();
2690*53ee8cc1Swenshuai.xi break;
2691*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_Check_ICFO_CH_EXIST_Lock:
2692*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_Check_ICFO_CH_EXIST_Lock();
2693*53ee8cc1Swenshuai.xi break;
2694*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_GetSignalCodeRate:
2695*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_GetSignalCodeRate((*((DMD_ISDBT_GET_CodeRate*)pArgs)).eIsdbtLayer, &((*((DMD_ISDBT_GET_CodeRate*)pArgs)).eCodeRate));
2696*53ee8cc1Swenshuai.xi break;
2697*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_GetSignalGuardInterval:
2698*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_GetSignalGuardInterval((EN_ISDBT_GUARD_INTERVAL *)pArgs);
2699*53ee8cc1Swenshuai.xi break;
2700*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_GetSignalTimeInterleaving:
2701*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_GetSignalTimeInterleaving((*((DMD_ISDBT_GET_TimeInterleaving*)pArgs)).eIsdbtLayer, &((*((DMD_ISDBT_GET_TimeInterleaving*)pArgs)).eTimeInterleaving));
2702*53ee8cc1Swenshuai.xi break;
2703*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_GetSignalFFTValue:
2704*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_GetSignalFFTValue((EN_ISDBT_FFT_VAL *)pArgs);
2705*53ee8cc1Swenshuai.xi break;
2706*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_GetSignalModulation:
2707*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_GetSignalModulation((*((DMD_ISDBT_GET_MODULATION*)pArgs)).eIsdbtLayer, &((*((DMD_ISDBT_GET_MODULATION*)pArgs)).eConstellation));
2708*53ee8cc1Swenshuai.xi break;
2709*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_ReadIFAGC:
2710*53ee8cc1Swenshuai.xi *((MS_U16 *)pArgs) = _HAL_INTERN_ISDBT_ReadIFAGC();
2711*53ee8cc1Swenshuai.xi break;
2712*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_GetFreqOffset:
2713*53ee8cc1Swenshuai.xi #ifdef UTPA2
2714*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_GetFreqOffset(&((*((DMD_ISDBT_CFO_DATA*)pArgs)).FFT_Mode), &((*((DMD_ISDBT_CFO_DATA*)pArgs)).TdCfoRegValue), &((*((DMD_ISDBT_CFO_DATA*)pArgs)).FdCfoRegValue), &((*((DMD_ISDBT_CFO_DATA*)pArgs)).IcfoRegValue));
2715*53ee8cc1Swenshuai.xi #else
2716*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_GetFreqOffset((float *)pArgs);
2717*53ee8cc1Swenshuai.xi #endif
2718*53ee8cc1Swenshuai.xi break;
2719*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_GetSignalQuality:
2720*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_GetSignalQualityOfLayerA:
2721*53ee8cc1Swenshuai.xi #ifndef UTPA2
2722*53ee8cc1Swenshuai.xi *((MS_U16*)pArgs) = _HAL_INTERN_ISDBT_GetSignalQualityOfLayerA();
2723*53ee8cc1Swenshuai.xi #endif
2724*53ee8cc1Swenshuai.xi break;
2725*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_GetSignalQualityOfLayerB:
2726*53ee8cc1Swenshuai.xi #ifndef UTPA2
2727*53ee8cc1Swenshuai.xi *((MS_U16*)pArgs) = _HAL_INTERN_ISDBT_GetSignalQualityOfLayerB();
2728*53ee8cc1Swenshuai.xi #endif
2729*53ee8cc1Swenshuai.xi break;
2730*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_GetSignalQualityOfLayerC:
2731*53ee8cc1Swenshuai.xi #ifndef UTPA2
2732*53ee8cc1Swenshuai.xi *((MS_U16*)pArgs) = _HAL_INTERN_ISDBT_GetSignalQualityOfLayerC();
2733*53ee8cc1Swenshuai.xi #endif
2734*53ee8cc1Swenshuai.xi break;
2735*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_GetSignalQualityCombine:
2736*53ee8cc1Swenshuai.xi #ifndef UTPA2
2737*53ee8cc1Swenshuai.xi *((MS_U16*)pArgs) = _HAL_INTERN_ISDBT_GetSignalQualityOfLayerCombine();
2738*53ee8cc1Swenshuai.xi #endif
2739*53ee8cc1Swenshuai.xi break;
2740*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_GetSNR:
2741*53ee8cc1Swenshuai.xi #ifdef UTPA2
2742*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_GetSNR(&((*((DMD_ISDBT_SNR_DATA*)pArgs)).RegSNR), &((*((DMD_ISDBT_SNR_DATA*)pArgs)).RegSnrObsNum));
2743*53ee8cc1Swenshuai.xi #else
2744*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_GetSNR((float *)pArgs);
2745*53ee8cc1Swenshuai.xi #endif
2746*53ee8cc1Swenshuai.xi break;
2747*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_GetPreViterbiBer:
2748*53ee8cc1Swenshuai.xi #ifdef UTPA2
2749*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_GetPreViterbiBer((*((DMD_ISDBT_GET_BER_VALUE*)pArgs)).eIsdbtLayer, &((*((DMD_ISDBT_GET_BER_VALUE*)pArgs)).BerValue), &((*((DMD_ISDBT_GET_BER_VALUE*)pArgs)).BerPeriod));
2750*53ee8cc1Swenshuai.xi #else
2751*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_GetPreViterbiBer((*((DMD_ISDBT_GET_BER_VALUE*)pArgs)).eIsdbtLayer, &((*((DMD_ISDBT_GET_BER_VALUE*)pArgs)).fBerValue));
2752*53ee8cc1Swenshuai.xi #endif
2753*53ee8cc1Swenshuai.xi break;
2754*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_GetPostViterbiBer:
2755*53ee8cc1Swenshuai.xi #ifdef UTPA2
2756*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_GetPostViterbiBer((*((DMD_ISDBT_GET_BER_VALUE*)pArgs)).eIsdbtLayer, &((*((DMD_ISDBT_GET_BER_VALUE*)pArgs)).BerValue), &((*((DMD_ISDBT_GET_BER_VALUE*)pArgs)).BerPeriod));
2757*53ee8cc1Swenshuai.xi #else
2758*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_GetPostViterbiBer((*((DMD_ISDBT_GET_BER_VALUE*)pArgs)).eIsdbtLayer, &((*((DMD_ISDBT_GET_BER_VALUE*)pArgs)).fBerValue));
2759*53ee8cc1Swenshuai.xi #endif
2760*53ee8cc1Swenshuai.xi break;
2761*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_Read_PKT_ERR:
2762*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_Read_PKT_ERR((*((DMD_ISDBT_GET_PKT_ERR*)pArgs)).eIsdbtLayer, &((*((DMD_ISDBT_GET_PKT_ERR*)pArgs)).u16PacketErr));
2763*53ee8cc1Swenshuai.xi break;
2764*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_TS_INTERFACE_CONFIG:
2765*53ee8cc1Swenshuai.xi break;
2766*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_IIC_Bypass_Mode:
2767*53ee8cc1Swenshuai.xi break;
2768*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_SSPI_TO_GPIO:
2769*53ee8cc1Swenshuai.xi break;
2770*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_GPIO_GET_LEVEL:
2771*53ee8cc1Swenshuai.xi break;
2772*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_GPIO_SET_LEVEL:
2773*53ee8cc1Swenshuai.xi break;
2774*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_GPIO_OUT_ENABLE:
2775*53ee8cc1Swenshuai.xi break;
2776*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_GET_REG:
2777*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_GetReg((*((DMD_ISDBT_REG_DATA *)pArgs)).u16Addr, &((*((DMD_ISDBT_REG_DATA *)pArgs)).u8Data));
2778*53ee8cc1Swenshuai.xi break;
2779*53ee8cc1Swenshuai.xi case DMD_ISDBT_HAL_CMD_SET_REG:
2780*53ee8cc1Swenshuai.xi bResult = _HAL_INTERN_ISDBT_SetReg((*((DMD_ISDBT_REG_DATA *)pArgs)).u16Addr, (*((DMD_ISDBT_REG_DATA *)pArgs)).u8Data);
2781*53ee8cc1Swenshuai.xi break;
2782*53ee8cc1Swenshuai.xi default:
2783*53ee8cc1Swenshuai.xi break;
2784*53ee8cc1Swenshuai.xi }
2785*53ee8cc1Swenshuai.xi
2786*53ee8cc1Swenshuai.xi return bResult;
2787*53ee8cc1Swenshuai.xi }
2788*53ee8cc1Swenshuai.xi
MDrv_DMD_ISDBT_Initial_Hal_Interface(void)2789*53ee8cc1Swenshuai.xi MS_BOOL MDrv_DMD_ISDBT_Initial_Hal_Interface(void)
2790*53ee8cc1Swenshuai.xi {
2791*53ee8cc1Swenshuai.xi return TRUE;
2792*53ee8cc1Swenshuai.xi }
2793*53ee8cc1Swenshuai.xi
2794