xref: /utopia/UTPA2-700.0.x/modules/demodulator/hal/manhattan/demod/halDMD_INTERN_ISDBT.c (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi //    Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi //    No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi //    modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi //    supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi //    Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi //    Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi //    obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi //    such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi //    MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi //    confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi //    third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi //    without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi //    intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi //    and in conformity with any international standard.  You agree to waive any
38*53ee8cc1Swenshuai.xi //    claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi //    incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi //    In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi //    consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi //    revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi //    You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi //    even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi //    request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi //    parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi //    services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi //    MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi //    ("Services").
52*53ee8cc1Swenshuai.xi //    You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi //    writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi //    disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi //    or otherwise:
58*53ee8cc1Swenshuai.xi //    (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi //        mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi //    (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi //        including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi //        of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi //    (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi //    of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi //    Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi //    settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi //    Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi //    with the said Rules.
72*53ee8cc1Swenshuai.xi //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi //    be English.
74*53ee8cc1Swenshuai.xi //    The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2006-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // (!��MStar Confidential Information!�L) by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi 
95*53ee8cc1Swenshuai.xi 
96*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
97*53ee8cc1Swenshuai.xi //  Include Files
98*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
99*53ee8cc1Swenshuai.xi 
100*53ee8cc1Swenshuai.xi #ifndef MSOS_TYPE_LINUX_KERNEL
101*53ee8cc1Swenshuai.xi #include <stdio.h>
102*53ee8cc1Swenshuai.xi #include <math.h>
103*53ee8cc1Swenshuai.xi #endif
104*53ee8cc1Swenshuai.xi 
105*53ee8cc1Swenshuai.xi #include "drvDMD_ISDBT.h"
106*53ee8cc1Swenshuai.xi 
107*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
108*53ee8cc1Swenshuai.xi //  Driver Compiler Options
109*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
110*53ee8cc1Swenshuai.xi 
111*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_EULER        0x00
112*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_NUGGET       0x01
113*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_KAPPA        0x02
114*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_EINSTEIN     0x03
115*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_NAPOLI       0x04
116*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_MONACO       0x05
117*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_MIAMI        0x06
118*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_MUJI         0x07
119*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_MANHATTAN    0x08
120*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_MULAN        0x09
121*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_MESSI        0x0A
122*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_MASERATI     0x0B
123*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_KIWI         0x0C
124*53ee8cc1Swenshuai.xi #define DMD_ISDBT_CHIP_MACAN        0x0D
125*53ee8cc1Swenshuai.xi #if defined(CHIP_EULER)
126*53ee8cc1Swenshuai.xi  #define DMD_ISDBT_CHIP_VERSION     DMD_ISDBT_CHIP_EULER
127*53ee8cc1Swenshuai.xi #elif defined(CHIP_NUGGET)
128*53ee8cc1Swenshuai.xi  #define DMD_ISDBT_CHIP_VERSION     DMD_ISDBT_CHIP_NUGGET
129*53ee8cc1Swenshuai.xi #elif defined(CHIP_KAPPA)
130*53ee8cc1Swenshuai.xi  #define DMD_ISDBT_CHIP_VERSION     DMD_ISDBT_CHIP_KAPPA
131*53ee8cc1Swenshuai.xi #elif defined(CHIP_EINSTEIN)
132*53ee8cc1Swenshuai.xi  #define DMD_ISDBT_CHIP_VERSION     DMD_ISDBT_CHIP_EINSTEIN
133*53ee8cc1Swenshuai.xi #elif defined(CHIP_NAPOLI)
134*53ee8cc1Swenshuai.xi  #define DMD_ISDBT_CHIP_VERSION     DMD_ISDBT_CHIP_NAPOLI
135*53ee8cc1Swenshuai.xi #elif defined(CHIP_MIAMI)
136*53ee8cc1Swenshuai.xi  #define DMD_ISDBT_CHIP_VERSION     DMD_ISDBT_CHIP_MIAMI
137*53ee8cc1Swenshuai.xi  #elif defined(CHIP_MUJI)
138*53ee8cc1Swenshuai.xi  #define DMD_ISDBT_CHIP_VERSION     DMD_ISDBT_CHIP_MUJI
139*53ee8cc1Swenshuai.xi #elif defined(CHIP_MANHATTAN)
140*53ee8cc1Swenshuai.xi  #define DMD_ISDBT_CHIP_VERSION     DMD_ISDBT_CHIP_MANHATTAN
141*53ee8cc1Swenshuai.xi #elif defined(CHIP_MULAN)
142*53ee8cc1Swenshuai.xi  #define DMD_ISDBT_CHIP_VERSION     DMD_ISDBT_CHIP_MULAN
143*53ee8cc1Swenshuai.xi #elif defined(CHIP_MESSI)
144*53ee8cc1Swenshuai.xi  #define DMD_ISDBT_CHIP_VERSION     DMD_ISDBT_CHIP_MESSI
145*53ee8cc1Swenshuai.xi #elif defined(CHIP_MASERATI)
146*53ee8cc1Swenshuai.xi  #define DMD_ISDBT_CHIP_VERSION     DMD_ISDBT_CHIP_MASERATI
147*53ee8cc1Swenshuai.xi #elif defined(CHIP_KIWI)
148*53ee8cc1Swenshuai.xi  #define DMD_ISDBT_CHIP_VERSION     DMD_ISDBT_CHIP_KIWI
149*53ee8cc1Swenshuai.xi #elif defined(CHIP_MACAN)
150*53ee8cc1Swenshuai.xi  #define DMD_ISDBT_CHIP_VERSION     DMD_ISDBT_CHIP_MACAN
151*53ee8cc1Swenshuai.xi #else
152*53ee8cc1Swenshuai.xi  #define DMD_ISDBT_CHIP_VERSION     DMD_ISDBT_CHIP_EULER
153*53ee8cc1Swenshuai.xi #endif
154*53ee8cc1Swenshuai.xi 
155*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
156*53ee8cc1Swenshuai.xi //  Local Defines
157*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
158*53ee8cc1Swenshuai.xi #if (DMD_ISDBT_CHIP_VERSION >= DMD_ISDBT_CHIP_MULAN)
159*53ee8cc1Swenshuai.xi #define DMD_ISDBT_TBVA_EN		1
160*53ee8cc1Swenshuai.xi #else
161*53ee8cc1Swenshuai.xi #define DMD_ISDBT_TBVA_EN		0
162*53ee8cc1Swenshuai.xi #endif
163*53ee8cc1Swenshuai.xi #define _RIU_READ_BYTE(addr)        ( READ_BYTE(psDMD_ISDBT_ResData->sDMD_ISDBT_PriData.virtDMDBaseAddr + (addr) ) )
164*53ee8cc1Swenshuai.xi #define _RIU_WRITE_BYTE(addr, val)  ( WRITE_BYTE(psDMD_ISDBT_ResData->sDMD_ISDBT_PriData.virtDMDBaseAddr + (addr), val) )
165*53ee8cc1Swenshuai.xi 
166*53ee8cc1Swenshuai.xi #define HAL_INTERN_ISDBT_DBINFO(y)   //y
167*53ee8cc1Swenshuai.xi #ifndef MBRegBase
168*53ee8cc1Swenshuai.xi #define MBRegBase               0x112600UL
169*53ee8cc1Swenshuai.xi #endif
170*53ee8cc1Swenshuai.xi #ifndef MBRegBase_DMD1
171*53ee8cc1Swenshuai.xi #define MBRegBase_DMD1          0x112400UL
172*53ee8cc1Swenshuai.xi #endif
173*53ee8cc1Swenshuai.xi #ifndef DMDMcuBase
174*53ee8cc1Swenshuai.xi #define DMDMcuBase              0x103480UL
175*53ee8cc1Swenshuai.xi #endif
176*53ee8cc1Swenshuai.xi 
177*53ee8cc1Swenshuai.xi #define REG_ISDBT_LOCK_STATUS   0x36F5
178*53ee8cc1Swenshuai.xi #define ISDBT_TDP_REG_BASE      0x3700
179*53ee8cc1Swenshuai.xi #define ISDBT_FDP_REG_BASE      0x3800
180*53ee8cc1Swenshuai.xi #define ISDBT_FDPEXT_REG_BASE   0x3900
181*53ee8cc1Swenshuai.xi #define ISDBT_OUTER_REG_BASE    0x3A00
182*53ee8cc1Swenshuai.xi 
183*53ee8cc1Swenshuai.xi 
184*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
185*53ee8cc1Swenshuai.xi //  Local Variables
186*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
187*53ee8cc1Swenshuai.xi 
188*53ee8cc1Swenshuai.xi const MS_U8 INTERN_ISDBT_table[] = {
189*53ee8cc1Swenshuai.xi     #include "DMD_INTERN_ISDBT.dat"
190*53ee8cc1Swenshuai.xi };
191*53ee8cc1Swenshuai.xi 
192*53ee8cc1Swenshuai.xi #ifndef UTPA2
193*53ee8cc1Swenshuai.xi static const float _LogApproxTableX[80] =
194*53ee8cc1Swenshuai.xi { 1.00, 1.30, 1.69, 2.20, 2.86, 3.71, 4.83, 6.27, 8.16, 10.60, 13.79,
195*53ee8cc1Swenshuai.xi   17.92, 23.30, 30.29, 39.37, 51.19, 66.54, 86.50, 112.46, 146.19,
196*53ee8cc1Swenshuai.xi   190.05, 247.06, 321.18, 417.54, 542.80, 705.64, 917.33, 1192.53,
197*53ee8cc1Swenshuai.xi   1550.29, 2015.38, 2620.00, 3405.99, 4427.79, 5756.13, 7482.97,
198*53ee8cc1Swenshuai.xi   9727.86, 12646.22, 16440.08, 21372.11, 27783.74, 36118.86,
199*53ee8cc1Swenshuai.xi   46954.52, 61040.88, 79353.15, 103159.09, 134106.82, 174338.86,
200*53ee8cc1Swenshuai.xi   226640.52, 294632.68, 383022.48, 497929.22, 647307.99, 841500.39, 1093950.50,
201*53ee8cc1Swenshuai.xi   1422135.65, 1848776.35, 2403409.25, 3124432.03, 4061761.64, 5280290.13,
202*53ee8cc1Swenshuai.xi   6864377.17, 8923690.32, 11600797.42, 15081036.65, 19605347.64, 25486951.94,
203*53ee8cc1Swenshuai.xi   33133037.52, 43072948.77, 55994833.40, 72793283.42, 94631268.45,
204*53ee8cc1Swenshuai.xi   123020648.99, 159926843.68, 207904896.79, 270276365.82, 351359275.57,
205*53ee8cc1Swenshuai.xi   456767058.24, 593797175.72, 771936328.43, 1003517226.96
206*53ee8cc1Swenshuai.xi };
207*53ee8cc1Swenshuai.xi 
208*53ee8cc1Swenshuai.xi static const float _LogApproxTableY[80] =
209*53ee8cc1Swenshuai.xi { 0.00, 0.11, 0.23, 0.34, 0.46, 0.57, 0.68, 0.80, 0.91, 1.03, 1.14, 1.25,
210*53ee8cc1Swenshuai.xi   1.37, 1.48, 1.60, 1.71, 1.82, 1.94, 2.05, 2.16, 2.28, 2.39, 2.51, 2.62,
211*53ee8cc1Swenshuai.xi   2.73, 2.85, 2.96, 3.08, 3.19, 3.30, 3.42, 3.53, 3.65, 3.76, 3.87, 3.99,
212*53ee8cc1Swenshuai.xi   4.10, 4.22, 4.33, 4.44, 4.56, 4.67, 4.79, 4.90, 5.01, 5.13, 5.24, 5.36,
213*53ee8cc1Swenshuai.xi   5.47, 5.58, 5.70, 5.81, 5.93, 6.04, 6.15, 6.27, 6.04, 6.15, 6.27, 6.38,
214*53ee8cc1Swenshuai.xi   6.49, 6.61, 6.72, 6.84, 6.95, 7.06, 7.18, 7.29, 7.41, 7.52, 7.63, 7.75,
215*53ee8cc1Swenshuai.xi   7.86, 7.98, 8.09, 8.20, 8.32, 8.43, 8.55, 8.66
216*53ee8cc1Swenshuai.xi };
217*53ee8cc1Swenshuai.xi #endif
218*53ee8cc1Swenshuai.xi 
219*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
220*53ee8cc1Swenshuai.xi //  Global Variables
221*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
222*53ee8cc1Swenshuai.xi 
223*53ee8cc1Swenshuai.xi extern MS_U8 u8DMD_ISDBT_DMD_ID;
224*53ee8cc1Swenshuai.xi 
225*53ee8cc1Swenshuai.xi extern DMD_ISDBT_ResData *psDMD_ISDBT_ResData;
226*53ee8cc1Swenshuai.xi 
227*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
228*53ee8cc1Swenshuai.xi //  Local Functions
229*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
230*53ee8cc1Swenshuai.xi #ifndef UTPA2
231*53ee8cc1Swenshuai.xi 
232*53ee8cc1Swenshuai.xi #ifndef MSOS_TYPE_LINUX
Log10Approx(float flt_x)233*53ee8cc1Swenshuai.xi static float Log10Approx(float flt_x)
234*53ee8cc1Swenshuai.xi {
235*53ee8cc1Swenshuai.xi     MS_U8  indx = 0;
236*53ee8cc1Swenshuai.xi 
237*53ee8cc1Swenshuai.xi     do {
238*53ee8cc1Swenshuai.xi         if (flt_x < _LogApproxTableX[indx])
239*53ee8cc1Swenshuai.xi             break;
240*53ee8cc1Swenshuai.xi         indx++;
241*53ee8cc1Swenshuai.xi     }while (indx < 79);   //stop at indx = 80
242*53ee8cc1Swenshuai.xi 
243*53ee8cc1Swenshuai.xi     return _LogApproxTableY[indx];
244*53ee8cc1Swenshuai.xi }
245*53ee8cc1Swenshuai.xi #endif
246*53ee8cc1Swenshuai.xi 
_CALCULATE_SQI(float fber)247*53ee8cc1Swenshuai.xi static MS_U16 _CALCULATE_SQI(float fber)
248*53ee8cc1Swenshuai.xi {
249*53ee8cc1Swenshuai.xi     float flog_ber;
250*53ee8cc1Swenshuai.xi     MS_U16 u16SQI;
251*53ee8cc1Swenshuai.xi 
252*53ee8cc1Swenshuai.xi     #ifdef MSOS_TYPE_LINUX
253*53ee8cc1Swenshuai.xi     flog_ber = (float)log10((double)fber);
254*53ee8cc1Swenshuai.xi     #else
255*53ee8cc1Swenshuai.xi     if (fber != 0.0)
256*53ee8cc1Swenshuai.xi         flog_ber = (float)(-1.0*Log10Approx((double)(1.0 / fber)));
257*53ee8cc1Swenshuai.xi     else
258*53ee8cc1Swenshuai.xi         flog_ber = -8.0;//when fber=0 means u16SQI=100
259*53ee8cc1Swenshuai.xi     #endif
260*53ee8cc1Swenshuai.xi 
261*53ee8cc1Swenshuai.xi     //printf("dan fber = %f\n", fber);
262*53ee8cc1Swenshuai.xi     //printf("dan flog_ber = %f\n", flog_ber);
263*53ee8cc1Swenshuai.xi     // Part 2: transfer ber value to u16SQI value.
264*53ee8cc1Swenshuai.xi     if (flog_ber <= ( - 7.0))
265*53ee8cc1Swenshuai.xi     {
266*53ee8cc1Swenshuai.xi         u16SQI = 100;    //*quality = 100;
267*53ee8cc1Swenshuai.xi     }
268*53ee8cc1Swenshuai.xi     else if (flog_ber < -6.0)
269*53ee8cc1Swenshuai.xi     {
270*53ee8cc1Swenshuai.xi         u16SQI = (90+((( - 6.0) - flog_ber) / (( - 6.0) - ( - 7.0))*(100-90)));
271*53ee8cc1Swenshuai.xi     }
272*53ee8cc1Swenshuai.xi     else if (flog_ber < -5.5)
273*53ee8cc1Swenshuai.xi     {
274*53ee8cc1Swenshuai.xi         u16SQI = (80+((( - 5.5) - flog_ber) / (( - 5.5) - ( - 6.0))*(90-80)));
275*53ee8cc1Swenshuai.xi     }
276*53ee8cc1Swenshuai.xi     else if (flog_ber < -5.0)
277*53ee8cc1Swenshuai.xi     {
278*53ee8cc1Swenshuai.xi         u16SQI = (70+((( - 5.0) - flog_ber) / (( - 5.0) - ( - 5.5))*(80-70)));
279*53ee8cc1Swenshuai.xi     }
280*53ee8cc1Swenshuai.xi     else if (flog_ber < -4.5)
281*53ee8cc1Swenshuai.xi     {
282*53ee8cc1Swenshuai.xi         u16SQI = (60+((( - 4.5) - flog_ber) / (( -4.5) - ( - 5.0))*(70-50)));
283*53ee8cc1Swenshuai.xi     }
284*53ee8cc1Swenshuai.xi     else if (flog_ber < -4.0)
285*53ee8cc1Swenshuai.xi     {
286*53ee8cc1Swenshuai.xi         u16SQI = (50+((( - 4.0) - flog_ber) / (( - 4.0) - ( - 45))*(60-50)));
287*53ee8cc1Swenshuai.xi     }
288*53ee8cc1Swenshuai.xi     else if (flog_ber < -3.5)
289*53ee8cc1Swenshuai.xi     {
290*53ee8cc1Swenshuai.xi         u16SQI = (40+((( - 3.5) - flog_ber) / (( - 3.5) - ( - 4.0))*(50-40)));
291*53ee8cc1Swenshuai.xi     }
292*53ee8cc1Swenshuai.xi     else if (flog_ber < -3.0)
293*53ee8cc1Swenshuai.xi     {
294*53ee8cc1Swenshuai.xi         u16SQI = (30+((( - 3.0) - flog_ber) / (( - 3.0) - ( - 3.5))*(40-30)));
295*53ee8cc1Swenshuai.xi     }
296*53ee8cc1Swenshuai.xi     else if (flog_ber < -2.5)
297*53ee8cc1Swenshuai.xi     {
298*53ee8cc1Swenshuai.xi         u16SQI = (20+((( - 2.5) - flog_ber) / (( - 2.5) - ( -3.0))*(30-20)));
299*53ee8cc1Swenshuai.xi     }
300*53ee8cc1Swenshuai.xi     else if (flog_ber < -2.0)
301*53ee8cc1Swenshuai.xi     {
302*53ee8cc1Swenshuai.xi         u16SQI = (0+((( - 2.0) - flog_ber) / (( - 2.0) - ( - 2.5))*(20-0)));
303*53ee8cc1Swenshuai.xi     }
304*53ee8cc1Swenshuai.xi     else
305*53ee8cc1Swenshuai.xi     {
306*53ee8cc1Swenshuai.xi         u16SQI = 0;
307*53ee8cc1Swenshuai.xi     }
308*53ee8cc1Swenshuai.xi 
309*53ee8cc1Swenshuai.xi     return u16SQI;
310*53ee8cc1Swenshuai.xi }
311*53ee8cc1Swenshuai.xi #endif
312*53ee8cc1Swenshuai.xi 
_HAL_DMD_RIU_ReadByte(MS_U32 u32Addr)313*53ee8cc1Swenshuai.xi static MS_U8 _HAL_DMD_RIU_ReadByte(MS_U32 u32Addr)
314*53ee8cc1Swenshuai.xi {
315*53ee8cc1Swenshuai.xi     return _RIU_READ_BYTE(((u32Addr) << 1) - ((u32Addr) & 1));
316*53ee8cc1Swenshuai.xi }
317*53ee8cc1Swenshuai.xi 
_HAL_DMD_RIU_WriteByte(MS_U32 u32Addr,MS_U8 u8Value)318*53ee8cc1Swenshuai.xi static void _HAL_DMD_RIU_WriteByte(MS_U32 u32Addr, MS_U8 u8Value)
319*53ee8cc1Swenshuai.xi {
320*53ee8cc1Swenshuai.xi     _RIU_WRITE_BYTE(((u32Addr) << 1) - ((u32Addr) & 1), u8Value);
321*53ee8cc1Swenshuai.xi }
322*53ee8cc1Swenshuai.xi 
_HAL_DMD_RIU_WriteByteMask(MS_U32 u32Addr,MS_U8 u8Value,MS_U8 u8Mask)323*53ee8cc1Swenshuai.xi static void _HAL_DMD_RIU_WriteByteMask(MS_U32 u32Addr, MS_U8 u8Value, MS_U8 u8Mask)
324*53ee8cc1Swenshuai.xi {
325*53ee8cc1Swenshuai.xi     _RIU_WRITE_BYTE((((u32Addr) <<1) - ((u32Addr) & 1)), (_RIU_READ_BYTE((((u32Addr) <<1) - ((u32Addr) & 1))) & ~(u8Mask)) | ((u8Value) & (u8Mask)));
326*53ee8cc1Swenshuai.xi }
327*53ee8cc1Swenshuai.xi 
_MBX_WriteReg(MS_U16 u16Addr,MS_U8 u8Data)328*53ee8cc1Swenshuai.xi static MS_BOOL _MBX_WriteReg(MS_U16 u16Addr, MS_U8 u8Data)
329*53ee8cc1Swenshuai.xi {
330*53ee8cc1Swenshuai.xi     MS_U8 u8CheckCount;
331*53ee8cc1Swenshuai.xi     MS_U8 u8CheckFlag = 0xFF;
332*53ee8cc1Swenshuai.xi     MS_U32 u32MBRegBase = MBRegBase;
333*53ee8cc1Swenshuai.xi 
334*53ee8cc1Swenshuai.xi     if (u8DMD_ISDBT_DMD_ID == 0)
335*53ee8cc1Swenshuai.xi         u32MBRegBase = MBRegBase;
336*53ee8cc1Swenshuai.xi     else if (u8DMD_ISDBT_DMD_ID == 1)
337*53ee8cc1Swenshuai.xi         u32MBRegBase = MBRegBase_DMD1;
338*53ee8cc1Swenshuai.xi 
339*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(u32MBRegBase + 0x00, (u16Addr&0xff));
340*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(u32MBRegBase + 0x01, (u16Addr>>8));
341*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(u32MBRegBase + 0x10, u8Data);
342*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(u32MBRegBase + 0x1E, 0x01);
343*53ee8cc1Swenshuai.xi 
344*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, _HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)|0x02);    // assert interrupt to VD MCU51
345*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, _HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)&(~0x02)); // de-assert interrupt to VD MCU51
346*53ee8cc1Swenshuai.xi 
347*53ee8cc1Swenshuai.xi     for (u8CheckCount=0; u8CheckCount < 10; u8CheckCount++)
348*53ee8cc1Swenshuai.xi     {
349*53ee8cc1Swenshuai.xi         u8CheckFlag = _HAL_DMD_RIU_ReadByte(u32MBRegBase + 0x1E);
350*53ee8cc1Swenshuai.xi         if ((u8CheckFlag&0x01)==0)
351*53ee8cc1Swenshuai.xi             break;
352*53ee8cc1Swenshuai.xi         MsOS_DelayTask(1);
353*53ee8cc1Swenshuai.xi     }
354*53ee8cc1Swenshuai.xi 
355*53ee8cc1Swenshuai.xi     if (u8CheckFlag&0x01)
356*53ee8cc1Swenshuai.xi     {
357*53ee8cc1Swenshuai.xi         printf("ERROR: ATSC INTERN DEMOD MBX WRITE TIME OUT!\n");
358*53ee8cc1Swenshuai.xi         return FALSE;
359*53ee8cc1Swenshuai.xi     }
360*53ee8cc1Swenshuai.xi 
361*53ee8cc1Swenshuai.xi     return TRUE;
362*53ee8cc1Swenshuai.xi }
363*53ee8cc1Swenshuai.xi 
_MBX_ReadReg(MS_U16 u16Addr,MS_U8 * u8Data)364*53ee8cc1Swenshuai.xi static MS_BOOL _MBX_ReadReg(MS_U16 u16Addr, MS_U8 *u8Data)
365*53ee8cc1Swenshuai.xi {
366*53ee8cc1Swenshuai.xi     MS_U8 u8CheckCount;
367*53ee8cc1Swenshuai.xi     MS_U8 u8CheckFlag = 0xFF;
368*53ee8cc1Swenshuai.xi     MS_U32 u32MBRegBase = MBRegBase;
369*53ee8cc1Swenshuai.xi 
370*53ee8cc1Swenshuai.xi     if (u8DMD_ISDBT_DMD_ID == 0)
371*53ee8cc1Swenshuai.xi         u32MBRegBase = MBRegBase;
372*53ee8cc1Swenshuai.xi     else if (u8DMD_ISDBT_DMD_ID == 1)
373*53ee8cc1Swenshuai.xi         u32MBRegBase = MBRegBase_DMD1;
374*53ee8cc1Swenshuai.xi 
375*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(u32MBRegBase + 0x00, (u16Addr&0xff));
376*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(u32MBRegBase + 0x01, (u16Addr>>8));
377*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(u32MBRegBase + 0x1E, 0x02);
378*53ee8cc1Swenshuai.xi 
379*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, _HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)|0x02);    // assert interrupt to VD MCU51
380*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, _HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)&(~0x02)); // de-assert interrupt to VD MCU51
381*53ee8cc1Swenshuai.xi 
382*53ee8cc1Swenshuai.xi     for (u8CheckCount=0; u8CheckCount < 10; u8CheckCount++)
383*53ee8cc1Swenshuai.xi     {
384*53ee8cc1Swenshuai.xi         u8CheckFlag = _HAL_DMD_RIU_ReadByte(u32MBRegBase + 0x1E);
385*53ee8cc1Swenshuai.xi         if ((u8CheckFlag&0x02)==0)
386*53ee8cc1Swenshuai.xi         {
387*53ee8cc1Swenshuai.xi            *u8Data = _HAL_DMD_RIU_ReadByte(u32MBRegBase + 0x10);
388*53ee8cc1Swenshuai.xi             break;
389*53ee8cc1Swenshuai.xi         }
390*53ee8cc1Swenshuai.xi         MsOS_DelayTask(1);
391*53ee8cc1Swenshuai.xi     }
392*53ee8cc1Swenshuai.xi 
393*53ee8cc1Swenshuai.xi     if (u8CheckFlag&0x02)
394*53ee8cc1Swenshuai.xi     {
395*53ee8cc1Swenshuai.xi         printf("ERROR: ATSC INTERN DEMOD MBX READ TIME OUT!\n");
396*53ee8cc1Swenshuai.xi         return FALSE;
397*53ee8cc1Swenshuai.xi     }
398*53ee8cc1Swenshuai.xi 
399*53ee8cc1Swenshuai.xi     return TRUE;
400*53ee8cc1Swenshuai.xi }
401*53ee8cc1Swenshuai.xi 
402*53ee8cc1Swenshuai.xi 
403*53ee8cc1Swenshuai.xi 
404*53ee8cc1Swenshuai.xi #if (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_EULER)
_HAL_INTERN_ISDBT_InitClk(void)405*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
406*53ee8cc1Swenshuai.xi {
407*53ee8cc1Swenshuai.xi     printf("--------------DMD_ISDBT_CHIP_EULER--------------\n");
408*53ee8cc1Swenshuai.xi 
409*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
410*53ee8cc1Swenshuai.xi 
411*53ee8cc1Swenshuai.xi     // Init by HKMCU
412*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
413*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103301, 0x06);
414*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
415*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
416*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
417*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
418*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
419*53ee8cc1Swenshuai.xi 
420*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
421*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
422*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0d, 0x00);
423*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0c, 0x00);
424*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0f, 0x00);
425*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0e, 0x00);
426*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f11, 0x00);
427*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f10, 0x00);
428*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
429*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
430*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f19, 0x00);
431*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f18, 0x00);
432*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f43, 0x00);
433*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f42, 0x00);
434*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f45, 0x00);
435*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f44, 0x00);
436*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
437*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f48, 0x00);
438*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
439*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
440*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4c, 0x00);
441*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
442*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f22, 0x44);
443*53ee8cc1Swenshuai.xi 
444*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
445*53ee8cc1Swenshuai.xi }
446*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_NUGGET)
_HAL_INTERN_ISDBT_InitClk(void)447*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
448*53ee8cc1Swenshuai.xi {
449*53ee8cc1Swenshuai.xi     MS_U8 u8Val = 0;
450*53ee8cc1Swenshuai.xi 
451*53ee8cc1Swenshuai.xi     printf("--------------DMD_ISDBT_CHIP_NUGGET--------------\n");
452*53ee8cc1Swenshuai.xi 
453*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
454*53ee8cc1Swenshuai.xi 
455*53ee8cc1Swenshuai.xi     // Init by HKMCU
456*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
457*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
458*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103301, 0x06);
459*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
460*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
461*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
462*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
463*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
464*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f28, 0x03);
465*53ee8cc1Swenshuai.xi 
466*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
467*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
468*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0d, 0x00);
469*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0c, 0x00);
470*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0f, 0x00);
471*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0e, 0x00);
472*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f11, 0x00);
473*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f10, 0x00);
474*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
475*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
476*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f19, 0x00);
477*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f18, 0x00);
478*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f43, 0x00);
479*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f42, 0x00);
480*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f45, 0x00);
481*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f44, 0x00);
482*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f46, 0x01);
483*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
484*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f48, 0x00);
485*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
486*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
487*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4c, 0x00);
488*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
489*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f22, 0x44);
490*53ee8cc1Swenshuai.xi 
491*53ee8cc1Swenshuai.xi     u8Val = _HAL_DMD_RIU_ReadByte(0x1006F5);
492*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x1006F5, (u8Val & ~0x03));
493*53ee8cc1Swenshuai.xi 
494*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
495*53ee8cc1Swenshuai.xi }
496*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_KAPPA)
_HAL_INTERN_ISDBT_InitClk(void)497*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
498*53ee8cc1Swenshuai.xi {
499*53ee8cc1Swenshuai.xi     printf("--------------DMD_ISDBT_CHIP_KAPPA--------------\n");
500*53ee8cc1Swenshuai.xi 
501*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
502*53ee8cc1Swenshuai.xi 
503*53ee8cc1Swenshuai.xi     // Init by HKMCU
504*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
505*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103301, 0x06);
506*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
507*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
508*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
509*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
510*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
511*53ee8cc1Swenshuai.xi 
512*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
513*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
514*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0d, 0x00);
515*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0c, 0x00);
516*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0f, 0x00);
517*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0e, 0x00);
518*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f11, 0x00);
519*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f10, 0x00);
520*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
521*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
522*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f19, 0x00);
523*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f18, 0x00);
524*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f43, 0x00);
525*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f42, 0x00);
526*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f45, 0x00);
527*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f44, 0x00);
528*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
529*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f48, 0x00);
530*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
531*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
532*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4c, 0x00);
533*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
534*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f22, 0x44);
535*53ee8cc1Swenshuai.xi 
536*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
537*53ee8cc1Swenshuai.xi }
538*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_EINSTEIN)
_HAL_INTERN_ISDBT_InitClk(void)539*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
540*53ee8cc1Swenshuai.xi {
541*53ee8cc1Swenshuai.xi     MS_U8 u8Val = 0;
542*53ee8cc1Swenshuai.xi 
543*53ee8cc1Swenshuai.xi     printf("--------------DMD_ISDBT_CHIP_EINSTEIN--------------\n");
544*53ee8cc1Swenshuai.xi 
545*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
546*53ee8cc1Swenshuai.xi 
547*53ee8cc1Swenshuai.xi     // Init by HKMCU
548*53ee8cc1Swenshuai.xi     u8Val = _HAL_DMD_RIU_ReadByte(0x11208E);    //dan add to clear bit 0
549*53ee8cc1Swenshuai.xi     u8Val &= ~0x01;
550*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x11208E, u8Val);
551*53ee8cc1Swenshuai.xi 
552*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
553*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
554*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103301, 0x06);
555*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
556*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
557*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
558*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
559*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
560*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f28, 0x03);
561*53ee8cc1Swenshuai.xi 
562*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
563*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
564*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0d, 0x00);
565*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0c, 0x00);
566*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0f, 0x00);
567*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0e, 0x00);
568*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f11, 0x00);
569*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f10, 0x00);
570*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
571*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
572*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f19, 0x00);
573*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f18, 0x00);
574*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f43, 0x00);
575*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f42, 0x00);
576*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f45, 0x00);
577*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f44, 0x00);
578*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f46, 0x01);
579*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
580*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f48, 0x00);
581*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
582*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
583*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4c, 0x00);
584*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
585*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f22, 0x44);
586*53ee8cc1Swenshuai.xi 
587*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
588*53ee8cc1Swenshuai.xi }
589*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_NAPOLI)
_HAL_INTERN_ISDBT_InitClk(void)590*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_InitClk(void) /* Ok */
591*53ee8cc1Swenshuai.xi {
592*53ee8cc1Swenshuai.xi     MS_U8 u8Val = 0;
593*53ee8cc1Swenshuai.xi 
594*53ee8cc1Swenshuai.xi     printf("--------------DMD_ISDBT_CHIP_NAPOLI--------------\n");
595*53ee8cc1Swenshuai.xi 
596*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
597*53ee8cc1Swenshuai.xi 
598*53ee8cc1Swenshuai.xi     // Init by HKMCU
599*53ee8cc1Swenshuai.xi     u8Val = _HAL_DMD_RIU_ReadByte(0x11208E);    //dan add to clear bit 0
600*53ee8cc1Swenshuai.xi     u8Val &= ~0x01;
601*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x11208E, u8Val);
602*53ee8cc1Swenshuai.xi 
603*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
604*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
605*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103301, 0x06); //ts clock = 7.2M
606*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
607*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
608*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
609*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
610*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
611*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f28, 0x03);
612*53ee8cc1Swenshuai.xi 
613*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
614*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
615*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0d, 0x00);
616*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0c, 0x00);
617*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0f, 0x00);
618*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0e, 0x00);
619*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f11, 0x00);
620*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f10, 0x00);
621*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
622*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
623*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f19, 0x00);
624*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f18, 0x00);
625*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f43, 0x00);
626*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f42, 0x00);
627*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f45, 0x00);
628*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f44, 0x00);
629*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f46, 0x01);
630*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
631*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f48, 0x00);
632*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
633*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
634*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4c, 0x00);
635*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
636*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f22, 0x44);
637*53ee8cc1Swenshuai.xi 
638*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
639*53ee8cc1Swenshuai.xi }
640*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MONACO)
_HAL_INTERN_ISDBT_InitClk(void)641*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
642*53ee8cc1Swenshuai.xi {
643*53ee8cc1Swenshuai.xi     MS_U8 u8Val = 0;
644*53ee8cc1Swenshuai.xi 
645*53ee8cc1Swenshuai.xi     printf("--------------DMD_ISDBT_CHIP_MONACO--------------\n");
646*53ee8cc1Swenshuai.xi 
647*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
648*53ee8cc1Swenshuai.xi 
649*53ee8cc1Swenshuai.xi     // Init by HKMCU
650*53ee8cc1Swenshuai.xi     u8Val = _HAL_DMD_RIU_ReadByte(0x11208E);    //dan add to clear bit 0
651*53ee8cc1Swenshuai.xi     u8Val &= ~0x01;
652*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x11208E, u8Val);
653*53ee8cc1Swenshuai.xi 
654*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
655*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
656*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103301, 0x06); //ts clock = 7.2M
657*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
658*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
659*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
660*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
661*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
662*53ee8cc1Swenshuai.xi 
663*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
664*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
665*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0d, 0x00);
666*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0c, 0x00);
667*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0f, 0x00);
668*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0e, 0x00);
669*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f11, 0x00);
670*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f10, 0x00);
671*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
672*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
673*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f19, 0x00);
674*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f18, 0x00);
675*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f43, 0x00);
676*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f42, 0x00);
677*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f45, 0x00);
678*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f44, 0x00);
679*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f46, 0x01);
680*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
681*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f48, 0x00);
682*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
683*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
684*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4c, 0x00);
685*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
686*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f22, 0x44);
687*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f71, 0x14);
688*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f70, 0x41);
689*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f77, 0x00);
690*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f76, 0x00);
691*53ee8cc1Swenshuai.xi 
692*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
693*53ee8cc1Swenshuai.xi }
694*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MIAMI)
_HAL_INTERN_ISDBT_InitClk(void)695*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
696*53ee8cc1Swenshuai.xi {
697*53ee8cc1Swenshuai.xi     printf("--------------DMD_ISDBT_CHIP_MIAMI--------------\n");
698*53ee8cc1Swenshuai.xi 
699*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
700*53ee8cc1Swenshuai.xi 
701*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
702*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
703*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103301, 0x06); //ts clock = 7.2M
704*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
705*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
706*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
707*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
708*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
709*53ee8cc1Swenshuai.xi 
710*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
711*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
712*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0d, 0x00);
713*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0c, 0x00);
714*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0f, 0x00);
715*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0e, 0x00);
716*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f11, 0x00);
717*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f10, 0x00);
718*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
719*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
720*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f19, 0x00);
721*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f18, 0x00);
722*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f43, 0x00);
723*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f42, 0x00);
724*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f45, 0x00);
725*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f44, 0x00);
726*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f46, 0x01);
727*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
728*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f48, 0x00);
729*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
730*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
731*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4d, 0x00); //inner clock
732*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4c, 0x00);
733*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4e, 0x00); //outer clock
734*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
735*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f22, 0x44);
736*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f51, 0x00); //cci lms clock
737*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f50, 0x88); //cci lms clock
738*53ee8cc1Swenshuai.xi 
739*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
740*53ee8cc1Swenshuai.xi }
741*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MUJI)
_HAL_INTERN_ISDBT_InitClk(void)742*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
743*53ee8cc1Swenshuai.xi {
744*53ee8cc1Swenshuai.xi     printf("--------------DMD_ISDBT_CHIP_MUJI--------------\n");
745*53ee8cc1Swenshuai.xi 
746*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
747*53ee8cc1Swenshuai.xi 
748*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
749*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103301, 0x06); //ts clock = 7.2M
750*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
751*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
752*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
753*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
754*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
755*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103302, 0x01);
756*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103302, 0x00);
757*53ee8cc1Swenshuai.xi 
758*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f29, 0x00);
759*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f28, 0x10);
760*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
761*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
762*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0d, 0x00);
763*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0c, 0x00);
764*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0f, 0x00);
765*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0e, 0x00);
766*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f11, 0x00);
767*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f10, 0x00);
768*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
769*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
770*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f19, 0x00);
771*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f18, 0x00);
772*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f43, 0x00);
773*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f42, 0x00);
774*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f45, 0x44);
775*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f44, 0x44);
776*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f46, 0x01);
777*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
778*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f48, 0x00);
779*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
780*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
781*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4d, 0x00); //inner clock
782*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4c, 0x40);
783*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
784*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f22, 0x44);
785*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f71, 0x14);
786*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f70, 0x41);
787*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f77, 0x00);
788*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f76, 0x00);
789*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4f, 0x01);
790*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4e, 0x00);
791*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x112091, 0x46);
792*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x112090, 0x00);
793*53ee8cc1Swenshuai.xi 
794*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
795*53ee8cc1Swenshuai.xi }
796*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MANHATTAN)
_HAL_INTERN_ISDBT_InitClk(void)797*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
798*53ee8cc1Swenshuai.xi {
799*53ee8cc1Swenshuai.xi     printf("--------------DMD_ISDBT_CHIP_MANHATTAN--------------\n");
800*53ee8cc1Swenshuai.xi 
801*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
802*53ee8cc1Swenshuai.xi 
803*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
804*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103301, 0x06); //ts clock = 7.2M
805*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
806*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
807*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
808*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
809*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
810*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103302, 0x01);
811*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103302, 0x00);
812*53ee8cc1Swenshuai.xi 
813*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f29, 0x00);
814*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f28, 0x10);
815*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
816*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
817*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0d, 0x00);
818*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0c, 0x00);
819*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0f, 0x00);
820*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0e, 0x00);
821*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f11, 0x00);
822*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f10, 0x00);
823*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
824*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
825*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f19, 0x00);
826*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f18, 0x00);
827*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f43, 0x00);
828*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f42, 0x00);
829*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f45, 0x44);
830*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f44, 0x44);
831*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f46, 0x01);
832*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
833*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f48, 0x00);
834*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
835*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
836*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4d, 0x00); //inner clock
837*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4c, 0x40);
838*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
839*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f22, 0x44);
840*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f71, 0x14);
841*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f70, 0x41);
842*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f77, 0x00);
843*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f76, 0x00);
844*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4f, 0x01);
845*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4e, 0x00);
846*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f81, 0x44);
847*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f80, 0x44);
848*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f83, 0x44);
849*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f82, 0x44);
850*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f85, 0x44);
851*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f84, 0x44);
852*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f87, 0x44);
853*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f86, 0x44);
854*53ee8cc1Swenshuai.xi 
855*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
856*53ee8cc1Swenshuai.xi }
857*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MESSI)
_HAL_INTERN_ISDBT_InitClk(void)858*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
859*53ee8cc1Swenshuai.xi {
860*53ee8cc1Swenshuai.xi     printf("--------------DMD_ISDBT_CHIP_MESSI--------------\n");
861*53ee8cc1Swenshuai.xi 
862*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
863*53ee8cc1Swenshuai.xi 
864*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
865*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103301, 0x06); //ts clock = 7.2M
866*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
867*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
868*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
869*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
870*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
871*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103302, 0x01);
872*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103302, 0x00);
873*53ee8cc1Swenshuai.xi 
874*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f29, 0x00);
875*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f28, 0x10);
876*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
877*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
878*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0d, 0x00);
879*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0c, 0x00);
880*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0f, 0x00);
881*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0e, 0x00);
882*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f11, 0x00);
883*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f10, 0x00);
884*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
885*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
886*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f19, 0x00);
887*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f18, 0x00);
888*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f43, 0x00);
889*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f42, 0x00);
890*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f45, 0x44);
891*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f44, 0x44);
892*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f46, 0x01);
893*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
894*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f48, 0x00);
895*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
896*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
897*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4d, 0x00); //inner clock
898*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4c, 0x40);
899*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
900*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f22, 0x44);
901*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f71, 0x14);
902*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f70, 0x41);
903*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f77, 0x00);
904*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f76, 0x00);
905*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4f, 0x0C);
906*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f4e, 0x00);
907*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f51, 0x48);
908*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f50, 0x44);
909*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f81, 0x44);
910*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f80, 0x44);
911*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f83, 0x44);
912*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f82, 0x44);
913*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f85, 0x44);
914*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f84, 0x44);
915*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f87, 0x44);
916*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f86, 0x44);
917*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f89, 0x44);
918*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f88, 0x44);
919*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f8b, 0x00);
920*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f8a, 0x44);
921*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f8d, 0x18);
922*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f8c, 0x44);
923*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f8f, 0x00);
924*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f8e, 0x44);
925*53ee8cc1Swenshuai.xi 
926*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
927*53ee8cc1Swenshuai.xi }
928*53ee8cc1Swenshuai.xi 
929*53ee8cc1Swenshuai.xi #elif (DMD_ISDBT_CHIP_VERSION == DMD_ISDBT_CHIP_MASERATI)
_HAL_INTERN_ISDBT_InitClk(void)930*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
931*53ee8cc1Swenshuai.xi {
932*53ee8cc1Swenshuai.xi     printf("--------------DMD_ISDBT_CHIP_MASERATI--------------\n");
933*53ee8cc1Swenshuai.xi 
934*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x00, 0x03);
935*53ee8cc1Swenshuai.xi 
936*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
937*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x10331e, 0x1c);
938*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103301, 0x06); //ts clock = 7.2M
939*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103300, 0x0b);
940*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103309, 0x00);
941*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103308, 0x00);
942*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103315, 0x00);
943*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103314, 0x00);
944*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103302, 0x01);
945*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x103302, 0x00);
946*53ee8cc1Swenshuai.xi 
947*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
948*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
949*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f13, 0x00);
950*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f12, 0x00);
951*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f25, 0x04);
952*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f31, 0x00);
953*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f30, 0x01);
954*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f3b, 0x00);
955*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f3a, 0x00);
956*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f43, 0x80);
957*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f42, 0x08);
958*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f45, 0x04);
959*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f44, 0x44);
960*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f63, 0x00);
961*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f62, 0x00);
962*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f65, 0x44);
963*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f64, 0x44);
964*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f66, 0x01);
965*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f69, 0x00);
966*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f68, 0x00);
967*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f6b, 0x00);
968*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f6a, 0x00);
969*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f6d, 0x00);
970*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f6c, 0x40);
971*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f6f, 0x01);
972*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f6e, 0x00);
973*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f71, 0x44);
974*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f70, 0x44);
975*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f73, 0x00);
976*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f72, 0x04);
977*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f75, 0x44);
978*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f74, 0x44);
979*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f77, 0x44);
980*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f76, 0x44);
981*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f79, 0x44);
982*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f78, 0x44);
983*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f7b, 0x44);
984*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f7a, 0x44);
985*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f7d, 0x14);
986*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f7c, 0x14);
987*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f7f, 0x44);
988*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111f7e, 0x44);
989*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111fe1, 0x01);
990*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111fe0, 0x08);
991*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111ff0, 0x08);
992*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111fe3, 0x08);
993*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111fe2, 0x10);
994*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111feb, 0x11);
995*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111fea, 0x00);
996*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111fef, 0x00);
997*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x111fee, 0x88);
998*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x15298f, 0x44);
999*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x15298e, 0x44);
1000*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x152991, 0x44);
1001*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x152990, 0x44);
1002*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x152992, 0x04);
1003*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x1529e5, 0x00);
1004*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x1529e4, 0x04);
1005*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x152971, 0x10);
1006*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(0x152970, 0x01);
1007*53ee8cc1Swenshuai.xi 
1008*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByteMask(0x101e39, 0x03, 0x03);
1009*53ee8cc1Swenshuai.xi }
1010*53ee8cc1Swenshuai.xi #else
_HAL_INTERN_ISDBT_InitClk(void)1011*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_InitClk(void)
1012*53ee8cc1Swenshuai.xi {
1013*53ee8cc1Swenshuai.xi     printf("--------------DMD_ISDBT_CHIP_NONE--------------\n");
1014*53ee8cc1Swenshuai.xi }
1015*53ee8cc1Swenshuai.xi #endif
1016*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_Ready(void)1017*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_Ready(void)
1018*53ee8cc1Swenshuai.xi {
1019*53ee8cc1Swenshuai.xi     MS_U8 udata = 0x00;
1020*53ee8cc1Swenshuai.xi 
1021*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(MBRegBase + 0x1E, 0x02);
1022*53ee8cc1Swenshuai.xi 
1023*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, _HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)|0x02);    // assert interrupt to VD MCU51
1024*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, _HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)&(~0x02)); // de-assert interrupt to VD MCU51
1025*53ee8cc1Swenshuai.xi 
1026*53ee8cc1Swenshuai.xi     MsOS_DelayTask(1);
1027*53ee8cc1Swenshuai.xi 
1028*53ee8cc1Swenshuai.xi     udata = _HAL_DMD_RIU_ReadByte(MBRegBase + 0x1E);
1029*53ee8cc1Swenshuai.xi 
1030*53ee8cc1Swenshuai.xi     if (udata) return FALSE;
1031*53ee8cc1Swenshuai.xi 
1032*53ee8cc1Swenshuai.xi     return TRUE;
1033*53ee8cc1Swenshuai.xi }
1034*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_Download(void)1035*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_Download(void)
1036*53ee8cc1Swenshuai.xi {
1037*53ee8cc1Swenshuai.xi     DMD_ISDBT_ResData *pRes = psDMD_ISDBT_ResData + u8DMD_ISDBT_DMD_ID;
1038*53ee8cc1Swenshuai.xi 
1039*53ee8cc1Swenshuai.xi     MS_U8  udata = 0x00;
1040*53ee8cc1Swenshuai.xi     MS_U16 i = 0;
1041*53ee8cc1Swenshuai.xi     MS_U16 fail_cnt = 0;
1042*53ee8cc1Swenshuai.xi     MS_U8  u8TmpData;
1043*53ee8cc1Swenshuai.xi     MS_U16 u16AddressOffset;
1044*53ee8cc1Swenshuai.xi     const MS_U8 *ISDBT_table;
1045*53ee8cc1Swenshuai.xi     MS_U16 u16Lib_size;
1046*53ee8cc1Swenshuai.xi 
1047*53ee8cc1Swenshuai.xi     if (pRes->sDMD_ISDBT_PriData.bDownloaded)
1048*53ee8cc1Swenshuai.xi     {
1049*53ee8cc1Swenshuai.xi         if (_HAL_INTERN_ISDBT_Ready())
1050*53ee8cc1Swenshuai.xi         {
1051*53ee8cc1Swenshuai.xi             _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00,  0x01); // reset VD_MCU
1052*53ee8cc1Swenshuai.xi             _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00,  0x00);
1053*53ee8cc1Swenshuai.xi             MsOS_DelayTask(20);
1054*53ee8cc1Swenshuai.xi             return TRUE;
1055*53ee8cc1Swenshuai.xi         }
1056*53ee8cc1Swenshuai.xi     }
1057*53ee8cc1Swenshuai.xi 
1058*53ee8cc1Swenshuai.xi     ISDBT_table = &INTERN_ISDBT_table[0];
1059*53ee8cc1Swenshuai.xi     u16Lib_size = sizeof(INTERN_ISDBT_table);
1060*53ee8cc1Swenshuai.xi 
1061*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00, 0x01); // reset VD_MCU
1062*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x01, 0x00); // disable SRAM
1063*53ee8cc1Swenshuai.xi 
1064*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00, 0x00); // release MCU, madison patch
1065*53ee8cc1Swenshuai.xi 
1066*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x50); // enable "vdmcu51_if"
1067*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x51); // enable auto-increase
1068*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x04, 0x00); // sram address low byte
1069*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x05, 0x00); // sram address high byte
1070*53ee8cc1Swenshuai.xi 
1071*53ee8cc1Swenshuai.xi     ////  Load code thru VDMCU_IF ////
1072*53ee8cc1Swenshuai.xi     HAL_INTERN_ISDBT_DBINFO(printf(">Load Code...\n"));
1073*53ee8cc1Swenshuai.xi 
1074*53ee8cc1Swenshuai.xi     for (i = 0; i < u16Lib_size; i++)
1075*53ee8cc1Swenshuai.xi     {
1076*53ee8cc1Swenshuai.xi         _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, ISDBT_table[i]); // write data to VD MCU 51 code sram
1077*53ee8cc1Swenshuai.xi     }
1078*53ee8cc1Swenshuai.xi 
1079*53ee8cc1Swenshuai.xi     ////  Content verification ////
1080*53ee8cc1Swenshuai.xi     HAL_INTERN_ISDBT_DBINFO(printf(">Verify Code...\n"));
1081*53ee8cc1Swenshuai.xi 
1082*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x04, 0x00); // sram address low byte
1083*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x05, 0x00); // sram address high byte
1084*53ee8cc1Swenshuai.xi 
1085*53ee8cc1Swenshuai.xi     for (i = 0; i < u16Lib_size; i++)
1086*53ee8cc1Swenshuai.xi     {
1087*53ee8cc1Swenshuai.xi         udata = _HAL_DMD_RIU_ReadByte(DMDMcuBase+0x10); // read sram data
1088*53ee8cc1Swenshuai.xi 
1089*53ee8cc1Swenshuai.xi         if (udata != ISDBT_table[i])
1090*53ee8cc1Swenshuai.xi         {
1091*53ee8cc1Swenshuai.xi             HAL_INTERN_ISDBT_DBINFO(printf(">fail add = 0x%x\n", i));
1092*53ee8cc1Swenshuai.xi             HAL_INTERN_ISDBT_DBINFO(printf(">code = 0x%x\n", INTERN_ISDBT_table[i]));
1093*53ee8cc1Swenshuai.xi             HAL_INTERN_ISDBT_DBINFO(printf(">data = 0x%x\n", udata));
1094*53ee8cc1Swenshuai.xi 
1095*53ee8cc1Swenshuai.xi             if (fail_cnt++ > 10)
1096*53ee8cc1Swenshuai.xi             {
1097*53ee8cc1Swenshuai.xi                 HAL_INTERN_ISDBT_DBINFO(printf(">DSP Loadcode fail!"));
1098*53ee8cc1Swenshuai.xi                 return FALSE;
1099*53ee8cc1Swenshuai.xi             }
1100*53ee8cc1Swenshuai.xi         }
1101*53ee8cc1Swenshuai.xi     }
1102*53ee8cc1Swenshuai.xi 
1103*53ee8cc1Swenshuai.xi     u16AddressOffset = (ISDBT_table[0x400] << 8)|ISDBT_table[0x401];
1104*53ee8cc1Swenshuai.xi 
1105*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x04, (u16AddressOffset&0xFF)); // sram address low byte
1106*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x05, (u16AddressOffset>>8));   // sram address high byte
1107*53ee8cc1Swenshuai.xi 
1108*53ee8cc1Swenshuai.xi     u8TmpData = (MS_U8)pRes->sDMD_ISDBT_InitData.u16IF_KHZ;
1109*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
1110*53ee8cc1Swenshuai.xi     u8TmpData = (MS_U8)(pRes->sDMD_ISDBT_InitData.u16IF_KHZ >> 8);
1111*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
1112*53ee8cc1Swenshuai.xi     u8TmpData = (MS_U8)pRes->sDMD_ISDBT_InitData.bIQSwap;
1113*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
1114*53ee8cc1Swenshuai.xi     u8TmpData = (MS_U8)pRes->sDMD_ISDBT_InitData.u16AgcReferenceValue;
1115*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
1116*53ee8cc1Swenshuai.xi     u8TmpData = (MS_U8)(pRes->sDMD_ISDBT_InitData.u16AgcReferenceValue >> 8);
1117*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
1118*53ee8cc1Swenshuai.xi     u8TmpData = (MS_U8)pRes->sDMD_ISDBT_InitData.u32TdiStartAddr;
1119*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
1120*53ee8cc1Swenshuai.xi     u8TmpData = (MS_U8)(pRes->sDMD_ISDBT_InitData.u32TdiStartAddr >> 8);
1121*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
1122*53ee8cc1Swenshuai.xi     u8TmpData = (MS_U8)(pRes->sDMD_ISDBT_InitData.u32TdiStartAddr >> 16);
1123*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
1124*53ee8cc1Swenshuai.xi     u8TmpData = (MS_U8)(pRes->sDMD_ISDBT_InitData.u32TdiStartAddr >> 24);
1125*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
1126*53ee8cc1Swenshuai.xi 
1127*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x50); // diable auto-increase
1128*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x00); // disable "vdmcu51_if"
1129*53ee8cc1Swenshuai.xi 
1130*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00, 0x01); // reset MCU, madison patch
1131*53ee8cc1Swenshuai.xi 
1132*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x01, 0x01); // enable SRAM
1133*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00, 0x00); // release VD_MCU
1134*53ee8cc1Swenshuai.xi 
1135*53ee8cc1Swenshuai.xi     pRes->sDMD_ISDBT_PriData.bDownloaded = true;
1136*53ee8cc1Swenshuai.xi 
1137*53ee8cc1Swenshuai.xi     MsOS_DelayTask(20);
1138*53ee8cc1Swenshuai.xi 
1139*53ee8cc1Swenshuai.xi     HAL_INTERN_ISDBT_DBINFO(printf(">DSP Loadcode done."));
1140*53ee8cc1Swenshuai.xi 
1141*53ee8cc1Swenshuai.xi     return TRUE;
1142*53ee8cc1Swenshuai.xi }
1143*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_FWVERSION(void)1144*53ee8cc1Swenshuai.xi static void _HAL_INTERN_ISDBT_FWVERSION(void)
1145*53ee8cc1Swenshuai.xi {
1146*53ee8cc1Swenshuai.xi     MS_U8 data1 = 0;
1147*53ee8cc1Swenshuai.xi     MS_U8 data2 = 0;
1148*53ee8cc1Swenshuai.xi     MS_U8 data3 = 0;
1149*53ee8cc1Swenshuai.xi 
1150*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x20C4, &data1);
1151*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x20C5, &data2);
1152*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x20C6, &data3);
1153*53ee8cc1Swenshuai.xi 
1154*53ee8cc1Swenshuai.xi     printf("INTERN_ISDBT_FW_VERSION:%x.%x.%x\n", data1, data2, data3);
1155*53ee8cc1Swenshuai.xi }
1156*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_Exit(void)1157*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_Exit(void)
1158*53ee8cc1Swenshuai.xi {
1159*53ee8cc1Swenshuai.xi     MS_U8 u8CheckCount = 0;
1160*53ee8cc1Swenshuai.xi 
1161*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(MBRegBase + 0x1C, 0x01);
1162*53ee8cc1Swenshuai.xi 
1163*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, _HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)|0x02);    // assert interrupt to VD MCU51
1164*53ee8cc1Swenshuai.xi     _HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, _HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)&(~0x02)); // de-assert interrupt to VD MCU51
1165*53ee8cc1Swenshuai.xi 
1166*53ee8cc1Swenshuai.xi     while ((_HAL_DMD_RIU_ReadByte(MBRegBase + 0x1C)&0x02) != 0x02)
1167*53ee8cc1Swenshuai.xi     {
1168*53ee8cc1Swenshuai.xi         MsOS_DelayTaskUs(10);
1169*53ee8cc1Swenshuai.xi 
1170*53ee8cc1Swenshuai.xi         if (u8CheckCount++ == 0xFF)
1171*53ee8cc1Swenshuai.xi         {
1172*53ee8cc1Swenshuai.xi             printf(">> ISDBT Exit Fail!\n");
1173*53ee8cc1Swenshuai.xi             return FALSE;
1174*53ee8cc1Swenshuai.xi         }
1175*53ee8cc1Swenshuai.xi     }
1176*53ee8cc1Swenshuai.xi 
1177*53ee8cc1Swenshuai.xi     printf(">> ISDBT Exit Ok!\n");
1178*53ee8cc1Swenshuai.xi 
1179*53ee8cc1Swenshuai.xi     return TRUE;
1180*53ee8cc1Swenshuai.xi }
1181*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_SoftReset(void)1182*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_SoftReset(void)
1183*53ee8cc1Swenshuai.xi {
1184*53ee8cc1Swenshuai.xi     MS_U8 u8Data = 0;
1185*53ee8cc1Swenshuai.xi 
1186*53ee8cc1Swenshuai.xi     //Reset FSM
1187*53ee8cc1Swenshuai.xi     if (_MBX_WriteReg(0x20C0, 0x00)==FALSE) return FALSE;
1188*53ee8cc1Swenshuai.xi 
1189*53ee8cc1Swenshuai.xi     while (u8Data!=0x02)
1190*53ee8cc1Swenshuai.xi     {
1191*53ee8cc1Swenshuai.xi         if (_MBX_ReadReg(0x20C1, &u8Data)==FALSE) return FALSE;
1192*53ee8cc1Swenshuai.xi     }
1193*53ee8cc1Swenshuai.xi 
1194*53ee8cc1Swenshuai.xi     return TRUE;
1195*53ee8cc1Swenshuai.xi }
1196*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_SetACICoef(void)1197*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_SetACICoef(void)
1198*53ee8cc1Swenshuai.xi {
1199*53ee8cc1Swenshuai.xi     return TRUE;
1200*53ee8cc1Swenshuai.xi }
1201*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_SetIsdbtMode(void)1202*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_SetIsdbtMode(void)
1203*53ee8cc1Swenshuai.xi {
1204*53ee8cc1Swenshuai.xi     if (_MBX_WriteReg(0x20C2, 0x04)==FALSE) return FALSE;
1205*53ee8cc1Swenshuai.xi     return _MBX_WriteReg(0x20C0, 0x04);
1206*53ee8cc1Swenshuai.xi }
1207*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_SetModeClean(void)1208*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_SetModeClean(void)
1209*53ee8cc1Swenshuai.xi {
1210*53ee8cc1Swenshuai.xi     if (_MBX_WriteReg(0x20C2, 0x07)==FALSE) return FALSE;
1211*53ee8cc1Swenshuai.xi     return _MBX_WriteReg(0x20C0, 0x00);
1212*53ee8cc1Swenshuai.xi }
1213*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_Check_FEC_Lock(void)1214*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_Check_FEC_Lock(void)
1215*53ee8cc1Swenshuai.xi {
1216*53ee8cc1Swenshuai.xi     MS_BOOL bCheckPass = FALSE;
1217*53ee8cc1Swenshuai.xi     MS_U8   u8Data = 0;
1218*53ee8cc1Swenshuai.xi 
1219*53ee8cc1Swenshuai.xi     _MBX_ReadReg(REG_ISDBT_LOCK_STATUS, &u8Data);
1220*53ee8cc1Swenshuai.xi 
1221*53ee8cc1Swenshuai.xi     if ((u8Data & 0x02) != 0x00) // Check FEC Lock Flag
1222*53ee8cc1Swenshuai.xi         bCheckPass = TRUE;
1223*53ee8cc1Swenshuai.xi 
1224*53ee8cc1Swenshuai.xi     return bCheckPass;
1225*53ee8cc1Swenshuai.xi }
1226*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_Check_FSA_TRACK_Lock(void)1227*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_Check_FSA_TRACK_Lock(void)
1228*53ee8cc1Swenshuai.xi {
1229*53ee8cc1Swenshuai.xi     MS_BOOL bCheckPass = FALSE;
1230*53ee8cc1Swenshuai.xi     MS_U8   u8Data = 0;
1231*53ee8cc1Swenshuai.xi 
1232*53ee8cc1Swenshuai.xi     _MBX_ReadReg(REG_ISDBT_LOCK_STATUS, &u8Data);
1233*53ee8cc1Swenshuai.xi 
1234*53ee8cc1Swenshuai.xi     if ((u8Data & 0x01) != 0x00) // Check FSA Track Lock Flag
1235*53ee8cc1Swenshuai.xi         bCheckPass = TRUE;
1236*53ee8cc1Swenshuai.xi 
1237*53ee8cc1Swenshuai.xi     return bCheckPass;
1238*53ee8cc1Swenshuai.xi }
1239*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_Check_PSYNC_Lock(void)1240*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_Check_PSYNC_Lock(void)
1241*53ee8cc1Swenshuai.xi {
1242*53ee8cc1Swenshuai.xi     MS_BOOL bCheckPass = FALSE;
1243*53ee8cc1Swenshuai.xi     MS_U8   u8Data = 0;
1244*53ee8cc1Swenshuai.xi 
1245*53ee8cc1Swenshuai.xi     _MBX_ReadReg(REG_ISDBT_LOCK_STATUS, &u8Data);
1246*53ee8cc1Swenshuai.xi 
1247*53ee8cc1Swenshuai.xi     if ((u8Data & 0x04) != 0x00) // Check Psync Lock Flag
1248*53ee8cc1Swenshuai.xi         bCheckPass = TRUE;
1249*53ee8cc1Swenshuai.xi 
1250*53ee8cc1Swenshuai.xi     return bCheckPass;
1251*53ee8cc1Swenshuai.xi }
1252*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_Check_ICFO_CH_EXIST_Lock(void)1253*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_Check_ICFO_CH_EXIST_Lock(void)
1254*53ee8cc1Swenshuai.xi {
1255*53ee8cc1Swenshuai.xi     MS_BOOL bCheckPass = FALSE;
1256*53ee8cc1Swenshuai.xi     MS_U8   u8Data = 0;
1257*53ee8cc1Swenshuai.xi 
1258*53ee8cc1Swenshuai.xi     _MBX_ReadReg(REG_ISDBT_LOCK_STATUS, &u8Data);
1259*53ee8cc1Swenshuai.xi 
1260*53ee8cc1Swenshuai.xi     if ((u8Data & 0x80) != 0x00) // Check Psync Lock Flag
1261*53ee8cc1Swenshuai.xi         bCheckPass = TRUE;
1262*53ee8cc1Swenshuai.xi 
1263*53ee8cc1Swenshuai.xi     return bCheckPass;
1264*53ee8cc1Swenshuai.xi }
1265*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_GetSignalCodeRate(EN_ISDBT_Layer eLayerIndex,EN_ISDBT_CODE_RATE * peIsdbtCodeRate)1266*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetSignalCodeRate(EN_ISDBT_Layer eLayerIndex, EN_ISDBT_CODE_RATE *peIsdbtCodeRate)
1267*53ee8cc1Swenshuai.xi {
1268*53ee8cc1Swenshuai.xi     MS_BOOL bRet = TRUE;
1269*53ee8cc1Swenshuai.xi     MS_U8 u8Data = 0;
1270*53ee8cc1Swenshuai.xi     MS_U8 u8CodeRate = 0;
1271*53ee8cc1Swenshuai.xi 
1272*53ee8cc1Swenshuai.xi     switch (eLayerIndex)
1273*53ee8cc1Swenshuai.xi     {
1274*53ee8cc1Swenshuai.xi         case E_ISDBT_Layer_A:
1275*53ee8cc1Swenshuai.xi             // [10:8] reg_tmcc_cur_convolution_code_rate_a
1276*53ee8cc1Swenshuai.xi             bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE+0x04*2+1, &u8Data);
1277*53ee8cc1Swenshuai.xi             u8CodeRate = u8Data & 0x07;
1278*53ee8cc1Swenshuai.xi             break;
1279*53ee8cc1Swenshuai.xi         case E_ISDBT_Layer_B:
1280*53ee8cc1Swenshuai.xi             // [10:8] reg_tmcc_cur_convolution_code_rate_b
1281*53ee8cc1Swenshuai.xi             bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE+0x05*2+1, &u8Data);
1282*53ee8cc1Swenshuai.xi             u8CodeRate = u8Data & 0x07;
1283*53ee8cc1Swenshuai.xi             break;
1284*53ee8cc1Swenshuai.xi        case E_ISDBT_Layer_C:
1285*53ee8cc1Swenshuai.xi             // [10:8] reg_tmcc_cur_convolution_code_rate_c
1286*53ee8cc1Swenshuai.xi             bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE+0x06*2+1, &u8Data);
1287*53ee8cc1Swenshuai.xi             u8CodeRate = u8Data & 0x07;
1288*53ee8cc1Swenshuai.xi             break;
1289*53ee8cc1Swenshuai.xi        default:
1290*53ee8cc1Swenshuai.xi             u8CodeRate = 15;
1291*53ee8cc1Swenshuai.xi             break;
1292*53ee8cc1Swenshuai.xi     }
1293*53ee8cc1Swenshuai.xi 
1294*53ee8cc1Swenshuai.xi     switch (u8CodeRate)
1295*53ee8cc1Swenshuai.xi     {
1296*53ee8cc1Swenshuai.xi         case 0:
1297*53ee8cc1Swenshuai.xi             *peIsdbtCodeRate = E_ISDBT_CODERATE_1_2;
1298*53ee8cc1Swenshuai.xi             break;
1299*53ee8cc1Swenshuai.xi         case 1:
1300*53ee8cc1Swenshuai.xi             *peIsdbtCodeRate = E_ISDBT_CODERATE_2_3;
1301*53ee8cc1Swenshuai.xi             break;
1302*53ee8cc1Swenshuai.xi         case 2:
1303*53ee8cc1Swenshuai.xi             *peIsdbtCodeRate = E_ISDBT_CODERATE_3_4;
1304*53ee8cc1Swenshuai.xi             break;
1305*53ee8cc1Swenshuai.xi         case 3:
1306*53ee8cc1Swenshuai.xi             *peIsdbtCodeRate = E_ISDBT_CODERATE_5_6;
1307*53ee8cc1Swenshuai.xi             break;
1308*53ee8cc1Swenshuai.xi         case 4:
1309*53ee8cc1Swenshuai.xi             *peIsdbtCodeRate = E_ISDBT_CODERATE_7_8;
1310*53ee8cc1Swenshuai.xi             break;
1311*53ee8cc1Swenshuai.xi         default:
1312*53ee8cc1Swenshuai.xi             *peIsdbtCodeRate = E_ISDBT_CODERATE_INVALID;
1313*53ee8cc1Swenshuai.xi             break;
1314*53ee8cc1Swenshuai.xi     }
1315*53ee8cc1Swenshuai.xi 
1316*53ee8cc1Swenshuai.xi     return bRet;
1317*53ee8cc1Swenshuai.xi }
1318*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_GetSignalGuardInterval(EN_ISDBT_GUARD_INTERVAL * peIsdbtGI)1319*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetSignalGuardInterval(EN_ISDBT_GUARD_INTERVAL *peIsdbtGI)
1320*53ee8cc1Swenshuai.xi {
1321*53ee8cc1Swenshuai.xi     MS_BOOL bRet = TRUE;
1322*53ee8cc1Swenshuai.xi     MS_U8 u8Data = 0;
1323*53ee8cc1Swenshuai.xi     MS_U8 u8CP = 0;
1324*53ee8cc1Swenshuai.xi 
1325*53ee8cc1Swenshuai.xi     // [7:6] reg_mcd_out_cp
1326*53ee8cc1Swenshuai.xi     // output cp -> 00: 1/4
1327*53ee8cc1Swenshuai.xi     //                    01: 1/8
1328*53ee8cc1Swenshuai.xi     //                    10: 1/16
1329*53ee8cc1Swenshuai.xi     //                    11: 1/32
1330*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_TDP_REG_BASE+0x34*2, &u8Data);
1331*53ee8cc1Swenshuai.xi 
1332*53ee8cc1Swenshuai.xi     u8CP  = (u8Data >> 6) & 0x03;
1333*53ee8cc1Swenshuai.xi 
1334*53ee8cc1Swenshuai.xi     switch (u8CP)
1335*53ee8cc1Swenshuai.xi     {
1336*53ee8cc1Swenshuai.xi         case 0:
1337*53ee8cc1Swenshuai.xi             *peIsdbtGI = E_ISDBT_GUARD_INTERVAL_1_4;
1338*53ee8cc1Swenshuai.xi             break;
1339*53ee8cc1Swenshuai.xi         case 1:
1340*53ee8cc1Swenshuai.xi             *peIsdbtGI = E_ISDBT_GUARD_INTERVAL_1_8;
1341*53ee8cc1Swenshuai.xi             break;
1342*53ee8cc1Swenshuai.xi         case 2:
1343*53ee8cc1Swenshuai.xi             *peIsdbtGI = E_ISDBT_GUARD_INTERVAL_1_16;
1344*53ee8cc1Swenshuai.xi             break;
1345*53ee8cc1Swenshuai.xi         case 3:
1346*53ee8cc1Swenshuai.xi             *peIsdbtGI = E_ISDBT_GUARD_INTERVAL_1_32;
1347*53ee8cc1Swenshuai.xi             break;
1348*53ee8cc1Swenshuai.xi     }
1349*53ee8cc1Swenshuai.xi 
1350*53ee8cc1Swenshuai.xi     return bRet;
1351*53ee8cc1Swenshuai.xi }
1352*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_GetSignalTimeInterleaving(EN_ISDBT_Layer eLayerIndex,EN_ISDBT_TIME_INTERLEAVING * peIsdbtTDI)1353*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetSignalTimeInterleaving(EN_ISDBT_Layer eLayerIndex, EN_ISDBT_TIME_INTERLEAVING *peIsdbtTDI)
1354*53ee8cc1Swenshuai.xi {
1355*53ee8cc1Swenshuai.xi     MS_BOOL bRet = TRUE;
1356*53ee8cc1Swenshuai.xi     MS_U8 u8Data = 0;
1357*53ee8cc1Swenshuai.xi     MS_U8 u8Mode = 0;
1358*53ee8cc1Swenshuai.xi     MS_U8 u8Tdi = 0;
1359*53ee8cc1Swenshuai.xi 
1360*53ee8cc1Swenshuai.xi     // [5:4] reg_mcd_out_mode
1361*53ee8cc1Swenshuai.xi     // output mode  -> 00: 2k
1362*53ee8cc1Swenshuai.xi     //                         01: 4k
1363*53ee8cc1Swenshuai.xi     //                         10: 8k
1364*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_TDP_REG_BASE+0x34*2, &u8Data);
1365*53ee8cc1Swenshuai.xi 
1366*53ee8cc1Swenshuai.xi     u8Mode  = (u8Data >> 4) & 0x03;
1367*53ee8cc1Swenshuai.xi 
1368*53ee8cc1Swenshuai.xi     switch (eLayerIndex)
1369*53ee8cc1Swenshuai.xi     {
1370*53ee8cc1Swenshuai.xi         case E_ISDBT_Layer_A:
1371*53ee8cc1Swenshuai.xi             // [14:12] reg_tmcc_cur_interleaving_length_a
1372*53ee8cc1Swenshuai.xi             bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE+0x04*2+1, &u8Data);
1373*53ee8cc1Swenshuai.xi             u8Tdi = (u8Data >> 4) & 0x07;
1374*53ee8cc1Swenshuai.xi             break;
1375*53ee8cc1Swenshuai.xi         case E_ISDBT_Layer_B:
1376*53ee8cc1Swenshuai.xi             // [14:12] reg_tmcc_cur_interleaving_length_b
1377*53ee8cc1Swenshuai.xi             bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE+0x05*2+1, &u8Data);
1378*53ee8cc1Swenshuai.xi             u8Tdi = (u8Data >> 4) & 0x07;
1379*53ee8cc1Swenshuai.xi             break;
1380*53ee8cc1Swenshuai.xi         case E_ISDBT_Layer_C:
1381*53ee8cc1Swenshuai.xi             // [14:12] reg_tmcc_cur_interleaving_length_c
1382*53ee8cc1Swenshuai.xi             bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE+0x06*2+1, &u8Data);
1383*53ee8cc1Swenshuai.xi             u8Tdi = (u8Data >> 4) & 0x07;
1384*53ee8cc1Swenshuai.xi             break;
1385*53ee8cc1Swenshuai.xi        default:
1386*53ee8cc1Swenshuai.xi             u8Tdi = 15;
1387*53ee8cc1Swenshuai.xi             break;
1388*53ee8cc1Swenshuai.xi     }
1389*53ee8cc1Swenshuai.xi 
1390*53ee8cc1Swenshuai.xi     // u8Tdi+u8Mode*4
1391*53ee8cc1Swenshuai.xi     // => 0~3: 2K
1392*53ee8cc1Swenshuai.xi     // => 4~7: 4K
1393*53ee8cc1Swenshuai.xi     // => 8~11:8K
1394*53ee8cc1Swenshuai.xi     switch (u8Tdi+u8Mode*4)
1395*53ee8cc1Swenshuai.xi     {
1396*53ee8cc1Swenshuai.xi         case 0:
1397*53ee8cc1Swenshuai.xi             *peIsdbtTDI = E_ISDBT_2K_TDI_0;
1398*53ee8cc1Swenshuai.xi             break;
1399*53ee8cc1Swenshuai.xi         case 1:
1400*53ee8cc1Swenshuai.xi             *peIsdbtTDI = E_ISDBT_2K_TDI_4;
1401*53ee8cc1Swenshuai.xi             break;
1402*53ee8cc1Swenshuai.xi         case 2:
1403*53ee8cc1Swenshuai.xi             *peIsdbtTDI = E_ISDBT_2K_TDI_8;
1404*53ee8cc1Swenshuai.xi             break;
1405*53ee8cc1Swenshuai.xi         case 3:
1406*53ee8cc1Swenshuai.xi             *peIsdbtTDI = E_ISDBT_2K_TDI_16;
1407*53ee8cc1Swenshuai.xi             break;
1408*53ee8cc1Swenshuai.xi         case 4:
1409*53ee8cc1Swenshuai.xi             *peIsdbtTDI = E_ISDBT_4K_TDI_0;
1410*53ee8cc1Swenshuai.xi             break;
1411*53ee8cc1Swenshuai.xi         case 5:
1412*53ee8cc1Swenshuai.xi             *peIsdbtTDI = E_ISDBT_4K_TDI_2;
1413*53ee8cc1Swenshuai.xi             break;
1414*53ee8cc1Swenshuai.xi         case 6:
1415*53ee8cc1Swenshuai.xi             *peIsdbtTDI = E_ISDBT_4K_TDI_4;
1416*53ee8cc1Swenshuai.xi             break;
1417*53ee8cc1Swenshuai.xi         case 7:
1418*53ee8cc1Swenshuai.xi             *peIsdbtTDI = E_ISDBT_4K_TDI_8;
1419*53ee8cc1Swenshuai.xi             break;
1420*53ee8cc1Swenshuai.xi         case 8:
1421*53ee8cc1Swenshuai.xi             *peIsdbtTDI = E_ISDBT_8K_TDI_0;
1422*53ee8cc1Swenshuai.xi             break;
1423*53ee8cc1Swenshuai.xi         case 9:
1424*53ee8cc1Swenshuai.xi             *peIsdbtTDI = E_ISDBT_8K_TDI_1;
1425*53ee8cc1Swenshuai.xi             break;
1426*53ee8cc1Swenshuai.xi         case 10:
1427*53ee8cc1Swenshuai.xi             *peIsdbtTDI = E_ISDBT_8K_TDI_2;
1428*53ee8cc1Swenshuai.xi             break;
1429*53ee8cc1Swenshuai.xi         case 11:
1430*53ee8cc1Swenshuai.xi             *peIsdbtTDI = E_ISDBT_8K_TDI_4;
1431*53ee8cc1Swenshuai.xi             break;
1432*53ee8cc1Swenshuai.xi         default:
1433*53ee8cc1Swenshuai.xi             *peIsdbtTDI = E_ISDBT_TDI_INVALID;
1434*53ee8cc1Swenshuai.xi             break;
1435*53ee8cc1Swenshuai.xi     }
1436*53ee8cc1Swenshuai.xi 
1437*53ee8cc1Swenshuai.xi     return bRet;
1438*53ee8cc1Swenshuai.xi }
1439*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_GetSignalFFTValue(EN_ISDBT_FFT_VAL * peIsdbtFFT)1440*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetSignalFFTValue(EN_ISDBT_FFT_VAL *peIsdbtFFT)
1441*53ee8cc1Swenshuai.xi {
1442*53ee8cc1Swenshuai.xi     MS_BOOL bRet = TRUE;
1443*53ee8cc1Swenshuai.xi     MS_U8 u8Data = 0;
1444*53ee8cc1Swenshuai.xi     MS_U8 u8Mode = 0;
1445*53ee8cc1Swenshuai.xi 
1446*53ee8cc1Swenshuai.xi     // [5:4]  reg_mcd_out_mode
1447*53ee8cc1Swenshuai.xi     // output mode  -> 00: 2k
1448*53ee8cc1Swenshuai.xi     //                         01: 4k
1449*53ee8cc1Swenshuai.xi     //                         10: 8k
1450*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_TDP_REG_BASE+0x34*2, &u8Data);
1451*53ee8cc1Swenshuai.xi 
1452*53ee8cc1Swenshuai.xi     u8Mode  = (u8Data >> 4) & 0x03;
1453*53ee8cc1Swenshuai.xi 
1454*53ee8cc1Swenshuai.xi     switch (u8Mode)
1455*53ee8cc1Swenshuai.xi     {
1456*53ee8cc1Swenshuai.xi         case 0:
1457*53ee8cc1Swenshuai.xi             *peIsdbtFFT = E_ISDBT_FFT_2K;
1458*53ee8cc1Swenshuai.xi             break;
1459*53ee8cc1Swenshuai.xi         case 1:
1460*53ee8cc1Swenshuai.xi             *peIsdbtFFT = E_ISDBT_FFT_4K;
1461*53ee8cc1Swenshuai.xi             break;
1462*53ee8cc1Swenshuai.xi         case 2:
1463*53ee8cc1Swenshuai.xi             *peIsdbtFFT = E_ISDBT_FFT_8K;
1464*53ee8cc1Swenshuai.xi             break;
1465*53ee8cc1Swenshuai.xi         default:
1466*53ee8cc1Swenshuai.xi             *peIsdbtFFT = E_ISDBT_FFT_INVALID;
1467*53ee8cc1Swenshuai.xi             break;
1468*53ee8cc1Swenshuai.xi     }
1469*53ee8cc1Swenshuai.xi 
1470*53ee8cc1Swenshuai.xi     return bRet;
1471*53ee8cc1Swenshuai.xi }
1472*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_GetSignalModulation(EN_ISDBT_Layer eLayerIndex,EN_ISDBT_CONSTEL_TYPE * peIsdbtConstellation)1473*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetSignalModulation(EN_ISDBT_Layer eLayerIndex, EN_ISDBT_CONSTEL_TYPE *peIsdbtConstellation)
1474*53ee8cc1Swenshuai.xi {
1475*53ee8cc1Swenshuai.xi     MS_BOOL bRet = TRUE;
1476*53ee8cc1Swenshuai.xi     MS_U8 u8Data = 0;
1477*53ee8cc1Swenshuai.xi     MS_U8 u8QAM = 0;
1478*53ee8cc1Swenshuai.xi 
1479*53ee8cc1Swenshuai.xi     switch(eLayerIndex)
1480*53ee8cc1Swenshuai.xi     {
1481*53ee8cc1Swenshuai.xi         case E_ISDBT_Layer_A:
1482*53ee8cc1Swenshuai.xi             // [6:4] reg_tmcc_cur_carrier_modulation_a
1483*53ee8cc1Swenshuai.xi             bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE+0x04*2, &u8Data);
1484*53ee8cc1Swenshuai.xi             u8QAM = (u8Data >> 4) & 0x07;
1485*53ee8cc1Swenshuai.xi             break;
1486*53ee8cc1Swenshuai.xi         case E_ISDBT_Layer_B:
1487*53ee8cc1Swenshuai.xi             // [6:4] reg_tmcc_cur_carrier_modulation_b
1488*53ee8cc1Swenshuai.xi             bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE+0x05*2, &u8Data);
1489*53ee8cc1Swenshuai.xi             u8QAM = (u8Data >> 4) & 0x07;
1490*53ee8cc1Swenshuai.xi             break;
1491*53ee8cc1Swenshuai.xi         case E_ISDBT_Layer_C:
1492*53ee8cc1Swenshuai.xi             // [6:4] reg_tmcc_cur_carrier_modulation_c
1493*53ee8cc1Swenshuai.xi             bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE+0x06*2, &u8Data);
1494*53ee8cc1Swenshuai.xi             u8QAM = (u8Data >> 4) & 0x07;
1495*53ee8cc1Swenshuai.xi             break;
1496*53ee8cc1Swenshuai.xi         default:
1497*53ee8cc1Swenshuai.xi             u8QAM = 15;
1498*53ee8cc1Swenshuai.xi             break;
1499*53ee8cc1Swenshuai.xi     }
1500*53ee8cc1Swenshuai.xi 
1501*53ee8cc1Swenshuai.xi     switch(u8QAM)
1502*53ee8cc1Swenshuai.xi     {
1503*53ee8cc1Swenshuai.xi         case 0:
1504*53ee8cc1Swenshuai.xi             *peIsdbtConstellation = E_ISDBT_DQPSK;
1505*53ee8cc1Swenshuai.xi             break;
1506*53ee8cc1Swenshuai.xi         case 1:
1507*53ee8cc1Swenshuai.xi             *peIsdbtConstellation = E_ISDBT_QPSK;
1508*53ee8cc1Swenshuai.xi             break;
1509*53ee8cc1Swenshuai.xi         case 2:
1510*53ee8cc1Swenshuai.xi             *peIsdbtConstellation = E_ISDBT_16QAM;
1511*53ee8cc1Swenshuai.xi             break;
1512*53ee8cc1Swenshuai.xi         case 3:
1513*53ee8cc1Swenshuai.xi             *peIsdbtConstellation = E_ISDBT_64QAM;
1514*53ee8cc1Swenshuai.xi             break;
1515*53ee8cc1Swenshuai.xi         default:
1516*53ee8cc1Swenshuai.xi             *peIsdbtConstellation = E_ISDBT_QAM_INVALID;
1517*53ee8cc1Swenshuai.xi             break;
1518*53ee8cc1Swenshuai.xi     }
1519*53ee8cc1Swenshuai.xi 
1520*53ee8cc1Swenshuai.xi     return bRet;
1521*53ee8cc1Swenshuai.xi }
1522*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_ReadIFAGC(void)1523*53ee8cc1Swenshuai.xi static MS_U8 _HAL_INTERN_ISDBT_ReadIFAGC(void)
1524*53ee8cc1Swenshuai.xi {
1525*53ee8cc1Swenshuai.xi     MS_U8 data = 0;
1526*53ee8cc1Swenshuai.xi 
1527*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x28FD, &data);
1528*53ee8cc1Swenshuai.xi 
1529*53ee8cc1Swenshuai.xi     return data;
1530*53ee8cc1Swenshuai.xi }
1531*53ee8cc1Swenshuai.xi 
1532*53ee8cc1Swenshuai.xi #ifdef UTPA2
_HAL_INTERN_ISDBT_GetFreqOffset(MS_U8 * pFFT_Mode,MS_S32 * pTdCfoRegValue,MS_S32 * pFdCfoRegValue,MS_S16 * pIcfoRegValue)1533*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetFreqOffset(MS_U8 *pFFT_Mode, MS_S32 *pTdCfoRegValue, MS_S32 *pFdCfoRegValue, MS_S16 *pIcfoRegValue)
1534*53ee8cc1Swenshuai.xi #else
1535*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetFreqOffset(float *pFreqOff)
1536*53ee8cc1Swenshuai.xi #endif
1537*53ee8cc1Swenshuai.xi {
1538*53ee8cc1Swenshuai.xi     MS_BOOL bRet = TRUE;
1539*53ee8cc1Swenshuai.xi     MS_U8   u8Data = 0;
1540*53ee8cc1Swenshuai.xi     MS_S32  s32TdCfoRegValue = 0;
1541*53ee8cc1Swenshuai.xi     MS_S32  s32FdCfoRegValue = 0;
1542*53ee8cc1Swenshuai.xi     MS_S16  s16IcfoRegValue = 0;
1543*53ee8cc1Swenshuai.xi     #ifndef UTPA2
1544*53ee8cc1Swenshuai.xi     float   fTdCfoFreq = 0.0;
1545*53ee8cc1Swenshuai.xi     float   fICfoFreq = 0.0;
1546*53ee8cc1Swenshuai.xi     float   fFdCfoFreq = 0.0;
1547*53ee8cc1Swenshuai.xi     #endif
1548*53ee8cc1Swenshuai.xi 
1549*53ee8cc1Swenshuai.xi     //Get TD CFO
1550*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_TDP_REG_BASE + 0x04, &u8Data);   //0x02 * 2
1551*53ee8cc1Swenshuai.xi     bRet &= _MBX_WriteReg(ISDBT_TDP_REG_BASE + 0x04, (u8Data|0x01));
1552*53ee8cc1Swenshuai.xi 
1553*53ee8cc1Swenshuai.xi     //read td_freq_error
1554*53ee8cc1Swenshuai.xi     //Read <29,38>
1555*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_TDP_REG_BASE + 0x8A, &u8Data);   //0x45 * 2
1556*53ee8cc1Swenshuai.xi     s32TdCfoRegValue = u8Data;
1557*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_TDP_REG_BASE + 0x8B, &u8Data);   //0x45 * 2 + 1
1558*53ee8cc1Swenshuai.xi     s32TdCfoRegValue |= u8Data << 8;
1559*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_TDP_REG_BASE + 0x8C, &u8Data);   //0x46 * 2
1560*53ee8cc1Swenshuai.xi     s32TdCfoRegValue = u8Data << 16;
1561*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_TDP_REG_BASE + 0x8D, &u8Data);   //0x46 * 2 + 1
1562*53ee8cc1Swenshuai.xi     s32TdCfoRegValue |= u8Data << 24;
1563*53ee8cc1Swenshuai.xi 
1564*53ee8cc1Swenshuai.xi     if (u8Data >= 0x10)
1565*53ee8cc1Swenshuai.xi         s32TdCfoRegValue = 0xE0000000 | s32TdCfoRegValue;
1566*53ee8cc1Swenshuai.xi 
1567*53ee8cc1Swenshuai.xi     s32TdCfoRegValue >>=4;
1568*53ee8cc1Swenshuai.xi 
1569*53ee8cc1Swenshuai.xi     //TD_cfo_Hz = RegCfoTd * fb
1570*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_TDP_REG_BASE + 0x04, &u8Data);   //0x02 * 2
1571*53ee8cc1Swenshuai.xi     bRet &= _MBX_WriteReg(ISDBT_TDP_REG_BASE + 0x04, (u8Data&~0x01));
1572*53ee8cc1Swenshuai.xi 
1573*53ee8cc1Swenshuai.xi     #ifndef UTPA2
1574*53ee8cc1Swenshuai.xi     fTdCfoFreq = ((float)s32TdCfoRegValue) / 17179869184.0; //<25,34>
1575*53ee8cc1Swenshuai.xi     fTdCfoFreq = fTdCfoFreq * 8126980.0;
1576*53ee8cc1Swenshuai.xi     #endif
1577*53ee8cc1Swenshuai.xi 
1578*53ee8cc1Swenshuai.xi     //Get FD CFO
1579*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0xFE, &u8Data);   //0x7f * 2
1580*53ee8cc1Swenshuai.xi     bRet &= _MBX_WriteReg(ISDBT_FDP_REG_BASE + 0xFE, (u8Data|0x01));
1581*53ee8cc1Swenshuai.xi     //load
1582*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0xFF, &u8Data);   //0x7f * 2 + 1
1583*53ee8cc1Swenshuai.xi     bRet &= _MBX_WriteReg(ISDBT_FDP_REG_BASE + 0xFF, (u8Data|0x01));
1584*53ee8cc1Swenshuai.xi 
1585*53ee8cc1Swenshuai.xi     //read CFO_KI
1586*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0x5E, &u8Data);   //0x2F * 2
1587*53ee8cc1Swenshuai.xi     s32FdCfoRegValue = u8Data;
1588*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0x5F, &u8Data);   //0x2F * 2 + 1
1589*53ee8cc1Swenshuai.xi     s32FdCfoRegValue |= u8Data << 8;
1590*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0x60, &u8Data);   //0x30 * 2
1591*53ee8cc1Swenshuai.xi     s32FdCfoRegValue |= u8Data << 16;
1592*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0x61, &u8Data);   //0x30 * 2
1593*53ee8cc1Swenshuai.xi     s32FdCfoRegValue |= u8Data << 24;
1594*53ee8cc1Swenshuai.xi 
1595*53ee8cc1Swenshuai.xi     if(u8Data >= 0x01)
1596*53ee8cc1Swenshuai.xi         s32FdCfoRegValue = 0xFE000000 | s32FdCfoRegValue;
1597*53ee8cc1Swenshuai.xi 
1598*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0xFE, &u8Data);   //0x7f * 2
1599*53ee8cc1Swenshuai.xi     bRet &= _MBX_WriteReg(ISDBT_FDP_REG_BASE + 0xFE, (u8Data&~0x01));
1600*53ee8cc1Swenshuai.xi     //load
1601*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0xFF, &u8Data);   //0x7f * 2 + 1
1602*53ee8cc1Swenshuai.xi     bRet &= _MBX_WriteReg(ISDBT_FDP_REG_BASE + 0xFF, (u8Data|0x01));
1603*53ee8cc1Swenshuai.xi 
1604*53ee8cc1Swenshuai.xi     #ifndef UTPA2
1605*53ee8cc1Swenshuai.xi     fFdCfoFreq = ((float)s32FdCfoRegValue) / 17179869184.0;
1606*53ee8cc1Swenshuai.xi     fFdCfoFreq = fFdCfoFreq * 8126980.0;
1607*53ee8cc1Swenshuai.xi     #endif
1608*53ee8cc1Swenshuai.xi 
1609*53ee8cc1Swenshuai.xi     //Get ICFO
1610*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0x5C, &u8Data);   //0x2E * 2
1611*53ee8cc1Swenshuai.xi     s16IcfoRegValue = u8Data;
1612*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0x5D, &u8Data);   //0x2E * 2 + 1
1613*53ee8cc1Swenshuai.xi     s16IcfoRegValue |= u8Data << 8;
1614*53ee8cc1Swenshuai.xi     s16IcfoRegValue = (s16IcfoRegValue >> 4) & 0x07FF;
1615*53ee8cc1Swenshuai.xi 
1616*53ee8cc1Swenshuai.xi     if(s16IcfoRegValue >= 0x400)
1617*53ee8cc1Swenshuai.xi         s16IcfoRegValue = s16IcfoRegValue | 0xFFFFF800;
1618*53ee8cc1Swenshuai.xi 
1619*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_TDP_REG_BASE + 0x68, &u8Data);   //0x34 * 2
1620*53ee8cc1Swenshuai.xi 
1621*53ee8cc1Swenshuai.xi     #ifdef UTPA2
1622*53ee8cc1Swenshuai.xi     *pFFT_Mode = u8Data;
1623*53ee8cc1Swenshuai.xi     *pTdCfoRegValue = s32TdCfoRegValue;
1624*53ee8cc1Swenshuai.xi     *pFdCfoRegValue = s32TdCfoRegValue;
1625*53ee8cc1Swenshuai.xi     *pIcfoRegValue = s16IcfoRegValue;
1626*53ee8cc1Swenshuai.xi     #else
1627*53ee8cc1Swenshuai.xi     if((u8Data & 0x30) == 0x0000) // 2k
1628*53ee8cc1Swenshuai.xi         fICfoFreq = (float)s16IcfoRegValue*250000.0/63.0;
1629*53ee8cc1Swenshuai.xi     else if((u8Data & 0x0030) == 0x0010)	// 4k
1630*53ee8cc1Swenshuai.xi         fICfoFreq = (float)s16IcfoRegValue*125000.0/63.0;
1631*53ee8cc1Swenshuai.xi     else //if(u16data & 0x0030 == 0x0020) // 8k
1632*53ee8cc1Swenshuai.xi         fICfoFreq = (float)s16IcfoRegValue*125000.0/126.0;
1633*53ee8cc1Swenshuai.xi 
1634*53ee8cc1Swenshuai.xi     *pFreqOff = fTdCfoFreq + fFdCfoFreq + fICfoFreq;
1635*53ee8cc1Swenshuai.xi 
1636*53ee8cc1Swenshuai.xi     HAL_INTERN_ISDBT_DBINFO(printf("Total CFO value = %f\n", *pFreqOff));
1637*53ee8cc1Swenshuai.xi     #endif
1638*53ee8cc1Swenshuai.xi 
1639*53ee8cc1Swenshuai.xi     return bRet;
1640*53ee8cc1Swenshuai.xi }
1641*53ee8cc1Swenshuai.xi 
1642*53ee8cc1Swenshuai.xi #ifdef UTPA2
_HAL_INTERN_ISDBT_GetPreViterbiBer(EN_ISDBT_Layer eLayerIndex,MS_U32 * pBerValue,MS_U16 * pBerPeriod)1643*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetPreViterbiBer(EN_ISDBT_Layer eLayerIndex, MS_U32 *pBerValue, MS_U16 *pBerPeriod )
1644*53ee8cc1Swenshuai.xi #else
1645*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetPreViterbiBer(EN_ISDBT_Layer eLayerIndex, float *pfber)
1646*53ee8cc1Swenshuai.xi #endif
1647*53ee8cc1Swenshuai.xi {
1648*53ee8cc1Swenshuai.xi     MS_BOOL bRet = TRUE;
1649*53ee8cc1Swenshuai.xi     MS_U8   u8Data = 0;
1650*53ee8cc1Swenshuai.xi     MS_U16  u16BerValue = 0;
1651*53ee8cc1Swenshuai.xi     MS_U32  u32BerPeriod = 0;
1652*53ee8cc1Swenshuai.xi 
1653*53ee8cc1Swenshuai.xi     // reg_rd_freezeber
1654*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x60, &u8Data);
1655*53ee8cc1Swenshuai.xi     bRet &= _MBX_WriteReg(ISDBT_OUTER_REG_BASE + 0x60, u8Data|0x08);
1656*53ee8cc1Swenshuai.xi 
1657*53ee8cc1Swenshuai.xi     if (eLayerIndex == E_ISDBT_Layer_A)
1658*53ee8cc1Swenshuai.xi     {
1659*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x90, &u8Data);  //0x48 * 2
1660*53ee8cc1Swenshuai.xi         u16BerValue=u8Data;
1661*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x91, &u8Data);  //0x48 * 2+1
1662*53ee8cc1Swenshuai.xi         u16BerValue |= (u8Data << 8);
1663*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x76, &u8Data); //0x3b * 2
1664*53ee8cc1Swenshuai.xi         u32BerPeriod = (u8Data&0x3F);
1665*53ee8cc1Swenshuai.xi         u32BerPeriod <<= 16;
1666*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x70, &u8Data); //0x38 * 2
1667*53ee8cc1Swenshuai.xi         u32BerPeriod |= u8Data;
1668*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x70, &u8Data); //0x38 * 2 +1
1669*53ee8cc1Swenshuai.xi         u32BerPeriod |= (u8Data << 8);
1670*53ee8cc1Swenshuai.xi     }
1671*53ee8cc1Swenshuai.xi     else if (eLayerIndex == E_ISDBT_Layer_B)
1672*53ee8cc1Swenshuai.xi     {
1673*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x92, &u8Data);  //0x49 * 2
1674*53ee8cc1Swenshuai.xi         u16BerValue=u8Data;
1675*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x93, &u8Data);  //0x49 * 2+1
1676*53ee8cc1Swenshuai.xi         u16BerValue |= (u8Data << 8);
1677*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x77, &u8Data); //0x3b * 2 + 1
1678*53ee8cc1Swenshuai.xi         u32BerPeriod = (u8Data&0x3F);
1679*53ee8cc1Swenshuai.xi         u32BerPeriod <<= 16;
1680*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x72, &u8Data); //0x39 * 2
1681*53ee8cc1Swenshuai.xi         u32BerPeriod |= u8Data;
1682*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x73, &u8Data); //0x39 * 2 +1
1683*53ee8cc1Swenshuai.xi         u32BerPeriod |= (u8Data << 8);
1684*53ee8cc1Swenshuai.xi     }
1685*53ee8cc1Swenshuai.xi     else if (eLayerIndex == E_ISDBT_Layer_C)
1686*53ee8cc1Swenshuai.xi     {
1687*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x94, &u8Data);  //0x4A * 2
1688*53ee8cc1Swenshuai.xi         u16BerValue=u8Data;
1689*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x95, &u8Data);  //0x4A * 2+1
1690*53ee8cc1Swenshuai.xi         u16BerValue |= (u8Data << 8);
1691*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x78, &u8Data); //0x3C
1692*53ee8cc1Swenshuai.xi         u32BerPeriod = (u8Data&0x003F);
1693*53ee8cc1Swenshuai.xi         u32BerPeriod <<= 16;
1694*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x74, &u8Data); //0x3A * 2
1695*53ee8cc1Swenshuai.xi         u32BerPeriod |= u8Data;
1696*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x75, &u8Data); //0x3A * 2 +1
1697*53ee8cc1Swenshuai.xi         u32BerPeriod |= (u8Data << 8);
1698*53ee8cc1Swenshuai.xi     }
1699*53ee8cc1Swenshuai.xi     else
1700*53ee8cc1Swenshuai.xi     {
1701*53ee8cc1Swenshuai.xi         HAL_INTERN_ISDBT_DBINFO(printf("Please select correct Layer\n"));
1702*53ee8cc1Swenshuai.xi         bRet = FALSE;
1703*53ee8cc1Swenshuai.xi     }
1704*53ee8cc1Swenshuai.xi 
1705*53ee8cc1Swenshuai.xi     // reg_rd_freezeber
1706*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x60, &u8Data);
1707*53ee8cc1Swenshuai.xi     bRet &= _MBX_WriteReg(ISDBT_OUTER_REG_BASE + 0x60, (u8Data&~0x08));
1708*53ee8cc1Swenshuai.xi 
1709*53ee8cc1Swenshuai.xi     u32BerPeriod <<= 8; // *256
1710*53ee8cc1Swenshuai.xi 
1711*53ee8cc1Swenshuai.xi     if(u32BerPeriod == 0) u32BerPeriod = 1;
1712*53ee8cc1Swenshuai.xi 
1713*53ee8cc1Swenshuai.xi     #ifdef UTPA2
1714*53ee8cc1Swenshuai.xi     *pBerPeriod = u32BerPeriod;
1715*53ee8cc1Swenshuai.xi     *pBerValue = u16BerValue;
1716*53ee8cc1Swenshuai.xi     #else
1717*53ee8cc1Swenshuai.xi     *pfber = (float)u16BerValue/u32BerPeriod;
1718*53ee8cc1Swenshuai.xi     HAL_INTERN_ISDBT_DBINFO(printf("Layer: 0x%x, Pre-Ber = %e\n", eLayerIndex, *pfber));
1719*53ee8cc1Swenshuai.xi     #endif
1720*53ee8cc1Swenshuai.xi 
1721*53ee8cc1Swenshuai.xi     return bRet;
1722*53ee8cc1Swenshuai.xi }
1723*53ee8cc1Swenshuai.xi 
1724*53ee8cc1Swenshuai.xi #ifdef UTPA2
_HAL_INTERN_ISDBT_GetPostViterbiBer(EN_ISDBT_Layer eLayerIndex,MS_U32 * pBerValue,MS_U16 * pBerPeriod)1725*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetPostViterbiBer(EN_ISDBT_Layer eLayerIndex, MS_U32 *pBerValue, MS_U16 *pBerPeriod )
1726*53ee8cc1Swenshuai.xi #else
1727*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetPostViterbiBer(EN_ISDBT_Layer eLayerIndex, float *pfber)
1728*53ee8cc1Swenshuai.xi #endif
1729*53ee8cc1Swenshuai.xi {
1730*53ee8cc1Swenshuai.xi     MS_BOOL bRet = TRUE;
1731*53ee8cc1Swenshuai.xi     MS_U8   u8Data = 0;
1732*53ee8cc1Swenshuai.xi     MS_U8   u8FrzData = 0;
1733*53ee8cc1Swenshuai.xi     MS_U32  u32BerValue = 0;
1734*53ee8cc1Swenshuai.xi     MS_U16  u16BerPeriod = 0;
1735*53ee8cc1Swenshuai.xi 
1736*53ee8cc1Swenshuai.xi     // reg_rd_freezeber
1737*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x01*2+1, &u8FrzData);
1738*53ee8cc1Swenshuai.xi     u8Data = u8FrzData | 0x01;
1739*53ee8cc1Swenshuai.xi     bRet &= _MBX_WriteReg(ISDBT_OUTER_REG_BASE+0x01*2+1, u8Data);
1740*53ee8cc1Swenshuai.xi 
1741*53ee8cc1Swenshuai.xi     if (eLayerIndex == E_ISDBT_Layer_A)
1742*53ee8cc1Swenshuai.xi     {
1743*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x14, &u8Data);  //0x0A * 2
1744*53ee8cc1Swenshuai.xi         u32BerValue = u8Data;
1745*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x15, &u8Data);  //0x0A * 2+1
1746*53ee8cc1Swenshuai.xi         u32BerValue |= u8Data << 8;
1747*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x16, &u8Data);  //0x0B * 2
1748*53ee8cc1Swenshuai.xi         u32BerValue |= u8Data << 16;
1749*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x17, &u8Data);  //0x0B * 2+1
1750*53ee8cc1Swenshuai.xi         u32BerValue |= u8Data << 24;
1751*53ee8cc1Swenshuai.xi 
1752*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x0A, &u8Data);  //0x05 * 2
1753*53ee8cc1Swenshuai.xi         u16BerPeriod = u8Data;
1754*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x0B, &u8Data);  //0x05 * 2+1
1755*53ee8cc1Swenshuai.xi         u16BerPeriod |= u8Data << 8;
1756*53ee8cc1Swenshuai.xi     }
1757*53ee8cc1Swenshuai.xi     else if (eLayerIndex == E_ISDBT_Layer_B)
1758*53ee8cc1Swenshuai.xi     {
1759*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x46, &u8Data);  //0x23 * 2
1760*53ee8cc1Swenshuai.xi         u32BerValue = u8Data;
1761*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x47, &u8Data);  //0x23 * 2+1
1762*53ee8cc1Swenshuai.xi         u32BerValue |= u8Data << 8;
1763*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x48, &u8Data);  //0x24 * 2
1764*53ee8cc1Swenshuai.xi         u32BerValue |= u8Data << 16;
1765*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x49, &u8Data);  //0x24 * 2+1
1766*53ee8cc1Swenshuai.xi         u32BerValue |= u8Data << 24;
1767*53ee8cc1Swenshuai.xi 
1768*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x3A, &u8Data);  //0x1d * 2
1769*53ee8cc1Swenshuai.xi         u16BerPeriod = u8Data;
1770*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x3B, &u8Data);  //0x1d * 2+1
1771*53ee8cc1Swenshuai.xi         u16BerPeriod |= u8Data << 8;
1772*53ee8cc1Swenshuai.xi     }
1773*53ee8cc1Swenshuai.xi     else if (eLayerIndex == E_ISDBT_Layer_C)
1774*53ee8cc1Swenshuai.xi     {
1775*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x88, &u8Data);  //0x44 * 2
1776*53ee8cc1Swenshuai.xi         u32BerValue = u8Data;
1777*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x89, &u8Data);  //0x44 * 2+1
1778*53ee8cc1Swenshuai.xi         u32BerValue |= u8Data << 8;
1779*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x8A, &u8Data);  //0x45 * 2
1780*53ee8cc1Swenshuai.xi         u32BerValue |= u8Data << 16;
1781*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x8B, &u8Data);  //0x45 * 2+1
1782*53ee8cc1Swenshuai.xi         u32BerValue |= u8Data << 24;
1783*53ee8cc1Swenshuai.xi 
1784*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x3E, &u8Data);  //0x1f * 2
1785*53ee8cc1Swenshuai.xi         u16BerPeriod = u8Data;
1786*53ee8cc1Swenshuai.xi         bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE + 0x3F, &u8Data);  //0x1d * 2+1
1787*53ee8cc1Swenshuai.xi         u16BerPeriod |= u8Data << 8;
1788*53ee8cc1Swenshuai.xi     }
1789*53ee8cc1Swenshuai.xi     else
1790*53ee8cc1Swenshuai.xi     {
1791*53ee8cc1Swenshuai.xi         HAL_INTERN_ISDBT_DBINFO(printf("Please select correct Layer\n"));
1792*53ee8cc1Swenshuai.xi         bRet = FALSE;
1793*53ee8cc1Swenshuai.xi     }
1794*53ee8cc1Swenshuai.xi 
1795*53ee8cc1Swenshuai.xi     // reg_rd_freezeber
1796*53ee8cc1Swenshuai.xi     bRet &= _MBX_WriteReg(ISDBT_OUTER_REG_BASE+0x01*2+1, u8FrzData);
1797*53ee8cc1Swenshuai.xi 
1798*53ee8cc1Swenshuai.xi     if(u16BerPeriod == 0) u16BerPeriod = 1;
1799*53ee8cc1Swenshuai.xi 
1800*53ee8cc1Swenshuai.xi     #ifdef UTPA2
1801*53ee8cc1Swenshuai.xi     *pBerPeriod = u16BerPeriod;
1802*53ee8cc1Swenshuai.xi     *pBerValue = u32BerValue;
1803*53ee8cc1Swenshuai.xi     #else
1804*53ee8cc1Swenshuai.xi     *pfber = (float)u32BerValue/u16BerPeriod/(128.0*188.0*8.0);
1805*53ee8cc1Swenshuai.xi     HAL_INTERN_ISDBT_DBINFO(printf("Layer: 0x%x, Post-Ber = %e\n", eLayerIndex, *pfber));
1806*53ee8cc1Swenshuai.xi     #endif
1807*53ee8cc1Swenshuai.xi     return bRet;
1808*53ee8cc1Swenshuai.xi }
1809*53ee8cc1Swenshuai.xi 
1810*53ee8cc1Swenshuai.xi #ifndef UTPA2
_HAL_INTERN_ISDBT_GetSignalQualityOfLayerA(void)1811*53ee8cc1Swenshuai.xi static MS_U16 _HAL_INTERN_ISDBT_GetSignalQualityOfLayerA(void)
1812*53ee8cc1Swenshuai.xi {
1813*53ee8cc1Swenshuai.xi     float fber;
1814*53ee8cc1Swenshuai.xi     MS_BOOL bRet = TRUE;
1815*53ee8cc1Swenshuai.xi     EN_ISDBT_Layer eLayerIndex;
1816*53ee8cc1Swenshuai.xi     MS_U16 u16SQI;
1817*53ee8cc1Swenshuai.xi 
1818*53ee8cc1Swenshuai.xi     // Tmp solution
1819*53ee8cc1Swenshuai.xi     eLayerIndex = E_ISDBT_Layer_A;
1820*53ee8cc1Swenshuai.xi 
1821*53ee8cc1Swenshuai.xi     if(_HAL_INTERN_ISDBT_Check_FEC_Lock() == FALSE)
1822*53ee8cc1Swenshuai.xi     {
1823*53ee8cc1Swenshuai.xi         //printf("Dan Demod unlock!!!\n");
1824*53ee8cc1Swenshuai.xi         u16SQI = 0;
1825*53ee8cc1Swenshuai.xi     }
1826*53ee8cc1Swenshuai.xi     else
1827*53ee8cc1Swenshuai.xi     {
1828*53ee8cc1Swenshuai.xi         // Part 1: get ber value from demod.
1829*53ee8cc1Swenshuai.xi         bRet &= _HAL_INTERN_ISDBT_GetPostViterbiBer(eLayerIndex, &fber);
1830*53ee8cc1Swenshuai.xi 
1831*53ee8cc1Swenshuai.xi         u16SQI = _CALCULATE_SQI(fber);
1832*53ee8cc1Swenshuai.xi     }
1833*53ee8cc1Swenshuai.xi 
1834*53ee8cc1Swenshuai.xi     //printf("dan SQI = %d\n", SQI);
1835*53ee8cc1Swenshuai.xi     return u16SQI;
1836*53ee8cc1Swenshuai.xi }
1837*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_GetSignalQualityOfLayerB(void)1838*53ee8cc1Swenshuai.xi static MS_U16 _HAL_INTERN_ISDBT_GetSignalQualityOfLayerB(void)
1839*53ee8cc1Swenshuai.xi {
1840*53ee8cc1Swenshuai.xi     float fber;
1841*53ee8cc1Swenshuai.xi     MS_BOOL bRet = TRUE;
1842*53ee8cc1Swenshuai.xi     EN_ISDBT_Layer eLayerIndex;
1843*53ee8cc1Swenshuai.xi     MS_U16 u16SQI;
1844*53ee8cc1Swenshuai.xi 
1845*53ee8cc1Swenshuai.xi     // Tmp solution
1846*53ee8cc1Swenshuai.xi     eLayerIndex = E_ISDBT_Layer_B;
1847*53ee8cc1Swenshuai.xi 
1848*53ee8cc1Swenshuai.xi     if(_HAL_INTERN_ISDBT_Check_FEC_Lock() == FALSE)
1849*53ee8cc1Swenshuai.xi     {
1850*53ee8cc1Swenshuai.xi         //printf("Dan Demod unlock!!!\n");
1851*53ee8cc1Swenshuai.xi         u16SQI = 0;
1852*53ee8cc1Swenshuai.xi     }
1853*53ee8cc1Swenshuai.xi     else
1854*53ee8cc1Swenshuai.xi     {
1855*53ee8cc1Swenshuai.xi         // Part 1: get ber value from demod.
1856*53ee8cc1Swenshuai.xi         bRet &= _HAL_INTERN_ISDBT_GetPostViterbiBer(eLayerIndex, &fber);
1857*53ee8cc1Swenshuai.xi 
1858*53ee8cc1Swenshuai.xi         u16SQI = _CALCULATE_SQI(fber);
1859*53ee8cc1Swenshuai.xi     }
1860*53ee8cc1Swenshuai.xi 
1861*53ee8cc1Swenshuai.xi     //printf("dan SQI = %d\n", SQI);
1862*53ee8cc1Swenshuai.xi     return u16SQI;
1863*53ee8cc1Swenshuai.xi }
1864*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_GetSignalQualityOfLayerC(void)1865*53ee8cc1Swenshuai.xi static MS_U16 _HAL_INTERN_ISDBT_GetSignalQualityOfLayerC(void)
1866*53ee8cc1Swenshuai.xi {
1867*53ee8cc1Swenshuai.xi     float fber;
1868*53ee8cc1Swenshuai.xi     MS_BOOL bRet = TRUE;
1869*53ee8cc1Swenshuai.xi     EN_ISDBT_Layer eLayerIndex;
1870*53ee8cc1Swenshuai.xi     MS_U16 u16SQI;
1871*53ee8cc1Swenshuai.xi 
1872*53ee8cc1Swenshuai.xi     // Tmp solution
1873*53ee8cc1Swenshuai.xi     eLayerIndex = E_ISDBT_Layer_C;
1874*53ee8cc1Swenshuai.xi 
1875*53ee8cc1Swenshuai.xi     if(_HAL_INTERN_ISDBT_Check_FEC_Lock() == FALSE)
1876*53ee8cc1Swenshuai.xi     {
1877*53ee8cc1Swenshuai.xi         //printf("Dan Demod unlock!!!\n");
1878*53ee8cc1Swenshuai.xi         u16SQI = 0;
1879*53ee8cc1Swenshuai.xi     }
1880*53ee8cc1Swenshuai.xi     else
1881*53ee8cc1Swenshuai.xi     {
1882*53ee8cc1Swenshuai.xi         // Part 1: get ber value from demod.
1883*53ee8cc1Swenshuai.xi         bRet &= _HAL_INTERN_ISDBT_GetPostViterbiBer(eLayerIndex, &fber);
1884*53ee8cc1Swenshuai.xi 
1885*53ee8cc1Swenshuai.xi         u16SQI = _CALCULATE_SQI(fber);
1886*53ee8cc1Swenshuai.xi     }
1887*53ee8cc1Swenshuai.xi 
1888*53ee8cc1Swenshuai.xi     //printf("dan SQI = %d\n", SQI);
1889*53ee8cc1Swenshuai.xi     return u16SQI;
1890*53ee8cc1Swenshuai.xi }
1891*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_GetSignalQualityOfLayerCombine(void)1892*53ee8cc1Swenshuai.xi static MS_U16 _HAL_INTERN_ISDBT_GetSignalQualityOfLayerCombine(void)
1893*53ee8cc1Swenshuai.xi {
1894*53ee8cc1Swenshuai.xi     MS_S8  s8LayerAValue = 0, s8LayerBValue = 0, s8LayerCValue = 0;
1895*53ee8cc1Swenshuai.xi     MS_U16 u16SQI;
1896*53ee8cc1Swenshuai.xi     EN_ISDBT_Layer eLayerIndex;
1897*53ee8cc1Swenshuai.xi     EN_ISDBT_CONSTEL_TYPE eIsdbtConstellationA, eIsdbtConstellationB, eIsdbtConstellationC;
1898*53ee8cc1Swenshuai.xi 
1899*53ee8cc1Swenshuai.xi     //Get modulation of each layer
1900*53ee8cc1Swenshuai.xi     eLayerIndex = E_ISDBT_Layer_A;
1901*53ee8cc1Swenshuai.xi     _HAL_INTERN_ISDBT_GetSignalModulation(eLayerIndex, &eIsdbtConstellationA);
1902*53ee8cc1Swenshuai.xi     eLayerIndex = E_ISDBT_Layer_B;
1903*53ee8cc1Swenshuai.xi     _HAL_INTERN_ISDBT_GetSignalModulation(eLayerIndex, &eIsdbtConstellationB);
1904*53ee8cc1Swenshuai.xi     eLayerIndex = E_ISDBT_Layer_C;
1905*53ee8cc1Swenshuai.xi     _HAL_INTERN_ISDBT_GetSignalModulation(eLayerIndex, &eIsdbtConstellationC);
1906*53ee8cc1Swenshuai.xi 
1907*53ee8cc1Swenshuai.xi     if (eIsdbtConstellationA != E_ISDBT_QAM_INVALID)
1908*53ee8cc1Swenshuai.xi         s8LayerAValue = (MS_S8)eIsdbtConstellationA;
1909*53ee8cc1Swenshuai.xi     else
1910*53ee8cc1Swenshuai.xi         s8LayerAValue = -1;
1911*53ee8cc1Swenshuai.xi 
1912*53ee8cc1Swenshuai.xi     if (eIsdbtConstellationB != E_ISDBT_QAM_INVALID)
1913*53ee8cc1Swenshuai.xi         s8LayerBValue = (MS_S8)eIsdbtConstellationB;
1914*53ee8cc1Swenshuai.xi     else
1915*53ee8cc1Swenshuai.xi         s8LayerBValue = -1;
1916*53ee8cc1Swenshuai.xi 
1917*53ee8cc1Swenshuai.xi     if (eIsdbtConstellationC != E_ISDBT_QAM_INVALID)
1918*53ee8cc1Swenshuai.xi         s8LayerCValue = (MS_S8)eIsdbtConstellationC;
1919*53ee8cc1Swenshuai.xi     else
1920*53ee8cc1Swenshuai.xi         s8LayerCValue = -1;
1921*53ee8cc1Swenshuai.xi 
1922*53ee8cc1Swenshuai.xi     //printf("Layer info A:%d, B:%d, C:%d\n", s8LayerAValue, s8LayerBValue, s8LayerCValue);
1923*53ee8cc1Swenshuai.xi     if (s8LayerAValue >= s8LayerBValue)
1924*53ee8cc1Swenshuai.xi     {
1925*53ee8cc1Swenshuai.xi         if (s8LayerCValue >= s8LayerAValue)
1926*53ee8cc1Swenshuai.xi         {
1927*53ee8cc1Swenshuai.xi             //Get Layer C u16SQI
1928*53ee8cc1Swenshuai.xi             u16SQI = _HAL_INTERN_ISDBT_GetSignalQualityOfLayerC();
1929*53ee8cc1Swenshuai.xi             //printf("dan u16SQI Layer C1: %d\n", u16SQI);
1930*53ee8cc1Swenshuai.xi         }
1931*53ee8cc1Swenshuai.xi         else  //A>C
1932*53ee8cc1Swenshuai.xi         {
1933*53ee8cc1Swenshuai.xi             //Get Layer A u16SQI
1934*53ee8cc1Swenshuai.xi             u16SQI = _HAL_INTERN_ISDBT_GetSignalQualityOfLayerA();
1935*53ee8cc1Swenshuai.xi             //printf("dan u16SQI Layer A: %d\n", u16SQI);
1936*53ee8cc1Swenshuai.xi         }
1937*53ee8cc1Swenshuai.xi     }
1938*53ee8cc1Swenshuai.xi     else  // B >= A
1939*53ee8cc1Swenshuai.xi     {
1940*53ee8cc1Swenshuai.xi         if (s8LayerCValue >= s8LayerBValue)
1941*53ee8cc1Swenshuai.xi         {
1942*53ee8cc1Swenshuai.xi             //Get Layer C u16SQI
1943*53ee8cc1Swenshuai.xi             u16SQI = _HAL_INTERN_ISDBT_GetSignalQualityOfLayerC();
1944*53ee8cc1Swenshuai.xi             //printf("dan u16SQI Layer C2: %d\n", u16SQI);
1945*53ee8cc1Swenshuai.xi         }
1946*53ee8cc1Swenshuai.xi         else  //B>C
1947*53ee8cc1Swenshuai.xi         {
1948*53ee8cc1Swenshuai.xi             //Get Layer B u16SQI
1949*53ee8cc1Swenshuai.xi             u16SQI = _HAL_INTERN_ISDBT_GetSignalQualityOfLayerB();
1950*53ee8cc1Swenshuai.xi             //printf("dan u16SQI Layer B: %d\n", u16SQI);
1951*53ee8cc1Swenshuai.xi         }
1952*53ee8cc1Swenshuai.xi     }
1953*53ee8cc1Swenshuai.xi 
1954*53ee8cc1Swenshuai.xi     return u16SQI;
1955*53ee8cc1Swenshuai.xi }
1956*53ee8cc1Swenshuai.xi #endif
1957*53ee8cc1Swenshuai.xi 
1958*53ee8cc1Swenshuai.xi #ifdef UTPA2
_HAL_INTERN_ISDBT_GetSNR(MS_U32 * pRegSNR,MS_U16 * pRegSnrObsNum)1959*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetSNR(MS_U32 *pRegSNR, MS_U16 *pRegSnrObsNum)
1960*53ee8cc1Swenshuai.xi #else
1961*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetSNR(float *pf_snr)
1962*53ee8cc1Swenshuai.xi #endif
1963*53ee8cc1Swenshuai.xi {
1964*53ee8cc1Swenshuai.xi     MS_BOOL bRet = TRUE;
1965*53ee8cc1Swenshuai.xi     MS_U8   u8Data = 0;
1966*53ee8cc1Swenshuai.xi     MS_U32  u32RegSNR = 0;
1967*53ee8cc1Swenshuai.xi     MS_U16  u16RegSnrObsNum = 0;
1968*53ee8cc1Swenshuai.xi     #ifndef UTPA2
1969*53ee8cc1Swenshuai.xi     float   fSNRAvg = 0.0;
1970*53ee8cc1Swenshuai.xi     #endif
1971*53ee8cc1Swenshuai.xi 
1972*53ee8cc1Swenshuai.xi     //set freeze
1973*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0xFE, &u8Data);   //0x7f * 2
1974*53ee8cc1Swenshuai.xi     bRet &= _MBX_WriteReg(ISDBT_FDP_REG_BASE + 0xFE, (u8Data|0x01));
1975*53ee8cc1Swenshuai.xi     //load
1976*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0xFF, &u8Data);   //0x7f * 2 + 1
1977*53ee8cc1Swenshuai.xi     bRet &= _MBX_WriteReg(ISDBT_FDP_REG_BASE + 0xFF, (u8Data|0x01));
1978*53ee8cc1Swenshuai.xi 
1979*53ee8cc1Swenshuai.xi     // ==============Average SNR===============//
1980*53ee8cc1Swenshuai.xi     // [26:0] reg_snr_accu
1981*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_FDPEXT_REG_BASE+0x2d*2+1, &u8Data);
1982*53ee8cc1Swenshuai.xi     u32RegSNR = u8Data&0x07;
1983*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_FDPEXT_REG_BASE+0x2d*2, &u8Data);
1984*53ee8cc1Swenshuai.xi     u32RegSNR = (u32RegSNR<<8) | u8Data;
1985*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_FDPEXT_REG_BASE+0x2c*2+1, &u8Data);
1986*53ee8cc1Swenshuai.xi     u32RegSNR = (u32RegSNR<<8) | u8Data;
1987*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_FDPEXT_REG_BASE+0x2c*2, &u8Data);
1988*53ee8cc1Swenshuai.xi     u32RegSNR = (u32RegSNR<<8) | u8Data;
1989*53ee8cc1Swenshuai.xi 
1990*53ee8cc1Swenshuai.xi     // [12:0] reg_snr_observe_sum_num
1991*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_FDPEXT_REG_BASE+0x2a*2+1, &u8Data);
1992*53ee8cc1Swenshuai.xi     u16RegSnrObsNum = u8Data&0x1f;
1993*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_FDPEXT_REG_BASE+0x2a*2, &u8Data);
1994*53ee8cc1Swenshuai.xi     u16RegSnrObsNum = (u16RegSnrObsNum<<8) | u8Data;
1995*53ee8cc1Swenshuai.xi 
1996*53ee8cc1Swenshuai.xi     //release freeze
1997*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0xFE, &u8Data);   //0x7f * 2
1998*53ee8cc1Swenshuai.xi     bRet &= _MBX_WriteReg(ISDBT_FDP_REG_BASE + 0xFE, (u8Data&~0x01));
1999*53ee8cc1Swenshuai.xi     //load
2000*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_FDP_REG_BASE + 0xFF, &u8Data);   //0x7f * 2 + 1
2001*53ee8cc1Swenshuai.xi     bRet &= _MBX_WriteReg(ISDBT_FDP_REG_BASE + 0xFF, (u8Data|0x01));
2002*53ee8cc1Swenshuai.xi 
2003*53ee8cc1Swenshuai.xi     if (u16RegSnrObsNum == 0)
2004*53ee8cc1Swenshuai.xi         u16RegSnrObsNum = 1;
2005*53ee8cc1Swenshuai.xi 
2006*53ee8cc1Swenshuai.xi 
2007*53ee8cc1Swenshuai.xi     #ifdef UTPA2
2008*53ee8cc1Swenshuai.xi      *pRegSNR = u32RegSNR;
2009*53ee8cc1Swenshuai.xi      *pRegSnrObsNum = u16RegSnrObsNum;
2010*53ee8cc1Swenshuai.xi     #else
2011*53ee8cc1Swenshuai.xi      fSNRAvg = (float)u32RegSNR/u16RegSnrObsNum;
2012*53ee8cc1Swenshuai.xi      if (fSNRAvg == 0)                 //protect value 0
2013*53ee8cc1Swenshuai.xi          fSNRAvg = 0.01;
2014*53ee8cc1Swenshuai.xi 
2015*53ee8cc1Swenshuai.xi      #ifdef MSOS_TYPE_LINUX
2016*53ee8cc1Swenshuai.xi      *pf_snr = 10.0f*(float)log10f((double)fSNRAvg/2);
2017*53ee8cc1Swenshuai.xi      #else
2018*53ee8cc1Swenshuai.xi      *pf_snr = 10.0f*(float)Log10Approx((double)fSNRAvg/2);
2019*53ee8cc1Swenshuai.xi      #endif
2020*53ee8cc1Swenshuai.xi      HAL_INTERN_ISDBT_DBINFO(printf("SNR value = %f\n", *pf_snr));
2021*53ee8cc1Swenshuai.xi     #endif
2022*53ee8cc1Swenshuai.xi 
2023*53ee8cc1Swenshuai.xi     return bRet;
2024*53ee8cc1Swenshuai.xi }
2025*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_Read_PKT_ERR(EN_ISDBT_Layer eLayerIndex,MS_U16 * pu16PacketErr)2026*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_Read_PKT_ERR(EN_ISDBT_Layer eLayerIndex, MS_U16 *pu16PacketErr)
2027*53ee8cc1Swenshuai.xi {
2028*53ee8cc1Swenshuai.xi     MS_U8 bRet = true;
2029*53ee8cc1Swenshuai.xi     MS_U8 u8Data = 0;
2030*53ee8cc1Swenshuai.xi     MS_U8 u8FrzData = 0;
2031*53ee8cc1Swenshuai.xi     MS_U16 u16PacketErrA = 0xFFFF, u16PacketErrB = 0xFFFF, u16PacketErrC = 0xFFFF;
2032*53ee8cc1Swenshuai.xi     #if DMD_ISDBT_TBVA_EN
2033*53ee8cc1Swenshuai.xi     MS_U8 bTbvaBypass = 0;
2034*53ee8cc1Swenshuai.xi     MS_U8 u8TbvaLayer = 0;
2035*53ee8cc1Swenshuai.xi     #endif
2036*53ee8cc1Swenshuai.xi     // Read packet errors of three layers
2037*53ee8cc1Swenshuai.xi     // OUTER_FUNCTION_ENABLE
2038*53ee8cc1Swenshuai.xi     // [8] reg_biterr_num_pcktprd_freeze
2039*53ee8cc1Swenshuai.xi     // Freeze Packet error
2040*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x01*2+1, &u8FrzData);
2041*53ee8cc1Swenshuai.xi     u8Data = u8FrzData | 0x01;
2042*53ee8cc1Swenshuai.xi     bRet &= _MBX_WriteReg(ISDBT_OUTER_REG_BASE+0x01*2+1, u8Data);
2043*53ee8cc1Swenshuai.xi #if DMD_ISDBT_TBVA_EN
2044*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x10*2, &u8Data);
2045*53ee8cc1Swenshuai.xi     bTbvaBypass = u8Data & 0x01;
2046*53ee8cc1Swenshuai.xi     bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x11*2, &u8Data);
2047*53ee8cc1Swenshuai.xi     u8TbvaLayer = u8Data & 0x03;
2048*53ee8cc1Swenshuai.xi     switch(eLayerIndex)
2049*53ee8cc1Swenshuai.xi     {
2050*53ee8cc1Swenshuai.xi         case E_ISDBT_Layer_A:
2051*53ee8cc1Swenshuai.xi             // [15:0] OUTER_UNCRT_PKT_NUM_PCKTPRD_A
2052*53ee8cc1Swenshuai.xi             if (!bTbvaBypass && u8TbvaLayer == 0)
2053*53ee8cc1Swenshuai.xi             {
2054*53ee8cc1Swenshuai.xi                 bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x17*2+1, &u8Data);
2055*53ee8cc1Swenshuai.xi                 u16PacketErrA = u8Data << 8;
2056*53ee8cc1Swenshuai.xi                 bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x17*2, &u8Data);
2057*53ee8cc1Swenshuai.xi                 u16PacketErrA = u16PacketErrA | u8Data;
2058*53ee8cc1Swenshuai.xi                 *pu16PacketErr = u16PacketErrA;
2059*53ee8cc1Swenshuai.xi             }
2060*53ee8cc1Swenshuai.xi             else
2061*53ee8cc1Swenshuai.xi             {
2062*53ee8cc1Swenshuai.xi                 bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x08*2+1, &u8Data);
2063*53ee8cc1Swenshuai.xi                 u16PacketErrA = u8Data << 8;
2064*53ee8cc1Swenshuai.xi                 bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x08*2, &u8Data);
2065*53ee8cc1Swenshuai.xi                 u16PacketErrA = u16PacketErrA | u8Data;
2066*53ee8cc1Swenshuai.xi                 *pu16PacketErr = u16PacketErrA;
2067*53ee8cc1Swenshuai.xi             }
2068*53ee8cc1Swenshuai.xi             break;
2069*53ee8cc1Swenshuai.xi         case E_ISDBT_Layer_B:
2070*53ee8cc1Swenshuai.xi             // [15:0] OUTER_UNCRT_PKT_NUM_PCKTPRD_B
2071*53ee8cc1Swenshuai.xi             if (!bTbvaBypass && u8TbvaLayer == 1)
2072*53ee8cc1Swenshuai.xi             {
2073*53ee8cc1Swenshuai.xi                 bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x17*2+1, &u8Data);
2074*53ee8cc1Swenshuai.xi                 u16PacketErrB = u8Data << 8;
2075*53ee8cc1Swenshuai.xi                 bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x17*2, &u8Data);
2076*53ee8cc1Swenshuai.xi                 u16PacketErrB = u16PacketErrB | u8Data;
2077*53ee8cc1Swenshuai.xi                 *pu16PacketErr = u16PacketErrB;
2078*53ee8cc1Swenshuai.xi             }
2079*53ee8cc1Swenshuai.xi             else
2080*53ee8cc1Swenshuai.xi             {
2081*53ee8cc1Swenshuai.xi                 bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x21*2+1, &u8Data);
2082*53ee8cc1Swenshuai.xi                 u16PacketErrB = u8Data << 8;
2083*53ee8cc1Swenshuai.xi                 bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x21*2, &u8Data);
2084*53ee8cc1Swenshuai.xi                 u16PacketErrB = u16PacketErrB | u8Data;
2085*53ee8cc1Swenshuai.xi                 *pu16PacketErr = u16PacketErrB;
2086*53ee8cc1Swenshuai.xi             }
2087*53ee8cc1Swenshuai.xi             break;
2088*53ee8cc1Swenshuai.xi         case E_ISDBT_Layer_C:
2089*53ee8cc1Swenshuai.xi             // [15:0] OUTER_UNCRT_PKT_NUM_PCKTPRD_C
2090*53ee8cc1Swenshuai.xi             if (!bTbvaBypass && u8TbvaLayer == 2)
2091*53ee8cc1Swenshuai.xi             {
2092*53ee8cc1Swenshuai.xi                 bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x17*2+1, &u8Data);
2093*53ee8cc1Swenshuai.xi                 u16PacketErrC = u8Data << 8;
2094*53ee8cc1Swenshuai.xi                 bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x17*2, &u8Data);
2095*53ee8cc1Swenshuai.xi                 u16PacketErrC = u16PacketErrC | u8Data;
2096*53ee8cc1Swenshuai.xi                 *pu16PacketErr = u16PacketErrC;
2097*53ee8cc1Swenshuai.xi             }
2098*53ee8cc1Swenshuai.xi             else
2099*53ee8cc1Swenshuai.xi             {
2100*53ee8cc1Swenshuai.xi                 bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x42*2+1, &u8Data);
2101*53ee8cc1Swenshuai.xi                 u16PacketErrC = u8Data << 8;
2102*53ee8cc1Swenshuai.xi                 bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x42*2, &u8Data);
2103*53ee8cc1Swenshuai.xi                 u16PacketErrC = u16PacketErrC | u8Data;
2104*53ee8cc1Swenshuai.xi                 *pu16PacketErr = u16PacketErrC;
2105*53ee8cc1Swenshuai.xi             }
2106*53ee8cc1Swenshuai.xi             break;
2107*53ee8cc1Swenshuai.xi         default:
2108*53ee8cc1Swenshuai.xi             *pu16PacketErr = 0xFFFF;
2109*53ee8cc1Swenshuai.xi             break;
2110*53ee8cc1Swenshuai.xi     }
2111*53ee8cc1Swenshuai.xi #else
2112*53ee8cc1Swenshuai.xi     switch(eLayerIndex)
2113*53ee8cc1Swenshuai.xi     {
2114*53ee8cc1Swenshuai.xi         case E_ISDBT_Layer_A:
2115*53ee8cc1Swenshuai.xi             // [15:0] OUTER_UNCRT_PKT_NUM_PCKTPRD_A
2116*53ee8cc1Swenshuai.xi             bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x08*2+1, &u8Data);
2117*53ee8cc1Swenshuai.xi             u16PacketErrA = u8Data << 8;
2118*53ee8cc1Swenshuai.xi             bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x08*2, &u8Data);
2119*53ee8cc1Swenshuai.xi             u16PacketErrA = u16PacketErrA | u8Data;
2120*53ee8cc1Swenshuai.xi             *pu16PacketErr = u16PacketErrA;
2121*53ee8cc1Swenshuai.xi             break;
2122*53ee8cc1Swenshuai.xi         case E_ISDBT_Layer_B:
2123*53ee8cc1Swenshuai.xi             // [15:0] OUTER_UNCRT_PKT_NUM_PCKTPRD_B
2124*53ee8cc1Swenshuai.xi             bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x21*2+1, &u8Data);
2125*53ee8cc1Swenshuai.xi             u16PacketErrB = u8Data << 8;
2126*53ee8cc1Swenshuai.xi             bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x21*2, &u8Data);
2127*53ee8cc1Swenshuai.xi             u16PacketErrB = u16PacketErrB | u8Data;
2128*53ee8cc1Swenshuai.xi             *pu16PacketErr = u16PacketErrB;
2129*53ee8cc1Swenshuai.xi             break;
2130*53ee8cc1Swenshuai.xi         case E_ISDBT_Layer_C:
2131*53ee8cc1Swenshuai.xi             // [15:0] OUTER_UNCRT_PKT_NUM_PCKTPRD_C
2132*53ee8cc1Swenshuai.xi             bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x42*2+1, &u8Data);
2133*53ee8cc1Swenshuai.xi             u16PacketErrC = u8Data << 8;
2134*53ee8cc1Swenshuai.xi             bRet &= _MBX_ReadReg(ISDBT_OUTER_REG_BASE+0x42*2, &u8Data);
2135*53ee8cc1Swenshuai.xi             u16PacketErrC = u16PacketErrC | u8Data;
2136*53ee8cc1Swenshuai.xi             *pu16PacketErr = u16PacketErrC;
2137*53ee8cc1Swenshuai.xi             break;
2138*53ee8cc1Swenshuai.xi         default:
2139*53ee8cc1Swenshuai.xi             *pu16PacketErr = 0xFFFF;
2140*53ee8cc1Swenshuai.xi             break;
2141*53ee8cc1Swenshuai.xi     }
2142*53ee8cc1Swenshuai.xi #endif
2143*53ee8cc1Swenshuai.xi     // Unfreeze Packet error
2144*53ee8cc1Swenshuai.xi     bRet &= _MBX_WriteReg(ISDBT_OUTER_REG_BASE+0x01*2+1, u8FrzData);
2145*53ee8cc1Swenshuai.xi 
2146*53ee8cc1Swenshuai.xi     return bRet;
2147*53ee8cc1Swenshuai.xi }
2148*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_GetReg(MS_U16 u16Addr,MS_U8 * pu8Data)2149*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_GetReg(MS_U16 u16Addr, MS_U8 *pu8Data)
2150*53ee8cc1Swenshuai.xi {
2151*53ee8cc1Swenshuai.xi     return _MBX_ReadReg(u16Addr, pu8Data);
2152*53ee8cc1Swenshuai.xi }
2153*53ee8cc1Swenshuai.xi 
_HAL_INTERN_ISDBT_SetReg(MS_U16 u16Addr,MS_U8 u8Data)2154*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_ISDBT_SetReg(MS_U16 u16Addr, MS_U8 u8Data)
2155*53ee8cc1Swenshuai.xi {
2156*53ee8cc1Swenshuai.xi     return _MBX_WriteReg(u16Addr, u8Data);
2157*53ee8cc1Swenshuai.xi }
2158*53ee8cc1Swenshuai.xi 
2159*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
2160*53ee8cc1Swenshuai.xi //  Global Functions
2161*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
HAL_INTERN_ISDBT_IOCTL_CMD(DMD_ISDBT_HAL_COMMAND eCmd,void * pArgs)2162*53ee8cc1Swenshuai.xi MS_BOOL HAL_INTERN_ISDBT_IOCTL_CMD(DMD_ISDBT_HAL_COMMAND eCmd, void *pArgs)
2163*53ee8cc1Swenshuai.xi {
2164*53ee8cc1Swenshuai.xi     MS_BOOL bResult = TRUE;
2165*53ee8cc1Swenshuai.xi 
2166*53ee8cc1Swenshuai.xi     switch(eCmd)
2167*53ee8cc1Swenshuai.xi     {
2168*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_Exit:
2169*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_Exit();
2170*53ee8cc1Swenshuai.xi         break;
2171*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_InitClk:
2172*53ee8cc1Swenshuai.xi         _HAL_INTERN_ISDBT_InitClk();
2173*53ee8cc1Swenshuai.xi         break;
2174*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_Download:
2175*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_Download();
2176*53ee8cc1Swenshuai.xi         break;
2177*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_FWVERSION:
2178*53ee8cc1Swenshuai.xi         _HAL_INTERN_ISDBT_FWVERSION();
2179*53ee8cc1Swenshuai.xi         break;
2180*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_SoftReset:
2181*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_SoftReset();
2182*53ee8cc1Swenshuai.xi         break;
2183*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_SetACICoef:
2184*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_SetACICoef();
2185*53ee8cc1Swenshuai.xi         break;
2186*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_SetISDBTMode:
2187*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_SetIsdbtMode();
2188*53ee8cc1Swenshuai.xi         break;
2189*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_SetModeClean:
2190*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_SetModeClean();
2191*53ee8cc1Swenshuai.xi         break;
2192*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_Active:
2193*53ee8cc1Swenshuai.xi         break;
2194*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_Check_FEC_Lock:
2195*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_Check_FEC_Lock();
2196*53ee8cc1Swenshuai.xi         break;
2197*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_Check_FSA_TRACK_Lock:
2198*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_Check_FSA_TRACK_Lock();
2199*53ee8cc1Swenshuai.xi         break;
2200*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_Check_PSYNC_Lock:
2201*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_Check_PSYNC_Lock();
2202*53ee8cc1Swenshuai.xi         break;
2203*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_Check_ICFO_CH_EXIST_Lock:
2204*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_Check_ICFO_CH_EXIST_Lock();
2205*53ee8cc1Swenshuai.xi         break;
2206*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_GetSignalCodeRate:
2207*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_GetSignalCodeRate((*((DMD_ISDBT_GET_CodeRate*)pArgs)).eIsdbtLayer, &((*((DMD_ISDBT_GET_CodeRate*)pArgs)).eCodeRate));
2208*53ee8cc1Swenshuai.xi         break;
2209*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_GetSignalGuardInterval:
2210*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_GetSignalGuardInterval((EN_ISDBT_GUARD_INTERVAL *)pArgs);
2211*53ee8cc1Swenshuai.xi         break;
2212*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_GetSignalTimeInterleaving:
2213*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_GetSignalTimeInterleaving((*((DMD_ISDBT_GET_TimeInterleaving*)pArgs)).eIsdbtLayer, &((*((DMD_ISDBT_GET_TimeInterleaving*)pArgs)).eTimeInterleaving));
2214*53ee8cc1Swenshuai.xi         break;
2215*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_GetSignalFFTValue:
2216*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_GetSignalFFTValue((EN_ISDBT_FFT_VAL *)pArgs);
2217*53ee8cc1Swenshuai.xi         break;
2218*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_GetSignalModulation:
2219*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_GetSignalModulation((*((DMD_ISDBT_GET_MODULATION*)pArgs)).eIsdbtLayer, &((*((DMD_ISDBT_GET_MODULATION*)pArgs)).eConstellation));
2220*53ee8cc1Swenshuai.xi         break;
2221*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_ReadIFAGC:
2222*53ee8cc1Swenshuai.xi         *((MS_U16 *)pArgs) = _HAL_INTERN_ISDBT_ReadIFAGC();
2223*53ee8cc1Swenshuai.xi         break;
2224*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_GetFreqOffset:
2225*53ee8cc1Swenshuai.xi         #ifdef UTPA2
2226*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_GetFreqOffset(&((*((DMD_ISDBT_CFO_DATA*)pArgs)).FFT_Mode), &((*((DMD_ISDBT_CFO_DATA*)pArgs)).TdCfoRegValue), &((*((DMD_ISDBT_CFO_DATA*)pArgs)).FdCfoRegValue), &((*((DMD_ISDBT_CFO_DATA*)pArgs)).IcfoRegValue));
2227*53ee8cc1Swenshuai.xi         #else
2228*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_GetFreqOffset((float *)pArgs);
2229*53ee8cc1Swenshuai.xi         #endif
2230*53ee8cc1Swenshuai.xi         break;
2231*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_GetSignalQuality:
2232*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_GetSignalQualityOfLayerA:
2233*53ee8cc1Swenshuai.xi         #ifndef UTPA2
2234*53ee8cc1Swenshuai.xi         *((MS_U16*)pArgs) = _HAL_INTERN_ISDBT_GetSignalQualityOfLayerA();
2235*53ee8cc1Swenshuai.xi         #endif
2236*53ee8cc1Swenshuai.xi         break;
2237*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_GetSignalQualityOfLayerB:
2238*53ee8cc1Swenshuai.xi         #ifndef UTPA2
2239*53ee8cc1Swenshuai.xi         *((MS_U16*)pArgs) = _HAL_INTERN_ISDBT_GetSignalQualityOfLayerB();
2240*53ee8cc1Swenshuai.xi         #endif
2241*53ee8cc1Swenshuai.xi         break;
2242*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_GetSignalQualityOfLayerC:
2243*53ee8cc1Swenshuai.xi         #ifndef UTPA2
2244*53ee8cc1Swenshuai.xi         *((MS_U16*)pArgs) = _HAL_INTERN_ISDBT_GetSignalQualityOfLayerC();
2245*53ee8cc1Swenshuai.xi         #endif
2246*53ee8cc1Swenshuai.xi         break;
2247*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_GetSignalQualityCombine:
2248*53ee8cc1Swenshuai.xi         #ifndef UTPA2
2249*53ee8cc1Swenshuai.xi         *((MS_U16*)pArgs) = _HAL_INTERN_ISDBT_GetSignalQualityOfLayerCombine();
2250*53ee8cc1Swenshuai.xi         #endif
2251*53ee8cc1Swenshuai.xi         break;
2252*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_GetSNR:
2253*53ee8cc1Swenshuai.xi         #ifdef UTPA2
2254*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_GetSNR(&((*((DMD_ISDBT_SNR_DATA*)pArgs)).RegSNR), &((*((DMD_ISDBT_SNR_DATA*)pArgs)).RegSnrObsNum));
2255*53ee8cc1Swenshuai.xi         #else
2256*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_GetSNR((float *)pArgs);
2257*53ee8cc1Swenshuai.xi         #endif
2258*53ee8cc1Swenshuai.xi         break;
2259*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_GetPreViterbiBer:
2260*53ee8cc1Swenshuai.xi         #ifdef UTPA2
2261*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_GetPreViterbiBer((*((DMD_ISDBT_GET_BER_VALUE*)pArgs)).eIsdbtLayer, &((*((DMD_ISDBT_GET_BER_VALUE*)pArgs)).BerValue), &((*((DMD_ISDBT_GET_BER_VALUE*)pArgs)).BerPeriod));
2262*53ee8cc1Swenshuai.xi         #else
2263*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_GetPreViterbiBer((*((DMD_ISDBT_GET_BER_VALUE*)pArgs)).eIsdbtLayer, &((*((DMD_ISDBT_GET_BER_VALUE*)pArgs)).fBerValue));
2264*53ee8cc1Swenshuai.xi         #endif
2265*53ee8cc1Swenshuai.xi         break;
2266*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_GetPostViterbiBer:
2267*53ee8cc1Swenshuai.xi         #ifdef UTPA2
2268*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_GetPostViterbiBer((*((DMD_ISDBT_GET_BER_VALUE*)pArgs)).eIsdbtLayer, &((*((DMD_ISDBT_GET_BER_VALUE*)pArgs)).BerValue), &((*((DMD_ISDBT_GET_BER_VALUE*)pArgs)).BerPeriod));
2269*53ee8cc1Swenshuai.xi         #else
2270*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_GetPostViterbiBer((*((DMD_ISDBT_GET_BER_VALUE*)pArgs)).eIsdbtLayer, &((*((DMD_ISDBT_GET_BER_VALUE*)pArgs)).fBerValue));
2271*53ee8cc1Swenshuai.xi         #endif
2272*53ee8cc1Swenshuai.xi         break;
2273*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_Read_PKT_ERR:
2274*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_Read_PKT_ERR((*((DMD_ISDBT_GET_PKT_ERR*)pArgs)).eIsdbtLayer, &((*((DMD_ISDBT_GET_PKT_ERR*)pArgs)).u16PacketErr));
2275*53ee8cc1Swenshuai.xi         break;
2276*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_TS_INTERFACE_CONFIG:
2277*53ee8cc1Swenshuai.xi         break;
2278*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_IIC_Bypass_Mode:
2279*53ee8cc1Swenshuai.xi         break;
2280*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_SSPI_TO_GPIO:
2281*53ee8cc1Swenshuai.xi         break;
2282*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_GPIO_GET_LEVEL:
2283*53ee8cc1Swenshuai.xi         break;
2284*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_GPIO_SET_LEVEL:
2285*53ee8cc1Swenshuai.xi         break;
2286*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_GPIO_OUT_ENABLE:
2287*53ee8cc1Swenshuai.xi         break;
2288*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_GET_REG:
2289*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_GetReg((*((DMD_ISDBT_REG_DATA *)pArgs)).u16Addr, &((*((DMD_ISDBT_REG_DATA *)pArgs)).u8Data));
2290*53ee8cc1Swenshuai.xi         break;
2291*53ee8cc1Swenshuai.xi     case DMD_ISDBT_HAL_CMD_SET_REG:
2292*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_ISDBT_SetReg((*((DMD_ISDBT_REG_DATA *)pArgs)).u16Addr, (*((DMD_ISDBT_REG_DATA *)pArgs)).u8Data);
2293*53ee8cc1Swenshuai.xi         break;
2294*53ee8cc1Swenshuai.xi     default:
2295*53ee8cc1Swenshuai.xi         break;
2296*53ee8cc1Swenshuai.xi     }
2297*53ee8cc1Swenshuai.xi 
2298*53ee8cc1Swenshuai.xi     return bResult;
2299*53ee8cc1Swenshuai.xi }
2300*53ee8cc1Swenshuai.xi 
MDrv_DMD_ISDBT_Initial_Hal_Interface(void)2301*53ee8cc1Swenshuai.xi MS_BOOL MDrv_DMD_ISDBT_Initial_Hal_Interface(void)
2302*53ee8cc1Swenshuai.xi {
2303*53ee8cc1Swenshuai.xi     return TRUE;
2304*53ee8cc1Swenshuai.xi }
2305*53ee8cc1Swenshuai.xi 
2306