1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi // such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi // third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any
38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi // parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi // ("Services").
52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi // or otherwise:
58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi // with the said Rules.
72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi // be English.
74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2006-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // (¡§MStar Confidential Information¡¨) by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi
95*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
96*53ee8cc1Swenshuai.xi //
97*53ee8cc1Swenshuai.xi /// @file INTERN_DVBT.c
98*53ee8cc1Swenshuai.xi /// @brief INTERN_DVBT DVBT
99*53ee8cc1Swenshuai.xi /// @author MStar Semiconductor, Inc.
100*53ee8cc1Swenshuai.xi //
101*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
102*53ee8cc1Swenshuai.xi
103*53ee8cc1Swenshuai.xi #define _INTERN_DVBT_C_
104*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX
105*53ee8cc1Swenshuai.xi #include <math.h>
106*53ee8cc1Swenshuai.xi #endif
107*53ee8cc1Swenshuai.xi #include "MsCommon.h"
108*53ee8cc1Swenshuai.xi #include "MsIRQ.h"
109*53ee8cc1Swenshuai.xi #include "MsOS.h"
110*53ee8cc1Swenshuai.xi //#include "apiPWS.h"
111*53ee8cc1Swenshuai.xi
112*53ee8cc1Swenshuai.xi #include "MsTypes.h"
113*53ee8cc1Swenshuai.xi #include "drvBDMA.h"
114*53ee8cc1Swenshuai.xi //#include "drvIIC.h"
115*53ee8cc1Swenshuai.xi //#include "msAPI_Tuner.h"
116*53ee8cc1Swenshuai.xi //#include "msAPI_MIU.h"
117*53ee8cc1Swenshuai.xi //#include "BinInfo.h"
118*53ee8cc1Swenshuai.xi //#include "halVif.h"
119*53ee8cc1Swenshuai.xi #include "drvDMD_INTERN_DVBT.h"
120*53ee8cc1Swenshuai.xi #include "halDMD_INTERN_DVBT.h"
121*53ee8cc1Swenshuai.xi #include "halDMD_INTERN_common.h"
122*53ee8cc1Swenshuai.xi #ifdef SUPPORT_AP_BIN_IN_FLASH_2
123*53ee8cc1Swenshuai.xi #include "InfoBlock.h"
124*53ee8cc1Swenshuai.xi #endif
125*53ee8cc1Swenshuai.xi #include "drvMMIO.h"
126*53ee8cc1Swenshuai.xi //#include "TDAG4D01A_SSI_DVBT.c"
127*53ee8cc1Swenshuai.xi #include "drvDMD_VD_MBX.h"
128*53ee8cc1Swenshuai.xi #include "ULog.h"
129*53ee8cc1Swenshuai.xi #define TEST_EMBEDED_DEMOD 0
130*53ee8cc1Swenshuai.xi //U8 load_data_variable=1;
131*53ee8cc1Swenshuai.xi //-----------------------------------------------------------------------
132*53ee8cc1Swenshuai.xi #define BIN_ID_INTERN_DVBT_DEMOD BIN_ID_INTERN_DVBT
133*53ee8cc1Swenshuai.xi
134*53ee8cc1Swenshuai.xi #define TDE_REG_BASE 0x2400UL
135*53ee8cc1Swenshuai.xi #define DIV_REG_BASE 0x2500UL
136*53ee8cc1Swenshuai.xi #define TR_REG_BASE 0x2600UL
137*53ee8cc1Swenshuai.xi #define FTN_REG_BASE 0x2800UL
138*53ee8cc1Swenshuai.xi #define FTNEXT_REG_BASE 0x2900UL
139*53ee8cc1Swenshuai.xi #define MBX_REG_BASE 0x2F00UL
140*53ee8cc1Swenshuai.xi
141*53ee8cc1Swenshuai.xi
142*53ee8cc1Swenshuai.xi
143*53ee8cc1Swenshuai.xi #if 0//ENABLE_SCAN_ONELINE_MSG
144*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT_ONELINE(x) x
145*53ee8cc1Swenshuai.xi #else
146*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT_ONELINE(x) // x
147*53ee8cc1Swenshuai.xi #endif
148*53ee8cc1Swenshuai.xi
149*53ee8cc1Swenshuai.xi #ifdef MS_DEBUG
150*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT(x) x
151*53ee8cc1Swenshuai.xi #define DBG_GET_SIGNAL(x) x
152*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT_TIME(x) x
153*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT_LOCK(x) x
154*53ee8cc1Swenshuai.xi #else
155*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT(x) //x
156*53ee8cc1Swenshuai.xi #define DBG_GET_SIGNAL(x) //x
157*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT_TIME(x) // x
158*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT_LOCK(x) //x
159*53ee8cc1Swenshuai.xi #endif
160*53ee8cc1Swenshuai.xi #define DBG_DUMP_LOAD_DSP_TIME 0
161*53ee8cc1Swenshuai.xi
162*53ee8cc1Swenshuai.xi #define INTERN_DVBT_TS_SERIAL_INVERSION 0
163*53ee8cc1Swenshuai.xi #define INTERN_DVBT_TS_PARALLEL_INVERSION 1
164*53ee8cc1Swenshuai.xi #define INTERN_DVBT_DTV_DRIVING_LEVEL 1
165*53ee8cc1Swenshuai.xi #define INTERN_DVBT_INTERNAL_DEBUG 1
166*53ee8cc1Swenshuai.xi
167*53ee8cc1Swenshuai.xi #define SIGNAL_LEVEL_OFFSET 0.00
168*53ee8cc1Swenshuai.xi #define TAKEOVERPOINT -59.0
169*53ee8cc1Swenshuai.xi #define TAKEOVERRANGE 0.5
170*53ee8cc1Swenshuai.xi #define LOG10_OFFSET -0.21
171*53ee8cc1Swenshuai.xi #define INTERN_DVBT_USE_SAR_3_ENABLE 0
172*53ee8cc1Swenshuai.xi #define INTERN_DVBT_GET_TIME msAPI_Timer_GetTime0()
173*53ee8cc1Swenshuai.xi
174*53ee8cc1Swenshuai.xi
175*53ee8cc1Swenshuai.xi #if 0//(FRONTEND_TUNER_TYPE==MSTAR_AVATAR2)
176*53ee8cc1Swenshuai.xi #define TUNER_VPP 2
177*53ee8cc1Swenshuai.xi #define IF_AGC_VPP 2
178*53ee8cc1Swenshuai.xi #else
179*53ee8cc1Swenshuai.xi #define TUNER_VPP 1
180*53ee8cc1Swenshuai.xi #define IF_AGC_VPP 2
181*53ee8cc1Swenshuai.xi #endif
182*53ee8cc1Swenshuai.xi
183*53ee8cc1Swenshuai.xi #if (TUNER_VPP == 1)
184*53ee8cc1Swenshuai.xi #define ADC_CH_I_PGA_GAIN_CTRL 0x5 // gain = 14.0/5.0
185*53ee8cc1Swenshuai.xi #elif (TUNER_VPP == 2) // For Avatar tuner,ADC peak to peak voltage is 1 V
186*53ee8cc1Swenshuai.xi #define ADC_CH_I_PGA_GAIN_CTRL 0x5 // gain = 14.0/14.0
187*53ee8cc1Swenshuai.xi #endif
188*53ee8cc1Swenshuai.xi
189*53ee8cc1Swenshuai.xi /*BEG INTERN_DVBT_DSPREG_TABLE*/
190*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_PARAM_VERSION 0x01
191*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_AUTO_SCAN_MODE_EN 0x01 // 0 for normal channel change, 1 for auto scanning
192*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_RFAGC_EN 0x00
193*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_HUMDET_EN 0x01
194*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_AUTO_RF_MAX_EN 0x00
195*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_DCR_EN 0x01
196*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_IIS_EN 0x01
197*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_IQB_EN 0x00
198*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_AUTO_IQ_SWAP_EN 0x01
199*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_ACI_EN 0x01
200*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_CCI_EN 0x01
201*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_FIX_MODE_CP_EN 0x00
202*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_OP_FIX_TPS_EN 0x00
203*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_BW 0x03 // BW: 0..3 for 5M, 6M, 7M, 8M Channel Allocation
204*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_MODE 0x00 // 0, 1, 2 for 2K, 8K, 4K OFDM subcarriers
205*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_CP 0x00 // 0..3 for Intervals of 1/32, 1/16, 1/8, 1/4
206*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_LP_SEL 0x00 // HP or LP selection, 0:HP, 1:LP
207*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_CSTL 0x02 // constellation, 0, 1, 2 for QPSK, 16QAM, 64QAM
208*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_HIER 0x00 // 0..7 for None, Alpha = 1, 2, 4, or add 4 for indepth interleaver
209*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_HPCR 0x01 // HP CR, 0..4 for Rates of 1/2, 2/3, 3/4, 5/6, 7/8
210*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_LPCR 0x02 // LP CR, 0..4 for Rates of 1/2, 2/3, 3/4, 5/6, 7/8
211*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_RFMAX 0x01 // work for RF AGC external mode enable.
212*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_ZIF 0x00 // 0 for IF, 1 for ZIF structure
213*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_RSSI 0x00 // 0 for NOT using RSSI, 1 for using RSSI
214*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_RFAGC_REF 0x64
215*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_IFAGC_REF_2K 0x4B //0xB0 YP for sensitivity test
216*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_IFAGC_REF_8K 0x4B
217*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_IFAGC_REF_ACI 0x4B
218*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_IFAGC_REF_IIS 0xA0
219*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_IFAGC_REF_2K_H 0x03 //0xB0 YP for sensitivity test
220*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_IFAGC_REF_8K_H 0x03
221*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_IFAGC_REF_ACI_H 0x00
222*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_IFAGC_REF_IIS_H 0x00
223*53ee8cc1Swenshuai.xi
224*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_FC_L 0x20 // 9394, Fc = Fs - IF = 45474 - 36167 = 9307
225*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_FC_H 0x4E
226*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_FS_L 0xC0 // 45474, Fs = 45.4738MHz
227*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_FS_H 0x5D
228*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_IQ_SWAP 0x00 // 1: iq swap, 0: non iq swap
229*53ee8cc1Swenshuai.xi
230*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_8M_DACI_DET_TH_L 0xf0
231*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_8M_DACI_DET_TH_H 0x0a
232*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_8M_ANM1_DET_TH_L 0xc4
233*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_8M_ANM1_DET_TH_H 0x09
234*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_8M_ANP1_DET_TH_L 0xc4
235*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_8M_ANP1_DET_TH_H 0x09
236*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_7M_DACI_DET_TH_L 0xf0
237*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_7M_DACI_DET_TH_H 0x0a
238*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_7M_ANM1_DET_TH_L 0xc4
239*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_7M_ANM1_DET_TH_H 0x09
240*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_7M_ANP1_DET_TH_L 0xc4
241*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_7M_ANP1_DET_TH_H 0x09
242*53ee8cc1Swenshuai.xi
243*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_CCI 0x00 // PAL_I: 0: Non-Pal-I CCI, 1: Pal-I CCI (for UK)
244*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_ICFO_RANGE 0x01 // ICFOE search range: 0: narrow , 1: medium, 2:large range
245*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_TS_SERIAL 0x01 // 1: serial mode, 0: parallel mode.
246*53ee8cc1Swenshuai.xi //#define DMD_DVBT_CFG_TS_PARALLEL 0x00 // 1: serial mode, 0: parallel mode.
247*53ee8cc1Swenshuai.xi #if (INTERN_DVBT_TS_SERIAL_INVERSION)
248*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_TS_CLK_INV 0x01 // Inversion
249*53ee8cc1Swenshuai.xi #else
250*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_TS_CLK_INV 0x00 // non-Inversion
251*53ee8cc1Swenshuai.xi #endif
252*53ee8cc1Swenshuai.xi #define D_DMD_DVBT_CFG_TS_DATA_SWAP 0x00 // TS data reverse, 1: reverse, 0: non-reverse.
253*53ee8cc1Swenshuai.xi //#define DMD_DVBT_CHECKSUM 0x00
254*53ee8cc1Swenshuai.xi /*END INTERN_DVBT_DSPREG_TABLE*/
255*53ee8cc1Swenshuai.xi #define DVBT_FS 24000 // 24000
256*53ee8cc1Swenshuai.xi #define FC_H 0x4E // 40474, Fc = Fs - IF = 45474 - 5000 = 40474 -> 0323 update
257*53ee8cc1Swenshuai.xi #define FC_L 0x20 // 0323 jason
258*53ee8cc1Swenshuai.xi #define FS_H ((DVBT_FS>>8)&0xFF) // FS=24000, Fs = 24MHz
259*53ee8cc1Swenshuai.xi #define FS_L (DVBT_FS&0xFF) // andy 2009-8-18 ¿ÀÈÄ 10:22:29 0x9E
260*53ee8cc1Swenshuai.xi #define SET_ZIF 0x00
261*53ee8cc1Swenshuai.xi #define IQB_EN 0x00
262*53ee8cc1Swenshuai.xi
263*53ee8cc1Swenshuai.xi #define FORCE_MC 0x00 //0: auto 1: Force mode-cp
264*53ee8cc1Swenshuai.xi #define FORCE_TPS 0x00 //0: auto 1: Force TPS
265*53ee8cc1Swenshuai.xi #define AUTO_SCAN 0x00 // Auto Scan - 0:channel change, 1:auto-scan
266*53ee8cc1Swenshuai.xi #define CSTL 0x02 //0:QPSK 1:16 2: 64
267*53ee8cc1Swenshuai.xi #define HIER 0x00
268*53ee8cc1Swenshuai.xi #define HPCR 0x01 // HP_CR 0:1/2, 1:2/3, 2: 3/4, 3: 5/6, 4:7/8
269*53ee8cc1Swenshuai.xi #define LPCR 0x01 // LP_CR 0:1/2, 1:2/3, 2: 3/4, 3: 5/6, 4:7/8
270*53ee8cc1Swenshuai.xi #define FFT_MODE 0x01 // FFT mode - 0:2K, 1:8K
271*53ee8cc1Swenshuai.xi #define CP 0x00 // CP - 0:1/32, 1/16, 1/8, 1/4
272*53ee8cc1Swenshuai.xi #define LP_SEL 0x00 // LP select
273*53ee8cc1Swenshuai.xi #define IQ_SWAP 0x00 //0x01
274*53ee8cc1Swenshuai.xi #define PAL_I 0x00 // PAL_I: 0: Non-Pal-I CCI, 1: Pal-I CCI (for UK)
275*53ee8cc1Swenshuai.xi #define CFO_RANGE 0x01 //0: 500KHz 1: 900KHz
276*53ee8cc1Swenshuai.xi #define CFO_RANGE_TW 0x00 //0: 500KHz 1: 900KHz
277*53ee8cc1Swenshuai.xi #define TS_SER 0
278*53ee8cc1Swenshuai.xi #define TS_INV 0
279*53ee8cc1Swenshuai.xi #define FIF_H 0x13
280*53ee8cc1Swenshuai.xi #define FIF_L 0x88
281*53ee8cc1Swenshuai.xi #define IF_INV_PWM 0x00
282*53ee8cc1Swenshuai.xi #define T_LOWIF 1
283*53ee8cc1Swenshuai.xi
284*53ee8cc1Swenshuai.xi MS_U8 INTERN_DVBT_DSPREG[] =
285*53ee8cc1Swenshuai.xi {
286*53ee8cc1Swenshuai.xi 0x00, 0x00, 0x00, D_DMD_DVBT_OP_DCR_EN, 0x01, 0x01, 0x01, IQB_EN, 0x01, 0x00, 0x00, FORCE_MC, FORCE_TPS, AUTO_SCAN, 0x00, SET_ZIF, //00-0F
287*53ee8cc1Swenshuai.xi 0x00, T_LOWIF, 0x00, FS_L, FS_H, FIF_L, FIF_H, FC_L, FC_H, 0x03, FFT_MODE, CP, LP_SEL, CSTL, HIER, HPCR, //10-1F
288*53ee8cc1Swenshuai.xi LPCR, IQ_SWAP, 0x00, PAL_I, CFO_RANGE, D_DMD_DVBT_CFG_RFAGC_REF, D_DMD_DVBT_CFG_IFAGC_REF_2K, D_DMD_DVBT_CFG_IFAGC_REF_8K, D_DMD_DVBT_CFG_IFAGC_REF_ACI, D_DMD_DVBT_CFG_IFAGC_REF_IIS, //20-29
289*53ee8cc1Swenshuai.xi D_DMD_DVBT_CFG_IFAGC_REF_2K_H, D_DMD_DVBT_CFG_IFAGC_REF_8K_H, D_DMD_DVBT_CFG_IFAGC_REF_ACI_H, D_DMD_DVBT_CFG_IFAGC_REF_IIS_H, TS_SER, TS_INV, //2A-2F
290*53ee8cc1Swenshuai.xi 0x00, 0xf0, 0x0a, 0xc4, 0x09, 0xc4, 0x09, 0xf0, 0x0a, 0xc4, 0x09, 0xc4, 0x09, 0x00, 0xd0, 0x80, //30-3F
291*53ee8cc1Swenshuai.xi 0x7f, 0xa0, 0x23, 0x05, 0x05, 0x40, 0x34, 0x06, 0x00, 0x00, 0x00, 0x00, 0x45, 0x00, 0x65, 0x00, //40-4F
292*53ee8cc1Swenshuai.xi 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, //50-5F
293*53ee8cc1Swenshuai.xi 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x33, 0x33, 0x01, 0x03, //60-6F
294*53ee8cc1Swenshuai.xi 0x03, 0x20, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, //70-7E
295*53ee8cc1Swenshuai.xi /*
296*53ee8cc1Swenshuai.xi // 0x00 0x01 0x02 0x03 0x04 0x05 0x06 0x07
297*53ee8cc1Swenshuai.xi 0x00, 0x01, DMD_DVBT_OP_DCR_EN, 0x01, 0x01, 0x01, IQB_EN, 0x01,
298*53ee8cc1Swenshuai.xi // 0x08 0x09 0x0a 0x0b 0x0c 0x0d 0x0e 0xf
299*53ee8cc1Swenshuai.xi 0x00, 0x00, FORCE_MC, FORCE_TPS, AUTO_SCAN, 0x00, 0x00, 0x00,
300*53ee8cc1Swenshuai.xi // 0x10 0x11 0x12 0x13 0x14 0x15 0x16 0x17
301*53ee8cc1Swenshuai.xi 0x00, SET_ZIF, 0xff, FC_L, FC_H, FS_L, FS_H, 0x03,
302*53ee8cc1Swenshuai.xi // 0x18 0x19 0x1a 0x1b 0x1c 0x1d 0x1e 0x1f
303*53ee8cc1Swenshuai.xi FFT_MODE, CP, LP_SEL, CSTL, HIER, HPCR, LPCR, IQ_SWAP,
304*53ee8cc1Swenshuai.xi // 0x20 0x21 0x22 0x23 0x24 0x25 0x26 0x27
305*53ee8cc1Swenshuai.xi 0x00, PAL_I, CFO_RANGE, DMD_DVBT_CFG_RFAGC_REF, DMD_DVBT_CFG_IFAGC_REF_2K, DMD_DVBT_CFG_IFAGC_REF_8K, DMD_DVBT_CFG_IFAGC_REF_ACI, DMD_DVBT_CFG_IFAGC_REF_IIS,
306*53ee8cc1Swenshuai.xi // 0x28 0x29 0x2a 0x2b 0x2c 0x2d 0x2e 0x2f
307*53ee8cc1Swenshuai.xi 0x9A, 0x01, TS_SER, 0x00, TS_INV, 0x00, 0x00, 0xC8,
308*53ee8cc1Swenshuai.xi // 0x30 0x31 0x32 0x33 0x34 0x35 0x36 0x37 0x38 0x39 0x3A 0x3B 0x3C 0x3D 0x3E 0x3F
309*53ee8cc1Swenshuai.xi 0x00, 0xC8, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00, T_LOWIF, 0x47, 0x8D, 0x01, 0x00, 0x00, 0x00, 0x00,
310*53ee8cc1Swenshuai.xi */
311*53ee8cc1Swenshuai.xi };
312*53ee8cc1Swenshuai.xi /*END INTERN_DVBT_DSPREG_TABLE*/
313*53ee8cc1Swenshuai.xi //-----------------------------------------------------------------------
314*53ee8cc1Swenshuai.xi /****************************************************************
315*53ee8cc1Swenshuai.xi *Local Variables *
316*53ee8cc1Swenshuai.xi ****************************************************************/
317*53ee8cc1Swenshuai.xi static MS_BOOL bFECLock=0;
318*53ee8cc1Swenshuai.xi static MS_BOOL bTPSLock = 0;
319*53ee8cc1Swenshuai.xi static MS_U32 u32ChkScanTimeStart = 0;
320*53ee8cc1Swenshuai.xi static MS_U32 u32FecFirstLockTime=0;
321*53ee8cc1Swenshuai.xi static MS_U32 u32FecLastLockTime=0;
322*53ee8cc1Swenshuai.xi static float fViterbiBerFiltered=-1;
323*53ee8cc1Swenshuai.xi //Global Variables
324*53ee8cc1Swenshuai.xi S_CMDPKTREG gsCmdPacket;
325*53ee8cc1Swenshuai.xi //U8 gCalIdacCh0, gCalIdacCh1;
326*53ee8cc1Swenshuai.xi
327*53ee8cc1Swenshuai.xi #ifdef INTERN_DVBT_LOAD_FW_FROM_CODE_MEMORY
328*53ee8cc1Swenshuai.xi MS_U8 INTERN_DVBT_table[] = {
329*53ee8cc1Swenshuai.xi #include "fwDMD_INTERN_DVBT.dat"
330*53ee8cc1Swenshuai.xi };
331*53ee8cc1Swenshuai.xi
332*53ee8cc1Swenshuai.xi #endif
333*53ee8cc1Swenshuai.xi
334*53ee8cc1Swenshuai.xi static DMD_SSI_DBM_NORDIGP1 dvbt_ssi_dbm_nordigp1[] =
335*53ee8cc1Swenshuai.xi {
336*53ee8cc1Swenshuai.xi { _QPSK , _CR1Y2, -93},
337*53ee8cc1Swenshuai.xi { _QPSK , _CR2Y3, -91},
338*53ee8cc1Swenshuai.xi { _QPSK , _CR3Y4, -90},
339*53ee8cc1Swenshuai.xi { _QPSK , _CR5Y6, -89},
340*53ee8cc1Swenshuai.xi { _QPSK , _CR7Y8, -88},
341*53ee8cc1Swenshuai.xi
342*53ee8cc1Swenshuai.xi { _16QAM , _CR1Y2, -87},
343*53ee8cc1Swenshuai.xi { _16QAM , _CR2Y3, -85},
344*53ee8cc1Swenshuai.xi { _16QAM , _CR3Y4, -84},
345*53ee8cc1Swenshuai.xi { _16QAM , _CR5Y6, -83},
346*53ee8cc1Swenshuai.xi { _16QAM , _CR7Y8, -82},
347*53ee8cc1Swenshuai.xi
348*53ee8cc1Swenshuai.xi { _64QAM , _CR1Y2, -82},
349*53ee8cc1Swenshuai.xi { _64QAM , _CR2Y3, -80},
350*53ee8cc1Swenshuai.xi { _64QAM , _CR3Y4, -78},
351*53ee8cc1Swenshuai.xi { _64QAM , _CR5Y6, -77},
352*53ee8cc1Swenshuai.xi { _64QAM , _CR7Y8, -76},
353*53ee8cc1Swenshuai.xi { _UNKNOW_QAM , _UNKNOW_CR, 0.0},
354*53ee8cc1Swenshuai.xi };
355*53ee8cc1Swenshuai.xi
356*53ee8cc1Swenshuai.xi
357*53ee8cc1Swenshuai.xi
358*53ee8cc1Swenshuai.xi static void INTERN_DVBT_SignalQualityReset(void);
359*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_Demod_Version(void);
360*53ee8cc1Swenshuai.xi
INTERN_DVBT_SignalQualityReset(void)361*53ee8cc1Swenshuai.xi static void INTERN_DVBT_SignalQualityReset(void)
362*53ee8cc1Swenshuai.xi {
363*53ee8cc1Swenshuai.xi u32FecFirstLockTime=0;
364*53ee8cc1Swenshuai.xi fViterbiBerFiltered=-1;
365*53ee8cc1Swenshuai.xi }
366*53ee8cc1Swenshuai.xi
INTERN_DVBT_DSPReg_Init(const MS_U8 * u8DVBT_DSPReg,MS_U8 u8Size)367*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_DSPReg_Init(const MS_U8 *u8DVBT_DSPReg, MS_U8 u8Size)
368*53ee8cc1Swenshuai.xi {
369*53ee8cc1Swenshuai.xi MS_U8 idx = 0, u8RegRead = 0, u8RegWrite = 0, u8Mask = 0;
370*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
371*53ee8cc1Swenshuai.xi MS_U16 u16DspAddr = 0;
372*53ee8cc1Swenshuai.xi
373*53ee8cc1Swenshuai.xi ULOGD("DEMOD","INTERN_DVBT_DSPReg_Init\n");
374*53ee8cc1Swenshuai.xi
375*53ee8cc1Swenshuai.xi for (idx = 0; idx<sizeof(INTERN_DVBT_DSPREG); idx++)
376*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(idx, INTERN_DVBT_DSPREG[idx]);
377*53ee8cc1Swenshuai.xi
378*53ee8cc1Swenshuai.xi if (u8DVBT_DSPReg != NULL)
379*53ee8cc1Swenshuai.xi {
380*53ee8cc1Swenshuai.xi /*temp solution until new dsp table applied.*/
381*53ee8cc1Swenshuai.xi // if (INTERN_DVBT_DSPREG[E_DMD_DVBT_PARAM_VERSION] == u8DVBT_DSPReg[0])
382*53ee8cc1Swenshuai.xi if (u8DVBT_DSPReg[0] >= 1)
383*53ee8cc1Swenshuai.xi {
384*53ee8cc1Swenshuai.xi u8DVBT_DSPReg+=2;
385*53ee8cc1Swenshuai.xi for (idx = 0; idx<u8Size; idx++)
386*53ee8cc1Swenshuai.xi {
387*53ee8cc1Swenshuai.xi u16DspAddr = *u8DVBT_DSPReg;
388*53ee8cc1Swenshuai.xi u8DVBT_DSPReg++;
389*53ee8cc1Swenshuai.xi u16DspAddr = (u16DspAddr) + ((*u8DVBT_DSPReg)<<8);
390*53ee8cc1Swenshuai.xi u8DVBT_DSPReg++;
391*53ee8cc1Swenshuai.xi u8Mask = *u8DVBT_DSPReg;
392*53ee8cc1Swenshuai.xi u8DVBT_DSPReg++;
393*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(u16DspAddr, &u8RegRead);
394*53ee8cc1Swenshuai.xi u8RegWrite = (u8RegRead & (~u8Mask)) | ((*u8DVBT_DSPReg) & (u8Mask));
395*53ee8cc1Swenshuai.xi u8DVBT_DSPReg++;
396*53ee8cc1Swenshuai.xi ULOGD("DEMOD","DSP addr:%x mask:%x read:%x write:%x\n", u16DspAddr, u8Mask, u8RegRead, u8RegWrite);
397*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(u16DspAddr, u8RegWrite);
398*53ee8cc1Swenshuai.xi }
399*53ee8cc1Swenshuai.xi }
400*53ee8cc1Swenshuai.xi else
401*53ee8cc1Swenshuai.xi {
402*53ee8cc1Swenshuai.xi ULOGD("DEMOD","FATAL: parameter version incorrect\n");
403*53ee8cc1Swenshuai.xi }
404*53ee8cc1Swenshuai.xi }
405*53ee8cc1Swenshuai.xi
406*53ee8cc1Swenshuai.xi return status;
407*53ee8cc1Swenshuai.xi }
408*53ee8cc1Swenshuai.xi
409*53ee8cc1Swenshuai.xi /***********************************************************************************
410*53ee8cc1Swenshuai.xi Subject: Command Packet Interface
411*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Cmd_Packet_Send
412*53ee8cc1Swenshuai.xi Parmeter:
413*53ee8cc1Swenshuai.xi Return: MS_BOOL
414*53ee8cc1Swenshuai.xi Remark:
415*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBT_Cmd_Packet_Send(S_CMDPKTREG * pCmdPacket,MS_U8 param_cnt)416*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Cmd_Packet_Send(S_CMDPKTREG* pCmdPacket, MS_U8 param_cnt)
417*53ee8cc1Swenshuai.xi {
418*53ee8cc1Swenshuai.xi
419*53ee8cc1Swenshuai.xi return TRUE;
420*53ee8cc1Swenshuai.xi
421*53ee8cc1Swenshuai.xi }
422*53ee8cc1Swenshuai.xi
423*53ee8cc1Swenshuai.xi
424*53ee8cc1Swenshuai.xi /***********************************************************************************
425*53ee8cc1Swenshuai.xi Subject: Command Packet Interface
426*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Cmd_Packet_Exe_Check
427*53ee8cc1Swenshuai.xi Parmeter:
428*53ee8cc1Swenshuai.xi Return: MS_BOOL
429*53ee8cc1Swenshuai.xi Remark:
430*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBT_Cmd_Packet_Exe_Check(MS_BOOL * cmd_done)431*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Cmd_Packet_Exe_Check(MS_BOOL* cmd_done)
432*53ee8cc1Swenshuai.xi {
433*53ee8cc1Swenshuai.xi return TRUE;
434*53ee8cc1Swenshuai.xi }
435*53ee8cc1Swenshuai.xi
436*53ee8cc1Swenshuai.xi /***********************************************************************************
437*53ee8cc1Swenshuai.xi Subject: SoftStop
438*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_SoftStop
439*53ee8cc1Swenshuai.xi Parmeter:
440*53ee8cc1Swenshuai.xi Return: MS_BOOL
441*53ee8cc1Swenshuai.xi Remark:
442*53ee8cc1Swenshuai.xi ************************************************************************************/
443*53ee8cc1Swenshuai.xi
INTERN_DVBT_SoftStop(void)444*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_SoftStop ( void )
445*53ee8cc1Swenshuai.xi {
446*53ee8cc1Swenshuai.xi #if 1
447*53ee8cc1Swenshuai.xi MS_U16 u8WaitCnt=0;
448*53ee8cc1Swenshuai.xi
449*53ee8cc1Swenshuai.xi if (HAL_DMD_RIU_ReadByte(MBRegBase + 0x00))
450*53ee8cc1Swenshuai.xi {
451*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">> MB Busy!\n");
452*53ee8cc1Swenshuai.xi return FALSE;
453*53ee8cc1Swenshuai.xi }
454*53ee8cc1Swenshuai.xi
455*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00, 0xA5); // MB_CNTL set read mode
456*53ee8cc1Swenshuai.xi
457*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103483, 0x02); // assert interrupt to VD MCU51
458*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103483, 0x00); // de-assert interrupt to VD MCU51
459*53ee8cc1Swenshuai.xi
460*53ee8cc1Swenshuai.xi while(HAL_DMD_RIU_ReadByte(MBRegBase + 0x00)!= 0x5A) // wait MB_CNTL set done
461*53ee8cc1Swenshuai.xi {
462*53ee8cc1Swenshuai.xi #if TEST_EMBEDED_DEMOD
463*53ee8cc1Swenshuai.xi MsOS_DelayTask(1); // << Ken 20090629
464*53ee8cc1Swenshuai.xi #endif
465*53ee8cc1Swenshuai.xi if (u8WaitCnt++ >= 0x7FFF)
466*53ee8cc1Swenshuai.xi {
467*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">> DVBT SoftStop Fail!\n");
468*53ee8cc1Swenshuai.xi return FALSE;
469*53ee8cc1Swenshuai.xi }
470*53ee8cc1Swenshuai.xi }
471*53ee8cc1Swenshuai.xi
472*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103480, 0x01); // reset VD_MCU
473*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00, 0x00); // MB_CNTL clear
474*53ee8cc1Swenshuai.xi #endif
475*53ee8cc1Swenshuai.xi return TRUE;
476*53ee8cc1Swenshuai.xi }
477*53ee8cc1Swenshuai.xi
478*53ee8cc1Swenshuai.xi
479*53ee8cc1Swenshuai.xi /***********************************************************************************
480*53ee8cc1Swenshuai.xi Subject: Reset
481*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Reset
482*53ee8cc1Swenshuai.xi Parmeter:
483*53ee8cc1Swenshuai.xi Return: MS_BOOL
484*53ee8cc1Swenshuai.xi Remark:
485*53ee8cc1Swenshuai.xi ************************************************************************************/
486*53ee8cc1Swenshuai.xi extern void HAL_SYS_DMD_VD_MBX_DVB_WaitHandShake(void);
INTERN_DVBT_Reset(void)487*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Reset ( void )
488*53ee8cc1Swenshuai.xi {
489*53ee8cc1Swenshuai.xi ULOGD("DEMOD"," @INTERN_DVBT_reset\n");
490*53ee8cc1Swenshuai.xi
491*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","INTERN_DVBT_Reset, t = %ld\n",MsOS_GetSystemTime());
492*53ee8cc1Swenshuai.xi
493*53ee8cc1Swenshuai.xi // INTERN_DVBT_SoftStop();
494*53ee8cc1Swenshuai.xi
495*53ee8cc1Swenshuai.xi
496*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x01); // reset DMD_MCU
497*53ee8cc1Swenshuai.xi //MDrv_SYS_DMD_VD_MBX_WriteReg(0x2002, 0x72); // reset DVB-T
498*53ee8cc1Swenshuai.xi MsOS_DelayTask(5);
499*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00 , 0x00); // clear MB_CNTL
500*53ee8cc1Swenshuai.xi // MDrv_SYS_DMD_VD_MBX_WriteReg(0x2002, 0x52);
501*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x00);
502*53ee8cc1Swenshuai.xi MsOS_DelayTask(5);
503*53ee8cc1Swenshuai.xi
504*53ee8cc1Swenshuai.xi HAL_SYS_DMD_VD_MBX_DVB_WaitHandShake();
505*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00 , 0x00);
506*53ee8cc1Swenshuai.xi
507*53ee8cc1Swenshuai.xi bFECLock = FALSE;
508*53ee8cc1Swenshuai.xi bTPSLock = FALSE;
509*53ee8cc1Swenshuai.xi u32ChkScanTimeStart = MsOS_GetSystemTime();
510*53ee8cc1Swenshuai.xi return TRUE;
511*53ee8cc1Swenshuai.xi }
512*53ee8cc1Swenshuai.xi
513*53ee8cc1Swenshuai.xi /***********************************************************************************
514*53ee8cc1Swenshuai.xi Subject: Exit
515*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Exit
516*53ee8cc1Swenshuai.xi Parmeter:
517*53ee8cc1Swenshuai.xi Return: MS_BOOL
518*53ee8cc1Swenshuai.xi Remark:
519*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBT_Exit(void)520*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Exit ( void )
521*53ee8cc1Swenshuai.xi {
522*53ee8cc1Swenshuai.xi
523*53ee8cc1Swenshuai.xi INTERN_DVBT_SoftStop();
524*53ee8cc1Swenshuai.xi
525*53ee8cc1Swenshuai.xi
526*53ee8cc1Swenshuai.xi
527*53ee8cc1Swenshuai.xi return TRUE;
528*53ee8cc1Swenshuai.xi }
529*53ee8cc1Swenshuai.xi
530*53ee8cc1Swenshuai.xi /***********************************************************************************
531*53ee8cc1Swenshuai.xi Subject: Load DSP code to chip
532*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_LoadDSPCode
533*53ee8cc1Swenshuai.xi Parmeter:
534*53ee8cc1Swenshuai.xi Return: MS_BOOL
535*53ee8cc1Swenshuai.xi Remark:
536*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBT_LoadDSPCode(void)537*53ee8cc1Swenshuai.xi static MS_BOOL INTERN_DVBT_LoadDSPCode(void)
538*53ee8cc1Swenshuai.xi {
539*53ee8cc1Swenshuai.xi MS_U8 udata = 0x00;
540*53ee8cc1Swenshuai.xi MS_U16 i;
541*53ee8cc1Swenshuai.xi MS_U16 fail_cnt=0;
542*53ee8cc1Swenshuai.xi
543*53ee8cc1Swenshuai.xi #if (DBG_DUMP_LOAD_DSP_TIME==1)
544*53ee8cc1Swenshuai.xi MS_U32 u32Time;
545*53ee8cc1Swenshuai.xi #endif
546*53ee8cc1Swenshuai.xi
547*53ee8cc1Swenshuai.xi
548*53ee8cc1Swenshuai.xi #ifndef INTERN_DVBT_LOAD_FW_FROM_CODE_MEMORY
549*53ee8cc1Swenshuai.xi BININFO BinInfo;
550*53ee8cc1Swenshuai.xi MS_BOOL bResult;
551*53ee8cc1Swenshuai.xi MS_U32 u32GEAddr;
552*53ee8cc1Swenshuai.xi MS_U8 Data;
553*53ee8cc1Swenshuai.xi MS_S8 op;
554*53ee8cc1Swenshuai.xi MS_U32 srcaddr;
555*53ee8cc1Swenshuai.xi MS_U32 len;
556*53ee8cc1Swenshuai.xi MS_U32 SizeBy4K;
557*53ee8cc1Swenshuai.xi MS_U16 u16Counter=0;
558*53ee8cc1Swenshuai.xi MS_U8 *pU8Data;
559*53ee8cc1Swenshuai.xi #endif
560*53ee8cc1Swenshuai.xi
561*53ee8cc1Swenshuai.xi
562*53ee8cc1Swenshuai.xi
563*53ee8cc1Swenshuai.xi // MDrv_Sys_DisableWatchDog();
564*53ee8cc1Swenshuai.xi
565*53ee8cc1Swenshuai.xi
566*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x01); // reset VD_MCU
567*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x01, 0x00); // disable SRAM
568*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x50); // enable "vdmcu51_if"
569*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x51); // enable auto-increase
570*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x04, 0x00); // sram address low byte
571*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x05, 0x00); // sram address high byte
572*53ee8cc1Swenshuai.xi
573*53ee8cc1Swenshuai.xi //// Load code thru VDMCU_IF ////
574*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">Load Code...\n");
575*53ee8cc1Swenshuai.xi #ifdef INTERN_DVBT_LOAD_FW_FROM_CODE_MEMORY
576*53ee8cc1Swenshuai.xi for ( i = 0; i < sizeof(INTERN_DVBT_table); i++)
577*53ee8cc1Swenshuai.xi {
578*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x0C, INTERN_DVBT_table[i]); // write data to VD MCU 51 code sram
579*53ee8cc1Swenshuai.xi }
580*53ee8cc1Swenshuai.xi #else
581*53ee8cc1Swenshuai.xi BinInfo.B_ID = BIN_ID_INTERN_DVBT_DEMOD;
582*53ee8cc1Swenshuai.xi msAPI_MIU_Get_BinInfo(&BinInfo, &bResult);
583*53ee8cc1Swenshuai.xi if ( bResult != PASS )
584*53ee8cc1Swenshuai.xi {
585*53ee8cc1Swenshuai.xi return FALSE;
586*53ee8cc1Swenshuai.xi }
587*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","\t DEMOD_MEM_ADR =%08LX\n", ((DEMOD_MEM_ADR & MIU1) ? (DEMOD_MEM_ADR | MIU_INTERVAL) : (DEMOD_MEM_ADR)));
588*53ee8cc1Swenshuai.xi
589*53ee8cc1Swenshuai.xi #ifdef SUPPORT_AP_BIN_IN_FLASH_2
590*53ee8cc1Swenshuai.xi InfoBlock_Flash_2_Checking_Start(&BinInfo);
591*53ee8cc1Swenshuai.xi #endif
592*53ee8cc1Swenshuai.xi
593*53ee8cc1Swenshuai.xi #if OBA2
594*53ee8cc1Swenshuai.xi MApi_BDMA_CopyFromResource(BinInfo.B_FAddr, _PA2VA((DEMOD_MEM_MEMORY_TYPE & MIU1) ? (DEMOD_MEM_ADR | MIU_INTERVAL) : (DEMOD_MEM_ADR)), MemAlign(BinInfo.B_Len, 8));
595*53ee8cc1Swenshuai.xi #else
596*53ee8cc1Swenshuai.xi msAPI_MIU_Copy(BinInfo.B_FAddr, ((DEMOD_MEM_MEMORY_TYPE & MIU1) ? (DEMOD_MEM_ADR | MIU_INTERVAL) : (DEMOD_MEM_ADR)), MemAlign(BinInfo.B_Len, 8), MIU_FLASH2SDRAM);
597*53ee8cc1Swenshuai.xi #endif
598*53ee8cc1Swenshuai.xi
599*53ee8cc1Swenshuai.xi #ifdef SUPPORT_AP_BIN_IN_FLASH_2
600*53ee8cc1Swenshuai.xi InfoBlock_Flash_2_Checking_End(&BinInfo);
601*53ee8cc1Swenshuai.xi #endif
602*53ee8cc1Swenshuai.xi
603*53ee8cc1Swenshuai.xi //W1BaseAddr = MDrv_Sys_GetXdataWindow1Base();
604*53ee8cc1Swenshuai.xi SizeBy4K=BinInfo.B_Len/0x1000;
605*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","\t RRR: SizeBy4K=%d (L=%d)\n", SizeBy4K,BinInfo.B_Len);
606*53ee8cc1Swenshuai.xi
607*53ee8cc1Swenshuai.xi #if (DBG_DUMP_LOAD_DSP_TIME==1)
608*53ee8cc1Swenshuai.xi u32Time = msAPI_Timer_GetTime0();
609*53ee8cc1Swenshuai.xi #endif
610*53ee8cc1Swenshuai.xi
611*53ee8cc1Swenshuai.xi u32GEAddr = _PA2VA(((DEMOD_MEM_MEMORY_TYPE & MIU1) ? (DEMOD_MEM_ADR | MIU_INTERVAL) : (DEMOD_MEM_ADR)));
612*53ee8cc1Swenshuai.xi
613*53ee8cc1Swenshuai.xi for (i=0;i<=SizeBy4K;i++)
614*53ee8cc1Swenshuai.xi {
615*53ee8cc1Swenshuai.xi if(i==SizeBy4K)
616*53ee8cc1Swenshuai.xi len=BinInfo.B_Len%0x1000;
617*53ee8cc1Swenshuai.xi else
618*53ee8cc1Swenshuai.xi len=0x1000;
619*53ee8cc1Swenshuai.xi
620*53ee8cc1Swenshuai.xi srcaddr = u32GEAddr+(0x1000*i);
621*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","\t i = %08X\n", i);
622*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","\t len = %08X\n", len);
623*53ee8cc1Swenshuai.xi op = 1;
624*53ee8cc1Swenshuai.xi u16Counter = 0 ;
625*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","\t (B=0x%x)(Src=0x%x)Data =",i,srcaddr);
626*53ee8cc1Swenshuai.xi while(len--)
627*53ee8cc1Swenshuai.xi {
628*53ee8cc1Swenshuai.xi u16Counter ++ ;
629*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","file: %s, line: %d\n", __FILE__, __LINE__);
630*53ee8cc1Swenshuai.xi //pU8Data = (U8 *)(srcaddr|0x80000000);
631*53ee8cc1Swenshuai.xi #if OBA2
632*53ee8cc1Swenshuai.xi pU8Data = (U8 *)(srcaddr);
633*53ee8cc1Swenshuai.xi #else
634*53ee8cc1Swenshuai.xi pU8Data = (U8 *)(srcaddr|0x80000000);
635*53ee8cc1Swenshuai.xi #endif
636*53ee8cc1Swenshuai.xi Data = *pU8Data;
637*53ee8cc1Swenshuai.xi
638*53ee8cc1Swenshuai.xi #if 0
639*53ee8cc1Swenshuai.xi if(u16Counter < 0x100)
640*53ee8cc1Swenshuai.xi ULOGD("DEMOD","0x%bx,", Data);
641*53ee8cc1Swenshuai.xi #endif
642*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x0C, Data); // write data to VD MCU 51 code sram
643*53ee8cc1Swenshuai.xi
644*53ee8cc1Swenshuai.xi srcaddr += op;
645*53ee8cc1Swenshuai.xi }
646*53ee8cc1Swenshuai.xi // ULOGD("DEMOD","\n\n\n");
647*53ee8cc1Swenshuai.xi }
648*53ee8cc1Swenshuai.xi
649*53ee8cc1Swenshuai.xi #if (DBG_DUMP_LOAD_DSP_TIME==1)
650*53ee8cc1Swenshuai.xi ULOGD("DEMOD","------> INTERN_DVBT Load DSP Time: (%lu)\n", msAPI_Timer_DiffTimeFromNow(u32Time)) ;
651*53ee8cc1Swenshuai.xi #endif
652*53ee8cc1Swenshuai.xi
653*53ee8cc1Swenshuai.xi #endif
654*53ee8cc1Swenshuai.xi
655*53ee8cc1Swenshuai.xi //// Content verification ////
656*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">Verify Code...\n");
657*53ee8cc1Swenshuai.xi
658*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x04, 0x00); // sram address low byte
659*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x05, 0x00); // sram address high byte
660*53ee8cc1Swenshuai.xi
661*53ee8cc1Swenshuai.xi #ifdef INTERN_DVBT_LOAD_FW_FROM_CODE_MEMORY
662*53ee8cc1Swenshuai.xi for ( i = 0; i < sizeof(INTERN_DVBT_table); i++)
663*53ee8cc1Swenshuai.xi {
664*53ee8cc1Swenshuai.xi udata = HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x10); // read sram data
665*53ee8cc1Swenshuai.xi if (udata != INTERN_DVBT_table[i])
666*53ee8cc1Swenshuai.xi {
667*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">fail add = 0x%x\n", i);
668*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">code = 0x%x\n", INTERN_DVBT_table[i]);
669*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">data = 0x%x\n", udata);
670*53ee8cc1Swenshuai.xi
671*53ee8cc1Swenshuai.xi if (fail_cnt++ > 10)
672*53ee8cc1Swenshuai.xi {
673*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">DVB-T DSP Loadcode fail!");
674*53ee8cc1Swenshuai.xi return false;
675*53ee8cc1Swenshuai.xi }
676*53ee8cc1Swenshuai.xi }
677*53ee8cc1Swenshuai.xi }
678*53ee8cc1Swenshuai.xi #else
679*53ee8cc1Swenshuai.xi for (i=0;i<=SizeBy4K;i++)
680*53ee8cc1Swenshuai.xi {
681*53ee8cc1Swenshuai.xi if(i==SizeBy4K)
682*53ee8cc1Swenshuai.xi len=BinInfo.B_Len%0x1000;
683*53ee8cc1Swenshuai.xi else
684*53ee8cc1Swenshuai.xi len=0x1000;
685*53ee8cc1Swenshuai.xi
686*53ee8cc1Swenshuai.xi srcaddr = u32GEAddr+(0x1000*i);
687*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","\t i = %08LX\n", i);
688*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","\t len = %08LX\n", len);
689*53ee8cc1Swenshuai.xi op = 1;
690*53ee8cc1Swenshuai.xi u16Counter = 0 ;
691*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","\t (B=0x%bx)(Src=0x%x)Data =",i,srcaddr);
692*53ee8cc1Swenshuai.xi while(len--)
693*53ee8cc1Swenshuai.xi {
694*53ee8cc1Swenshuai.xi u16Counter ++ ;
695*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","file: %s, line: %d\n", __FILE__, __LINE__);
696*53ee8cc1Swenshuai.xi //pU8Data = (U8 *)(srcaddr|0x80000000);
697*53ee8cc1Swenshuai.xi #if OBA2
698*53ee8cc1Swenshuai.xi pU8Data = (U8 *)(srcaddr);
699*53ee8cc1Swenshuai.xi #else
700*53ee8cc1Swenshuai.xi pU8Data = (U8 *)(srcaddr|0x80000000);
701*53ee8cc1Swenshuai.xi #endif
702*53ee8cc1Swenshuai.xi Data = *pU8Data;
703*53ee8cc1Swenshuai.xi
704*53ee8cc1Swenshuai.xi #if 0
705*53ee8cc1Swenshuai.xi if(u16Counter < 0x100)
706*53ee8cc1Swenshuai.xi ULOGD("DEMOD","0x%bx,", Data);
707*53ee8cc1Swenshuai.xi #endif
708*53ee8cc1Swenshuai.xi udata = HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x10); // read sram data
709*53ee8cc1Swenshuai.xi if (udata != Data)
710*53ee8cc1Swenshuai.xi {
711*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">fail add = 0x%lx\n", (U32)((i*0x1000)+(0x1000-len)));
712*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">code = 0x%x\n", Data);
713*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">data = 0x%x\n", udata);
714*53ee8cc1Swenshuai.xi
715*53ee8cc1Swenshuai.xi if (fail_cnt++ > 10)
716*53ee8cc1Swenshuai.xi {
717*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">DVB-T DSP Loadcode fail!");
718*53ee8cc1Swenshuai.xi return false;
719*53ee8cc1Swenshuai.xi }
720*53ee8cc1Swenshuai.xi }
721*53ee8cc1Swenshuai.xi
722*53ee8cc1Swenshuai.xi srcaddr += op;
723*53ee8cc1Swenshuai.xi }
724*53ee8cc1Swenshuai.xi // ULOGD("DEMOD","\n\n\n");
725*53ee8cc1Swenshuai.xi }
726*53ee8cc1Swenshuai.xi #endif
727*53ee8cc1Swenshuai.xi
728*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x50); // diable auto-increase
729*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x00); // disable "vdmcu51_if"
730*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x01, 0x01); // enable SRAM
731*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x00); // release VD_MCU
732*53ee8cc1Swenshuai.xi
733*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">DSP Loadcode done.");
734*53ee8cc1Swenshuai.xi //while(load_data_variable);
735*53ee8cc1Swenshuai.xi
736*53ee8cc1Swenshuai.xi
737*53ee8cc1Swenshuai.xi return TRUE;
738*53ee8cc1Swenshuai.xi }
739*53ee8cc1Swenshuai.xi
740*53ee8cc1Swenshuai.xi /***********************************************************************************
741*53ee8cc1Swenshuai.xi Subject: DVB-T CLKGEN initialized function
742*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Power_On_Initialization
743*53ee8cc1Swenshuai.xi Parmeter:
744*53ee8cc1Swenshuai.xi Return: MS_BOOL
745*53ee8cc1Swenshuai.xi Remark:
746*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBT_InitClkgen(MS_BOOL bRFAGCTristateEnable)747*53ee8cc1Swenshuai.xi void INTERN_DVBT_InitClkgen(MS_BOOL bRFAGCTristateEnable)
748*53ee8cc1Swenshuai.xi {
749*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103c0e,0x00);
750*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39,0x00);
751*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x112003, (HAL_DMD_RIU_ReadByte(0x112003)&(~(BIT(5))))); // Release Ana misc resest
752*53ee8cc1Swenshuai.xi // ----------------------------------------------
753*53ee8cc1Swenshuai.xi // start demod CLKGEN setting
754*53ee8cc1Swenshuai.xi // ----------------------------------------------
755*53ee8cc1Swenshuai.xi // *** Set register at CLKGEN1
756*53ee8cc1Swenshuai.xi // enable DMD MCU clock "bit[0] set 0"
757*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0f, 2'b11, 16'h001c);
758*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0f, 2'b11, 16'h001c);
759*53ee8cc1Swenshuai.xi // CLK_DMDMCU clock setting
760*53ee8cc1Swenshuai.xi // [0] disable clock
761*53ee8cc1Swenshuai.xi // [1] invert clock
762*53ee8cc1Swenshuai.xi // [4:2]
763*53ee8cc1Swenshuai.xi // 000:170 MHz(MPLL_DIV_BUf)
764*53ee8cc1Swenshuai.xi // 001:160MHz
765*53ee8cc1Swenshuai.xi // 010:144MHz
766*53ee8cc1Swenshuai.xi // 011:123MHz
767*53ee8cc1Swenshuai.xi // 100:108MHz
768*53ee8cc1Swenshuai.xi // 101:mem_clcok
769*53ee8cc1Swenshuai.xi // 110:mem_clock div 2
770*53ee8cc1Swenshuai.xi // 111:select XTAL
771*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331f,0x00);
772*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331e,0x10);//0331 patch
773*53ee8cc1Swenshuai.xi
774*53ee8cc1Swenshuai.xi // set parallet ts clock
775*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,0x05);
776*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300,0x14);
777*53ee8cc1Swenshuai.xi
778*53ee8cc1Swenshuai.xi // enable atsc, DVBTC ts clock
779*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h04, 2'b11, 16'h0000);
780*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h04, 2'b11, 16'h0000);
781*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309,0x00);
782*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308,0x00);
783*53ee8cc1Swenshuai.xi
784*53ee8cc1Swenshuai.xi // enable dvbc adc clock
785*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0a, 2'b11, 16'h0000);
786*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0a, 2'b11, 16'h0000);
787*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103315,0x00);
788*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103314,0x00);
789*53ee8cc1Swenshuai.xi
790*53ee8cc1Swenshuai.xi // Reset TS divider
791*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103302,0x01);
792*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103302,0x00);
793*53ee8cc1Swenshuai.xi
794*53ee8cc1Swenshuai.xi
795*53ee8cc1Swenshuai.xi // enable clk_atsc_adcd_sync
796*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h05, 2'b11, 16'h0000);
797*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h05, 2'b11, 16'h0000);
798*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0b,0x00);
799*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0a,0x00);
800*53ee8cc1Swenshuai.xi
801*53ee8cc1Swenshuai.xi // enable dvbt inner clock
802*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h06, 2'b11, 16'h0000);
803*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h06, 2'b11, 16'h0000);
804*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f13,0x00);
805*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f12,0x00);
806*53ee8cc1Swenshuai.xi
807*53ee8cc1Swenshuai.xi
808*53ee8cc1Swenshuai.xi
809*53ee8cc1Swenshuai.xi // enable dvbt inner clock
810*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h08, 2'b11, 16'h0000);
811*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h08, 2'b11, 16'h0000);
812*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f21,0x44);
813*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f20,0x40);
814*53ee8cc1Swenshuai.xi
815*53ee8cc1Swenshuai.xi // enable dvbc outer clock
816*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h09, 2'b11, 16'h0000);
817*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h09, 2'b11, 16'h0000);
818*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f23,0x08);
819*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f22,0x44);
820*53ee8cc1Swenshuai.xi
821*53ee8cc1Swenshuai.xi
822*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f25,0x04);
823*53ee8cc1Swenshuai.xi
824*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f29,0x00);
825*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f28,0x00);
826*53ee8cc1Swenshuai.xi
827*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f2d,0x00);
828*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f2c,0x41);
829*53ee8cc1Swenshuai.xi
830*53ee8cc1Swenshuai.xi
831*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f2f,0x0c);
832*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f2e,0x04);
833*53ee8cc1Swenshuai.xi
834*53ee8cc1Swenshuai.xi
835*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f31,0x00);
836*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f30,0x04);
837*53ee8cc1Swenshuai.xi
838*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f33,0x3c);
839*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f32,0x00);
840*53ee8cc1Swenshuai.xi
841*53ee8cc1Swenshuai.xi
842*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f35,0x10);
843*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f34,0x10);
844*53ee8cc1Swenshuai.xi
845*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f37,0x00);
846*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f36,0x11);
847*53ee8cc1Swenshuai.xi
848*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f3b,0x00);
849*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f3a,0x00);
850*53ee8cc1Swenshuai.xi
851*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f3d,0x0c);
852*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f3c,0x04);
853*53ee8cc1Swenshuai.xi
854*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f45,0x04);
855*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f44,0x44);
856*53ee8cc1Swenshuai.xi
857*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f69,0x00);
858*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f68,0x00);
859*53ee8cc1Swenshuai.xi
860*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6b,0x00);
861*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6a,0x00);
862*53ee8cc1Swenshuai.xi
863*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6d,0x00);
864*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6c,0x10);
865*53ee8cc1Swenshuai.xi
866*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6f,0x0c);
867*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f6e,0x40);
868*53ee8cc1Swenshuai.xi
869*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f71,0x00);
870*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f70,0x00);
871*53ee8cc1Swenshuai.xi
872*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f73,0x00);
873*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f72,0x00);
874*53ee8cc1Swenshuai.xi
875*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f75,0x00);
876*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f74,0x00);
877*53ee8cc1Swenshuai.xi
878*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f77,0x00);
879*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f76,0x00);
880*53ee8cc1Swenshuai.xi
881*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f79,0x40);
882*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f78,0x00);
883*53ee8cc1Swenshuai.xi
884*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f7b,0x00);
885*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f7a,0x04);
886*53ee8cc1Swenshuai.xi
887*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f7d,0x00);
888*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f7c,0x00);
889*53ee8cc1Swenshuai.xi
890*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f7f,0x40);
891*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f7e,0x40);
892*53ee8cc1Swenshuai.xi
893*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fe1,0x04);
894*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fe0,0x04);
895*53ee8cc1Swenshuai.xi
896*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111ff0,0x04);
897*53ee8cc1Swenshuai.xi
898*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fe3,0x04);
899*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fe2,0x0c);
900*53ee8cc1Swenshuai.xi
901*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fe5,0x00);
902*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fe4,0x00);
903*53ee8cc1Swenshuai.xi
904*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fe7,0x00);
905*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fe6,0x00);
906*53ee8cc1Swenshuai.xi
907*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fe9,0x04);
908*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fe8,0x0c);
909*53ee8cc1Swenshuai.xi
910*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111feb,0x88);
911*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fea,0x00);
912*53ee8cc1Swenshuai.xi
913*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fed,0x00);
914*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fec,0x08);
915*53ee8cc1Swenshuai.xi
916*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fef,0x00);
917*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fee,0x88);
918*53ee8cc1Swenshuai.xi
919*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x15298f,0x00);
920*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x15298e,0x00);
921*53ee8cc1Swenshuai.xi
922*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x152991,0x00);
923*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x152990,0x00);
924*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x152992,0x00);
925*53ee8cc1Swenshuai.xi
926*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x1529e5,0x00);
927*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x1529e4,0x00);
928*53ee8cc1Swenshuai.xi
929*53ee8cc1Swenshuai.xi
930*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x152971,0x10);
931*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x152970,0x01);
932*53ee8cc1Swenshuai.xi
933*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f42,0x04);
934*53ee8cc1Swenshuai.xi
935*53ee8cc1Swenshuai.xi
936*53ee8cc1Swenshuai.xi // 32+4K xdata sram
937*53ee8cc1Swenshuai.xi //wriu 0x1117e0 0x23
938*53ee8cc1Swenshuai.xi //wriu 0x1117e1 0x21
939*53ee8cc1Swenshuai.xi
940*53ee8cc1Swenshuai.xi //wriu 0x1117e4 0x01
941*53ee8cc1Swenshuai.xi //wriu 0x1117e6 0x11
942*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x1117e0,0x23);
943*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x1117e1,0x21);
944*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x1117e4,0x01);
945*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x1117e6,0x11);
946*53ee8cc1Swenshuai.xi
947*53ee8cc1Swenshuai.xi
948*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39,0x03);
949*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103c0e,0x01);
950*53ee8cc1Swenshuai.xi }
951*53ee8cc1Swenshuai.xi
952*53ee8cc1Swenshuai.xi /***********************************************************************************
953*53ee8cc1Swenshuai.xi Subject: Power on initialized function
954*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Power_On_Initialization
955*53ee8cc1Swenshuai.xi Parmeter:
956*53ee8cc1Swenshuai.xi Return: MS_BOOL
957*53ee8cc1Swenshuai.xi Remark:
958*53ee8cc1Swenshuai.xi ************************************************************************************/
959*53ee8cc1Swenshuai.xi
INTERN_DVBT_Power_On_Initialization(MS_BOOL bRFAGCTristateEnable,MS_U8 u8ADCIQMode,MS_U8 u8PadSel,MS_BOOL bPGAEnable,MS_U8 u8PGAGain,const MS_U8 * u8DMD_DVBT_DSPRegInitExt,MS_U8 u8DMD_DVBT_DSPRegInitSize)960*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Power_On_Initialization(MS_BOOL bRFAGCTristateEnable, MS_U8 u8ADCIQMode, MS_U8 u8PadSel, MS_BOOL bPGAEnable, MS_U8 u8PGAGain, const MS_U8 *u8DMD_DVBT_DSPRegInitExt, MS_U8 u8DMD_DVBT_DSPRegInitSize)
961*53ee8cc1Swenshuai.xi {
962*53ee8cc1Swenshuai.xi MS_U16 status = true;
963*53ee8cc1Swenshuai.xi MS_U8 cData = 0;
964*53ee8cc1Swenshuai.xi //U8 cal_done;
965*53ee8cc1Swenshuai.xi ULOGD("DEMOD","INTERN_DVBT_Power_On_Initialization\n");
966*53ee8cc1Swenshuai.xi
967*53ee8cc1Swenshuai.xi #if defined(PWS_ENABLE)
968*53ee8cc1Swenshuai.xi Mapi_PWS_Stop_VDMCU();
969*53ee8cc1Swenshuai.xi #endif
970*53ee8cc1Swenshuai.xi
971*53ee8cc1Swenshuai.xi INTERN_DVBT_InitClkgen(bRFAGCTristateEnable);
972*53ee8cc1Swenshuai.xi HAL_DMD_ADC_IQ_Switch(u8ADCIQMode, u8PadSel, bPGAEnable, u8PGAGain);
973*53ee8cc1Swenshuai.xi //// Firmware download //////////
974*53ee8cc1Swenshuai.xi ULOGD("DEMOD","INTERN_DVBT Load DSP...\n");
975*53ee8cc1Swenshuai.xi //MsOS_DelayTask(100);
976*53ee8cc1Swenshuai.xi
977*53ee8cc1Swenshuai.xi
978*53ee8cc1Swenshuai.xi {
979*53ee8cc1Swenshuai.xi if (INTERN_DVBT_LoadDSPCode() == FALSE)
980*53ee8cc1Swenshuai.xi {
981*53ee8cc1Swenshuai.xi ULOGD("DEMOD","DVB-T Load DSP Code Fail\n");
982*53ee8cc1Swenshuai.xi return FALSE;
983*53ee8cc1Swenshuai.xi }
984*53ee8cc1Swenshuai.xi else
985*53ee8cc1Swenshuai.xi {
986*53ee8cc1Swenshuai.xi ULOGD("DEMOD","DVB-T Load DSP Code OK\n");
987*53ee8cc1Swenshuai.xi }
988*53ee8cc1Swenshuai.xi }
989*53ee8cc1Swenshuai.xi
990*53ee8cc1Swenshuai.xi
991*53ee8cc1Swenshuai.xi //// MCU Reset //////////
992*53ee8cc1Swenshuai.xi ULOGD("DEMOD","INTERN_DVBT Reset...\n");
993*53ee8cc1Swenshuai.xi if (INTERN_DVBT_Reset() == FALSE)
994*53ee8cc1Swenshuai.xi {
995*53ee8cc1Swenshuai.xi ULOGD("DEMOD","Fail\n");
996*53ee8cc1Swenshuai.xi return FALSE;
997*53ee8cc1Swenshuai.xi }
998*53ee8cc1Swenshuai.xi else
999*53ee8cc1Swenshuai.xi {
1000*53ee8cc1Swenshuai.xi ULOGD("DEMOD","OK\n");
1001*53ee8cc1Swenshuai.xi }
1002*53ee8cc1Swenshuai.xi
1003*53ee8cc1Swenshuai.xi // reset FDP
1004*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(0x2200, 0xFF);
1005*53ee8cc1Swenshuai.xi // SRAM setting, DVB-T use it.
1006*53ee8cc1Swenshuai.xi // 0x2204, Bit0, 0:DVB-T use, 1: VIF use
1007*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(0x2204,&cData);
1008*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(0x2204, cData&0xFE);
1009*53ee8cc1Swenshuai.xi
1010*53ee8cc1Swenshuai.xi status &= INTERN_DVBT_DSPReg_Init(u8DMD_DVBT_DSPRegInitExt, u8DMD_DVBT_DSPRegInitSize);
1011*53ee8cc1Swenshuai.xi return status;
1012*53ee8cc1Swenshuai.xi }
1013*53ee8cc1Swenshuai.xi
1014*53ee8cc1Swenshuai.xi /************************************************************************************************
1015*53ee8cc1Swenshuai.xi Subject: Driving control
1016*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Driving_Control
1017*53ee8cc1Swenshuai.xi Parmeter: bInversionEnable : TRUE For High
1018*53ee8cc1Swenshuai.xi Return: void
1019*53ee8cc1Swenshuai.xi Remark:
1020*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT_Driving_Control(MS_BOOL bEnable)1021*53ee8cc1Swenshuai.xi void INTERN_DVBT_Driving_Control(MS_BOOL bEnable)
1022*53ee8cc1Swenshuai.xi {
1023*53ee8cc1Swenshuai.xi MS_U8 u8Temp;
1024*53ee8cc1Swenshuai.xi
1025*53ee8cc1Swenshuai.xi u8Temp = HAL_DMD_RIU_ReadByte(0x101E10);
1026*53ee8cc1Swenshuai.xi
1027*53ee8cc1Swenshuai.xi if (bEnable)
1028*53ee8cc1Swenshuai.xi {
1029*53ee8cc1Swenshuai.xi u8Temp = u8Temp | 0x01; //bit0: clk, bit1~8:data , bit9: sync, bit10:valid
1030*53ee8cc1Swenshuai.xi }
1031*53ee8cc1Swenshuai.xi else
1032*53ee8cc1Swenshuai.xi {
1033*53ee8cc1Swenshuai.xi u8Temp = u8Temp & (~0x01);
1034*53ee8cc1Swenshuai.xi }
1035*53ee8cc1Swenshuai.xi
1036*53ee8cc1Swenshuai.xi ULOGD("DEMOD","---> INTERN_DVBT_Driving_Control(Bit0) = 0x%x \n",u8Temp);
1037*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101E10, u8Temp);
1038*53ee8cc1Swenshuai.xi }
1039*53ee8cc1Swenshuai.xi /************************************************************************************************
1040*53ee8cc1Swenshuai.xi Subject: Clk Inversion control
1041*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Clk_Inversion_Control
1042*53ee8cc1Swenshuai.xi Parmeter: bInversionEnable : TRUE For Inversion Action
1043*53ee8cc1Swenshuai.xi Return: void
1044*53ee8cc1Swenshuai.xi Remark:
1045*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT_Clk_Inversion_Control(MS_BOOL bInversionEnable)1046*53ee8cc1Swenshuai.xi void INTERN_DVBT_Clk_Inversion_Control(MS_BOOL bInversionEnable)
1047*53ee8cc1Swenshuai.xi {
1048*53ee8cc1Swenshuai.xi MS_U8 u8Temp;
1049*53ee8cc1Swenshuai.xi
1050*53ee8cc1Swenshuai.xi u8Temp = HAL_DMD_RIU_ReadByte(0x103301);
1051*53ee8cc1Swenshuai.xi
1052*53ee8cc1Swenshuai.xi if (bInversionEnable)
1053*53ee8cc1Swenshuai.xi {
1054*53ee8cc1Swenshuai.xi u8Temp = u8Temp | 0x02; //bit 9: clk inv
1055*53ee8cc1Swenshuai.xi }
1056*53ee8cc1Swenshuai.xi else
1057*53ee8cc1Swenshuai.xi {
1058*53ee8cc1Swenshuai.xi u8Temp = u8Temp & (~0x02);
1059*53ee8cc1Swenshuai.xi }
1060*53ee8cc1Swenshuai.xi
1061*53ee8cc1Swenshuai.xi ULOGD("DEMOD","---> Inversion(Bit9) = 0x%x \n",u8Temp);
1062*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301, u8Temp);
1063*53ee8cc1Swenshuai.xi }
1064*53ee8cc1Swenshuai.xi /************************************************************************************************
1065*53ee8cc1Swenshuai.xi Subject: Transport stream serial/parallel control
1066*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Serial_Control
1067*53ee8cc1Swenshuai.xi Parmeter: bEnable : TRUE For serial
1068*53ee8cc1Swenshuai.xi Return: MS_BOOL :
1069*53ee8cc1Swenshuai.xi Remark:
1070*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT_Serial_Control(MS_BOOL bEnable,MS_U8 u8TSClk)1071*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Serial_Control(MS_BOOL bEnable, MS_U8 u8TSClk)
1072*53ee8cc1Swenshuai.xi {
1073*53ee8cc1Swenshuai.xi MS_U8 status = true;
1074*53ee8cc1Swenshuai.xi
1075*53ee8cc1Swenshuai.xi return status;
1076*53ee8cc1Swenshuai.xi
1077*53ee8cc1Swenshuai.xi }
1078*53ee8cc1Swenshuai.xi
1079*53ee8cc1Swenshuai.xi /************************************************************************************************
1080*53ee8cc1Swenshuai.xi Subject: TS1 output control
1081*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_PAD_TS1_Enable
1082*53ee8cc1Swenshuai.xi Parmeter: flag : TRUE For Turn on TS1, FALSE For Turn off TS1
1083*53ee8cc1Swenshuai.xi Return: void
1084*53ee8cc1Swenshuai.xi Remark:
1085*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT_PAD_TS1_Enable(MS_BOOL flag)1086*53ee8cc1Swenshuai.xi void INTERN_DVBT_PAD_TS1_Enable(MS_BOOL flag)
1087*53ee8cc1Swenshuai.xi {
1088*53ee8cc1Swenshuai.xi ULOGD("DEMOD"," @INTERN_DVBT_TS1_Enable... \n");
1089*53ee8cc1Swenshuai.xi
1090*53ee8cc1Swenshuai.xi if(flag) // PAD_TS1 Enable TS CLK PAD
1091*53ee8cc1Swenshuai.xi {
1092*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","=== TS1_Enable ===\n");
1093*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)|0x10); //For T3
1094*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)|0x18); //For T4
1095*53ee8cc1Swenshuai.xi //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)|0x11); //For T8
1096*53ee8cc1Swenshuai.xi }
1097*53ee8cc1Swenshuai.xi else // PAD_TS1 Disable TS CLK PAD
1098*53ee8cc1Swenshuai.xi {
1099*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","=== TS1_Disable ===\n");
1100*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)&0xEF); //For T3
1101*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)&0xE3); //For T4
1102*53ee8cc1Swenshuai.xi //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)&0xC0); //For T8
1103*53ee8cc1Swenshuai.xi }
1104*53ee8cc1Swenshuai.xi }
1105*53ee8cc1Swenshuai.xi
1106*53ee8cc1Swenshuai.xi /************************************************************************************************
1107*53ee8cc1Swenshuai.xi Subject: channel change config
1108*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Config
1109*53ee8cc1Swenshuai.xi Parmeter: BW: bandwidth
1110*53ee8cc1Swenshuai.xi Return: MS_BOOL :
1111*53ee8cc1Swenshuai.xi Remark:
1112*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT_Config(DMD_RF_CHANNEL_BANDWIDTH BW,MS_BOOL bSerialTS,MS_BOOL bPalBG,MS_BOOL bLPSel,MS_U8 u8TSClk,MS_U32 u32IFFreq,MS_U32 u32FSFreq,MS_U8 u8IQSwap)1113*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Config ( DMD_RF_CHANNEL_BANDWIDTH BW, MS_BOOL bSerialTS, MS_BOOL bPalBG, MS_BOOL bLPSel, MS_U8 u8TSClk, MS_U32 u32IFFreq, MS_U32 u32FSFreq, MS_U8 u8IQSwap)
1114*53ee8cc1Swenshuai.xi {
1115*53ee8cc1Swenshuai.xi MS_U8 bandwidth;
1116*53ee8cc1Swenshuai.xi MS_U8 status = true;
1117*53ee8cc1Swenshuai.xi
1118*53ee8cc1Swenshuai.xi ULOGD("DEMOD"," @INTERN_DVBT_config %d %d %d %d %d %d %d %d\n", BW, bSerialTS, bPalBG, bLPSel, u8TSClk, u32IFFreq, u32FSFreq, u8IQSwap);
1119*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","INTERN_DVBT_Config, t = %ld\n",MsOS_GetSystemTime());
1120*53ee8cc1Swenshuai.xi
1121*53ee8cc1Swenshuai.xi if (u8TSClk == 0xFF) u8TSClk=0x13;
1122*53ee8cc1Swenshuai.xi switch(BW)
1123*53ee8cc1Swenshuai.xi {
1124*53ee8cc1Swenshuai.xi case E_DMD_RF_CH_BAND_6MHz:
1125*53ee8cc1Swenshuai.xi bandwidth = 1;
1126*53ee8cc1Swenshuai.xi break;
1127*53ee8cc1Swenshuai.xi case E_DMD_RF_CH_BAND_7MHz:
1128*53ee8cc1Swenshuai.xi bandwidth = 2;
1129*53ee8cc1Swenshuai.xi break;
1130*53ee8cc1Swenshuai.xi case E_DMD_RF_CH_BAND_8MHz:
1131*53ee8cc1Swenshuai.xi default:
1132*53ee8cc1Swenshuai.xi bandwidth = 3;
1133*53ee8cc1Swenshuai.xi break;
1134*53ee8cc1Swenshuai.xi }
1135*53ee8cc1Swenshuai.xi
1136*53ee8cc1Swenshuai.xi status &= INTERN_DVBT_Reset();
1137*53ee8cc1Swenshuai.xi
1138*53ee8cc1Swenshuai.xi // BW mode
1139*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_BW, bandwidth);
1140*53ee8cc1Swenshuai.xi // TS mode
1141*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_TS_SERIAL, bSerialTS? 0x01:0x00);
1142*53ee8cc1Swenshuai.xi // For Analog CCI 0:PAL B/G (Nordig), 1:PAL I (D-Book)
1143*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_CCI, bPalBG? 0x00:0x01);
1144*53ee8cc1Swenshuai.xi // Hierarchy mode
1145*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_LP_SEL, bLPSel? 0x01:0x00);
1146*53ee8cc1Swenshuai.xi // FC
1147*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_FC_L, (abs(DVBT_FS-u32IFFreq))&0xff);
1148*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_FC_H, (abs((DVBT_FS-u32IFFreq))>>8)&0xff);
1149*53ee8cc1Swenshuai.xi // FS
1150*53ee8cc1Swenshuai.xi //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_FS_L, (u32FSFreq));
1151*53ee8cc1Swenshuai.xi //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_FS_H, (u32FSFreq)>>8);
1152*53ee8cc1Swenshuai.xi // IQSwap
1153*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_IQ_SWAP, (u8IQSwap));
1154*53ee8cc1Swenshuai.xi
1155*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_LIF, (u32IFFreq < 10000) ? 1 : 0);
1156*53ee8cc1Swenshuai.xi // Fif
1157*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_FIF_L, (u32IFFreq)&0xff);
1158*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBT_N_CFG_FIF_H, (u32IFFreq>>8)&0xff);
1159*53ee8cc1Swenshuai.xi
1160*53ee8cc1Swenshuai.xi return status;
1161*53ee8cc1Swenshuai.xi }
1162*53ee8cc1Swenshuai.xi /************************************************************************************************
1163*53ee8cc1Swenshuai.xi Subject: enable hw to lock channel
1164*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Active
1165*53ee8cc1Swenshuai.xi Parmeter: bEnable
1166*53ee8cc1Swenshuai.xi Return: MS_BOOL
1167*53ee8cc1Swenshuai.xi Remark:
1168*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT_Active(MS_BOOL bEnable)1169*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Active(MS_BOOL bEnable)
1170*53ee8cc1Swenshuai.xi {
1171*53ee8cc1Swenshuai.xi MS_U8 status = true;
1172*53ee8cc1Swenshuai.xi
1173*53ee8cc1Swenshuai.xi ULOGD("DEMOD"," @INTERN_DVBT_active\n");
1174*53ee8cc1Swenshuai.xi
1175*53ee8cc1Swenshuai.xi //// INTERN_DVBT Finite State Machine on/off //////////
1176*53ee8cc1Swenshuai.xi #if 0
1177*53ee8cc1Swenshuai.xi gsCmdPacket.cmd_code = CMD_FSM_CTRL;
1178*53ee8cc1Swenshuai.xi
1179*53ee8cc1Swenshuai.xi gsCmdPacket.param[0] = (MS_U8)bEnable;
1180*53ee8cc1Swenshuai.xi status &= INTERN_DVBT_Cmd_Packet_Send(&gsCmdPacket, 1);
1181*53ee8cc1Swenshuai.xi #else
1182*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + (0x0e)*2, 0x01); // FSM_EN
1183*53ee8cc1Swenshuai.xi #endif
1184*53ee8cc1Swenshuai.xi INTERN_DVBT_SignalQualityReset();
1185*53ee8cc1Swenshuai.xi
1186*53ee8cc1Swenshuai.xi return status;
1187*53ee8cc1Swenshuai.xi }
1188*53ee8cc1Swenshuai.xi
1189*53ee8cc1Swenshuai.xi
1190*53ee8cc1Swenshuai.xi
1191*53ee8cc1Swenshuai.xi
1192*53ee8cc1Swenshuai.xi
1193*53ee8cc1Swenshuai.xi #ifdef SUPPORT_ADAPTIVE_TS_CLK
INTERN_DVBT_Locked_Task(void)1194*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Locked_Task(void)
1195*53ee8cc1Swenshuai.xi {
1196*53ee8cc1Swenshuai.xi INTERN_DVBT_Adaptive_TS_CLK();
1197*53ee8cc1Swenshuai.xi
1198*53ee8cc1Swenshuai.xi //extension task
1199*53ee8cc1Swenshuai.xi {
1200*53ee8cc1Swenshuai.xi }
1201*53ee8cc1Swenshuai.xi return TRUE;
1202*53ee8cc1Swenshuai.xi }
1203*53ee8cc1Swenshuai.xi
1204*53ee8cc1Swenshuai.xi
1205*53ee8cc1Swenshuai.xi
1206*53ee8cc1Swenshuai.xi
INTERN_DVBT_Adaptive_TS_CLK(void)1207*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Adaptive_TS_CLK(void)
1208*53ee8cc1Swenshuai.xi {
1209*53ee8cc1Swenshuai.xi MS_U8 u8_ts_clk=0x00;
1210*53ee8cc1Swenshuai.xi MS_U8 TS_Clock_Temp;
1211*53ee8cc1Swenshuai.xi u8_ts_clk = HAL_DMD_RIU_ReadByte(MBRegBase+0x15);
1212*53ee8cc1Swenshuai.xi ULOGD("DEMOD","*************************************************************\n");
1213*53ee8cc1Swenshuai.xi ULOGD("DEMOD"," The TS clock: %x\n",u8_ts_clk);
1214*53ee8cc1Swenshuai.xi
1215*53ee8cc1Swenshuai.xi //reg_atsc_dvb_div_reset =1
1216*53ee8cc1Swenshuai.xi TS_Clock_Temp=HAL_DMD_RIU_ReadByte(DMD_CLK_GEN+0x02);
1217*53ee8cc1Swenshuai.xi TS_Clock_Temp=TS_Clock_Temp|0x01;
1218*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMD_CLK_GEN+0x02,TS_Clock_Temp);
1219*53ee8cc1Swenshuai.xi
1220*53ee8cc1Swenshuai.xi //set TS clock source div 5
1221*53ee8cc1Swenshuai.xi TS_Clock_Temp=HAL_DMD_RIU_ReadByte(DMD_CLK_GEN+1);
1222*53ee8cc1Swenshuai.xi TS_Clock_Temp=(TS_Clock_Temp&(~0x01));
1223*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMD_CLK_GEN+1,TS_Clock_Temp);
1224*53ee8cc1Swenshuai.xi
1225*53ee8cc1Swenshuai.xi //set ts clk, REG_BASE[TOP_CKG_DVBTM_TS + 1] = TS_Clock_Set;
1226*53ee8cc1Swenshuai.xi TS_Clock_Temp=HAL_DMD_RIU_ReadByte(DMD_CLK_GEN);
1227*53ee8cc1Swenshuai.xi TS_Clock_Temp=(TS_Clock_Temp&0xE0) |u8_ts_clk;
1228*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMD_CLK_GEN,TS_Clock_Temp);
1229*53ee8cc1Swenshuai.xi
1230*53ee8cc1Swenshuai.xi
1231*53ee8cc1Swenshuai.xi //reg_atsc_dvb_div_reset =0
1232*53ee8cc1Swenshuai.xi TS_Clock_Temp=HAL_DMD_RIU_ReadByte(DMD_CLK_GEN+0x02);
1233*53ee8cc1Swenshuai.xi TS_Clock_Temp=(TS_Clock_Temp&0xFE);
1234*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMD_CLK_GEN+0x02,TS_Clock_Temp);
1235*53ee8cc1Swenshuai.xi
1236*53ee8cc1Swenshuai.xi // set ts FIFO
1237*53ee8cc1Swenshuai.xi // reg_RS_BACKEND
1238*53ee8cc1Swenshuai.xi // 0x16 *2 [15:8] reg_dvbt_ts_packet_storage_num=0x15 (extend FIFO)
1239*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(BACKEND_REG_BASE + (0x16*2+1), 0x15) ;
1240*53ee8cc1Swenshuai.xi
1241*53ee8cc1Swenshuai.xi // enable ts
1242*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE + (0x10*2), &TS_Clock_Temp) ;
1243*53ee8cc1Swenshuai.xi TS_Clock_Temp=TS_Clock_Temp|0x01;
1244*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(BACKEND_REG_BASE + (0x10*2), TS_Clock_Temp) ;
1245*53ee8cc1Swenshuai.xi
1246*53ee8cc1Swenshuai.xi //debug: re-check ts clock
1247*53ee8cc1Swenshuai.xi TS_Clock_Temp=HAL_DMD_RIU_ReadByte(DMD_CLK_GEN);
1248*53ee8cc1Swenshuai.xi TS_Clock_Temp=(TS_Clock_Temp&0x1F) ;
1249*53ee8cc1Swenshuai.xi
1250*53ee8cc1Swenshuai.xi ULOGD("DEMOD","-------------------------------------------------------\n");
1251*53ee8cc1Swenshuai.xi ULOGD("DEMOD"," System report: %x\n",TS_Clock_Temp);
1252*53ee8cc1Swenshuai.xi ULOGD("DEMOD","*************************************************************\n");
1253*53ee8cc1Swenshuai.xi
1254*53ee8cc1Swenshuai.xi return TRUE;
1255*53ee8cc1Swenshuai.xi }
1256*53ee8cc1Swenshuai.xi
1257*53ee8cc1Swenshuai.xi #endif
1258*53ee8cc1Swenshuai.xi /************************************************************************************************
1259*53ee8cc1Swenshuai.xi Subject: Return lock status
1260*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Lock
1261*53ee8cc1Swenshuai.xi Parmeter: eStatus :
1262*53ee8cc1Swenshuai.xi Return: MS_BOOL
1263*53ee8cc1Swenshuai.xi Remark:
1264*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT_Lock(MS_U16 u16DMD_DVBT_TPS_Timeout,MS_U16 u16DMD_DVBT_FEC_Timeout)1265*53ee8cc1Swenshuai.xi DMD_LOCK_STATUS INTERN_DVBT_Lock(MS_U16 u16DMD_DVBT_TPS_Timeout, MS_U16 u16DMD_DVBT_FEC_Timeout)
1266*53ee8cc1Swenshuai.xi {
1267*53ee8cc1Swenshuai.xi float fBER=0.0f;
1268*53ee8cc1Swenshuai.xi
1269*53ee8cc1Swenshuai.xi if (INTERN_DVBT_GetLock(E_DMD_COFDM_FEC_LOCK))
1270*53ee8cc1Swenshuai.xi {
1271*53ee8cc1Swenshuai.xi if (bFECLock == FALSE)
1272*53ee8cc1Swenshuai.xi {
1273*53ee8cc1Swenshuai.xi u32FecFirstLockTime = MsOS_GetSystemTime();
1274*53ee8cc1Swenshuai.xi ULOGD("DEMOD","++++++++[utopia]dvbt lock\n");
1275*53ee8cc1Swenshuai.xi }
1276*53ee8cc1Swenshuai.xi
1277*53ee8cc1Swenshuai.xi if(INTERN_DVBT_GetPostViterbiBer(&fBER) == TRUE)
1278*53ee8cc1Swenshuai.xi {
1279*53ee8cc1Swenshuai.xi if((fBER > 1.0E-8) && (fBER < 1.0E-1))
1280*53ee8cc1Swenshuai.xi {
1281*53ee8cc1Swenshuai.xi if(fViterbiBerFiltered <= 0.0)
1282*53ee8cc1Swenshuai.xi fViterbiBerFiltered = fBER;
1283*53ee8cc1Swenshuai.xi else
1284*53ee8cc1Swenshuai.xi fViterbiBerFiltered = 0.9f*fViterbiBerFiltered+0.1f*fBER;
1285*53ee8cc1Swenshuai.xi }
1286*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[dvbt]f_ber=%8.3e, g_viter_ber=%8.3e\n",fBER,fViterbiBerFiltered);
1287*53ee8cc1Swenshuai.xi }
1288*53ee8cc1Swenshuai.xi u32FecLastLockTime = MsOS_GetSystemTime();
1289*53ee8cc1Swenshuai.xi bFECLock = TRUE;
1290*53ee8cc1Swenshuai.xi return E_DMD_LOCK;
1291*53ee8cc1Swenshuai.xi }
1292*53ee8cc1Swenshuai.xi else
1293*53ee8cc1Swenshuai.xi {
1294*53ee8cc1Swenshuai.xi INTERN_DVBT_SignalQualityReset();
1295*53ee8cc1Swenshuai.xi if (bFECLock == TRUE)
1296*53ee8cc1Swenshuai.xi {
1297*53ee8cc1Swenshuai.xi if ((MsOS_GetSystemTime() - u32FecLastLockTime) < 1000)
1298*53ee8cc1Swenshuai.xi {
1299*53ee8cc1Swenshuai.xi return E_DMD_LOCK;
1300*53ee8cc1Swenshuai.xi }
1301*53ee8cc1Swenshuai.xi }
1302*53ee8cc1Swenshuai.xi bFECLock = FALSE;
1303*53ee8cc1Swenshuai.xi }
1304*53ee8cc1Swenshuai.xi
1305*53ee8cc1Swenshuai.xi if (INTERN_DVBT_GetLock(E_DMD_COFDM_NO_CHANNEL))
1306*53ee8cc1Swenshuai.xi {
1307*53ee8cc1Swenshuai.xi ULOGD("DEMOD","==> INTERN_DVBT_Lock -- E_DMD_COFDM_NO_CHANNEL \n");
1308*53ee8cc1Swenshuai.xi return E_DMD_UNLOCK;
1309*53ee8cc1Swenshuai.xi }
1310*53ee8cc1Swenshuai.xi
1311*53ee8cc1Swenshuai.xi if(!bTPSLock)
1312*53ee8cc1Swenshuai.xi {
1313*53ee8cc1Swenshuai.xi if (INTERN_DVBT_GetLock(E_DMD_COFDM_TPS_EVER_LOCK))
1314*53ee8cc1Swenshuai.xi {
1315*53ee8cc1Swenshuai.xi ULOGD("DEMOD","==> INTERN_DVBT_Lock -- TPSLock \n");
1316*53ee8cc1Swenshuai.xi bTPSLock = TRUE;
1317*53ee8cc1Swenshuai.xi }
1318*53ee8cc1Swenshuai.xi }
1319*53ee8cc1Swenshuai.xi if(bTPSLock)
1320*53ee8cc1Swenshuai.xi {
1321*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","TPSLock %ld\n",MsOS_GetSystemTime());
1322*53ee8cc1Swenshuai.xi if(MsOS_Timer_DiffTimeFromNow(u32ChkScanTimeStart) < u16DMD_DVBT_FEC_Timeout)
1323*53ee8cc1Swenshuai.xi {
1324*53ee8cc1Swenshuai.xi return E_DMD_CHECKING;
1325*53ee8cc1Swenshuai.xi }
1326*53ee8cc1Swenshuai.xi }
1327*53ee8cc1Swenshuai.xi else
1328*53ee8cc1Swenshuai.xi {
1329*53ee8cc1Swenshuai.xi if(MsOS_Timer_DiffTimeFromNow(u32ChkScanTimeStart) < u16DMD_DVBT_TPS_Timeout)
1330*53ee8cc1Swenshuai.xi {
1331*53ee8cc1Swenshuai.xi return E_DMD_CHECKING;
1332*53ee8cc1Swenshuai.xi }
1333*53ee8cc1Swenshuai.xi }
1334*53ee8cc1Swenshuai.xi return E_DMD_UNLOCK;
1335*53ee8cc1Swenshuai.xi
1336*53ee8cc1Swenshuai.xi }
1337*53ee8cc1Swenshuai.xi
1338*53ee8cc1Swenshuai.xi
INTERN_DVBT_GetLock(DMD_DVBT_GETLOCK_TYPE eStatus)1339*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_GetLock(DMD_DVBT_GETLOCK_TYPE eStatus)
1340*53ee8cc1Swenshuai.xi {
1341*53ee8cc1Swenshuai.xi MS_U16 u16Address = 0;
1342*53ee8cc1Swenshuai.xi MS_U8 cData = 0;
1343*53ee8cc1Swenshuai.xi MS_U8 cBitMask = 0;
1344*53ee8cc1Swenshuai.xi #ifdef SUPPORT_ADAPTIVE_TS_CLK
1345*53ee8cc1Swenshuai.xi MS_U8 lock_to_unlock_flag=0;
1346*53ee8cc1Swenshuai.xi #endif
1347*53ee8cc1Swenshuai.xi
1348*53ee8cc1Swenshuai.xi switch( eStatus )
1349*53ee8cc1Swenshuai.xi {
1350*53ee8cc1Swenshuai.xi case E_DMD_COFDM_FEC_LOCK:
1351*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(0x23E0, &cData);
1352*53ee8cc1Swenshuai.xi #ifdef SUPPORT_ADAPTIVE_TS_CLK
1353*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(MBX_REG_BASE+0x16, &lock_to_unlock_flag);
1354*53ee8cc1Swenshuai.xi if (((cData == 0x0B) && (bFECLock == FALSE)) ||((cData == 0x0B) && ((lock_to_unlock_flag & 0x01)==0x01)) )
1355*53ee8cc1Swenshuai.xi {
1356*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","Support adaptive TS CLK in polling mode! \n");
1357*53ee8cc1Swenshuai.xi INTERN_DVBT_Locked_Task();
1358*53ee8cc1Swenshuai.xi if((lock_to_unlock_flag & 0x01)==0x01)
1359*53ee8cc1Swenshuai.xi {
1360*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(MBX_REG_BASE+0x16,0x00);
1361*53ee8cc1Swenshuai.xi }
1362*53ee8cc1Swenshuai.xi
1363*53ee8cc1Swenshuai.xi }
1364*53ee8cc1Swenshuai.xi
1365*53ee8cc1Swenshuai.xi #endif
1366*53ee8cc1Swenshuai.xi
1367*53ee8cc1Swenshuai.xi if (cData == 0x0B)
1368*53ee8cc1Swenshuai.xi {
1369*53ee8cc1Swenshuai.xi return TRUE;
1370*53ee8cc1Swenshuai.xi }
1371*53ee8cc1Swenshuai.xi else
1372*53ee8cc1Swenshuai.xi {
1373*53ee8cc1Swenshuai.xi return FALSE; // continuously un-lock
1374*53ee8cc1Swenshuai.xi }
1375*53ee8cc1Swenshuai.xi break;
1376*53ee8cc1Swenshuai.xi
1377*53ee8cc1Swenshuai.xi case E_DMD_COFDM_PSYNC_LOCK:
1378*53ee8cc1Swenshuai.xi u16Address = 0x232C; //FEC: P-sync Lock,
1379*53ee8cc1Swenshuai.xi cBitMask = BIT(1);
1380*53ee8cc1Swenshuai.xi break;
1381*53ee8cc1Swenshuai.xi
1382*53ee8cc1Swenshuai.xi case E_DMD_COFDM_TPS_LOCK:
1383*53ee8cc1Swenshuai.xi u16Address = 0x2222; //TPS HW Lock,
1384*53ee8cc1Swenshuai.xi cBitMask = BIT(1);
1385*53ee8cc1Swenshuai.xi break;
1386*53ee8cc1Swenshuai.xi
1387*53ee8cc1Swenshuai.xi case E_DMD_COFDM_DCR_LOCK:
1388*53ee8cc1Swenshuai.xi u16Address = 0x2737; //DCR Lock,
1389*53ee8cc1Swenshuai.xi cBitMask = BIT(0);
1390*53ee8cc1Swenshuai.xi break;
1391*53ee8cc1Swenshuai.xi
1392*53ee8cc1Swenshuai.xi case E_DMD_COFDM_AGC_LOCK:
1393*53ee8cc1Swenshuai.xi u16Address = 0x2829; //AGC Lock,
1394*53ee8cc1Swenshuai.xi cBitMask = BIT(0);
1395*53ee8cc1Swenshuai.xi break;
1396*53ee8cc1Swenshuai.xi
1397*53ee8cc1Swenshuai.xi case E_DMD_COFDM_MODE_DET:
1398*53ee8cc1Swenshuai.xi u16Address = 0x24CF; //Mode CP Detect,
1399*53ee8cc1Swenshuai.xi cBitMask = BIT(4);
1400*53ee8cc1Swenshuai.xi break;
1401*53ee8cc1Swenshuai.xi
1402*53ee8cc1Swenshuai.xi case E_DMD_COFDM_TPS_EVER_LOCK:
1403*53ee8cc1Swenshuai.xi u16Address = 0x20C0; //TPS Ever Lock,
1404*53ee8cc1Swenshuai.xi cBitMask = BIT(3);
1405*53ee8cc1Swenshuai.xi break;
1406*53ee8cc1Swenshuai.xi
1407*53ee8cc1Swenshuai.xi case E_DMD_COFDM_NO_CHANNEL:
1408*53ee8cc1Swenshuai.xi u16Address = 0x20C0; // JL or FS no channel detection flag, 1 means no channel.
1409*53ee8cc1Swenshuai.xi cBitMask = BIT(7);
1410*53ee8cc1Swenshuai.xi break;
1411*53ee8cc1Swenshuai.xi
1412*53ee8cc1Swenshuai.xi default:
1413*53ee8cc1Swenshuai.xi return FALSE;
1414*53ee8cc1Swenshuai.xi }
1415*53ee8cc1Swenshuai.xi
1416*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(u16Address, &cData) == FALSE)
1417*53ee8cc1Swenshuai.xi return FALSE;
1418*53ee8cc1Swenshuai.xi
1419*53ee8cc1Swenshuai.xi if ((cData & cBitMask) == cBitMask)
1420*53ee8cc1Swenshuai.xi {
1421*53ee8cc1Swenshuai.xi return TRUE;
1422*53ee8cc1Swenshuai.xi }
1423*53ee8cc1Swenshuai.xi
1424*53ee8cc1Swenshuai.xi return FALSE;
1425*53ee8cc1Swenshuai.xi
1426*53ee8cc1Swenshuai.xi }
1427*53ee8cc1Swenshuai.xi
1428*53ee8cc1Swenshuai.xi /****************************************************************************
1429*53ee8cc1Swenshuai.xi Subject: To get the Post viterbi BER
1430*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_GetPostViterbiBer
1431*53ee8cc1Swenshuai.xi Parmeter: Quility
1432*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
1433*53ee8cc1Swenshuai.xi E_RESULT_FAILURE =>Read I2C fail, INTERN_DVBT_VIT_STATUS_NG
1434*53ee8cc1Swenshuai.xi Remark: For the Performance issue, here we just return the Post Value.(Not BER)
1435*53ee8cc1Swenshuai.xi We will not read the Period, and have the "/256/8"
1436*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT_GetPostViterbiBer(float * ber)1437*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_GetPostViterbiBer(float *ber)
1438*53ee8cc1Swenshuai.xi {
1439*53ee8cc1Swenshuai.xi MS_BOOL status = true;
1440*53ee8cc1Swenshuai.xi MS_U8 reg=0, reg_frz=0;
1441*53ee8cc1Swenshuai.xi MS_U16 BitErrPeriod;
1442*53ee8cc1Swenshuai.xi MS_U32 BitErr;
1443*53ee8cc1Swenshuai.xi MS_U16 PktErr;
1444*53ee8cc1Swenshuai.xi
1445*53ee8cc1Swenshuai.xi /////////// Post-Viterbi BER /////////////
1446*53ee8cc1Swenshuai.xi
1447*53ee8cc1Swenshuai.xi if ( MsOS_Timer_DiffTimeFromNow(u32FecFirstLockTime) < 300)
1448*53ee8cc1Swenshuai.xi {
1449*53ee8cc1Swenshuai.xi *ber = (float)-1.0;
1450*53ee8cc1Swenshuai.xi return false;
1451*53ee8cc1Swenshuai.xi }
1452*53ee8cc1Swenshuai.xi // bank 1f 0x03 [1:0] reg_bit_err_num_freeze
1453*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x03, ®_frz);
1454*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(BACKEND_REG_BASE+0x03, reg_frz|0x03);
1455*53ee8cc1Swenshuai.xi
1456*53ee8cc1Swenshuai.xi // bank 1f 0x46 [7:0] reg_bit_err_sblprd_7_0
1457*53ee8cc1Swenshuai.xi // 0x47 [15:8] reg_bit_err_sblprd_15_8
1458*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x47, ®);
1459*53ee8cc1Swenshuai.xi BitErrPeriod = reg;
1460*53ee8cc1Swenshuai.xi
1461*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x46, ®);
1462*53ee8cc1Swenshuai.xi BitErrPeriod = (BitErrPeriod << 8)|reg;
1463*53ee8cc1Swenshuai.xi
1464*53ee8cc1Swenshuai.xi // bank 1f 0x6a [7:0] reg_bit_err_num_7_0
1465*53ee8cc1Swenshuai.xi // 0x6b [15:8] reg_bit_err_num_15_8
1466*53ee8cc1Swenshuai.xi // bank 1f 0x6c [7:0] reg_bit_err_num_23_16
1467*53ee8cc1Swenshuai.xi // 0x6d [15:8] reg_bit_err_num_31_24
1468*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x6d, ®);
1469*53ee8cc1Swenshuai.xi BitErr = reg;
1470*53ee8cc1Swenshuai.xi
1471*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x6c, ®);
1472*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8)|reg;
1473*53ee8cc1Swenshuai.xi
1474*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x6b, ®);
1475*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8)|reg;
1476*53ee8cc1Swenshuai.xi
1477*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x6a, ®);
1478*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8)|reg;
1479*53ee8cc1Swenshuai.xi
1480*53ee8cc1Swenshuai.xi // bank 1f 0x66 [7:0] reg_uncrt_pkt_num_7_0
1481*53ee8cc1Swenshuai.xi // 0x67 [15:8] reg_uncrt_pkt_num_15_8
1482*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x67, ®);
1483*53ee8cc1Swenshuai.xi PktErr = reg;
1484*53ee8cc1Swenshuai.xi
1485*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x66, ®);
1486*53ee8cc1Swenshuai.xi PktErr = (PktErr << 8)|reg;
1487*53ee8cc1Swenshuai.xi
1488*53ee8cc1Swenshuai.xi // bank 1f 0x03 [1:0] reg_bit_err_num_freeze
1489*53ee8cc1Swenshuai.xi reg_frz=reg_frz&(~0x03);
1490*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(BACKEND_REG_BASE+0x03, reg_frz);
1491*53ee8cc1Swenshuai.xi
1492*53ee8cc1Swenshuai.xi if (BitErrPeriod == 0 ) //protect 0
1493*53ee8cc1Swenshuai.xi BitErrPeriod = 1;
1494*53ee8cc1Swenshuai.xi
1495*53ee8cc1Swenshuai.xi if (BitErr <=0 )
1496*53ee8cc1Swenshuai.xi *ber = 0.5f / ((float)BitErrPeriod*128*188*8);
1497*53ee8cc1Swenshuai.xi else
1498*53ee8cc1Swenshuai.xi *ber = (float)BitErr / ((float)BitErrPeriod*128*188*8);
1499*53ee8cc1Swenshuai.xi
1500*53ee8cc1Swenshuai.xi
1501*53ee8cc1Swenshuai.xi ULOGD("DEMOD","INTERN_DVBT PostVitBER = %8.3e \n ", *ber);
1502*53ee8cc1Swenshuai.xi ULOGD("DEMOD","INTERN_DVBT PktErr = %d \n ", (int)PktErr);
1503*53ee8cc1Swenshuai.xi
1504*53ee8cc1Swenshuai.xi return status;
1505*53ee8cc1Swenshuai.xi }
1506*53ee8cc1Swenshuai.xi
1507*53ee8cc1Swenshuai.xi /****************************************************************************
1508*53ee8cc1Swenshuai.xi Subject: To get the Pre viterbi BER
1509*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_GetPreViterbiBer
1510*53ee8cc1Swenshuai.xi Parmeter: ber
1511*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
1512*53ee8cc1Swenshuai.xi E_RESULT_FAILURE =>Read I2C fail, INTERN_DVBT_VIT_STATUS_NG
1513*53ee8cc1Swenshuai.xi Remark: For the Performance issue, here we just return the Post Value.(Not BER)
1514*53ee8cc1Swenshuai.xi We will not read the Period, and have the "/256/8"
1515*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT_GetPreViterbiBer(float * ber)1516*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_GetPreViterbiBer(float *ber)
1517*53ee8cc1Swenshuai.xi {
1518*53ee8cc1Swenshuai.xi MS_U8 status = true;
1519*53ee8cc1Swenshuai.xi MS_U8 reg=0, reg_frz=0;
1520*53ee8cc1Swenshuai.xi MS_U16 BitErrPeriod;
1521*53ee8cc1Swenshuai.xi MS_U32 BitErr;
1522*53ee8cc1Swenshuai.xi MS_BOOL BEROver;
1523*53ee8cc1Swenshuai.xi
1524*53ee8cc1Swenshuai.xi // bank 7 0x10 [3] reg_rd_freezeber
1525*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE + 0x10, ®_frz);
1526*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FEC_REG_BASE + 0x10, reg_frz|0x08);
1527*53ee8cc1Swenshuai.xi
1528*53ee8cc1Swenshuai.xi // bank 7 0x16 [7:0] reg_ber_timerl
1529*53ee8cc1Swenshuai.xi // [15:8] reg_ber_timerm
1530*53ee8cc1Swenshuai.xi // bank 7 0x18 [5:0] reg_ber_timerh
1531*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE + 0x18, ®);
1532*53ee8cc1Swenshuai.xi BitErrPeriod = reg&0x3f;
1533*53ee8cc1Swenshuai.xi
1534*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE + 0x17, ®);
1535*53ee8cc1Swenshuai.xi BitErrPeriod = (BitErrPeriod << 8)|reg;
1536*53ee8cc1Swenshuai.xi
1537*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE + 0x16, ®);
1538*53ee8cc1Swenshuai.xi BitErrPeriod = (BitErrPeriod << 8)|reg;
1539*53ee8cc1Swenshuai.xi
1540*53ee8cc1Swenshuai.xi // bank 7 0x1e [7:0] reg_ber_7_0
1541*53ee8cc1Swenshuai.xi // [15:8] reg_ber_15_8
1542*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE + 0x1F, ®);
1543*53ee8cc1Swenshuai.xi BitErr = reg;
1544*53ee8cc1Swenshuai.xi
1545*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE + 0x1E, ®);
1546*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8)|reg;
1547*53ee8cc1Swenshuai.xi
1548*53ee8cc1Swenshuai.xi // bank 7 0x1a [13:8] reg_cor_intstat_reg
1549*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE + 0x1B, ®);
1550*53ee8cc1Swenshuai.xi if (reg & 0x10)
1551*53ee8cc1Swenshuai.xi BEROver = true;
1552*53ee8cc1Swenshuai.xi else
1553*53ee8cc1Swenshuai.xi BEROver = false;
1554*53ee8cc1Swenshuai.xi
1555*53ee8cc1Swenshuai.xi if (BitErrPeriod ==0 )//protect 0
1556*53ee8cc1Swenshuai.xi BitErrPeriod=1;
1557*53ee8cc1Swenshuai.xi
1558*53ee8cc1Swenshuai.xi if (BEROver)
1559*53ee8cc1Swenshuai.xi {
1560*53ee8cc1Swenshuai.xi *ber = 1;
1561*53ee8cc1Swenshuai.xi ULOGD("DEMOD","BER is over\n");
1562*53ee8cc1Swenshuai.xi }
1563*53ee8cc1Swenshuai.xi else
1564*53ee8cc1Swenshuai.xi {
1565*53ee8cc1Swenshuai.xi if (BitErr <=0 )
1566*53ee8cc1Swenshuai.xi *ber=0.5 / (float)(BitErrPeriod * 256);
1567*53ee8cc1Swenshuai.xi else
1568*53ee8cc1Swenshuai.xi *ber=(float)(BitErr) / (float)(BitErrPeriod * 256);
1569*53ee8cc1Swenshuai.xi }
1570*53ee8cc1Swenshuai.xi
1571*53ee8cc1Swenshuai.xi // bank 7 0x10 [3] reg_rd_freezeber
1572*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FEC_REG_BASE + 0x10, reg_frz);
1573*53ee8cc1Swenshuai.xi
1574*53ee8cc1Swenshuai.xi return status;
1575*53ee8cc1Swenshuai.xi }
1576*53ee8cc1Swenshuai.xi
1577*53ee8cc1Swenshuai.xi /****************************************************************************
1578*53ee8cc1Swenshuai.xi Subject: To get the Packet error
1579*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_GetPacketErr
1580*53ee8cc1Swenshuai.xi Parmeter: pktErr
1581*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
1582*53ee8cc1Swenshuai.xi E_RESULT_FAILURE =>Read I2C fail, INTERN_DVBT_VIT_STATUS_NG
1583*53ee8cc1Swenshuai.xi Remark: For the Performance issue, here we just return the Post Value.(Not BER)
1584*53ee8cc1Swenshuai.xi We will not read the Period, and have the "/256/8"
1585*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT_GetPacketErr(MS_U16 * u16PktErr)1586*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_GetPacketErr(MS_U16 *u16PktErr)
1587*53ee8cc1Swenshuai.xi {
1588*53ee8cc1Swenshuai.xi MS_BOOL status = true;
1589*53ee8cc1Swenshuai.xi MS_U8 reg = 0, reg_frz = 0;
1590*53ee8cc1Swenshuai.xi MS_U16 PktErr;
1591*53ee8cc1Swenshuai.xi
1592*53ee8cc1Swenshuai.xi // bank 1f 0x03 [1:0] reg_bit_err_num_freeze
1593*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x03, ®_frz);
1594*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(BACKEND_REG_BASE+0x03, reg_frz|0x03);
1595*53ee8cc1Swenshuai.xi
1596*53ee8cc1Swenshuai.xi // bank 1f 0x66 [7:0] reg_uncrt_pkt_num_7_0
1597*53ee8cc1Swenshuai.xi // 0x67 [15:8] reg_uncrt_pkt_num_15_8
1598*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x67, ®);
1599*53ee8cc1Swenshuai.xi PktErr = reg;
1600*53ee8cc1Swenshuai.xi
1601*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(BACKEND_REG_BASE+0x66, ®);
1602*53ee8cc1Swenshuai.xi PktErr = (PktErr << 8)|reg;
1603*53ee8cc1Swenshuai.xi
1604*53ee8cc1Swenshuai.xi // bank 1f 0x03 [1:0] reg_bit_err_num_freeze
1605*53ee8cc1Swenshuai.xi reg_frz=reg_frz&(~0x03);
1606*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(BACKEND_REG_BASE+0x03, reg_frz);
1607*53ee8cc1Swenshuai.xi
1608*53ee8cc1Swenshuai.xi ULOGD("DEMOD","INTERN_DVBT PktErr = %d \n ", (int)PktErr);
1609*53ee8cc1Swenshuai.xi
1610*53ee8cc1Swenshuai.xi *u16PktErr = PktErr;
1611*53ee8cc1Swenshuai.xi
1612*53ee8cc1Swenshuai.xi return status;
1613*53ee8cc1Swenshuai.xi }
1614*53ee8cc1Swenshuai.xi
1615*53ee8cc1Swenshuai.xi /****************************************************************************
1616*53ee8cc1Swenshuai.xi Subject: To get the DVBT parameter
1617*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Get_TPS_Info
1618*53ee8cc1Swenshuai.xi Parmeter: point to return parameter
1619*53ee8cc1Swenshuai.xi Constellation (b2 ~ b0) : 0~2 => QPSK, 16QAM, 64QAM
1620*53ee8cc1Swenshuai.xi Hierarchy (b5 ~ b3)) : 0~3 => None, Aplha1, Aplha2, Aplha4
1621*53ee8cc1Swenshuai.xi LP Code Rate (b8 ~ b6) : 0~4 => 1/2, 2/3, 3/4, 5/6, 7/8
1622*53ee8cc1Swenshuai.xi HP Code Rate (b11 ~ b9) : 0~4 => 1/2, 2/3, 3/4, 5/6, 7/8
1623*53ee8cc1Swenshuai.xi GI (b13 ~ b12) : 0~3 => 1/32, 1/16, 1/8, 1/4
1624*53ee8cc1Swenshuai.xi FFT ( b14) : 0~1 => 2K, 8K
1625*53ee8cc1Swenshuai.xi Priority(bit 15) : 0~1=> HP,LP
1626*53ee8cc1Swenshuai.xi Return: TRUE
1627*53ee8cc1Swenshuai.xi FALSE
1628*53ee8cc1Swenshuai.xi Remark: The TPS parameters will be available after TPS lock
1629*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT_Get_TPS_Info(MS_U16 * TPS_parameter)1630*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Get_TPS_Info( MS_U16 * TPS_parameter)
1631*53ee8cc1Swenshuai.xi {
1632*53ee8cc1Swenshuai.xi MS_U8 u8Temp;
1633*53ee8cc1Swenshuai.xi
1634*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x22, &u8Temp) == FALSE)
1635*53ee8cc1Swenshuai.xi return FALSE;
1636*53ee8cc1Swenshuai.xi
1637*53ee8cc1Swenshuai.xi if ((u8Temp& 0x02) != 0x02)
1638*53ee8cc1Swenshuai.xi {
1639*53ee8cc1Swenshuai.xi return FALSE; //TPS unlock
1640*53ee8cc1Swenshuai.xi }
1641*53ee8cc1Swenshuai.xi else
1642*53ee8cc1Swenshuai.xi {
1643*53ee8cc1Swenshuai.xi if ( MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x24, &u8Temp) == FALSE )
1644*53ee8cc1Swenshuai.xi return FALSE;
1645*53ee8cc1Swenshuai.xi
1646*53ee8cc1Swenshuai.xi *TPS_parameter = u8Temp & 0x03; //Constellation (b2 ~ b0)
1647*53ee8cc1Swenshuai.xi *TPS_parameter |= (u8Temp & 0x70) >> 1; //Hierarchy (b5 ~ b3)
1648*53ee8cc1Swenshuai.xi
1649*53ee8cc1Swenshuai.xi if ( MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x25, &u8Temp) == FALSE )
1650*53ee8cc1Swenshuai.xi return FALSE;
1651*53ee8cc1Swenshuai.xi
1652*53ee8cc1Swenshuai.xi *TPS_parameter |= (MS_U16)(u8Temp & 0x07) << 6; //LP Code Rate (b8 ~ b6)
1653*53ee8cc1Swenshuai.xi *TPS_parameter |= (MS_U16)(u8Temp & 0x70) << 5; //HP Code Rate (b11 ~ b9)
1654*53ee8cc1Swenshuai.xi
1655*53ee8cc1Swenshuai.xi if ( MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x26, &u8Temp) == FALSE )
1656*53ee8cc1Swenshuai.xi return FALSE;
1657*53ee8cc1Swenshuai.xi
1658*53ee8cc1Swenshuai.xi *TPS_parameter |= (MS_U16)(u8Temp & 0x03) << 12; //GI (b13 ~ b12)
1659*53ee8cc1Swenshuai.xi *TPS_parameter |= (MS_U16)(u8Temp & 0x30) << 10; //FFT ( b14)
1660*53ee8cc1Swenshuai.xi
1661*53ee8cc1Swenshuai.xi if ( MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE + 0x0C, &u8Temp) == FALSE )
1662*53ee8cc1Swenshuai.xi return FALSE;
1663*53ee8cc1Swenshuai.xi
1664*53ee8cc1Swenshuai.xi *TPS_parameter |=(MS_U16)(u8Temp&0x08)<<12;//Priority(bit 15)
1665*53ee8cc1Swenshuai.xi
1666*53ee8cc1Swenshuai.xi }
1667*53ee8cc1Swenshuai.xi return TRUE;
1668*53ee8cc1Swenshuai.xi }
1669*53ee8cc1Swenshuai.xi
1670*53ee8cc1Swenshuai.xi
1671*53ee8cc1Swenshuai.xi /****************************************************************************
1672*53ee8cc1Swenshuai.xi Subject: Read the signal to noise ratio (SNR)
1673*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_GetSNR
1674*53ee8cc1Swenshuai.xi Parmeter: None
1675*53ee8cc1Swenshuai.xi Return: -1 mean I2C fail, otherwise I2C success then return SNR value
1676*53ee8cc1Swenshuai.xi Remark:
1677*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT_GetSNR(void)1678*53ee8cc1Swenshuai.xi float INTERN_DVBT_GetSNR (void)
1679*53ee8cc1Swenshuai.xi {
1680*53ee8cc1Swenshuai.xi MS_U8 status = true;
1681*53ee8cc1Swenshuai.xi MS_U8 reg=0, reg_frz=0;
1682*53ee8cc1Swenshuai.xi MS_U32 noise_power;
1683*53ee8cc1Swenshuai.xi float snr;
1684*53ee8cc1Swenshuai.xi
1685*53ee8cc1Swenshuai.xi // bank 6 0xfe [0] reg_fdp_freeze
1686*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0xfe, ®_frz);
1687*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz|0x01);
1688*53ee8cc1Swenshuai.xi
1689*53ee8cc1Swenshuai.xi // bank 6 0xff [0] reg_fdp_load
1690*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
1691*53ee8cc1Swenshuai.xi
1692*53ee8cc1Swenshuai.xi // bank 6 0x4a [26:0] reg_snr_accu <27,1>
1693*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(ISDBT_FDPE_REG_BASE + 0x5B, ®);
1694*53ee8cc1Swenshuai.xi noise_power = reg & 0x07;
1695*53ee8cc1Swenshuai.xi
1696*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(ISDBT_FDPE_REG_BASE + 0x5A, ®);
1697*53ee8cc1Swenshuai.xi noise_power = (noise_power << 8)|reg;
1698*53ee8cc1Swenshuai.xi
1699*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(ISDBT_FDPE_REG_BASE + 0x59, ®);
1700*53ee8cc1Swenshuai.xi noise_power = (noise_power << 8)|reg;
1701*53ee8cc1Swenshuai.xi
1702*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(ISDBT_FDPE_REG_BASE + 0x58, ®);
1703*53ee8cc1Swenshuai.xi noise_power = (noise_power << 8)|reg;
1704*53ee8cc1Swenshuai.xi
1705*53ee8cc1Swenshuai.xi // bank 6 0x26 [5:4] reg_transmission_mode
1706*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x26, ®);
1707*53ee8cc1Swenshuai.xi
1708*53ee8cc1Swenshuai.xi // bank 6 0xfe [0] reg_fdp_freeze
1709*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz);
1710*53ee8cc1Swenshuai.xi
1711*53ee8cc1Swenshuai.xi // bank 6 0xff [0] reg_fdp_load
1712*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
1713*53ee8cc1Swenshuai.xi
1714*53ee8cc1Swenshuai.xi #if 1 // copy from utopia2\mxlib\hal\miami\demod\halDMD_INTERN_DVBT.c
1715*53ee8cc1Swenshuai.xi noise_power = noise_power/2;
1716*53ee8cc1Swenshuai.xi noise_power /=1280;
1717*53ee8cc1Swenshuai.xi // noisepower = (rand()%256)*256;
1718*53ee8cc1Swenshuai.xi if (noise_power==0)//protect value 0
1719*53ee8cc1Swenshuai.xi noise_power=1;
1720*53ee8cc1Swenshuai.xi
1721*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX
1722*53ee8cc1Swenshuai.xi snr = 10*log10f((float)noise_power);
1723*53ee8cc1Swenshuai.xi #else
1724*53ee8cc1Swenshuai.xi snr = 10*Log10Approx((float)noise_power);
1725*53ee8cc1Swenshuai.xi #endif
1726*53ee8cc1Swenshuai.xi
1727*53ee8cc1Swenshuai.xi
1728*53ee8cc1Swenshuai.xi #else
1729*53ee8cc1Swenshuai.xi noise_power = noise_power/2;
1730*53ee8cc1Swenshuai.xi
1731*53ee8cc1Swenshuai.xi if ((reg&0x30)==0x00) //2K
1732*53ee8cc1Swenshuai.xi {
1733*53ee8cc1Swenshuai.xi if (noise_power<1512)
1734*53ee8cc1Swenshuai.xi snr = 0;
1735*53ee8cc1Swenshuai.xi else
1736*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX
1737*53ee8cc1Swenshuai.xi snr = 10*log10f((float)noise_power/1512);
1738*53ee8cc1Swenshuai.xi #else
1739*53ee8cc1Swenshuai.xi snr = 10*Log10Approx((float)noise_power/1512);
1740*53ee8cc1Swenshuai.xi #endif
1741*53ee8cc1Swenshuai.xi }
1742*53ee8cc1Swenshuai.xi //else if ((reg&0x30)==0x10)//8K
1743*53ee8cc1Swenshuai.xi else
1744*53ee8cc1Swenshuai.xi {
1745*53ee8cc1Swenshuai.xi if (noise_power<6048)
1746*53ee8cc1Swenshuai.xi snr = 0;
1747*53ee8cc1Swenshuai.xi else
1748*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX
1749*53ee8cc1Swenshuai.xi snr = 10*log10f((float)noise_power/6048);
1750*53ee8cc1Swenshuai.xi #else
1751*53ee8cc1Swenshuai.xi snr = 10*Log10Approx((float)noise_power/6048);
1752*53ee8cc1Swenshuai.xi #endif
1753*53ee8cc1Swenshuai.xi }
1754*53ee8cc1Swenshuai.xi /* ignore 4K
1755*53ee8cc1Swenshuai.xi else //4K
1756*53ee8cc1Swenshuai.xi {
1757*53ee8cc1Swenshuai.xi if (noise_power<3024)
1758*53ee8cc1Swenshuai.xi snr = 0;
1759*53ee8cc1Swenshuai.xi else
1760*53ee8cc1Swenshuai.xi snr = 10*Log10Approx(noise_power/3024);
1761*53ee8cc1Swenshuai.xi }
1762*53ee8cc1Swenshuai.xi */
1763*53ee8cc1Swenshuai.xi #endif
1764*53ee8cc1Swenshuai.xi
1765*53ee8cc1Swenshuai.xi if (status == true)
1766*53ee8cc1Swenshuai.xi return snr;
1767*53ee8cc1Swenshuai.xi else
1768*53ee8cc1Swenshuai.xi return -1;
1769*53ee8cc1Swenshuai.xi
1770*53ee8cc1Swenshuai.xi }
1771*53ee8cc1Swenshuai.xi
1772*53ee8cc1Swenshuai.xi /****************************************************************************
1773*53ee8cc1Swenshuai.xi Subject: To check if Hierarchy on
1774*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Is_HierarchyOn
1775*53ee8cc1Swenshuai.xi Parmeter:
1776*53ee8cc1Swenshuai.xi Return: BOOLEAN
1777*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT_Is_HierarchyOn(void)1778*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Is_HierarchyOn( void)
1779*53ee8cc1Swenshuai.xi {
1780*53ee8cc1Swenshuai.xi MS_U16 u16_tmp;
1781*53ee8cc1Swenshuai.xi
1782*53ee8cc1Swenshuai.xi if(INTERN_DVBT_Get_TPS_Info(&u16_tmp) == FALSE)
1783*53ee8cc1Swenshuai.xi return FALSE;
1784*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","u16_tmp........%x %x\n",u16_tmp,u16_tmp&0x38);
1785*53ee8cc1Swenshuai.xi if(u16_tmp&0x38)
1786*53ee8cc1Swenshuai.xi {
1787*53ee8cc1Swenshuai.xi return TRUE;
1788*53ee8cc1Swenshuai.xi }
1789*53ee8cc1Swenshuai.xi return FALSE;
1790*53ee8cc1Swenshuai.xi }
1791*53ee8cc1Swenshuai.xi
INTERN_DVBT_GetSignalStrength(MS_U16 * strength,const DMD_DVBT_InitData * sDMD_DVBT_InitData,MS_U8 u8SarValue,float fRFPowerDbm)1792*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_GetSignalStrength(MS_U16 *strength,const DMD_DVBT_InitData *sDMD_DVBT_InitData, MS_U8 u8SarValue, float fRFPowerDbm)
1793*53ee8cc1Swenshuai.xi {
1794*53ee8cc1Swenshuai.xi MS_U8 status = true;
1795*53ee8cc1Swenshuai.xi float ch_power_db = 0.0f;
1796*53ee8cc1Swenshuai.xi float ch_power_ref = 11.0f;
1797*53ee8cc1Swenshuai.xi float ch_power_rel = 0.0f;
1798*53ee8cc1Swenshuai.xi MS_U8 u8_index = 0;
1799*53ee8cc1Swenshuai.xi MS_U16 tps_info_qam,tps_info_cr;
1800*53ee8cc1Swenshuai.xi
1801*53ee8cc1Swenshuai.xi if (FALSE == INTERN_DVBT_GetLock(E_DMD_COFDM_FEC_LOCK) )
1802*53ee8cc1Swenshuai.xi {
1803*53ee8cc1Swenshuai.xi *strength = 0;
1804*53ee8cc1Swenshuai.xi return TRUE;
1805*53ee8cc1Swenshuai.xi }
1806*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","INTERN_DVBT_GetSignalStrength, t=%ld\n",MsOS_GetSystemTime());
1807*53ee8cc1Swenshuai.xi
1808*53ee8cc1Swenshuai.xi // if (INTERN_DVBT_Lock(COFDM_TPS_LOCK))
1809*53ee8cc1Swenshuai.xi //if (INTERN_DVBT_Lock(COFDM_AGC_LOCK))
1810*53ee8cc1Swenshuai.xi /* Actually, it's more reasonable, that signal level depended on cable input power level
1811*53ee8cc1Swenshuai.xi * thougth the signal isn't dvb-t signal.
1812*53ee8cc1Swenshuai.xi */
1813*53ee8cc1Swenshuai.xi
1814*53ee8cc1Swenshuai.xi // use pointer of IFAGC table to identify
1815*53ee8cc1Swenshuai.xi // case 1: RFAGC from SAR, IFAGC controlled by demod
1816*53ee8cc1Swenshuai.xi // case 2: RFAGC from tuner, ,IFAGC controlled by demod
1817*53ee8cc1Swenshuai.xi status=HAL_DMD_GetRFLevel(&ch_power_db, fRFPowerDbm, u8SarValue,
1818*53ee8cc1Swenshuai.xi sDMD_DVBT_InitData->pTuner_RfagcSsi, sDMD_DVBT_InitData->u16Tuner_RfagcSsi_Size,
1819*53ee8cc1Swenshuai.xi sDMD_DVBT_InitData->pTuner_IfagcSsi_HiRef, sDMD_DVBT_InitData->u16Tuner_IfagcSsi_HiRef_Size,
1820*53ee8cc1Swenshuai.xi sDMD_DVBT_InitData->pTuner_IfagcSsi_LoRef, sDMD_DVBT_InitData->u16Tuner_IfagcSsi_LoRef_Size,
1821*53ee8cc1Swenshuai.xi sDMD_DVBT_InitData->pTuner_IfagcErr_HiRef, sDMD_DVBT_InitData->u16Tuner_IfagcErr_HiRef_Size,
1822*53ee8cc1Swenshuai.xi sDMD_DVBT_InitData->pTuner_IfagcErr_LoRef, sDMD_DVBT_InitData->u16Tuner_IfagcErr_LoRef_Size);
1823*53ee8cc1Swenshuai.xi
1824*53ee8cc1Swenshuai.xi
1825*53ee8cc1Swenshuai.xi if(INTERN_DVBT_Get_TPS_Parameter_Const(&tps_info_qam, TS_MODUL_MODE) == FALSE)
1826*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[dvbt]TPS qam parameter retrieve failure\n");
1827*53ee8cc1Swenshuai.xi
1828*53ee8cc1Swenshuai.xi if(INTERN_DVBT_Get_TPS_Parameter_Const(&tps_info_cr, TS_CODE_RATE) == FALSE)
1829*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[dvbt]TPS cr parameter retrieve failure\n");
1830*53ee8cc1Swenshuai.xi
1831*53ee8cc1Swenshuai.xi
1832*53ee8cc1Swenshuai.xi while(dvbt_ssi_dbm_nordigp1[u8_index].constel != _UNKNOW_QAM)
1833*53ee8cc1Swenshuai.xi {
1834*53ee8cc1Swenshuai.xi if ( (dvbt_ssi_dbm_nordigp1[u8_index].constel == (DMD_CONSTEL)tps_info_qam)
1835*53ee8cc1Swenshuai.xi && (dvbt_ssi_dbm_nordigp1[u8_index].code_rate == (DMD_CODERATE)tps_info_cr))
1836*53ee8cc1Swenshuai.xi {
1837*53ee8cc1Swenshuai.xi ch_power_ref = dvbt_ssi_dbm_nordigp1[u8_index].p_ref;
1838*53ee8cc1Swenshuai.xi break;
1839*53ee8cc1Swenshuai.xi }
1840*53ee8cc1Swenshuai.xi else
1841*53ee8cc1Swenshuai.xi {
1842*53ee8cc1Swenshuai.xi u8_index++;
1843*53ee8cc1Swenshuai.xi }
1844*53ee8cc1Swenshuai.xi }
1845*53ee8cc1Swenshuai.xi
1846*53ee8cc1Swenshuai.xi if (ch_power_ref > 10.0f)
1847*53ee8cc1Swenshuai.xi *strength = 0;
1848*53ee8cc1Swenshuai.xi else
1849*53ee8cc1Swenshuai.xi {
1850*53ee8cc1Swenshuai.xi ch_power_rel = ch_power_db - ch_power_ref;
1851*53ee8cc1Swenshuai.xi
1852*53ee8cc1Swenshuai.xi if ( ch_power_rel < -15.0f )
1853*53ee8cc1Swenshuai.xi {
1854*53ee8cc1Swenshuai.xi *strength = 0;
1855*53ee8cc1Swenshuai.xi }
1856*53ee8cc1Swenshuai.xi else if ( ch_power_rel < 0.0f )
1857*53ee8cc1Swenshuai.xi {
1858*53ee8cc1Swenshuai.xi *strength = (MS_U16)(2.0f/3*(ch_power_rel + 15.0f));
1859*53ee8cc1Swenshuai.xi }
1860*53ee8cc1Swenshuai.xi else if ( ch_power_rel < 20 )
1861*53ee8cc1Swenshuai.xi {
1862*53ee8cc1Swenshuai.xi *strength = (MS_U16)(4.0f*ch_power_rel + 10.0f);
1863*53ee8cc1Swenshuai.xi }
1864*53ee8cc1Swenshuai.xi else if ( ch_power_rel < 35.0f )
1865*53ee8cc1Swenshuai.xi {
1866*53ee8cc1Swenshuai.xi *strength = (MS_U16)(2.0f/3*(ch_power_rel - 20.0f) + 90.0f);
1867*53ee8cc1Swenshuai.xi }
1868*53ee8cc1Swenshuai.xi else
1869*53ee8cc1Swenshuai.xi {
1870*53ee8cc1Swenshuai.xi *strength = 100;
1871*53ee8cc1Swenshuai.xi }
1872*53ee8cc1Swenshuai.xi }
1873*53ee8cc1Swenshuai.xi
1874*53ee8cc1Swenshuai.xi if (FALSE == INTERN_DVBT_GetLock(E_DMD_COFDM_FEC_LOCK) )
1875*53ee8cc1Swenshuai.xi {
1876*53ee8cc1Swenshuai.xi *strength = 0;
1877*53ee8cc1Swenshuai.xi return TRUE;
1878*53ee8cc1Swenshuai.xi }
1879*53ee8cc1Swenshuai.xi
1880*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">>> SSI_CH_PWR(dB) = %f , Score = %d<<<\n", ch_power_db, *strength);
1881*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">>> SSI = %d <<<\n", (int)*strength);
1882*53ee8cc1Swenshuai.xi
1883*53ee8cc1Swenshuai.xi return status;
1884*53ee8cc1Swenshuai.xi }
1885*53ee8cc1Swenshuai.xi
1886*53ee8cc1Swenshuai.xi /****************************************************************************
1887*53ee8cc1Swenshuai.xi Subject: To get the DVT Signal quility
1888*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_GetSignalQuality
1889*53ee8cc1Swenshuai.xi Parmeter: Quility
1890*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
1891*53ee8cc1Swenshuai.xi E_RESULT_FAILURE
1892*53ee8cc1Swenshuai.xi Remark: Here we have 4 level range
1893*53ee8cc1Swenshuai.xi <1>.First Range => Quility =100 (You can define it by INTERN_DVBT_SIGNAL_BASE_100)
1894*53ee8cc1Swenshuai.xi <2>.2th Range => 60 < Quality < 100 (You can define it by INTERN_DVBT_SIGNAL_BASE_60)
1895*53ee8cc1Swenshuai.xi <3>.3th Range => 10 < Quality < 60 (You can define it by INTERN_DVBT_SIGNAL_BASE_10)
1896*53ee8cc1Swenshuai.xi <4>.4th Range => Quality <10
1897*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT_GetSignalQuality(MS_U16 * quality,const DMD_DVBT_InitData * sDMD_DVBT_InitData,MS_U8 u8SarValue,float fRFPowerDbm)1898*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_GetSignalQuality(MS_U16 *quality, const DMD_DVBT_InitData *sDMD_DVBT_InitData, MS_U8 u8SarValue, float fRFPowerDbm)
1899*53ee8cc1Swenshuai.xi {
1900*53ee8cc1Swenshuai.xi float ber_sqi;
1901*53ee8cc1Swenshuai.xi float fber;
1902*53ee8cc1Swenshuai.xi float cn_rec = 0;
1903*53ee8cc1Swenshuai.xi float cn_nordig_p1 = 0;
1904*53ee8cc1Swenshuai.xi float cn_rel = 0;
1905*53ee8cc1Swenshuai.xi
1906*53ee8cc1Swenshuai.xi MS_U8 status = true;
1907*53ee8cc1Swenshuai.xi MS_U8 tps_cnstl = 0, tps_cr = 0, i = 0;
1908*53ee8cc1Swenshuai.xi MS_U16 u16_tmp;
1909*53ee8cc1Swenshuai.xi
1910*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","INTERN_DVBT_GetSignalQuality, t=%ld\n",MsOS_GetSystemTime());
1911*53ee8cc1Swenshuai.xi
1912*53ee8cc1Swenshuai.xi if (TRUE == INTERN_DVBT_GetLock(E_DMD_COFDM_PSYNC_LOCK) )
1913*53ee8cc1Swenshuai.xi {
1914*53ee8cc1Swenshuai.xi
1915*53ee8cc1Swenshuai.xi if ( MsOS_Timer_DiffTimeFromNow(u32FecFirstLockTime) < 300)
1916*53ee8cc1Swenshuai.xi {
1917*53ee8cc1Swenshuai.xi MsOS_DelayTask(300 - MsOS_Timer_DiffTimeFromNow(u32FecFirstLockTime));
1918*53ee8cc1Swenshuai.xi }
1919*53ee8cc1Swenshuai.xi ///////// Get Pre-RS (Post-Viterbi) BER to determine BER_SQI //////////
1920*53ee8cc1Swenshuai.xi if(fViterbiBerFiltered<= 0.0)
1921*53ee8cc1Swenshuai.xi {
1922*53ee8cc1Swenshuai.xi if (INTERN_DVBT_GetPostViterbiBer(&fber) == FALSE)
1923*53ee8cc1Swenshuai.xi {
1924*53ee8cc1Swenshuai.xi ULOGD("DEMOD","GetPostViterbiBer Fail!\n");
1925*53ee8cc1Swenshuai.xi return FALSE;
1926*53ee8cc1Swenshuai.xi }
1927*53ee8cc1Swenshuai.xi fViterbiBerFiltered = fber;
1928*53ee8cc1Swenshuai.xi }
1929*53ee8cc1Swenshuai.xi else
1930*53ee8cc1Swenshuai.xi {
1931*53ee8cc1Swenshuai.xi fber = fViterbiBerFiltered;
1932*53ee8cc1Swenshuai.xi }
1933*53ee8cc1Swenshuai.xi
1934*53ee8cc1Swenshuai.xi if (fber > 1.0E-3)
1935*53ee8cc1Swenshuai.xi ber_sqi = 0.0;
1936*53ee8cc1Swenshuai.xi else if (fber > 8.5E-7)
1937*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX
1938*53ee8cc1Swenshuai.xi ber_sqi = (log10f(1.0f/fber))*20.0f - 22.0f;
1939*53ee8cc1Swenshuai.xi #else
1940*53ee8cc1Swenshuai.xi ber_sqi = (Log10Approx(1.0f/fber))*20.0f - 22.0f;
1941*53ee8cc1Swenshuai.xi #endif
1942*53ee8cc1Swenshuai.xi else
1943*53ee8cc1Swenshuai.xi ber_sqi = 100.0;
1944*53ee8cc1Swenshuai.xi
1945*53ee8cc1Swenshuai.xi cn_rec = INTERN_DVBT_GetSNR();
1946*53ee8cc1Swenshuai.xi
1947*53ee8cc1Swenshuai.xi if (cn_rec == -1) //get SNR return fail
1948*53ee8cc1Swenshuai.xi status = false;
1949*53ee8cc1Swenshuai.xi
1950*53ee8cc1Swenshuai.xi ///////// Get Constellation and Code Rate to determine Ref. C/N //////////
1951*53ee8cc1Swenshuai.xi ///////// (refer to Teracom min. spec 2.0 4.1.1.7) /////
1952*53ee8cc1Swenshuai.xi tps_cnstl = 0xff;
1953*53ee8cc1Swenshuai.xi tps_cr = 0xff;
1954*53ee8cc1Swenshuai.xi if(INTERN_DVBT_Get_TPS_Parameter_Const( &u16_tmp, TS_MODUL_MODE) == TRUE)
1955*53ee8cc1Swenshuai.xi tps_cnstl = (MS_U8)u16_tmp&0x07;
1956*53ee8cc1Swenshuai.xi if(INTERN_DVBT_Get_TPS_Parameter_Const( &u16_tmp, TS_CODE_RATE) == TRUE)
1957*53ee8cc1Swenshuai.xi tps_cr = (MS_U8)u16_tmp&0x07;
1958*53ee8cc1Swenshuai.xi
1959*53ee8cc1Swenshuai.xi for(i = 0; i < sDMD_DVBT_InitData->u16SqiCnNordigP1_Size; i++)
1960*53ee8cc1Swenshuai.xi {
1961*53ee8cc1Swenshuai.xi if ( (tps_cnstl == sDMD_DVBT_InitData->pSqiCnNordigP1[i].constel)
1962*53ee8cc1Swenshuai.xi && (tps_cr == sDMD_DVBT_InitData->pSqiCnNordigP1[i].code_rate) )
1963*53ee8cc1Swenshuai.xi {
1964*53ee8cc1Swenshuai.xi cn_nordig_p1 = sDMD_DVBT_InitData->pSqiCnNordigP1[i].cn_ref;
1965*53ee8cc1Swenshuai.xi break;
1966*53ee8cc1Swenshuai.xi }
1967*53ee8cc1Swenshuai.xi }
1968*53ee8cc1Swenshuai.xi
1969*53ee8cc1Swenshuai.xi // 0,5, snr offset
1970*53ee8cc1Swenshuai.xi cn_rel = cn_rec - cn_nordig_p1 + 0.5f;
1971*53ee8cc1Swenshuai.xi
1972*53ee8cc1Swenshuai.xi // patch....
1973*53ee8cc1Swenshuai.xi // Noridg SQI,
1974*53ee8cc1Swenshuai.xi // 64QAM, CR34, GI14, SNR 22dB.
1975*53ee8cc1Swenshuai.xi if ( (tps_cnstl == _64QAM) && (tps_cr == _CR3Y4)
1976*53ee8cc1Swenshuai.xi && (cn_rel < 2.5f) && (cn_rel > 1.5f))
1977*53ee8cc1Swenshuai.xi {
1978*53ee8cc1Swenshuai.xi cn_rel += 1.5f;
1979*53ee8cc1Swenshuai.xi }
1980*53ee8cc1Swenshuai.xi
1981*53ee8cc1Swenshuai.xi if (cn_rel < -7.0f)
1982*53ee8cc1Swenshuai.xi {
1983*53ee8cc1Swenshuai.xi *quality = 0;
1984*53ee8cc1Swenshuai.xi }
1985*53ee8cc1Swenshuai.xi else if (cn_rel < 3.0)
1986*53ee8cc1Swenshuai.xi *quality = (MS_U16)(ber_sqi*((cn_rel - 3.0)/10.0 + 1.0));
1987*53ee8cc1Swenshuai.xi else
1988*53ee8cc1Swenshuai.xi *quality = (MS_U16)ber_sqi;
1989*53ee8cc1Swenshuai.xi }
1990*53ee8cc1Swenshuai.xi else
1991*53ee8cc1Swenshuai.xi {
1992*53ee8cc1Swenshuai.xi *quality = 0;
1993*53ee8cc1Swenshuai.xi }
1994*53ee8cc1Swenshuai.xi
1995*53ee8cc1Swenshuai.xi ULOGD("DEMOD","SNR = %f, QAM = %d, code Rate = %d\n", cn_rec, tps_cnstl, tps_cr);
1996*53ee8cc1Swenshuai.xi ULOGD("DEMOD","BER = %8.3e\n", fber);
1997*53ee8cc1Swenshuai.xi ULOGD("DEMOD","Signal Quility = %d\n", *quality);
1998*53ee8cc1Swenshuai.xi return status;
1999*53ee8cc1Swenshuai.xi }
2000*53ee8cc1Swenshuai.xi
2001*53ee8cc1Swenshuai.xi /****************************************************************************
2002*53ee8cc1Swenshuai.xi Subject: To get the Cell ID
2003*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Get_CELL_ID
2004*53ee8cc1Swenshuai.xi Parmeter: point to return parameter cell_id
2005*53ee8cc1Swenshuai.xi
2006*53ee8cc1Swenshuai.xi Return: TRUE
2007*53ee8cc1Swenshuai.xi FALSE
2008*53ee8cc1Swenshuai.xi Remark:
2009*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT_Get_CELL_ID(MS_U16 * cell_id)2010*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Get_CELL_ID(MS_U16 *cell_id)
2011*53ee8cc1Swenshuai.xi {
2012*53ee8cc1Swenshuai.xi MS_U8 status = true;
2013*53ee8cc1Swenshuai.xi MS_U8 value1=0;
2014*53ee8cc1Swenshuai.xi MS_U8 value2=0;
2015*53ee8cc1Swenshuai.xi
2016*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE+0x2A, &value1); //TPS Cell ID [15:8]
2017*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE+0x2B, &value2); //TPS Cell ID [7:0]
2018*53ee8cc1Swenshuai.xi
2019*53ee8cc1Swenshuai.xi *cell_id = ((MS_U16)value1<<8)|value2;
2020*53ee8cc1Swenshuai.xi return status;
2021*53ee8cc1Swenshuai.xi }
2022*53ee8cc1Swenshuai.xi /*
2023*53ee8cc1Swenshuai.xi FUNCTION_RESULT INTERN_DVBT_GetSignalQuality_Average(WORD *quality)
2024*53ee8cc1Swenshuai.xi {
2025*53ee8cc1Swenshuai.xi #define SQI_LOOP_NUM 50
2026*53ee8cc1Swenshuai.xi U8 inn = 0;
2027*53ee8cc1Swenshuai.xi WORD sqi = 0;
2028*53ee8cc1Swenshuai.xi WORD ave_sqi = 0;
2029*53ee8cc1Swenshuai.xi WORD ave_num = 0;
2030*53ee8cc1Swenshuai.xi while(inn++<SQI_LOOP_NUM)
2031*53ee8cc1Swenshuai.xi {
2032*53ee8cc1Swenshuai.xi if(INTERN_DVBT_GetSignalQuality(&sqi) == E_RESULT_SUCCESS)
2033*53ee8cc1Swenshuai.xi {
2034*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[%d][t=%d],sqi=%d\n",inn,INTERN_DVBT_GET_TIME,sqi);
2035*53ee8cc1Swenshuai.xi ave_sqi+=sqi;
2036*53ee8cc1Swenshuai.xi ave_num++;
2037*53ee8cc1Swenshuai.xi }
2038*53ee8cc1Swenshuai.xi MsOS_DelayTask(50);
2039*53ee8cc1Swenshuai.xi }
2040*53ee8cc1Swenshuai.xi
2041*53ee8cc1Swenshuai.xi if(ave_num != 0 )
2042*53ee8cc1Swenshuai.xi *quality = ave_sqi/ave_num;
2043*53ee8cc1Swenshuai.xi
2044*53ee8cc1Swenshuai.xi return ave_num==0?E_RESULT_FAILURE:E_RESULT_SUCCESS;
2045*53ee8cc1Swenshuai.xi }
2046*53ee8cc1Swenshuai.xi */
2047*53ee8cc1Swenshuai.xi /****************************************************************************
2048*53ee8cc1Swenshuai.xi Subject: To get the DVBT Carrier Freq Offset
2049*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Get_FreqOffset
2050*53ee8cc1Swenshuai.xi Parmeter: Frequency offset (in KHz), bandwidth
2051*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
2052*53ee8cc1Swenshuai.xi E_RESULT_FAILURE
2053*53ee8cc1Swenshuai.xi Remark:
2054*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT_Get_FreqOffset(float * pFreqOff,MS_U8 u8BW)2055*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Get_FreqOffset(float *pFreqOff, MS_U8 u8BW)
2056*53ee8cc1Swenshuai.xi {
2057*53ee8cc1Swenshuai.xi float N, FreqB;
2058*53ee8cc1Swenshuai.xi float FreqCfoTd, FreqCfoFd, FreqIcfo;
2059*53ee8cc1Swenshuai.xi MS_U32 RegCfoTd, RegCfoFd, RegIcfo;
2060*53ee8cc1Swenshuai.xi MS_U8 reg_frz=0, reg=0;
2061*53ee8cc1Swenshuai.xi MS_U8 status;
2062*53ee8cc1Swenshuai.xi
2063*53ee8cc1Swenshuai.xi FreqB = (float)u8BW * 8 / 7;
2064*53ee8cc1Swenshuai.xi
2065*53ee8cc1Swenshuai.xi status = MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x05, ®_frz);
2066*53ee8cc1Swenshuai.xi
2067*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x05, reg_frz|0x80);
2068*53ee8cc1Swenshuai.xi
2069*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c8, ®);
2070*53ee8cc1Swenshuai.xi RegCfoTd = reg;
2071*53ee8cc1Swenshuai.xi
2072*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c7, ®);
2073*53ee8cc1Swenshuai.xi RegCfoTd = (RegCfoTd << 8)|reg;
2074*53ee8cc1Swenshuai.xi
2075*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c6, ®);
2076*53ee8cc1Swenshuai.xi RegCfoTd = (RegCfoTd << 8)|reg;
2077*53ee8cc1Swenshuai.xi
2078*53ee8cc1Swenshuai.xi FreqCfoTd = (float)RegCfoTd;
2079*53ee8cc1Swenshuai.xi
2080*53ee8cc1Swenshuai.xi if (RegCfoTd & 0x800000)
2081*53ee8cc1Swenshuai.xi FreqCfoTd = FreqCfoTd - (float)0x1000000;
2082*53ee8cc1Swenshuai.xi
2083*53ee8cc1Swenshuai.xi FreqCfoTd = FreqCfoTd * FreqB * 0.00011642;
2084*53ee8cc1Swenshuai.xi
2085*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x05, reg_frz&(~0x80));
2086*53ee8cc1Swenshuai.xi
2087*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0xfe, ®_frz);
2088*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz|0x01);
2089*53ee8cc1Swenshuai.xi
2090*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
2091*53ee8cc1Swenshuai.xi
2092*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x33, ®);
2093*53ee8cc1Swenshuai.xi RegCfoFd = reg;
2094*53ee8cc1Swenshuai.xi
2095*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x32, ®);
2096*53ee8cc1Swenshuai.xi RegCfoFd = (RegCfoFd << 8)|reg;
2097*53ee8cc1Swenshuai.xi
2098*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x31, ®);
2099*53ee8cc1Swenshuai.xi RegCfoFd = (RegCfoFd << 8)|reg;
2100*53ee8cc1Swenshuai.xi
2101*53ee8cc1Swenshuai.xi FreqCfoFd = (float)RegCfoFd;
2102*53ee8cc1Swenshuai.xi
2103*53ee8cc1Swenshuai.xi if (RegCfoFd & 0x800000)
2104*53ee8cc1Swenshuai.xi FreqCfoFd = FreqCfoFd - (float)0x1000000;
2105*53ee8cc1Swenshuai.xi
2106*53ee8cc1Swenshuai.xi FreqCfoFd = FreqCfoFd * FreqB * 0.00011642;
2107*53ee8cc1Swenshuai.xi
2108*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x19, ®);
2109*53ee8cc1Swenshuai.xi RegIcfo = reg & 0x07;
2110*53ee8cc1Swenshuai.xi
2111*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x18, ®);
2112*53ee8cc1Swenshuai.xi RegIcfo = (RegIcfo << 8)|reg;
2113*53ee8cc1Swenshuai.xi
2114*53ee8cc1Swenshuai.xi FreqIcfo = (float)RegIcfo;
2115*53ee8cc1Swenshuai.xi
2116*53ee8cc1Swenshuai.xi if (RegIcfo & 0x400)
2117*53ee8cc1Swenshuai.xi FreqIcfo = FreqIcfo - (float)0x800;
2118*53ee8cc1Swenshuai.xi
2119*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x26, ®);
2120*53ee8cc1Swenshuai.xi reg = reg & 0x30;
2121*53ee8cc1Swenshuai.xi
2122*53ee8cc1Swenshuai.xi switch (reg)
2123*53ee8cc1Swenshuai.xi {
2124*53ee8cc1Swenshuai.xi case 0x00: N = 2048; break;
2125*53ee8cc1Swenshuai.xi case 0x20: N = 4096; break;
2126*53ee8cc1Swenshuai.xi case 0x10:
2127*53ee8cc1Swenshuai.xi default: N = 8192; break;
2128*53ee8cc1Swenshuai.xi }
2129*53ee8cc1Swenshuai.xi
2130*53ee8cc1Swenshuai.xi FreqIcfo = FreqIcfo * FreqB / N * 1000; //unit: kHz
2131*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz&(~0x01));
2132*53ee8cc1Swenshuai.xi //status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe+1, 0x01);
2133*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
2134*53ee8cc1Swenshuai.xi //*pFreqOff = FreqIcfo + (FreqCfoFd + FreqCfoTd)/1000;
2135*53ee8cc1Swenshuai.xi *pFreqOff = (-1.0f)*(FreqIcfo + (FreqCfoFd + FreqCfoTd)/1000);
2136*53ee8cc1Swenshuai.xi // DBG_GET_SIGNAL(ULOGD("DEMOD","FCFO = %f\n", FreqCfoFd));
2137*53ee8cc1Swenshuai.xi // DBG_GET_SIGNAL(ULOGD("DEMOD","TCFO = %f\n", FreqCfoTd));
2138*53ee8cc1Swenshuai.xi // DBG_GET_SIGNAL(ULOGD("DEMOD","ICFO = %f\n", FreqIcfo));
2139*53ee8cc1Swenshuai.xi ULOGD("DEMOD","CFOE = %f\n", *pFreqOff);
2140*53ee8cc1Swenshuai.xi
2141*53ee8cc1Swenshuai.xi if (status == TRUE)
2142*53ee8cc1Swenshuai.xi return TRUE;
2143*53ee8cc1Swenshuai.xi else
2144*53ee8cc1Swenshuai.xi return FALSE;
2145*53ee8cc1Swenshuai.xi }
2146*53ee8cc1Swenshuai.xi
2147*53ee8cc1Swenshuai.xi
INTERN_DVBT_Power_ON_OFF(MS_U8 bPowerOn)2148*53ee8cc1Swenshuai.xi void INTERN_DVBT_Power_ON_OFF(MS_U8 bPowerOn)
2149*53ee8cc1Swenshuai.xi {
2150*53ee8cc1Swenshuai.xi
2151*53ee8cc1Swenshuai.xi bPowerOn = bPowerOn;
2152*53ee8cc1Swenshuai.xi }
2153*53ee8cc1Swenshuai.xi
INTERN_DVBT_Power_Save(void)2154*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Power_Save(void)
2155*53ee8cc1Swenshuai.xi {
2156*53ee8cc1Swenshuai.xi
2157*53ee8cc1Swenshuai.xi return TRUE;
2158*53ee8cc1Swenshuai.xi }
2159*53ee8cc1Swenshuai.xi
2160*53ee8cc1Swenshuai.xi /****************************************************************************
2161*53ee8cc1Swenshuai.xi Subject: To get the DVBT constellation parameter
2162*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Get_TPS_Parameter_Const
2163*53ee8cc1Swenshuai.xi Parmeter: point to return parameter(0: QPSK, 1:16QAM, 2:64QAM)
2164*53ee8cc1Swenshuai.xi Return: TRUE
2165*53ee8cc1Swenshuai.xi FALSE
2166*53ee8cc1Swenshuai.xi Remark: The TPS parameters will be available after TPS lock
2167*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT_Get_TPS_Parameter_Const(MS_U16 * TPS_parameter,E_SIGNAL_TYPE eSignalType)2168*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Get_TPS_Parameter_Const( MS_U16 * TPS_parameter, E_SIGNAL_TYPE eSignalType)
2169*53ee8cc1Swenshuai.xi {
2170*53ee8cc1Swenshuai.xi MS_U8 tps_param;
2171*53ee8cc1Swenshuai.xi
2172*53ee8cc1Swenshuai.xi //@@++ Arki 20100125
2173*53ee8cc1Swenshuai.xi if (eSignalType == TS_MODUL_MODE)
2174*53ee8cc1Swenshuai.xi {
2175*53ee8cc1Swenshuai.xi if ( MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x24, &tps_param) == FALSE ) return FALSE;
2176*53ee8cc1Swenshuai.xi *TPS_parameter = tps_param & (BIT(0)|BIT(1)) ;
2177*53ee8cc1Swenshuai.xi }
2178*53ee8cc1Swenshuai.xi
2179*53ee8cc1Swenshuai.xi if (eSignalType == TS_CODE_RATE)
2180*53ee8cc1Swenshuai.xi {
2181*53ee8cc1Swenshuai.xi if ( MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x25, &tps_param) == FALSE ) return FALSE;
2182*53ee8cc1Swenshuai.xi *TPS_parameter = (tps_param & (BIT(6)|BIT(5)|BIT(4)))>>4 ;
2183*53ee8cc1Swenshuai.xi }
2184*53ee8cc1Swenshuai.xi
2185*53ee8cc1Swenshuai.xi if (eSignalType == TS_GUARD_INTERVAL)
2186*53ee8cc1Swenshuai.xi {
2187*53ee8cc1Swenshuai.xi if ( MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x26, &tps_param) == FALSE ) return FALSE;
2188*53ee8cc1Swenshuai.xi *TPS_parameter = tps_param & (BIT(0)|BIT(1)) ;
2189*53ee8cc1Swenshuai.xi }
2190*53ee8cc1Swenshuai.xi
2191*53ee8cc1Swenshuai.xi if (eSignalType == TS_FFX_VALUE)
2192*53ee8cc1Swenshuai.xi {
2193*53ee8cc1Swenshuai.xi if ( MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x26, &tps_param) == FALSE ) return FALSE;
2194*53ee8cc1Swenshuai.xi *TPS_parameter = (tps_param & (BIT(5)|BIT(4)))>>4 ;
2195*53ee8cc1Swenshuai.xi }
2196*53ee8cc1Swenshuai.xi //@@-- Arki 20100125
2197*53ee8cc1Swenshuai.xi return TRUE;
2198*53ee8cc1Swenshuai.xi }
2199*53ee8cc1Swenshuai.xi
INTERN_DVBT_Version(MS_U16 * ver)2200*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Version(MS_U16 *ver)
2201*53ee8cc1Swenshuai.xi {
2202*53ee8cc1Swenshuai.xi
2203*53ee8cc1Swenshuai.xi MS_U8 status = true;
2204*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
2205*53ee8cc1Swenshuai.xi MS_U16 u16_INTERN_DVBT_Version;
2206*53ee8cc1Swenshuai.xi
2207*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xC1, &tmp);
2208*53ee8cc1Swenshuai.xi u16_INTERN_DVBT_Version = tmp;
2209*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xC2, &tmp);
2210*53ee8cc1Swenshuai.xi u16_INTERN_DVBT_Version = u16_INTERN_DVBT_Version<<8|tmp;
2211*53ee8cc1Swenshuai.xi *ver = u16_INTERN_DVBT_Version;
2212*53ee8cc1Swenshuai.xi
2213*53ee8cc1Swenshuai.xi return status;
2214*53ee8cc1Swenshuai.xi }
2215*53ee8cc1Swenshuai.xi
INTERN_DVBT_Version_minor(MS_U8 * ver2)2216*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Version_minor(MS_U8 *ver2)
2217*53ee8cc1Swenshuai.xi {
2218*53ee8cc1Swenshuai.xi
2219*53ee8cc1Swenshuai.xi MS_U8 status = true;
2220*53ee8cc1Swenshuai.xi
2221*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xC3, ver2);
2222*53ee8cc1Swenshuai.xi
2223*53ee8cc1Swenshuai.xi return status;
2224*53ee8cc1Swenshuai.xi }
2225*53ee8cc1Swenshuai.xi
2226*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_Demod_Version(void)2227*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_Demod_Version(void)
2228*53ee8cc1Swenshuai.xi {
2229*53ee8cc1Swenshuai.xi
2230*53ee8cc1Swenshuai.xi MS_BOOL status = true;
2231*53ee8cc1Swenshuai.xi MS_U16 u16_INTERN_DVBT_Version;
2232*53ee8cc1Swenshuai.xi MS_U8 u8_minor_ver = 0;
2233*53ee8cc1Swenshuai.xi
2234*53ee8cc1Swenshuai.xi status &= INTERN_DVBT_Version(&u16_INTERN_DVBT_Version);
2235*53ee8cc1Swenshuai.xi status &= INTERN_DVBT_Version_minor(&u8_minor_ver);
2236*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[DVBT]Version = 0x%x,0x%x\n",u16_INTERN_DVBT_Version,u8_minor_ver);
2237*53ee8cc1Swenshuai.xi
2238*53ee8cc1Swenshuai.xi return status;
2239*53ee8cc1Swenshuai.xi }
2240*53ee8cc1Swenshuai.xi
INTERN_DVBT_NORDIG_SSI_Table_Write(DMD_CONSTEL constel,DMD_CODERATE code_rate,float write_value)2241*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_NORDIG_SSI_Table_Write(DMD_CONSTEL constel, DMD_CODERATE code_rate, float write_value)
2242*53ee8cc1Swenshuai.xi {
2243*53ee8cc1Swenshuai.xi MS_U8 u8_index = 0;
2244*53ee8cc1Swenshuai.xi MS_BOOL bRet = false;
2245*53ee8cc1Swenshuai.xi
2246*53ee8cc1Swenshuai.xi while(dvbt_ssi_dbm_nordigp1[u8_index].constel != _UNKNOW_QAM)
2247*53ee8cc1Swenshuai.xi {
2248*53ee8cc1Swenshuai.xi if ( (dvbt_ssi_dbm_nordigp1[u8_index].constel == (DMD_CONSTEL)constel)
2249*53ee8cc1Swenshuai.xi && (dvbt_ssi_dbm_nordigp1[u8_index].code_rate == (DMD_CODERATE)code_rate))
2250*53ee8cc1Swenshuai.xi {
2251*53ee8cc1Swenshuai.xi dvbt_ssi_dbm_nordigp1[u8_index].p_ref = write_value;
2252*53ee8cc1Swenshuai.xi bRet = true;
2253*53ee8cc1Swenshuai.xi break;
2254*53ee8cc1Swenshuai.xi }
2255*53ee8cc1Swenshuai.xi else
2256*53ee8cc1Swenshuai.xi {
2257*53ee8cc1Swenshuai.xi u8_index++;
2258*53ee8cc1Swenshuai.xi }
2259*53ee8cc1Swenshuai.xi }
2260*53ee8cc1Swenshuai.xi return bRet;
2261*53ee8cc1Swenshuai.xi }
2262*53ee8cc1Swenshuai.xi
INTERN_DVBT_NORDIG_SSI_Table_Read(DMD_CONSTEL constel,DMD_CODERATE code_rate,float * read_value)2263*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_NORDIG_SSI_Table_Read(DMD_CONSTEL constel, DMD_CODERATE code_rate, float *read_value)
2264*53ee8cc1Swenshuai.xi {
2265*53ee8cc1Swenshuai.xi MS_U8 u8_index = 0;
2266*53ee8cc1Swenshuai.xi MS_BOOL bRet = false;
2267*53ee8cc1Swenshuai.xi
2268*53ee8cc1Swenshuai.xi while(dvbt_ssi_dbm_nordigp1[u8_index].constel != _UNKNOW_QAM)
2269*53ee8cc1Swenshuai.xi {
2270*53ee8cc1Swenshuai.xi if ( (dvbt_ssi_dbm_nordigp1[u8_index].constel == (DMD_CONSTEL)constel)
2271*53ee8cc1Swenshuai.xi && (dvbt_ssi_dbm_nordigp1[u8_index].code_rate == (DMD_CODERATE)code_rate))
2272*53ee8cc1Swenshuai.xi {
2273*53ee8cc1Swenshuai.xi *read_value = dvbt_ssi_dbm_nordigp1[u8_index].p_ref;
2274*53ee8cc1Swenshuai.xi bRet = true;
2275*53ee8cc1Swenshuai.xi break;
2276*53ee8cc1Swenshuai.xi }
2277*53ee8cc1Swenshuai.xi else
2278*53ee8cc1Swenshuai.xi {
2279*53ee8cc1Swenshuai.xi u8_index++;
2280*53ee8cc1Swenshuai.xi }
2281*53ee8cc1Swenshuai.xi }
2282*53ee8cc1Swenshuai.xi return bRet;
2283*53ee8cc1Swenshuai.xi }
2284*53ee8cc1Swenshuai.xi
2285*53ee8cc1Swenshuai.xi
2286*53ee8cc1Swenshuai.xi #if (INTERN_DVBT_INTERNAL_DEBUG == 1)
INTERN_DVBT_get_demod_state(MS_U8 * state)2287*53ee8cc1Swenshuai.xi void INTERN_DVBT_get_demod_state(MS_U8* state)
2288*53ee8cc1Swenshuai.xi {
2289*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(0x23E0, state);
2290*53ee8cc1Swenshuai.xi return;
2291*53ee8cc1Swenshuai.xi }
2292*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_ChannelLength(void)2293*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_ChannelLength(void)
2294*53ee8cc1Swenshuai.xi {
2295*53ee8cc1Swenshuai.xi MS_U8 status = true;
2296*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
2297*53ee8cc1Swenshuai.xi MS_U16 len = 0;
2298*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x71,&tmp);
2299*53ee8cc1Swenshuai.xi len = tmp;
2300*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x70,&tmp);
2301*53ee8cc1Swenshuai.xi len = (len<<8)|tmp;
2302*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[dvbt]Hw_channel=%d\n",len);
2303*53ee8cc1Swenshuai.xi return status;
2304*53ee8cc1Swenshuai.xi }
2305*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_SW_ChannelLength(void)2306*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_SW_ChannelLength(void)
2307*53ee8cc1Swenshuai.xi {
2308*53ee8cc1Swenshuai.xi MS_U8 status = true;
2309*53ee8cc1Swenshuai.xi MS_U8 tmp = 0,peak_num = 0,insideGI = 0,stoptracking = 0,flag_short_echo = 0,fsa_mode = 0;
2310*53ee8cc1Swenshuai.xi MS_U16 sw_len = 0;
2311*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C4,&tmp);
2312*53ee8cc1Swenshuai.xi sw_len = tmp;
2313*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C3,&tmp);
2314*53ee8cc1Swenshuai.xi sw_len = (sw_len<<8)|tmp;
2315*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C2,&tmp);
2316*53ee8cc1Swenshuai.xi peak_num = tmp;
2317*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C5,&tmp);
2318*53ee8cc1Swenshuai.xi insideGI = tmp&0x01;
2319*53ee8cc1Swenshuai.xi stoptracking = (tmp&0x02)>>1;
2320*53ee8cc1Swenshuai.xi flag_short_echo = (tmp&0x0C)>>2;
2321*53ee8cc1Swenshuai.xi fsa_mode = (tmp&0x30)>>4;
2322*53ee8cc1Swenshuai.xi
2323*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[dvbt]SW_len=%d, peak_num=%d, insideGI=%d, stoptrack=%d, short_echo=%d, fsa_mode=%d\n",
2324*53ee8cc1Swenshuai.xi sw_len,peak_num,insideGI,stoptracking,flag_short_echo,fsa_mode);
2325*53ee8cc1Swenshuai.xi
2326*53ee8cc1Swenshuai.xi return status;
2327*53ee8cc1Swenshuai.xi }
2328*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_ACI_CI(void)2329*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_ACI_CI(void)
2330*53ee8cc1Swenshuai.xi {
2331*53ee8cc1Swenshuai.xi
2332*53ee8cc1Swenshuai.xi #define BIT4 0x10
2333*53ee8cc1Swenshuai.xi MS_U8 status = true;
2334*53ee8cc1Swenshuai.xi MS_U8 digACI =0 ,flag_CI = 0,td_coef = 0,tmp = 0;
2335*53ee8cc1Swenshuai.xi
2336*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2357,&tmp);
2337*53ee8cc1Swenshuai.xi digACI = (tmp&BIT4)>>4;
2338*53ee8cc1Swenshuai.xi
2339*53ee8cc1Swenshuai.xi // get flag_CI
2340*53ee8cc1Swenshuai.xi // 0: No interference
2341*53ee8cc1Swenshuai.xi // 1: CCI
2342*53ee8cc1Swenshuai.xi // 2: in-band ACI
2343*53ee8cc1Swenshuai.xi // 3: N+1 ACI
2344*53ee8cc1Swenshuai.xi // flag_ci = (tmp&0xc0)>>6;
2345*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2356,&tmp);
2346*53ee8cc1Swenshuai.xi flag_CI = (tmp&0xC0)>>6;
2347*53ee8cc1Swenshuai.xi td_coef = (tmp&0x0C)>>2;
2348*53ee8cc1Swenshuai.xi
2349*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20E8,&tmp);
2350*53ee8cc1Swenshuai.xi
2351*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[dvbt]DigACI=%d, Flag_CI=%d, td_coef=%d\n",digACI,flag_CI,td_coef);
2352*53ee8cc1Swenshuai.xi
2353*53ee8cc1Swenshuai.xi return status;
2354*53ee8cc1Swenshuai.xi }
2355*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_FD_CH_LEN_S_SEL(void)2356*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_FD_CH_LEN_S_SEL(void)
2357*53ee8cc1Swenshuai.xi {
2358*53ee8cc1Swenshuai.xi MS_U8 status = true;
2359*53ee8cc1Swenshuai.xi MS_U8 tmp = 0,fd = 0,ch_len = 0,snr_sel = 0,pertone_num = 0;
2360*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2355, &tmp);
2361*53ee8cc1Swenshuai.xi fd = tmp;
2362*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2354, &tmp);
2363*53ee8cc1Swenshuai.xi ch_len = tmp;
2364*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x46, &tmp);
2365*53ee8cc1Swenshuai.xi snr_sel = (tmp>>4)&0x03;
2366*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x22AC, &tmp);
2367*53ee8cc1Swenshuai.xi pertone_num = tmp;
2368*53ee8cc1Swenshuai.xi
2369*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[dvbt]fd=0x%x, ch_len=0x%x, snr_sel=0x%x, pertone_num=0x%x\n",fd,ch_len,snr_sel,pertone_num);
2370*53ee8cc1Swenshuai.xi
2371*53ee8cc1Swenshuai.xi return status;
2372*53ee8cc1Swenshuai.xi }
2373*53ee8cc1Swenshuai.xi
INTERN_DVBT_Get_CFO(void)2374*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Get_CFO(void)
2375*53ee8cc1Swenshuai.xi {
2376*53ee8cc1Swenshuai.xi
2377*53ee8cc1Swenshuai.xi float N = 0, FreqB = 0;
2378*53ee8cc1Swenshuai.xi float FreqCfoTd = 0, FreqCfoFd = 0, FreqIcfo = 0, total_cfo = 0;
2379*53ee8cc1Swenshuai.xi MS_U32 RegCfoTd = 0, RegCfoFd = 0, RegIcfo = 0;
2380*53ee8cc1Swenshuai.xi MS_U8 reg_frz = 0, reg = 0;
2381*53ee8cc1Swenshuai.xi MS_U8 status = 0;
2382*53ee8cc1Swenshuai.xi MS_U8 u8BW = 8;
2383*53ee8cc1Swenshuai.xi
2384*53ee8cc1Swenshuai.xi FreqB = (float)u8BW * 8 / 7;
2385*53ee8cc1Swenshuai.xi
2386*53ee8cc1Swenshuai.xi status = MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x05, ®_frz);
2387*53ee8cc1Swenshuai.xi
2388*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x05, reg_frz|0x80);
2389*53ee8cc1Swenshuai.xi
2390*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c8, ®);
2391*53ee8cc1Swenshuai.xi RegCfoTd = reg;
2392*53ee8cc1Swenshuai.xi
2393*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c7, ®);
2394*53ee8cc1Swenshuai.xi RegCfoTd = (RegCfoTd << 8)|reg;
2395*53ee8cc1Swenshuai.xi
2396*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c6, ®);
2397*53ee8cc1Swenshuai.xi RegCfoTd = (RegCfoTd << 8)|reg;
2398*53ee8cc1Swenshuai.xi
2399*53ee8cc1Swenshuai.xi FreqCfoTd = (float)RegCfoTd;
2400*53ee8cc1Swenshuai.xi
2401*53ee8cc1Swenshuai.xi if (RegCfoTd & 0x800000)
2402*53ee8cc1Swenshuai.xi FreqCfoTd = FreqCfoTd - (float)0x1000000;
2403*53ee8cc1Swenshuai.xi
2404*53ee8cc1Swenshuai.xi FreqCfoTd = FreqCfoTd * FreqB * 0.00011642;
2405*53ee8cc1Swenshuai.xi
2406*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x05, reg_frz&(~0x80));
2407*53ee8cc1Swenshuai.xi
2408*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0xfe, ®_frz);
2409*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz|0x01);
2410*53ee8cc1Swenshuai.xi
2411*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
2412*53ee8cc1Swenshuai.xi
2413*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x33, ®);
2414*53ee8cc1Swenshuai.xi RegCfoFd = reg;
2415*53ee8cc1Swenshuai.xi
2416*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x32, ®);
2417*53ee8cc1Swenshuai.xi RegCfoFd = (RegCfoFd << 8)|reg;
2418*53ee8cc1Swenshuai.xi
2419*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x31, ®);
2420*53ee8cc1Swenshuai.xi RegCfoFd = (RegCfoFd << 8)|reg;
2421*53ee8cc1Swenshuai.xi
2422*53ee8cc1Swenshuai.xi FreqCfoFd = (float)RegCfoFd;
2423*53ee8cc1Swenshuai.xi
2424*53ee8cc1Swenshuai.xi if (RegCfoFd & 0x800000)
2425*53ee8cc1Swenshuai.xi FreqCfoFd = FreqCfoFd - (float)0x1000000;
2426*53ee8cc1Swenshuai.xi
2427*53ee8cc1Swenshuai.xi FreqCfoFd = FreqCfoFd * FreqB * 0.00011642;
2428*53ee8cc1Swenshuai.xi
2429*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x19, ®);
2430*53ee8cc1Swenshuai.xi RegIcfo = reg & 0x07;
2431*53ee8cc1Swenshuai.xi
2432*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x18, ®);
2433*53ee8cc1Swenshuai.xi RegIcfo = (RegIcfo << 8)|reg;
2434*53ee8cc1Swenshuai.xi
2435*53ee8cc1Swenshuai.xi FreqIcfo = (float)RegIcfo;
2436*53ee8cc1Swenshuai.xi
2437*53ee8cc1Swenshuai.xi if (RegIcfo & 0x400)
2438*53ee8cc1Swenshuai.xi FreqIcfo = FreqIcfo - (float)0x800;
2439*53ee8cc1Swenshuai.xi
2440*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x26, ®);
2441*53ee8cc1Swenshuai.xi reg = reg & 0x30;
2442*53ee8cc1Swenshuai.xi
2443*53ee8cc1Swenshuai.xi switch (reg)
2444*53ee8cc1Swenshuai.xi {
2445*53ee8cc1Swenshuai.xi case 0x00: N = 2048; break;
2446*53ee8cc1Swenshuai.xi case 0x20: N = 4096; break;
2447*53ee8cc1Swenshuai.xi case 0x10:
2448*53ee8cc1Swenshuai.xi default: N = 8192; break;
2449*53ee8cc1Swenshuai.xi }
2450*53ee8cc1Swenshuai.xi
2451*53ee8cc1Swenshuai.xi FreqIcfo = FreqIcfo * FreqB / N * 1000; //unit: kHz
2452*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz&(~0x01));
2453*53ee8cc1Swenshuai.xi //status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe+1, 0x01);
2454*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
2455*53ee8cc1Swenshuai.xi total_cfo = FreqIcfo + (FreqCfoFd + FreqCfoTd)/1000;
2456*53ee8cc1Swenshuai.xi
2457*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[CFO]t_cfo=%f Hz, f_cfo=%f Hz, icfo=%f KHz, cfo=%f KHz\n", FreqCfoTd,FreqCfoFd,FreqIcfo,total_cfo);
2458*53ee8cc1Swenshuai.xi
2459*53ee8cc1Swenshuai.xi return status;
2460*53ee8cc1Swenshuai.xi
2461*53ee8cc1Swenshuai.xi }
INTERN_DVBT_Get_SFO(void)2462*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Get_SFO(void)
2463*53ee8cc1Swenshuai.xi {
2464*53ee8cc1Swenshuai.xi MS_U32 Reg_TDP_SFO = 0, Reg_FDP_SFO = 0, Reg_FSA_SFO = 0, Reg_FSA_IN = 0;
2465*53ee8cc1Swenshuai.xi MS_BOOL status = true;
2466*53ee8cc1Swenshuai.xi MS_U8 reg = 0;
2467*53ee8cc1Swenshuai.xi float FreqB = 9.143, FreqS = 45.473; //20.48
2468*53ee8cc1Swenshuai.xi float Float_TDP_SFO = 0, Float_FDP_SFO = 0, Float_FSA_SFO = 0, Float_FSA_IN = 0;
2469*53ee8cc1Swenshuai.xi float sfo_value = 0;
2470*53ee8cc1Swenshuai.xi
2471*53ee8cc1Swenshuai.xi // get Reg_TDP_SFO,
2472*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0xCC, ®);
2473*53ee8cc1Swenshuai.xi Reg_TDP_SFO = reg;
2474*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0xCB, ®);
2475*53ee8cc1Swenshuai.xi Reg_TDP_SFO = (Reg_TDP_SFO<<8)|reg;
2476*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0xCA, ®);
2477*53ee8cc1Swenshuai.xi Reg_TDP_SFO = (Reg_TDP_SFO<<8)|reg;
2478*53ee8cc1Swenshuai.xi
2479*53ee8cc1Swenshuai.xi Float_TDP_SFO = (float)((MS_S32)(Reg_TDP_SFO<<8))/256*FreqB/FreqS*0.0018626;
2480*53ee8cc1Swenshuai.xi
2481*53ee8cc1Swenshuai.xi // get Reg_FDP_SFO,
2482*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x30, ®);
2483*53ee8cc1Swenshuai.xi Reg_FDP_SFO = reg;
2484*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x2F, ®);
2485*53ee8cc1Swenshuai.xi Reg_FDP_SFO = (Reg_FDP_SFO<<8)|reg;
2486*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x2E, ®);
2487*53ee8cc1Swenshuai.xi Reg_FDP_SFO = (Reg_FDP_SFO<<8)|reg;
2488*53ee8cc1Swenshuai.xi
2489*53ee8cc1Swenshuai.xi Float_FDP_SFO = (float)((MS_S32)(Reg_FDP_SFO<<8))/256*FreqB/FreqS*0.0018626;
2490*53ee8cc1Swenshuai.xi
2491*53ee8cc1Swenshuai.xi // get Reg_FSA_SFO,
2492*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x8C, ®);
2493*53ee8cc1Swenshuai.xi Reg_FSA_SFO = reg;
2494*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x8B, ®);
2495*53ee8cc1Swenshuai.xi Reg_FSA_SFO = (Reg_FSA_SFO<<8)|reg;
2496*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x8A, ®);
2497*53ee8cc1Swenshuai.xi Reg_FSA_SFO = (Reg_FSA_SFO<<8)|reg;
2498*53ee8cc1Swenshuai.xi
2499*53ee8cc1Swenshuai.xi // get Reg_FSA_IN,
2500*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x8F, ®);
2501*53ee8cc1Swenshuai.xi Reg_FSA_IN = reg;
2502*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x8E, ®);
2503*53ee8cc1Swenshuai.xi Reg_FSA_IN = (Reg_FSA_IN<<8)|reg;
2504*53ee8cc1Swenshuai.xi Float_FSA_IN = (float)((MS_S32)(Reg_FSA_IN<<19))/512/2048;
2505*53ee8cc1Swenshuai.xi
2506*53ee8cc1Swenshuai.xi //Float_FSA_SFO = (float)((MS_S16)(Reg_FSA_SFO<<8))/256*FreqB/FreqS*0.0037253;
2507*53ee8cc1Swenshuai.xi Float_FSA_SFO = (float)((MS_S32)(Reg_FSA_SFO<<8))/256*FreqB/FreqS*0.0018626;
2508*53ee8cc1Swenshuai.xi
2509*53ee8cc1Swenshuai.xi sfo_value = Float_TDP_SFO + Float_FDP_SFO + Float_FSA_SFO;
2510*53ee8cc1Swenshuai.xi // ULOGD("DEMOD","\nReg_FSA_SFO = 0x%x\n",Reg_FSA_SFO);
2511*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[SFO]tdp_sfo=%f, fdp_sfo=%f, fsa_sfo=%f, Tot_sfo=%f, fsa_sfo_in=%f\n",Float_TDP_SFO,Float_FDP_SFO,Float_FSA_SFO,sfo_value,Float_FSA_IN);
2512*53ee8cc1Swenshuai.xi
2513*53ee8cc1Swenshuai.xi
2514*53ee8cc1Swenshuai.xi return status;
2515*53ee8cc1Swenshuai.xi }
2516*53ee8cc1Swenshuai.xi
INTERN_DVBT_Get_SYA_status(void)2517*53ee8cc1Swenshuai.xi void INTERN_DVBT_Get_SYA_status(void)
2518*53ee8cc1Swenshuai.xi {
2519*53ee8cc1Swenshuai.xi MS_U8 status = true;
2520*53ee8cc1Swenshuai.xi MS_U8 sya_k = 0,reg = 0;
2521*53ee8cc1Swenshuai.xi MS_U16 sya_th = 0,len_a = 0,len_b = 0,len_m = 0,sya_offset = 0,tracking_reg = 0;
2522*53ee8cc1Swenshuai.xi
2523*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x6F, ®);
2524*53ee8cc1Swenshuai.xi sya_k = reg;
2525*53ee8cc1Swenshuai.xi
2526*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x69, ®);
2527*53ee8cc1Swenshuai.xi sya_th = reg;
2528*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x68, ®);
2529*53ee8cc1Swenshuai.xi sya_th = (sya_th<<8)|reg;
2530*53ee8cc1Swenshuai.xi
2531*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x95, ®);
2532*53ee8cc1Swenshuai.xi sya_offset = reg;
2533*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x94, ®);
2534*53ee8cc1Swenshuai.xi sya_offset = (sya_offset<<8)|reg;
2535*53ee8cc1Swenshuai.xi
2536*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x71, ®);
2537*53ee8cc1Swenshuai.xi len_m = reg;
2538*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x70, ®);
2539*53ee8cc1Swenshuai.xi len_m = (len_m<<8)|reg;
2540*53ee8cc1Swenshuai.xi
2541*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x87, ®);
2542*53ee8cc1Swenshuai.xi len_b = reg;
2543*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x86, ®);
2544*53ee8cc1Swenshuai.xi len_b = (len_b<<8)|reg;
2545*53ee8cc1Swenshuai.xi
2546*53ee8cc1Swenshuai.xi
2547*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x89, ®);
2548*53ee8cc1Swenshuai.xi len_a = reg;
2549*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x88, ®);
2550*53ee8cc1Swenshuai.xi len_a = (len_a<<8)|reg;
2551*53ee8cc1Swenshuai.xi
2552*53ee8cc1Swenshuai.xi
2553*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x66, ®);
2554*53ee8cc1Swenshuai.xi tracking_reg = reg;
2555*53ee8cc1Swenshuai.xi
2556*53ee8cc1Swenshuai.xi
2557*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[SYA][1]sya_k = 0x%x, sya_th = 0x%x, sya_offset=0x%x\n",sya_k,sya_th,sya_offset);
2558*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[SYA][2]track_reg=0x%x, len_m = %d, len_e = %d [%d,%d]\n",tracking_reg,len_m,len_b-len_a,len_a,len_b);
2559*53ee8cc1Swenshuai.xi
2560*53ee8cc1Swenshuai.xi return;
2561*53ee8cc1Swenshuai.xi }
2562*53ee8cc1Swenshuai.xi
INTERN_DVBT_Get_cci_status(void)2563*53ee8cc1Swenshuai.xi void INTERN_DVBT_Get_cci_status(void)
2564*53ee8cc1Swenshuai.xi {
2565*53ee8cc1Swenshuai.xi MS_U8 status = true;
2566*53ee8cc1Swenshuai.xi MS_U8 cci_fsweep = 0,cci_kp = 0,reg = 0;
2567*53ee8cc1Swenshuai.xi
2568*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0x08, ®);
2569*53ee8cc1Swenshuai.xi cci_fsweep = reg;
2570*53ee8cc1Swenshuai.xi
2571*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0x0A, ®);
2572*53ee8cc1Swenshuai.xi cci_kp = reg;
2573*53ee8cc1Swenshuai.xi
2574*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[CCI]fsweep=0x%x, k=0x%x\n",cci_fsweep,cci_kp);
2575*53ee8cc1Swenshuai.xi
2576*53ee8cc1Swenshuai.xi return;
2577*53ee8cc1Swenshuai.xi }
2578*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_PRESFO_Info(void)2579*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_PRESFO_Info(void)
2580*53ee8cc1Swenshuai.xi {
2581*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
2582*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
2583*53ee8cc1Swenshuai.xi ULOGD("DEMOD","\n[SFO]");
2584*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D0,&tmp);
2585*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[%x]",tmp);
2586*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D1,&tmp);
2587*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[%x]",tmp);
2588*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D2,&tmp);
2589*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[%x]",tmp);
2590*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D3,&tmp);
2591*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[%x]",tmp);
2592*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D4,&tmp);
2593*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[%x]",tmp);
2594*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D5,&tmp);
2595*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[%x]",tmp);
2596*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D6,&tmp);
2597*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[%x]",tmp);
2598*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D7,&tmp);
2599*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[%x][End]",tmp);
2600*53ee8cc1Swenshuai.xi
2601*53ee8cc1Swenshuai.xi return status;
2602*53ee8cc1Swenshuai.xi }
2603*53ee8cc1Swenshuai.xi
INTERN_DVBT_Get_Lock_Time_Info(MS_U16 * locktime)2604*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Get_Lock_Time_Info(MS_U16 *locktime)
2605*53ee8cc1Swenshuai.xi {
2606*53ee8cc1Swenshuai.xi MS_BOOL status = true;
2607*53ee8cc1Swenshuai.xi
2608*53ee8cc1Swenshuai.xi *locktime = 0xffff;
2609*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[dvbt]INTERN_DVBT_Get_Lock_Time_Info not implement\n");
2610*53ee8cc1Swenshuai.xi
2611*53ee8cc1Swenshuai.xi status = false;
2612*53ee8cc1Swenshuai.xi return status;
2613*53ee8cc1Swenshuai.xi }
2614*53ee8cc1Swenshuai.xi
2615*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_Lock_Time_Info(void)2616*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_Lock_Time_Info(void)
2617*53ee8cc1Swenshuai.xi {
2618*53ee8cc1Swenshuai.xi MS_U16 locktime = 0;
2619*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
2620*53ee8cc1Swenshuai.xi status &= INTERN_DVBT_Get_Lock_Time_Info(&locktime);
2621*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[DVBT]lock_time = %d ms\n",locktime);
2622*53ee8cc1Swenshuai.xi return status;
2623*53ee8cc1Swenshuai.xi }
2624*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_BER_Info(void)2625*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_BER_Info(void)
2626*53ee8cc1Swenshuai.xi {
2627*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
2628*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
2629*53ee8cc1Swenshuai.xi ULOGD("DEMOD","\n[BER]");
2630*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C6,&tmp);
2631*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[%x,",tmp);
2632*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C7,&tmp);
2633*53ee8cc1Swenshuai.xi ULOGD("DEMOD","%x]",tmp);
2634*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C8,&tmp);
2635*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[%x,",tmp);
2636*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C9,&tmp);
2637*53ee8cc1Swenshuai.xi ULOGD("DEMOD","%x]",tmp);
2638*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20CA,&tmp);
2639*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[%x,",tmp);
2640*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20CB,&tmp);
2641*53ee8cc1Swenshuai.xi ULOGD("DEMOD","%x][End]",tmp);
2642*53ee8cc1Swenshuai.xi
2643*53ee8cc1Swenshuai.xi return status;
2644*53ee8cc1Swenshuai.xi
2645*53ee8cc1Swenshuai.xi }
2646*53ee8cc1Swenshuai.xi
2647*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_AGC_Info(void)2648*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_AGC_Info(void)
2649*53ee8cc1Swenshuai.xi {
2650*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
2651*53ee8cc1Swenshuai.xi MS_U8 agc_k = 0,agc_ref = 0,d1_k = 0,d1_ref = 0,d2_k = 0,d2_ref = 0;
2652*53ee8cc1Swenshuai.xi MS_U16 if_agc_gain = 0,d1_gain = 0,d2_gain = 0;
2653*53ee8cc1Swenshuai.xi MS_U16 if_agc_err = 0;
2654*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
2655*53ee8cc1Swenshuai.xi MS_U8 agc_lock = 0, d1_lock = 0, d2_lock = 0;
2656*53ee8cc1Swenshuai.xi
2657*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x05,&agc_k);
2658*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x07,&agc_ref);
2659*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x82,&d1_k);
2660*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x84,&d1_ref);
2661*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x00,&d2_k);
2662*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x01,&d2_ref);
2663*53ee8cc1Swenshuai.xi
2664*53ee8cc1Swenshuai.xi
2665*53ee8cc1Swenshuai.xi // select IF gain to read
2666*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x16, &tmp);
2667*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FTN_REG_BASE + 0x16, (tmp&0xF0)|0x03);
2668*53ee8cc1Swenshuai.xi
2669*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x19, &tmp);
2670*53ee8cc1Swenshuai.xi if_agc_gain = tmp;
2671*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x18, &tmp);
2672*53ee8cc1Swenshuai.xi if_agc_gain = (if_agc_gain<<8)|tmp;
2673*53ee8cc1Swenshuai.xi
2674*53ee8cc1Swenshuai.xi
2675*53ee8cc1Swenshuai.xi // select d1 gain to read.
2676*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x8c, &tmp);
2677*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FTN_REG_BASE + 0x8c, (tmp&0xF0)|0x02);
2678*53ee8cc1Swenshuai.xi
2679*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x89, &tmp);
2680*53ee8cc1Swenshuai.xi d1_gain = tmp;
2681*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x88, &tmp);
2682*53ee8cc1Swenshuai.xi d1_gain = (d1_gain<<8)|tmp;
2683*53ee8cc1Swenshuai.xi
2684*53ee8cc1Swenshuai.xi // select d2 gain to read.
2685*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x06, &tmp);
2686*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FTNEXT_REG_BASE + 0x06, (tmp&0xF0)|0x02);
2687*53ee8cc1Swenshuai.xi
2688*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x09, &tmp);
2689*53ee8cc1Swenshuai.xi d2_gain = tmp;
2690*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x08, &tmp);
2691*53ee8cc1Swenshuai.xi d2_gain = (d2_gain<<8)|tmp;
2692*53ee8cc1Swenshuai.xi
2693*53ee8cc1Swenshuai.xi // select IF gain err to read
2694*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x16, &tmp);
2695*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FTN_REG_BASE + 0x16, (tmp&0xF0)|0x00);
2696*53ee8cc1Swenshuai.xi
2697*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x19, &tmp);
2698*53ee8cc1Swenshuai.xi if_agc_err = tmp;
2699*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x18, &tmp);
2700*53ee8cc1Swenshuai.xi if_agc_err = (if_agc_err<<8)|tmp;
2701*53ee8cc1Swenshuai.xi
2702*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x1d, &agc_lock);
2703*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x99, &d1_lock);
2704*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x05, &d2_lock);
2705*53ee8cc1Swenshuai.xi
2706*53ee8cc1Swenshuai.xi
2707*53ee8cc1Swenshuai.xi
2708*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[dvbt]agc_k=0x%x, agc_ref=0x%x, d1_k=0x%x, d1_ref=0x%x, d2_k=0x%x, d2_ref=0x%x\n",
2709*53ee8cc1Swenshuai.xi agc_k,agc_ref,d1_k,d1_ref,d2_k,d2_ref);
2710*53ee8cc1Swenshuai.xi
2711*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[dvbt]agc_g=0x%x, d1_g=0x%x, d2_g=0x%x, agc_err=0x%x\n",if_agc_gain,d1_gain,d2_gain,if_agc_err);
2712*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[dvbt]agc_lock=0x%x, d1_lock=0x%x, d2_lock=0x%x\n",agc_lock,d1_lock,d2_lock);
2713*53ee8cc1Swenshuai.xi
2714*53ee8cc1Swenshuai.xi return status;
2715*53ee8cc1Swenshuai.xi
2716*53ee8cc1Swenshuai.xi }
2717*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_WIN_Info(void)2718*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_WIN_Info(void)
2719*53ee8cc1Swenshuai.xi {
2720*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
2721*53ee8cc1Swenshuai.xi MS_U8 trigger = 0;
2722*53ee8cc1Swenshuai.xi MS_U16 win_len = 0;
2723*53ee8cc1Swenshuai.xi
2724*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
2725*53ee8cc1Swenshuai.xi
2726*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x0B,&tmp);
2727*53ee8cc1Swenshuai.xi win_len = tmp;
2728*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x0A,&tmp);
2729*53ee8cc1Swenshuai.xi win_len = (win_len<<8)|tmp;
2730*53ee8cc1Swenshuai.xi
2731*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x08,&trigger);
2732*53ee8cc1Swenshuai.xi
2733*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[dvbt]win_len = %d, trigger=0x%x\n",win_len,trigger);
2734*53ee8cc1Swenshuai.xi
2735*53ee8cc1Swenshuai.xi return status;
2736*53ee8cc1Swenshuai.xi }
2737*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_td_coeff(void)2738*53ee8cc1Swenshuai.xi void INTERN_DVBT_Show_td_coeff(void)
2739*53ee8cc1Swenshuai.xi {
2740*53ee8cc1Swenshuai.xi MS_U8 status = true;
2741*53ee8cc1Swenshuai.xi MS_U8 w1 = 0,w2 = 0,reg = 0;
2742*53ee8cc1Swenshuai.xi
2743*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2561, ®);
2744*53ee8cc1Swenshuai.xi w1 = reg;
2745*53ee8cc1Swenshuai.xi
2746*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2562, ®);
2747*53ee8cc1Swenshuai.xi w2 = reg;
2748*53ee8cc1Swenshuai.xi
2749*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[td]w1=0x%x, w2=0x%x\n",w1,w2);
2750*53ee8cc1Swenshuai.xi
2751*53ee8cc1Swenshuai.xi return;
2752*53ee8cc1Swenshuai.xi }
2753*53ee8cc1Swenshuai.xi
2754*53ee8cc1Swenshuai.xi /********************************************************
2755*53ee8cc1Swenshuai.xi * Constellation (b2 ~ b0) : 0~2 => QPSK, 16QAM, 64QAM
2756*53ee8cc1Swenshuai.xi * Hierarchy (b5 ~ b3)) : 0~3 => None, Aplha1, Aplha2, Aplha4
2757*53ee8cc1Swenshuai.xi * LP Code Rate (b8 ~ b6) : 0~4 => 1/2, 2/3, 3/4, 5/6, 7/8
2758*53ee8cc1Swenshuai.xi * HP Code Rate (b11 ~ b9) : 0~4 => 1/2, 2/3, 3/4, 5/6, 7/8
2759*53ee8cc1Swenshuai.xi * GI (b13 ~ b12) : 0~3 => 1/32, 1/16, 1/8, 1/4
2760*53ee8cc1Swenshuai.xi * FFT ( b14) : 0~1 => 2K, 8K
2761*53ee8cc1Swenshuai.xi ********************************/
INTERN_DVBT_Show_Modulation_info(void)2762*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_Modulation_info(void)
2763*53ee8cc1Swenshuai.xi {
2764*53ee8cc1Swenshuai.xi MS_U16 tps_info;
2765*53ee8cc1Swenshuai.xi
2766*53ee8cc1Swenshuai.xi // ULOGD("DEMOD","[DVBT]TPS info, freq=%ld ",CurRFParam.RfFreqInKHz);
2767*53ee8cc1Swenshuai.xi
2768*53ee8cc1Swenshuai.xi if(INTERN_DVBT_Get_TPS_Info( &tps_info))
2769*53ee8cc1Swenshuai.xi {
2770*53ee8cc1Swenshuai.xi MS_U8 fft = (MS_U8)((tps_info&0x4000)>>14);
2771*53ee8cc1Swenshuai.xi MS_U8 constel = tps_info&0x0007;
2772*53ee8cc1Swenshuai.xi MS_U8 gi = (MS_U8)((tps_info&0x3000)>>12);
2773*53ee8cc1Swenshuai.xi MS_U8 hp_cr = (MS_U8)((tps_info&0x0E00)>>9);
2774*53ee8cc1Swenshuai.xi MS_U8 lp_cr = (MS_U8)((tps_info&0x01C0)>>6);
2775*53ee8cc1Swenshuai.xi MS_U8 hiearchy = (MS_U8)((tps_info&0x0038)>>3);
2776*53ee8cc1Swenshuai.xi
2777*53ee8cc1Swenshuai.xi ULOGD("DEMOD","tps=0x%x ",tps_info);
2778*53ee8cc1Swenshuai.xi
2779*53ee8cc1Swenshuai.xi switch(fft)
2780*53ee8cc1Swenshuai.xi {
2781*53ee8cc1Swenshuai.xi case 0:
2782*53ee8cc1Swenshuai.xi ULOGD("DEMOD","mode = 2K,");
2783*53ee8cc1Swenshuai.xi break;
2784*53ee8cc1Swenshuai.xi case 1:
2785*53ee8cc1Swenshuai.xi ULOGD("DEMOD","mode = 8K,");
2786*53ee8cc1Swenshuai.xi break;
2787*53ee8cc1Swenshuai.xi default:
2788*53ee8cc1Swenshuai.xi ULOGD("DEMOD","mode = unknow,");
2789*53ee8cc1Swenshuai.xi break;
2790*53ee8cc1Swenshuai.xi }
2791*53ee8cc1Swenshuai.xi switch(constel)
2792*53ee8cc1Swenshuai.xi {
2793*53ee8cc1Swenshuai.xi case 0:
2794*53ee8cc1Swenshuai.xi ULOGD("DEMOD"," QPSK, ");
2795*53ee8cc1Swenshuai.xi break;
2796*53ee8cc1Swenshuai.xi case 1:
2797*53ee8cc1Swenshuai.xi ULOGD("DEMOD","16QAM, ");
2798*53ee8cc1Swenshuai.xi break;
2799*53ee8cc1Swenshuai.xi case 2:
2800*53ee8cc1Swenshuai.xi ULOGD("DEMOD","64QAM, ");
2801*53ee8cc1Swenshuai.xi break;
2802*53ee8cc1Swenshuai.xi default:
2803*53ee8cc1Swenshuai.xi ULOGD("DEMOD","unknow QAM, ");
2804*53ee8cc1Swenshuai.xi break;
2805*53ee8cc1Swenshuai.xi }
2806*53ee8cc1Swenshuai.xi switch(gi)
2807*53ee8cc1Swenshuai.xi {
2808*53ee8cc1Swenshuai.xi case 0:
2809*53ee8cc1Swenshuai.xi ULOGD("DEMOD","GI=1/32, ");
2810*53ee8cc1Swenshuai.xi break;
2811*53ee8cc1Swenshuai.xi case 1:
2812*53ee8cc1Swenshuai.xi ULOGD("DEMOD","GI=1/16, ");
2813*53ee8cc1Swenshuai.xi break;
2814*53ee8cc1Swenshuai.xi case 2:
2815*53ee8cc1Swenshuai.xi ULOGD("DEMOD","GI= 1/8, ");
2816*53ee8cc1Swenshuai.xi break;
2817*53ee8cc1Swenshuai.xi case 3:
2818*53ee8cc1Swenshuai.xi ULOGD("DEMOD","GI= 1/4, ");
2819*53ee8cc1Swenshuai.xi break;
2820*53ee8cc1Swenshuai.xi default:
2821*53ee8cc1Swenshuai.xi ULOGD("DEMOD","unknow GI, ");
2822*53ee8cc1Swenshuai.xi break;
2823*53ee8cc1Swenshuai.xi }
2824*53ee8cc1Swenshuai.xi
2825*53ee8cc1Swenshuai.xi switch(hp_cr)
2826*53ee8cc1Swenshuai.xi {
2827*53ee8cc1Swenshuai.xi case 0:
2828*53ee8cc1Swenshuai.xi ULOGD("DEMOD","HP_CR=1/2, ");
2829*53ee8cc1Swenshuai.xi break;
2830*53ee8cc1Swenshuai.xi case 1:
2831*53ee8cc1Swenshuai.xi ULOGD("DEMOD","HP_CR=2/3, ");
2832*53ee8cc1Swenshuai.xi break;
2833*53ee8cc1Swenshuai.xi case 2:
2834*53ee8cc1Swenshuai.xi ULOGD("DEMOD","HP_CR=3/4, ");
2835*53ee8cc1Swenshuai.xi break;
2836*53ee8cc1Swenshuai.xi case 3:
2837*53ee8cc1Swenshuai.xi ULOGD("DEMOD","HP_CR=5/6, ");
2838*53ee8cc1Swenshuai.xi break;
2839*53ee8cc1Swenshuai.xi case 4:
2840*53ee8cc1Swenshuai.xi ULOGD("DEMOD","HP_CR=7/8, ");
2841*53ee8cc1Swenshuai.xi break;
2842*53ee8cc1Swenshuai.xi default:
2843*53ee8cc1Swenshuai.xi ULOGD("DEMOD","unknow hp_cr, ");
2844*53ee8cc1Swenshuai.xi break;
2845*53ee8cc1Swenshuai.xi }
2846*53ee8cc1Swenshuai.xi
2847*53ee8cc1Swenshuai.xi switch(lp_cr)
2848*53ee8cc1Swenshuai.xi {
2849*53ee8cc1Swenshuai.xi case 0:
2850*53ee8cc1Swenshuai.xi ULOGD("DEMOD","LP_CR=1/2, ");
2851*53ee8cc1Swenshuai.xi break;
2852*53ee8cc1Swenshuai.xi case 1:
2853*53ee8cc1Swenshuai.xi ULOGD("DEMOD","LP_CR=2/3, ");
2854*53ee8cc1Swenshuai.xi break;
2855*53ee8cc1Swenshuai.xi case 2:
2856*53ee8cc1Swenshuai.xi ULOGD("DEMOD","LP_CR=3/4, ");
2857*53ee8cc1Swenshuai.xi break;
2858*53ee8cc1Swenshuai.xi case 3:
2859*53ee8cc1Swenshuai.xi ULOGD("DEMOD","LP_CR=5/6, ");
2860*53ee8cc1Swenshuai.xi break;
2861*53ee8cc1Swenshuai.xi case 4:
2862*53ee8cc1Swenshuai.xi ULOGD("DEMOD","LP_CR=7/8, ");
2863*53ee8cc1Swenshuai.xi break;
2864*53ee8cc1Swenshuai.xi default:
2865*53ee8cc1Swenshuai.xi ULOGD("DEMOD","unknow lp_cr, ");
2866*53ee8cc1Swenshuai.xi break;
2867*53ee8cc1Swenshuai.xi }
2868*53ee8cc1Swenshuai.xi
2869*53ee8cc1Swenshuai.xi ULOGD("DEMOD"," Hiearchy=0x%x\n",hiearchy);
2870*53ee8cc1Swenshuai.xi
2871*53ee8cc1Swenshuai.xi // ULOGD("DEMOD","\n");
2872*53ee8cc1Swenshuai.xi return TRUE;
2873*53ee8cc1Swenshuai.xi }
2874*53ee8cc1Swenshuai.xi else
2875*53ee8cc1Swenshuai.xi {
2876*53ee8cc1Swenshuai.xi ULOGD("DEMOD","INVALID\n");
2877*53ee8cc1Swenshuai.xi return FALSE;
2878*53ee8cc1Swenshuai.xi }
2879*53ee8cc1Swenshuai.xi }
2880*53ee8cc1Swenshuai.xi
2881*53ee8cc1Swenshuai.xi
2882*53ee8cc1Swenshuai.xi
2883*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_BER_PacketErr(void)2884*53ee8cc1Swenshuai.xi void INTERN_DVBT_Show_BER_PacketErr(void)
2885*53ee8cc1Swenshuai.xi {
2886*53ee8cc1Swenshuai.xi float f_ber = 0;
2887*53ee8cc1Swenshuai.xi MS_U16 packetErr = 0;
2888*53ee8cc1Swenshuai.xi INTERN_DVBT_GetPostViterbiBer(&f_ber);
2889*53ee8cc1Swenshuai.xi INTERN_DVBT_GetPacketErr(&packetErr);
2890*53ee8cc1Swenshuai.xi
2891*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[dvbt]ber=%f, Err=%d\n",f_ber, packetErr);
2892*53ee8cc1Swenshuai.xi return;
2893*53ee8cc1Swenshuai.xi }
2894*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_Lock_Info(void)2895*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_Lock_Info(void)
2896*53ee8cc1Swenshuai.xi {
2897*53ee8cc1Swenshuai.xi
2898*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[dvbt]INTERN_DVBT_Show_Lock_Info not implement!!!\n");
2899*53ee8cc1Swenshuai.xi return false;
2900*53ee8cc1Swenshuai.xi }
2901*53ee8cc1Swenshuai.xi
2902*53ee8cc1Swenshuai.xi
INTERN_DVBT_Show_Demod_Info(void)2903*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT_Show_Demod_Info(void)
2904*53ee8cc1Swenshuai.xi {
2905*53ee8cc1Swenshuai.xi MS_U8 demod_state = 0;
2906*53ee8cc1Swenshuai.xi MS_BOOL status = true;
2907*53ee8cc1Swenshuai.xi static MS_U8 counter = 0;
2908*53ee8cc1Swenshuai.xi
2909*53ee8cc1Swenshuai.xi INTERN_DVBT_get_demod_state(&demod_state);
2910*53ee8cc1Swenshuai.xi
2911*53ee8cc1Swenshuai.xi ULOGD("DEMOD","==========[dvbt]state=%d\n",demod_state);
2912*53ee8cc1Swenshuai.xi if (demod_state < 5)
2913*53ee8cc1Swenshuai.xi {
2914*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_Demod_Version();
2915*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_AGC_Info();
2916*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_ACI_CI();
2917*53ee8cc1Swenshuai.xi }
2918*53ee8cc1Swenshuai.xi else if(demod_state < 8)
2919*53ee8cc1Swenshuai.xi {
2920*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_Demod_Version();
2921*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_AGC_Info();
2922*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_ACI_CI();
2923*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_ChannelLength();
2924*53ee8cc1Swenshuai.xi INTERN_DVBT_Get_CFO();
2925*53ee8cc1Swenshuai.xi INTERN_DVBT_Get_SFO();
2926*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_td_coeff();
2927*53ee8cc1Swenshuai.xi }
2928*53ee8cc1Swenshuai.xi else if(demod_state < 11)
2929*53ee8cc1Swenshuai.xi {
2930*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_Demod_Version();
2931*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_AGC_Info();
2932*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_ACI_CI();
2933*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_ChannelLength();
2934*53ee8cc1Swenshuai.xi INTERN_DVBT_Get_CFO();
2935*53ee8cc1Swenshuai.xi INTERN_DVBT_Get_SFO();
2936*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_FD_CH_LEN_S_SEL();
2937*53ee8cc1Swenshuai.xi INTERN_DVBT_Get_SYA_status();
2938*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_td_coeff();
2939*53ee8cc1Swenshuai.xi }
2940*53ee8cc1Swenshuai.xi else if((demod_state == 11) && ((counter%4) == 0))
2941*53ee8cc1Swenshuai.xi {
2942*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_Demod_Version();
2943*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_AGC_Info();
2944*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_ACI_CI();
2945*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_ChannelLength();
2946*53ee8cc1Swenshuai.xi INTERN_DVBT_Get_CFO();
2947*53ee8cc1Swenshuai.xi INTERN_DVBT_Get_SFO();
2948*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_FD_CH_LEN_S_SEL();
2949*53ee8cc1Swenshuai.xi INTERN_DVBT_Get_SYA_status();
2950*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_td_coeff();
2951*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_Modulation_info();
2952*53ee8cc1Swenshuai.xi INTERN_DVBT_Show_BER_PacketErr();
2953*53ee8cc1Swenshuai.xi }
2954*53ee8cc1Swenshuai.xi else
2955*53ee8cc1Swenshuai.xi status = false;
2956*53ee8cc1Swenshuai.xi
2957*53ee8cc1Swenshuai.xi ULOGD("DEMOD","===========================\n");
2958*53ee8cc1Swenshuai.xi counter++;
2959*53ee8cc1Swenshuai.xi
2960*53ee8cc1Swenshuai.xi return status;
2961*53ee8cc1Swenshuai.xi }
2962*53ee8cc1Swenshuai.xi #endif
2963*53ee8cc1Swenshuai.xi
2964