xref: /utopia/UTPA2-700.0.x/modules/demodulator/hal/macan/demod/halDMD_INTERN_DVBC.h (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi //    Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi //    No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi //    modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi //    supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi //    Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi //    Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi //    obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi //    such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi //    MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi //    confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi //    third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi //    without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi //    intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi //    and in conformity with any international standard.  You agree to waive any
38*53ee8cc1Swenshuai.xi //    claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi //    incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi //    In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi //    consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi //    revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi //    You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi //    even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi //    request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi //    parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi //    services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi //    MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi //    ("Services").
52*53ee8cc1Swenshuai.xi //    You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi //    writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi //    disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi //    or otherwise:
58*53ee8cc1Swenshuai.xi //    (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi //        mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi //    (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi //        including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi //        of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi //    (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi //    of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi //    Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi //    settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi //    Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi //    with the said Rules.
72*53ee8cc1Swenshuai.xi //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi //    be English.
74*53ee8cc1Swenshuai.xi //    The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2006-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // (��MStar Confidential Information��) by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi 
95*53ee8cc1Swenshuai.xi #ifndef _INTERN_DVBC_H_
96*53ee8cc1Swenshuai.xi #define _INTERN_DVBC_H_
97*53ee8cc1Swenshuai.xi 
98*53ee8cc1Swenshuai.xi #ifdef _INTERN_DVBT_C_
99*53ee8cc1Swenshuai.xi #define EXTSEL
100*53ee8cc1Swenshuai.xi #else
101*53ee8cc1Swenshuai.xi #define EXTSEL extern
102*53ee8cc1Swenshuai.xi #endif
103*53ee8cc1Swenshuai.xi 
104*53ee8cc1Swenshuai.xi #define NEW_TR_MODULE
105*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------
106*53ee8cc1Swenshuai.xi 
107*53ee8cc1Swenshuai.xi // #define     DEMOD_DYNAMIC_SLAVE_ID_1          0x32
108*53ee8cc1Swenshuai.xi // #define     DEMOD_DYNAMIC_SLAVE_ID_2          0x72
109*53ee8cc1Swenshuai.xi // #define     DEMOD_DYNAMIC_SLAVE_ID_3          0xB2
110*53ee8cc1Swenshuai.xi // #define     DEMOD_DYNAMIC_SLAVE_ID_4          0xF2
111*53ee8cc1Swenshuai.xi 
112*53ee8cc1Swenshuai.xi #define     DEMOD_ADDR_H            0x00
113*53ee8cc1Swenshuai.xi #define     DEMOD_ADDR_L            0x01
114*53ee8cc1Swenshuai.xi #define     DEMOD_WRITE_REG         0x02
115*53ee8cc1Swenshuai.xi #define     DEMOD_WRITE_REG_EX      0x03
116*53ee8cc1Swenshuai.xi #define     DEMOD_READ_REG          0x04
117*53ee8cc1Swenshuai.xi #define     DEMOD_RAM_CONTROL       0x05
118*53ee8cc1Swenshuai.xi 
119*53ee8cc1Swenshuai.xi #if  0//DTV_SCAN_AUTO_FINE_TUNE_ENABLE
120*53ee8cc1Swenshuai.xi     //INTERN_DVBT_ Capture Range fix to 500K
121*53ee8cc1Swenshuai.xi     #define DEMOD_CAPTURE_RANGE_500_K            500
122*53ee8cc1Swenshuai.xi         #define DEMOD_CAPTURE_RANGE_SIZE                                      DEMOD_CAPTURE_RANGE_500_K
123*53ee8cc1Swenshuai.xi #endif
124*53ee8cc1Swenshuai.xi 
125*53ee8cc1Swenshuai.xi #define MDrv_ReadByte(x)  HAL_DMD_RIU_ReadByte(x)
126*53ee8cc1Swenshuai.xi #define MDrv_WriteByte(x,y)  HAL_DMD_RIU_WriteByte(x,y)
127*53ee8cc1Swenshuai.xi 
128*53ee8cc1Swenshuai.xi #if 1
129*53ee8cc1Swenshuai.xi #define U8      MAPI_U8
130*53ee8cc1Swenshuai.xi #define U16     MAPI_U16
131*53ee8cc1Swenshuai.xi #define U32     MAPI_U32
132*53ee8cc1Swenshuai.xi #define BOOL    MAPI_BOOL
133*53ee8cc1Swenshuai.xi #define BOOLEAN    MAPI_BOOL
134*53ee8cc1Swenshuai.xi #if 0
135*53ee8cc1Swenshuai.xi #define BIT0     0x01
136*53ee8cc1Swenshuai.xi #define BIT1     0x02
137*53ee8cc1Swenshuai.xi #define BIT2     0x04
138*53ee8cc1Swenshuai.xi #define BIT3     0x08
139*53ee8cc1Swenshuai.xi #define BIT4     0x10
140*53ee8cc1Swenshuai.xi #define BIT5     0x20
141*53ee8cc1Swenshuai.xi #define BIT6     0x40
142*53ee8cc1Swenshuai.xi #define BIT7     0x80
143*53ee8cc1Swenshuai.xi #endif
144*53ee8cc1Swenshuai.xi #define BYTE     MAPI_U8
145*53ee8cc1Swenshuai.xi 
146*53ee8cc1Swenshuai.xi #define WORD     MAPI_WORD
147*53ee8cc1Swenshuai.xi #define E_RESULT_SUCCESS     MAPI_TRUE
148*53ee8cc1Swenshuai.xi #define E_RESULT_FAILURE     MAPI_FALSE
149*53ee8cc1Swenshuai.xi #define FUNCTION_RESULT      MAPI_BOOL
150*53ee8cc1Swenshuai.xi 
151*53ee8cc1Swenshuai.xi 
152*53ee8cc1Swenshuai.xi 
153*53ee8cc1Swenshuai.xi 
154*53ee8cc1Swenshuai.xi #define INTERN_DVBC_TS_SERIAL_INVERSION       0
155*53ee8cc1Swenshuai.xi #define INTERN_DVBC_TS_PARALLEL_INVERSION     1
156*53ee8cc1Swenshuai.xi #define INTERN_DVBC_DTV_DRIVING_LEVEL          1
157*53ee8cc1Swenshuai.xi #define INTERN_DVBC_WEAK_SIGNAL_PICTURE_FREEZE_ENABLE  1
158*53ee8cc1Swenshuai.xi 
159*53ee8cc1Swenshuai.xi #define SUPPORT_ADAPTIVE_TS_CLK
160*53ee8cc1Swenshuai.xi #endif
161*53ee8cc1Swenshuai.xi 
162*53ee8cc1Swenshuai.xi typedef enum
163*53ee8cc1Swenshuai.xi {
164*53ee8cc1Swenshuai.xi     E_RF_QAM_MODE_16QAM  = 0x00,     ///< 16QAM
165*53ee8cc1Swenshuai.xi     E_RF_QAM_MODE_32QAM  = 0x01,     ///< 32QAM
166*53ee8cc1Swenshuai.xi     E_RF_QAM_MODE_64QAM  = 0x02,     ///< 64QAM
167*53ee8cc1Swenshuai.xi     E_RF_QAM_MODE_128QAM = 0x03,     ///< 128QAM
168*53ee8cc1Swenshuai.xi     E_RF_QAM_MODE_256QAM = 0x04,     ///< 256QAM
169*53ee8cc1Swenshuai.xi     E_RF_QAM_MODE_INVALID            ///< Invalid
170*53ee8cc1Swenshuai.xi } RF_CHANNEL_QAM_MODE;
171*53ee8cc1Swenshuai.xi 
172*53ee8cc1Swenshuai.xi #if 0
173*53ee8cc1Swenshuai.xi typedef enum
174*53ee8cc1Swenshuai.xi {
175*53ee8cc1Swenshuai.xi     COFDM_FEC_LOCK,
176*53ee8cc1Swenshuai.xi     COFDM_PSYNC_LOCK,
177*53ee8cc1Swenshuai.xi     COFDM_TPS_LOCK,
178*53ee8cc1Swenshuai.xi     COFDM_DCR_LOCK,
179*53ee8cc1Swenshuai.xi     COFDM_AGC_LOCK,
180*53ee8cc1Swenshuai.xi     COFDM_MODE_DET,
181*53ee8cc1Swenshuai.xi 
182*53ee8cc1Swenshuai.xi } COFDM_LOCK_STATUS;
183*53ee8cc1Swenshuai.xi 
184*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------
185*53ee8cc1Swenshuai.xi typedef enum
186*53ee8cc1Swenshuai.xi {
187*53ee8cc1Swenshuai.xi     E_SYS_UNKOWN = -1,
188*53ee8cc1Swenshuai.xi     E_SYS_DVBT,
189*53ee8cc1Swenshuai.xi     E_SYS_DVBC,
190*53ee8cc1Swenshuai.xi     E_SYS_ATSC,
191*53ee8cc1Swenshuai.xi     E_SYS_VIF,
192*53ee8cc1Swenshuai.xi 
193*53ee8cc1Swenshuai.xi     E_SYS_NUM
194*53ee8cc1Swenshuai.xi }E_SYSTEM;
195*53ee8cc1Swenshuai.xi 
196*53ee8cc1Swenshuai.xi typedef enum
197*53ee8cc1Swenshuai.xi {
198*53ee8cc1Swenshuai.xi     CMD_SYSTEM_INIT = 0,
199*53ee8cc1Swenshuai.xi     CMD_DAC_CALI,
200*53ee8cc1Swenshuai.xi     CMD_DVBT_CONFIG,
201*53ee8cc1Swenshuai.xi     CMD_DVBC_CONFIG,
202*53ee8cc1Swenshuai.xi     CMD_VIF_CTRL,
203*53ee8cc1Swenshuai.xi     CMD_FSM_CTRL,
204*53ee8cc1Swenshuai.xi     CMD_INDIR_RREG,
205*53ee8cc1Swenshuai.xi     CMD_INDIR_WREG,
206*53ee8cc1Swenshuai.xi     CMD_GET_INFO,
207*53ee8cc1Swenshuai.xi     CMD_TS_CTRL,
208*53ee8cc1Swenshuai.xi     CMD_TUNED_VALUE,
209*53ee8cc1Swenshuai.xi 
210*53ee8cc1Swenshuai.xi     CMD_MAX_NUM
211*53ee8cc1Swenshuai.xi }E_CMD_CODE;
212*53ee8cc1Swenshuai.xi 
213*53ee8cc1Swenshuai.xi typedef enum
214*53ee8cc1Swenshuai.xi {
215*53ee8cc1Swenshuai.xi     pc_op_code = 0,
216*53ee8cc1Swenshuai.xi     pc_if_freq,
217*53ee8cc1Swenshuai.xi     pc_sound_sys,
218*53ee8cc1Swenshuai.xi     pc_vif_vga_maximum_l,
219*53ee8cc1Swenshuai.xi     pc_vif_vga_maximum_h,
220*53ee8cc1Swenshuai.xi     pc_scan_mode,
221*53ee8cc1Swenshuai.xi     pc_vif_top,
222*53ee8cc1Swenshuai.xi     pc_gain_distribution_thr_l,
223*53ee8cc1Swenshuai.xi     pc_gain_distribution_thr_h,
224*53ee8cc1Swenshuai.xi 
225*53ee8cc1Swenshuai.xi     VIF_PARAM_MAX_NUM
226*53ee8cc1Swenshuai.xi }E_VIF_PARAM;
227*53ee8cc1Swenshuai.xi 
228*53ee8cc1Swenshuai.xi typedef enum
229*53ee8cc1Swenshuai.xi {
230*53ee8cc1Swenshuai.xi     pc_system = 0,
231*53ee8cc1Swenshuai.xi 
232*53ee8cc1Swenshuai.xi     SYS_PARAM_MAX_NUM
233*53ee8cc1Swenshuai.xi }E_SYS_PARAM;
234*53ee8cc1Swenshuai.xi 
235*53ee8cc1Swenshuai.xi typedef enum
236*53ee8cc1Swenshuai.xi {
237*53ee8cc1Swenshuai.xi     SET_IF_FREQ = 0,
238*53ee8cc1Swenshuai.xi     SET_SOUND_SYS,
239*53ee8cc1Swenshuai.xi     VIF_INIT,
240*53ee8cc1Swenshuai.xi     SET_VIF_HANDLER,
241*53ee8cc1Swenshuai.xi     VIF_TOP_ADJUST,
242*53ee8cc1Swenshuai.xi 
243*53ee8cc1Swenshuai.xi     VIF_CMD_MAX_NUM
244*53ee8cc1Swenshuai.xi }E_VIF_CMD;
245*53ee8cc1Swenshuai.xi 
246*53ee8cc1Swenshuai.xi typedef enum
247*53ee8cc1Swenshuai.xi {
248*53ee8cc1Swenshuai.xi     TS_PARALLEL = 0,
249*53ee8cc1Swenshuai.xi     TS_SERIAL = 1,
250*53ee8cc1Swenshuai.xi 
251*53ee8cc1Swenshuai.xi     TS_MODE_MAX_NUM
252*53ee8cc1Swenshuai.xi }E_TS_MODE;
253*53ee8cc1Swenshuai.xi 
254*53ee8cc1Swenshuai.xi typedef enum
255*53ee8cc1Swenshuai.xi {
256*53ee8cc1Swenshuai.xi     dac_op_code = 0,
257*53ee8cc1Swenshuai.xi     dac_idac_ch0,
258*53ee8cc1Swenshuai.xi     dac_idac_ch1,
259*53ee8cc1Swenshuai.xi 
260*53ee8cc1Swenshuai.xi     DAC_PARAM_MAX_NUM
261*53ee8cc1Swenshuai.xi }
262*53ee8cc1Swenshuai.xi E_DAC_PARAM;
263*53ee8cc1Swenshuai.xi 
264*53ee8cc1Swenshuai.xi typedef enum
265*53ee8cc1Swenshuai.xi {
266*53ee8cc1Swenshuai.xi     DAC_RUN_CALI = 0,
267*53ee8cc1Swenshuai.xi     DAC_IDAC_ASSIGN,
268*53ee8cc1Swenshuai.xi 
269*53ee8cc1Swenshuai.xi     DAC_CMD_MAX_NUM
270*53ee8cc1Swenshuai.xi }
271*53ee8cc1Swenshuai.xi E_DAC_CMD;
272*53ee8cc1Swenshuai.xi 
273*53ee8cc1Swenshuai.xi typedef enum
274*53ee8cc1Swenshuai.xi {
275*53ee8cc1Swenshuai.xi     agc_ref_small,
276*53ee8cc1Swenshuai.xi     agc_ref_large,
277*53ee8cc1Swenshuai.xi     agc_ref_aci,
278*53ee8cc1Swenshuai.xi     ripple_switch_th_l,
279*53ee8cc1Swenshuai.xi     ripple_switch_th_h,
280*53ee8cc1Swenshuai.xi 
281*53ee8cc1Swenshuai.xi     TUNED_PARAM_MAX_NUM
282*53ee8cc1Swenshuai.xi }E_TUNED_PARAM;
283*53ee8cc1Swenshuai.xi 
284*53ee8cc1Swenshuai.xi //@@++ Arki 20100125
285*53ee8cc1Swenshuai.xi typedef enum
286*53ee8cc1Swenshuai.xi {
287*53ee8cc1Swenshuai.xi     TS_MODUL_MODE,
288*53ee8cc1Swenshuai.xi     TS_FFX_VALUE,
289*53ee8cc1Swenshuai.xi     TS_GUARD_INTERVAL,
290*53ee8cc1Swenshuai.xi     TS_CODE_RATE,
291*53ee8cc1Swenshuai.xi 
292*53ee8cc1Swenshuai.xi     TS_PARAM_MAX_NUM
293*53ee8cc1Swenshuai.xi }E_SIGNAL_TYPE;
294*53ee8cc1Swenshuai.xi //@@-- Arki 20100125
295*53ee8cc1Swenshuai.xi 
296*53ee8cc1Swenshuai.xi typedef struct
297*53ee8cc1Swenshuai.xi {
298*53ee8cc1Swenshuai.xi     MS_U8        cmd_code;
299*53ee8cc1Swenshuai.xi     MS_U8        param[64];
300*53ee8cc1Swenshuai.xi } S_CMDPKTREG;
301*53ee8cc1Swenshuai.xi 
302*53ee8cc1Swenshuai.xi typedef enum
303*53ee8cc1Swenshuai.xi {
304*53ee8cc1Swenshuai.xi     E_RF_QAM_MODE_16QAM  = 0x00,     ///< 16QAM
305*53ee8cc1Swenshuai.xi     E_RF_QAM_MODE_32QAM  = 0x01,     ///< 32QAM
306*53ee8cc1Swenshuai.xi     E_RF_QAM_MODE_64QAM  = 0x02,     ///< 64QAM
307*53ee8cc1Swenshuai.xi     E_RF_QAM_MODE_128QAM = 0x03,     ///< 128QAM
308*53ee8cc1Swenshuai.xi     E_RF_QAM_MODE_256QAM = 0x04,     ///< 256QAM
309*53ee8cc1Swenshuai.xi     E_RF_QAM_MODE_INVALID            ///< Invalid
310*53ee8cc1Swenshuai.xi } RF_CHANNEL_QAM_MODE;
311*53ee8cc1Swenshuai.xi 
312*53ee8cc1Swenshuai.xi typedef enum
313*53ee8cc1Swenshuai.xi {
314*53ee8cc1Swenshuai.xi 	S0_entry_num,
315*53ee8cc1Swenshuai.xi 	S10_PSYNC_fail_num,
316*53ee8cc1Swenshuai.xi 	S10_TPS_invalid_num,
317*53ee8cc1Swenshuai.xi 	S8_TPS_invalid_num,
318*53ee8cc1Swenshuai.xi 	S6_TPS_unlock_num,
319*53ee8cc1Swenshuai.xi 	S4_Mode_CP_unlock_num,
320*53ee8cc1Swenshuai.xi 	CCI_Tracking_lock_num,
321*53ee8cc1Swenshuai.xi 	CCI_Tracking_lock_p1_num,
322*53ee8cc1Swenshuai.xi 	CCI_Tracking_lock_p2_num,
323*53ee8cc1Swenshuai.xi 	S11_PSYNC_FAIL_LOCKED_num,
324*53ee8cc1Swenshuai.xi 	S11_PSYNC_FAIL_SEARCH_num,
325*53ee8cc1Swenshuai.xi 	lock_time_l,
326*53ee8cc1Swenshuai.xi 	lock_time_h,
327*53ee8cc1Swenshuai.xi 	hw_channel_length_l,
328*53ee8cc1Swenshuai.xi 	hw_channel_length_h,
329*53ee8cc1Swenshuai.xi 	sw_channel_length_l,
330*53ee8cc1Swenshuai.xi 	sw_channel_length_h,
331*53ee8cc1Swenshuai.xi 	sw_offset_SA_l,
332*53ee8cc1Swenshuai.xi 	sw_offset_SA_h,
333*53ee8cc1Swenshuai.xi 	sw_oneshot_peak_num,
334*53ee8cc1Swenshuai.xi 	CI_Indicator,
335*53ee8cc1Swenshuai.xi 	ACI_Indicator,
336*53ee8cc1Swenshuai.xi 	FD_coeff,
337*53ee8cc1Swenshuai.xi 	TD_coeff,
338*53ee8cc1Swenshuai.xi 	SNR_Select,
339*53ee8cc1Swenshuai.xi 	FsaMode,
340*53ee8cc1Swenshuai.xi 	InGI,
341*53ee8cc1Swenshuai.xi 	Fsa_Stop_Track,
342*53ee8cc1Swenshuai.xi 	short_echo_Det,
343*53ee8cc1Swenshuai.xi 
344*53ee8cc1Swenshuai.xi 	DBG_LIST_NUM
345*53ee8cc1Swenshuai.xi }DBG_table_type;
346*53ee8cc1Swenshuai.xi #endif
347*53ee8cc1Swenshuai.xi 
348*53ee8cc1Swenshuai.xi /*
349*53ee8cc1Swenshuai.xi // Move to Tuner_SSI.h
350*53ee8cc1Swenshuai.xi typedef enum
351*53ee8cc1Swenshuai.xi {
352*53ee8cc1Swenshuai.xi     _QPSK        = 0x0,
353*53ee8cc1Swenshuai.xi     _16QAM        = 0x1,
354*53ee8cc1Swenshuai.xi     _64QAM        = 0x2,
355*53ee8cc1Swenshuai.xi }E_CONSTEL;
356*53ee8cc1Swenshuai.xi 
357*53ee8cc1Swenshuai.xi typedef enum
358*53ee8cc1Swenshuai.xi {
359*53ee8cc1Swenshuai.xi     _CR1Y2        = 0x0,
360*53ee8cc1Swenshuai.xi     _CR2Y3        = 0x1,
361*53ee8cc1Swenshuai.xi     _CR3Y4        = 0x2,
362*53ee8cc1Swenshuai.xi     _CR5Y6        = 0x3,
363*53ee8cc1Swenshuai.xi     _CR7Y8        = 0x4,
364*53ee8cc1Swenshuai.xi }E_CODERATE;
365*53ee8cc1Swenshuai.xi 
366*53ee8cc1Swenshuai.xi 
367*53ee8cc1Swenshuai.xi typedef struct
368*53ee8cc1Swenshuai.xi {
369*53ee8cc1Swenshuai.xi     U8        constel;
370*53ee8cc1Swenshuai.xi     U8        code_rate;
371*53ee8cc1Swenshuai.xi     float    cn_ref;
372*53ee8cc1Swenshuai.xi }S_SQI_CN_NORDIGP1_INTERN_DVBT;
373*53ee8cc1Swenshuai.xi 
374*53ee8cc1Swenshuai.xi typedef struct
375*53ee8cc1Swenshuai.xi {
376*53ee8cc1Swenshuai.xi     float    power_db;
377*53ee8cc1Swenshuai.xi     U8        sar3_val;
378*53ee8cc1Swenshuai.xi }S_INTERN_DVBT_RFAGC_SSI;
379*53ee8cc1Swenshuai.xi 
380*53ee8cc1Swenshuai.xi typedef struct
381*53ee8cc1Swenshuai.xi {
382*53ee8cc1Swenshuai.xi     float    power_db;
383*53ee8cc1Swenshuai.xi     U8        agc_val;
384*53ee8cc1Swenshuai.xi }S_INTERN_DVBT_IFAGC_SSI;
385*53ee8cc1Swenshuai.xi 
386*53ee8cc1Swenshuai.xi typedef struct
387*53ee8cc1Swenshuai.xi {
388*53ee8cc1Swenshuai.xi     U8        constel;
389*53ee8cc1Swenshuai.xi     U8        code_rate;
390*53ee8cc1Swenshuai.xi     float    p_ref;
391*53ee8cc1Swenshuai.xi }S_INTERN_DVBT_SSI_PREF;
392*53ee8cc1Swenshuai.xi 
393*53ee8cc1Swenshuai.xi typedef struct
394*53ee8cc1Swenshuai.xi {
395*53ee8cc1Swenshuai.xi     float    attn_db;
396*53ee8cc1Swenshuai.xi     U8        agc_err;
397*53ee8cc1Swenshuai.xi }S_INTERN_DVBT_IFAGC_ERR;
398*53ee8cc1Swenshuai.xi */
399*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------
400*53ee8cc1Swenshuai.xi typedef struct
401*53ee8cc1Swenshuai.xi {
402*53ee8cc1Swenshuai.xi     MS_U8        cmd_code;
403*53ee8cc1Swenshuai.xi     MS_U8        param[64];
404*53ee8cc1Swenshuai.xi } S_CMDPKTREG;
405*53ee8cc1Swenshuai.xi 
406*53ee8cc1Swenshuai.xi typedef enum
407*53ee8cc1Swenshuai.xi {
408*53ee8cc1Swenshuai.xi     TS_MODUL_MODE,
409*53ee8cc1Swenshuai.xi     TS_FFX_VALUE,
410*53ee8cc1Swenshuai.xi     TS_GUARD_INTERVAL,
411*53ee8cc1Swenshuai.xi     TS_CODE_RATE,
412*53ee8cc1Swenshuai.xi 
413*53ee8cc1Swenshuai.xi     TS_PARAM_MAX_NUM
414*53ee8cc1Swenshuai.xi }E_SIGNAL_TYPE;
415*53ee8cc1Swenshuai.xi 
416*53ee8cc1Swenshuai.xi typedef enum
417*53ee8cc1Swenshuai.xi {
418*53ee8cc1Swenshuai.xi     CMD_SYSTEM_INIT = 0,
419*53ee8cc1Swenshuai.xi     CMD_DAC_CALI,
420*53ee8cc1Swenshuai.xi     CMD_DVBT_CONFIG,
421*53ee8cc1Swenshuai.xi     CMD_DVBC_CONFIG,
422*53ee8cc1Swenshuai.xi     CMD_VIF_CTRL,
423*53ee8cc1Swenshuai.xi     CMD_FSM_CTRL,
424*53ee8cc1Swenshuai.xi     CMD_INDIR_RREG,
425*53ee8cc1Swenshuai.xi     CMD_INDIR_WREG,
426*53ee8cc1Swenshuai.xi     CMD_GET_INFO,
427*53ee8cc1Swenshuai.xi     CMD_TS_CTRL,
428*53ee8cc1Swenshuai.xi     CMD_TUNED_VALUE,
429*53ee8cc1Swenshuai.xi 
430*53ee8cc1Swenshuai.xi     CMD_MAX_NUM
431*53ee8cc1Swenshuai.xi }E_CMD_CODE;
432*53ee8cc1Swenshuai.xi 
433*53ee8cc1Swenshuai.xi typedef enum
434*53ee8cc1Swenshuai.xi {
435*53ee8cc1Swenshuai.xi     TS_PARALLEL = 0,
436*53ee8cc1Swenshuai.xi     TS_SERIAL = 1,
437*53ee8cc1Swenshuai.xi 
438*53ee8cc1Swenshuai.xi     TS_MODE_MAX_NUM
439*53ee8cc1Swenshuai.xi }E_TS_MODE;
440*53ee8cc1Swenshuai.xi 
441*53ee8cc1Swenshuai.xi typedef enum
442*53ee8cc1Swenshuai.xi {
443*53ee8cc1Swenshuai.xi     E_SYS_UNKOWN = -1,
444*53ee8cc1Swenshuai.xi     E_SYS_DVBT,
445*53ee8cc1Swenshuai.xi     E_SYS_DVBC,
446*53ee8cc1Swenshuai.xi     E_SYS_ATSC,
447*53ee8cc1Swenshuai.xi     E_SYS_VIF,
448*53ee8cc1Swenshuai.xi 
449*53ee8cc1Swenshuai.xi     E_SYS_NUM
450*53ee8cc1Swenshuai.xi }E_SYSTEM;
451*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------
452*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Reset ( void );
453*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Active(MS_BOOL bEnable);
454*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Cmd_Packet_Send(S_CMDPKTREG* pCmdPacket, MS_U8 param_cnt);
455*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Exit ( void );
456*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Power_On_Initialization(MS_BOOL bRFAGCTristateEnable, MS_U8 u8ADCIQMode, MS_U8 u8PadSel, MS_BOOL bPGAEnable, MS_U8 u8PGAGain, const MS_U8 *u8DMD_DVBC_DSPRegInitExt, MS_U8 u8DMD_DVBC_DSPRegInitSize);
457*53ee8cc1Swenshuai.xi MS_U16 INTERN_DVBC_DSPReg_Init(const MS_U8 *u8DVBC_DSPReg,  MS_U8 u8Size);
458*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Serial_Control(MS_BOOL bEnable, MS_U8 u8TSClk);
459*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Config(MS_U16 u16SymbolRate, DMD_DVBC_MODULATION_TYPE eQamMode, MS_U32 u32IFFreq, MS_BOOL bSpecInv, MS_BOOL bSerialTS, MS_U8 u8TSClk, MS_U16 *pu16_symbol_rate_list,MS_U8 u8_symbol_rate_list_num);
460*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Active(MS_BOOL bEnable);
461*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetLock(DMD_DVBC_GETLOCK_TYPE eType, float fCurrRFPowerDbm, float fNoChannelRFPowerDbm, MS_U32 u32TimeInterval);
462*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetSignalStrength(MS_U16 *strength, const DMD_DVBC_InitData *sDMD_DVBC_InitData, MS_U8 u8SarValue, float fRFPowerDbm);
463*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetSignalQuality(MS_U16 *quality, const DMD_DVBC_InitData *sDMD_DVBC_InitData, MS_U8 u8SarValue, float fRFPowerDbm);
464*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetPostViterbiBer(float *ber);
465*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetPacketErr(MS_U16 *pktErr);
466*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetSNR(float *f_snr);
467*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Get_CELL_ID(MS_U16 *cell_id);
468*53ee8cc1Swenshuai.xi // MS_BOOL INTERN_DVBC_Get_TPS_Parameter_Const( MS_U16 * TPS_parameter, E_SIGNAL_TYPE eSignalType);
469*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Version(MS_U16 *ver);
470*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetCurrentSymbolRate(MS_U16 *u16SymbolRate);
471*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Get_FreqOffset(float *pFreqOff, MS_U8 u8BW);
472*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetCurrentModulationType(DMD_DVBC_MODULATION_TYPE *pQAMMode);
473*53ee8cc1Swenshuai.xi void INTERN_DVBC_info(void);
474*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Show_AGC_Info(void);
475*53ee8cc1Swenshuai.xi #ifdef   SUPPORT_ADAPTIVE_TS_CLK
476*53ee8cc1Swenshuai.xi MS_BOOL  INTERN_DVBC_Adaptive_TS_CLK(void);
477*53ee8cc1Swenshuai.xi MS_BOOL  INTERN_DVBC_Locked_Task(void);
478*53ee8cc1Swenshuai.xi #endif
479*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------
480*53ee8cc1Swenshuai.xi 
481*53ee8cc1Swenshuai.xi #define INTERN_DVBC_LOAD_FW_FROM_CODE_MEMORY
482*53ee8cc1Swenshuai.xi 
483*53ee8cc1Swenshuai.xi #undef EXTSEL
484*53ee8cc1Swenshuai.xi #endif
485*53ee8cc1Swenshuai.xi 
486