1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi // such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi // third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any
38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi // parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi // ("Services").
52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi // or otherwise:
58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi // with the said Rules.
72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi // be English.
74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2006-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // (��MStar Confidential Information��) by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi
95*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
96*53ee8cc1Swenshuai.xi //
97*53ee8cc1Swenshuai.xi /// @file INTERN_DVBT.c
98*53ee8cc1Swenshuai.xi /// @brief INTERN_DVBT DVBT
99*53ee8cc1Swenshuai.xi /// @author MStar Semiconductor, Inc.
100*53ee8cc1Swenshuai.xi //
101*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
102*53ee8cc1Swenshuai.xi
103*53ee8cc1Swenshuai.xi #define _INTERN_DVBT_C_
104*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX
105*53ee8cc1Swenshuai.xi #include <math.h>
106*53ee8cc1Swenshuai.xi #endif
107*53ee8cc1Swenshuai.xi #include "ULog.h"
108*53ee8cc1Swenshuai.xi #include "MsCommon.h"
109*53ee8cc1Swenshuai.xi #include "MsIRQ.h"
110*53ee8cc1Swenshuai.xi #include "MsOS.h"
111*53ee8cc1Swenshuai.xi //#include "apiPWS.h"
112*53ee8cc1Swenshuai.xi
113*53ee8cc1Swenshuai.xi #include "MsTypes.h"
114*53ee8cc1Swenshuai.xi #include "drvBDMA.h"
115*53ee8cc1Swenshuai.xi //#include "drvIIC.h"
116*53ee8cc1Swenshuai.xi //#include "msAPI_Tuner.h"
117*53ee8cc1Swenshuai.xi //#include "msAPI_MIU.h"
118*53ee8cc1Swenshuai.xi //#include "BinInfo.h"
119*53ee8cc1Swenshuai.xi //#include "halVif.h"
120*53ee8cc1Swenshuai.xi #include "drvDMD_INTERN_DVBC.h"
121*53ee8cc1Swenshuai.xi #include "halDMD_INTERN_DVBC.h"
122*53ee8cc1Swenshuai.xi #include "halDMD_INTERN_common.h"
123*53ee8cc1Swenshuai.xi #ifdef SUPPORT_AP_BIN_IN_FLASH_2
124*53ee8cc1Swenshuai.xi #include "InfoBlock.h"
125*53ee8cc1Swenshuai.xi #endif
126*53ee8cc1Swenshuai.xi #include "drvMMIO.h"
127*53ee8cc1Swenshuai.xi //#include "TDAG4D01A_SSI_DVBT.c"
128*53ee8cc1Swenshuai.xi #include "drvDMD_VD_MBX.h"
129*53ee8cc1Swenshuai.xi #define TEST_EMBEDED_DEMOD 0
130*53ee8cc1Swenshuai.xi
131*53ee8cc1Swenshuai.xi #define PARA_TBL_LENGTH 110
132*53ee8cc1Swenshuai.xi
133*53ee8cc1Swenshuai.xi //U8 load_data_variable=1;
134*53ee8cc1Swenshuai.xi //-----------------------------------------------------------------------
135*53ee8cc1Swenshuai.xi #define BIN_ID_INTERN_DVBC_DEMOD BIN_ID_INTERN_DVBC
136*53ee8cc1Swenshuai.xi
137*53ee8cc1Swenshuai.xi #define TDE_REG_BASE 0x2400UL
138*53ee8cc1Swenshuai.xi #define INNC_REG_BASE 0x2600UL // P2 = 1, 0x11b00 -> 0x1b00
139*53ee8cc1Swenshuai.xi #define EQE_REG_BASE 0x2700UL // P2 = 1, 0x11a00 -> 0x1a00
140*53ee8cc1Swenshuai.xi #define EQE2_REG_BASE 0x9c00UL // P2 = 1, 0x11c00 -> 0x1c00
141*53ee8cc1Swenshuai.xi #define MBX_REG_BASE 0x2F00UL
142*53ee8cc1Swenshuai.xi
143*53ee8cc1Swenshuai.xi #define MB_DEMOD_A_INTERRUPT_CASE MBRegBase+0x14
144*53ee8cc1Swenshuai.xi #define MB_DEMOD_A_TS_DIV MBRegBase+0x15
145*53ee8cc1Swenshuai.xi #define MB_DEMOD_A_UNLOCK_ONCE MBRegBase+0x16
146*53ee8cc1Swenshuai.xi #define MB_DEMOD_A_FW_CNT MBRegBase+0x17
147*53ee8cc1Swenshuai.xi #define MB_DEMOD_A_DRV_CNT MBRegBase+0x18
148*53ee8cc1Swenshuai.xi
149*53ee8cc1Swenshuai.xi #define MB_DEMOD_B_INTERRUPT_CASE MBRegBase+0x1A
150*53ee8cc1Swenshuai.xi #define MB_DEMOD_B_TS_DIV MBRegBase+0x1B
151*53ee8cc1Swenshuai.xi #define MB_DEMOD_B_UNLOCK_ONCE MBRegBase+0x1D
152*53ee8cc1Swenshuai.xi #define MB_DEMOD_B_FW_CNT MBRegBase+0x1E
153*53ee8cc1Swenshuai.xi #define MB_DEMOD_B_DRV_CNT MBRegBase+0x1F
154*53ee8cc1Swenshuai.xi
155*53ee8cc1Swenshuai.xi
156*53ee8cc1Swenshuai.xi
157*53ee8cc1Swenshuai.xi #ifdef MS_DEBUG
158*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBC(x) x
159*53ee8cc1Swenshuai.xi #define DBG_GET_SIGNAL_DVBC(x) x
160*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBC_TIME(x) x
161*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBC_LOCK(x) x
162*53ee8cc1Swenshuai.xi #define INTERN_DVBC_INTERNAL_DEBUG 0
163*53ee8cc1Swenshuai.xi #define ADAPTIVE_CLOCK_PRINT(x) x
164*53ee8cc1Swenshuai.xi #define ADAPTIVE_CLOCK_PRINT2(x) x
165*53ee8cc1Swenshuai.xi #define ADAPTIVE_CLOCK_PRINT3(x) x
166*53ee8cc1Swenshuai.xi #else
167*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBC(x) //x
168*53ee8cc1Swenshuai.xi #define DBG_GET_SIGNAL_DVBC(x) //x
169*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBC_TIME(x) //x
170*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBC_LOCK(x) //x
171*53ee8cc1Swenshuai.xi #define INTERN_DVBC_INTERNAL_DEBUG 0
172*53ee8cc1Swenshuai.xi #define ADAPTIVE_CLOCK_PRINT(x) //x
173*53ee8cc1Swenshuai.xi #define ADAPTIVE_CLOCK_PRINT2(x) //x
174*53ee8cc1Swenshuai.xi #define ADAPTIVE_CLOCK_PRINT3(x) //x
175*53ee8cc1Swenshuai.xi #endif
176*53ee8cc1Swenshuai.xi #define DBG_DUMP_LOAD_DSP_TIME 0
177*53ee8cc1Swenshuai.xi
178*53ee8cc1Swenshuai.xi
179*53ee8cc1Swenshuai.xi //#define SIGNAL_LEVEL_OFFSET 0.00f
180*53ee8cc1Swenshuai.xi //#define TAKEOVERPOINT -60.0f
181*53ee8cc1Swenshuai.xi //#define TAKEOVERRANGE 0.5f
182*53ee8cc1Swenshuai.xi //#define LOG10_OFFSET -0.21f
183*53ee8cc1Swenshuai.xi #define INTERN_DVBC_USE_SAR_3_ENABLE 0
184*53ee8cc1Swenshuai.xi #define INTERN_DVBT_GET_TIME msAPI_Timer_GetTime0()
185*53ee8cc1Swenshuai.xi
186*53ee8cc1Swenshuai.xi #define TUNER_IF 36167
187*53ee8cc1Swenshuai.xi
188*53ee8cc1Swenshuai.xi #define TS_SER_C 0x00 //0: parallel 1:serial
189*53ee8cc1Swenshuai.xi
190*53ee8cc1Swenshuai.xi #if (INTERN_DVBC_TS_SERIAL_INVERSION)
191*53ee8cc1Swenshuai.xi #define TS_INV_C 0x01
192*53ee8cc1Swenshuai.xi #else
193*53ee8cc1Swenshuai.xi #define TS_INV_C 0x00
194*53ee8cc1Swenshuai.xi #endif
195*53ee8cc1Swenshuai.xi
196*53ee8cc1Swenshuai.xi #define DVBC_FS 45474 //24000
197*53ee8cc1Swenshuai.xi #define CFG_ZIF 0x00 //For ZIF ,FC=0
198*53ee8cc1Swenshuai.xi #define FC_H_C ( (DVBC_FS-TUNER_IF)>0 ? (((DVBC_FS-TUNER_IF)>>8)&0xFF) : (((TUNER_IF-DVBC_FS)>>8)&0xFF) )
199*53ee8cc1Swenshuai.xi #define FC_L_C ( (DVBC_FS-TUNER_IF)>0 ? (((DVBC_FS-TUNER_IF))&0xFF) : (((TUNER_IF-DVBC_FS))&0xFF) )
200*53ee8cc1Swenshuai.xi #define FS_H_C ((DVBC_FS>>8)&0xFF) // FS
201*53ee8cc1Swenshuai.xi #define FS_L_C (DVBC_FS&0xFF)
202*53ee8cc1Swenshuai.xi #define AUTO_SCAN_C 0x00 // Auto Scan - 0:channel change, 1:auto-scan
203*53ee8cc1Swenshuai.xi #define IQ_SWAP_C 0x00
204*53ee8cc1Swenshuai.xi #define PAL_I_C 0x00 // PAL_I: 0: Non-Pal-I CCI, 1: Pal-I CCI (for UK)
205*53ee8cc1Swenshuai.xi // Bxko 6875, 6900, 7000, 6125, 4000, 6950
206*53ee8cc1Swenshuai.xi // Symbol Rate: 6875 = 0x1ADB
207*53ee8cc1Swenshuai.xi // Symbol Rate: 6900 = 0x1AF4
208*53ee8cc1Swenshuai.xi // Symbol Rate: 7000 = 0x1B58
209*53ee8cc1Swenshuai.xi // Symbol Rate: 4000 = 0x0FA0
210*53ee8cc1Swenshuai.xi // Symbol Rate: 6125 = 0x17ED
211*53ee8cc1Swenshuai.xi #define SR0_H 0x1A
212*53ee8cc1Swenshuai.xi #define SR0_L 0xF4 //6900
213*53ee8cc1Swenshuai.xi #define SR1_H 0x1B
214*53ee8cc1Swenshuai.xi #define SR1_L 0x58 //7000
215*53ee8cc1Swenshuai.xi #define SR2_H 0x17
216*53ee8cc1Swenshuai.xi #define SR2_L 0xED //6125
217*53ee8cc1Swenshuai.xi #define SR3_H 0x0F
218*53ee8cc1Swenshuai.xi #define SR3_L 0xA0 //4000
219*53ee8cc1Swenshuai.xi #define SR4_H 0x1B
220*53ee8cc1Swenshuai.xi #define SR4_L 0x26 //6950
221*53ee8cc1Swenshuai.xi #define SR5_H 0x1A //0xDB
222*53ee8cc1Swenshuai.xi #define SR5_L 0xDB //0x1A //6875
223*53ee8cc1Swenshuai.xi #define SR6_H 0x1C
224*53ee8cc1Swenshuai.xi #define SR6_L 0x20 //7200
225*53ee8cc1Swenshuai.xi #define SR7_H 0x1C
226*53ee8cc1Swenshuai.xi #define SR7_L 0x52 //7250
227*53ee8cc1Swenshuai.xi #define SR8_H 0x0B
228*53ee8cc1Swenshuai.xi #define SR8_L 0xB8 //3000
229*53ee8cc1Swenshuai.xi #define SR9_H 0x03
230*53ee8cc1Swenshuai.xi #define SR9_L 0xE8 //1000
231*53ee8cc1Swenshuai.xi #define SR10_H 0x07
232*53ee8cc1Swenshuai.xi #define SR10_L 0xD0 //2000
233*53ee8cc1Swenshuai.xi #define SR11_H 0x00
234*53ee8cc1Swenshuai.xi #define SR11_L 0x00 //0000
235*53ee8cc1Swenshuai.xi
236*53ee8cc1Swenshuai.xi
237*53ee8cc1Swenshuai.xi #define QAM 0x04 // QAM: 0:16, 1:32, 2:64, 3:128, 4:256
238*53ee8cc1Swenshuai.xi
239*53ee8cc1Swenshuai.xi // SAR dependent
240*53ee8cc1Swenshuai.xi #define NO_SIGNAL_TH_A 0xA3
241*53ee8cc1Swenshuai.xi // Tuner dependent
242*53ee8cc1Swenshuai.xi #define NO_SIGNAL_TH_B_L 0xFF //0x00 , Gain
243*53ee8cc1Swenshuai.xi #define NO_SIGNAL_TH_B_H 0xFF //0xDD
244*53ee8cc1Swenshuai.xi #define NO_SIGNAL_TH_C_L 0xff //0x64 , Err
245*53ee8cc1Swenshuai.xi #define NO_SIGNAL_TH_C_H 0xff //0x00
246*53ee8cc1Swenshuai.xi #define DAGC1_REF 0x70
247*53ee8cc1Swenshuai.xi #define DAGC2_REF 0x30
248*53ee8cc1Swenshuai.xi #define AGC_REF_L 0x00
249*53ee8cc1Swenshuai.xi #define AGC_REF_H 0x06
250*53ee8cc1Swenshuai.xi
251*53ee8cc1Swenshuai.xi #define INTERN_AUTO_SR_C 1
252*53ee8cc1Swenshuai.xi #define INTERN_AUTO_QAM_C 1
253*53ee8cc1Swenshuai.xi
254*53ee8cc1Swenshuai.xi #define ATV_DET_EN 1
255*53ee8cc1Swenshuai.xi
256*53ee8cc1Swenshuai.xi // Need to update when:
257*53ee8cc1Swenshuai.xi // Case#1: New add DSP parameters
258*53ee8cc1Swenshuai.xi // Case#2: Use exist DSP parameters to another applications/functions
259*53ee8cc1Swenshuai.xi #define UTOPIA_DRIVER_VERSION 0x01 // Update by user.
260*53ee8cc1Swenshuai.xi
261*53ee8cc1Swenshuai.xi #if 0
262*53ee8cc1Swenshuai.xi MS_U8 INTERN_DVBC_DSPREG[] =
263*53ee8cc1Swenshuai.xi { 0x00, 0x00, 0x01, 0x00, 0x01, 0x00, 0x01, AUTO_SCAN_C, // 00h ~ 07h
264*53ee8cc1Swenshuai.xi INTERN_AUTO_SR_C, INTERN_AUTO_QAM_C, ATV_DET_EN, NO_SIGNAL_TH_B_L, NO_SIGNAL_TH_B_H, NO_SIGNAL_TH_C_L, NO_SIGNAL_TH_C_H, 0x00, // 08h ~ 0fh
265*53ee8cc1Swenshuai.xi 0x00, CFG_ZIF, 0x00, FC_L_C, FC_H_C, FS_L_C, FS_H_C, SR0_L, // 10h ~ 17h
266*53ee8cc1Swenshuai.xi SR0_H, SR1_L, SR1_H, SR2_L, SR2_H, SR3_L, SR3_H, 0x00, // 18h ~ 1fh
267*53ee8cc1Swenshuai.xi 0x00, QAM, IQ_SWAP_C, PAL_I_C, TS_SER_C, 0x00, TS_INV_C, 0x00, // 20h ~27h
268*53ee8cc1Swenshuai.xi };
269*53ee8cc1Swenshuai.xi #else
270*53ee8cc1Swenshuai.xi MS_U8 INTERN_DVBC_DSPREG_dmd0[] =
271*53ee8cc1Swenshuai.xi {
272*53ee8cc1Swenshuai.xi 0x00, 0x00, 0x00, 0x01, 0x00, 0x01, 0x00, 0x01, AUTO_SCAN_C, INTERN_AUTO_SR_C, INTERN_AUTO_QAM_C, ATV_DET_EN, 0x00, 0x00, 0x01, 0x00, //00-0F
273*53ee8cc1Swenshuai.xi 0x00, 0x00, CFG_ZIF, FS_L_C, FS_H_C, 0x88, 0x13, FC_L_C, FC_H_C, SR0_L, SR0_H, SR1_L, SR1_H, SR2_L, SR2_H, SR3_L, //10-1F
274*53ee8cc1Swenshuai.xi SR3_H, SR4_L, SR4_H, SR5_L, SR5_H, SR6_L, SR6_H, SR7_L, SR7_H, SR8_L, SR8_H, SR9_L, SR9_H, SR10_L, SR10_H, SR11_L, //20-2F
275*53ee8cc1Swenshuai.xi SR11_H, 0x00, QAM, IQ_SWAP_C, PAL_I_C, TS_SER_C, 0x00, TS_INV_C, 0x00, 0x00, AGC_REF_L, AGC_REF_H, 0x90, 0xa0, 0x03, 0x05, //30-3F
276*53ee8cc1Swenshuai.xi 0x05, 0x40, 0x04, 0x13, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x80, 0x7F, 0x00, NO_SIGNAL_TH_B_L, NO_SIGNAL_TH_B_H, NO_SIGNAL_TH_C_L, //40-4F
277*53ee8cc1Swenshuai.xi NO_SIGNAL_TH_C_H, 0x00, 0x00, 0x00, 0x00, 0x00, DAGC1_REF, DAGC2_REF, 0x73, 0x73, 0x73, 0x73, 0x73, 0x83, 0x83, 0x73, //50-5F
278*53ee8cc1Swenshuai.xi 0x62, 0x62, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, //60-6C
279*53ee8cc1Swenshuai.xi };
280*53ee8cc1Swenshuai.xi
281*53ee8cc1Swenshuai.xi MS_U8 INTERN_DVBC_DSPREG_dmd1[] =
282*53ee8cc1Swenshuai.xi {
283*53ee8cc1Swenshuai.xi 0x00, 0x00, 0x00, 0x01, 0x00, 0x01, 0x00, 0x01, AUTO_SCAN_C, INTERN_AUTO_SR_C, INTERN_AUTO_QAM_C, ATV_DET_EN, 0x00, 0x00, 0x01, 0x00, //00-0F
284*53ee8cc1Swenshuai.xi 0x00, 0x00, CFG_ZIF, FS_L_C, FS_H_C, 0xA0, 0x0F, FC_L_C, FC_H_C, SR0_L, SR0_H, SR1_L, SR1_H, SR2_L, SR2_H, SR3_L, //10-1F
285*53ee8cc1Swenshuai.xi SR3_H, SR4_L, SR4_H, SR5_L, SR5_H, SR6_L, SR6_H, SR7_L, SR7_H, SR8_L, SR8_H, SR9_L, SR9_H, SR10_L, SR10_H, SR11_L, //20-2F
286*53ee8cc1Swenshuai.xi SR11_H, 0x00, QAM, IQ_SWAP_C, PAL_I_C, TS_SER_C, 0x00, TS_INV_C, 0x00, 0x00, AGC_REF_L, AGC_REF_H, 0x90, 0xa0, 0x03, 0x05, //30-3F
287*53ee8cc1Swenshuai.xi 0x05, 0x40, 0x34, 0x13, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x80, 0x7F, 0x00, NO_SIGNAL_TH_B_L, NO_SIGNAL_TH_B_H, NO_SIGNAL_TH_C_L, //40-4F
288*53ee8cc1Swenshuai.xi NO_SIGNAL_TH_C_H, 0x00, 0x00, 0x00, 0x00, 0x00, DAGC1_REF, DAGC2_REF, 0x73, 0x73, 0x73, 0x73, 0x73, 0x83, 0x83, 0x73, //50-5F
289*53ee8cc1Swenshuai.xi 0x62, 0x62, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, //60-6C
290*53ee8cc1Swenshuai.xi };
291*53ee8cc1Swenshuai.xi #endif
292*53ee8cc1Swenshuai.xi #define TS_SERIAL_OUTPUT_IF_CI_REMOVED 1 // _UTOPIA
293*53ee8cc1Swenshuai.xi
294*53ee8cc1Swenshuai.xi //-----------------------------------------------------------------------
295*53ee8cc1Swenshuai.xi /****************************************************************
296*53ee8cc1Swenshuai.xi *Local Variables *
297*53ee8cc1Swenshuai.xi ****************************************************************/
298*53ee8cc1Swenshuai.xi
299*53ee8cc1Swenshuai.xi //static MS_BOOL TPSLock = 0;
300*53ee8cc1Swenshuai.xi static MS_U32 u32ChkScanTimeStartDVBC = 0;
301*53ee8cc1Swenshuai.xi static MS_U8 g_dvbc_lock = 0;
302*53ee8cc1Swenshuai.xi
303*53ee8cc1Swenshuai.xi //Global Variables
304*53ee8cc1Swenshuai.xi S_CMDPKTREG gsCmdPacketDVBC;
305*53ee8cc1Swenshuai.xi //MS_U8 gCalIdacCh0, gCalIdacCh1;
306*53ee8cc1Swenshuai.xi static MS_BOOL bDMD_DVBC_NoChannelDetectedWithRFPower = FALSE;
307*53ee8cc1Swenshuai.xi static MS_U32 u32DMD_DVBC_NoChannelTimeAccWithRFPower = 0;
308*53ee8cc1Swenshuai.xi #ifdef INTERN_DVBC_LOAD_FW_FROM_CODE_MEMORY
309*53ee8cc1Swenshuai.xi MS_U8 INTERN_DVBC_table[] = {
310*53ee8cc1Swenshuai.xi #include "fwDMD_INTERN_DVBC.dat"
311*53ee8cc1Swenshuai.xi };
312*53ee8cc1Swenshuai.xi
313*53ee8cc1Swenshuai.xi #endif
314*53ee8cc1Swenshuai.xi
315*53ee8cc1Swenshuai.xi static MS_U8 hal_demod_swtich_status=0xff; //0xff: switch haven't to be assert 0x00 or 0x01 :latest mornitor demod
316*53ee8cc1Swenshuai.xi //****************duel demod parameters*******************************
317*53ee8cc1Swenshuai.xi //demod 0 parameters
318*53ee8cc1Swenshuai.xi //static MS_BOOL TPSLock = 0;
319*53ee8cc1Swenshuai.xi static MS_U8 g_dvbc_lock_dmd0 = 0;
320*53ee8cc1Swenshuai.xi
321*53ee8cc1Swenshuai.xi //Global Variables
322*53ee8cc1Swenshuai.xi S_CMDPKTREG gsCmdPacketDVBC_dmd0;
323*53ee8cc1Swenshuai.xi //MS_U8 gCalIdacCh0, gCalIdacCh1;
324*53ee8cc1Swenshuai.xi static MS_BOOL bDMD_DVBC_NoChannelDetectedWithRFPower_dmd0 = FALSE;
325*53ee8cc1Swenshuai.xi static MS_U32 u32DMD_DVBC_NoChannelTimeAccWithRFPower_dmd0 = 0;
326*53ee8cc1Swenshuai.xi
327*53ee8cc1Swenshuai.xi
328*53ee8cc1Swenshuai.xi //static MS_BOOL TPSLock = 0;
329*53ee8cc1Swenshuai.xi static MS_U8 g_dvbc_lock_dmd1 = 0;
330*53ee8cc1Swenshuai.xi
331*53ee8cc1Swenshuai.xi //Global Variables
332*53ee8cc1Swenshuai.xi S_CMDPKTREG gsCmdPacketDVBC_dmd1;
333*53ee8cc1Swenshuai.xi //MS_U8 gCalIdacCh0, gCalIdacCh1;
334*53ee8cc1Swenshuai.xi static MS_BOOL bDMD_DVBC_NoChannelDetectedWithRFPower_dmd1 = FALSE;
335*53ee8cc1Swenshuai.xi static MS_U32 u32DMD_DVBC_NoChannelTimeAccWithRFPower_dmd1 = 0;
336*53ee8cc1Swenshuai.xi //****************end of duel demod parameters*******************************
337*53ee8cc1Swenshuai.xi
338*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Show_Demod_Version(void);
339*53ee8cc1Swenshuai.xi // MS_BOOL INTERN_DVBC_GetPostViterbiBer(float *ber);
340*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetPacketErr(MS_U16 *pktErr);
341*53ee8cc1Swenshuai.xi //MS_BOOL INTERN_DVBC_GetSNR(float *f_snr);
342*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Get_FreqOffset(MS_U32 *config_Fc_reg, MS_U32 *Fc_over_Fs_reg, MS_U16 *Cfo_offset_reg, MS_U8 u8BW);
343*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetCurrentModulationType(DMD_DVBC_MODULATION_TYPE *pQAMMode);
344*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetCurrentSymbolRate(MS_U16 *u16SymbolRate);
345*53ee8cc1Swenshuai.xi //MS_BOOL INTERN_DVBC_GetCurrentSymbolRateOffset(MS_U16 *pData);
346*53ee8cc1Swenshuai.xi
347*53ee8cc1Swenshuai.xi #if (INTERN_DVBC_INTERNAL_DEBUG)
348*53ee8cc1Swenshuai.xi void INTERN_DVBC_info(void);
349*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Show_AGC_Info(void);
350*53ee8cc1Swenshuai.xi #endif
351*53ee8cc1Swenshuai.xi
352*53ee8cc1Swenshuai.xi
INTERN_DVBC_ActiveDmdSwitch(MS_U8 demod_no)353*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_ActiveDmdSwitch(MS_U8 demod_no)
354*53ee8cc1Swenshuai.xi {
355*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
356*53ee8cc1Swenshuai.xi //MS_U8 temp_val;
357*53ee8cc1Swenshuai.xi
358*53ee8cc1Swenshuai.xi if(demod_no==0 && (hal_demod_swtich_status!= 0x00))
359*53ee8cc1Swenshuai.xi {
360*53ee8cc1Swenshuai.xi //copy parameter
361*53ee8cc1Swenshuai.xi //INTERN_DVBC_DSPREG=INTERN_DVBC_DSPREG;
362*53ee8cc1Swenshuai.xi //static MS_U32 u32ChkScanTimeStartDVBC = 0;
363*53ee8cc1Swenshuai.xi g_dvbc_lock_dmd1 = g_dvbc_lock;
364*53ee8cc1Swenshuai.xi //Global Variables
365*53ee8cc1Swenshuai.xi gsCmdPacketDVBC_dmd1=gsCmdPacketDVBC;
366*53ee8cc1Swenshuai.xi bDMD_DVBC_NoChannelDetectedWithRFPower_dmd1 = bDMD_DVBC_NoChannelDetectedWithRFPower;
367*53ee8cc1Swenshuai.xi u32DMD_DVBC_NoChannelTimeAccWithRFPower_dmd1 = u32DMD_DVBC_NoChannelTimeAccWithRFPower;
368*53ee8cc1Swenshuai.xi
369*53ee8cc1Swenshuai.xi g_dvbc_lock = g_dvbc_lock_dmd0;
370*53ee8cc1Swenshuai.xi //Global Variables
371*53ee8cc1Swenshuai.xi gsCmdPacketDVBC=gsCmdPacketDVBC_dmd0;
372*53ee8cc1Swenshuai.xi bDMD_DVBC_NoChannelDetectedWithRFPower = bDMD_DVBC_NoChannelDetectedWithRFPower_dmd0;
373*53ee8cc1Swenshuai.xi u32DMD_DVBC_NoChannelTimeAccWithRFPower = u32DMD_DVBC_NoChannelTimeAccWithRFPower_dmd0;
374*53ee8cc1Swenshuai.xi //temp_val=HAL_DMD_RIU_ReadByte(0x101e3c); mark
375*53ee8cc1Swenshuai.xi //temp_val&=(~0x10); mark
376*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101e3c,temp_val);mark
377*53ee8cc1Swenshuai.xi }
378*53ee8cc1Swenshuai.xi else if(demod_no==1 && (hal_demod_swtich_status!= 0x01))
379*53ee8cc1Swenshuai.xi {
380*53ee8cc1Swenshuai.xi //copy parameter
381*53ee8cc1Swenshuai.xi //INTERN_DVBC_DSPREG=INTERN_DVBC_DSPREG;
382*53ee8cc1Swenshuai.xi //static MS_U32 u32ChkScanTimeStartDVBC = 0;
383*53ee8cc1Swenshuai.xi g_dvbc_lock_dmd0 = g_dvbc_lock;
384*53ee8cc1Swenshuai.xi //Global Variables
385*53ee8cc1Swenshuai.xi gsCmdPacketDVBC_dmd0=gsCmdPacketDVBC;
386*53ee8cc1Swenshuai.xi bDMD_DVBC_NoChannelDetectedWithRFPower_dmd0 = bDMD_DVBC_NoChannelDetectedWithRFPower;
387*53ee8cc1Swenshuai.xi u32DMD_DVBC_NoChannelTimeAccWithRFPower_dmd0 = u32DMD_DVBC_NoChannelTimeAccWithRFPower;
388*53ee8cc1Swenshuai.xi
389*53ee8cc1Swenshuai.xi
390*53ee8cc1Swenshuai.xi //copy parameter
391*53ee8cc1Swenshuai.xi //INTERN_DVBC_DSPREG=INTERN_DVBC_DSPREG;
392*53ee8cc1Swenshuai.xi //static MS_U32 u32ChkScanTimeStartDVBC = 0;
393*53ee8cc1Swenshuai.xi g_dvbc_lock = g_dvbc_lock_dmd1;
394*53ee8cc1Swenshuai.xi //Global Variables
395*53ee8cc1Swenshuai.xi gsCmdPacketDVBC=gsCmdPacketDVBC_dmd1;
396*53ee8cc1Swenshuai.xi bDMD_DVBC_NoChannelDetectedWithRFPower = bDMD_DVBC_NoChannelDetectedWithRFPower_dmd1;
397*53ee8cc1Swenshuai.xi u32DMD_DVBC_NoChannelTimeAccWithRFPower = u32DMD_DVBC_NoChannelTimeAccWithRFPower_dmd1;
398*53ee8cc1Swenshuai.xi //temp_val=HAL_DMD_RIU_ReadByte(0x101e3c);mark
399*53ee8cc1Swenshuai.xi //temp_val|=(0x10); mark
400*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101e3c,temp_val);mark
401*53ee8cc1Swenshuai.xi //hal_demod_swtich_status=1;
402*53ee8cc1Swenshuai.xi }
403*53ee8cc1Swenshuai.xi
404*53ee8cc1Swenshuai.xi hal_demod_swtich_status=demod_no;
405*53ee8cc1Swenshuai.xi return status;
406*53ee8cc1Swenshuai.xi }
407*53ee8cc1Swenshuai.xi
408*53ee8cc1Swenshuai.xi
INTERN_DVBC_DSPReg_Init(const MS_U8 * u8DVBC_DSPReg,MS_U8 u8Size)409*53ee8cc1Swenshuai.xi MS_U16 INTERN_DVBC_DSPReg_Init(const MS_U8 *u8DVBC_DSPReg, MS_U8 u8Size)
410*53ee8cc1Swenshuai.xi {
411*53ee8cc1Swenshuai.xi MS_U8 idx = 0, u8RegRead = 0, u8RegWrite = 0, u8Mask = 0;
412*53ee8cc1Swenshuai.xi MS_U8 status = TRUE;
413*53ee8cc1Swenshuai.xi MS_U16 u16DspAddr = 0;
414*53ee8cc1Swenshuai.xi
415*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD","INTERN_DVBC_DSPReg_Init\n"));
416*53ee8cc1Swenshuai.xi
417*53ee8cc1Swenshuai.xi #if 0//def MS_DEBUG
418*53ee8cc1Swenshuai.xi {
419*53ee8cc1Swenshuai.xi MS_U8 u8buffer[256];
420*53ee8cc1Swenshuai.xi ULOGD("DEMOD","INTERN_DVBC_DSPReg_Init Reset\n");
421*53ee8cc1Swenshuai.xi for (idx = 0; idx<sizeof(INTERN_DVBC_DSPREG); idx++)
422*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteDSPReg(idx, 0);
423*53ee8cc1Swenshuai.xi
424*53ee8cc1Swenshuai.xi for (idx = 0; idx<sizeof(INTERN_DVBC_DSPREG); idx++)
425*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(idx, &(u8buffer[idx]));
426*53ee8cc1Swenshuai.xi ULOGD("DEMOD","INTERN_DVBC_DSPReg_Init ReadBack, should be all 0\n");
427*53ee8cc1Swenshuai.xi for (idx = 0; idx<sizeof(INTERN_DVBC_DSPREG); idx++)
428*53ee8cc1Swenshuai.xi ULOGD("DEMOD","%x ", u8buffer[idx]);
429*53ee8cc1Swenshuai.xi ULOGD("DEMOD","\n");
430*53ee8cc1Swenshuai.xi
431*53ee8cc1Swenshuai.xi ULOGD("DEMOD","INTERN_DVBC_DSPReg_Init Value\n");
432*53ee8cc1Swenshuai.xi for (idx = 0; idx<sizeof(INTERN_DVBC_DSPREG); idx++)
433*53ee8cc1Swenshuai.xi ULOGD("DEMOD","%x ", INTERN_DVBC_DSPREG[idx]);
434*53ee8cc1Swenshuai.xi ULOGD("DEMOD","\n");
435*53ee8cc1Swenshuai.xi }
436*53ee8cc1Swenshuai.xi #endif
437*53ee8cc1Swenshuai.xi
438*53ee8cc1Swenshuai.xi //for k6lite modified
439*53ee8cc1Swenshuai.xi /*
440*53ee8cc1Swenshuai.xi for (idx = 0; idx<sizeof(INTERN_DVBC_DSPREG); idx++)
441*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(idx, INTERN_DVBC_DSPREG[idx]);
442*53ee8cc1Swenshuai.xi */
443*53ee8cc1Swenshuai.xi if(hal_demod_swtich_status==0) //demod no =0
444*53ee8cc1Swenshuai.xi {
445*53ee8cc1Swenshuai.xi for (idx = 0; idx<sizeof(INTERN_DVBC_DSPREG_dmd0); idx++)
446*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(idx+PARA_TBL_LENGTH*hal_demod_swtich_status, INTERN_DVBC_DSPREG_dmd0[idx]);
447*53ee8cc1Swenshuai.xi }
448*53ee8cc1Swenshuai.xi else if(hal_demod_swtich_status==1) //demod no =1
449*53ee8cc1Swenshuai.xi {
450*53ee8cc1Swenshuai.xi for (idx = 0; idx<sizeof(INTERN_DVBC_DSPREG_dmd1); idx++)
451*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(idx+PARA_TBL_LENGTH*hal_demod_swtich_status, INTERN_DVBC_DSPREG_dmd1[idx]);
452*53ee8cc1Swenshuai.xi }
453*53ee8cc1Swenshuai.xi
454*53ee8cc1Swenshuai.xi // readback to confirm.
455*53ee8cc1Swenshuai.xi #ifdef MS_DEBUG
456*53ee8cc1Swenshuai.xi for (idx = 0; idx<sizeof(INTERN_DVBC_DSPREG); idx++)
457*53ee8cc1Swenshuai.xi {
458*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(idx, &u8RegRead);
459*53ee8cc1Swenshuai.xi if (u8RegRead != INTERN_DVBC_DSPREG[idx])
460*53ee8cc1Swenshuai.xi {
461*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[Error]INTERN_DVBC_DSPReg_Init, idx=%d, drv_val=0x%x, firmware_val=0x%x\n",idx,INTERN_DVBC_DSPREG[idx],u8RegRead);
462*53ee8cc1Swenshuai.xi }
463*53ee8cc1Swenshuai.xi }
464*53ee8cc1Swenshuai.xi #endif
465*53ee8cc1Swenshuai.xi
466*53ee8cc1Swenshuai.xi //note:k6lite modified
467*53ee8cc1Swenshuai.xi if (u8DVBC_DSPReg != NULL)
468*53ee8cc1Swenshuai.xi {
469*53ee8cc1Swenshuai.xi if (1 == u8DVBC_DSPReg[0])
470*53ee8cc1Swenshuai.xi {
471*53ee8cc1Swenshuai.xi u8DVBC_DSPReg+=2;
472*53ee8cc1Swenshuai.xi for (idx = 0; idx<u8Size; idx++)
473*53ee8cc1Swenshuai.xi {
474*53ee8cc1Swenshuai.xi u16DspAddr = *u8DVBC_DSPReg;
475*53ee8cc1Swenshuai.xi u8DVBC_DSPReg++;
476*53ee8cc1Swenshuai.xi u16DspAddr = (u16DspAddr) + ((*u8DVBC_DSPReg)<<8);
477*53ee8cc1Swenshuai.xi u8DVBC_DSPReg++;
478*53ee8cc1Swenshuai.xi u8Mask = *u8DVBC_DSPReg;
479*53ee8cc1Swenshuai.xi u8DVBC_DSPReg++;
480*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(u16DspAddr+PARA_TBL_LENGTH*hal_demod_swtich_status, &u8RegRead);
481*53ee8cc1Swenshuai.xi u8RegWrite = (u8RegRead & (~u8Mask)) | ((*u8DVBC_DSPReg) & (u8Mask));
482*53ee8cc1Swenshuai.xi u8DVBC_DSPReg++;
483*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD","DSP addr:%x mask:%x read:%x write:%x\n", u16DspAddr, u8Mask, u8RegRead, u8RegWrite));
484*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(u16DspAddr+PARA_TBL_LENGTH*hal_demod_swtich_status, u8RegWrite);
485*53ee8cc1Swenshuai.xi }
486*53ee8cc1Swenshuai.xi }
487*53ee8cc1Swenshuai.xi else
488*53ee8cc1Swenshuai.xi {
489*53ee8cc1Swenshuai.xi ULOGD("DEMOD","FATAL: parameter version incorrect\n");
490*53ee8cc1Swenshuai.xi }
491*53ee8cc1Swenshuai.xi }
492*53ee8cc1Swenshuai.xi
493*53ee8cc1Swenshuai.xi #if 0//def MS_DEBUG
494*53ee8cc1Swenshuai.xi {
495*53ee8cc1Swenshuai.xi MS_U8 u8buffer[256];
496*53ee8cc1Swenshuai.xi for (idx = 0; idx<sizeof(INTERN_DVBC_DSPREG); idx++)
497*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(idx, &(u8buffer[idx]));
498*53ee8cc1Swenshuai.xi ULOGD("DEMOD","INTERN_DVBC_DSPReg_Init ReadBack\n");
499*53ee8cc1Swenshuai.xi for (idx = 0; idx<sizeof(INTERN_DVBC_DSPREG); idx++)
500*53ee8cc1Swenshuai.xi ULOGD("DEMOD","%x ", u8buffer[idx]);
501*53ee8cc1Swenshuai.xi ULOGD("DEMOD","\n");
502*53ee8cc1Swenshuai.xi }
503*53ee8cc1Swenshuai.xi #endif
504*53ee8cc1Swenshuai.xi
505*53ee8cc1Swenshuai.xi #if 0//def MS_DEBUG
506*53ee8cc1Swenshuai.xi {
507*53ee8cc1Swenshuai.xi MS_U8 u8buffer[256];
508*53ee8cc1Swenshuai.xi for (idx = 0; idx<128; idx++)
509*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2380+idx, &(u8buffer[idx]));
510*53ee8cc1Swenshuai.xi ULOGD("DEMOD","INTERN_DVBC_DSPReg_Init ReadReg 0x2000~0x207F\n");
511*53ee8cc1Swenshuai.xi for (idx = 0; idx<128; idx++)
512*53ee8cc1Swenshuai.xi {
513*53ee8cc1Swenshuai.xi ULOGD("DEMOD","%x ", u8buffer[idx]);
514*53ee8cc1Swenshuai.xi if ((idx & 0xF) == 0xF) ULOGD("DEMOD","\n");
515*53ee8cc1Swenshuai.xi }
516*53ee8cc1Swenshuai.xi ULOGD("DEMOD","\n");
517*53ee8cc1Swenshuai.xi }
518*53ee8cc1Swenshuai.xi #endif
519*53ee8cc1Swenshuai.xi
520*53ee8cc1Swenshuai.xi if(MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_PARAM_VERSION, UTOPIA_DRIVER_VERSION) != TRUE)
521*53ee8cc1Swenshuai.xi {
522*53ee8cc1Swenshuai.xi printf("INTERN_DVBC_DSPReg_Init NG\n"); return FALSE;
523*53ee8cc1Swenshuai.xi }
524*53ee8cc1Swenshuai.xi return status;
525*53ee8cc1Swenshuai.xi }
526*53ee8cc1Swenshuai.xi
527*53ee8cc1Swenshuai.xi /***********************************************************************************
528*53ee8cc1Swenshuai.xi Subject: Command Packet Interface
529*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Cmd_Packet_Send
530*53ee8cc1Swenshuai.xi Parmeter:
531*53ee8cc1Swenshuai.xi Return: MS_BOOL
532*53ee8cc1Swenshuai.xi Remark:
533*53ee8cc1Swenshuai.xi ************************************************************************************/
534*53ee8cc1Swenshuai.xi //didn't use in k6-lite
INTERN_DVBC_Cmd_Packet_Send(S_CMDPKTREG * pCmdPacket,MS_U8 param_cnt)535*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Cmd_Packet_Send(S_CMDPKTREG* pCmdPacket, MS_U8 param_cnt)
536*53ee8cc1Swenshuai.xi {
537*53ee8cc1Swenshuai.xi MS_U8 status = true, indx;
538*53ee8cc1Swenshuai.xi MS_U8 reg_val, timeout = 0;
539*53ee8cc1Swenshuai.xi return TRUE;
540*53ee8cc1Swenshuai.xi // ==== Command Phase ===================
541*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD","--->INTERN_DVBC (cmd=0x%x)(0x%x,0x%x,0x%x,0x%x,0x%x,0x%x,) \n",pCmdPacket->cmd_code,
542*53ee8cc1Swenshuai.xi pCmdPacket->param[0],pCmdPacket->param[1],
543*53ee8cc1Swenshuai.xi pCmdPacket->param[2],pCmdPacket->param[3],
544*53ee8cc1Swenshuai.xi pCmdPacket->param[4],pCmdPacket->param[5] ));
545*53ee8cc1Swenshuai.xi
546*53ee8cc1Swenshuai.xi // wait _BIT_END clear
547*53ee8cc1Swenshuai.xi do
548*53ee8cc1Swenshuai.xi {
549*53ee8cc1Swenshuai.xi reg_val = HAL_DMD_RIU_ReadByte(REG_CMD_CTRL);
550*53ee8cc1Swenshuai.xi if((reg_val & _BIT_END) != _BIT_END)
551*53ee8cc1Swenshuai.xi {
552*53ee8cc1Swenshuai.xi break;
553*53ee8cc1Swenshuai.xi }
554*53ee8cc1Swenshuai.xi MsOS_DelayTask(5);
555*53ee8cc1Swenshuai.xi if (timeout > 200)
556*53ee8cc1Swenshuai.xi {
557*53ee8cc1Swenshuai.xi ULOGD("DEMOD","---> INTERN_DVBC_Cmd_Packet_Send fail on 'wait _BIT_END clear' \n");
558*53ee8cc1Swenshuai.xi return false;
559*53ee8cc1Swenshuai.xi }
560*53ee8cc1Swenshuai.xi timeout++;
561*53ee8cc1Swenshuai.xi } while (1);
562*53ee8cc1Swenshuai.xi
563*53ee8cc1Swenshuai.xi // set cmd_3:0 and _BIT_START
564*53ee8cc1Swenshuai.xi reg_val = HAL_DMD_RIU_ReadByte(REG_CMD_CTRL);
565*53ee8cc1Swenshuai.xi reg_val = (reg_val & 0x0f)|(pCmdPacket->cmd_code << 4)|_BIT_START;
566*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(REG_CMD_CTRL, reg_val);
567*53ee8cc1Swenshuai.xi
568*53ee8cc1Swenshuai.xi
569*53ee8cc1Swenshuai.xi //DBG_INTERN_DVBT(ULOGD("DEMOD","demod_config: cmd_code = %bx\n", pCmdPacket->cmd_code));
570*53ee8cc1Swenshuai.xi // wait _BIT_START clear
571*53ee8cc1Swenshuai.xi do
572*53ee8cc1Swenshuai.xi {
573*53ee8cc1Swenshuai.xi reg_val = HAL_DMD_RIU_ReadByte(REG_CMD_CTRL);
574*53ee8cc1Swenshuai.xi if((reg_val & _BIT_START) != _BIT_START)
575*53ee8cc1Swenshuai.xi {
576*53ee8cc1Swenshuai.xi break;
577*53ee8cc1Swenshuai.xi }
578*53ee8cc1Swenshuai.xi MsOS_DelayTask(10);
579*53ee8cc1Swenshuai.xi if (timeout > 200)
580*53ee8cc1Swenshuai.xi {
581*53ee8cc1Swenshuai.xi ULOGD("DEMOD","---> INTERN_DVBC_Cmd_Packet_Send fail on 'wait _BIT_START clear' \n");
582*53ee8cc1Swenshuai.xi return false;
583*53ee8cc1Swenshuai.xi }
584*53ee8cc1Swenshuai.xi timeout++;
585*53ee8cc1Swenshuai.xi } while (1);
586*53ee8cc1Swenshuai.xi
587*53ee8cc1Swenshuai.xi // ==== Data Phase ======================
588*53ee8cc1Swenshuai.xi
589*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(REG_CMD_ADDR, 0x00);
590*53ee8cc1Swenshuai.xi
591*53ee8cc1Swenshuai.xi for (indx = 0; indx < param_cnt; indx++)
592*53ee8cc1Swenshuai.xi {
593*53ee8cc1Swenshuai.xi reg_val = HAL_DMD_RIU_ReadByte(REG_CMD_ADDR);
594*53ee8cc1Swenshuai.xi //DBG_INTERN_DVBT(ULOGD("DEMOD","demod_config: param[%bd] = %bx\n", reg_val, pCmdPacket->param[indx]));
595*53ee8cc1Swenshuai.xi
596*53ee8cc1Swenshuai.xi // set param[indx] and _BIT_DRQ
597*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(REG_CMD_DATA, pCmdPacket->param[indx]);
598*53ee8cc1Swenshuai.xi reg_val = HAL_DMD_RIU_ReadByte(REG_DTA_CTRL);
599*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(REG_DTA_CTRL, reg_val|_BIT_DRQ);
600*53ee8cc1Swenshuai.xi
601*53ee8cc1Swenshuai.xi // wait _BIT_DRQ clear
602*53ee8cc1Swenshuai.xi do
603*53ee8cc1Swenshuai.xi {
604*53ee8cc1Swenshuai.xi reg_val = HAL_DMD_RIU_ReadByte(REG_DTA_CTRL);
605*53ee8cc1Swenshuai.xi if ((reg_val & _BIT_DRQ) != _BIT_DRQ)
606*53ee8cc1Swenshuai.xi {
607*53ee8cc1Swenshuai.xi break;
608*53ee8cc1Swenshuai.xi }
609*53ee8cc1Swenshuai.xi MsOS_DelayTask(5);
610*53ee8cc1Swenshuai.xi if (timeout > 200)
611*53ee8cc1Swenshuai.xi {
612*53ee8cc1Swenshuai.xi ULOGD("DEMOD","---> INTERN_DVBC_Cmd_Packet_Send fail on 'wait _BIT_DRQ clear' \n");
613*53ee8cc1Swenshuai.xi return false;
614*53ee8cc1Swenshuai.xi }
615*53ee8cc1Swenshuai.xi timeout++;
616*53ee8cc1Swenshuai.xi } while (1);
617*53ee8cc1Swenshuai.xi }
618*53ee8cc1Swenshuai.xi
619*53ee8cc1Swenshuai.xi // ==== End Phase =======================
620*53ee8cc1Swenshuai.xi
621*53ee8cc1Swenshuai.xi // set _BIT_END to finish command
622*53ee8cc1Swenshuai.xi reg_val = HAL_DMD_RIU_ReadByte(REG_CMD_CTRL);
623*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(REG_CMD_CTRL, reg_val|_BIT_END);
624*53ee8cc1Swenshuai.xi //MsOS_ReleaseMutex(_s32_Demod_DVBT_Mutex);
625*53ee8cc1Swenshuai.xi return status;
626*53ee8cc1Swenshuai.xi }
627*53ee8cc1Swenshuai.xi
628*53ee8cc1Swenshuai.xi
629*53ee8cc1Swenshuai.xi /***********************************************************************************
630*53ee8cc1Swenshuai.xi Subject: Command Packet Interface
631*53ee8cc1Swenshuai.xi Function: INTERN_DVBT_Cmd_Packet_Exe_Check
632*53ee8cc1Swenshuai.xi Parmeter:
633*53ee8cc1Swenshuai.xi Return: MS_BOOL
634*53ee8cc1Swenshuai.xi Remark:
635*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBC_Cmd_Packet_Exe_Check(MS_BOOL * cmd_done)636*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Cmd_Packet_Exe_Check(MS_BOOL* cmd_done)
637*53ee8cc1Swenshuai.xi {
638*53ee8cc1Swenshuai.xi return TRUE;
639*53ee8cc1Swenshuai.xi }
640*53ee8cc1Swenshuai.xi
641*53ee8cc1Swenshuai.xi /***********************************************************************************
642*53ee8cc1Swenshuai.xi Subject: SoftStop
643*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_SoftStop
644*53ee8cc1Swenshuai.xi Parmeter:
645*53ee8cc1Swenshuai.xi Return: MS_BOOL
646*53ee8cc1Swenshuai.xi Remark:
647*53ee8cc1Swenshuai.xi ************************************************************************************/
648*53ee8cc1Swenshuai.xi
INTERN_DVBC_SoftStop(void)649*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_SoftStop ( void )
650*53ee8cc1Swenshuai.xi {
651*53ee8cc1Swenshuai.xi #if 1
652*53ee8cc1Swenshuai.xi MS_U16 u8WaitCnt=0;
653*53ee8cc1Swenshuai.xi
654*53ee8cc1Swenshuai.xi if (HAL_DMD_RIU_ReadByte(MBRegBase + 0x00))
655*53ee8cc1Swenshuai.xi {
656*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">> MB Busy!\n");
657*53ee8cc1Swenshuai.xi return FALSE;
658*53ee8cc1Swenshuai.xi }
659*53ee8cc1Swenshuai.xi
660*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00, 0xA5); // MB_CNTL set read mode
661*53ee8cc1Swenshuai.xi
662*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103483, 0x02); // assert interrupt to VD MCU51
663*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103483, 0x00); // de-assert interrupt to VD MCU51
664*53ee8cc1Swenshuai.xi
665*53ee8cc1Swenshuai.xi while(HAL_DMD_RIU_ReadByte(MBRegBase + 0x00)!= 0x5A) // wait MB_CNTL set done
666*53ee8cc1Swenshuai.xi {
667*53ee8cc1Swenshuai.xi #if TEST_EMBEDED_DEMOD
668*53ee8cc1Swenshuai.xi MsOS_DelayTask(1); // << Ken 20090629
669*53ee8cc1Swenshuai.xi #endif
670*53ee8cc1Swenshuai.xi if (u8WaitCnt++ >= 0x7FFF)
671*53ee8cc1Swenshuai.xi {
672*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">> DVBT SoftStop Fail!\n");
673*53ee8cc1Swenshuai.xi return FALSE;
674*53ee8cc1Swenshuai.xi }
675*53ee8cc1Swenshuai.xi }
676*53ee8cc1Swenshuai.xi
677*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103460, 0x01); // reset VD_MCU
678*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00, 0x00); // MB_CNTL clear
679*53ee8cc1Swenshuai.xi #endif
680*53ee8cc1Swenshuai.xi return TRUE;
681*53ee8cc1Swenshuai.xi }
682*53ee8cc1Swenshuai.xi
683*53ee8cc1Swenshuai.xi
684*53ee8cc1Swenshuai.xi /***********************************************************************************
685*53ee8cc1Swenshuai.xi Subject: Reset
686*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Reset
687*53ee8cc1Swenshuai.xi Parmeter:
688*53ee8cc1Swenshuai.xi Return: MS_BOOL
689*53ee8cc1Swenshuai.xi Remark:
690*53ee8cc1Swenshuai.xi ************************************************************************************/
691*53ee8cc1Swenshuai.xi extern void HAL_SYS_DMD_VD_MBX_DVB_WaitHandShake(void);
692*53ee8cc1Swenshuai.xi
693*53ee8cc1Swenshuai.xi //in K6 lite, this action is to disable the specified demodulator
INTERN_DVBC_Reset(void)694*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Reset ( void )
695*53ee8cc1Swenshuai.xi {
696*53ee8cc1Swenshuai.xi MS_U8 reg_val=0;
697*53ee8cc1Swenshuai.xi MS_U8 status=true;
698*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD"," @INTERN_DVBC_reset\n"));
699*53ee8cc1Swenshuai.xi
700*53ee8cc1Swenshuai.xi //DBG_INTERN_DVBC_TIME(ULOGD("DEMOD","INTERN_DVBC_Reset, t = %ld\n",MsOS_GetSystemTime()));
701*53ee8cc1Swenshuai.xi
702*53ee8cc1Swenshuai.xi /*
703*53ee8cc1Swenshuai.xi INTERN_DVBC_SoftStop();
704*53ee8cc1Swenshuai.xi
705*53ee8cc1Swenshuai.xi
706*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x01); // reset DMD_MCU
707*53ee8cc1Swenshuai.xi //MDrv_SYS_DMD_VD_MBX_WriteReg(0x2002, 0x72); // reset DVB-T
708*53ee8cc1Swenshuai.xi MsOS_DelayTask(5);
709*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00 , 0x00); // clear MB_CNTL
710*53ee8cc1Swenshuai.xi // MDrv_SYS_DMD_VD_MBX_WriteReg(0x2002, 0x52);
711*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x00);
712*53ee8cc1Swenshuai.xi MsOS_DelayTask(5);
713*53ee8cc1Swenshuai.xi
714*53ee8cc1Swenshuai.xi HAL_SYS_DMD_VD_MBX_DVB_WaitHandShake();
715*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00 , 0x00);
716*53ee8cc1Swenshuai.xi */
717*53ee8cc1Swenshuai.xi
718*53ee8cc1Swenshuai.xi //for K6 lite, disable certain demodulator
719*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(DEMOD_ACTIVE_REG,®_val );
720*53ee8cc1Swenshuai.xi reg_val&=~(0x01<<hal_demod_swtich_status);
721*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DEMOD_ACTIVE_REG,reg_val);
722*53ee8cc1Swenshuai.xi
723*53ee8cc1Swenshuai.xi u32ChkScanTimeStartDVBC = MsOS_GetSystemTime();
724*53ee8cc1Swenshuai.xi g_dvbc_lock = 0;
725*53ee8cc1Swenshuai.xi
726*53ee8cc1Swenshuai.xi return TRUE;
727*53ee8cc1Swenshuai.xi }
728*53ee8cc1Swenshuai.xi
729*53ee8cc1Swenshuai.xi /***********************************************************************************
730*53ee8cc1Swenshuai.xi Subject: Exit
731*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Exit
732*53ee8cc1Swenshuai.xi Parmeter:
733*53ee8cc1Swenshuai.xi Return: MS_BOOL
734*53ee8cc1Swenshuai.xi Remark:
735*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBC_Exit(void)736*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Exit ( void )
737*53ee8cc1Swenshuai.xi {
738*53ee8cc1Swenshuai.xi
739*53ee8cc1Swenshuai.xi INTERN_DVBC_SoftStop();
740*53ee8cc1Swenshuai.xi
741*53ee8cc1Swenshuai.xi //add for SRAM clock power saving mechanism
742*53ee8cc1Swenshuai.xi
743*53ee8cc1Swenshuai.xi // This file is translated by Steven Hung's riu2script.pl
744*53ee8cc1Swenshuai.xi
745*53ee8cc1Swenshuai.xi // ("==============================================================");
746*53ee8cc1Swenshuai.xi // ("Start demod top initial setting by HK MCU ......");
747*53ee8cc1Swenshuai.xi // ("==============================================================");
748*53ee8cc1Swenshuai.xi // [8] : reg_chiptop_dummy_0 (reg_dmdtop_dmd_sel)
749*53ee8cc1Swenshuai.xi // 1'b0->reg_DMDTOP control by HK_MCU.
750*53ee8cc1Swenshuai.xi // 1'b1->reg_DMDTOP control by DMD_MCU.
751*53ee8cc1Swenshuai.xi // [9] : reg_chiptop_dummy_0 (reg_dmd_ana_regsel)
752*53ee8cc1Swenshuai.xi // 1'b0->reg_DMDANA control by HK_MCU.
753*53ee8cc1Swenshuai.xi // 1'b1->reg_DMDANA control by DMD_MCU.
754*53ee8cc1Swenshuai.xi // ("select HK MCU ......");
755*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CHIPTOP>>1)+7'h1c, 2'b10, 16'h0000);
756*53ee8cc1Swenshuai.xi //wriu 0x101e39 0x00
757*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39,0x00);
758*53ee8cc1Swenshuai.xi
759*53ee8cc1Swenshuai.xi
760*53ee8cc1Swenshuai.xi // ("==============================================================");
761*53ee8cc1Swenshuai.xi // ("Start TOP CLKGEN initial setting ......");
762*53ee8cc1Swenshuai.xi // ("==============================================================");
763*53ee8cc1Swenshuai.xi // CLK_DMDMCU clock setting
764*53ee8cc1Swenshuai.xi // reg_ckg_dmdmcu@0x0f[4:0]
765*53ee8cc1Swenshuai.xi // [0] : disable clock
766*53ee8cc1Swenshuai.xi // [1] : invert clock
767*53ee8cc1Swenshuai.xi // [4:2]:
768*53ee8cc1Swenshuai.xi // 000:170 MHz(MPLL_DIV_BUF)
769*53ee8cc1Swenshuai.xi // 001:160MHz
770*53ee8cc1Swenshuai.xi // 010:144MHz
771*53ee8cc1Swenshuai.xi // 011:123MHz
772*53ee8cc1Swenshuai.xi // 100:108MHz (Kriti:DVBT2)
773*53ee8cc1Swenshuai.xi // 101:mem_clcok
774*53ee8cc1Swenshuai.xi // 110:mem_clock div 2
775*53ee8cc1Swenshuai.xi // 111:select XTAL
776*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0f, 2'b11, 16'h0010);
777*53ee8cc1Swenshuai.xi //wriu 0x10331e 0x11
778*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331e,0x11);
779*53ee8cc1Swenshuai.xi
780*53ee8cc1Swenshuai.xi
781*53ee8cc1Swenshuai.xi // set parallel ts clock
782*53ee8cc1Swenshuai.xi // [11] : reg_ckg_demod_test_in_en = 0
783*53ee8cc1Swenshuai.xi // 0: select internal ADC CLK
784*53ee8cc1Swenshuai.xi // 1: select external test-in clock
785*53ee8cc1Swenshuai.xi // [10] : reg_ckg_dvbtm_ts_out_mode = 1
786*53ee8cc1Swenshuai.xi // 0: select gated clock
787*53ee8cc1Swenshuai.xi // 1: select free-run clock
788*53ee8cc1Swenshuai.xi // [9] : reg_ckg_atsc_dvbtc_ts_inv = 0
789*53ee8cc1Swenshuai.xi // 0: normal phase to pad
790*53ee8cc1Swenshuai.xi // 1: invert phase to pad
791*53ee8cc1Swenshuai.xi // [8] : reg_ckg_atsc_dvb_div_sel = 1
792*53ee8cc1Swenshuai.xi // 0: select clk_dmplldiv5
793*53ee8cc1Swenshuai.xi // 1: select clk_dmplldiv3
794*53ee8cc1Swenshuai.xi // [4:0]: reg_ckg_dvbtm_ts_divnum = 11
795*53ee8cc1Swenshuai.xi // Demod TS output clock phase tuning number
796*53ee8cc1Swenshuai.xi // If (reg_ckg_tsout_ph_tun_num == reg_ckg_dvbtm_ts_divnum),
797*53ee8cc1Swenshuai.xi // Demod TS output clock is equal Demod TS internal working clock.
798*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h00, 2'b11, 16'h0513);
799*53ee8cc1Swenshuai.xi // wriu 0x103301 0x05
800*53ee8cc1Swenshuai.xi // wriu 0x103300 0x13
801*53ee8cc1Swenshuai.xi
802*53ee8cc1Swenshuai.xi
803*53ee8cc1Swenshuai.xi // set parallel ts clock
804*53ee8cc1Swenshuai.xi // [4:0]: reg_ckg_dvbtm_ts_divnum = 11
805*53ee8cc1Swenshuai.xi // Demod TS output clock phase tuning number
806*53ee8cc1Swenshuai.xi // If (reg_ckg_tsout_ph_tun_num == reg_ckg_dvbtm_ts_divnum),
807*53ee8cc1Swenshuai.xi // Demod TS output clock is equal Demod TS internal working clock.
808*53ee8cc1Swenshuai.xi
809*53ee8cc1Swenshuai.xi // enable DVBTC ts clock
810*53ee8cc1Swenshuai.xi // [11:8]: reg_ckg_dvbtc_ts0
811*53ee8cc1Swenshuai.xi // [8] : disable clock
812*53ee8cc1Swenshuai.xi // [9] : invert clock
813*53ee8cc1Swenshuai.xi // [11:10]: Select clock source
814*53ee8cc1Swenshuai.xi // 00:clk_atsc_dvb_div
815*53ee8cc1Swenshuai.xi // 01:62 MHz
816*53ee8cc1Swenshuai.xi // 10:54 MHz
817*53ee8cc1Swenshuai.xi // 11:reserved
818*53ee8cc1Swenshuai.xi // [15:12]: reg_ckg_dvbtc_ts1
819*53ee8cc1Swenshuai.xi // [12] : disable clock
820*53ee8cc1Swenshuai.xi // [13] : invert clock
821*53ee8cc1Swenshuai.xi // [15:14]: Select clock source
822*53ee8cc1Swenshuai.xi // 00:clk_atsc_dvb_div
823*53ee8cc1Swenshuai.xi // 01:62 MHz
824*53ee8cc1Swenshuai.xi // 10:54 MHz
825*53ee8cc1Swenshuai.xi // 11:reserved
826*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h04, 2'b11, 16'h0013);
827*53ee8cc1Swenshuai.xi //wriu 0x103309 0x11
828*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309,0x11);
829*53ee8cc1Swenshuai.xi
830*53ee8cc1Swenshuai.xi
831*53ee8cc1Swenshuai.xi // enable dvbc adc clock
832*53ee8cc1Swenshuai.xi // [3:0]: reg_ckg_dvbtc_adc
833*53ee8cc1Swenshuai.xi // [0] : disable clock
834*53ee8cc1Swenshuai.xi // [1] : invert clock
835*53ee8cc1Swenshuai.xi // [3:2]: Select clock source => for demod clkgen clk_dvbtc_adc
836*53ee8cc1Swenshuai.xi // 00: clk_dmdadc
837*53ee8cc1Swenshuai.xi // 01: clk_dmdadc_div2
838*53ee8cc1Swenshuai.xi // 10: clk_dmdadc_div4
839*53ee8cc1Swenshuai.xi // 11: DFT_CLK
840*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0a, 2'b11, 16'h0000);
841*53ee8cc1Swenshuai.xi //wriu 0x103314 0x11
842*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103314,0x11);
843*53ee8cc1Swenshuai.xi
844*53ee8cc1Swenshuai.xi
845*53ee8cc1Swenshuai.xi // Reset TS divider
846*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h01, 2'b01, 16'h0001);
847*53ee8cc1Swenshuai.xi // wriu 0x103302 0x01
848*53ee8cc1Swenshuai.xi
849*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h01, 2'b01, 16'h0000);
850*53ee8cc1Swenshuai.xi // wriu 0x103302 0x00
851*53ee8cc1Swenshuai.xi
852*53ee8cc1Swenshuai.xi // ("==============================================================");
853*53ee8cc1Swenshuai.xi // ("Start demod CLKGEN setting ......");
854*53ee8cc1Swenshuai.xi // ("==============================================================");
855*53ee8cc1Swenshuai.xi // enable atsc_adcd_sync clock
856*53ee8cc1Swenshuai.xi // [3:0] : reg_ckg_atsc_adcd_sync
857*53ee8cc1Swenshuai.xi // [0] : disable clock
858*53ee8cc1Swenshuai.xi // [1] : invert clock
859*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
860*53ee8cc1Swenshuai.xi // 00: clk_dmdadc_sync
861*53ee8cc1Swenshuai.xi // 01: 1'b0
862*53ee8cc1Swenshuai.xi // 10: 1'b0
863*53ee8cc1Swenshuai.xi // 11: DFT_CLK
864*53ee8cc1Swenshuai.xi // [11:8] : reg_ckg_dmd_dma
865*53ee8cc1Swenshuai.xi // [8] : disable clock
866*53ee8cc1Swenshuai.xi // [9] : invert clock
867*53ee8cc1Swenshuai.xi // [11:10]: Select clock source
868*53ee8cc1Swenshuai.xi // 00: clk_dmdadc
869*53ee8cc1Swenshuai.xi // 01: clk_dmdadc_div2_buf
870*53ee8cc1Swenshuai.xi // 10: 1'b0
871*53ee8cc1Swenshuai.xi // 11: DFT_CLK
872*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h05, 2'b11, 16'h0000);
873*53ee8cc1Swenshuai.xi //wriu 0x10200b 0x11
874*53ee8cc1Swenshuai.xi //wriu 0x10200a 0x11
875*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10200b,0x11);
876*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10200a,0x11);
877*53ee8cc1Swenshuai.xi
878*53ee8cc1Swenshuai.xi
879*53ee8cc1Swenshuai.xi // -------------------- symbol rate det -----------------------//
880*53ee8cc1Swenshuai.xi // [7:4] : reg_ckg_dvbtm_adc0p5x
881*53ee8cc1Swenshuai.xi // [4] : disable clock
882*53ee8cc1Swenshuai.xi // [5] : invert clock
883*53ee8cc1Swenshuai.xi // [7:6]: Select clock source
884*53ee8cc1Swenshuai.xi // 00: adc_clk_div2_buf
885*53ee8cc1Swenshuai.xi // 01: mpll_clk9_buf
886*53ee8cc1Swenshuai.xi // 10: 1'b0
887*53ee8cc1Swenshuai.xi // 11: DFT_CLK
888*53ee8cc1Swenshuai.xi // [11:8] reg_ckg_dvbtm_adc1x_eq1x
889*53ee8cc1Swenshuai.xi // [8] : disable clock
890*53ee8cc1Swenshuai.xi // [9] : invert clock
891*53ee8cc1Swenshuai.xi // [11:10]: Select clock source
892*53ee8cc1Swenshuai.xi // 00: adc_clk_buf
893*53ee8cc1Swenshuai.xi // 01: mpll_clk18_buf
894*53ee8cc1Swenshuai.xi // 10: 1'b0
895*53ee8cc1Swenshuai.xi // 11: DFT_CLK
896*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h10, 2'b11, 16'h0000);
897*53ee8cc1Swenshuai.xi //wriu 0x102021 0x11
898*53ee8cc1Swenshuai.xi //wriu 0x102020 0x11
899*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102021,0x11);
900*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102020,0x11);
901*53ee8cc1Swenshuai.xi
902*53ee8cc1Swenshuai.xi
903*53ee8cc1Swenshuai.xi // [3:0] : reg_ckg_dvbs2_ldpc_inner_sram
904*53ee8cc1Swenshuai.xi // [0] : disable clock
905*53ee8cc1Swenshuai.xi // [1] : invert clock
906*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
907*53ee8cc1Swenshuai.xi // 00: clk_dvbs2_outer_mux8
908*53ee8cc1Swenshuai.xi // 01: adc_clk_buf
909*53ee8cc1Swenshuai.xi // 10: mpll_clk18_buf
910*53ee8cc1Swenshuai.xi // 11: 1'b0
911*53ee8cc1Swenshuai.xi // [7:4] : reg_ckg_dvbs_viterbi_sram
912*53ee8cc1Swenshuai.xi // [4] : disable clock
913*53ee8cc1Swenshuai.xi // [5] : invert clock
914*53ee8cc1Swenshuai.xi // [7:6] : Select clock source
915*53ee8cc1Swenshuai.xi // 00: clk_dvbs2_outer_mux8
916*53ee8cc1Swenshuai.xi // 01: adc_clk_buf
917*53ee8cc1Swenshuai.xi // 10: mpll_clk18_buf
918*53ee8cc1Swenshuai.xi // 11: DFT_CLK
919*53ee8cc1Swenshuai.xi // [12:8] : reg_ckg_dvbs_rs_deint_sram
920*53ee8cc1Swenshuai.xi // [8] : disable clock
921*53ee8cc1Swenshuai.xi // [9] : invert clock
922*53ee8cc1Swenshuai.xi // [12:10] : Select clock source
923*53ee8cc1Swenshuai.xi // 000: clk_dvbs2_outer_mux8
924*53ee8cc1Swenshuai.xi // 001: clk_dvbs_outer1x_pre_mux4
925*53ee8cc1Swenshuai.xi // 010: adc_clk_buf
926*53ee8cc1Swenshuai.xi // 011: mpll_clk18_buf
927*53ee8cc1Swenshuai.xi // 100: clk_dvbtc_outer2x_c_p
928*53ee8cc1Swenshuai.xi
929*53ee8cc1Swenshuai.xi // @0x3518
930*53ee8cc1Swenshuai.xi // [4:0]: reg_ckg_dvbs2_outer_rs_adc
931*53ee8cc1Swenshuai.xi // [0] : disable clock
932*53ee8cc1Swenshuai.xi // [1] : invert clock
933*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
934*53ee8cc1Swenshuai.xi // 000: clk_dvbs2_outer_mux8
935*53ee8cc1Swenshuai.xi // 001: clk_dvbs_rs_p
936*53ee8cc1Swenshuai.xi // 010: adc_clk_buf
937*53ee8cc1Swenshuai.xi // 011: mpll_clk18_buf
938*53ee8cc1Swenshuai.xi // 100: clk_dvbtc_outer2x_c_p
939*53ee8cc1Swenshuai.xi
940*53ee8cc1Swenshuai.xi // [3:0] reg_ckg_dvbs2_ldpc_inner_sram = 4'h4 (for symbol rate det)
941*53ee8cc1Swenshuai.xi // [7:4] reg_ckg_dvbs_viterbi_sram = 4'h4 (for symbol rate det)
942*53ee8cc1Swenshuai.xi // [12:8] reg_ckg_dvbs_rs_deint_sram = 4'h4 (only for outer)
943*53ee8cc1Swenshuai.xi
944*53ee8cc1Swenshuai.xi // 0x18
945*53ee8cc1Swenshuai.xi // [4:0] reg_ckg_dvbs2_outer_rs_adc = 4'h8 (for symbol rate det)
946*53ee8cc1Swenshuai.xi // [11:8] reg_ckg_dvbs2_ldpc_inner_j83b_sram
947*53ee8cc1Swenshuai.xi // [15:12] reg_ckg_dvbs_viterbi_j83b_sram
948*53ee8cc1Swenshuai.xi
949*53ee8cc1Swenshuai.xi // 0x19
950*53ee8cc1Swenshuai.xi // [4:0] reg_ckg_dvbs2_outer_rs_adc_j83b
951*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h14, 2'b11, 16'h0844);
952*53ee8cc1Swenshuai.xi // wriu 0x102029 0x11
953*53ee8cc1Swenshuai.xi // wriu 0x102028 0x11
954*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102029,0x11);
955*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102028,0x11);
956*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h18, 2'b11, 16'h4408);
957*53ee8cc1Swenshuai.xi // wriu 0x102031 0x11
958*53ee8cc1Swenshuai.xi // wriu 0x102030 0x11
959*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102031,0x11);
960*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102030,0x11);
961*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h19, 2'b01, 16'h0008);
962*53ee8cc1Swenshuai.xi //wriu 0x102032 0x11
963*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102032,0x11);
964*53ee8cc1Swenshuai.xi // -----------------------------------------------------------//
965*53ee8cc1Swenshuai.xi
966*53ee8cc1Swenshuai.xi // DVBC
967*53ee8cc1Swenshuai.xi // 0x17
968*53ee8cc1Swenshuai.xi // [3:0] reg_ckg_dvbtc_eq
969*53ee8cc1Swenshuai.xi // [7:4] reg_ckg_dvbtc_eq8x
970*53ee8cc1Swenshuai.xi // [11:8] reg_ckg_dvbtc_innc
971*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h17, 2'b11, 16'h0000);
972*53ee8cc1Swenshuai.xi //wriu 0x10202f 0x11
973*53ee8cc1Swenshuai.xi //wriu 0x10202e 0x11
974*53ee8cc1Swenshuai.xi
975*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10202f,0x11);
976*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10202e,0x11);
977*53ee8cc1Swenshuai.xi
978*53ee8cc1Swenshuai.xi // @0x3516
979*53ee8cc1Swenshuai.xi // [4:0] : reg_ckg_dvbtc_outer2x_c
980*53ee8cc1Swenshuai.xi // [0] : disable clock
981*53ee8cc1Swenshuai.xi // [1] : invert clock
982*53ee8cc1Swenshuai.xi // [4:2]: Select clock source
983*53ee8cc1Swenshuai.xi // 000: clk_dmplldiv10_buf
984*53ee8cc1Swenshuai.xi // 001: clk_dmplldiv10_div2_buf
985*53ee8cc1Swenshuai.xi // 010: clk_dmdadc
986*53ee8cc1Swenshuai.xi // 011: clk_dmdadc_div2_buf
987*53ee8cc1Swenshuai.xi // 100: clk_dmplldiv2_div8_buf
988*53ee8cc1Swenshuai.xi // 101: mpll_clk96_buf
989*53ee8cc1Swenshuai.xi // 110: mpll_clk48_buf
990*53ee8cc1Swenshuai.xi // 110: 1'b0
991*53ee8cc1Swenshuai.xi // [11:8] : reg_ckg_adcd_dvbs_rs
992*53ee8cc1Swenshuai.xi // [8] : disable clock
993*53ee8cc1Swenshuai.xi // [9] : invert clock
994*53ee8cc1Swenshuai.xi // [11:10] : Select clock source
995*53ee8cc1Swenshuai.xi // 00: adc_clk_buf
996*53ee8cc1Swenshuai.xi // 01: clk_dvbs_rs_p
997*53ee8cc1Swenshuai.xi // 10: mpll_clk18_buf
998*53ee8cc1Swenshuai.xi // 11:
999*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h16, 2'b11, 16'h0400);
1000*53ee8cc1Swenshuai.xi //wriu 0x10202d 0x11
1001*53ee8cc1Swenshuai.xi //wriu 0x10202c 0x11
1002*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10202d,0x11);
1003*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10202c,0x11);
1004*53ee8cc1Swenshuai.xi
1005*53ee8cc1Swenshuai.xi // 0x11
1006*53ee8cc1Swenshuai.xi // [3:0] reg_ckg_dvbs2_inner
1007*53ee8cc1Swenshuai.xi // [7:4] reg_ckg_dvbs_outer1x <-- clk_dvbtc_outer2x_c_p
1008*53ee8cc1Swenshuai.xi // [7:4] : reg_ckg_dvbs_outer1x
1009*53ee8cc1Swenshuai.xi // [4] : disable clock
1010*53ee8cc1Swenshuai.xi // [5] : invert clock
1011*53ee8cc1Swenshuai.xi // [7:6] : Select clock source
1012*53ee8cc1Swenshuai.xi // 00: adc_clk_buf
1013*53ee8cc1Swenshuai.xi // 01: clk_dvbtc_outer2x_c_p
1014*53ee8cc1Swenshuai.xi // 10: 1'b0
1015*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1016*53ee8cc1Swenshuai.xi // [10:8] reg_ckg_dvbs_outer2x
1017*53ee8cc1Swenshuai.xi // [15:12] reg_ckg_dvbs2_oppro
1018*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h11, 2'b01, 16'h0041);
1019*53ee8cc1Swenshuai.xi //wriu 0x102022 0x11
1020*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102022,0x11);
1021*53ee8cc1Swenshuai.xi
1022*53ee8cc1Swenshuai.xi
1023*53ee8cc1Swenshuai.xi
1024*53ee8cc1Swenshuai.xi // @0x3512
1025*53ee8cc1Swenshuai.xi // [4:0] : reg_ckg_dvbs_rs
1026*53ee8cc1Swenshuai.xi // [0] : disable clock
1027*53ee8cc1Swenshuai.xi // [1] : invert clock
1028*53ee8cc1Swenshuai.xi // [4:2]: Select clock source
1029*53ee8cc1Swenshuai.xi // 000: mpll_clk216_buf
1030*53ee8cc1Swenshuai.xi // 001: 1'b0
1031*53ee8cc1Swenshuai.xi // 010: 1'b0
1032*53ee8cc1Swenshuai.xi // 011: 1'b0
1033*53ee8cc1Swenshuai.xi // [12:8] : reg_ckg_dvbs2_outer //for dvbs2 outer ldpc sram share reset
1034*53ee8cc1Swenshuai.xi // [8] : disable clock
1035*53ee8cc1Swenshuai.xi // [9] : invert clock
1036*53ee8cc1Swenshuai.xi // [12:10] : Select clock source
1037*53ee8cc1Swenshuai.xi // 000: mpll_clk288_buf
1038*53ee8cc1Swenshuai.xi // 001: mpll_clk216_buf
1039*53ee8cc1Swenshuai.xi // 010: 1'b0
1040*53ee8cc1Swenshuai.xi // 011: 1'b0
1041*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h12, 2'b11, 16'h0400);
1042*53ee8cc1Swenshuai.xi // wriu 0x102025 0x11
1043*53ee8cc1Swenshuai.xi // wriu 0x102024 0x11
1044*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102025,0x11);
1045*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102024,0x11);
1046*53ee8cc1Swenshuai.xi
1047*53ee8cc1Swenshuai.xi
1048*53ee8cc1Swenshuai.xi // @0x3513
1049*53ee8cc1Swenshuai.xi // [4:0] : reg_ckg_dvbtm_ts_in
1050*53ee8cc1Swenshuai.xi // [0] : disable clock
1051*53ee8cc1Swenshuai.xi // [1] : invert clock
1052*53ee8cc1Swenshuai.xi // [4:2]: Select clock source
1053*53ee8cc1Swenshuai.xi // 000: clk_dvbtc_rs_p
1054*53ee8cc1Swenshuai.xi // 001: dvb_clk48_buf
1055*53ee8cc1Swenshuai.xi // 010: dvb_clk43_buf
1056*53ee8cc1Swenshuai.xi // 011: clk_dvbs_outer1x_pre_mux4
1057*53ee8cc1Swenshuai.xi // 100: clk_dvbs2_oppro_pre_mux4
1058*53ee8cc1Swenshuai.xi // 101: 1'b0
1059*53ee8cc1Swenshuai.xi // 110: 1'b0
1060*53ee8cc1Swenshuai.xi // 111: 1'b0
1061*53ee8cc1Swenshuai.xi // [11:8] : reg_ckg_dvbs2_diseqc
1062*53ee8cc1Swenshuai.xi // [8] : disable clock
1063*53ee8cc1Swenshuai.xi // [9] : invert clock
1064*53ee8cc1Swenshuai.xi // [11:10] : Select clock source
1065*53ee8cc1Swenshuai.xi // 00: xtali_clk24_buf
1066*53ee8cc1Swenshuai.xi // 01: xtali_clk12_buf
1067*53ee8cc1Swenshuai.xi // 10: xtali_clk6_buf
1068*53ee8cc1Swenshuai.xi // 11: xtali_clk3
1069*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h13, 2'b01, 16'h0100);
1070*53ee8cc1Swenshuai.xi //wriu 0x102026 0x11
1071*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102026,0x11);
1072*53ee8cc1Swenshuai.xi
1073*53ee8cc1Swenshuai.xi // @0x351a
1074*53ee8cc1Swenshuai.xi // [12:8] : reg_ckg_dvbtm_ts_in_adc
1075*53ee8cc1Swenshuai.xi // [0] : disable clock
1076*53ee8cc1Swenshuai.xi // [1] : invert clock
1077*53ee8cc1Swenshuai.xi // [4:2]: Select clock source
1078*53ee8cc1Swenshuai.xi // 000: clk_dvbtc_rs_p
1079*53ee8cc1Swenshuai.xi // 001: dvb_clk48_buf
1080*53ee8cc1Swenshuai.xi // 010: dvb_clk43_buf
1081*53ee8cc1Swenshuai.xi // 011: clk_dvbs_outer1x_pre_mux4
1082*53ee8cc1Swenshuai.xi // 100: clk_dvbs2_oppro_pre_mux4
1083*53ee8cc1Swenshuai.xi // 101: 1'b0
1084*53ee8cc1Swenshuai.xi // 110: 1'b0
1085*53ee8cc1Swenshuai.xi // 111: 1'b0
1086*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h1a, 2'b10, 16'h0000);
1087*53ee8cc1Swenshuai.xi // wriu 0x102035 0x11
1088*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102035,0x11);
1089*53ee8cc1Swenshuai.xi
1090*53ee8cc1Swenshuai.xi // 0 reg_force_allsram_on
1091*53ee8cc1Swenshuai.xi // 1 reg_adcdma_sram_sd_en = 1
1092*53ee8cc1Swenshuai.xi // 2 reg_dvbs2_inner_sram_sd_en = 1
1093*53ee8cc1Swenshuai.xi // 4 reg_dvbs2_outer_sram_sd_en = 1
1094*53ee8cc1Swenshuai.xi // 5 reg_dvbs_outer_sram_sd_en = 1
1095*53ee8cc1Swenshuai.xi // 6 reg_dvbc_outer_sram_sd_en = 1
1096*53ee8cc1Swenshuai.xi // 7 reg_dvbc_inner_0_sram_sd_en = 1
1097*53ee8cc1Swenshuai.xi // 8 reg_dvbc_inner_1_sram_sd_en = 1
1098*53ee8cc1Swenshuai.xi // 9 reg_dvbt_t2_ts_0_sram_sd_en = 1
1099*53ee8cc1Swenshuai.xi // 10 reg_dvbt_t2_ts_1_sram_sd_en = 1
1100*53ee8cc1Swenshuai.xi // 11 reg_sram_share_sram_sd_en = 1
1101*53ee8cc1Swenshuai.xi // wriu 0x102104 0xf6
1102*53ee8cc1Swenshuai.xi // wriu 0x102105 0x0f
1103*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102104,0xf6);
1104*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102105,0x0f);
1105*53ee8cc1Swenshuai.xi
1106*53ee8cc1Swenshuai.xi // ("==============================================================");
1107*53ee8cc1Swenshuai.xi // ("End demod top initial setting by HK MCU ......");
1108*53ee8cc1Swenshuai.xi // ("==============================================================");
1109*53ee8cc1Swenshuai.xi
1110*53ee8cc1Swenshuai.xi
1111*53ee8cc1Swenshuai.xi return TRUE;
1112*53ee8cc1Swenshuai.xi }
1113*53ee8cc1Swenshuai.xi
1114*53ee8cc1Swenshuai.xi /***********************************************************************************
1115*53ee8cc1Swenshuai.xi Subject: Load DSP code to chip
1116*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_LoadDSPCode
1117*53ee8cc1Swenshuai.xi Parmeter:
1118*53ee8cc1Swenshuai.xi Return: MS_BOOL
1119*53ee8cc1Swenshuai.xi Remark:
1120*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBC_LoadDSPCode(void)1121*53ee8cc1Swenshuai.xi static MS_BOOL INTERN_DVBC_LoadDSPCode(void)
1122*53ee8cc1Swenshuai.xi {
1123*53ee8cc1Swenshuai.xi MS_U8 udata = 0x00;
1124*53ee8cc1Swenshuai.xi MS_U16 i;
1125*53ee8cc1Swenshuai.xi MS_U16 fail_cnt=0;
1126*53ee8cc1Swenshuai.xi
1127*53ee8cc1Swenshuai.xi #if (DBG_DUMP_LOAD_DSP_TIME==1)
1128*53ee8cc1Swenshuai.xi MS_U32 u32Time;
1129*53ee8cc1Swenshuai.xi #endif
1130*53ee8cc1Swenshuai.xi
1131*53ee8cc1Swenshuai.xi
1132*53ee8cc1Swenshuai.xi #ifndef INTERN_DVBC_LOAD_FW_FROM_CODE_MEMORY
1133*53ee8cc1Swenshuai.xi BININFO BinInfo;
1134*53ee8cc1Swenshuai.xi MS_BOOL bResult;
1135*53ee8cc1Swenshuai.xi MS_U32 u32GEAddr;
1136*53ee8cc1Swenshuai.xi MS_U8 Data;
1137*53ee8cc1Swenshuai.xi MS_S8 op;
1138*53ee8cc1Swenshuai.xi MS_U32 srcaddr;
1139*53ee8cc1Swenshuai.xi MS_U32 len;
1140*53ee8cc1Swenshuai.xi MS_U32 SizeBy4K;
1141*53ee8cc1Swenshuai.xi MS_U16 u16Counter=0;
1142*53ee8cc1Swenshuai.xi MS_U8 *pU8Data;
1143*53ee8cc1Swenshuai.xi #endif
1144*53ee8cc1Swenshuai.xi
1145*53ee8cc1Swenshuai.xi #if 0
1146*53ee8cc1Swenshuai.xi if(HAL_DMD_RIU_ReadByte(0x101E3E))
1147*53ee8cc1Swenshuai.xi {
1148*53ee8cc1Swenshuai.xi ULOGD("DEMOD","Warring! Reg[0x101E3E]=%d\n", HAL_DMD_RIU_ReadByte(0x101E3E));
1149*53ee8cc1Swenshuai.xi return FALSE;
1150*53ee8cc1Swenshuai.xi }
1151*53ee8cc1Swenshuai.xi #endif
1152*53ee8cc1Swenshuai.xi
1153*53ee8cc1Swenshuai.xi // MDrv_Sys_DisableWatchDog();
1154*53ee8cc1Swenshuai.xi
1155*53ee8cc1Swenshuai.xi
1156*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x01); // reset VD_MCU
1157*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x01, 0x00); // disable SRAM
1158*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x50); // enable "vdmcu51_if"
1159*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x51); // enable auto-increase
1160*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x04, 0x00); // sram address low byte
1161*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x05, 0x00); // sram address high byte
1162*53ee8cc1Swenshuai.xi
1163*53ee8cc1Swenshuai.xi //// Load code thru VDMCU_IF ////
1164*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD",">Load Code.....\n"));
1165*53ee8cc1Swenshuai.xi #ifdef INTERN_DVBC_LOAD_FW_FROM_CODE_MEMORY
1166*53ee8cc1Swenshuai.xi for ( i = 0; i < sizeof(INTERN_DVBC_table); i++)
1167*53ee8cc1Swenshuai.xi {
1168*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x0C, INTERN_DVBC_table[i]); // write data to VD MCU 51 code sram
1169*53ee8cc1Swenshuai.xi }
1170*53ee8cc1Swenshuai.xi #else
1171*53ee8cc1Swenshuai.xi BinInfo.B_ID = BIN_ID_INTERN_DVBC_DEMOD;
1172*53ee8cc1Swenshuai.xi msAPI_MIU_Get_BinInfo(&BinInfo, &bResult);
1173*53ee8cc1Swenshuai.xi if ( bResult != PASS )
1174*53ee8cc1Swenshuai.xi {
1175*53ee8cc1Swenshuai.xi return FALSE;
1176*53ee8cc1Swenshuai.xi }
1177*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","\t DEMOD_MEM_ADR =%08LX\n", ((DEMOD_MEM_ADR & MIU1) ? (DEMOD_MEM_ADR | MIU_INTERVAL) : (DEMOD_MEM_ADR)));
1178*53ee8cc1Swenshuai.xi
1179*53ee8cc1Swenshuai.xi #ifdef SUPPORT_AP_BIN_IN_FLASH_2
1180*53ee8cc1Swenshuai.xi InfoBlock_Flash_2_Checking_Start(&BinInfo);
1181*53ee8cc1Swenshuai.xi #endif
1182*53ee8cc1Swenshuai.xi
1183*53ee8cc1Swenshuai.xi #if OBA2
1184*53ee8cc1Swenshuai.xi MApi_BDMA_CopyFromResource(BinInfo.B_FAddr, _PA2VA((DEMOD_MEM_MEMORY_TYPE & MIU1) ? (DEMOD_MEM_ADR | MIU_INTERVAL) : (DEMOD_MEM_ADR)), MemAlign(BinInfo.B_Len, 8));
1185*53ee8cc1Swenshuai.xi #else
1186*53ee8cc1Swenshuai.xi msAPI_MIU_Copy(BinInfo.B_FAddr, ((DEMOD_MEM_MEMORY_TYPE & MIU1) ? (DEMOD_MEM_ADR | MIU_INTERVAL) : (DEMOD_MEM_ADR)), MemAlign(BinInfo.B_Len, 8), MIU_FLASH2SDRAM);
1187*53ee8cc1Swenshuai.xi #endif
1188*53ee8cc1Swenshuai.xi
1189*53ee8cc1Swenshuai.xi #ifdef SUPPORT_AP_BIN_IN_FLASH_2
1190*53ee8cc1Swenshuai.xi InfoBlock_Flash_2_Checking_End(&BinInfo);
1191*53ee8cc1Swenshuai.xi #endif
1192*53ee8cc1Swenshuai.xi
1193*53ee8cc1Swenshuai.xi //W1BaseAddr = MDrv_Sys_GetXdataWindow1Base();
1194*53ee8cc1Swenshuai.xi SizeBy4K=BinInfo.B_Len/0x1000;
1195*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","\t RRR: SizeBy4K=%d (L=%d)\n", SizeBy4K,BinInfo.B_Len);
1196*53ee8cc1Swenshuai.xi
1197*53ee8cc1Swenshuai.xi #if (DBG_DUMP_LOAD_DSP_TIME==1)
1198*53ee8cc1Swenshuai.xi u32Time = msAPI_Timer_GetTime0();
1199*53ee8cc1Swenshuai.xi #endif
1200*53ee8cc1Swenshuai.xi
1201*53ee8cc1Swenshuai.xi u32GEAddr = _PA2VA(((DEMOD_MEM_MEMORY_TYPE & MIU1) ? (DEMOD_MEM_ADR | MIU_INTERVAL) : (DEMOD_MEM_ADR)));
1202*53ee8cc1Swenshuai.xi
1203*53ee8cc1Swenshuai.xi for (i=0;i<=SizeBy4K;i++)
1204*53ee8cc1Swenshuai.xi {
1205*53ee8cc1Swenshuai.xi if(i==SizeBy4K)
1206*53ee8cc1Swenshuai.xi len=BinInfo.B_Len%0x1000;
1207*53ee8cc1Swenshuai.xi else
1208*53ee8cc1Swenshuai.xi len=0x1000;
1209*53ee8cc1Swenshuai.xi
1210*53ee8cc1Swenshuai.xi srcaddr = u32GEAddr+(0x1000*i);
1211*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","\t i = %08X\n", i);
1212*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","\t len = %08X\n", len);
1213*53ee8cc1Swenshuai.xi op = 1;
1214*53ee8cc1Swenshuai.xi u16Counter = 0 ;
1215*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","\t (B=0x%x)(Src=0x%x)Data =",i,srcaddr);
1216*53ee8cc1Swenshuai.xi while(len--)
1217*53ee8cc1Swenshuai.xi {
1218*53ee8cc1Swenshuai.xi u16Counter ++ ;
1219*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","file: %s, line: %d\n", __FILE__, __LINE__);
1220*53ee8cc1Swenshuai.xi //pU8Data = (MS_U8 *)(srcaddr|0x80000000);
1221*53ee8cc1Swenshuai.xi #if OBA2
1222*53ee8cc1Swenshuai.xi pU8Data = (MS_U8 *)(srcaddr);
1223*53ee8cc1Swenshuai.xi #else
1224*53ee8cc1Swenshuai.xi pU8Data = (MS_U8 *)(srcaddr|0x80000000);
1225*53ee8cc1Swenshuai.xi #endif
1226*53ee8cc1Swenshuai.xi Data = *pU8Data;
1227*53ee8cc1Swenshuai.xi
1228*53ee8cc1Swenshuai.xi #if 0
1229*53ee8cc1Swenshuai.xi if(u16Counter < 0x100)
1230*53ee8cc1Swenshuai.xi ULOGD("DEMOD","0x%bx,", Data);
1231*53ee8cc1Swenshuai.xi #endif
1232*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x0C, Data); // write data to VD MCU 51 code sram
1233*53ee8cc1Swenshuai.xi
1234*53ee8cc1Swenshuai.xi srcaddr += op;
1235*53ee8cc1Swenshuai.xi }
1236*53ee8cc1Swenshuai.xi // ULOGD("DEMOD","\n\n\n");
1237*53ee8cc1Swenshuai.xi }
1238*53ee8cc1Swenshuai.xi
1239*53ee8cc1Swenshuai.xi #if (DBG_DUMP_LOAD_DSP_TIME==1)
1240*53ee8cc1Swenshuai.xi ULOGD("DEMOD","------> INTERN_DVBC Load DSP Time: (%lu)\n", msAPI_Timer_DiffTimeFromNow(u32Time)) ;
1241*53ee8cc1Swenshuai.xi #endif
1242*53ee8cc1Swenshuai.xi
1243*53ee8cc1Swenshuai.xi #endif
1244*53ee8cc1Swenshuai.xi
1245*53ee8cc1Swenshuai.xi //// Content verification ////
1246*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD",">Verify Code...\n"));
1247*53ee8cc1Swenshuai.xi
1248*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x04, 0x00); // sram address low byte
1249*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x05, 0x00); // sram address high byte
1250*53ee8cc1Swenshuai.xi
1251*53ee8cc1Swenshuai.xi #ifdef INTERN_DVBC_LOAD_FW_FROM_CODE_MEMORY
1252*53ee8cc1Swenshuai.xi for ( i = 0; i < sizeof(INTERN_DVBC_table); i++)
1253*53ee8cc1Swenshuai.xi {
1254*53ee8cc1Swenshuai.xi udata = HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x10); // read sram data
1255*53ee8cc1Swenshuai.xi if (udata != INTERN_DVBC_table[i])
1256*53ee8cc1Swenshuai.xi {
1257*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">fail add = 0x%x\n", i);
1258*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">code = 0x%x\n", INTERN_DVBC_table[i]);
1259*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">data = 0x%x\n", udata);
1260*53ee8cc1Swenshuai.xi
1261*53ee8cc1Swenshuai.xi if (fail_cnt > 10)
1262*53ee8cc1Swenshuai.xi {
1263*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">DVB-C DSP Loadcode fail!");
1264*53ee8cc1Swenshuai.xi return false;
1265*53ee8cc1Swenshuai.xi }
1266*53ee8cc1Swenshuai.xi fail_cnt++;
1267*53ee8cc1Swenshuai.xi }
1268*53ee8cc1Swenshuai.xi }
1269*53ee8cc1Swenshuai.xi #else
1270*53ee8cc1Swenshuai.xi for (i=0;i<=SizeBy4K;i++)
1271*53ee8cc1Swenshuai.xi {
1272*53ee8cc1Swenshuai.xi if(i==SizeBy4K)
1273*53ee8cc1Swenshuai.xi len=BinInfo.B_Len%0x1000;
1274*53ee8cc1Swenshuai.xi else
1275*53ee8cc1Swenshuai.xi len=0x1000;
1276*53ee8cc1Swenshuai.xi
1277*53ee8cc1Swenshuai.xi srcaddr = u32GEAddr+(0x1000*i);
1278*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","\t i = %08LX\n", i);
1279*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","\t len = %08LX\n", len);
1280*53ee8cc1Swenshuai.xi op = 1;
1281*53ee8cc1Swenshuai.xi u16Counter = 0 ;
1282*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","\t (B=0x%bx)(Src=0x%x)Data =",i,srcaddr);
1283*53ee8cc1Swenshuai.xi while(len--)
1284*53ee8cc1Swenshuai.xi {
1285*53ee8cc1Swenshuai.xi u16Counter ++ ;
1286*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","file: %s, line: %d\n", __FILE__, __LINE__);
1287*53ee8cc1Swenshuai.xi //pU8Data = (MS_U8 *)(srcaddr|0x80000000);
1288*53ee8cc1Swenshuai.xi #if OBA2
1289*53ee8cc1Swenshuai.xi pU8Data = (MS_U8 *)(srcaddr);
1290*53ee8cc1Swenshuai.xi #else
1291*53ee8cc1Swenshuai.xi pU8Data = (MS_U8 *)(srcaddr|0x80000000);
1292*53ee8cc1Swenshuai.xi #endif
1293*53ee8cc1Swenshuai.xi Data = *pU8Data;
1294*53ee8cc1Swenshuai.xi
1295*53ee8cc1Swenshuai.xi #if 0
1296*53ee8cc1Swenshuai.xi if(u16Counter < 0x100)
1297*53ee8cc1Swenshuai.xi ULOGD("DEMOD","0x%bx,", Data);
1298*53ee8cc1Swenshuai.xi #endif
1299*53ee8cc1Swenshuai.xi udata = HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x10); // read sram data
1300*53ee8cc1Swenshuai.xi if (udata != Data)
1301*53ee8cc1Swenshuai.xi {
1302*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">fail add = 0x%lx\n", (MS_U32)((i*0x1000)+(0x1000-len)));
1303*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">code = 0x%x\n", Data);
1304*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">data = 0x%x\n", udata);
1305*53ee8cc1Swenshuai.xi
1306*53ee8cc1Swenshuai.xi if (fail_cnt++ > 10)
1307*53ee8cc1Swenshuai.xi {
1308*53ee8cc1Swenshuai.xi ULOGD("DEMOD",">DVB-C DSP Loadcode fail!");
1309*53ee8cc1Swenshuai.xi return false;
1310*53ee8cc1Swenshuai.xi }
1311*53ee8cc1Swenshuai.xi }
1312*53ee8cc1Swenshuai.xi
1313*53ee8cc1Swenshuai.xi srcaddr += op;
1314*53ee8cc1Swenshuai.xi }
1315*53ee8cc1Swenshuai.xi // ULOGD("DEMOD","\n\n\n");
1316*53ee8cc1Swenshuai.xi }
1317*53ee8cc1Swenshuai.xi #endif
1318*53ee8cc1Swenshuai.xi
1319*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x50); // diable auto-increase
1320*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x00); // disable "vdmcu51_if"
1321*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x01, 0x01); // enable SRAM
1322*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x00); // release VD_MCU
1323*53ee8cc1Swenshuai.xi
1324*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD",">DSP Loadcode done."));
1325*53ee8cc1Swenshuai.xi //while(load_data_variable);
1326*53ee8cc1Swenshuai.xi #if 0
1327*53ee8cc1Swenshuai.xi INTERN_DVBC_Config(6875, 128, 36125, 0,1);
1328*53ee8cc1Swenshuai.xi INTERN_DVBC_Active(ENABLE);
1329*53ee8cc1Swenshuai.xi while(1);
1330*53ee8cc1Swenshuai.xi #endif
1331*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101E3E, 0x04); // DVBT = BIT1 -> 0x02
1332*53ee8cc1Swenshuai.xi
1333*53ee8cc1Swenshuai.xi return TRUE;
1334*53ee8cc1Swenshuai.xi }
1335*53ee8cc1Swenshuai.xi
1336*53ee8cc1Swenshuai.xi /***********************************************************************************
1337*53ee8cc1Swenshuai.xi Subject: DVB-T CLKGEN initialized function
1338*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Power_On_Initialization
1339*53ee8cc1Swenshuai.xi Parmeter:
1340*53ee8cc1Swenshuai.xi Return: MS_BOOL
1341*53ee8cc1Swenshuai.xi Remark:
1342*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBC_InitClkgen(MS_BOOL bRFAGCTristateEnable)1343*53ee8cc1Swenshuai.xi void INTERN_DVBC_InitClkgen(MS_BOOL bRFAGCTristateEnable)
1344*53ee8cc1Swenshuai.xi {
1345*53ee8cc1Swenshuai.xi
1346*53ee8cc1Swenshuai.xi
1347*53ee8cc1Swenshuai.xi #if 0 //original init setting mark for SRAM clock power saving mechanism
1348*53ee8cc1Swenshuai.xi // MS_U8 temp_val;
1349*53ee8cc1Swenshuai.xi
1350*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103c0e, 0x00); //mux from DMD MCU to HK.
1351*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101E39, 0x00); //mux from DMD MCU to HK.
1352*53ee8cc1Swenshuai.xi
1353*53ee8cc1Swenshuai.xi //start of HK init script
1354*53ee8cc1Swenshuai.xi // This file is translated by Steven Hung's riu2script.pl
1355*53ee8cc1Swenshuai.xi
1356*53ee8cc1Swenshuai.xi // ("==============================================================");
1357*53ee8cc1Swenshuai.xi // ("Start demod top initial setting by HK MCU ......");
1358*53ee8cc1Swenshuai.xi // ("==============================================================");
1359*53ee8cc1Swenshuai.xi // ("==============================================================");
1360*53ee8cc1Swenshuai.xi // ("Start TOP CLKGEN initial setting ......");
1361*53ee8cc1Swenshuai.xi // ("==============================================================");
1362*53ee8cc1Swenshuai.xi // CLK_DMDMCU clock setting
1363*53ee8cc1Swenshuai.xi // reg_ckg_dmdmcu@0x0f[4:0]
1364*53ee8cc1Swenshuai.xi // [0] : disable clock
1365*53ee8cc1Swenshuai.xi // [1] : invert clock
1366*53ee8cc1Swenshuai.xi // [4:2]:
1367*53ee8cc1Swenshuai.xi // 000:170 MHz(MPLL_DIV_BUF)
1368*53ee8cc1Swenshuai.xi // 001:160MHz
1369*53ee8cc1Swenshuai.xi // 010:144MHz
1370*53ee8cc1Swenshuai.xi // 011:123MHz
1371*53ee8cc1Swenshuai.xi // 100:108MHz (Kriti:DVBT2)
1372*53ee8cc1Swenshuai.xi // 101:mem_clcok
1373*53ee8cc1Swenshuai.xi // 110:mem_clock div 2
1374*53ee8cc1Swenshuai.xi // 111:select XTAL
1375*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0f, 2'b11, 16'h0010);
1376*53ee8cc1Swenshuai.xi //wriu 0x10331f 0x00
1377*53ee8cc1Swenshuai.xi //wriu 0x10331e 0x30
1378*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
1379*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331e, 0x30);
1380*53ee8cc1Swenshuai.xi
1381*53ee8cc1Swenshuai.xi // set parallet ts clock
1382*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h00, 2'b11, 16'h0511);
1383*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h00, 2'b11, 16'h0511);
1384*53ee8cc1Swenshuai.xi // wriu 0x103301 0x06
1385*53ee8cc1Swenshuai.xi // wriu 0x103300 0x19
1386*53ee8cc1Swenshuai.xi //clock rate setting
1387*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301, 0x05);
1388*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300, 0x0a);
1389*53ee8cc1Swenshuai.xi
1390*53ee8cc1Swenshuai.xi // set parallel ts clock
1391*53ee8cc1Swenshuai.xi // [4:0]: reg_ckg_dvbtm_ts_divnum = 11
1392*53ee8cc1Swenshuai.xi // Demod TS output clock phase tuning number
1393*53ee8cc1Swenshuai.xi // If (reg_ckg_tsout_ph_tun_num == reg_ckg_dvbtm_ts_divnum),
1394*53ee8cc1Swenshuai.xi // Demod TS output clock is equal Demod TS internal working clock.
1395*53ee8cc1Swenshuai.xi
1396*53ee8cc1Swenshuai.xi // enable DVBTC ts clock
1397*53ee8cc1Swenshuai.xi // [11:8]: reg_ckg_dvbtc_ts0
1398*53ee8cc1Swenshuai.xi // [8] : disable clock
1399*53ee8cc1Swenshuai.xi // [9] : invert clock
1400*53ee8cc1Swenshuai.xi // [11:10]: Select clock source
1401*53ee8cc1Swenshuai.xi // 00:clk_atsc_dvb_div
1402*53ee8cc1Swenshuai.xi // 01:62 MHz
1403*53ee8cc1Swenshuai.xi // 10:54 MHz
1404*53ee8cc1Swenshuai.xi // 11:reserved
1405*53ee8cc1Swenshuai.xi // [15:12]: reg_ckg_dvbtc_ts1
1406*53ee8cc1Swenshuai.xi // [12] : disable clock
1407*53ee8cc1Swenshuai.xi // [13] : invert clock
1408*53ee8cc1Swenshuai.xi // [15:14]: Select clock source
1409*53ee8cc1Swenshuai.xi // 00:clk_atsc_dvb_div
1410*53ee8cc1Swenshuai.xi // 01:62 MHz
1411*53ee8cc1Swenshuai.xi // 10:54 MHz
1412*53ee8cc1Swenshuai.xi // 11:reserved
1413*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h04, 2'b11, 16'h0013);
1414*53ee8cc1Swenshuai.xi //wriu 0x103309 0x00
1415*53ee8cc1Swenshuai.xi //wriu 0x103308 0x13
1416*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x00);
1417*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x0a);
1418*53ee8cc1Swenshuai.xi
1419*53ee8cc1Swenshuai.xi
1420*53ee8cc1Swenshuai.xi // enable dvbc adc clock
1421*53ee8cc1Swenshuai.xi // [3:0]: reg_ckg_dvbtc_adc
1422*53ee8cc1Swenshuai.xi // [0] : disable clock
1423*53ee8cc1Swenshuai.xi // [1] : invert clock
1424*53ee8cc1Swenshuai.xi // [3:2]: Select clock source => for demod clkgen clk_dvbtc_adc
1425*53ee8cc1Swenshuai.xi // 00: clk_dmdadc
1426*53ee8cc1Swenshuai.xi // 01: clk_dmdadc_div2
1427*53ee8cc1Swenshuai.xi // 10: clk_dmdadc_div4
1428*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1429*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0a, 2'b11, 16'h0000);
1430*53ee8cc1Swenshuai.xi //wriu 0x103315 0x00
1431*53ee8cc1Swenshuai.xi //wriu 0x103314 0x00
1432*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103315, 0x00);
1433*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103314, 0x00);
1434*53ee8cc1Swenshuai.xi
1435*53ee8cc1Swenshuai.xi
1436*53ee8cc1Swenshuai.xi // Reset TS divider
1437*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h01, 2'b01, 16'h0001);
1438*53ee8cc1Swenshuai.xi //wriu 0x103302 0x01
1439*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103302, 0x01);
1440*53ee8cc1Swenshuai.xi
1441*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h01, 2'b01, 16'h0000);
1442*53ee8cc1Swenshuai.xi //wriu 0x103302 0x00
1443*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103302, 0x00);
1444*53ee8cc1Swenshuai.xi
1445*53ee8cc1Swenshuai.xi // ("==============================================================");
1446*53ee8cc1Swenshuai.xi // ("Start demod CLKGEN setting ......");
1447*53ee8cc1Swenshuai.xi // ("==============================================================");
1448*53ee8cc1Swenshuai.xi // enable atsc_adcd_sync clock
1449*53ee8cc1Swenshuai.xi // [3:0] : reg_ckg_atsc_adcd_sync
1450*53ee8cc1Swenshuai.xi // [0] : disable clock
1451*53ee8cc1Swenshuai.xi // [1] : invert clock
1452*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1453*53ee8cc1Swenshuai.xi // 00: clk_dmdadc_sync
1454*53ee8cc1Swenshuai.xi // 01: 1'b0
1455*53ee8cc1Swenshuai.xi // 10: 1'b0
1456*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1457*53ee8cc1Swenshuai.xi // [11:8] : reg_ckg_dmd_dma
1458*53ee8cc1Swenshuai.xi // [8] : disable clock
1459*53ee8cc1Swenshuai.xi // [9] : invert clock
1460*53ee8cc1Swenshuai.xi // [11:10]: Select clock source
1461*53ee8cc1Swenshuai.xi // 00: clk_dmdadc
1462*53ee8cc1Swenshuai.xi // 01: clk_dmdadc_div2_buf
1463*53ee8cc1Swenshuai.xi // 10: 1'b0
1464*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1465*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h05, 2'b11, 16'h0000);
1466*53ee8cc1Swenshuai.xi //wriu 0x10200b 0x00
1467*53ee8cc1Swenshuai.xi //wriu 0x10200a 0x00
1468*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10200b, 0x00);
1469*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10200a, 0x00);
1470*53ee8cc1Swenshuai.xi
1471*53ee8cc1Swenshuai.xi
1472*53ee8cc1Swenshuai.xi // -------------------- symbol rate det -----------------------//
1473*53ee8cc1Swenshuai.xi // [7:4] : reg_ckg_dvbtm_adc0p5x
1474*53ee8cc1Swenshuai.xi // [4] : disable clock
1475*53ee8cc1Swenshuai.xi // [5] : invert clock
1476*53ee8cc1Swenshuai.xi // [7:6]: Select clock source
1477*53ee8cc1Swenshuai.xi // 00: adc_clk_div2_buf
1478*53ee8cc1Swenshuai.xi // 01: mpll_clk9_buf
1479*53ee8cc1Swenshuai.xi // 10: 1'b0
1480*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1481*53ee8cc1Swenshuai.xi // [11:8] reg_ckg_dvbtm_adc1x_eq1x
1482*53ee8cc1Swenshuai.xi // [8] : disable clock
1483*53ee8cc1Swenshuai.xi // [9] : invert clock
1484*53ee8cc1Swenshuai.xi // [11:10]: Select clock source
1485*53ee8cc1Swenshuai.xi // 00: adc_clk_buf
1486*53ee8cc1Swenshuai.xi // 01: mpll_clk18_buf
1487*53ee8cc1Swenshuai.xi // 10: 1'b0
1488*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1489*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h10, 2'b11, 16'h0000);
1490*53ee8cc1Swenshuai.xi //wriu 0x102021 0x00
1491*53ee8cc1Swenshuai.xi //wriu 0x102020 0x00
1492*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102021, 0x00);
1493*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102020, 0x00);
1494*53ee8cc1Swenshuai.xi
1495*53ee8cc1Swenshuai.xi
1496*53ee8cc1Swenshuai.xi // [3:0] : reg_ckg_dvbs2_ldpc_inner_sram
1497*53ee8cc1Swenshuai.xi // [0] : disable clock
1498*53ee8cc1Swenshuai.xi // [1] : invert clock
1499*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1500*53ee8cc1Swenshuai.xi // 00: clk_dvbs2_outer_mux8
1501*53ee8cc1Swenshuai.xi // 01: adc_clk_buf
1502*53ee8cc1Swenshuai.xi // 10: mpll_clk18_buf
1503*53ee8cc1Swenshuai.xi // 11: 1'b0
1504*53ee8cc1Swenshuai.xi // [7:4] : reg_ckg_dvbs_viterbi_sram
1505*53ee8cc1Swenshuai.xi // [4] : disable clock
1506*53ee8cc1Swenshuai.xi // [5] : invert clock
1507*53ee8cc1Swenshuai.xi // [7:6] : Select clock source
1508*53ee8cc1Swenshuai.xi // 00: clk_dvbs2_outer_mux8
1509*53ee8cc1Swenshuai.xi // 01: adc_clk_buf
1510*53ee8cc1Swenshuai.xi // 10: mpll_clk18_buf
1511*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1512*53ee8cc1Swenshuai.xi // [12:8] : reg_ckg_dvbs_rs_deint_sram
1513*53ee8cc1Swenshuai.xi // [8] : disable clock
1514*53ee8cc1Swenshuai.xi // [9] : invert clock
1515*53ee8cc1Swenshuai.xi // [12:10] : Select clock source
1516*53ee8cc1Swenshuai.xi // 000: clk_dvbs2_outer_mux8
1517*53ee8cc1Swenshuai.xi // 001: clk_dvbs_outer1x_pre_mux4
1518*53ee8cc1Swenshuai.xi // 010: adc_clk_buf
1519*53ee8cc1Swenshuai.xi // 011: mpll_clk18_buf
1520*53ee8cc1Swenshuai.xi // 100: clk_dvbtc_outer2x_c_p
1521*53ee8cc1Swenshuai.xi
1522*53ee8cc1Swenshuai.xi // @0x3518
1523*53ee8cc1Swenshuai.xi // [4:0]: reg_ckg_dvbs2_outer_rs_adc
1524*53ee8cc1Swenshuai.xi // [0] : disable clock
1525*53ee8cc1Swenshuai.xi // [1] : invert clock
1526*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1527*53ee8cc1Swenshuai.xi // 000: clk_dvbs2_outer_mux8
1528*53ee8cc1Swenshuai.xi // 001: clk_dvbs_rs_p
1529*53ee8cc1Swenshuai.xi // 010: adc_clk_buf
1530*53ee8cc1Swenshuai.xi // 011: mpll_clk18_buf
1531*53ee8cc1Swenshuai.xi // 100: clk_dvbtc_outer2x_c_p
1532*53ee8cc1Swenshuai.xi
1533*53ee8cc1Swenshuai.xi // [3:0] reg_ckg_dvbs2_ldpc_inner_sram = 4'h4 (for symbol rate det)
1534*53ee8cc1Swenshuai.xi // [7:4] reg_ckg_dvbs_viterbi_sram = 4'h4 (for symbol rate det)
1535*53ee8cc1Swenshuai.xi // [12:8] reg_ckg_dvbs_rs_deint_sram = 4'h4 (only for outer)
1536*53ee8cc1Swenshuai.xi
1537*53ee8cc1Swenshuai.xi // 0x18
1538*53ee8cc1Swenshuai.xi // [4:0] reg_ckg_dvbs2_outer_rs_adc = 4'h8 (for symbol rate det)
1539*53ee8cc1Swenshuai.xi // [11:8] reg_ckg_dvbs2_ldpc_inner_j83b_sram
1540*53ee8cc1Swenshuai.xi // [15:12] reg_ckg_dvbs_viterbi_j83b_sram
1541*53ee8cc1Swenshuai.xi
1542*53ee8cc1Swenshuai.xi // 0x19
1543*53ee8cc1Swenshuai.xi // [4:0] reg_ckg_dvbs2_outer_rs_adc_j83b
1544*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h14, 2'b11, 16'h0844);
1545*53ee8cc1Swenshuai.xi //wriu 0x102029 0x08
1546*53ee8cc1Swenshuai.xi //wriu 0x102028 0x44
1547*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102029, 0x08);
1548*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102028, 0x44);
1549*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h18, 2'b11, 16'h4408);
1550*53ee8cc1Swenshuai.xi //wriu 0x102031 0x44
1551*53ee8cc1Swenshuai.xi //wriu 0x102030 0x08
1552*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102031, 0x44);
1553*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102030, 0x08);
1554*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h19, 2'b01, 16'h0008);
1555*53ee8cc1Swenshuai.xi //wriu 0x102032 0x08
1556*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102032, 0x08);
1557*53ee8cc1Swenshuai.xi // -----------------------------------------------------------//
1558*53ee8cc1Swenshuai.xi
1559*53ee8cc1Swenshuai.xi // DVBC
1560*53ee8cc1Swenshuai.xi // 0x17
1561*53ee8cc1Swenshuai.xi // [3:0] reg_ckg_dvbtc_eq
1562*53ee8cc1Swenshuai.xi // [7:4] reg_ckg_dvbtc_eq8x
1563*53ee8cc1Swenshuai.xi // [11:8] reg_ckg_dvbtc_innc
1564*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h17, 2'b11, 16'h0000);
1565*53ee8cc1Swenshuai.xi //wriu 0x10202f 0x00
1566*53ee8cc1Swenshuai.xi //wriu 0x10202e 0x00
1567*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10202f, 0x00);
1568*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10202e, 0x00);
1569*53ee8cc1Swenshuai.xi
1570*53ee8cc1Swenshuai.xi // @0x3516
1571*53ee8cc1Swenshuai.xi // [4:0] : reg_ckg_dvbtc_outer2x_c
1572*53ee8cc1Swenshuai.xi // [0] : disable clock
1573*53ee8cc1Swenshuai.xi // [1] : invert clock
1574*53ee8cc1Swenshuai.xi // [4:2]: Select clock source
1575*53ee8cc1Swenshuai.xi // 000: clk_dmplldiv10_buf
1576*53ee8cc1Swenshuai.xi // 001: clk_dmplldiv10_div2_buf
1577*53ee8cc1Swenshuai.xi // 010: clk_dmdadc
1578*53ee8cc1Swenshuai.xi // 011: clk_dmdadc_div2_buf
1579*53ee8cc1Swenshuai.xi // 100: clk_dmplldiv2_div8_buf
1580*53ee8cc1Swenshuai.xi // 101: mpll_clk96_buf
1581*53ee8cc1Swenshuai.xi // 110: mpll_clk48_buf
1582*53ee8cc1Swenshuai.xi // 110: 1'b0
1583*53ee8cc1Swenshuai.xi // [11:8] : reg_ckg_adcd_dvbs_rs
1584*53ee8cc1Swenshuai.xi // [8] : disable clock
1585*53ee8cc1Swenshuai.xi // [9] : invert clock
1586*53ee8cc1Swenshuai.xi // [11:10] : Select clock source
1587*53ee8cc1Swenshuai.xi // 00: adc_clk_buf
1588*53ee8cc1Swenshuai.xi // 01: clk_dvbs_rs_p
1589*53ee8cc1Swenshuai.xi // 10: mpll_clk18_buf
1590*53ee8cc1Swenshuai.xi // 11:
1591*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h16, 2'b11, 16'h0400);
1592*53ee8cc1Swenshuai.xi //wriu 0x10202d 0x04
1593*53ee8cc1Swenshuai.xi //wriu 0x10202c 0x00
1594*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10202d, 0x04);
1595*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10202C, 0x00);
1596*53ee8cc1Swenshuai.xi
1597*53ee8cc1Swenshuai.xi // 0x11
1598*53ee8cc1Swenshuai.xi // [3:0] reg_ckg_dvbs2_inner
1599*53ee8cc1Swenshuai.xi // [7:4] reg_ckg_dvbs_outer1x <-- clk_dvbtc_outer2x_c_p
1600*53ee8cc1Swenshuai.xi // [7:4] : reg_ckg_dvbs_outer1x
1601*53ee8cc1Swenshuai.xi // [4] : disable clock
1602*53ee8cc1Swenshuai.xi // [5] : invert clock
1603*53ee8cc1Swenshuai.xi // [7:6] : Select clock source
1604*53ee8cc1Swenshuai.xi // 00: adc_clk_buf
1605*53ee8cc1Swenshuai.xi // 01: clk_dvbtc_outer2x_c_p
1606*53ee8cc1Swenshuai.xi // 10: 1'b0
1607*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1608*53ee8cc1Swenshuai.xi // [10:8] reg_ckg_dvbs_outer2x
1609*53ee8cc1Swenshuai.xi // [15:12] reg_ckg_dvbs2_oppro
1610*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h11, 2'b01, 16'h0041);
1611*53ee8cc1Swenshuai.xi //wriu 0x102022 0x41
1612*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102022, 0x41);
1613*53ee8cc1Swenshuai.xi
1614*53ee8cc1Swenshuai.xi // @0x3512
1615*53ee8cc1Swenshuai.xi // [4:0] : reg_ckg_dvbs_rs
1616*53ee8cc1Swenshuai.xi // [0] : disable clock
1617*53ee8cc1Swenshuai.xi // [1] : invert clock
1618*53ee8cc1Swenshuai.xi // [4:2]: Select clock source
1619*53ee8cc1Swenshuai.xi // 000: mpll_clk216_buf
1620*53ee8cc1Swenshuai.xi // 001: 1'b0
1621*53ee8cc1Swenshuai.xi // 010: 1'b0
1622*53ee8cc1Swenshuai.xi // 011: 1'b0
1623*53ee8cc1Swenshuai.xi // [12:8] : reg_ckg_dvbs2_outer //for dvbs2 outer ldpc sram share reset
1624*53ee8cc1Swenshuai.xi // [8] : disable clock
1625*53ee8cc1Swenshuai.xi // [9] : invert clock
1626*53ee8cc1Swenshuai.xi // [12:10] : Select clock source
1627*53ee8cc1Swenshuai.xi // 000: mpll_clk288_buf
1628*53ee8cc1Swenshuai.xi // 001: mpll_clk216_buf
1629*53ee8cc1Swenshuai.xi // 010: 1'b0
1630*53ee8cc1Swenshuai.xi // 011: 1'b0
1631*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h12, 2'b11, 16'h0400);
1632*53ee8cc1Swenshuai.xi //wriu 0x102025 0x04
1633*53ee8cc1Swenshuai.xi //wriu 0x102024 0x00
1634*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102025, 0x04);
1635*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102024, 0x00);
1636*53ee8cc1Swenshuai.xi
1637*53ee8cc1Swenshuai.xi
1638*53ee8cc1Swenshuai.xi // @0x3513
1639*53ee8cc1Swenshuai.xi // [4:0] : reg_ckg_dvbtm_ts_in
1640*53ee8cc1Swenshuai.xi // [0] : disable clock
1641*53ee8cc1Swenshuai.xi // [1] : invert clock
1642*53ee8cc1Swenshuai.xi // [4:2]: Select clock source
1643*53ee8cc1Swenshuai.xi // 000: clk_dvbtc_rs_p
1644*53ee8cc1Swenshuai.xi // 001: dvb_clk48_buf
1645*53ee8cc1Swenshuai.xi // 010: dvb_clk43_buf
1646*53ee8cc1Swenshuai.xi // 011: clk_dvbs_outer1x_pre_mux4
1647*53ee8cc1Swenshuai.xi // 100: clk_dvbs2_oppro_pre_mux4
1648*53ee8cc1Swenshuai.xi // 101: 1'b0
1649*53ee8cc1Swenshuai.xi // 110: 1'b0
1650*53ee8cc1Swenshuai.xi // 111: 1'b0
1651*53ee8cc1Swenshuai.xi // [11:8] : reg_ckg_dvbs2_diseqc
1652*53ee8cc1Swenshuai.xi // [8] : disable clock
1653*53ee8cc1Swenshuai.xi // [9] : invert clock
1654*53ee8cc1Swenshuai.xi // [11:10] : Select clock source
1655*53ee8cc1Swenshuai.xi // 00: xtali_clk24_buf
1656*53ee8cc1Swenshuai.xi // 01: xtali_clk12_buf
1657*53ee8cc1Swenshuai.xi // 10: xtali_clk6_buf
1658*53ee8cc1Swenshuai.xi // 11: xtali_clk3
1659*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h13, 2'b01, 16'h0100);
1660*53ee8cc1Swenshuai.xi //wriu 0x102026 0x00
1661*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102026, 0x00);
1662*53ee8cc1Swenshuai.xi
1663*53ee8cc1Swenshuai.xi
1664*53ee8cc1Swenshuai.xi // @0x351a
1665*53ee8cc1Swenshuai.xi // [12:8] : reg_ckg_dvbtm_ts_in_adc
1666*53ee8cc1Swenshuai.xi // [0] : disable clock
1667*53ee8cc1Swenshuai.xi // [1] : invert clock
1668*53ee8cc1Swenshuai.xi // [4:2]: Select clock source
1669*53ee8cc1Swenshuai.xi // 000: clk_dvbtc_rs_p
1670*53ee8cc1Swenshuai.xi // 001: dvb_clk48_buf
1671*53ee8cc1Swenshuai.xi // 010: dvb_clk43_buf
1672*53ee8cc1Swenshuai.xi // 011: clk_dvbs_outer1x_pre_mux4
1673*53ee8cc1Swenshuai.xi // 100: clk_dvbs2_oppro_pre_mux4
1674*53ee8cc1Swenshuai.xi // 101: 1'b0
1675*53ee8cc1Swenshuai.xi // 110: 1'b0
1676*53ee8cc1Swenshuai.xi // 111: 1'b0
1677*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h1a, 2'b10, 16'h0000);
1678*53ee8cc1Swenshuai.xi //wriu 0x102035 0x00
1679*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102035, 0x00);
1680*53ee8cc1Swenshuai.xi #else //add for SRAM clock power saving mechanism
1681*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103c0e, 0x00); //mux from DMD MCU to HK.
1682*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101E39, 0x00); //mux from DMD MCU to HK.
1683*53ee8cc1Swenshuai.xi // ("==============================================================");
1684*53ee8cc1Swenshuai.xi // ("Start TOP CLKGEN initial setting ......");
1685*53ee8cc1Swenshuai.xi // ("==============================================================");
1686*53ee8cc1Swenshuai.xi // CLK_DMDMCU clock setting
1687*53ee8cc1Swenshuai.xi // reg_ckg_dmdmcu@0x0f[4:0]
1688*53ee8cc1Swenshuai.xi // [0] : disable clock
1689*53ee8cc1Swenshuai.xi // [1] : invert clock
1690*53ee8cc1Swenshuai.xi // [4:2]:
1691*53ee8cc1Swenshuai.xi // 000:170 MHz(MPLL_DIV_BUF)
1692*53ee8cc1Swenshuai.xi // 001:160MHz
1693*53ee8cc1Swenshuai.xi // 010:144MHz
1694*53ee8cc1Swenshuai.xi // 011:123MHz
1695*53ee8cc1Swenshuai.xi // 100:108MHz (Kriti:DVBT2)
1696*53ee8cc1Swenshuai.xi // 101:mem_clcok
1697*53ee8cc1Swenshuai.xi // 110:mem_clock div 2
1698*53ee8cc1Swenshuai.xi // 111:select XTAL
1699*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0f, 2'b11, 16'h0010);
1700*53ee8cc1Swenshuai.xi //wriu 0x10331f 0x00
1701*53ee8cc1Swenshuai.xi //wriu 0x10331e 0x30
1702*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
1703*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331e, 0x30);
1704*53ee8cc1Swenshuai.xi
1705*53ee8cc1Swenshuai.xi
1706*53ee8cc1Swenshuai.xi // set parallel ts clock
1707*53ee8cc1Swenshuai.xi // [11] : reg_ckg_demod_test_in_en = 0
1708*53ee8cc1Swenshuai.xi // 0: select internal ADC CLK
1709*53ee8cc1Swenshuai.xi // 1: select external test-in clock
1710*53ee8cc1Swenshuai.xi // [10] : reg_ckg_dvbtm_ts_out_mode = 1
1711*53ee8cc1Swenshuai.xi // 0: select gated clock
1712*53ee8cc1Swenshuai.xi // 1: select free-run clock
1713*53ee8cc1Swenshuai.xi // [9] : reg_ckg_atsc_dvbtc_ts_inv = 0
1714*53ee8cc1Swenshuai.xi // 0: normal phase to pad
1715*53ee8cc1Swenshuai.xi // 1: invert phase to pad
1716*53ee8cc1Swenshuai.xi // [8] : reg_ckg_atsc_dvb_div_sel = 1
1717*53ee8cc1Swenshuai.xi // 0: select clk_dmplldiv5
1718*53ee8cc1Swenshuai.xi // 1: select clk_dmplldiv3
1719*53ee8cc1Swenshuai.xi // [4:0]: reg_ckg_dvbtm_ts_divnum = 11
1720*53ee8cc1Swenshuai.xi // Demod TS output clock phase tuning number
1721*53ee8cc1Swenshuai.xi // If (reg_ckg_tsout_ph_tun_num == reg_ckg_dvbtm_ts_divnum),
1722*53ee8cc1Swenshuai.xi // Demod TS output clock is equal Demod TS internal working clock.
1723*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h00, 2'b11, 16'h0513);
1724*53ee8cc1Swenshuai.xi //wriu 0x103301 0x05
1725*53ee8cc1Swenshuai.xi //wriu 0x103300 0x13
1726*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301, 0x14);
1727*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300, 0x13);
1728*53ee8cc1Swenshuai.xi
1729*53ee8cc1Swenshuai.xi
1730*53ee8cc1Swenshuai.xi // set parallel ts clock
1731*53ee8cc1Swenshuai.xi // [4:0]: reg_ckg_dvbtm_ts_divnum = 11
1732*53ee8cc1Swenshuai.xi // Demod TS output clock phase tuning number
1733*53ee8cc1Swenshuai.xi // If (reg_ckg_tsout_ph_tun_num == reg_ckg_dvbtm_ts_divnum),
1734*53ee8cc1Swenshuai.xi // Demod TS output clock is equal Demod TS internal working clock.
1735*53ee8cc1Swenshuai.xi
1736*53ee8cc1Swenshuai.xi // enable DVBTC ts clock
1737*53ee8cc1Swenshuai.xi // [11:8]: reg_ckg_dvbtc_ts0
1738*53ee8cc1Swenshuai.xi // [8] : disable clock
1739*53ee8cc1Swenshuai.xi // [9] : invert clock
1740*53ee8cc1Swenshuai.xi // [11:10]: Select clock source
1741*53ee8cc1Swenshuai.xi // 00:clk_atsc_dvb_div
1742*53ee8cc1Swenshuai.xi // 01:62 MHz
1743*53ee8cc1Swenshuai.xi // 10:54 MHz
1744*53ee8cc1Swenshuai.xi // 11:reserved
1745*53ee8cc1Swenshuai.xi // [15:12]: reg_ckg_dvbtc_ts1
1746*53ee8cc1Swenshuai.xi // [12] : disable clock
1747*53ee8cc1Swenshuai.xi // [13] : invert clock
1748*53ee8cc1Swenshuai.xi // [15:14]: Select clock source
1749*53ee8cc1Swenshuai.xi // 00:clk_atsc_dvb_div
1750*53ee8cc1Swenshuai.xi // 01:62 MHz
1751*53ee8cc1Swenshuai.xi // 10:54 MHz
1752*53ee8cc1Swenshuai.xi // 11:reserved
1753*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h04, 2'b11, 16'h0013);
1754*53ee8cc1Swenshuai.xi //wriu 0x103309 0x00
1755*53ee8cc1Swenshuai.xi //wriu 0x103308 0x13
1756*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x00);
1757*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x13);
1758*53ee8cc1Swenshuai.xi
1759*53ee8cc1Swenshuai.xi
1760*53ee8cc1Swenshuai.xi // enable dvbc adc clock
1761*53ee8cc1Swenshuai.xi // [3:0]: reg_ckg_dvbtc_adc
1762*53ee8cc1Swenshuai.xi // [0] : disable clock
1763*53ee8cc1Swenshuai.xi // [1] : invert clock
1764*53ee8cc1Swenshuai.xi // [3:2]: Select clock source => for demod clkgen clk_dvbtc_adc
1765*53ee8cc1Swenshuai.xi // 00: clk_dmdadc
1766*53ee8cc1Swenshuai.xi // 01: clk_dmdadc_div2
1767*53ee8cc1Swenshuai.xi // 10: clk_dmdadc_div4
1768*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1769*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0a, 2'b11, 16'h0000);
1770*53ee8cc1Swenshuai.xi //wriu 0x103315 0x00
1771*53ee8cc1Swenshuai.xi //wriu 0x103314 0x00
1772*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103315, 0x00);
1773*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103314, 0x00);
1774*53ee8cc1Swenshuai.xi
1775*53ee8cc1Swenshuai.xi // Reset TS divider
1776*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h01, 2'b01, 16'h0001);
1777*53ee8cc1Swenshuai.xi //wriu 0x103302 0x01
1778*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103302, 0x01);
1779*53ee8cc1Swenshuai.xi
1780*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h01, 2'b01, 16'h0000);
1781*53ee8cc1Swenshuai.xi //wriu 0x103302 0x00
1782*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103302, 0x00);
1783*53ee8cc1Swenshuai.xi
1784*53ee8cc1Swenshuai.xi // ("==============================================================");
1785*53ee8cc1Swenshuai.xi // ("Start demod CLKGEN setting ......");
1786*53ee8cc1Swenshuai.xi // ("==============================================================");
1787*53ee8cc1Swenshuai.xi // enable atsc_adcd_sync clock
1788*53ee8cc1Swenshuai.xi // [3:0] : reg_ckg_atsc_adcd_sync
1789*53ee8cc1Swenshuai.xi // [0] : disable clock
1790*53ee8cc1Swenshuai.xi // [1] : invert clock
1791*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1792*53ee8cc1Swenshuai.xi // 00: clk_dmdadc_sync
1793*53ee8cc1Swenshuai.xi // 01: 1'b0
1794*53ee8cc1Swenshuai.xi // 10: 1'b0
1795*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1796*53ee8cc1Swenshuai.xi // [11:8] : reg_ckg_dmd_dma
1797*53ee8cc1Swenshuai.xi // [8] : disable clock
1798*53ee8cc1Swenshuai.xi // [9] : invert clock
1799*53ee8cc1Swenshuai.xi // [11:10]: Select clock source
1800*53ee8cc1Swenshuai.xi // 00: clk_dmdadc
1801*53ee8cc1Swenshuai.xi // 01: clk_dmdadc_div2_buf
1802*53ee8cc1Swenshuai.xi // 10: 1'b0
1803*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1804*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h05, 2'b11, 16'h0000);
1805*53ee8cc1Swenshuai.xi //wriu 0x10200b 0x00
1806*53ee8cc1Swenshuai.xi //wriu 0x10200a 0x00
1807*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10200b, 0x00);
1808*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10200a, 0x00);
1809*53ee8cc1Swenshuai.xi
1810*53ee8cc1Swenshuai.xi
1811*53ee8cc1Swenshuai.xi // -------------------- symbol rate det -----------------------//
1812*53ee8cc1Swenshuai.xi // [7:4] : reg_ckg_dvbtm_adc0p5x
1813*53ee8cc1Swenshuai.xi // [4] : disable clock
1814*53ee8cc1Swenshuai.xi // [5] : invert clock
1815*53ee8cc1Swenshuai.xi // [7:6]: Select clock source
1816*53ee8cc1Swenshuai.xi // 00: adc_clk_div2_buf
1817*53ee8cc1Swenshuai.xi // 01: mpll_clk9_buf
1818*53ee8cc1Swenshuai.xi // 10: 1'b0
1819*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1820*53ee8cc1Swenshuai.xi // [11:8] reg_ckg_dvbtm_adc1x_eq1x
1821*53ee8cc1Swenshuai.xi // [8] : disable clock
1822*53ee8cc1Swenshuai.xi // [9] : invert clock
1823*53ee8cc1Swenshuai.xi // [11:10]: Select clock source
1824*53ee8cc1Swenshuai.xi // 00: adc_clk_buf
1825*53ee8cc1Swenshuai.xi // 01: mpll_clk18_buf
1826*53ee8cc1Swenshuai.xi // 10: 1'b0
1827*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1828*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h10, 2'b11, 16'h0000);
1829*53ee8cc1Swenshuai.xi //wriu 0x102021 0x00
1830*53ee8cc1Swenshuai.xi //wriu 0x102020 0x00
1831*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102021, 0x00);
1832*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102020, 0x00);
1833*53ee8cc1Swenshuai.xi
1834*53ee8cc1Swenshuai.xi
1835*53ee8cc1Swenshuai.xi // [3:0] : reg_ckg_dvbs2_ldpc_inner_sram
1836*53ee8cc1Swenshuai.xi // [0] : disable clock
1837*53ee8cc1Swenshuai.xi // [1] : invert clock
1838*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1839*53ee8cc1Swenshuai.xi // 00: clk_dvbs2_outer_mux8
1840*53ee8cc1Swenshuai.xi // 01: adc_clk_buf
1841*53ee8cc1Swenshuai.xi // 10: mpll_clk18_buf
1842*53ee8cc1Swenshuai.xi // 11: 1'b0
1843*53ee8cc1Swenshuai.xi // [7:4] : reg_ckg_dvbs_viterbi_sram
1844*53ee8cc1Swenshuai.xi // [4] : disable clock
1845*53ee8cc1Swenshuai.xi // [5] : invert clock
1846*53ee8cc1Swenshuai.xi // [7:6] : Select clock source
1847*53ee8cc1Swenshuai.xi // 00: clk_dvbs2_outer_mux8
1848*53ee8cc1Swenshuai.xi // 01: adc_clk_buf
1849*53ee8cc1Swenshuai.xi // 10: mpll_clk18_buf
1850*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1851*53ee8cc1Swenshuai.xi // [12:8] : reg_ckg_dvbs_rs_deint_sram
1852*53ee8cc1Swenshuai.xi // [8] : disable clock
1853*53ee8cc1Swenshuai.xi // [9] : invert clock
1854*53ee8cc1Swenshuai.xi // [12:10] : Select clock source
1855*53ee8cc1Swenshuai.xi // 000: clk_dvbs2_outer_mux8
1856*53ee8cc1Swenshuai.xi // 001: clk_dvbs_outer1x_pre_mux4
1857*53ee8cc1Swenshuai.xi // 010: adc_clk_buf
1858*53ee8cc1Swenshuai.xi // 011: mpll_clk18_buf
1859*53ee8cc1Swenshuai.xi // 100: clk_dvbtc_outer2x_c_p
1860*53ee8cc1Swenshuai.xi
1861*53ee8cc1Swenshuai.xi // @0x3518
1862*53ee8cc1Swenshuai.xi // [4:0]: reg_ckg_dvbs2_outer_rs_adc
1863*53ee8cc1Swenshuai.xi // [0] : disable clock
1864*53ee8cc1Swenshuai.xi // [1] : invert clock
1865*53ee8cc1Swenshuai.xi // [3:2]: Select clock source
1866*53ee8cc1Swenshuai.xi // 000: clk_dvbs2_outer_mux8
1867*53ee8cc1Swenshuai.xi // 001: clk_dvbs_rs_p
1868*53ee8cc1Swenshuai.xi // 010: adc_clk_buf
1869*53ee8cc1Swenshuai.xi // 011: mpll_clk18_buf
1870*53ee8cc1Swenshuai.xi // 100: clk_dvbtc_outer2x_c_p
1871*53ee8cc1Swenshuai.xi
1872*53ee8cc1Swenshuai.xi // [3:0] reg_ckg_dvbs2_ldpc_inner_sram = 4'h4 (for symbol rate det)
1873*53ee8cc1Swenshuai.xi // [7:4] reg_ckg_dvbs_viterbi_sram = 4'h4 (for symbol rate det)
1874*53ee8cc1Swenshuai.xi // [12:8] reg_ckg_dvbs_rs_deint_sram = 4'h4 (only for outer)
1875*53ee8cc1Swenshuai.xi
1876*53ee8cc1Swenshuai.xi // 0x18
1877*53ee8cc1Swenshuai.xi // [4:0] reg_ckg_dvbs2_outer_rs_adc = 4'h8 (for symbol rate det)
1878*53ee8cc1Swenshuai.xi // [11:8] reg_ckg_dvbs2_ldpc_inner_j83b_sram
1879*53ee8cc1Swenshuai.xi // [15:12] reg_ckg_dvbs_viterbi_j83b_sram
1880*53ee8cc1Swenshuai.xi
1881*53ee8cc1Swenshuai.xi // 0x19
1882*53ee8cc1Swenshuai.xi // [4:0] reg_ckg_dvbs2_outer_rs_adc_j83b
1883*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h14, 2'b11, 16'h0844);
1884*53ee8cc1Swenshuai.xi //wriu 0x102029 0x08
1885*53ee8cc1Swenshuai.xi //wriu 0x102028 0x44
1886*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102029, 0x08);
1887*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102028, 0x44);
1888*53ee8cc1Swenshuai.xi
1889*53ee8cc1Swenshuai.xi
1890*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h18, 2'b11, 16'h4408);
1891*53ee8cc1Swenshuai.xi //wriu 0x102031 0x44
1892*53ee8cc1Swenshuai.xi //wriu 0x102030 0x08
1893*53ee8cc1Swenshuai.xi
1894*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102031, 0x44);
1895*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102030, 0x08);
1896*53ee8cc1Swenshuai.xi
1897*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h19, 2'b01, 16'h0008);
1898*53ee8cc1Swenshuai.xi //wriu 0x102032 0x08
1899*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102032, 0x08);
1900*53ee8cc1Swenshuai.xi // -----------------------------------------------------------//
1901*53ee8cc1Swenshuai.xi
1902*53ee8cc1Swenshuai.xi // DVBC
1903*53ee8cc1Swenshuai.xi // 0x17
1904*53ee8cc1Swenshuai.xi // [3:0] reg_ckg_dvbtc_eq
1905*53ee8cc1Swenshuai.xi // [7:4] reg_ckg_dvbtc_eq8x
1906*53ee8cc1Swenshuai.xi // [11:8] reg_ckg_dvbtc_innc
1907*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h17, 2'b11, 16'h0000);
1908*53ee8cc1Swenshuai.xi //wriu 0x10202f 0x00
1909*53ee8cc1Swenshuai.xi //wriu 0x10202e 0x00
1910*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10202f, 0x00);
1911*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10202e, 0x00);
1912*53ee8cc1Swenshuai.xi
1913*53ee8cc1Swenshuai.xi // @0x3516
1914*53ee8cc1Swenshuai.xi // [4:0] : reg_ckg_dvbtc_outer2x_c
1915*53ee8cc1Swenshuai.xi // [0] : disable clock
1916*53ee8cc1Swenshuai.xi // [1] : invert clock
1917*53ee8cc1Swenshuai.xi // [4:2]: Select clock source
1918*53ee8cc1Swenshuai.xi // 000: clk_dmplldiv10_buf
1919*53ee8cc1Swenshuai.xi // 001: clk_dmplldiv10_div2_buf
1920*53ee8cc1Swenshuai.xi // 010: clk_dmdadc
1921*53ee8cc1Swenshuai.xi // 011: clk_dmdadc_div2_buf
1922*53ee8cc1Swenshuai.xi // 100: clk_dmplldiv2_div8_buf
1923*53ee8cc1Swenshuai.xi // 101: mpll_clk96_buf
1924*53ee8cc1Swenshuai.xi // 110: mpll_clk48_buf
1925*53ee8cc1Swenshuai.xi // 110: 1'b0
1926*53ee8cc1Swenshuai.xi // [11:8] : reg_ckg_adcd_dvbs_rs
1927*53ee8cc1Swenshuai.xi // [8] : disable clock
1928*53ee8cc1Swenshuai.xi // [9] : invert clock
1929*53ee8cc1Swenshuai.xi // [11:10] : Select clock source
1930*53ee8cc1Swenshuai.xi // 00: adc_clk_buf
1931*53ee8cc1Swenshuai.xi // 01: clk_dvbs_rs_p
1932*53ee8cc1Swenshuai.xi // 10: mpll_clk18_buf
1933*53ee8cc1Swenshuai.xi // 11:
1934*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h16, 2'b11, 16'h0400);
1935*53ee8cc1Swenshuai.xi //wriu 0x10202d 0x04
1936*53ee8cc1Swenshuai.xi //wriu 0x10202c 0x00
1937*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10202d, 0x04);
1938*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10202c, 0x00);
1939*53ee8cc1Swenshuai.xi
1940*53ee8cc1Swenshuai.xi // 0x11
1941*53ee8cc1Swenshuai.xi // [3:0] reg_ckg_dvbs2_inner
1942*53ee8cc1Swenshuai.xi // [7:4] reg_ckg_dvbs_outer1x <-- clk_dvbtc_outer2x_c_p
1943*53ee8cc1Swenshuai.xi // [7:4] : reg_ckg_dvbs_outer1x
1944*53ee8cc1Swenshuai.xi // [4] : disable clock
1945*53ee8cc1Swenshuai.xi // [5] : invert clock
1946*53ee8cc1Swenshuai.xi // [7:6] : Select clock source
1947*53ee8cc1Swenshuai.xi // 00: adc_clk_buf
1948*53ee8cc1Swenshuai.xi // 01: clk_dvbtc_outer2x_c_p
1949*53ee8cc1Swenshuai.xi // 10: 1'b0
1950*53ee8cc1Swenshuai.xi // 11: DFT_CLK
1951*53ee8cc1Swenshuai.xi // [10:8] reg_ckg_dvbs_outer2x
1952*53ee8cc1Swenshuai.xi // [15:12] reg_ckg_dvbs2_oppro
1953*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h11, 2'b01, 16'h0041);
1954*53ee8cc1Swenshuai.xi //wriu 0x102022 0x41
1955*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102022, 0x41);
1956*53ee8cc1Swenshuai.xi
1957*53ee8cc1Swenshuai.xi // @0x3512
1958*53ee8cc1Swenshuai.xi // [4:0] : reg_ckg_dvbs_rs
1959*53ee8cc1Swenshuai.xi // [0] : disable clock
1960*53ee8cc1Swenshuai.xi // [1] : invert clock
1961*53ee8cc1Swenshuai.xi // [4:2]: Select clock source
1962*53ee8cc1Swenshuai.xi // 000: mpll_clk216_buf
1963*53ee8cc1Swenshuai.xi // 001: 1'b0
1964*53ee8cc1Swenshuai.xi // 010: 1'b0
1965*53ee8cc1Swenshuai.xi // 011: 1'b0
1966*53ee8cc1Swenshuai.xi // [12:8] : reg_ckg_dvbs2_outer //for dvbs2 outer ldpc sram share reset
1967*53ee8cc1Swenshuai.xi // [8] : disable clock
1968*53ee8cc1Swenshuai.xi // [9] : invert clock
1969*53ee8cc1Swenshuai.xi // [12:10] : Select clock source
1970*53ee8cc1Swenshuai.xi // 000: mpll_clk288_buf
1971*53ee8cc1Swenshuai.xi // 001: mpll_clk216_buf
1972*53ee8cc1Swenshuai.xi // 010: 1'b0
1973*53ee8cc1Swenshuai.xi // 011: 1'b0
1974*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h12, 2'b11, 16'h0400);
1975*53ee8cc1Swenshuai.xi //wriu 0x102025 0x04
1976*53ee8cc1Swenshuai.xi //wriu 0x102024 0x00
1977*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102025, 0x04);
1978*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102024, 0x00);
1979*53ee8cc1Swenshuai.xi
1980*53ee8cc1Swenshuai.xi
1981*53ee8cc1Swenshuai.xi // @0x3513
1982*53ee8cc1Swenshuai.xi // [4:0] : reg_ckg_dvbtm_ts_in
1983*53ee8cc1Swenshuai.xi // [0] : disable clock
1984*53ee8cc1Swenshuai.xi // [1] : invert clock
1985*53ee8cc1Swenshuai.xi // [4:2]: Select clock source
1986*53ee8cc1Swenshuai.xi // 000: clk_dvbtc_rs_p
1987*53ee8cc1Swenshuai.xi // 001: dvb_clk48_buf
1988*53ee8cc1Swenshuai.xi // 010: dvb_clk43_buf
1989*53ee8cc1Swenshuai.xi // 011: clk_dvbs_outer1x_pre_mux4
1990*53ee8cc1Swenshuai.xi // 100: clk_dvbs2_oppro_pre_mux4
1991*53ee8cc1Swenshuai.xi // 101: 1'b0
1992*53ee8cc1Swenshuai.xi // 110: 1'b0
1993*53ee8cc1Swenshuai.xi // 111: 1'b0
1994*53ee8cc1Swenshuai.xi // [11:8] : reg_ckg_dvbs2_diseqc
1995*53ee8cc1Swenshuai.xi // [8] : disable clock
1996*53ee8cc1Swenshuai.xi // [9] : invert clock
1997*53ee8cc1Swenshuai.xi // [11:10] : Select clock source
1998*53ee8cc1Swenshuai.xi // 00: xtali_clk24_buf
1999*53ee8cc1Swenshuai.xi // 01: xtali_clk12_buf
2000*53ee8cc1Swenshuai.xi // 10: xtali_clk6_buf
2001*53ee8cc1Swenshuai.xi // 11: xtali_clk3
2002*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h13, 2'b01, 16'h0100);
2003*53ee8cc1Swenshuai.xi //wriu 0x102026 0x00
2004*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102026, 0x00);
2005*53ee8cc1Swenshuai.xi
2006*53ee8cc1Swenshuai.xi
2007*53ee8cc1Swenshuai.xi // @0x351a
2008*53ee8cc1Swenshuai.xi // [12:8] : reg_ckg_dvbtm_ts_in_adc
2009*53ee8cc1Swenshuai.xi // [0] : disable clock
2010*53ee8cc1Swenshuai.xi // [1] : invert clock
2011*53ee8cc1Swenshuai.xi // [4:2]: Select clock source
2012*53ee8cc1Swenshuai.xi // 000: clk_dvbtc_rs_p
2013*53ee8cc1Swenshuai.xi // 001: dvb_clk48_buf
2014*53ee8cc1Swenshuai.xi // 010: dvb_clk43_buf
2015*53ee8cc1Swenshuai.xi // 011: clk_dvbs_outer1x_pre_mux4
2016*53ee8cc1Swenshuai.xi // 100: clk_dvbs2_oppro_pre_mux4
2017*53ee8cc1Swenshuai.xi // 101: 1'b0
2018*53ee8cc1Swenshuai.xi // 110: 1'b0
2019*53ee8cc1Swenshuai.xi // 111: 1'b0
2020*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h1a, 2'b10, 16'h0000);
2021*53ee8cc1Swenshuai.xi // wriu 0x102035 0x00
2022*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102035, 0x00);
2023*53ee8cc1Swenshuai.xi
2024*53ee8cc1Swenshuai.xi // for DVBC0
2025*53ee8cc1Swenshuai.xi // 0 reg_force_allsram_on
2026*53ee8cc1Swenshuai.xi // 1 reg_adcdma_sram_sd_en = 1
2027*53ee8cc1Swenshuai.xi // 2 reg_dvbs2_inner_sram_sd_en = 1
2028*53ee8cc1Swenshuai.xi // 4 reg_dvbs2_outer_sram_sd_en
2029*53ee8cc1Swenshuai.xi // 5 reg_dvbs_outer_sram_sd_en
2030*53ee8cc1Swenshuai.xi // 6 reg_dvbc_outer_sram_sd_en
2031*53ee8cc1Swenshuai.xi // 7 reg_dvbc_inner_0_sram_sd_en
2032*53ee8cc1Swenshuai.xi // 8 reg_dvbc_inner_1_sram_sd_en = 1
2033*53ee8cc1Swenshuai.xi // 9 reg_dvbt_t2_ts_0_sram_sd_en
2034*53ee8cc1Swenshuai.xi // 10 reg_dvbt_t2_ts_1_sram_sd_en = 1
2035*53ee8cc1Swenshuai.xi // 11 reg_sram_share_sram_sd_en = 1
2036*53ee8cc1Swenshuai.xi //wriu 0x102104 0x06
2037*53ee8cc1Swenshuai.xi //wriu 0x102105 0x05
2038*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102104, 0x06);
2039*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102105, 0x05);
2040*53ee8cc1Swenshuai.xi
2041*53ee8cc1Swenshuai.xi // for DVBC1
2042*53ee8cc1Swenshuai.xi // 0 reg_force_allsram_on
2043*53ee8cc1Swenshuai.xi // 1 reg_adcdma_sram_sd_en = 1
2044*53ee8cc1Swenshuai.xi // 2 reg_dvbs2_inner_sram_sd_en = 1
2045*53ee8cc1Swenshuai.xi // 4 reg_dvbs2_outer_sram_sd_en
2046*53ee8cc1Swenshuai.xi // 5 reg_dvbs_outer_sram_sd_en
2047*53ee8cc1Swenshuai.xi // 6 reg_dvbc_outer_sram_sd_en
2048*53ee8cc1Swenshuai.xi // 7 reg_dvbc_inner_0_sram_sd_en = 1
2049*53ee8cc1Swenshuai.xi // 8 reg_dvbc_inner_1_sram_sd_en
2050*53ee8cc1Swenshuai.xi // 9 reg_dvbt_t2_ts_0_sram_sd_en = 1
2051*53ee8cc1Swenshuai.xi // 10 reg_dvbt_t2_ts_1_sram_sd_en
2052*53ee8cc1Swenshuai.xi // 11 reg_sram_share_sram_sd_en = 1
2053*53ee8cc1Swenshuai.xi // wriu 0x102104 0x86
2054*53ee8cc1Swenshuai.xi // wriu 0x102105 0x02
2055*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102104, 0x86);
2056*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102105, 0x02);
2057*53ee8cc1Swenshuai.xi
2058*53ee8cc1Swenshuai.xi
2059*53ee8cc1Swenshuai.xi // for DVBC0&1
2060*53ee8cc1Swenshuai.xi // 0 reg_force_allsram_on
2061*53ee8cc1Swenshuai.xi // 1 reg_adcdma_sram_sd_en = 1
2062*53ee8cc1Swenshuai.xi // 2 reg_dvbs2_inner_sram_sd_en = 1
2063*53ee8cc1Swenshuai.xi // 4 reg_dvbs2_outer_sram_sd_en
2064*53ee8cc1Swenshuai.xi // 5 reg_dvbs_outer_sram_sd_en
2065*53ee8cc1Swenshuai.xi // 6 reg_dvbc_outer_sram_sd_en
2066*53ee8cc1Swenshuai.xi // 7 reg_dvbc_inner_0_sram_sd_en
2067*53ee8cc1Swenshuai.xi // 8 reg_dvbc_inner_1_sram_sd_en = 1
2068*53ee8cc1Swenshuai.xi // 9 reg_dvbt_t2_ts_0_sram_sd_en
2069*53ee8cc1Swenshuai.xi // 10 reg_dvbt_t2_ts_1_sram_sd_en = 1
2070*53ee8cc1Swenshuai.xi // 11 reg_sram_share_sram_sd_en = 1
2071*53ee8cc1Swenshuai.xi // wriu 0x102104 0x06
2072*53ee8cc1Swenshuai.xi // wriu 0x102105 0x08
2073*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102104, 0x06);
2074*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102105, 0x00);
2075*53ee8cc1Swenshuai.xi
2076*53ee8cc1Swenshuai.xi #endif
2077*53ee8cc1Swenshuai.xi
2078*53ee8cc1Swenshuai.xi
2079*53ee8cc1Swenshuai.xi //end of HK init script
2080*53ee8cc1Swenshuai.xi
2081*53ee8cc1Swenshuai.xi //set the SRAM setting to 34(program)+2K(Xdata)
2082*53ee8cc1Swenshuai.xi //wriu 0x1634e0 0x21
2083*53ee8cc1Swenshuai.xi //wriu 0x1634e1 0x21
2084*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x1634E0,0x21);
2085*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x1634E1,0x21);
2086*53ee8cc1Swenshuai.xi
2087*53ee8cc1Swenshuai.xi //wriu 0x1634e4 0x22
2088*53ee8cc1Swenshuai.xi //wriu 0x1634e6 0x01
2089*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x1634E4,0x22);
2090*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x1634E6,0x01);
2091*53ee8cc1Swenshuai.xi //end of set the SRAM setting to 34(program)+2K(Xdata)
2092*53ee8cc1Swenshuai.xi
2093*53ee8cc1Swenshuai.xi
2094*53ee8cc1Swenshuai.xi
2095*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101E39, 0x03); //mux from DMD MCU to HK.
2096*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103c0e,0x01);
2097*53ee8cc1Swenshuai.xi
2098*53ee8cc1Swenshuai.xi
2099*53ee8cc1Swenshuai.xi //for K6 lite: load code once since the multiple demod share the one MCU
2100*53ee8cc1Swenshuai.xi if (INTERN_DVBC_LoadDSPCode() == FALSE)
2101*53ee8cc1Swenshuai.xi {
2102*53ee8cc1Swenshuai.xi printf("DVB-C Load DSP Code Fail\n");
2103*53ee8cc1Swenshuai.xi return ;//FALSE;
2104*53ee8cc1Swenshuai.xi }
2105*53ee8cc1Swenshuai.xi else
2106*53ee8cc1Swenshuai.xi {
2107*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(printf("DVB-C Load DSP Code OK\n"));
2108*53ee8cc1Swenshuai.xi }
2109*53ee8cc1Swenshuai.xi
2110*53ee8cc1Swenshuai.xi //for K6 lite: rst demod MCU flow
2111*53ee8cc1Swenshuai.xi INTERN_DVBC_SoftStop();
2112*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x01); // reset DMD_MCU
2113*53ee8cc1Swenshuai.xi //MDrv_SYS_DMD_VD_MBX_WriteReg(0x2002, 0x72); // reset DVB-T
2114*53ee8cc1Swenshuai.xi MsOS_DelayTask(5);
2115*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00 , 0x00); // clear MB_CNTL
2116*53ee8cc1Swenshuai.xi // MDrv_SYS_DMD_VD_MBX_WriteReg(0x2002, 0x52);
2117*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x00);
2118*53ee8cc1Swenshuai.xi MsOS_DelayTask(5);
2119*53ee8cc1Swenshuai.xi
2120*53ee8cc1Swenshuai.xi HAL_SYS_DMD_VD_MBX_DVB_WaitHandShake();
2121*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00 , 0x00);
2122*53ee8cc1Swenshuai.xi
2123*53ee8cc1Swenshuai.xi }
2124*53ee8cc1Swenshuai.xi
2125*53ee8cc1Swenshuai.xi
2126*53ee8cc1Swenshuai.xi //individual initialization
INTERN_DVBC_DMD51_Individual_Initialization(const MS_U8 * u8DMD_DVBC_DSPRegInitExt,MS_U8 u8DMD_DVBC_DSPRegInitSize)2127*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_DMD51_Individual_Initialization(const MS_U8 *u8DMD_DVBC_DSPRegInitExt, MS_U8 u8DMD_DVBC_DSPRegInitSize)
2128*53ee8cc1Swenshuai.xi {
2129*53ee8cc1Swenshuai.xi MS_U8 status = true;
2130*53ee8cc1Swenshuai.xi
2131*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(printf("INTERN_DVBC_DMD51_Individual_Initialization\n"));
2132*53ee8cc1Swenshuai.xi
2133*53ee8cc1Swenshuai.xi #if defined(PWS_ENABLE)
2134*53ee8cc1Swenshuai.xi Mapi_PWS_Stop_VDMCU();
2135*53ee8cc1Swenshuai.xi #endif
2136*53ee8cc1Swenshuai.xi
2137*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(printf("INTERN_DVBC Load DSP...\n"));
2138*53ee8cc1Swenshuai.xi //MsOS_DelayTask(100);
2139*53ee8cc1Swenshuai.xi
2140*53ee8cc1Swenshuai.xi
2141*53ee8cc1Swenshuai.xi /* K6 lite move the load code to initClkgen
2142*53ee8cc1Swenshuai.xi if (INTERN_DVBC_LoadDSPCode() == FALSE)
2143*53ee8cc1Swenshuai.xi {
2144*53ee8cc1Swenshuai.xi printf("DVB-C Load DSP Code Fail\n");
2145*53ee8cc1Swenshuai.xi return FALSE;
2146*53ee8cc1Swenshuai.xi }
2147*53ee8cc1Swenshuai.xi else
2148*53ee8cc1Swenshuai.xi {
2149*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(printf("DVB-C Load DSP Code OK\n"));
2150*53ee8cc1Swenshuai.xi }
2151*53ee8cc1Swenshuai.xi */
2152*53ee8cc1Swenshuai.xi
2153*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_Reset();
2154*53ee8cc1Swenshuai.xi
2155*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_DSPReg_Init(u8DMD_DVBC_DSPRegInitExt, u8DMD_DVBC_DSPRegInitSize);
2156*53ee8cc1Swenshuai.xi
2157*53ee8cc1Swenshuai.xi
2158*53ee8cc1Swenshuai.xi
2159*53ee8cc1Swenshuai.xi return status;
2160*53ee8cc1Swenshuai.xi }
2161*53ee8cc1Swenshuai.xi
2162*53ee8cc1Swenshuai.xi
2163*53ee8cc1Swenshuai.xi
2164*53ee8cc1Swenshuai.xi /***********************************************************************************
2165*53ee8cc1Swenshuai.xi Subject: Power on initialized function
2166*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Power_On_Initialization
2167*53ee8cc1Swenshuai.xi Parmeter:
2168*53ee8cc1Swenshuai.xi Return: MS_BOOL
2169*53ee8cc1Swenshuai.xi Remark:
2170*53ee8cc1Swenshuai.xi ************************************************************************************/
2171*53ee8cc1Swenshuai.xi
INTERN_DVBC_Power_On_Initialization(MS_BOOL bRFAGCTristateEnable,MS_U8 u8ADCIQMode,MS_U8 u8PadSel,MS_BOOL bPGAEnable,MS_U8 u8PGAGain,const MS_U8 * u8DMD_DVBC_DSPRegInitExt,MS_U8 u8DMD_DVBC_DSPRegInitSize)2172*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Power_On_Initialization(MS_BOOL bRFAGCTristateEnable, MS_U8 u8ADCIQMode, MS_U8 u8PadSel, MS_BOOL bPGAEnable, MS_U8 u8PGAGain, const MS_U8 *u8DMD_DVBC_DSPRegInitExt, MS_U8 u8DMD_DVBC_DSPRegInitSize)
2173*53ee8cc1Swenshuai.xi {
2174*53ee8cc1Swenshuai.xi MS_U8 status = true;
2175*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD","INTERN_DVBC_Power_On_Initialization\n"));
2176*53ee8cc1Swenshuai.xi
2177*53ee8cc1Swenshuai.xi #if defined(PWS_ENABLE)
2178*53ee8cc1Swenshuai.xi Mapi_PWS_Stop_VDMCU();
2179*53ee8cc1Swenshuai.xi #endif
2180*53ee8cc1Swenshuai.xi
2181*53ee8cc1Swenshuai.xi INTERN_DVBC_InitClkgen(bRFAGCTristateEnable);
2182*53ee8cc1Swenshuai.xi HAL_DMD_ADC_IQ_Switch(u8ADCIQMode, u8PadSel, bPGAEnable, u8PGAGain);
2183*53ee8cc1Swenshuai.xi //// Firmware download //////////
2184*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD","INTERN_DVBC Load DSP...\n"));
2185*53ee8cc1Swenshuai.xi //MsOS_DelayTask(100);
2186*53ee8cc1Swenshuai.xi
2187*53ee8cc1Swenshuai.xi //if (HAL_DMD_RIU_ReadByte(0x101E3E) != 0x04) // DVBT = BIT1 -> 0x02
2188*53ee8cc1Swenshuai.xi {
2189*53ee8cc1Swenshuai.xi if (INTERN_DVBC_LoadDSPCode() == FALSE)
2190*53ee8cc1Swenshuai.xi {
2191*53ee8cc1Swenshuai.xi ULOGD("DEMOD","DVB-C Load DSP Code Fail\n");
2192*53ee8cc1Swenshuai.xi return FALSE;
2193*53ee8cc1Swenshuai.xi }
2194*53ee8cc1Swenshuai.xi else
2195*53ee8cc1Swenshuai.xi {
2196*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD","DVB-C Load DSP Code OK\n"));
2197*53ee8cc1Swenshuai.xi }
2198*53ee8cc1Swenshuai.xi }
2199*53ee8cc1Swenshuai.xi
2200*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_Reset();
2201*53ee8cc1Swenshuai.xi
2202*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_DSPReg_Init(u8DMD_DVBC_DSPRegInitExt, u8DMD_DVBC_DSPRegInitSize);
2203*53ee8cc1Swenshuai.xi
2204*53ee8cc1Swenshuai.xi return status;
2205*53ee8cc1Swenshuai.xi }
2206*53ee8cc1Swenshuai.xi /************************************************************************************************
2207*53ee8cc1Swenshuai.xi Subject: Driving control
2208*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Driving_Control
2209*53ee8cc1Swenshuai.xi Parmeter: bInversionEnable : TRUE For High
2210*53ee8cc1Swenshuai.xi Return: void
2211*53ee8cc1Swenshuai.xi Remark:
2212*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBC_Driving_Control(MS_BOOL bEnable)2213*53ee8cc1Swenshuai.xi void INTERN_DVBC_Driving_Control(MS_BOOL bEnable)
2214*53ee8cc1Swenshuai.xi {
2215*53ee8cc1Swenshuai.xi MS_U8 u8Temp;
2216*53ee8cc1Swenshuai.xi
2217*53ee8cc1Swenshuai.xi u8Temp = HAL_DMD_RIU_ReadByte(0x101E10);
2218*53ee8cc1Swenshuai.xi
2219*53ee8cc1Swenshuai.xi if (bEnable)
2220*53ee8cc1Swenshuai.xi {
2221*53ee8cc1Swenshuai.xi u8Temp = u8Temp | 0x01; //bit0: clk, bit1~8:data , bit9: sync, bit10:valid
2222*53ee8cc1Swenshuai.xi }
2223*53ee8cc1Swenshuai.xi else
2224*53ee8cc1Swenshuai.xi {
2225*53ee8cc1Swenshuai.xi u8Temp = u8Temp & (~0x01);
2226*53ee8cc1Swenshuai.xi }
2227*53ee8cc1Swenshuai.xi
2228*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD","---> INTERN_DVBC_Driving_Control(Bit0) = 0x%x \n",u8Temp));
2229*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101E10, u8Temp);
2230*53ee8cc1Swenshuai.xi }
2231*53ee8cc1Swenshuai.xi /************************************************************************************************
2232*53ee8cc1Swenshuai.xi Subject: Clk Inversion control
2233*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Clk_Inversion_Control
2234*53ee8cc1Swenshuai.xi Parmeter: bInversionEnable : TRUE For Inversion Action
2235*53ee8cc1Swenshuai.xi Return: void
2236*53ee8cc1Swenshuai.xi Remark:
2237*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBC_Clk_Inversion_Control(MS_BOOL bInversionEnable)2238*53ee8cc1Swenshuai.xi void INTERN_DVBC_Clk_Inversion_Control(MS_BOOL bInversionEnable)
2239*53ee8cc1Swenshuai.xi {
2240*53ee8cc1Swenshuai.xi MS_U8 u8Temp;
2241*53ee8cc1Swenshuai.xi
2242*53ee8cc1Swenshuai.xi u8Temp = HAL_DMD_RIU_ReadByte(0x103301);
2243*53ee8cc1Swenshuai.xi
2244*53ee8cc1Swenshuai.xi if (bInversionEnable)
2245*53ee8cc1Swenshuai.xi {
2246*53ee8cc1Swenshuai.xi u8Temp = u8Temp | 0x02; //bit 9: clk inv
2247*53ee8cc1Swenshuai.xi }
2248*53ee8cc1Swenshuai.xi else
2249*53ee8cc1Swenshuai.xi {
2250*53ee8cc1Swenshuai.xi u8Temp = u8Temp & (~0x02);
2251*53ee8cc1Swenshuai.xi }
2252*53ee8cc1Swenshuai.xi
2253*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD","---> Inversion(Bit9) = 0x%x \n",u8Temp));
2254*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301, u8Temp);
2255*53ee8cc1Swenshuai.xi }
2256*53ee8cc1Swenshuai.xi /************************************************************************************************
2257*53ee8cc1Swenshuai.xi Subject: Transport stream serial/parallel control
2258*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Serial_Control
2259*53ee8cc1Swenshuai.xi Parmeter: bEnable : TRUE For serial
2260*53ee8cc1Swenshuai.xi Return: MS_BOOL :
2261*53ee8cc1Swenshuai.xi Remark:
2262*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBC_Serial_Control(MS_BOOL bEnable,MS_U8 u8TSClk)2263*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Serial_Control(MS_BOOL bEnable, MS_U8 u8TSClk)
2264*53ee8cc1Swenshuai.xi {
2265*53ee8cc1Swenshuai.xi MS_U8 status = true;
2266*53ee8cc1Swenshuai.xi return status;
2267*53ee8cc1Swenshuai.xi
2268*53ee8cc1Swenshuai.xi
2269*53ee8cc1Swenshuai.xi }
2270*53ee8cc1Swenshuai.xi
2271*53ee8cc1Swenshuai.xi /************************************************************************************************
2272*53ee8cc1Swenshuai.xi Subject: TS1 output control
2273*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_PAD_TS1_Enable
2274*53ee8cc1Swenshuai.xi Parmeter: flag : TRUE For Turn on TS1, FALSE For Turn off TS1
2275*53ee8cc1Swenshuai.xi Return: void
2276*53ee8cc1Swenshuai.xi Remark:
2277*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBC_PAD_TS1_Enable(MS_BOOL flag)2278*53ee8cc1Swenshuai.xi void INTERN_DVBC_PAD_TS1_Enable(MS_BOOL flag)
2279*53ee8cc1Swenshuai.xi {
2280*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD"," @INTERN_DVBC_TS1_Enable... \n"));
2281*53ee8cc1Swenshuai.xi
2282*53ee8cc1Swenshuai.xi if(flag) // PAD_TS1 Enable TS CLK PAD
2283*53ee8cc1Swenshuai.xi {
2284*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","=== TS1_Enable ===\n");
2285*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)|0x10); //For T3
2286*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)|0x18); //For T4
2287*53ee8cc1Swenshuai.xi //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)|0x11); //For T8
2288*53ee8cc1Swenshuai.xi }
2289*53ee8cc1Swenshuai.xi else // PAD_TS1 Disable TS CLK PAD
2290*53ee8cc1Swenshuai.xi {
2291*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","=== TS1_Disable ===\n");
2292*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)&0xEF); //For T3
2293*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)&0xE3); //For T4
2294*53ee8cc1Swenshuai.xi //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)&0xC0); //For T8
2295*53ee8cc1Swenshuai.xi }
2296*53ee8cc1Swenshuai.xi }
2297*53ee8cc1Swenshuai.xi
2298*53ee8cc1Swenshuai.xi /************************************************************************************************
2299*53ee8cc1Swenshuai.xi Subject: channel change config
2300*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Config
2301*53ee8cc1Swenshuai.xi Parmeter: BW: bandwidth
2302*53ee8cc1Swenshuai.xi Return: MS_BOOL :
2303*53ee8cc1Swenshuai.xi Remark:
2304*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBC_Config(MS_U16 u16SymbolRate,DMD_DVBC_MODULATION_TYPE eQamMode,MS_U32 u32IFFreq,MS_BOOL bSpecInv,MS_BOOL bSerialTS,MS_U8 u8TSClk,MS_U16 * pu16_symbol_rate_list,MS_U8 u8_symbol_rate_list_num)2305*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Config(MS_U16 u16SymbolRate, DMD_DVBC_MODULATION_TYPE eQamMode, MS_U32 u32IFFreq, MS_BOOL bSpecInv, MS_BOOL bSerialTS, MS_U8 u8TSClk, MS_U16 *pu16_symbol_rate_list,MS_U8 u8_symbol_rate_list_num)
2306*53ee8cc1Swenshuai.xi {
2307*53ee8cc1Swenshuai.xi
2308*53ee8cc1Swenshuai.xi MS_U8 status = true;
2309*53ee8cc1Swenshuai.xi MS_U8 reg_symrate_l, reg_symrate_h;
2310*53ee8cc1Swenshuai.xi //MS_U16 u16Fc = 0;
2311*53ee8cc1Swenshuai.xi // force
2312*53ee8cc1Swenshuai.xi // u16SymbolRate = 0;
2313*53ee8cc1Swenshuai.xi // eQamMode = DMD_DVBC_QAMAUTO;
2314*53ee8cc1Swenshuai.xi
2315*53ee8cc1Swenshuai.xi pu16_symbol_rate_list = pu16_symbol_rate_list;
2316*53ee8cc1Swenshuai.xi u8_symbol_rate_list_num = u8_symbol_rate_list_num;
2317*53ee8cc1Swenshuai.xi
2318*53ee8cc1Swenshuai.xi //DBG_INTERN_DVBC(ULOGD("DEMOD"," @INTERN_DVBC_config, SR=%d, QAM=%d, u32IFFreq=%ld, bSpecInv=%d, bSerialTS=%d, u8TSClk=%d\n",u16SymbolRate,eQamMode,u32IFFreq,bSpecInv,bSerialTS, u8TSClk));
2319*53ee8cc1Swenshuai.xi //DBG_INTERN_DVBC_TIME(ULOGD("DEMOD","INTERN_DVBC_Config, t = %ld\n",MsOS_GetSystemTime()));
2320*53ee8cc1Swenshuai.xi
2321*53ee8cc1Swenshuai.xi if (u8TSClk == 0xFF) u8TSClk=0x13;
2322*53ee8cc1Swenshuai.xi
2323*53ee8cc1Swenshuai.xi /*
2324*53ee8cc1Swenshuai.xi switch(u32IFFreq)
2325*53ee8cc1Swenshuai.xi {
2326*53ee8cc1Swenshuai.xi case 36125:
2327*53ee8cc1Swenshuai.xi case 36167:
2328*53ee8cc1Swenshuai.xi case 36000:
2329*53ee8cc1Swenshuai.xi case 6000:
2330*53ee8cc1Swenshuai.xi case 4560:
2331*53ee8cc1Swenshuai.xi //u16Fc = DVBC_FS - u32IFFreq;
2332*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD","Fc freq = %ld\n", DVBC_FS - u32IFFreq));
2333*53ee8cc1Swenshuai.xi break;
2334*53ee8cc1Swenshuai.xi case 44000:
2335*53ee8cc1Swenshuai.xi default:
2336*53ee8cc1Swenshuai.xi ULOGD("DEMOD","IF frequency not supported\n");
2337*53ee8cc1Swenshuai.xi status = false;
2338*53ee8cc1Swenshuai.xi break;
2339*53ee8cc1Swenshuai.xi }
2340*53ee8cc1Swenshuai.xi */
2341*53ee8cc1Swenshuai.xi
2342*53ee8cc1Swenshuai.xi reg_symrate_l = (MS_U8) (u16SymbolRate & 0xff);
2343*53ee8cc1Swenshuai.xi reg_symrate_h = (MS_U8) (u16SymbolRate >> 8);
2344*53ee8cc1Swenshuai.xi
2345*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_Reset();
2346*53ee8cc1Swenshuai.xi
2347*53ee8cc1Swenshuai.xi if (eQamMode == DMD_DVBC_QAMAUTO)
2348*53ee8cc1Swenshuai.xi {
2349*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD","DMD_DVBC_QAMAUTO\n"));
2350*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_OP_AUTO_SCAN_QAM+PARA_TBL_LENGTH*hal_demod_swtich_status, 0x01);
2351*53ee8cc1Swenshuai.xi // give default value.
2352*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_QAM+PARA_TBL_LENGTH*hal_demod_swtich_status, QAM);
2353*53ee8cc1Swenshuai.xi }
2354*53ee8cc1Swenshuai.xi else
2355*53ee8cc1Swenshuai.xi {
2356*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_OP_AUTO_SCAN_QAM+PARA_TBL_LENGTH*hal_demod_swtich_status, 0x00);
2357*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_QAM+PARA_TBL_LENGTH*hal_demod_swtich_status, eQamMode);
2358*53ee8cc1Swenshuai.xi }
2359*53ee8cc1Swenshuai.xi // auto symbol rate enable/disable
2360*53ee8cc1Swenshuai.xi if (u16SymbolRate == 0)
2361*53ee8cc1Swenshuai.xi {
2362*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_OP_AUTO_SCAN_SYM_RATE+PARA_TBL_LENGTH*hal_demod_swtich_status, 0x01);
2363*53ee8cc1Swenshuai.xi }
2364*53ee8cc1Swenshuai.xi else
2365*53ee8cc1Swenshuai.xi {
2366*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_OP_AUTO_SCAN_SYM_RATE+PARA_TBL_LENGTH*hal_demod_swtich_status, 0x00);
2367*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_BW0_L+PARA_TBL_LENGTH*hal_demod_swtich_status, reg_symrate_l);
2368*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_BW0_H+PARA_TBL_LENGTH*hal_demod_swtich_status, reg_symrate_h);
2369*53ee8cc1Swenshuai.xi }
2370*53ee8cc1Swenshuai.xi // TS mode
2371*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_TS_SERIAL+PARA_TBL_LENGTH*hal_demod_swtich_status, bSerialTS? 0x01:0x00);
2372*53ee8cc1Swenshuai.xi
2373*53ee8cc1Swenshuai.xi // IQ Swap
2374*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_IQ_SWAP+PARA_TBL_LENGTH*hal_demod_swtich_status, bSpecInv? 0x01:0x00);
2375*53ee8cc1Swenshuai.xi
2376*53ee8cc1Swenshuai.xi // Fc
2377*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_FC_L+PARA_TBL_LENGTH*hal_demod_swtich_status, (abs(DVBC_FS-u32IFFreq))&0xff);
2378*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_FC_H+PARA_TBL_LENGTH*hal_demod_swtich_status, (abs((DVBC_FS-u32IFFreq))>>8)&0xff);
2379*53ee8cc1Swenshuai.xi // Lif
2380*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_OP_LIF_EN+PARA_TBL_LENGTH*hal_demod_swtich_status, (u32IFFreq < 10000) ? 1 : 0);
2381*53ee8cc1Swenshuai.xi // Fif
2382*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_FIF_L+PARA_TBL_LENGTH*hal_demod_swtich_status, (u32IFFreq)&0xff);
2383*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_DVBC_CFG_FIF_H+PARA_TBL_LENGTH*hal_demod_swtich_status, (u32IFFreq>>8)&0xff);
2384*53ee8cc1Swenshuai.xi
2385*53ee8cc1Swenshuai.xi
2386*53ee8cc1Swenshuai.xi //// INTERN_DVBC system init: DVB-C //////////
2387*53ee8cc1Swenshuai.xi // gsCmdPacketDVBC.cmd_code = CMD_SYSTEM_INIT;
2388*53ee8cc1Swenshuai.xi
2389*53ee8cc1Swenshuai.xi // gsCmdPacketDVBC.param[0] = E_SYS_DVBC;
2390*53ee8cc1Swenshuai.xi // status &= INTERN_DVBC_Cmd_Packet_Send(&gsCmdPacketDVBC, 1);
2391*53ee8cc1Swenshuai.xi
2392*53ee8cc1Swenshuai.xi #if (INTERN_DVBC_INTERNAL_DEBUG == 1)
2393*53ee8cc1Swenshuai.xi INTERN_DVBC_Show_Demod_Version();
2394*53ee8cc1Swenshuai.xi #endif
2395*53ee8cc1Swenshuai.xi
2396*53ee8cc1Swenshuai.xi #ifdef UFO_DEMOD_DVBC_SUPPORT_DMD_INT
2397*53ee8cc1Swenshuai.xi MsOS_EnableInterrupt(E_INT_FIQ_DMDMCU2HK);
2398*53ee8cc1Swenshuai.xi #endif
2399*53ee8cc1Swenshuai.xi
2400*53ee8cc1Swenshuai.xi return status;
2401*53ee8cc1Swenshuai.xi }
2402*53ee8cc1Swenshuai.xi /************************************************************************************************
2403*53ee8cc1Swenshuai.xi Subject: enable hw to lock channel
2404*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Active
2405*53ee8cc1Swenshuai.xi Parmeter: bEnable
2406*53ee8cc1Swenshuai.xi Return: MS_BOOL
2407*53ee8cc1Swenshuai.xi Remark:
2408*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBC_Active(MS_BOOL bEnable)2409*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Active(MS_BOOL bEnable)
2410*53ee8cc1Swenshuai.xi {
2411*53ee8cc1Swenshuai.xi MS_U8 status = true;
2412*53ee8cc1Swenshuai.xi MS_U8 reg_val=0;
2413*53ee8cc1Swenshuai.xi MS_U8 reg_frz = 0, reg_frza = 0;
2414*53ee8cc1Swenshuai.xi MS_U16 i;
2415*53ee8cc1Swenshuai.xi
2416*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD"," @INTERN_DVBC_active\n"));
2417*53ee8cc1Swenshuai.xi
2418*53ee8cc1Swenshuai.xi //// INTERN_DVBC Finite State Machine on/off //////////
2419*53ee8cc1Swenshuai.xi #if 0 //for k6-lite
2420*53ee8cc1Swenshuai.xi
2421*53ee8cc1Swenshuai.xi #if 0
2422*53ee8cc1Swenshuai.xi gsCmdPacketDVBC.cmd_code = CMD_FSM_CTRL;
2423*53ee8cc1Swenshuai.xi
2424*53ee8cc1Swenshuai.xi gsCmdPacketDVBC.param[0] = (MS_U8)bEnable;
2425*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_Cmd_Packet_Send(&gsCmdPacketDVBC, 1);
2426*53ee8cc1Swenshuai.xi #else
2427*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x112600 + (0x0e)*2, 0x01); // FSM_EN
2428*53ee8cc1Swenshuai.xi #endif
2429*53ee8cc1Swenshuai.xi
2430*53ee8cc1Swenshuai.xi #endif
2431*53ee8cc1Swenshuai.xi
2432*53ee8cc1Swenshuai.xi #if (1)//vesion check here
2433*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_DVBC_PARAM_VERSION, ®_frz);
2434*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD","##########DVBC------>(Driver) = 0x%x #########\n", reg_frz));
2435*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_DVBC_OP_RFAGC_EN, ®_frza);
2436*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD","##########DVBC------>(FW) = 0x%x #########\n", reg_frza));
2437*53ee8cc1Swenshuai.xi if (reg_frz < reg_frza)
2438*53ee8cc1Swenshuai.xi {
2439*53ee8cc1Swenshuai.xi for(i=0;i<=100;i++)
2440*53ee8cc1Swenshuai.xi printf("##########--------->Abnormal case, please update demod utopia driver version!!! #########\n");
2441*53ee8cc1Swenshuai.xi
2442*53ee8cc1Swenshuai.xi }
2443*53ee8cc1Swenshuai.xi else{
2444*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD","##########--------->Normal case! #########\n"));
2445*53ee8cc1Swenshuai.xi }
2446*53ee8cc1Swenshuai.xi #endif
2447*53ee8cc1Swenshuai.xi
2448*53ee8cc1Swenshuai.xi //modified for k6-lite
2449*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x102300 + (0x0e)*2, 0x01); // the mailbox bank in K6-lite is 0x1023 FSM_EN
2450*53ee8cc1Swenshuai.xi
2451*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(DEMOD_ACTIVE_REG,®_val );
2452*53ee8cc1Swenshuai.xi reg_val|=(0x01<<hal_demod_swtich_status);
2453*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DEMOD_ACTIVE_REG,reg_val);
2454*53ee8cc1Swenshuai.xi
2455*53ee8cc1Swenshuai.xi bDMD_DVBC_NoChannelDetectedWithRFPower = FALSE;
2456*53ee8cc1Swenshuai.xi u32DMD_DVBC_NoChannelTimeAccWithRFPower = 0;
2457*53ee8cc1Swenshuai.xi return status;
2458*53ee8cc1Swenshuai.xi }
2459*53ee8cc1Swenshuai.xi
2460*53ee8cc1Swenshuai.xi #ifdef SUPPORT_ADAPTIVE_TS_CLK
INTERN_DVBC_Adaptive_TS_CLK(MS_U8 demod_index)2461*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Adaptive_TS_CLK(MS_U8 demod_index)
2462*53ee8cc1Swenshuai.xi {
2463*53ee8cc1Swenshuai.xi MS_U8 u8_MB_div_num=0x00;
2464*53ee8cc1Swenshuai.xi MS_U8 u8_clk_source=0x00;
2465*53ee8cc1Swenshuai.xi MS_U8 TS_Clock_Temp;
2466*53ee8cc1Swenshuai.xi MS_U8 TS_DIV_NUMBER_Temp;
2467*53ee8cc1Swenshuai.xi
2468*53ee8cc1Swenshuai.xi
2469*53ee8cc1Swenshuai.xi //===== for multi demods ==================
2470*53ee8cc1Swenshuai.xi MS_U32 REG_MB_div_number=0x00;
2471*53ee8cc1Swenshuai.xi MS_U32 REG_CLK_bank_TS_div_num=0x00;
2472*53ee8cc1Swenshuai.xi //=======================================
2473*53ee8cc1Swenshuai.xi
2474*53ee8cc1Swenshuai.xi switch(demod_index)
2475*53ee8cc1Swenshuai.xi {
2476*53ee8cc1Swenshuai.xi case 0x00://demod A
2477*53ee8cc1Swenshuai.xi REG_MB_div_number=MB_DEMOD_A_TS_DIV;
2478*53ee8cc1Swenshuai.xi REG_CLK_bank_TS_div_num=DMD_CLK_GEN+0x00;
2479*53ee8cc1Swenshuai.xi break;
2480*53ee8cc1Swenshuai.xi
2481*53ee8cc1Swenshuai.xi case 0x01://demod B
2482*53ee8cc1Swenshuai.xi REG_MB_div_number=MB_DEMOD_B_TS_DIV; //checked
2483*53ee8cc1Swenshuai.xi REG_CLK_bank_TS_div_num=DMD_CLK_GEN+0x04*2; //checked
2484*53ee8cc1Swenshuai.xi break;
2485*53ee8cc1Swenshuai.xi default:
2486*53ee8cc1Swenshuai.xi break;
2487*53ee8cc1Swenshuai.xi }
2488*53ee8cc1Swenshuai.xi
2489*53ee8cc1Swenshuai.xi // u8_MB_div_num=[3'b clock source, 5'b divider number]
2490*53ee8cc1Swenshuai.xi u8_MB_div_num = HAL_DMD_RIU_ReadByte(REG_MB_div_number);
2491*53ee8cc1Swenshuai.xi ADAPTIVE_CLOCK_PRINT(printf(" The TS clock: %x\n",u8_MB_div_num));
2492*53ee8cc1Swenshuai.xi ADAPTIVE_CLOCK_PRINT3(printf("CODE FLOW=> INTERN_DVBC_Adaptive_TS_CLK() \n"));
2493*53ee8cc1Swenshuai.xi
2494*53ee8cc1Swenshuai.xi // read the clock source from FW
2495*53ee8cc1Swenshuai.xi u8_clk_source=u8_MB_div_num>>5;
2496*53ee8cc1Swenshuai.xi
2497*53ee8cc1Swenshuai.xi // read the divider number from FW
2498*53ee8cc1Swenshuai.xi u8_MB_div_num=u8_MB_div_num&0x1F;
2499*53ee8cc1Swenshuai.xi ADAPTIVE_CLOCK_PRINT3(printf("FW divider number: %x \n",u8_MB_div_num));
2500*53ee8cc1Swenshuai.xi
2501*53ee8cc1Swenshuai.xi // the divider number of the original TS clock bank
2502*53ee8cc1Swenshuai.xi TS_DIV_NUMBER_Temp=HAL_DMD_RIU_ReadByte(REG_CLK_bank_TS_div_num);
2503*53ee8cc1Swenshuai.xi TS_DIV_NUMBER_Temp=(TS_DIV_NUMBER_Temp&0x1F);
2504*53ee8cc1Swenshuai.xi ADAPTIVE_CLOCK_PRINT3(printf("register DIV number: %x \n",TS_DIV_NUMBER_Temp));
2505*53ee8cc1Swenshuai.xi
2506*53ee8cc1Swenshuai.xi if (TS_DIV_NUMBER_Temp != u8_MB_div_num )
2507*53ee8cc1Swenshuai.xi {
2508*53ee8cc1Swenshuai.xi //reg_atsc_dvb_div_reset =1 ; CLKGEN1
2509*53ee8cc1Swenshuai.xi TS_Clock_Temp=HAL_DMD_RIU_ReadByte(DMD_CLK_GEN+0x02); //clock reset [bit 0]
2510*53ee8cc1Swenshuai.xi TS_Clock_Temp=TS_Clock_Temp|0x01;
2511*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMD_CLK_GEN+0x02,TS_Clock_Temp);
2512*53ee8cc1Swenshuai.xi
2513*53ee8cc1Swenshuai.xi //set TS clock source div 5 (CLK_source=0) //bit4,5,6
2514*53ee8cc1Swenshuai.xi TS_Clock_Temp=HAL_DMD_RIU_ReadByte(DMD_CLK_GEN+0x01); //clock reset [bit 0]
2515*53ee8cc1Swenshuai.xi TS_Clock_Temp &=0x8F;
2516*53ee8cc1Swenshuai.xi TS_Clock_Temp |= (u8_clk_source<<4);
2517*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMD_CLK_GEN+0x01,TS_Clock_Temp);
2518*53ee8cc1Swenshuai.xi
2519*53ee8cc1Swenshuai.xi //set ts clk, REG_BASE[TOP_CKG_DVBTM_TS + 1] = TS_Clock_Set;
2520*53ee8cc1Swenshuai.xi TS_Clock_Temp=HAL_DMD_RIU_ReadByte(REG_CLK_bank_TS_div_num);
2521*53ee8cc1Swenshuai.xi TS_Clock_Temp=(TS_Clock_Temp&0xE0) |u8_MB_div_num ;
2522*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(REG_CLK_bank_TS_div_num,TS_Clock_Temp);
2523*53ee8cc1Swenshuai.xi
2524*53ee8cc1Swenshuai.xi //reg_atsc_dvb_div_reset =0
2525*53ee8cc1Swenshuai.xi TS_Clock_Temp=HAL_DMD_RIU_ReadByte(DMD_CLK_GEN+0x02); //release the reset [bit 0]
2526*53ee8cc1Swenshuai.xi TS_Clock_Temp=(TS_Clock_Temp&0xFE);
2527*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMD_CLK_GEN+0x02,TS_Clock_Temp);
2528*53ee8cc1Swenshuai.xi
2529*53ee8cc1Swenshuai.xi // set ts FIFO
2530*53ee8cc1Swenshuai.xi // reg_RS_BACKEND
2531*53ee8cc1Swenshuai.xi // 0x16 *2 [15:8] reg_dvbt_ts_packet_storage_num=0x15 (extend FIFO)
2532*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(BACKEND_REG_BASE +(BANK_BASE_OFFSET*demod_index)+ (0x16*2+1), 0x15) ;
2533*53ee8cc1Swenshuai.xi
2534*53ee8cc1Swenshuai.xi // enable ts
2535*53ee8cc1Swenshuai.xi // for Kyoto setting
2536*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(DVBTM_REG_BASE +(0x20*2*demod_index)+ (0x20*2), &TS_Clock_Temp) ;
2537*53ee8cc1Swenshuai.xi TS_Clock_Temp=TS_Clock_Temp|0x04;
2538*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(DVBTM_REG_BASE+(0x20*2*demod_index)+(0x20*2), TS_Clock_Temp) ;
2539*53ee8cc1Swenshuai.xi
2540*53ee8cc1Swenshuai.xi
2541*53ee8cc1Swenshuai.xi //debug: re-check ts clock
2542*53ee8cc1Swenshuai.xi TS_Clock_Temp=HAL_DMD_RIU_ReadByte(REG_CLK_bank_TS_div_num);
2543*53ee8cc1Swenshuai.xi TS_Clock_Temp=(TS_Clock_Temp&0x1F) ;
2544*53ee8cc1Swenshuai.xi
2545*53ee8cc1Swenshuai.xi ADAPTIVE_CLOCK_PRINT3(printf("-------------------------------------------------------\n"));
2546*53ee8cc1Swenshuai.xi ADAPTIVE_CLOCK_PRINT3(printf("(TS) System report: %x\n",TS_Clock_Temp));
2547*53ee8cc1Swenshuai.xi
2548*53ee8cc1Swenshuai.xi }
2549*53ee8cc1Swenshuai.xi return TRUE;
2550*53ee8cc1Swenshuai.xi }
2551*53ee8cc1Swenshuai.xi
2552*53ee8cc1Swenshuai.xi
INTERN_DVBC_Locked_Task(MS_U8 u8_demod_index)2553*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Locked_Task(MS_U8 u8_demod_index)
2554*53ee8cc1Swenshuai.xi {
2555*53ee8cc1Swenshuai.xi INTERN_DVBC_Adaptive_TS_CLK(u8_demod_index);
2556*53ee8cc1Swenshuai.xi
2557*53ee8cc1Swenshuai.xi //extension task
2558*53ee8cc1Swenshuai.xi {
2559*53ee8cc1Swenshuai.xi
2560*53ee8cc1Swenshuai.xi }
2561*53ee8cc1Swenshuai.xi
2562*53ee8cc1Swenshuai.xi return TRUE;
2563*53ee8cc1Swenshuai.xi
2564*53ee8cc1Swenshuai.xi }
2565*53ee8cc1Swenshuai.xi #endif
2566*53ee8cc1Swenshuai.xi
2567*53ee8cc1Swenshuai.xi #ifdef UFO_DEMOD_DVBC_SUPPORT_DMD_INT
INTERN_DVBC_DEMOD_INTERRUPT_MONITOR(MS_U8 * pu8IntType)2568*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_DEMOD_INTERRUPT_MONITOR(MS_U8* pu8IntType)
2569*53ee8cc1Swenshuai.xi {
2570*53ee8cc1Swenshuai.xi MS_U8 u8_interrupt_type=0x00;
2571*53ee8cc1Swenshuai.xi // for multi-demods architecture
2572*53ee8cc1Swenshuai.xi MS_U8 u8_demod_index=0x00;
2573*53ee8cc1Swenshuai.xi MS_U8 u8_int_COUNTER_FW_A;
2574*53ee8cc1Swenshuai.xi MS_U8 u8_int_COUNTER_FW_B;
2575*53ee8cc1Swenshuai.xi MS_U8 u8_int_COUNTER_DRIVER_A;
2576*53ee8cc1Swenshuai.xi MS_U8 u8_int_COUNTER_DRIVER_B;
2577*53ee8cc1Swenshuai.xi
2578*53ee8cc1Swenshuai.xi MS_U8 u8_update_A;
2579*53ee8cc1Swenshuai.xi MS_U8 u8_update_B;
2580*53ee8cc1Swenshuai.xi
2581*53ee8cc1Swenshuai.xi ADAPTIVE_CLOCK_PRINT3(printf("====================================================== \n"));
2582*53ee8cc1Swenshuai.xi ADAPTIVE_CLOCK_PRINT3(printf("Function: INTERN_DVBC_DEMOD_INTERRUPT_MONITOR() \n"));
2583*53ee8cc1Swenshuai.xi ADAPTIVE_CLOCK_PRINT3(printf("======================================================\n"));
2584*53ee8cc1Swenshuai.xi
2585*53ee8cc1Swenshuai.xi u8_int_COUNTER_FW_A= HAL_DMD_RIU_ReadByte(MB_DEMOD_A_FW_CNT); //interrupt_counter of demod A in FW
2586*53ee8cc1Swenshuai.xi u8_int_COUNTER_FW_B= HAL_DMD_RIU_ReadByte(MB_DEMOD_B_FW_CNT); //interrupt_counter of demod B in FW
2587*53ee8cc1Swenshuai.xi u8_int_COUNTER_DRIVER_A= HAL_DMD_RIU_ReadByte(MB_DEMOD_A_DRV_CNT); //interrupt_counter of demod A in driver
2588*53ee8cc1Swenshuai.xi u8_int_COUNTER_DRIVER_B= HAL_DMD_RIU_ReadByte(MB_DEMOD_B_DRV_CNT); //interrupt_counter of demod B in driver
2589*53ee8cc1Swenshuai.xi ADAPTIVE_CLOCK_PRINT3(printf("Demod counter of A=%d \n",u8_int_COUNTER_FW_A));
2590*53ee8cc1Swenshuai.xi ADAPTIVE_CLOCK_PRINT3(printf("Demod counter of B=%d \n",u8_int_COUNTER_FW_B));
2591*53ee8cc1Swenshuai.xi ADAPTIVE_CLOCK_PRINT3(printf("Driver counter A=%d \n",u8_int_COUNTER_DRIVER_A));
2592*53ee8cc1Swenshuai.xi ADAPTIVE_CLOCK_PRINT3(printf("Driver counter B=%d \n",u8_int_COUNTER_DRIVER_B));
2593*53ee8cc1Swenshuai.xi
2594*53ee8cc1Swenshuai.xi if( (u8_int_COUNTER_DRIVER_A != u8_int_COUNTER_FW_A))
2595*53ee8cc1Swenshuai.xi {
2596*53ee8cc1Swenshuai.xi u8_update_A=1;
2597*53ee8cc1Swenshuai.xi }
2598*53ee8cc1Swenshuai.xi else
2599*53ee8cc1Swenshuai.xi {
2600*53ee8cc1Swenshuai.xi u8_update_A=0;
2601*53ee8cc1Swenshuai.xi }
2602*53ee8cc1Swenshuai.xi
2603*53ee8cc1Swenshuai.xi if (u8_int_COUNTER_DRIVER_B != u8_int_COUNTER_FW_B)
2604*53ee8cc1Swenshuai.xi {
2605*53ee8cc1Swenshuai.xi u8_update_B=1;
2606*53ee8cc1Swenshuai.xi }
2607*53ee8cc1Swenshuai.xi else
2608*53ee8cc1Swenshuai.xi {
2609*53ee8cc1Swenshuai.xi u8_update_B=0;
2610*53ee8cc1Swenshuai.xi }
2611*53ee8cc1Swenshuai.xi
2612*53ee8cc1Swenshuai.xi if ((u8_update_A==1 && u8_update_B==0) ||
2613*53ee8cc1Swenshuai.xi (u8_update_A==1 && u8_update_B==1 && (u8_int_COUNTER_FW_A <= u8_int_COUNTER_FW_B)))
2614*53ee8cc1Swenshuai.xi {
2615*53ee8cc1Swenshuai.xi u8_demod_index=0x00;
2616*53ee8cc1Swenshuai.xi u8_interrupt_type = HAL_DMD_RIU_ReadByte(MB_DEMOD_A_INTERRUPT_CASE) &0x0F;
2617*53ee8cc1Swenshuai.xi ADAPTIVE_CLOCK_PRINT3(printf("DEMOD A: u8_interrupt_type=%d \n",u8_interrupt_type));
2618*53ee8cc1Swenshuai.xi
2619*53ee8cc1Swenshuai.xi if (u8_interrupt_type==0x00) //lock case
2620*53ee8cc1Swenshuai.xi {
2621*53ee8cc1Swenshuai.xi #ifdef SUPPORT_ADAPTIVE_TS_CLK
2622*53ee8cc1Swenshuai.xi INTERN_DVBC_Locked_Task(u8_demod_index);
2623*53ee8cc1Swenshuai.xi #endif
2624*53ee8cc1Swenshuai.xi }
2625*53ee8cc1Swenshuai.xi
2626*53ee8cc1Swenshuai.xi if (u8_interrupt_type==0x01) //unlock case
2627*53ee8cc1Swenshuai.xi {
2628*53ee8cc1Swenshuai.xi
2629*53ee8cc1Swenshuai.xi }
2630*53ee8cc1Swenshuai.xi u8_int_COUNTER_DRIVER_A=u8_int_COUNTER_FW_A;
2631*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MB_DEMOD_A_DRV_CNT,u8_int_COUNTER_DRIVER_A);
2632*53ee8cc1Swenshuai.xi }
2633*53ee8cc1Swenshuai.xi else if( (u8_update_B==1 && u8_update_A==0) ||
2634*53ee8cc1Swenshuai.xi (u8_update_A==1 && u8_update_B==1 && (u8_int_COUNTER_FW_A > u8_int_COUNTER_FW_B)))
2635*53ee8cc1Swenshuai.xi {
2636*53ee8cc1Swenshuai.xi u8_demod_index=0x01;
2637*53ee8cc1Swenshuai.xi u8_interrupt_type = HAL_DMD_RIU_ReadByte(MB_DEMOD_B_INTERRUPT_CASE)&0x0F;
2638*53ee8cc1Swenshuai.xi ADAPTIVE_CLOCK_PRINT3(printf("DEMOD B: u8_interrupt_type=%d \n",u8_interrupt_type));
2639*53ee8cc1Swenshuai.xi
2640*53ee8cc1Swenshuai.xi if (u8_interrupt_type==0x00) //lock case
2641*53ee8cc1Swenshuai.xi {
2642*53ee8cc1Swenshuai.xi #ifdef SUPPORT_ADAPTIVE_TS_CLK
2643*53ee8cc1Swenshuai.xi INTERN_DVBC_Locked_Task(u8_demod_index);
2644*53ee8cc1Swenshuai.xi #endif
2645*53ee8cc1Swenshuai.xi }
2646*53ee8cc1Swenshuai.xi
2647*53ee8cc1Swenshuai.xi if (u8_interrupt_type==0x01) //unlock case
2648*53ee8cc1Swenshuai.xi {
2649*53ee8cc1Swenshuai.xi
2650*53ee8cc1Swenshuai.xi }
2651*53ee8cc1Swenshuai.xi u8_int_COUNTER_DRIVER_B=u8_int_COUNTER_FW_B;
2652*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MB_DEMOD_B_DRV_CNT,u8_int_COUNTER_DRIVER_B);
2653*53ee8cc1Swenshuai.xi }
2654*53ee8cc1Swenshuai.xi else // case 0 E_DEMOD_UNCHANGED
2655*53ee8cc1Swenshuai.xi {
2656*53ee8cc1Swenshuai.xi
2657*53ee8cc1Swenshuai.xi }
2658*53ee8cc1Swenshuai.xi
2659*53ee8cc1Swenshuai.xi *pu8IntType = ((u8_demod_index & 0x0F) << 4) + ((u8_interrupt_type + 1) & 0x0F);
2660*53ee8cc1Swenshuai.xi
2661*53ee8cc1Swenshuai.xi ADAPTIVE_CLOCK_PRINT3(printf("======================================================\n"));
2662*53ee8cc1Swenshuai.xi ADAPTIVE_CLOCK_PRINT3(printf("DEMOD: %x \n",u8_demod_index));
2663*53ee8cc1Swenshuai.xi ADAPTIVE_CLOCK_PRINT3(printf("interrupt_type: %d (0: unknown, 1: locked, 2: unlocked) \n",(u8_interrupt_type + 1) ));
2664*53ee8cc1Swenshuai.xi ADAPTIVE_CLOCK_PRINT3(printf("======================================================\n"));
2665*53ee8cc1Swenshuai.xi
2666*53ee8cc1Swenshuai.xi return TRUE;
2667*53ee8cc1Swenshuai.xi }
2668*53ee8cc1Swenshuai.xi #endif
2669*53ee8cc1Swenshuai.xi
INTERN_DVBC_GetLock(DMD_DVBC_GETLOCK_TYPE eType,MS_U32 u32CurrRFPowerDbm,MS_U32 u32NoChannelRFPowerDbm,MS_U32 u32TimeInterval)2670*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetLock(DMD_DVBC_GETLOCK_TYPE eType, MS_U32 u32CurrRFPowerDbm, MS_U32 u32NoChannelRFPowerDbm, MS_U32 u32TimeInterval)
2671*53ee8cc1Swenshuai.xi {
2672*53ee8cc1Swenshuai.xi MS_U16 u16Address = 0;
2673*53ee8cc1Swenshuai.xi MS_U8 cData = 0;
2674*53ee8cc1Swenshuai.xi MS_U8 cBitMask = 0;
2675*53ee8cc1Swenshuai.xi #ifdef SUPPORT_ADAPTIVE_TS_CLK
2676*53ee8cc1Swenshuai.xi MS_U8 unlock_indicator=0;
2677*53ee8cc1Swenshuai.xi #endif
2678*53ee8cc1Swenshuai.xi
2679*53ee8cc1Swenshuai.xi if (u32CurrRFPowerDbm < 1000)
2680*53ee8cc1Swenshuai.xi {
2681*53ee8cc1Swenshuai.xi if (eType == DMD_DVBC_GETLOCK_NO_CHANNEL)
2682*53ee8cc1Swenshuai.xi {
2683*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE + 0xE6+BANK_BASE_OFFSET*hal_demod_swtich_status, &cData);
2684*53ee8cc1Swenshuai.xi if (cData > 5)
2685*53ee8cc1Swenshuai.xi {
2686*53ee8cc1Swenshuai.xi bDMD_DVBC_NoChannelDetectedWithRFPower = FALSE;
2687*53ee8cc1Swenshuai.xi u32DMD_DVBC_NoChannelTimeAccWithRFPower = 0;
2688*53ee8cc1Swenshuai.xi }
2689*53ee8cc1Swenshuai.xi else
2690*53ee8cc1Swenshuai.xi {
2691*53ee8cc1Swenshuai.xi if ((u32CurrRFPowerDbm<u32NoChannelRFPowerDbm) && u32DMD_DVBC_NoChannelTimeAccWithRFPower<10000)
2692*53ee8cc1Swenshuai.xi {
2693*53ee8cc1Swenshuai.xi u32DMD_DVBC_NoChannelTimeAccWithRFPower+=u32TimeInterval;
2694*53ee8cc1Swenshuai.xi }
2695*53ee8cc1Swenshuai.xi if (u32DMD_DVBC_NoChannelTimeAccWithRFPower>1500)
2696*53ee8cc1Swenshuai.xi {
2697*53ee8cc1Swenshuai.xi bDMD_DVBC_NoChannelDetectedWithRFPower=1;
2698*53ee8cc1Swenshuai.xi #ifdef MS_DEBUG
2699*53ee8cc1Swenshuai.xi ULOGD("DEMOD","INTERN_DVBC_GetLock:DMD_DVBC_GETLOCK_NO_CHANNEL Detected Detected Detected!!\n");
2700*53ee8cc1Swenshuai.xi #endif
2701*53ee8cc1Swenshuai.xi return TRUE;
2702*53ee8cc1Swenshuai.xi }
2703*53ee8cc1Swenshuai.xi }
2704*53ee8cc1Swenshuai.xi #ifdef MS_DEBUG
2705*53ee8cc1Swenshuai.xi ULOGD("DEMOD","INTERN_DVBC_GetLock:DMD_DVBC_GETLOCK_NO_CHANNEL FSM:%d InputPower:%d Threshold:%d Interval:%ld TimeAcc:%ld NoChannelDetection:%d\n",cData, u32CurrRFPowerDbm, u32NoChannelRFPowerDbm, u32TimeInterval, u32DMD_DVBC_NoChannelTimeAccWithRFPower, bDMD_DVBC_NoChannelDetectedWithRFPower);
2706*53ee8cc1Swenshuai.xi #endif
2707*53ee8cc1Swenshuai.xi }
2708*53ee8cc1Swenshuai.xi }
2709*53ee8cc1Swenshuai.xi
2710*53ee8cc1Swenshuai.xi {
2711*53ee8cc1Swenshuai.xi switch( eType )
2712*53ee8cc1Swenshuai.xi {
2713*53ee8cc1Swenshuai.xi case DMD_DVBC_GETLOCK_FEC_LOCK:
2714*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE + 0xE6+BANK_BASE_OFFSET*hal_demod_swtich_status, &cData);
2715*53ee8cc1Swenshuai.xi #if (INTERN_DVBC_INTERNAL_DEBUG)
2716*53ee8cc1Swenshuai.xi INTERN_DVBC_info();
2717*53ee8cc1Swenshuai.xi #endif
2718*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD"," @INTERN_DVBC_GetLock FSM 0x%x\n",cData));
2719*53ee8cc1Swenshuai.xi
2720*53ee8cc1Swenshuai.xi #ifdef SUPPORT_ADAPTIVE_TS_CLK
2721*53ee8cc1Swenshuai.xi if (hal_demod_swtich_status==0x00)
2722*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(MB_DEMOD_A_UNLOCK_ONCE, &unlock_indicator);
2723*53ee8cc1Swenshuai.xi else
2724*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(MB_DEMOD_B_UNLOCK_ONCE, &unlock_indicator);
2725*53ee8cc1Swenshuai.xi #endif
2726*53ee8cc1Swenshuai.xi
2727*53ee8cc1Swenshuai.xi
2728*53ee8cc1Swenshuai.xi if (cData == 0x0C)
2729*53ee8cc1Swenshuai.xi {
2730*53ee8cc1Swenshuai.xi #ifdef SUPPORT_ADAPTIVE_TS_CLK
2731*53ee8cc1Swenshuai.xi if(g_dvbc_lock == 0 || unlock_indicator==0x01)
2732*53ee8cc1Swenshuai.xi #else
2733*53ee8cc1Swenshuai.xi if(g_dvbc_lock == 0)
2734*53ee8cc1Swenshuai.xi #endif
2735*53ee8cc1Swenshuai.xi {
2736*53ee8cc1Swenshuai.xi g_dvbc_lock = 1;
2737*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD","[T12][DVBC]lock++++\n"));
2738*53ee8cc1Swenshuai.xi #ifdef SUPPORT_ADAPTIVE_TS_CLK
2739*53ee8cc1Swenshuai.xi ADAPTIVE_CLOCK_PRINT3(printf("===================================================================\n"));
2740*53ee8cc1Swenshuai.xi ADAPTIVE_CLOCK_PRINT3(printf("Support adaptive TS CLK in polling mode! \n"));
2741*53ee8cc1Swenshuai.xi ADAPTIVE_CLOCK_PRINT3(printf("===================================================================\n"));
2742*53ee8cc1Swenshuai.xi INTERN_DVBC_Locked_Task(hal_demod_swtich_status);
2743*53ee8cc1Swenshuai.xi if(unlock_indicator==0x01)
2744*53ee8cc1Swenshuai.xi {
2745*53ee8cc1Swenshuai.xi if (hal_demod_swtich_status==0x00)
2746*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(MB_DEMOD_A_UNLOCK_ONCE, 0x00);
2747*53ee8cc1Swenshuai.xi else
2748*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(MB_DEMOD_B_UNLOCK_ONCE, 0x00);
2749*53ee8cc1Swenshuai.xi
2750*53ee8cc1Swenshuai.xi }
2751*53ee8cc1Swenshuai.xi #endif
2752*53ee8cc1Swenshuai.xi }
2753*53ee8cc1Swenshuai.xi return TRUE;
2754*53ee8cc1Swenshuai.xi }
2755*53ee8cc1Swenshuai.xi else
2756*53ee8cc1Swenshuai.xi {
2757*53ee8cc1Swenshuai.xi if(g_dvbc_lock == 1)
2758*53ee8cc1Swenshuai.xi {
2759*53ee8cc1Swenshuai.xi g_dvbc_lock = 0;
2760*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD","[T12][DVBC]unlock----\n"));
2761*53ee8cc1Swenshuai.xi }
2762*53ee8cc1Swenshuai.xi return FALSE;
2763*53ee8cc1Swenshuai.xi }
2764*53ee8cc1Swenshuai.xi break;
2765*53ee8cc1Swenshuai.xi
2766*53ee8cc1Swenshuai.xi case DMD_DVBC_GETLOCK_PSYNC_LOCK:
2767*53ee8cc1Swenshuai.xi u16Address = FEC_REG_BASE + 0x2C; //FEC: P-sync Lock,
2768*53ee8cc1Swenshuai.xi cBitMask = BIT(1);
2769*53ee8cc1Swenshuai.xi break;
2770*53ee8cc1Swenshuai.xi
2771*53ee8cc1Swenshuai.xi case DMD_DVBC_GETLOCK_DCR_LOCK:
2772*53ee8cc1Swenshuai.xi u16Address = TDP_REG_BASE + 0x45; //DCR Lock,
2773*53ee8cc1Swenshuai.xi cBitMask = BIT(0);
2774*53ee8cc1Swenshuai.xi break;
2775*53ee8cc1Swenshuai.xi
2776*53ee8cc1Swenshuai.xi case DMD_DVBC_GETLOCK_AGC_LOCK:
2777*53ee8cc1Swenshuai.xi u16Address = TDP_REG_BASE + 0x2F; //AGC Lock,
2778*53ee8cc1Swenshuai.xi cBitMask = BIT(0);
2779*53ee8cc1Swenshuai.xi break;
2780*53ee8cc1Swenshuai.xi
2781*53ee8cc1Swenshuai.xi case DMD_DVBC_GETLOCK_NO_CHANNEL:
2782*53ee8cc1Swenshuai.xi u16Address = TOP_REG_BASE + 0xC3; //no channel,
2783*53ee8cc1Swenshuai.xi cBitMask = BIT(2)|BIT(3)|BIT(4);
2784*53ee8cc1Swenshuai.xi #ifdef MS_DEBUG
2785*53ee8cc1Swenshuai.xi {
2786*53ee8cc1Swenshuai.xi MS_U8 reg_frz=0, FSM=0;
2787*53ee8cc1Swenshuai.xi MS_U16 u16Timer=0;
2788*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE + 0xE0, &FSM);
2789*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(TDF_REG_BASE + 0x16, 0x03);
2790*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDF_REG_BASE + 0x03, ®_frz);
2791*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(TDF_REG_BASE + 0x03, reg_frz | 0x80);
2792*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDF_REG_BASE + 0x19, &cData);
2793*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(TDF_REG_BASE + 0x03, reg_frz);
2794*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(0x20DF, ®_frz);
2795*53ee8cc1Swenshuai.xi u16Timer=(u16Timer<<8)+reg_frz;
2796*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(0x20DE, ®_frz);
2797*53ee8cc1Swenshuai.xi u16Timer=(u16Timer<<8)+reg_frz;
2798*53ee8cc1Swenshuai.xi ULOGD("DEMOD","DMD_DVBC_GETLOCK_NO_CHANNEL %d %d %x\n",FSM,u16Timer,cData);
2799*53ee8cc1Swenshuai.xi }
2800*53ee8cc1Swenshuai.xi #endif
2801*53ee8cc1Swenshuai.xi break;
2802*53ee8cc1Swenshuai.xi
2803*53ee8cc1Swenshuai.xi case DMD_DVBC_GETLOCK_ATV_DETECT:
2804*53ee8cc1Swenshuai.xi u16Address = TOP_REG_BASE + 0xC4; //ATV detection,
2805*53ee8cc1Swenshuai.xi cBitMask = BIT(1); // check atv
2806*53ee8cc1Swenshuai.xi break;
2807*53ee8cc1Swenshuai.xi
2808*53ee8cc1Swenshuai.xi case DMD_DVBC_GETLOCK_TR_LOCK:
2809*53ee8cc1Swenshuai.xi #if 0 // 20111108 temporarily solution
2810*53ee8cc1Swenshuai.xi u16Address = INNC_REG_BASE + 0x0A*2 + 1; //TR lock indicator,
2811*53ee8cc1Swenshuai.xi cBitMask = BIT(4);
2812*53ee8cc1Swenshuai.xi break;
2813*53ee8cc1Swenshuai.xi #endif
2814*53ee8cc1Swenshuai.xi case DMD_DVBC_GETLOCK_TR_EVER_LOCK:
2815*53ee8cc1Swenshuai.xi u16Address = TOP_REG_BASE + 0xC4; //TR lock indicator,
2816*53ee8cc1Swenshuai.xi cBitMask = BIT(4);
2817*53ee8cc1Swenshuai.xi break;
2818*53ee8cc1Swenshuai.xi
2819*53ee8cc1Swenshuai.xi default:
2820*53ee8cc1Swenshuai.xi return FALSE;
2821*53ee8cc1Swenshuai.xi }
2822*53ee8cc1Swenshuai.xi
2823*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(u16Address+BANK_BASE_OFFSET*hal_demod_swtich_status, &cData) == FALSE)
2824*53ee8cc1Swenshuai.xi return FALSE;
2825*53ee8cc1Swenshuai.xi
2826*53ee8cc1Swenshuai.xi if ((cData & cBitMask) != 0)
2827*53ee8cc1Swenshuai.xi {
2828*53ee8cc1Swenshuai.xi return TRUE;
2829*53ee8cc1Swenshuai.xi }
2830*53ee8cc1Swenshuai.xi
2831*53ee8cc1Swenshuai.xi return FALSE;
2832*53ee8cc1Swenshuai.xi }
2833*53ee8cc1Swenshuai.xi
2834*53ee8cc1Swenshuai.xi return FALSE;
2835*53ee8cc1Swenshuai.xi }
2836*53ee8cc1Swenshuai.xi
2837*53ee8cc1Swenshuai.xi /****************************************************************************
2838*53ee8cc1Swenshuai.xi Subject: To get the Post viterbi BER
2839*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_GetPostViterbiBer
2840*53ee8cc1Swenshuai.xi Parmeter: Quility
2841*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
2842*53ee8cc1Swenshuai.xi E_RESULT_FAILURE =>Read I2C fail, INTERN_DVBC_VIT_STATUS_NG
2843*53ee8cc1Swenshuai.xi Remark: For the Performance issue, here we just return the Post Value.(Not BER)
2844*53ee8cc1Swenshuai.xi We will not read the Period, and have the "/256/8"
2845*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBC_GetPostViterbiBer(MS_U32 * BitErr_reg,MS_U16 * BitErrPeriod_reg)2846*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetPostViterbiBer(MS_U32 *BitErr_reg, MS_U16 *BitErrPeriod_reg)
2847*53ee8cc1Swenshuai.xi {
2848*53ee8cc1Swenshuai.xi MS_BOOL status = true;
2849*53ee8cc1Swenshuai.xi MS_U8 reg = 0, reg_frz = 0;
2850*53ee8cc1Swenshuai.xi //MS_U16 BitErrPeriod;
2851*53ee8cc1Swenshuai.xi //MS_U32 BitErr;
2852*53ee8cc1Swenshuai.xi //MS_U16 PktErr;
2853*53ee8cc1Swenshuai.xi
2854*53ee8cc1Swenshuai.xi /////////// Post-Viterbi BER /////////////
2855*53ee8cc1Swenshuai.xi
2856*53ee8cc1Swenshuai.xi // bank 1f 0x03 [1:0] reg_bit_err_num_freeze
2857*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE+0x32+BANK_BASE_OFFSET*hal_demod_swtich_status, ®_frz);
2858*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FEC_REG_BASE+0x32+BANK_BASE_OFFSET*hal_demod_swtich_status, reg_frz|0x80);
2859*53ee8cc1Swenshuai.xi
2860*53ee8cc1Swenshuai.xi // bank 1f 0x46 [7:0] reg_bit_err_sblprd_7_0
2861*53ee8cc1Swenshuai.xi // 0x47 [15:8] reg_bit_err_sblprd_15_8
2862*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE+0x31+BANK_BASE_OFFSET*hal_demod_swtich_status, ®);
2863*53ee8cc1Swenshuai.xi *BitErrPeriod_reg = reg;
2864*53ee8cc1Swenshuai.xi
2865*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE+0x30+BANK_BASE_OFFSET*hal_demod_swtich_status, ®);
2866*53ee8cc1Swenshuai.xi *BitErrPeriod_reg = ((*BitErrPeriod_reg) << 8)|reg;
2867*53ee8cc1Swenshuai.xi
2868*53ee8cc1Swenshuai.xi // bank 1f 0x6a [7:0] reg_bit_err_num_7_0
2869*53ee8cc1Swenshuai.xi // 0x6b [15:8] reg_bit_err_num_15_8
2870*53ee8cc1Swenshuai.xi // bank 1f 0x6c [7:0] reg_bit_err_num_23_16
2871*53ee8cc1Swenshuai.xi // 0x6d [15:8] reg_bit_err_num_31_24
2872*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE+0x3d+BANK_BASE_OFFSET*hal_demod_swtich_status, ®);
2873*53ee8cc1Swenshuai.xi *BitErr_reg = reg;
2874*53ee8cc1Swenshuai.xi
2875*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE+0x3c+BANK_BASE_OFFSET*hal_demod_swtich_status, ®);
2876*53ee8cc1Swenshuai.xi *BitErr_reg = ((*BitErr_reg) << 8)|reg;
2877*53ee8cc1Swenshuai.xi
2878*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE+0x3b+BANK_BASE_OFFSET*hal_demod_swtich_status, ®);
2879*53ee8cc1Swenshuai.xi *BitErr_reg = ((*BitErr_reg) << 8)|reg;
2880*53ee8cc1Swenshuai.xi
2881*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE+0x3a+BANK_BASE_OFFSET*hal_demod_swtich_status, ®);
2882*53ee8cc1Swenshuai.xi *BitErr_reg = ((*BitErr_reg) << 8)|reg;
2883*53ee8cc1Swenshuai.xi
2884*53ee8cc1Swenshuai.xi
2885*53ee8cc1Swenshuai.xi //INTERN_DVBC_GetPacketErr(&PktErr);
2886*53ee8cc1Swenshuai.xi
2887*53ee8cc1Swenshuai.xi // bank 1f 0x03 [1:0] reg_bit_err_num_freeze
2888*53ee8cc1Swenshuai.xi reg_frz=reg_frz&(~0x80);
2889*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FEC_REG_BASE+0x32+BANK_BASE_OFFSET*hal_demod_swtich_status, reg_frz);
2890*53ee8cc1Swenshuai.xi /*
2891*53ee8cc1Swenshuai.xi if (BitErrPeriod == 0 ) //protect 0
2892*53ee8cc1Swenshuai.xi BitErrPeriod = 1;
2893*53ee8cc1Swenshuai.xi
2894*53ee8cc1Swenshuai.xi if (BitErr <=0 )
2895*53ee8cc1Swenshuai.xi *ber = 0.5f / ((float)BitErrPeriod*128*188*8);
2896*53ee8cc1Swenshuai.xi else
2897*53ee8cc1Swenshuai.xi *ber = (float)BitErr / ((float)BitErrPeriod*128*188*8);
2898*53ee8cc1Swenshuai.xi
2899*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL_DVBC(ULOGD("DEMOD","INTERN_DVBC PostVitBER = %8.3e \n ", *ber));
2900*53ee8cc1Swenshuai.xi */
2901*53ee8cc1Swenshuai.xi return status;
2902*53ee8cc1Swenshuai.xi }
2903*53ee8cc1Swenshuai.xi
2904*53ee8cc1Swenshuai.xi /****************************************************************************
2905*53ee8cc1Swenshuai.xi Subject: To get the Packet error
2906*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_GetPacketErr
2907*53ee8cc1Swenshuai.xi Parmeter: pktErr
2908*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
2909*53ee8cc1Swenshuai.xi E_RESULT_FAILURE =>Read I2C fail, INTERN_DVBT_VIT_STATUS_NG
2910*53ee8cc1Swenshuai.xi Remark: For the Performance issue, here we just return the Post Value.(Not BER)
2911*53ee8cc1Swenshuai.xi We will not read the Period, and have the "/256/8"
2912*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBC_GetPacketErr(MS_U16 * pktErr)2913*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetPacketErr(MS_U16 *pktErr)
2914*53ee8cc1Swenshuai.xi {
2915*53ee8cc1Swenshuai.xi MS_BOOL status = true;
2916*53ee8cc1Swenshuai.xi MS_U8 reg = 0, reg_frz = 0;
2917*53ee8cc1Swenshuai.xi MS_U16 PktErr;
2918*53ee8cc1Swenshuai.xi
2919*53ee8cc1Swenshuai.xi // bank 28 0x19 [7] reg_bit_err_num_freeze
2920*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE+0x32+BANK_BASE_OFFSET*hal_demod_swtich_status, ®_frz);
2921*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FEC_REG_BASE+0x32+BANK_BASE_OFFSET*hal_demod_swtich_status, reg_frz|0x80);
2922*53ee8cc1Swenshuai.xi
2923*53ee8cc1Swenshuai.xi // bank 28 0x1f [7:0] reg_uncrt_pkt_num_7_0
2924*53ee8cc1Swenshuai.xi // 0x1f [15:8] reg_uncrt_pkt_num_15_8
2925*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE+0x3f +BANK_BASE_OFFSET*hal_demod_swtich_status, ®);
2926*53ee8cc1Swenshuai.xi PktErr = reg;
2927*53ee8cc1Swenshuai.xi
2928*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FEC_REG_BASE+0x3E +(BANK_BASE_OFFSET*hal_demod_swtich_status), ®);
2929*53ee8cc1Swenshuai.xi PktErr = (PktErr << 8)|reg;
2930*53ee8cc1Swenshuai.xi
2931*53ee8cc1Swenshuai.xi // bank 1f 0x03 [1:0] reg_bit_err_num_freeze
2932*53ee8cc1Swenshuai.xi reg_frz=reg_frz&(~0x80);
2933*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FEC_REG_BASE+0x32+BANK_BASE_OFFSET*hal_demod_swtich_status, reg_frz);
2934*53ee8cc1Swenshuai.xi
2935*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL_DVBC(ULOGD("DEMOD","INTERN_DVBC PktErr = %d \n ", (int)PktErr));
2936*53ee8cc1Swenshuai.xi
2937*53ee8cc1Swenshuai.xi *pktErr = PktErr;
2938*53ee8cc1Swenshuai.xi
2939*53ee8cc1Swenshuai.xi return status;
2940*53ee8cc1Swenshuai.xi }
2941*53ee8cc1Swenshuai.xi
2942*53ee8cc1Swenshuai.xi
2943*53ee8cc1Swenshuai.xi /****************************************************************************
2944*53ee8cc1Swenshuai.xi Subject: Read the signal to noise ratio (SNR)
2945*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_GetSNR
2946*53ee8cc1Swenshuai.xi Parmeter: None
2947*53ee8cc1Swenshuai.xi Return: -1 mean I2C fail, otherwise I2C success then return SNR value
2948*53ee8cc1Swenshuai.xi Remark:
2949*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBC_GetSNR(MS_U16 * snr_reg)2950*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetSNR(MS_U16 *snr_reg)
2951*53ee8cc1Swenshuai.xi {
2952*53ee8cc1Swenshuai.xi MS_BOOL status = true;
2953*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0; //reg_frz = 0;
2954*53ee8cc1Swenshuai.xi // MS_U8 freeze = 0;
2955*53ee8cc1Swenshuai.xi //MS_U16 noisepower = 0;
2956*53ee8cc1Swenshuai.xi
2957*53ee8cc1Swenshuai.xi //if (TRUE == INTERN_DVBC_GetLock(DMD_DVBC_GETLOCK_PSYNC_LOCK, 200.0f, -200.0f, 0) )
2958*53ee8cc1Swenshuai.xi if (TRUE == INTERN_DVBC_GetLock(DMD_DVBC_GETLOCK_PSYNC_LOCK, 200*10, -200*10, 0) )
2959*53ee8cc1Swenshuai.xi {
2960*53ee8cc1Swenshuai.xi // bank 2c 0x3d [0] reg_bit_err_num_freeze
2961*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(EQE_REG_BASE + 0x3a+BANK_BASE_OFFSET*hal_demod_swtich_status, 0x20);
2962*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(INNC_REG_BASE + 0x05+BANK_BASE_OFFSET*hal_demod_swtich_status, 0x80);
2963*53ee8cc1Swenshuai.xi // read vk
2964*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x45+BANK_BASE_OFFSET*hal_demod_swtich_status, &u8Data);
2965*53ee8cc1Swenshuai.xi *snr_reg = u8Data;
2966*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x44+BANK_BASE_OFFSET*hal_demod_swtich_status, &u8Data);
2967*53ee8cc1Swenshuai.xi *snr_reg = ((*snr_reg)<<8)|u8Data;
2968*53ee8cc1Swenshuai.xi // bank 2c 0x3d [0] reg_bit_err_num_freeze
2969*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(EQE_REG_BASE + 0x3a+BANK_BASE_OFFSET*hal_demod_swtich_status, 0x00);
2970*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(INNC_REG_BASE + 0x05+BANK_BASE_OFFSET*hal_demod_swtich_status, 0x00);
2971*53ee8cc1Swenshuai.xi //if(noisepower == 0x0000)
2972*53ee8cc1Swenshuai.xi // noisepower = 0x0001;
2973*53ee8cc1Swenshuai.xi if(*snr_reg == 0x0000)
2974*53ee8cc1Swenshuai.xi *snr_reg = 0x0001;
2975*53ee8cc1Swenshuai.xi /*
2976*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX
2977*53ee8cc1Swenshuai.xi *f_snr = 10.0f*log10f(65536.0f/(float)noisepower);
2978*53ee8cc1Swenshuai.xi #else
2979*53ee8cc1Swenshuai.xi *f_snr = 10.0f*Log10Approx(65536.0f/(float)noisepower);
2980*53ee8cc1Swenshuai.xi #endif
2981*53ee8cc1Swenshuai.xi */
2982*53ee8cc1Swenshuai.xi }
2983*53ee8cc1Swenshuai.xi else
2984*53ee8cc1Swenshuai.xi {
2985*53ee8cc1Swenshuai.xi *snr_reg = 0;
2986*53ee8cc1Swenshuai.xi }
2987*53ee8cc1Swenshuai.xi return status;
2988*53ee8cc1Swenshuai.xi
2989*53ee8cc1Swenshuai.xi
2990*53ee8cc1Swenshuai.xi }
2991*53ee8cc1Swenshuai.xi
INTERN_DVBC_GetIFAGC(MS_U8 * ifagc_reg,MS_U8 * ifagc_reg_lsb,MS_U16 * ifagc_err)2992*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetIFAGC(MS_U8 *ifagc_reg, MS_U8 *ifagc_reg_lsb, MS_U16 *ifagc_err)
2993*53ee8cc1Swenshuai.xi {
2994*53ee8cc1Swenshuai.xi MS_BOOL status = true;
2995*53ee8cc1Swenshuai.xi
2996*53ee8cc1Swenshuai.xi MS_U8 reg_tmp = 0, reg_tmp2 =0, reg_frz = 0;
2997*53ee8cc1Swenshuai.xi // bank 5 0x24 [15:0] reg_agc_gain2_out
2998*53ee8cc1Swenshuai.xi // use only high byte value
2999*53ee8cc1Swenshuai.xi
3000*53ee8cc1Swenshuai.xi // select IF gain to read
3001*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDF_REG_BASE+BANK_BASE_OFFSET*hal_demod_swtich_status + 0x22, 0x03);
3002*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDF_REG_BASE +BANK_BASE_OFFSET*hal_demod_swtich_status +0x05, ®_frz);
3003*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDF_REG_BASE +BANK_BASE_OFFSET*hal_demod_swtich_status +0x05, reg_frz | 0x80);
3004*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDF_REG_BASE +BANK_BASE_OFFSET*hal_demod_swtich_status+ 0x25, ®_tmp);
3005*53ee8cc1Swenshuai.xi *ifagc_reg = reg_tmp;
3006*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDF_REG_BASE + BANK_BASE_OFFSET*hal_demod_swtich_status+0x24, ®_tmp);
3007*53ee8cc1Swenshuai.xi *ifagc_reg_lsb = reg_tmp;
3008*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDF_REG_BASE+BANK_BASE_OFFSET*hal_demod_swtich_status + 0x05, reg_frz);
3009*53ee8cc1Swenshuai.xi
3010*53ee8cc1Swenshuai.xi #ifdef MS_DEBUG
3011*53ee8cc1Swenshuai.xi ULOGD("DEMOD","SSI_IFAGC_H = 0x%x 0x%x\n", *ifagc_reg,*ifagc_reg_lsb);
3012*53ee8cc1Swenshuai.xi #endif
3013*53ee8cc1Swenshuai.xi
3014*53ee8cc1Swenshuai.xi
3015*53ee8cc1Swenshuai.xi
3016*53ee8cc1Swenshuai.xi *ifagc_err = 0;
3017*53ee8cc1Swenshuai.xi if(*ifagc_reg == 0xff)
3018*53ee8cc1Swenshuai.xi {
3019*53ee8cc1Swenshuai.xi // bank 5 0x04 [15] reg_tdp_lat
3020*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDF_REG_BASE+BANK_BASE_OFFSET*hal_demod_swtich_status + 0x22, 0x00);
3021*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDF_REG_BASE+BANK_BASE_OFFSET*hal_demod_swtich_status + 0x05, ®_frz);
3022*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDF_REG_BASE+BANK_BASE_OFFSET*hal_demod_swtich_status + 0x05, reg_frz | 0x80);
3023*53ee8cc1Swenshuai.xi
3024*53ee8cc1Swenshuai.xi // bank 5 0x2c [9:0] reg_agc_error
3025*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDF_REG_BASE +BANK_BASE_OFFSET*hal_demod_swtich_status+ 0x25, ®_tmp);
3026*53ee8cc1Swenshuai.xi // if_agc_err = reg_tmp & 0x03;
3027*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDF_REG_BASE + BANK_BASE_OFFSET*hal_demod_swtich_status+0x24, ®_tmp2);
3028*53ee8cc1Swenshuai.xi // if_agc_err = (if_agc_err << 6)|(reg_tmp >> 2);
3029*53ee8cc1Swenshuai.xi
3030*53ee8cc1Swenshuai.xi if(reg_tmp&0x2)
3031*53ee8cc1Swenshuai.xi {
3032*53ee8cc1Swenshuai.xi *ifagc_err = ((((~reg_tmp)&0x03)<<8)|((~reg_tmp2)&0xff)) + 1;
3033*53ee8cc1Swenshuai.xi }
3034*53ee8cc1Swenshuai.xi else
3035*53ee8cc1Swenshuai.xi {
3036*53ee8cc1Swenshuai.xi *ifagc_err = reg_tmp<<8|reg_tmp2;
3037*53ee8cc1Swenshuai.xi }
3038*53ee8cc1Swenshuai.xi
3039*53ee8cc1Swenshuai.xi
3040*53ee8cc1Swenshuai.xi // release latch
3041*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDF_REG_BASE+BANK_BASE_OFFSET*hal_demod_swtich_status + 0x05, reg_frz);
3042*53ee8cc1Swenshuai.xi }
3043*53ee8cc1Swenshuai.xi
3044*53ee8cc1Swenshuai.xi return status;
3045*53ee8cc1Swenshuai.xi }
3046*53ee8cc1Swenshuai.xi
3047*53ee8cc1Swenshuai.xi //waiting mark
3048*53ee8cc1Swenshuai.xi #if(0)
INTERN_DVBC_GetSignalStrength(MS_U16 * strength,const DMD_DVBC_InitData * sDMD_DVBC_InitData,MS_U8 u8SarValue)3049*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetSignalStrength(MS_U16 *strength, const DMD_DVBC_InitData *sDMD_DVBC_InitData, MS_U8 u8SarValue)
3050*53ee8cc1Swenshuai.xi {
3051*53ee8cc1Swenshuai.xi MS_BOOL status = true;
3052*53ee8cc1Swenshuai.xi float ch_power_db=0.0f, ch_power_db_rel=0.0f;
3053*53ee8cc1Swenshuai.xi DMD_DVBC_MODULATION_TYPE Qam_mode;
3054*53ee8cc1Swenshuai.xi
3055*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC_TIME(ULOGD("DEMOD","INTERN_DVBC_GetSignalStrength, t=%ld, RF level=%f, Table=%lx\n",MsOS_GetSystemTime(), fRFPowerDbm, (MS_U32)(sDMD_DVBC_InitData->pTuner_RfagcSsi)));
3056*53ee8cc1Swenshuai.xi
3057*53ee8cc1Swenshuai.xi // if (INTERN_DVBC_Lock(COFDM_TPS_LOCK))
3058*53ee8cc1Swenshuai.xi //if (INTERN_DVBC_Lock(COFDM_AGC_LOCK))
3059*53ee8cc1Swenshuai.xi /* Actually, it's more reasonable, that signal level depended on cable input power level
3060*53ee8cc1Swenshuai.xi * thougth the signal isn't dvb-t signal.
3061*53ee8cc1Swenshuai.xi */
3062*53ee8cc1Swenshuai.xi // use pointer of IFAGC table to identify
3063*53ee8cc1Swenshuai.xi // case 1: RFAGC from SAR, IFAGC controlled by demod
3064*53ee8cc1Swenshuai.xi // case 2: RFAGC from tuner, ,IFAGC controlled by demod
3065*53ee8cc1Swenshuai.xi status=HAL_DMD_GetRFLevel(&ch_power_db, fRFPowerDbm, u8SarValue,
3066*53ee8cc1Swenshuai.xi sDMD_DVBC_InitData->pTuner_RfagcSsi, sDMD_DVBC_InitData->u16Tuner_RfagcSsi_Size,
3067*53ee8cc1Swenshuai.xi sDMD_DVBC_InitData->pTuner_IfagcSsi_HiRef, sDMD_DVBC_InitData->u16Tuner_IfagcSsi_HiRef_Size,
3068*53ee8cc1Swenshuai.xi sDMD_DVBC_InitData->pTuner_IfagcSsi_LoRef, sDMD_DVBC_InitData->u16Tuner_IfagcSsi_LoRef_Size,
3069*53ee8cc1Swenshuai.xi sDMD_DVBC_InitData->pTuner_IfagcErr_HiRef, sDMD_DVBC_InitData->u16Tuner_IfagcErr_HiRef_Size,
3070*53ee8cc1Swenshuai.xi sDMD_DVBC_InitData->pTuner_IfagcErr_LoRef, sDMD_DVBC_InitData->u16Tuner_IfagcErr_LoRef_Size);
3071*53ee8cc1Swenshuai.xi
3072*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_GetCurrentModulationType(&Qam_mode);
3073*53ee8cc1Swenshuai.xi
3074*53ee8cc1Swenshuai.xi if( (MS_U8)Qam_mode <= (MS_U8)DMD_DVBC_QAM256)
3075*53ee8cc1Swenshuai.xi {
3076*53ee8cc1Swenshuai.xi ch_power_db_rel = ch_power_db + intern_dvb_c_qam_ref[(MS_U8)Qam_mode];
3077*53ee8cc1Swenshuai.xi }
3078*53ee8cc1Swenshuai.xi else
3079*53ee8cc1Swenshuai.xi {
3080*53ee8cc1Swenshuai.xi ch_power_db_rel = -100.0f;
3081*53ee8cc1Swenshuai.xi }
3082*53ee8cc1Swenshuai.xi
3083*53ee8cc1Swenshuai.xi if(ch_power_db_rel <= -85.0f)
3084*53ee8cc1Swenshuai.xi {*strength = 0;}
3085*53ee8cc1Swenshuai.xi else if (ch_power_db_rel <= -80.0f)
3086*53ee8cc1Swenshuai.xi {*strength = (MS_U16)(0.0f + (ch_power_db_rel+85.0f)*10.0f/5.0f);}
3087*53ee8cc1Swenshuai.xi else if (ch_power_db_rel <= -75.0f)
3088*53ee8cc1Swenshuai.xi {*strength = (MS_U16)(10.0f + (ch_power_db_rel+80.0f)*20.0f/5.0f);}
3089*53ee8cc1Swenshuai.xi else if (ch_power_db_rel <= -70.0f)
3090*53ee8cc1Swenshuai.xi {*strength = (MS_U16)(30.0f + (ch_power_db_rel+75.0f)*30.0f/5.0f);}
3091*53ee8cc1Swenshuai.xi else if (ch_power_db_rel <= -65.0f)
3092*53ee8cc1Swenshuai.xi {*strength = (MS_U16)(60.0f + (ch_power_db_rel+70.0f)*10.0f/5.0f);}
3093*53ee8cc1Swenshuai.xi else if (ch_power_db_rel <= -55.0f)
3094*53ee8cc1Swenshuai.xi {*strength = (MS_U16)(70.0f + (ch_power_db_rel+65.0f)*20.0f/10.0f);}
3095*53ee8cc1Swenshuai.xi else if (ch_power_db_rel <= -45.0f)
3096*53ee8cc1Swenshuai.xi {*strength = (MS_U16)(90.0f + (ch_power_db_rel+55.0f)*10.0f/10.0f);}
3097*53ee8cc1Swenshuai.xi else
3098*53ee8cc1Swenshuai.xi {*strength = 100;}
3099*53ee8cc1Swenshuai.xi
3100*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL_DVBC(ULOGD("DEMOD",">>> SSI_CH_PWR(dB) = %f , Score = %d<<<\n", ch_power_db, *strength));
3101*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL_DVBC(ULOGD("DEMOD",">>> SSI = %d <<<\n", (int)*strength));
3102*53ee8cc1Swenshuai.xi
3103*53ee8cc1Swenshuai.xi return status;
3104*53ee8cc1Swenshuai.xi }
3105*53ee8cc1Swenshuai.xi #endif
3106*53ee8cc1Swenshuai.xi
3107*53ee8cc1Swenshuai.xi /****************************************************************************
3108*53ee8cc1Swenshuai.xi Subject: To get the DVT Signal quility
3109*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_GetSignalQuality
3110*53ee8cc1Swenshuai.xi Parmeter: Quility
3111*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
3112*53ee8cc1Swenshuai.xi E_RESULT_FAILURE
3113*53ee8cc1Swenshuai.xi Remark: Here we have 4 level range
3114*53ee8cc1Swenshuai.xi <1>.First Range => Quility =100 (You can define it by INTERN_DVBT_SIGNAL_BASE_100)
3115*53ee8cc1Swenshuai.xi <2>.2th Range => 60 < Quality < 100 (You can define it by INTERN_DVBT_SIGNAL_BASE_60)
3116*53ee8cc1Swenshuai.xi <3>.3th Range => 10 < Quality < 60 (You can define it by INTERN_DVBT_SIGNAL_BASE_10)
3117*53ee8cc1Swenshuai.xi <4>.4th Range => Quality <10
3118*53ee8cc1Swenshuai.xi *****************************************************************************/
3119*53ee8cc1Swenshuai.xi //waiting mark
3120*53ee8cc1Swenshuai.xi /*
3121*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetSignalQuality(MS_U16 *quality, const DMD_DVBC_InitData *sDMD_DVBC_InitData, MS_U8 u8SarValue)
3122*53ee8cc1Swenshuai.xi {
3123*53ee8cc1Swenshuai.xi
3124*53ee8cc1Swenshuai.xi float fber;
3125*53ee8cc1Swenshuai.xi float log_ber;
3126*53ee8cc1Swenshuai.xi MS_BOOL status = true;
3127*53ee8cc1Swenshuai.xi DMD_DVBC_MODULATION_TYPE Qam_mode;
3128*53ee8cc1Swenshuai.xi float f_snr;
3129*53ee8cc1Swenshuai.xi
3130*53ee8cc1Swenshuai.xi fRFPowerDbm = fRFPowerDbm;
3131*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_GetSNR(&f_snr);
3132*53ee8cc1Swenshuai.xi if (TRUE == INTERN_DVBC_GetLock(DMD_DVBC_GETLOCK_PSYNC_LOCK, 200.0f, -200.0f, 0))
3133*53ee8cc1Swenshuai.xi {
3134*53ee8cc1Swenshuai.xi if (INTERN_DVBC_GetPostViterbiBer(&fber) == FALSE)
3135*53ee8cc1Swenshuai.xi {
3136*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD","\nGetPostViterbiBer Fail!"));
3137*53ee8cc1Swenshuai.xi return FALSE;
3138*53ee8cc1Swenshuai.xi }
3139*53ee8cc1Swenshuai.xi
3140*53ee8cc1Swenshuai.xi // log_ber = log10(fber)
3141*53ee8cc1Swenshuai.xi log_ber = (-1.0f)*Log10Approx(1.0f/fber); // Log10Approx() provide 1~2^32 input range only
3142*53ee8cc1Swenshuai.xi
3143*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD","\nLog(BER) = %f",log_ber));
3144*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_GetCurrentModulationType(&Qam_mode);
3145*53ee8cc1Swenshuai.xi if (Qam_mode == DMD_DVBC_QAM16)
3146*53ee8cc1Swenshuai.xi {
3147*53ee8cc1Swenshuai.xi if(log_ber <= (-5.5f))
3148*53ee8cc1Swenshuai.xi *quality = 100;
3149*53ee8cc1Swenshuai.xi else if(log_ber <= (-5.1f))
3150*53ee8cc1Swenshuai.xi *quality = (MS_U16)(90.0f + ((-5.1f)-log_ber)*10.0f/((-5.1f)-(-5.5f)));
3151*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.9f))
3152*53ee8cc1Swenshuai.xi *quality = (MS_U16)(80.0f + ((-4.9f)-log_ber)*10.0f/((-4.9f)-(-5.1f)));
3153*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.5f))
3154*53ee8cc1Swenshuai.xi *quality = (MS_U16)(70.0f + ((-4.5f)-log_ber)*10.0f/((-4.5f)-(-4.9f)));
3155*53ee8cc1Swenshuai.xi else if(log_ber <= (-3.7f))
3156*53ee8cc1Swenshuai.xi *quality = (MS_U16)(60.0f + ((-3.7f)-log_ber)*10.0f/((-3.7f)-(-4.5f)));
3157*53ee8cc1Swenshuai.xi else if(log_ber <= (-3.2f))
3158*53ee8cc1Swenshuai.xi *quality = (MS_U16)(50.0f + ((-3.2f)-log_ber)*10.0f/((-3.2f)-(-3.7f)));
3159*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.9f))
3160*53ee8cc1Swenshuai.xi *quality = (MS_U16)(40.0f + ((-2.9f)-log_ber)*10.0f/((-2.9f)-(-3.2f)));
3161*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.5f))
3162*53ee8cc1Swenshuai.xi *quality = (MS_U16)(30.0f + ((-2.5f)-log_ber)*10.0f/((-2.5f)-(-2.9f)));
3163*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.2f))
3164*53ee8cc1Swenshuai.xi *quality = (MS_U16)(20.0f + ((-2.2f)-log_ber)*10.0f/((-2.2f)-(-2.5f)));
3165*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.0f))
3166*53ee8cc1Swenshuai.xi *quality = (MS_U16)(0.0f + ((-2.0f)-log_ber)*10.0f/((-2.0f)-(-2.2f)));
3167*53ee8cc1Swenshuai.xi else
3168*53ee8cc1Swenshuai.xi *quality = 0;
3169*53ee8cc1Swenshuai.xi }
3170*53ee8cc1Swenshuai.xi else if (Qam_mode == DMD_DVBC_QAM32)
3171*53ee8cc1Swenshuai.xi {
3172*53ee8cc1Swenshuai.xi if(log_ber <= (-5.0f))
3173*53ee8cc1Swenshuai.xi *quality = 100;
3174*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.7f))
3175*53ee8cc1Swenshuai.xi *quality = (MS_U16)(90.0f + ((-4.7f)-log_ber)*10.0f/((-4.7f)-(-5.0f)));
3176*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.5f))
3177*53ee8cc1Swenshuai.xi *quality = (MS_U16)(80.0f + ((-4.5f)-log_ber)*10.0f/((-4.5f)-(-4.7f)));
3178*53ee8cc1Swenshuai.xi else if(log_ber <= (-3.8f))
3179*53ee8cc1Swenshuai.xi *quality = (MS_U16)(70.0f + ((-3.8f)-log_ber)*10.0f/((-3.8f)-(-4.5f)));
3180*53ee8cc1Swenshuai.xi else if(log_ber <= (-3.5f))
3181*53ee8cc1Swenshuai.xi *quality = (MS_U16)(60.0f + ((-3.5f)-log_ber)*10.0f/((-3.5f)-(-3.8f)));
3182*53ee8cc1Swenshuai.xi else if(log_ber <= (-3.0f))
3183*53ee8cc1Swenshuai.xi *quality = (MS_U16)(50.0f + ((-3.0f)-log_ber)*10.0f/((-3.0f)-(-3.5f)));
3184*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.7f))
3185*53ee8cc1Swenshuai.xi *quality = (MS_U16)(40.0f + ((-2.7f)-log_ber)*10.0f/((-2.7f)-(-3.0f)));
3186*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.4f))
3187*53ee8cc1Swenshuai.xi *quality = (MS_U16)(30.0f + ((-2.4f)-log_ber)*10.0f/((-2.4f)-(-2.7f)));
3188*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.2f))
3189*53ee8cc1Swenshuai.xi *quality = (MS_U16)(20.0f + ((-2.2f)-log_ber)*10.0f/((-2.2f)-(-2.4f)));
3190*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.0f))
3191*53ee8cc1Swenshuai.xi *quality = (MS_U16)(0.0f + ((-2.0f)-log_ber)*10.0f/((-2.0f)-(-2.2f)));
3192*53ee8cc1Swenshuai.xi else
3193*53ee8cc1Swenshuai.xi *quality = 0;
3194*53ee8cc1Swenshuai.xi }
3195*53ee8cc1Swenshuai.xi else if (Qam_mode == DMD_DVBC_QAM64)
3196*53ee8cc1Swenshuai.xi {
3197*53ee8cc1Swenshuai.xi if(log_ber <= (-5.4f))
3198*53ee8cc1Swenshuai.xi *quality = 100;
3199*53ee8cc1Swenshuai.xi else if(log_ber <= (-5.1f))
3200*53ee8cc1Swenshuai.xi *quality = (MS_U16)(90.0f + ((-5.1f)-log_ber)*10.0f/((-5.1f)-(-5.4f)));
3201*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.9f))
3202*53ee8cc1Swenshuai.xi *quality = (MS_U16)(80.0f + ((-4.9f)-log_ber)*10.0f/((-4.9f)-(-5.1f)));
3203*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.3f))
3204*53ee8cc1Swenshuai.xi *quality = (MS_U16)(70.0f + ((-4.3f)-log_ber)*10.0f/((-4.3f)-(-4.9f)));
3205*53ee8cc1Swenshuai.xi else if(log_ber <= (-3.7f))
3206*53ee8cc1Swenshuai.xi *quality = (MS_U16)(60.0f + ((-3.7f)-log_ber)*10.0f/((-3.7f)-(-4.3f)));
3207*53ee8cc1Swenshuai.xi else if(log_ber <= (-3.2f))
3208*53ee8cc1Swenshuai.xi *quality = (MS_U16)(50.0f + ((-3.2f)-log_ber)*10.0f/((-3.2f)-(-3.7f)));
3209*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.9f))
3210*53ee8cc1Swenshuai.xi *quality = (MS_U16)(40.0f + ((-2.9f)-log_ber)*10.0f/((-2.9f)-(-3.2f)));
3211*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.4f))
3212*53ee8cc1Swenshuai.xi *quality = (MS_U16)(30.0f + ((-2.4f)-log_ber)*10.0f/((-2.4f)-(-2.9f)));
3213*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.2f))
3214*53ee8cc1Swenshuai.xi *quality = (MS_U16)(20.0f + ((-2.2f)-log_ber)*10.0f/((-2.2f)-(-2.4f)));
3215*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.05f))
3216*53ee8cc1Swenshuai.xi *quality = (MS_U16)(0.0f + ((-2.05f)-log_ber)*10.0f/((-2.05f)-(-2.2f)));
3217*53ee8cc1Swenshuai.xi else
3218*53ee8cc1Swenshuai.xi *quality = 0;
3219*53ee8cc1Swenshuai.xi }
3220*53ee8cc1Swenshuai.xi else if (Qam_mode == DMD_DVBC_QAM128)
3221*53ee8cc1Swenshuai.xi {
3222*53ee8cc1Swenshuai.xi if(log_ber <= (-5.1f))
3223*53ee8cc1Swenshuai.xi *quality = 100;
3224*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.9f))
3225*53ee8cc1Swenshuai.xi *quality = (MS_U16)(90.0f + ((-4.9f)-log_ber)*10.0f/((-4.9f)-(-5.1f)));
3226*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.7f))
3227*53ee8cc1Swenshuai.xi *quality = (MS_U16)(80.0f + ((-4.7f)-log_ber)*10.0f/((-4.7f)-(-4.9f)));
3228*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.1f))
3229*53ee8cc1Swenshuai.xi *quality = (MS_U16)(70.0f + ((-4.1f)-log_ber)*10.0f/((-4.1f)-(-4.7f)));
3230*53ee8cc1Swenshuai.xi else if(log_ber <= (-3.5f))
3231*53ee8cc1Swenshuai.xi *quality = (MS_U16)(60.0f + ((-3.5f)-log_ber)*10.0f/((-3.5f)-(-4.1f)));
3232*53ee8cc1Swenshuai.xi else if(log_ber <= (-3.1f))
3233*53ee8cc1Swenshuai.xi *quality = (MS_U16)(50.0f + ((-3.1f)-log_ber)*10.0f/((-3.1f)-(-3.5f)));
3234*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.7f))
3235*53ee8cc1Swenshuai.xi *quality = (MS_U16)(40.0f + ((-2.7f)-log_ber)*10.0f/((-2.7f)-(-3.1f)));
3236*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.5f))
3237*53ee8cc1Swenshuai.xi *quality = (MS_U16)(30.0f + ((-2.5f)-log_ber)*10.0f/((-2.5f)-(-2.7f)));
3238*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.06f))
3239*53ee8cc1Swenshuai.xi *quality = (MS_U16)(20.0f + ((-2.06f)-log_ber)*10.0f/((-2.06f)-(-2.5f)));
3240*53ee8cc1Swenshuai.xi //else if(log_ber <= (-2.05))
3241*53ee8cc1Swenshuai.xi else
3242*53ee8cc1Swenshuai.xi {
3243*53ee8cc1Swenshuai.xi if (f_snr >= 27.2f)
3244*53ee8cc1Swenshuai.xi *quality = 20;
3245*53ee8cc1Swenshuai.xi else if (f_snr >= 25.1f)
3246*53ee8cc1Swenshuai.xi *quality = (MS_U16)(0.0f + (f_snr - 25.1f)*20.0f/(27.2f-25.1f));
3247*53ee8cc1Swenshuai.xi else
3248*53ee8cc1Swenshuai.xi *quality = 0;
3249*53ee8cc1Swenshuai.xi }
3250*53ee8cc1Swenshuai.xi }
3251*53ee8cc1Swenshuai.xi else //256QAM
3252*53ee8cc1Swenshuai.xi {
3253*53ee8cc1Swenshuai.xi if(log_ber <= (-4.8f))
3254*53ee8cc1Swenshuai.xi *quality = 100;
3255*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.6f))
3256*53ee8cc1Swenshuai.xi *quality = (MS_U16)(90.0f + ((-4.6f)-log_ber)*10.0f/((-4.6f)-(-4.8f)));
3257*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.4f))
3258*53ee8cc1Swenshuai.xi *quality = (MS_U16)(80.0f + ((-4.4f)-log_ber)*10.0f/((-4.4f)-(-4.6f)));
3259*53ee8cc1Swenshuai.xi else if(log_ber <= (-4.0f))
3260*53ee8cc1Swenshuai.xi *quality = (MS_U16)(70.0f + ((-4.0f)-log_ber)*10.0f/((-4.0f)-(-4.4f)));
3261*53ee8cc1Swenshuai.xi else if(log_ber <= (-3.5f))
3262*53ee8cc1Swenshuai.xi *quality = (MS_U16)(60.0f + ((-3.5f)-log_ber)*10.0f/((-3.5f)-(-4.0f)));
3263*53ee8cc1Swenshuai.xi else if(log_ber <= (-3.1f))
3264*53ee8cc1Swenshuai.xi *quality = (MS_U16)(50.0f + ((-3.1f)-log_ber)*10.0f/((-3.1f)-(-3.5f)));
3265*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.7f))
3266*53ee8cc1Swenshuai.xi *quality = (MS_U16)(40.0f + ((-2.7f)-log_ber)*10.0f/((-2.7f)-(-3.1f)));
3267*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.4f))
3268*53ee8cc1Swenshuai.xi *quality = (MS_U16)(30.0f + ((-2.4f)-log_ber)*10.0f/((-2.4f)-(-2.7f)));
3269*53ee8cc1Swenshuai.xi else if(log_ber <= (-2.06f))
3270*53ee8cc1Swenshuai.xi *quality = (MS_U16)(20.0f + ((-2.06f)-log_ber)*10.0f/((-2.06f)-(-2.4f)));
3271*53ee8cc1Swenshuai.xi //else if(log_ber <= (-2.05))
3272*53ee8cc1Swenshuai.xi else
3273*53ee8cc1Swenshuai.xi {
3274*53ee8cc1Swenshuai.xi if (f_snr >= 29.6f)
3275*53ee8cc1Swenshuai.xi *quality = 20;
3276*53ee8cc1Swenshuai.xi else if (f_snr >= 27.3f)
3277*53ee8cc1Swenshuai.xi *quality = (MS_U16)(0.0f + (f_snr - 27.3f)*20.0f/(29.6f-27.3f));
3278*53ee8cc1Swenshuai.xi else
3279*53ee8cc1Swenshuai.xi *quality = 0;
3280*53ee8cc1Swenshuai.xi }
3281*53ee8cc1Swenshuai.xi }
3282*53ee8cc1Swenshuai.xi }
3283*53ee8cc1Swenshuai.xi else
3284*53ee8cc1Swenshuai.xi {
3285*53ee8cc1Swenshuai.xi *quality = 0;
3286*53ee8cc1Swenshuai.xi }
3287*53ee8cc1Swenshuai.xi
3288*53ee8cc1Swenshuai.xi //DBG_GET_SIGNAL_DVBC(ULOGD("DEMOD","SNR = %f, QAM = %d, code Rate = %d\n", cn_rec, tps_cnstl, tps_cr));
3289*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL_DVBC(ULOGD("DEMOD","BER = %8.3e\n", fber));
3290*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL_DVBC(ULOGD("DEMOD","Signal Quility = %d\n", *quality));
3291*53ee8cc1Swenshuai.xi return TRUE;
3292*53ee8cc1Swenshuai.xi }
3293*53ee8cc1Swenshuai.xi #endif
3294*53ee8cc1Swenshuai.xi */
3295*53ee8cc1Swenshuai.xi
3296*53ee8cc1Swenshuai.xi /****************************************************************************
3297*53ee8cc1Swenshuai.xi Subject: To get the Cell ID
3298*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Get_CELL_ID
3299*53ee8cc1Swenshuai.xi Parmeter: point to return parameter cell_id
3300*53ee8cc1Swenshuai.xi
3301*53ee8cc1Swenshuai.xi Return: TRUE
3302*53ee8cc1Swenshuai.xi FALSE
3303*53ee8cc1Swenshuai.xi Remark:
3304*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBC_Get_CELL_ID(MS_U16 * cell_id)3305*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Get_CELL_ID(MS_U16 *cell_id)
3306*53ee8cc1Swenshuai.xi {
3307*53ee8cc1Swenshuai.xi MS_BOOL status = true;
3308*53ee8cc1Swenshuai.xi MS_U8 value1 = 0;
3309*53ee8cc1Swenshuai.xi MS_U8 value2 = 0;
3310*53ee8cc1Swenshuai.xi
3311*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE+0x2B, &value2); //TPS Cell ID [15:8]
3312*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE+0x2A, &value1); //TPS Cell ID [7:0]
3313*53ee8cc1Swenshuai.xi
3314*53ee8cc1Swenshuai.xi *cell_id = ((MS_U16)value1<<8)|value2;
3315*53ee8cc1Swenshuai.xi return status;
3316*53ee8cc1Swenshuai.xi }
3317*53ee8cc1Swenshuai.xi
3318*53ee8cc1Swenshuai.xi /****************************************************************************
3319*53ee8cc1Swenshuai.xi Subject: To get the DVBC Carrier Freq Offset
3320*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_Get_FreqOffset
3321*53ee8cc1Swenshuai.xi Parmeter: Frequency offset (in KHz), bandwidth
3322*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
3323*53ee8cc1Swenshuai.xi E_RESULT_FAILURE
3324*53ee8cc1Swenshuai.xi Remark:
3325*53ee8cc1Swenshuai.xi *****************************************************************************/
3326*53ee8cc1Swenshuai.xi #if(1)
INTERN_DVBC_Get_FreqOffset(MS_U32 * config_Fc_reg,MS_U32 * Fc_over_Fs_reg,MS_U16 * Cfo_offset_reg,MS_U8 u8BW)3327*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Get_FreqOffset(MS_U32 *config_Fc_reg, MS_U32 *Fc_over_Fs_reg, MS_U16 *Cfo_offset_reg, MS_U8 u8BW)
3328*53ee8cc1Swenshuai.xi {
3329*53ee8cc1Swenshuai.xi MS_U8 reg_frz = 0, reg = 0;
3330*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
3331*53ee8cc1Swenshuai.xi
3332*53ee8cc1Swenshuai.xi // no use.
3333*53ee8cc1Swenshuai.xi u8BW = u8BW;
3334*53ee8cc1Swenshuai.xi
3335*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD","INTERN_DVBC_Get_FreqOffset\n"));
3336*53ee8cc1Swenshuai.xi
3337*53ee8cc1Swenshuai.xi // bank 2c 0x3d [0] reg_bit_err_num_freeze
3338*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE+0x3d+BANK_BASE_OFFSET*hal_demod_swtich_status, ®_frz);
3339*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(EQE_REG_BASE+0x3d+BANK_BASE_OFFSET*hal_demod_swtich_status, reg_frz|0x01);
3340*53ee8cc1Swenshuai.xi
3341*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(EQE2_REG_BASE + 0x75+BANK_BASE_OFFSET*hal_demod_swtich_status, ®);
3342*53ee8cc1Swenshuai.xi *config_Fc_reg = reg;
3343*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(EQE2_REG_BASE + 0x74+BANK_BASE_OFFSET*hal_demod_swtich_status, ®);
3344*53ee8cc1Swenshuai.xi *config_Fc_reg = (*config_Fc_reg<<8)|reg;
3345*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(EQE2_REG_BASE + 0x73+BANK_BASE_OFFSET*hal_demod_swtich_status, ®);
3346*53ee8cc1Swenshuai.xi *config_Fc_reg = (*config_Fc_reg<<8)|reg;
3347*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(EQE2_REG_BASE + 0x72+BANK_BASE_OFFSET*hal_demod_swtich_status, ®);
3348*53ee8cc1Swenshuai.xi *config_Fc_reg = (*config_Fc_reg<<8)|reg;
3349*53ee8cc1Swenshuai.xi
3350*53ee8cc1Swenshuai.xi // bank 2c 0x3d [0] reg_bit_err_num_freeze
3351*53ee8cc1Swenshuai.xi reg_frz=reg_frz&(~0x01);
3352*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(EQE_REG_BASE+0x3d+BANK_BASE_OFFSET*hal_demod_swtich_status, reg_frz);
3353*53ee8cc1Swenshuai.xi
3354*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDF_REG_BASE + 0x5b+BANK_BASE_OFFSET*hal_demod_swtich_status, ®);
3355*53ee8cc1Swenshuai.xi *Fc_over_Fs_reg = reg;
3356*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDF_REG_BASE + 0x5a+BANK_BASE_OFFSET*hal_demod_swtich_status, ®);
3357*53ee8cc1Swenshuai.xi *Fc_over_Fs_reg = (*Fc_over_Fs_reg<<8)|reg;
3358*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDF_REG_BASE + 0x59+BANK_BASE_OFFSET*hal_demod_swtich_status, ®);
3359*53ee8cc1Swenshuai.xi *Fc_over_Fs_reg = (*Fc_over_Fs_reg<<8)|reg;
3360*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDF_REG_BASE + 0x58+BANK_BASE_OFFSET*hal_demod_swtich_status, ®);
3361*53ee8cc1Swenshuai.xi *Fc_over_Fs_reg = (*Fc_over_Fs_reg<<8)|reg;
3362*53ee8cc1Swenshuai.xi
3363*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_DVBC_CFG_FC_H+PARA_TBL_LENGTH*hal_demod_swtich_status, ®);
3364*53ee8cc1Swenshuai.xi *Cfo_offset_reg = reg;
3365*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_DVBC_CFG_FC_L+PARA_TBL_LENGTH*hal_demod_swtich_status, ®);
3366*53ee8cc1Swenshuai.xi *Cfo_offset_reg = (*Cfo_offset_reg<<8)|reg;
3367*53ee8cc1Swenshuai.xi
3368*53ee8cc1Swenshuai.xi //waiting mark
3369*53ee8cc1Swenshuai.xi /*
3370*53ee8cc1Swenshuai.xi f_Fc = (float)Reg_Fc_over_Fs/134217728.0f * 45473.0f;
3371*53ee8cc1Swenshuai.xi
3372*53ee8cc1Swenshuai.xi FreqCfo_offset = (MS_S32)(RegCfo_offset<<4)/16;
3373*53ee8cc1Swenshuai.xi
3374*53ee8cc1Swenshuai.xi FreqCfo_offset = FreqCfo_offset/0x8000000/8.0f;
3375*53ee8cc1Swenshuai.xi
3376*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_GetCurrentSymbolRate(&FreqB);
3377*53ee8cc1Swenshuai.xi
3378*53ee8cc1Swenshuai.xi FreqCfo_offset = FreqCfo_offset * FreqB - (f_Fc-(float)config_Fc);
3379*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC_LOCK(ULOGD("DEMOD","[dvbc]Freq_Offset = %f KHz, Reg_offset = 0x%lx, Reg_Fc_over_Fs=0x%lx, SR = %d KS/s, Fc = %f %d\n",
3380*53ee8cc1Swenshuai.xi FreqCfo_offset,RegCfo_offset,Reg_Fc_over_Fs,FreqB,f_Fc,config_Fc));
3381*53ee8cc1Swenshuai.xi
3382*53ee8cc1Swenshuai.xi *pFreqOff = FreqCfo_offset;
3383*53ee8cc1Swenshuai.xi */
3384*53ee8cc1Swenshuai.xi return status;
3385*53ee8cc1Swenshuai.xi }
3386*53ee8cc1Swenshuai.xi #endif
3387*53ee8cc1Swenshuai.xi
3388*53ee8cc1Swenshuai.xi
INTERN_DVBC_Power_ON_OFF(MS_U8 bPowerOn)3389*53ee8cc1Swenshuai.xi void INTERN_DVBC_Power_ON_OFF(MS_U8 bPowerOn)
3390*53ee8cc1Swenshuai.xi {
3391*53ee8cc1Swenshuai.xi
3392*53ee8cc1Swenshuai.xi bPowerOn = bPowerOn;
3393*53ee8cc1Swenshuai.xi }
3394*53ee8cc1Swenshuai.xi
INTERN_DVBC_Power_Save(void)3395*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Power_Save(void)
3396*53ee8cc1Swenshuai.xi {
3397*53ee8cc1Swenshuai.xi
3398*53ee8cc1Swenshuai.xi return TRUE;
3399*53ee8cc1Swenshuai.xi }
3400*53ee8cc1Swenshuai.xi
3401*53ee8cc1Swenshuai.xi /****************************************************************************
3402*53ee8cc1Swenshuai.xi Subject: To get the current modulation type at the DVB-C Demod
3403*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_GetCurrentModulationType
3404*53ee8cc1Swenshuai.xi Parmeter: pointer for return QAM type
3405*53ee8cc1Swenshuai.xi
3406*53ee8cc1Swenshuai.xi Return: TRUE
3407*53ee8cc1Swenshuai.xi FALSE
3408*53ee8cc1Swenshuai.xi Remark:
3409*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBC_GetCurrentModulationType(DMD_DVBC_MODULATION_TYPE * pQAMMode)3410*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetCurrentModulationType(DMD_DVBC_MODULATION_TYPE *pQAMMode)
3411*53ee8cc1Swenshuai.xi {
3412*53ee8cc1Swenshuai.xi MS_U8 u8Data=0;
3413*53ee8cc1Swenshuai.xi
3414*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD","INTERN_DVBC_GetCurrentModulationType\n"));
3415*53ee8cc1Swenshuai.xi
3416*53ee8cc1Swenshuai.xi
3417*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(0x9cc4, &u8Data);
3418*53ee8cc1Swenshuai.xi
3419*53ee8cc1Swenshuai.xi
3420*53ee8cc1Swenshuai.xi
3421*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","@@@@@@ 0x9cc4 pQAMMode = %d \n",u8Data&0x07);
3422*53ee8cc1Swenshuai.xi
3423*53ee8cc1Swenshuai.xi switch(u8Data&0x07)
3424*53ee8cc1Swenshuai.xi {
3425*53ee8cc1Swenshuai.xi case 0:
3426*53ee8cc1Swenshuai.xi *pQAMMode = DMD_DVBC_QAM16;
3427*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC_LOCK(ULOGD("DEMOD","[dvbc]QAM=16\n"));
3428*53ee8cc1Swenshuai.xi return TRUE;
3429*53ee8cc1Swenshuai.xi break;
3430*53ee8cc1Swenshuai.xi case 1:
3431*53ee8cc1Swenshuai.xi *pQAMMode = DMD_DVBC_QAM32;
3432*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC_LOCK(ULOGD("DEMOD","[dvbc]QAM=32\n"));
3433*53ee8cc1Swenshuai.xi return TRUE;
3434*53ee8cc1Swenshuai.xi break;
3435*53ee8cc1Swenshuai.xi case 2:
3436*53ee8cc1Swenshuai.xi *pQAMMode = DMD_DVBC_QAM64;
3437*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC_LOCK(ULOGD("DEMOD","[dvbc]QAM=64\n"));
3438*53ee8cc1Swenshuai.xi return TRUE;
3439*53ee8cc1Swenshuai.xi break;
3440*53ee8cc1Swenshuai.xi case 3:
3441*53ee8cc1Swenshuai.xi *pQAMMode = DMD_DVBC_QAM128;
3442*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC_LOCK(ULOGD("DEMOD","[dvbc]QAM=128\n"));
3443*53ee8cc1Swenshuai.xi return TRUE;
3444*53ee8cc1Swenshuai.xi break;
3445*53ee8cc1Swenshuai.xi case 4:
3446*53ee8cc1Swenshuai.xi *pQAMMode = DMD_DVBC_QAM256;
3447*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC_LOCK(ULOGD("DEMOD","[dvbc]QAM=256\n"));
3448*53ee8cc1Swenshuai.xi return TRUE;
3449*53ee8cc1Swenshuai.xi break;
3450*53ee8cc1Swenshuai.xi default:
3451*53ee8cc1Swenshuai.xi *pQAMMode = DMD_DVBC_QAMAUTO;
3452*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC_LOCK(ULOGD("DEMOD","[dvbc]QAM=invalid\n"));
3453*53ee8cc1Swenshuai.xi return FALSE;
3454*53ee8cc1Swenshuai.xi }
3455*53ee8cc1Swenshuai.xi }
3456*53ee8cc1Swenshuai.xi
3457*53ee8cc1Swenshuai.xi /****************************************************************************
3458*53ee8cc1Swenshuai.xi Subject: To get the current symbol rate at the DVB-C Demod
3459*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_GetCurrentSymbolRate
3460*53ee8cc1Swenshuai.xi Parmeter: pointer pData for return Symbolrate
3461*53ee8cc1Swenshuai.xi
3462*53ee8cc1Swenshuai.xi Return: TRUE
3463*53ee8cc1Swenshuai.xi FALSE
3464*53ee8cc1Swenshuai.xi Remark:
3465*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBC_GetCurrentSymbolRate(MS_U16 * u16SymbolRate)3466*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetCurrentSymbolRate(MS_U16 *u16SymbolRate)
3467*53ee8cc1Swenshuai.xi {
3468*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
3469*53ee8cc1Swenshuai.xi MS_U16 u16SymbolRateTmp = 0;
3470*53ee8cc1Swenshuai.xi
3471*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD","INTERN_DVBC_GetCurrentSymbolRate\n"));
3472*53ee8cc1Swenshuai.xi
3473*53ee8cc1Swenshuai.xi
3474*53ee8cc1Swenshuai.xi // intp
3475*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(0x20d2+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3476*53ee8cc1Swenshuai.xi u16SymbolRateTmp = tmp;
3477*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(0x20d1+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3478*53ee8cc1Swenshuai.xi u16SymbolRateTmp = (u16SymbolRateTmp<<8)|tmp;
3479*53ee8cc1Swenshuai.xi
3480*53ee8cc1Swenshuai.xi if (abs(u16SymbolRateTmp-6900)<2)
3481*53ee8cc1Swenshuai.xi {
3482*53ee8cc1Swenshuai.xi u16SymbolRateTmp=6900;
3483*53ee8cc1Swenshuai.xi }
3484*53ee8cc1Swenshuai.xi
3485*53ee8cc1Swenshuai.xi if (abs(u16SymbolRateTmp-6875)<2)
3486*53ee8cc1Swenshuai.xi {
3487*53ee8cc1Swenshuai.xi u16SymbolRateTmp=6875;
3488*53ee8cc1Swenshuai.xi }
3489*53ee8cc1Swenshuai.xi
3490*53ee8cc1Swenshuai.xi *u16SymbolRate = u16SymbolRateTmp;
3491*53ee8cc1Swenshuai.xi
3492*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC_LOCK(ULOGD("DEMOD","[dvbc]SR=%d\n",*u16SymbolRate));
3493*53ee8cc1Swenshuai.xi
3494*53ee8cc1Swenshuai.xi
3495*53ee8cc1Swenshuai.xi return TRUE;
3496*53ee8cc1Swenshuai.xi }
3497*53ee8cc1Swenshuai.xi
3498*53ee8cc1Swenshuai.xi
3499*53ee8cc1Swenshuai.xi /****************************************************************************
3500*53ee8cc1Swenshuai.xi Subject: To get the current symbol rate offset at the DVB-C Demod
3501*53ee8cc1Swenshuai.xi Function: INTERN_DVBC_GetCurrentSymbolRate
3502*53ee8cc1Swenshuai.xi Parmeter: pointer pData for return Symbolrate offset
3503*53ee8cc1Swenshuai.xi
3504*53ee8cc1Swenshuai.xi Return: TRUE
3505*53ee8cc1Swenshuai.xi FALSE
3506*53ee8cc1Swenshuai.xi Remark:
3507*53ee8cc1Swenshuai.xi *****************************************************************************/
3508*53ee8cc1Swenshuai.xi //waiting mark
3509*53ee8cc1Swenshuai.xi /*
3510*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_GetCurrentSymbolRateOffset(MS_U16 *pData)
3511*53ee8cc1Swenshuai.xi {
3512*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0, reg_frz = 0;
3513*53ee8cc1Swenshuai.xi MS_U32 u32Data = 0;
3514*53ee8cc1Swenshuai.xi // MS_S32 s32Data = 0;
3515*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
3516*53ee8cc1Swenshuai.xi MS_U16 u16SymbolRate = 0;
3517*53ee8cc1Swenshuai.xi float f_symb_offset = 0.0f;
3518*53ee8cc1Swenshuai.xi
3519*53ee8cc1Swenshuai.xi
3520*53ee8cc1Swenshuai.xi
3521*53ee8cc1Swenshuai.xi // bank 26 0x03 [7] reg_bit_err_num_freeze
3522*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(INNC_REG_BASE+0x03, ®_frz);
3523*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(INNC_REG_BASE+0x03, reg_frz|0x80);
3524*53ee8cc1Swenshuai.xi
3525*53ee8cc1Swenshuai.xi // sel, SFO debug output.
3526*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(INNC_REG_BASE+0x2F, &u8Data);
3527*53ee8cc1Swenshuai.xi u32Data = u8Data;
3528*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(INNC_REG_BASE+0x2E, &u8Data);
3529*53ee8cc1Swenshuai.xi u32Data = (u32Data<<8)|u8Data;
3530*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(INNC_REG_BASE+0x2D, &u8Data);
3531*53ee8cc1Swenshuai.xi u32Data = (u32Data<<8)|u8Data;
3532*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(INNC_REG_BASE+0x2C, &u8Data);
3533*53ee8cc1Swenshuai.xi u32Data = (u32Data<<8)|u8Data;
3534*53ee8cc1Swenshuai.xi
3535*53ee8cc1Swenshuai.xi // bank 26 0x03 [7] reg_bit_err_num_freeze
3536*53ee8cc1Swenshuai.xi reg_frz=reg_frz&(~0x80);
3537*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(INNC_REG_BASE+0x03, reg_frz);
3538*53ee8cc1Swenshuai.xi // s32Data = (MS_S32)(u32Data<<8);
3539*53ee8cc1Swenshuai.xi
3540*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[dvbc]u32_symb_offset = 0x%x\n",(unsigned int)u32Data);
3541*53ee8cc1Swenshuai.xi
3542*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_GetCurrentSymbolRate(&u16SymbolRate);
3543*53ee8cc1Swenshuai.xi
3544*53ee8cc1Swenshuai.xi // sfo = Reg*2^(-37)*FB/FS*1000000 (2^-28 * 1000000 = 0.003725)
3545*53ee8cc1Swenshuai.xi // f_symb_offset = (float)((MS_S32)u32Data) * (1000000.0f/powf(2.0f, 37.0f)) * (float)u16SymbolRate/(float)DVBC_FS;
3546*53ee8cc1Swenshuai.xi f_symb_offset = (float)((MS_S32)u32Data) * (0.000007276f) * (float)u16SymbolRate/(float)DVBC_FS;
3547*53ee8cc1Swenshuai.xi
3548*53ee8cc1Swenshuai.xi *pData = (MS_U16)(f_symb_offset + 0.5f);
3549*53ee8cc1Swenshuai.xi
3550*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC_LOCK(ULOGD("DEMOD","[dvbc]sfo_offset = %d,%f\n",*pData, f_symb_offset));
3551*53ee8cc1Swenshuai.xi
3552*53ee8cc1Swenshuai.xi return status;
3553*53ee8cc1Swenshuai.xi }
3554*53ee8cc1Swenshuai.xi #endif
3555*53ee8cc1Swenshuai.xi */
3556*53ee8cc1Swenshuai.xi
3557*53ee8cc1Swenshuai.xi
3558*53ee8cc1Swenshuai.xi //not related to demod No. No need to add the bank offset
INTERN_DVBC_Version(MS_U16 * ver)3559*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Version(MS_U16 *ver)
3560*53ee8cc1Swenshuai.xi {
3561*53ee8cc1Swenshuai.xi
3562*53ee8cc1Swenshuai.xi MS_U8 status = true;
3563*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
3564*53ee8cc1Swenshuai.xi MS_U16 u16_INTERN_DVBC_Version;
3565*53ee8cc1Swenshuai.xi
3566*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xC1, &tmp);
3567*53ee8cc1Swenshuai.xi u16_INTERN_DVBC_Version = tmp;
3568*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xC2, &tmp);
3569*53ee8cc1Swenshuai.xi u16_INTERN_DVBC_Version = u16_INTERN_DVBC_Version<<8|tmp;
3570*53ee8cc1Swenshuai.xi *ver = u16_INTERN_DVBC_Version;
3571*53ee8cc1Swenshuai.xi
3572*53ee8cc1Swenshuai.xi return status;
3573*53ee8cc1Swenshuai.xi }
3574*53ee8cc1Swenshuai.xi
3575*53ee8cc1Swenshuai.xi
INTERN_DVBC_Show_Demod_Version(void)3576*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Show_Demod_Version(void)
3577*53ee8cc1Swenshuai.xi {
3578*53ee8cc1Swenshuai.xi
3579*53ee8cc1Swenshuai.xi MS_BOOL status = true;
3580*53ee8cc1Swenshuai.xi MS_U16 u16_INTERN_DVBC_Version;
3581*53ee8cc1Swenshuai.xi
3582*53ee8cc1Swenshuai.xi status &= INTERN_DVBC_Version(&u16_INTERN_DVBC_Version);
3583*53ee8cc1Swenshuai.xi
3584*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[DVBC]Version = %x\n",u16_INTERN_DVBC_Version);
3585*53ee8cc1Swenshuai.xi
3586*53ee8cc1Swenshuai.xi return status;
3587*53ee8cc1Swenshuai.xi }
3588*53ee8cc1Swenshuai.xi
3589*53ee8cc1Swenshuai.xi #ifdef UFO_DEMOD_DVBC_GET_AGC_INFO //add for backend reading AGC related info
INTERN_DVBC_AGC_Info(MS_U8 u8dbg_mode,MS_U16 * pu16Data)3590*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_AGC_Info(MS_U8 u8dbg_mode, MS_U16* pu16Data)
3591*53ee8cc1Swenshuai.xi {
3592*53ee8cc1Swenshuai.xi MS_BOOL status = true;
3593*53ee8cc1Swenshuai.xi MS_U8 u8Data;
3594*53ee8cc1Swenshuai.xi MS_U16 u16Data;
3595*53ee8cc1Swenshuai.xi
3596*53ee8cc1Swenshuai.xi if(u8dbg_mode>10 ||((u8dbg_mode!=0x03)&&(u8dbg_mode!=0x05)&&(u8dbg_mode!=0x0a)))
3597*53ee8cc1Swenshuai.xi {
3598*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD","INTERN_DVBC_AGC_Info parameter Error!!! \n"));
3599*53ee8cc1Swenshuai.xi *pu16Data=0xff;
3600*53ee8cc1Swenshuai.xi return false;
3601*53ee8cc1Swenshuai.xi }
3602*53ee8cc1Swenshuai.xi
3603*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2122,&u8Data);
3604*53ee8cc1Swenshuai.xi u8Data = (u8Data & 0xf0) | u8dbg_mode;
3605*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(0x2122,u8Data);
3606*53ee8cc1Swenshuai.xi
3607*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2105,&u8Data);
3608*53ee8cc1Swenshuai.xi u8Data = u8Data | 0x80;
3609*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(0x2105,u8Data);
3610*53ee8cc1Swenshuai.xi
3611*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2125,&u8Data);
3612*53ee8cc1Swenshuai.xi u16Data = u8Data;
3613*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2124,&u8Data);
3614*53ee8cc1Swenshuai.xi u16Data = (u16Data<<8) | u8Data;
3615*53ee8cc1Swenshuai.xi
3616*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2105,&u8Data);
3617*53ee8cc1Swenshuai.xi u8Data = u8Data & 0x7f;
3618*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(0x2105,u8Data);
3619*53ee8cc1Swenshuai.xi
3620*53ee8cc1Swenshuai.xi *pu16Data=u16Data;
3621*53ee8cc1Swenshuai.xi
3622*53ee8cc1Swenshuai.xi if (status==FALSE)
3623*53ee8cc1Swenshuai.xi {
3624*53ee8cc1Swenshuai.xi DBG_INTERN_DVBC(ULOGD("DEMOD","INTERN_DVBC_AGC_Info Error!!! \n"));
3625*53ee8cc1Swenshuai.xi }
3626*53ee8cc1Swenshuai.xi
3627*53ee8cc1Swenshuai.xi return status;
3628*53ee8cc1Swenshuai.xi }
3629*53ee8cc1Swenshuai.xi #endif
3630*53ee8cc1Swenshuai.xi
3631*53ee8cc1Swenshuai.xi #if (INTERN_DVBC_INTERNAL_DEBUG)
3632*53ee8cc1Swenshuai.xi
INTERN_DVBC_Show_AGC_Info(void)3633*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBC_Show_AGC_Info(void)
3634*53ee8cc1Swenshuai.xi {
3635*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
3636*53ee8cc1Swenshuai.xi MS_U8 agc_k = 0,agc_ref = 0,d1_k = 0,d1_ref = 0,d2_k = 0,d2_ref = 0;
3637*53ee8cc1Swenshuai.xi MS_U16 if_agc_gain = 0,d1_gain = 0,d2_gain = 0;
3638*53ee8cc1Swenshuai.xi MS_U16 if_agc_err = 0;
3639*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
3640*53ee8cc1Swenshuai.xi
3641*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x11,&agc_k);
3642*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x13,&agc_ref);
3643*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xB0,&d1_k);
3644*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xB1,&d1_ref);
3645*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xC0,&d2_k);
3646*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xC1,&d2_ref);
3647*53ee8cc1Swenshuai.xi
3648*53ee8cc1Swenshuai.xi
3649*53ee8cc1Swenshuai.xi // select IF gain to read
3650*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x22, &tmp);
3651*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x22, (tmp&0xF0)|0x03);
3652*53ee8cc1Swenshuai.xi
3653*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x25, &tmp);
3654*53ee8cc1Swenshuai.xi if_agc_gain = tmp;
3655*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x24, &tmp);
3656*53ee8cc1Swenshuai.xi if_agc_gain = (if_agc_gain<<8)|tmp;
3657*53ee8cc1Swenshuai.xi
3658*53ee8cc1Swenshuai.xi
3659*53ee8cc1Swenshuai.xi // select d1 gain to read.
3660*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xb6, &tmp);
3661*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0xb6, (tmp&0xF0)|0x02);
3662*53ee8cc1Swenshuai.xi
3663*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xb9, &tmp);
3664*53ee8cc1Swenshuai.xi d1_gain = tmp;
3665*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xb8, &tmp);
3666*53ee8cc1Swenshuai.xi d1_gain = (d1_gain<<8)|tmp;
3667*53ee8cc1Swenshuai.xi
3668*53ee8cc1Swenshuai.xi // select d2 gain to read.
3669*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xc6, &tmp);
3670*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0xc6, (tmp&0xF0)|0x02);
3671*53ee8cc1Swenshuai.xi
3672*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xc9, &tmp);
3673*53ee8cc1Swenshuai.xi d2_gain = tmp;
3674*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xc8, &tmp);
3675*53ee8cc1Swenshuai.xi d2_gain = (d2_gain<<8)|tmp;
3676*53ee8cc1Swenshuai.xi
3677*53ee8cc1Swenshuai.xi // select IF gain err to read
3678*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x22, &tmp);
3679*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x22, (tmp&0xF0)|0x00);
3680*53ee8cc1Swenshuai.xi
3681*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x25, &tmp);
3682*53ee8cc1Swenshuai.xi if_agc_err = tmp;
3683*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x24, &tmp);
3684*53ee8cc1Swenshuai.xi if_agc_err = (if_agc_err<<8)|tmp;
3685*53ee8cc1Swenshuai.xi
3686*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[dvbc]agc_k=0x%x, agc_ref=0x%x, d1_k=0x%x, d1_ref=0x%x, d2_k=0x%x, d2_ref=0x%x\n",
3687*53ee8cc1Swenshuai.xi agc_k,agc_ref,d1_k,d1_ref,d2_k,d2_ref);
3688*53ee8cc1Swenshuai.xi
3689*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[dvbc]agc_g=0x%x, d1_g=0x%x, d2_g=0x%x, agc_err=0x%x\n",if_agc_gain,d1_gain,d2_gain,if_agc_err);
3690*53ee8cc1Swenshuai.xi
3691*53ee8cc1Swenshuai.xi return status;
3692*53ee8cc1Swenshuai.xi }
3693*53ee8cc1Swenshuai.xi
INTERN_DVBC_info(void)3694*53ee8cc1Swenshuai.xi void INTERN_DVBC_info(void)
3695*53ee8cc1Swenshuai.xi {
3696*53ee8cc1Swenshuai.xi MS_U32 fb_fs = 0, fc_fs = 0, tr_error = 0, crv = 0, intp = 0;
3697*53ee8cc1Swenshuai.xi MS_U8 qam,tmp = 0;
3698*53ee8cc1Swenshuai.xi MS_U8 fft_u8 = 0;
3699*53ee8cc1Swenshuai.xi MS_U16 fft_u16bw = 0;
3700*53ee8cc1Swenshuai.xi MS_U16 version = 0,packetErr = 0,quality = 0,symb_rate = 0,symb_offset = 0;
3701*53ee8cc1Swenshuai.xi //float f_snr = 0,f_freq = 0;
3702*53ee8cc1Swenshuai.xi //DMD_DVBC_MODULATION_TYPE QAMMode = 0;
3703*53ee8cc1Swenshuai.xi MS_U16 f_start = 0,f_end = 0;
3704*53ee8cc1Swenshuai.xi MS_U8 s0_count = 0;
3705*53ee8cc1Swenshuai.xi MS_U8 sc4 = 0,sc3 = 0;
3706*53ee8cc1Swenshuai.xi MS_U8 kp0, kp1, kp2, kp3,kp4, fmax, era_th;
3707*53ee8cc1Swenshuai.xi MS_U16 aci_e0,aci_e1,aci_e2,aci_e3;
3708*53ee8cc1Swenshuai.xi MS_U16 count = 0;
3709*53ee8cc1Swenshuai.xi MS_U16 fb_i_1,fb_q_1;
3710*53ee8cc1Swenshuai.xi MS_U8 e0,e1,e2,e3;
3711*53ee8cc1Swenshuai.xi MS_S16 reg_freq;
3712*53ee8cc1Swenshuai.xi //float freq,mag;
3713*53ee8cc1Swenshuai.xi
3714*53ee8cc1Swenshuai.xi
3715*53ee8cc1Swenshuai.xi
3716*53ee8cc1Swenshuai.xi INTERN_DVBC_Version(&version);
3717*53ee8cc1Swenshuai.xi
3718*53ee8cc1Swenshuai.xi // fb_fs
3719*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x53+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3720*53ee8cc1Swenshuai.xi fb_fs = tmp;
3721*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x52+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3722*53ee8cc1Swenshuai.xi fb_fs = (fb_fs<<8)|tmp;
3723*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x51+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3724*53ee8cc1Swenshuai.xi fb_fs = (fb_fs<<8)|tmp;
3725*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x50+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3726*53ee8cc1Swenshuai.xi fb_fs = (fb_fs<<8)|tmp;
3727*53ee8cc1Swenshuai.xi // fc_fs
3728*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x57+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3729*53ee8cc1Swenshuai.xi fc_fs = tmp;
3730*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x56+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3731*53ee8cc1Swenshuai.xi fc_fs = (fc_fs<<8)|tmp;
3732*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x55+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3733*53ee8cc1Swenshuai.xi fc_fs = (fc_fs<<8)|tmp;
3734*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x54+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3735*53ee8cc1Swenshuai.xi fc_fs = (fc_fs<<8)|tmp;
3736*53ee8cc1Swenshuai.xi // crv
3737*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x43+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3738*53ee8cc1Swenshuai.xi crv = tmp;
3739*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x42+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3740*53ee8cc1Swenshuai.xi crv = (crv<<8)|tmp;
3741*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x41+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3742*53ee8cc1Swenshuai.xi crv = (crv<<8)|tmp;
3743*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x40+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3744*53ee8cc1Swenshuai.xi crv = (crv<<8)|tmp;
3745*53ee8cc1Swenshuai.xi // tr_error
3746*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(INNC_REG_BASE + 0x4E+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3747*53ee8cc1Swenshuai.xi tr_error = tmp;
3748*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(INNC_REG_BASE + 0x4D+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3749*53ee8cc1Swenshuai.xi tr_error = (tr_error<<8)|tmp;
3750*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(INNC_REG_BASE + 0x4C+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3751*53ee8cc1Swenshuai.xi tr_error = (tr_error<<8)|tmp;
3752*53ee8cc1Swenshuai.xi
3753*53ee8cc1Swenshuai.xi // intp
3754*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xD3+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3755*53ee8cc1Swenshuai.xi intp = tmp;
3756*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xD2+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3757*53ee8cc1Swenshuai.xi intp = (intp<<8)|tmp;
3758*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xD1+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3759*53ee8cc1Swenshuai.xi intp = (intp<<8)|tmp;
3760*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0xD0+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3761*53ee8cc1Swenshuai.xi intp = (intp<<8)|tmp;
3762*53ee8cc1Swenshuai.xi
3763*53ee8cc1Swenshuai.xi //waiting mark
3764*53ee8cc1Swenshuai.xi // fft info
3765*53ee8cc1Swenshuai.xi // intp
3766*53ee8cc1Swenshuai.xi /*
3767*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0x93, &tmp);
3768*53ee8cc1Swenshuai.xi fft_u16bw = tmp;
3769*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0x92, &tmp);
3770*53ee8cc1Swenshuai.xi fft_u16bw = (fft_u16bw<<8)|tmp;
3771*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0x96, &tmp);
3772*53ee8cc1Swenshuai.xi fft_u8 = tmp;
3773*53ee8cc1Swenshuai.xi */
3774*53ee8cc1Swenshuai.xi
3775*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x02+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3776*53ee8cc1Swenshuai.xi qam = tmp;
3777*53ee8cc1Swenshuai.xi
3778*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xE0+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3779*53ee8cc1Swenshuai.xi f_start = tmp;
3780*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xE1+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3781*53ee8cc1Swenshuai.xi f_start = (f_start<<8)|tmp;
3782*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xE2+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3783*53ee8cc1Swenshuai.xi f_end = tmp;
3784*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xE3+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3785*53ee8cc1Swenshuai.xi f_end = (f_end<<8)|tmp;
3786*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xE4+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3787*53ee8cc1Swenshuai.xi s0_count = tmp;
3788*53ee8cc1Swenshuai.xi
3789*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xC3+BANK_BASE_OFFSET*hal_demod_swtich_status, &sc3);
3790*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xC4+BANK_BASE_OFFSET*hal_demod_swtich_status, &sc4);
3791*53ee8cc1Swenshuai.xi
3792*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x04+BANK_BASE_OFFSET*hal_demod_swtich_status, &kp0);
3793*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x05+BANK_BASE_OFFSET*hal_demod_swtich_status, &kp1);
3794*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x06+BANK_BASE_OFFSET*hal_demod_swtich_status, &kp2);
3795*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x07+BANK_BASE_OFFSET*hal_demod_swtich_status, &kp3);
3796*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x08+BANK_BASE_OFFSET*hal_demod_swtich_status, &kp4);
3797*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x0B+BANK_BASE_OFFSET*hal_demod_swtich_status, &fmax);
3798*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(EQE_REG_BASE + 0x49+BANK_BASE_OFFSET*hal_demod_swtich_status, &era_th);
3799*53ee8cc1Swenshuai.xi
3800*53ee8cc1Swenshuai.xi
3801*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x81+BANK_BASE_OFFSET*hal_demod_swtich_status, 0x00);
3802*53ee8cc1Swenshuai.xi
3803*53ee8cc1Swenshuai.xi count = 0x400;
3804*53ee8cc1Swenshuai.xi while(count--);
3805*53ee8cc1Swenshuai.xi
3806*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x85+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3807*53ee8cc1Swenshuai.xi aci_e0 = tmp&0x0f;
3808*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x84+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3809*53ee8cc1Swenshuai.xi aci_e0 = aci_e0<<8|tmp;
3810*53ee8cc1Swenshuai.xi
3811*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x81+BANK_BASE_OFFSET*hal_demod_swtich_status, 0x01);
3812*53ee8cc1Swenshuai.xi
3813*53ee8cc1Swenshuai.xi count = 0x400;
3814*53ee8cc1Swenshuai.xi while(count--);
3815*53ee8cc1Swenshuai.xi
3816*53ee8cc1Swenshuai.xi
3817*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x85+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3818*53ee8cc1Swenshuai.xi aci_e1 = tmp&0x0f;
3819*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x84+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3820*53ee8cc1Swenshuai.xi aci_e1 = aci_e1<<8|tmp;
3821*53ee8cc1Swenshuai.xi
3822*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x81+BANK_BASE_OFFSET*hal_demod_swtich_status, 0x02);
3823*53ee8cc1Swenshuai.xi
3824*53ee8cc1Swenshuai.xi count = 0x400;
3825*53ee8cc1Swenshuai.xi while(count--);
3826*53ee8cc1Swenshuai.xi
3827*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x85+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3828*53ee8cc1Swenshuai.xi aci_e2 = tmp&0x0f;
3829*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x84+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3830*53ee8cc1Swenshuai.xi aci_e2 = aci_e2<<8|tmp;
3831*53ee8cc1Swenshuai.xi
3832*53ee8cc1Swenshuai.xi // read aci coef
3833*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x81+BANK_BASE_OFFSET*hal_demod_swtich_status, 0x03);
3834*53ee8cc1Swenshuai.xi
3835*53ee8cc1Swenshuai.xi count = 0x400;
3836*53ee8cc1Swenshuai.xi while(count--);
3837*53ee8cc1Swenshuai.xi
3838*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x85+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3839*53ee8cc1Swenshuai.xi aci_e3 = tmp&0x0f;
3840*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x84+BANK_BASE_OFFSET*hal_demod_swtich_status, &tmp);
3841*53ee8cc1Swenshuai.xi aci_e3 = aci_e3<<8|tmp;
3842*53ee8cc1Swenshuai.xi
3843*53ee8cc1Swenshuai.xi //waiting mark
3844*53ee8cc1Swenshuai.xi /*
3845*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0x13, &tmp);
3846*53ee8cc1Swenshuai.xi fb_i_1 = tmp;
3847*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0x12, &tmp);
3848*53ee8cc1Swenshuai.xi fb_i_1 = fb_i_1<<8|tmp;
3849*53ee8cc1Swenshuai.xi
3850*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0x15, &tmp);
3851*53ee8cc1Swenshuai.xi fb_q_1 = tmp;
3852*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0x14, &tmp);
3853*53ee8cc1Swenshuai.xi fb_q_1 = fb_q_1<<8|tmp;
3854*53ee8cc1Swenshuai.xi */
3855*53ee8cc1Swenshuai.xi
3856*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xE0+BANK_BASE_OFFSET*hal_demod_swtich_status, &e0);
3857*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xE1+BANK_BASE_OFFSET*hal_demod_swtich_status, &e1);
3858*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xE2+BANK_BASE_OFFSET*hal_demod_swtich_status, &e2);
3859*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xE3+BANK_BASE_OFFSET*hal_demod_swtich_status, &e3);
3860*53ee8cc1Swenshuai.xi
3861*53ee8cc1Swenshuai.xi //reg_freq = (MS_S16)((MS_U16)e1)<<8|e0;
3862*53ee8cc1Swenshuai.xi //freq = (float)reg_freq*45473.0/65536.0;
3863*53ee8cc1Swenshuai.xi //mag = (float)(((MS_U16)e3)<<8|e2)/65536.0;
3864*53ee8cc1Swenshuai.xi
3865*53ee8cc1Swenshuai.xi
3866*53ee8cc1Swenshuai.xi INTERN_DVBC_GetPacketErr(&packetErr);
3867*53ee8cc1Swenshuai.xi //INTERN_DVBC_GetSNR(&f_snr);
3868*53ee8cc1Swenshuai.xi INTERN_DVBC_Show_AGC_Info();
3869*53ee8cc1Swenshuai.xi //INTERN_DVBC_GetSignalQuality(&quality,NULL,0, 200.0f);
3870*53ee8cc1Swenshuai.xi //INTERN_DVBC_Get_FreqOffset(&f_freq,8); //GetStatus
3871*53ee8cc1Swenshuai.xi //INTERN_DVBC_GetCurrentSymbolRate(&symb_rate); //GetStatus
3872*53ee8cc1Swenshuai.xi //INTERN_DVBC_GetCurrentSymbolRateOffset(&symb_offset);
3873*53ee8cc1Swenshuai.xi //INTERN_DVBC_GetCurrentModulationType(&QAMMode); //GetStatus
3874*53ee8cc1Swenshuai.xi /*
3875*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[MStar_1][1]0x%x,[2]0x%lx,[3]0x%lx,[4]0x%lx,[5]0x%lx,[6]0x%x,[7]%d\n",version,fb_fs,fc_fs,tr_error,crv,qam,packetErr);
3876*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","[MStar_2][1]%f,[2]0x%lx,[3]%d,[4]%f,[5]%d,[6]%d,[7]%d\n",f_snr,intp,quality,f_freq,symb_rate,symb_offset,packetErr);
3877*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[MStar_2][2]0x%lx\n",intp);
3878*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[Mstar_3][1]0x%x,[2]0x%x,[3]0x%x,[4]0x%x,[5]%d,[6]0x%x,[7]0x%x\n",fft_u16bw,fft_u8,f_end,f_start,s0_count,sc3,sc4);
3879*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[Mstar_4][1]0x%x,[2]0x%x,[3]0x%x,[4]0x%x,[5]0x%x,[6]0x%x,[7]0x%x\n",kp0,kp1,kp2,kp3,kp4,fmax,era_th);
3880*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[Mstar_5][1]0x%x,[2]0x%x,[3]0x%x,[4]0x%x,[5]0x%x,[6]0x%x,[7]0x%x\n",aci_e0,aci_e1,aci_e2,aci_e3,fb_i_1,fb_q_1,era_th);
3881*53ee8cc1Swenshuai.xi //ULOGD("DEMOD","[Mstar_6][1]%f,[2]%f,[3]0x%x,[4]0x%x,[5]0x%x,[6]0x%x,[7]0x%x\n",freq,mag,aci_e2,aci_e3,fb_i_1,fb_q_1,era_th);
3882*53ee8cc1Swenshuai.xi ULOGD("DEMOD","[Mstar_6][3]0x%x,[4]0x%x,[5]0x%x,[6]0x%x,[7]0x%x\n",aci_e2,aci_e3,fb_i_1,fb_q_1,era_th);
3883*53ee8cc1Swenshuai.xi */
3884*53ee8cc1Swenshuai.xi return;
3885*53ee8cc1Swenshuai.xi
3886*53ee8cc1Swenshuai.xi }
3887*53ee8cc1Swenshuai.xi
3888*53ee8cc1Swenshuai.xi
3889*53ee8cc1Swenshuai.xi #endif
3890*53ee8cc1Swenshuai.xi
3891*53ee8cc1Swenshuai.xi /***********************************************************************************
3892*53ee8cc1Swenshuai.xi Subject: read register
3893*53ee8cc1Swenshuai.xi Function: MDrv_1210_IIC_Bypass_Mode
3894*53ee8cc1Swenshuai.xi Parmeter:
3895*53ee8cc1Swenshuai.xi Return:
3896*53ee8cc1Swenshuai.xi Remark:
3897*53ee8cc1Swenshuai.xi ************************************************************************************/
3898*53ee8cc1Swenshuai.xi //void MDrv_1210_IIC_Bypass_Mode(MS_BOOL enable)
3899*53ee8cc1Swenshuai.xi //{
3900*53ee8cc1Swenshuai.xi // UNUSED(enable);
3901*53ee8cc1Swenshuai.xi // if (enable)
3902*53ee8cc1Swenshuai.xi // MDrv_SYS_DMD_VD_MBX_WriteReg(0x8010, 0x10); // IIC by-pass mode on
3903*53ee8cc1Swenshuai.xi // else
3904*53ee8cc1Swenshuai.xi // MDrv_SYS_DMD_VD_MBX_WriteReg(0x8010, 0x00); // IIC by-pass mode off
3905*53ee8cc1Swenshuai.xi //}
3906