1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi // such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi // third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any
38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi // parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi // ("Services").
52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi // or otherwise:
58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi // with the said Rules.
72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi // be English.
74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2006-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // (��MStar Confidential Information��) by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi
95*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
96*53ee8cc1Swenshuai.xi //
97*53ee8cc1Swenshuai.xi /// @file INTERN_DVBT2.c
98*53ee8cc1Swenshuai.xi /// @brief INTERN_DVBT2 DVBT2
99*53ee8cc1Swenshuai.xi /// @author MStar Semiconductor, Inc.
100*53ee8cc1Swenshuai.xi //
101*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
102*53ee8cc1Swenshuai.xi
103*53ee8cc1Swenshuai.xi #define _INTERN_DVBT2_C_
104*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX
105*53ee8cc1Swenshuai.xi #include <math.h>
106*53ee8cc1Swenshuai.xi #endif
107*53ee8cc1Swenshuai.xi #include "MsCommon.h"
108*53ee8cc1Swenshuai.xi #include "MsIRQ.h"
109*53ee8cc1Swenshuai.xi #include "MsOS.h"
110*53ee8cc1Swenshuai.xi //#include "apiPWS.h"
111*53ee8cc1Swenshuai.xi
112*53ee8cc1Swenshuai.xi #include "MsTypes.h"
113*53ee8cc1Swenshuai.xi //#include "BinInfo.h"
114*53ee8cc1Swenshuai.xi #include "drvDMD_VD_MBX.h"
115*53ee8cc1Swenshuai.xi #include "drvDMD_INTERN_DVBT2.h"
116*53ee8cc1Swenshuai.xi #include "halDMD_INTERN_DVBT2.h"
117*53ee8cc1Swenshuai.xi #include "halDMD_INTERN_common.h"
118*53ee8cc1Swenshuai.xi
119*53ee8cc1Swenshuai.xi extern void *memcpy(void *destination, const void *source, size_t num);
120*53ee8cc1Swenshuai.xi
121*53ee8cc1Swenshuai.xi #define TEST_EMBEDED_DEMOD 0
122*53ee8cc1Swenshuai.xi //U8 load_data_variable=1;
123*53ee8cc1Swenshuai.xi //-----------------------------------------------------------------------
124*53ee8cc1Swenshuai.xi #define BIN_ID_INTERN_DVBT2_DEMOD BIN_ID_INTERN_DVBT
125*53ee8cc1Swenshuai.xi
126*53ee8cc1Swenshuai.xi #define TDE_REG_BASE 0x2400
127*53ee8cc1Swenshuai.xi #define DIV_REG_BASE 0x2500
128*53ee8cc1Swenshuai.xi #define TR_REG_BASE 0x2600
129*53ee8cc1Swenshuai.xi #define FTN_REG_BASE 0x2700
130*53ee8cc1Swenshuai.xi #define FTNEXT_REG_BASE 0x2800
131*53ee8cc1Swenshuai.xi
132*53ee8cc1Swenshuai.xi
133*53ee8cc1Swenshuai.xi
134*53ee8cc1Swenshuai.xi #if 0//ENABLE_SCAN_ONELINE_MSG
135*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT2_ONELINE(x) x
136*53ee8cc1Swenshuai.xi #else
137*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT2_ONELINE(x) // x
138*53ee8cc1Swenshuai.xi #endif
139*53ee8cc1Swenshuai.xi
140*53ee8cc1Swenshuai.xi #ifdef MS_DEBUG
141*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT2(x) x
142*53ee8cc1Swenshuai.xi #define DBG_GET_SIGNAL(x) x
143*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT2_TIME(x) x
144*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT2_LOCK(x) x
145*53ee8cc1Swenshuai.xi #else
146*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT2(x) //x
147*53ee8cc1Swenshuai.xi #define DBG_GET_SIGNAL(x) //x
148*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT2_TIME(x) // x
149*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT2_LOCK(x) //x
150*53ee8cc1Swenshuai.xi #endif
151*53ee8cc1Swenshuai.xi #define DBG_DUMP_LOAD_DSP_TIME 0
152*53ee8cc1Swenshuai.xi
153*53ee8cc1Swenshuai.xi #define INTERN_DVBT2_TS_SERIAL_INVERSION 0
154*53ee8cc1Swenshuai.xi #define INTERN_DVBT2_TS_PARALLEL_INVERSION 1
155*53ee8cc1Swenshuai.xi #define INTERN_DVBT2_DTV_DRIVING_LEVEL 1
156*53ee8cc1Swenshuai.xi #define INTERN_DVBT2_INTERNAL_DEBUG 1
157*53ee8cc1Swenshuai.xi
158*53ee8cc1Swenshuai.xi #define SIGNAL_LEVEL_OFFSET 0.00
159*53ee8cc1Swenshuai.xi #define TAKEOVERPOINT -59.0
160*53ee8cc1Swenshuai.xi #define TAKEOVERRANGE 0.5
161*53ee8cc1Swenshuai.xi #define LOG10_OFFSET -0.21
162*53ee8cc1Swenshuai.xi #define INTERN_DVBT2_USE_SAR_3_ENABLE 0
163*53ee8cc1Swenshuai.xi #define INTERN_DVBT2_GET_TIME msAPI_Timer_GetTime0()
164*53ee8cc1Swenshuai.xi
165*53ee8cc1Swenshuai.xi
166*53ee8cc1Swenshuai.xi #if 0//(FRONTEND_TUNER_TYPE==MSTAR_AVATAR2)
167*53ee8cc1Swenshuai.xi #define TUNER_VPP 2
168*53ee8cc1Swenshuai.xi #define IF_AGC_VPP 2
169*53ee8cc1Swenshuai.xi #else
170*53ee8cc1Swenshuai.xi #define TUNER_VPP 1
171*53ee8cc1Swenshuai.xi #define IF_AGC_VPP 2
172*53ee8cc1Swenshuai.xi #endif
173*53ee8cc1Swenshuai.xi
174*53ee8cc1Swenshuai.xi #if (TUNER_VPP == 1)
175*53ee8cc1Swenshuai.xi #define ADC_CH_I_PGA_GAIN_CTRL 0x5 // gain = 14.0/5.0
176*53ee8cc1Swenshuai.xi #elif (TUNER_VPP == 2) // For Avatar tuner,ADC peak to peak voltage is 1 V
177*53ee8cc1Swenshuai.xi #define ADC_CH_I_PGA_GAIN_CTRL 0x5 // gain = 14.0/14.0
178*53ee8cc1Swenshuai.xi #endif
179*53ee8cc1Swenshuai.xi
180*53ee8cc1Swenshuai.xi /*BEG INTERN_DVBT2_DSPREG_TABLE*/
181*53ee8cc1Swenshuai.xi #define DVBT2_FS 24000
182*53ee8cc1Swenshuai.xi
183*53ee8cc1Swenshuai.xi // BW: 0->1.7M, 1->5M, 2->6M, 3->7M, 4->8M, 5->10M
184*53ee8cc1Swenshuai.xi #define T2_BW_VAL 0x04
185*53ee8cc1Swenshuai.xi // FC: FC = FS = 5000 = 0x1388 (5.0MHz IF)
186*53ee8cc1Swenshuai.xi #define T2_FC_L_VAL 0x88 // 5.0M
187*53ee8cc1Swenshuai.xi #define T2_FC_H_VAL 0x13
188*53ee8cc1Swenshuai.xi #define T2_TS_SERIAL_VAL 0x00
189*53ee8cc1Swenshuai.xi #define T2_TS_CLK_RATE_VAL 0x06
190*53ee8cc1Swenshuai.xi #define T2_TS_OUT_INV_VAL 0x00
191*53ee8cc1Swenshuai.xi #define T2_TS_DATA_SWAP_VAL 0x00
192*53ee8cc1Swenshuai.xi #define T2_IF_AGC_INV_PWM_EN_VAL 0x00
193*53ee8cc1Swenshuai.xi #define T2_LITE_VAL 0x00
194*53ee8cc1Swenshuai.xi #define T2_AGC_REF_VAL 0x40
195*53ee8cc1Swenshuai.xi
196*53ee8cc1Swenshuai.xi //#define DVBT2_BER_TH_HY 0.1
197*53ee8cc1Swenshuai.xi
198*53ee8cc1Swenshuai.xi /*END INTERN_DVBT2_DSPREG_TABLE*/
199*53ee8cc1Swenshuai.xi //-----------------------------------------------------------------------
200*53ee8cc1Swenshuai.xi /****************************************************************
201*53ee8cc1Swenshuai.xi *Local Variables *
202*53ee8cc1Swenshuai.xi ****************************************************************/
203*53ee8cc1Swenshuai.xi static MS_BOOL bFECLock=0;
204*53ee8cc1Swenshuai.xi static MS_BOOL bP1Lock = 0;
205*53ee8cc1Swenshuai.xi static MS_U32 u32ChkScanTimeStart = 0;
206*53ee8cc1Swenshuai.xi static MS_U32 u32FecFirstLockTime=0;
207*53ee8cc1Swenshuai.xi static MS_U32 u32FecLastLockTime=0;
208*53ee8cc1Swenshuai.xi //static float fLDPCBerFiltered=-1;
209*53ee8cc1Swenshuai.xi //static float fBerFilteredDVBT2 = -1.0;
210*53ee8cc1Swenshuai.xi
211*53ee8cc1Swenshuai.xi //Global Variables
212*53ee8cc1Swenshuai.xi //S_CMDPKTREG gsCmdPacket;
213*53ee8cc1Swenshuai.xi //U8 gCalIdacCh0, gCalIdacCh1;
214*53ee8cc1Swenshuai.xi extern MS_U32 u32DMD_DVBT2_DRAM_START_ADDR;
215*53ee8cc1Swenshuai.xi extern MS_U32 u32DMD_DVBT2_EQ_START_ADDR;
216*53ee8cc1Swenshuai.xi extern MS_U32 u32DMD_DVBT2_TDI_START_ADDR;
217*53ee8cc1Swenshuai.xi extern MS_U32 u32DMD_DVBT2_DJB_START_ADDR;
218*53ee8cc1Swenshuai.xi extern MS_U32 u32DMD_DVBT2_FW_START_ADDR;
219*53ee8cc1Swenshuai.xi
220*53ee8cc1Swenshuai.xi #ifdef INTERN_DVBT2_LOAD_FW_FROM_CODE_MEMORY
221*53ee8cc1Swenshuai.xi MS_U8 INTERN_DVBT2_table[] = {
222*53ee8cc1Swenshuai.xi #include "fwDMD_INTERN_DVBT2.dat"
223*53ee8cc1Swenshuai.xi };
224*53ee8cc1Swenshuai.xi
225*53ee8cc1Swenshuai.xi #endif
226*53ee8cc1Swenshuai.xi /*
227*53ee8cc1Swenshuai.xi static DMD_T2_SSI_DBM_NORDIGP1 dvbt2_ssi_dbm_nordigp1[] =
228*53ee8cc1Swenshuai.xi {
229*53ee8cc1Swenshuai.xi {_T2_QPSK, _T2_CR1Y2, -95.7},
230*53ee8cc1Swenshuai.xi {_T2_QPSK, _T2_CR3Y5, -94.4},
231*53ee8cc1Swenshuai.xi {_T2_QPSK, _T2_CR2Y3, -93.6},
232*53ee8cc1Swenshuai.xi {_T2_QPSK, _T2_CR3Y4, -92.6},
233*53ee8cc1Swenshuai.xi {_T2_QPSK, _T2_CR4Y5, -92.0},
234*53ee8cc1Swenshuai.xi {_T2_QPSK, _T2_CR5Y6, -91.5},
235*53ee8cc1Swenshuai.xi
236*53ee8cc1Swenshuai.xi {_T2_16QAM, _T2_CR1Y2, -90.8},
237*53ee8cc1Swenshuai.xi {_T2_16QAM, _T2_CR3Y5, -89.1},
238*53ee8cc1Swenshuai.xi {_T2_16QAM, _T2_CR2Y3, -87.9},
239*53ee8cc1Swenshuai.xi {_T2_16QAM, _T2_CR3Y4, -86.7},
240*53ee8cc1Swenshuai.xi {_T2_16QAM, _T2_CR4Y5, -85.8},
241*53ee8cc1Swenshuai.xi {_T2_16QAM, _T2_CR5Y6, -85.2},
242*53ee8cc1Swenshuai.xi
243*53ee8cc1Swenshuai.xi {_T2_64QAM, _T2_CR1Y2, -86.9},
244*53ee8cc1Swenshuai.xi {_T2_64QAM, _T2_CR3Y5, -84.6},
245*53ee8cc1Swenshuai.xi {_T2_64QAM, _T2_CR2Y3, -83.2},
246*53ee8cc1Swenshuai.xi {_T2_64QAM, _T2_CR3Y4, -81.4},
247*53ee8cc1Swenshuai.xi {_T2_64QAM, _T2_CR4Y5, -80.3},
248*53ee8cc1Swenshuai.xi {_T2_64QAM, _T2_CR5Y6, -79.7},
249*53ee8cc1Swenshuai.xi
250*53ee8cc1Swenshuai.xi {_T2_256QAM, _T2_CR1Y2, -83.5},
251*53ee8cc1Swenshuai.xi {_T2_256QAM, _T2_CR3Y5, -80.4},
252*53ee8cc1Swenshuai.xi {_T2_256QAM, _T2_CR2Y3, -78.6},
253*53ee8cc1Swenshuai.xi {_T2_256QAM, _T2_CR3Y4, -76.0},
254*53ee8cc1Swenshuai.xi {_T2_256QAM, _T2_CR4Y5, -74.4},
255*53ee8cc1Swenshuai.xi {_T2_256QAM, _T2_CR5Y6, -73.3},
256*53ee8cc1Swenshuai.xi {_T2_QAM_UNKNOWN, _T2_CR_UNKNOWN, 0.0}
257*53ee8cc1Swenshuai.xi };
258*53ee8cc1Swenshuai.xi */
259*53ee8cc1Swenshuai.xi
260*53ee8cc1Swenshuai.xi /*
261*53ee8cc1Swenshuai.xi static float dvbt2_ssi_dbm_nordigp1[][6] =
262*53ee8cc1Swenshuai.xi {
263*53ee8cc1Swenshuai.xi { -95.7, -94.4, -93.6, -92.6, -92.0, -91.5},
264*53ee8cc1Swenshuai.xi { -90.8, -89.1, -87.9, -86.7, -85.8, -85.2},
265*53ee8cc1Swenshuai.xi { -86.9, -84.6, -83.2, -81.4, -80.3, -79.7},
266*53ee8cc1Swenshuai.xi { -83.5, -80.4, -78.6, -76.0, -74.4, -73.3},
267*53ee8cc1Swenshuai.xi };
268*53ee8cc1Swenshuai.xi
269*53ee8cc1Swenshuai.xi // cr, 3/5(1), 2/3(2), 3/4 (3)
270*53ee8cc1Swenshuai.xi float fT2_SSI_formula[][12]=
271*53ee8cc1Swenshuai.xi {
272*53ee8cc1Swenshuai.xi {1.0/5, 97.0, 3.0/2, 82.0, 16.0/5, 50.0, 29.0/10.0, 21.0, 18.0/15, 3.0, 3.0/5, 0.0}, // CR3/5
273*53ee8cc1Swenshuai.xi {2.0/3, 95.0, 9.0/5, 77.0, 17.0/5, 43.0, 14.0/5.0, 15.0, 13.0/15, 2.0, 2.0/5, 0.0}, // CR2/3
274*53ee8cc1Swenshuai.xi {1.0/2, 93.0, 19.0/10, 74.0, 31.0/10, 43.0, 22.0/10.0, 21.0, 18.0/15, 3.0, 3.0/5, 0.0}, // CR3/4
275*53ee8cc1Swenshuai.xi };
276*53ee8cc1Swenshuai.xi */
277*53ee8cc1Swenshuai.xi
278*53ee8cc1Swenshuai.xi //static void INTERN_DVBT2_SignalQualityReset(void);
279*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_Demod_Version(void);
280*53ee8cc1Swenshuai.xi
281*53ee8cc1Swenshuai.xi #if 0
282*53ee8cc1Swenshuai.xi static void INTERN_DVBT2_SignalQualityReset(void)
283*53ee8cc1Swenshuai.xi {
284*53ee8cc1Swenshuai.xi u32FecFirstLockTime=0;
285*53ee8cc1Swenshuai.xi fLDPCBerFiltered=-1;
286*53ee8cc1Swenshuai.xi }
287*53ee8cc1Swenshuai.xi #endif
288*53ee8cc1Swenshuai.xi
INTERN_DVBT2_DSPReg_Init(const MS_U8 * u8DVBT2_DSPReg,MS_U8 u8Size)289*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_DSPReg_Init(const MS_U8 *u8DVBT2_DSPReg, MS_U8 u8Size)
290*53ee8cc1Swenshuai.xi {
291*53ee8cc1Swenshuai.xi MS_U8 idx = 0, u8RegRead = 0, u8RegWrite = 0, u8Mask = 0;
292*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
293*53ee8cc1Swenshuai.xi MS_U16 u16DspAddr = 0;
294*53ee8cc1Swenshuai.xi
295*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("INTERN_DVBT2_DSPReg_Init\n"));
296*53ee8cc1Swenshuai.xi
297*53ee8cc1Swenshuai.xi //for (idx = 0; idx<sizeof(INTERN_DVBT_DSPREG); idx++)
298*53ee8cc1Swenshuai.xi // status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(idx, INTERN_DVBT_DSPREG[idx]);
299*53ee8cc1Swenshuai.xi if(MDrv_SYS_DMD_VD_MBX_WriteDSPReg((MS_U32)E_DMD_T2_BW, T2_BW_VAL) != TRUE)
300*53ee8cc1Swenshuai.xi {
301*53ee8cc1Swenshuai.xi printf("INTERN_DVBT2_DSPReg_Init NG\n"); return FALSE;
302*53ee8cc1Swenshuai.xi }
303*53ee8cc1Swenshuai.xi if(MDrv_SYS_DMD_VD_MBX_WriteDSPReg((MS_U32)E_DMD_T2_FC_L, T2_FC_L_VAL) != TRUE)
304*53ee8cc1Swenshuai.xi {
305*53ee8cc1Swenshuai.xi printf("INTERN_DVBT2_DSPReg_Init NG\n"); return FALSE;
306*53ee8cc1Swenshuai.xi }
307*53ee8cc1Swenshuai.xi if(MDrv_SYS_DMD_VD_MBX_WriteDSPReg((MS_U32)E_DMD_T2_FC_H, T2_FC_H_VAL) != TRUE)
308*53ee8cc1Swenshuai.xi {
309*53ee8cc1Swenshuai.xi printf("INTERN_DVBT2_DSPReg_Init NG\n"); return FALSE;
310*53ee8cc1Swenshuai.xi }
311*53ee8cc1Swenshuai.xi if(MDrv_SYS_DMD_VD_MBX_WriteDSPReg((MS_U32)E_DMD_T2_TS_SERIAL, T2_TS_SERIAL_VAL) != TRUE)
312*53ee8cc1Swenshuai.xi {
313*53ee8cc1Swenshuai.xi printf("INTERN_DVBT2_DSPReg_Init NG\n"); return FALSE;
314*53ee8cc1Swenshuai.xi }
315*53ee8cc1Swenshuai.xi //if(MDrv_SYS_DMD_VD_MBX_WriteDSPReg((MS_U32)E_DMD_T2_TS_CLK_RATE, T2_TS_CLK_RATE_VAL) != TRUE)
316*53ee8cc1Swenshuai.xi //{
317*53ee8cc1Swenshuai.xi // printf("INTERN_DVBT2_DSPReg_Init NG\n"); return FALSE;
318*53ee8cc1Swenshuai.xi //}
319*53ee8cc1Swenshuai.xi if(MDrv_SYS_DMD_VD_MBX_WriteDSPReg((MS_U32)E_DMD_T2_TS_OUT_INV, T2_TS_OUT_INV_VAL) != TRUE)
320*53ee8cc1Swenshuai.xi {
321*53ee8cc1Swenshuai.xi printf("INTERN_DVBT2_DSPReg_Init NG\n"); return FALSE;
322*53ee8cc1Swenshuai.xi }
323*53ee8cc1Swenshuai.xi if(MDrv_SYS_DMD_VD_MBX_WriteDSPReg((MS_U32)E_DMD_T2_TS_DATA_SWAP, T2_TS_DATA_SWAP_VAL) != TRUE)
324*53ee8cc1Swenshuai.xi {
325*53ee8cc1Swenshuai.xi printf("INTERN_DVBT2_DSPReg_Init NG\n"); return FALSE;
326*53ee8cc1Swenshuai.xi }
327*53ee8cc1Swenshuai.xi if(MDrv_SYS_DMD_VD_MBX_WriteDSPReg((MS_U32)E_DMD_T2_IF_AGC_INV_PWM_EN, T2_IF_AGC_INV_PWM_EN_VAL) != TRUE)
328*53ee8cc1Swenshuai.xi {
329*53ee8cc1Swenshuai.xi printf("INTERN_DVBT2_DSPReg_Init NG\n"); return FALSE;
330*53ee8cc1Swenshuai.xi }
331*53ee8cc1Swenshuai.xi if(MDrv_SYS_DMD_VD_MBX_WriteDSPReg((MS_U32)E_DMD_T2_LITE, T2_LITE_VAL) != TRUE)
332*53ee8cc1Swenshuai.xi {
333*53ee8cc1Swenshuai.xi printf("INTERN_DVBT2_DSPReg_Init NG\n"); return FALSE;
334*53ee8cc1Swenshuai.xi }
335*53ee8cc1Swenshuai.xi
336*53ee8cc1Swenshuai.xi if(MDrv_SYS_DMD_VD_MBX_WriteDSPReg((MS_U32)E_DMD_T2_AGC_REF, T2_AGC_REF_VAL) != TRUE) //brown:0x40->agc_ref
337*53ee8cc1Swenshuai.xi {
338*53ee8cc1Swenshuai.xi printf("INTERN_DVBT2_DSPReg_Init NG\n"); return FALSE;
339*53ee8cc1Swenshuai.xi }
340*53ee8cc1Swenshuai.xi
341*53ee8cc1Swenshuai.xi if (u8DVBT2_DSPReg != NULL)
342*53ee8cc1Swenshuai.xi {
343*53ee8cc1Swenshuai.xi /*temp solution until new dsp table applied.*/
344*53ee8cc1Swenshuai.xi // if (INTERN_DVBT2_DSPREG[E_DMD_DVBT_PARAM_VERSION] == u8DVBT_DSPReg[0])
345*53ee8cc1Swenshuai.xi if (u8DVBT2_DSPReg[0] >= 1)
346*53ee8cc1Swenshuai.xi {
347*53ee8cc1Swenshuai.xi u8DVBT2_DSPReg+=2;
348*53ee8cc1Swenshuai.xi for (idx = 0; idx<u8Size; idx++)
349*53ee8cc1Swenshuai.xi {
350*53ee8cc1Swenshuai.xi u16DspAddr = *u8DVBT2_DSPReg;
351*53ee8cc1Swenshuai.xi u8DVBT2_DSPReg++;
352*53ee8cc1Swenshuai.xi u16DspAddr = (u16DspAddr) + ((*u8DVBT2_DSPReg)<<8);
353*53ee8cc1Swenshuai.xi u8DVBT2_DSPReg++;
354*53ee8cc1Swenshuai.xi u8Mask = *u8DVBT2_DSPReg;
355*53ee8cc1Swenshuai.xi u8DVBT2_DSPReg++;
356*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(u16DspAddr, &u8RegRead);
357*53ee8cc1Swenshuai.xi u8RegWrite = (u8RegRead & (~u8Mask)) | ((*u8DVBT2_DSPReg) & (u8Mask));
358*53ee8cc1Swenshuai.xi u8DVBT2_DSPReg++;
359*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("DSP addr:%x mask:%x read:%x write:%x\n", u16DspAddr, u8Mask, u8RegRead, u8RegWrite));
360*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(u16DspAddr, u8RegWrite);
361*53ee8cc1Swenshuai.xi }
362*53ee8cc1Swenshuai.xi }
363*53ee8cc1Swenshuai.xi else
364*53ee8cc1Swenshuai.xi {
365*53ee8cc1Swenshuai.xi printf("FATAL: parameter version incorrect\n");
366*53ee8cc1Swenshuai.xi }
367*53ee8cc1Swenshuai.xi }
368*53ee8cc1Swenshuai.xi
369*53ee8cc1Swenshuai.xi return status;
370*53ee8cc1Swenshuai.xi }
371*53ee8cc1Swenshuai.xi
372*53ee8cc1Swenshuai.xi /***********************************************************************************
373*53ee8cc1Swenshuai.xi Subject: SoftStop
374*53ee8cc1Swenshuai.xi Function: INTERN_DVBT2_SoftStop
375*53ee8cc1Swenshuai.xi Parmeter:
376*53ee8cc1Swenshuai.xi Return: MS_BOOL
377*53ee8cc1Swenshuai.xi Remark:
378*53ee8cc1Swenshuai.xi ************************************************************************************/
379*53ee8cc1Swenshuai.xi
INTERN_DVBT2_SoftStop(void)380*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_SoftStop ( void )
381*53ee8cc1Swenshuai.xi {
382*53ee8cc1Swenshuai.xi MS_U16 u8WaitCnt=0;
383*53ee8cc1Swenshuai.xi if (HAL_DMD_RIU_ReadByte(MBRegBase + 0x00))
384*53ee8cc1Swenshuai.xi {
385*53ee8cc1Swenshuai.xi printf(">> MB Busy!\n");
386*53ee8cc1Swenshuai.xi return FALSE;
387*53ee8cc1Swenshuai.xi }
388*53ee8cc1Swenshuai.xi
389*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00, 0xA5); // MB_CNTL set read mode
390*53ee8cc1Swenshuai.xi
391*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103483, 0x02); // assert interrupt to VD MCU51
392*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103483, 0x00); // de-assert interrupt to VD MCU51
393*53ee8cc1Swenshuai.xi
394*53ee8cc1Swenshuai.xi while(HAL_DMD_RIU_ReadByte(MBRegBase + 0x00)!= 0x5A) // wait MB_CNTL set done
395*53ee8cc1Swenshuai.xi {
396*53ee8cc1Swenshuai.xi if (u8WaitCnt++ >= 0xFFF)
397*53ee8cc1Swenshuai.xi {
398*53ee8cc1Swenshuai.xi printf(">> DVBT2 SoftStop Fail!\n");
399*53ee8cc1Swenshuai.xi return FALSE;
400*53ee8cc1Swenshuai.xi }
401*53ee8cc1Swenshuai.xi }
402*53ee8cc1Swenshuai.xi
403*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103480, 0x01); // reset VD_MCU
404*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00, 0x00); // MB_CNTL clear
405*53ee8cc1Swenshuai.xi return TRUE;
406*53ee8cc1Swenshuai.xi }
407*53ee8cc1Swenshuai.xi
INTERN_DVBT2_SoftReset(void)408*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_SoftReset ( void )
409*53ee8cc1Swenshuai.xi {
410*53ee8cc1Swenshuai.xi MS_BOOL bRet=TRUE;
411*53ee8cc1Swenshuai.xi //MS_U8 u8Data, fdp_fifo_done, djb_fifo_done, tdi_fifo_done;
412*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0, fdp_fifo_done = 0, tdi_fifo_done = 0;
413*53ee8cc1Swenshuai.xi MS_U8 u8_timeout = 0;
414*53ee8cc1Swenshuai.xi
415*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf(" @INTERN_DVBT2_SoftReset\n"));
416*53ee8cc1Swenshuai.xi
417*53ee8cc1Swenshuai.xi //stop FSM_EN
418*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + (0x0e)*2, 0x00); // FSM_EN
419*53ee8cc1Swenshuai.xi
420*53ee8cc1Swenshuai.xi MsOS_DelayTask(5);
421*53ee8cc1Swenshuai.xi
422*53ee8cc1Swenshuai.xi bRet = MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE+0x02, &u8Data);
423*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("@@@TOP_RESET:0x%x\n", u8Data));
424*53ee8cc1Swenshuai.xi // MIU hold function
425*53ee8cc1Swenshuai.xi if((u8Data & 0x20) == 0x00)
426*53ee8cc1Swenshuai.xi {
427*53ee8cc1Swenshuai.xi // mask miu service with fdp, djb, tdi
428*53ee8cc1Swenshuai.xi //fdp 0x17 [12] reg_fdp_fifo_stop=1'b1
429*53ee8cc1Swenshuai.xi bRet = MDrv_SYS_DMD_VD_MBX_ReadReg(T2FDP_REG_BASE+(0x17*2)+1, &u8Data);
430*53ee8cc1Swenshuai.xi bRet = MDrv_SYS_DMD_VD_MBX_WriteReg(T2FDP_REG_BASE+(0x17*2)+1, (u8Data|0x10));
431*53ee8cc1Swenshuai.xi // [8] reg_fdp_load, fdp register dynamic change protection, 1->load register
432*53ee8cc1Swenshuai.xi bRet = MDrv_SYS_DMD_VD_MBX_WriteReg(T2FDP_REG_BASE+0xff, 0x10);
433*53ee8cc1Swenshuai.xi //bRet = MDrv_SYS_DMD_VD_MBX_ReadReg(T2FDP_REG_BASE+(0x17*2)+1, &u8Data);
434*53ee8cc1Swenshuai.xi //printf("@@@@@@ DVBT2 [reg_fdp_fifo_stop]=0x%x\n", u8Data);
435*53ee8cc1Swenshuai.xi //djb 0x65 [0] reg_stop_mu_request
436*53ee8cc1Swenshuai.xi bRet = MDrv_SYS_DMD_VD_MBX_ReadReg(T2DJB_REG_BASE+(0x65*2), &u8Data);
437*53ee8cc1Swenshuai.xi bRet = MDrv_SYS_DMD_VD_MBX_WriteReg(T2DJB_REG_BASE+(0x65*2), (u8Data|0x01));
438*53ee8cc1Swenshuai.xi //bRet = MDrv_SYS_DMD_VD_MBX_ReadReg(T2DJB_REG_BASE+(0x65*2), &u8Data);
439*53ee8cc1Swenshuai.xi //printf("@@@@@@ DVBT2 [reg_stop_mu_request]=0x%x\n", u8Data);
440*53ee8cc1Swenshuai.xi //snr 0x23 [8] reg_tdi_miu_off
441*53ee8cc1Swenshuai.xi bRet = MDrv_SYS_DMD_VD_MBX_ReadReg(T2SNR_REG_BASE+(0x23*2)+1, &u8Data);
442*53ee8cc1Swenshuai.xi bRet = MDrv_SYS_DMD_VD_MBX_WriteReg(T2SNR_REG_BASE+(0x23*2)+1, (u8Data|0x01));
443*53ee8cc1Swenshuai.xi //bRet = MDrv_SYS_DMD_VD_MBX_ReadReg(T2SNR_REG_BASE+(0x23*2)+1, &u8Data);
444*53ee8cc1Swenshuai.xi //printf("@@@@@@ DVBT2 [reg_tdi_miu_off]=0x%x\n", u8Data);
445*53ee8cc1Swenshuai.xi // ---------------------------------------------
446*53ee8cc1Swenshuai.xi // Wait MIU mask or timeout!
447*53ee8cc1Swenshuai.xi // DVBT2_TIMER_INT[ 7:0] : indicator of the selected Timer's max count(15:8) (r)
448*53ee8cc1Swenshuai.xi // DVBT2_TIMER_INT[11:8] : timer3~timer0 interrupt (r)
449*53ee8cc1Swenshuai.xi // ---------------------------------------------
450*53ee8cc1Swenshuai.xi //fdp 0x18 [2] reg_fdp_fifo_req_done
451*53ee8cc1Swenshuai.xi //djb 0x65 [8] reg_miu_req_terminate_done
452*53ee8cc1Swenshuai.xi //tdi 0x23 [9] reg_tdi_miu_off_done
453*53ee8cc1Swenshuai.xi do
454*53ee8cc1Swenshuai.xi {
455*53ee8cc1Swenshuai.xi // Wait MIU mask done or timeout!
456*53ee8cc1Swenshuai.xi bRet = MDrv_SYS_DMD_VD_MBX_ReadReg(T2FDP_REG_BASE+(0x18*2), &u8Data);
457*53ee8cc1Swenshuai.xi fdp_fifo_done = u8Data & 0x04;
458*53ee8cc1Swenshuai.xi //bRet = MDrv_SYS_DMD_VD_MBX_ReadReg(T2DJB_REG_BASE+(0x65*2)+1, &u8Data);
459*53ee8cc1Swenshuai.xi //djb_fifo_done = u8Data & 0x01;
460*53ee8cc1Swenshuai.xi bRet = MDrv_SYS_DMD_VD_MBX_ReadReg(T2SNR_REG_BASE+(0x23*2)+1, &u8Data);
461*53ee8cc1Swenshuai.xi tdi_fifo_done = u8Data & 0x02;
462*53ee8cc1Swenshuai.xi
463*53ee8cc1Swenshuai.xi u8_timeout++;
464*53ee8cc1Swenshuai.xi }
465*53ee8cc1Swenshuai.xi //while(((fdp_fifo_done != 0x04)||(djb_fifo_done != 0x01)||(tdi_fifo_done != 0x02))
466*53ee8cc1Swenshuai.xi while(((fdp_fifo_done != 0x04)||(tdi_fifo_done != 0x02))
467*53ee8cc1Swenshuai.xi && u8_timeout != 0x7f);
468*53ee8cc1Swenshuai.xi
469*53ee8cc1Swenshuai.xi //printf(">> DVBT2 fdp_fifo_done=%d, djb_fifo_done=%d, tdi_fifo_done=%d \n", fdp_fifo_done, djb_fifo_done, tdi_fifo_done);
470*53ee8cc1Swenshuai.xi printf(">> DVBT2 [fdp_fifo_done]=%d, [tdi_fifo_done]=%d \n", fdp_fifo_done, tdi_fifo_done);
471*53ee8cc1Swenshuai.xi
472*53ee8cc1Swenshuai.xi MsOS_DelayTask(2);
473*53ee8cc1Swenshuai.xi
474*53ee8cc1Swenshuai.xi if(u8_timeout == 0x7f)
475*53ee8cc1Swenshuai.xi {
476*53ee8cc1Swenshuai.xi printf(">> DVBT2 MIU hold function Fail!\n");
477*53ee8cc1Swenshuai.xi //return FALSE;
478*53ee8cc1Swenshuai.xi }
479*53ee8cc1Swenshuai.xi else
480*53ee8cc1Swenshuai.xi {
481*53ee8cc1Swenshuai.xi printf(">> DVBT2 MIU hold function done!!\n");
482*53ee8cc1Swenshuai.xi }
483*53ee8cc1Swenshuai.xi }
484*53ee8cc1Swenshuai.xi else
485*53ee8cc1Swenshuai.xi printf(">> No need DVBT2 MIU hold function!!\n");
486*53ee8cc1Swenshuai.xi
487*53ee8cc1Swenshuai.xi // demod_top reset
488*53ee8cc1Swenshuai.xi bRet = MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE+0x02, &u8Data);
489*53ee8cc1Swenshuai.xi bRet = MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE+0x02, (u8Data|0x20));
490*53ee8cc1Swenshuai.xi
491*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
492*53ee8cc1Swenshuai.xi
493*53ee8cc1Swenshuai.xi bRet = MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE+0x02, (u8Data&(~0x20)));
494*53ee8cc1Swenshuai.xi
495*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("@INTERN_DVBT2_SoftReset done!!\n"));
496*53ee8cc1Swenshuai.xi
497*53ee8cc1Swenshuai.xi return bRet;
498*53ee8cc1Swenshuai.xi }
499*53ee8cc1Swenshuai.xi
500*53ee8cc1Swenshuai.xi
501*53ee8cc1Swenshuai.xi /***********************************************************************************
502*53ee8cc1Swenshuai.xi Subject: Reset
503*53ee8cc1Swenshuai.xi Function: INTERN_DVBT2_Reset
504*53ee8cc1Swenshuai.xi Parmeter:
505*53ee8cc1Swenshuai.xi Return: MS_BOOL
506*53ee8cc1Swenshuai.xi Remark:
507*53ee8cc1Swenshuai.xi ************************************************************************************/
508*53ee8cc1Swenshuai.xi extern void HAL_SYS_DMD_VD_MBX_DVB_WaitHandShake(void);
INTERN_DVBT2_Reset(void)509*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Reset ( void )
510*53ee8cc1Swenshuai.xi {
511*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf(" @INTERN_DVBT2_reset\n"));
512*53ee8cc1Swenshuai.xi
513*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2_TIME(printf("INTERN_DVBT2_Reset, t = %ld\n",MsOS_GetSystemTime()));
514*53ee8cc1Swenshuai.xi
515*53ee8cc1Swenshuai.xi INTERN_DVBT2_SoftStop();
516*53ee8cc1Swenshuai.xi
517*53ee8cc1Swenshuai.xi
518*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x01); // reset DMD_MCU
519*53ee8cc1Swenshuai.xi MsOS_DelayTask(5);
520*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00 , 0x00); // clear MB_CNTL
521*53ee8cc1Swenshuai.xi
522*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x00);
523*53ee8cc1Swenshuai.xi MsOS_DelayTask(5);
524*53ee8cc1Swenshuai.xi
525*53ee8cc1Swenshuai.xi HAL_SYS_DMD_VD_MBX_DVB_WaitHandShake();
526*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + 0x00 , 0x00);
527*53ee8cc1Swenshuai.xi
528*53ee8cc1Swenshuai.xi bFECLock = FALSE;
529*53ee8cc1Swenshuai.xi bP1Lock = FALSE;
530*53ee8cc1Swenshuai.xi u32ChkScanTimeStart = MsOS_GetSystemTime();
531*53ee8cc1Swenshuai.xi return TRUE;
532*53ee8cc1Swenshuai.xi }
533*53ee8cc1Swenshuai.xi
534*53ee8cc1Swenshuai.xi /***********************************************************************************
535*53ee8cc1Swenshuai.xi Subject: Exit
536*53ee8cc1Swenshuai.xi Function: INTERN_DVBT2_Exit
537*53ee8cc1Swenshuai.xi Parmeter:
538*53ee8cc1Swenshuai.xi Return: MS_BOOL
539*53ee8cc1Swenshuai.xi Remark:
540*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBT2_Exit(void)541*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Exit ( void )
542*53ee8cc1Swenshuai.xi {
543*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf(" @INTERN_DVBT2_Exit\n"));
544*53ee8cc1Swenshuai.xi
545*53ee8cc1Swenshuai.xi
546*53ee8cc1Swenshuai.xi
547*53ee8cc1Swenshuai.xi //diable clk gen
548*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103314, 0x01); // reg_ckg_dvbtc_adc@0x0a[3:0] : ADC_CLK
549*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103315, 0x01); // reg_ckg_dvbtc_innc@0x0a[11:8]
550*53ee8cc1Swenshuai.xi /*
551*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10330a, 0x01); // reg_ckg_atsc_adcd_sync@0x05[3:0] : ADCCLK
552*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10330b, 0x00);
553*53ee8cc1Swenshuai.xi
554*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10330c, 0x01); // reg_ckg_dvbtc_inner1x@0x06[3:0] : MPLLDIV10/4=21.5MHz
555*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10330d, 0x01); // reg_ckg_dvbtc_inner2x@0x06[11:8]: MPLLDIV10/2=43.2MHz
556*53ee8cc1Swenshuai.xi
557*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10330e, 0x01); // reg_ckg_dvbtc_inner4x@0x07[3:0] : MPLLDIV10=86.4MHz
558*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10330f, 0x00);
559*53ee8cc1Swenshuai.xi
560*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103310, 0x01); // reg_ckg_dvbtc_outer1x@0x08[3:0] : MPLLDIV10/2=43.2MHz
561*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103311, 0x01); // reg_ckg_dvbtc_outer2x@0x08[11:8]: MPLLDIV10=86.4MHz
562*53ee8cc1Swenshuai.xi
563*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103312, 0x01); // dvbt_t:0x0000, dvb_c: 0x0004
564*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103313, 0x00);
565*53ee8cc1Swenshuai.xi
566*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103314, 0x01); // reg_ckg_dvbtc_adc@0x0a[3:0] : ADC_CLK
567*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103315, 0x01); // reg_ckg_dvbtc_innc@0x0a[11:8]
568*53ee8cc1Swenshuai.xi
569*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103316, 0x01); // reg_ckg_dvbtc_eq8x@0x0b[3:0] : MPLLDIV3/2=144MHz
570*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103317, 0x01); // reg_ckg_dvbtc_eq@0x0b[11:8] : MPLLDIV3/16=18MHz
571*53ee8cc1Swenshuai.xi
572*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103318, 0x11); // reg_ckg_dvbtc_sram0~3@0x0c[13:0]
573*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103319, 0x11);
574*53ee8cc1Swenshuai.xi
575*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x01); // parallel mode:0x0001 / serial mode: 0x0401
576*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x05); // reg_ckg_dvbtc_ts@0x04
577*53ee8cc1Swenshuai.xi
578*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101E3E, 0x00); // DVBT = BIT1 clear
579*53ee8cc1Swenshuai.xi */
580*53ee8cc1Swenshuai.xi return INTERN_DVBT2_SoftStop();
581*53ee8cc1Swenshuai.xi }
582*53ee8cc1Swenshuai.xi /*
583*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Load2Sdram(MS_U8 *u8_ptr, MS_U16 data_length)
584*53ee8cc1Swenshuai.xi {
585*53ee8cc1Swenshuai.xi
586*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("INTERN_DVBT2_Load2Sdram, len=0x%x, \n",data_length));
587*53ee8cc1Swenshuai.xi MS_U8 addrhi, addrlo;
588*53ee8cc1Swenshuai.xi int i, j, k, old_i=0;
589*53ee8cc1Swenshuai.xi int sdram_start_addr = 0;//1024 >> 2; //StrToInt(ed_sdram_start->Text)>>2; // 4KB alignment
590*53ee8cc1Swenshuai.xi
591*53ee8cc1Swenshuai.xi //I2C_CH_Exit(); // exit CH4
592*53ee8cc1Swenshuai.xi //I2C_CH5_Reset(); // switch to CH5
593*53ee8cc1Swenshuai.xi //MDrv_DMD_I2C_Channel_Change(5);
594*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------
595*53ee8cc1Swenshuai.xi // Set xData map for DRAM
596*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------
597*53ee8cc1Swenshuai.xi
598*53ee8cc1Swenshuai.xi //banknum = 0x1d; //dmdmcu51_xdmiu
599*53ee8cc1Swenshuai.xi
600*53ee8cc1Swenshuai.xi //set xData map upper and low bound for 64k DRAM window
601*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_Write2Reg(XDMIU_REG_BASE, 0x63, 0x2020);
602*53ee8cc1Swenshuai.xi if(SLAVE_I2CWrite16(banknum,0x63,0x2020)==false)
603*53ee8cc1Swenshuai.xi { MessageBox(NULL,"Fail to write register!!","write register",MB_OK|MB_ICONERROR); return FALSE; }
604*53ee8cc1Swenshuai.xi
605*53ee8cc1Swenshuai.xi //set xData map offset for 64k DRAM window
606*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_Write2Reg(XDMIU_REG_BASE, 0x64, 0x0000);
607*53ee8cc1Swenshuai.xi if(SLAVE_I2CWrite16(banknum,0x64,0x0000)==false)
608*53ee8cc1Swenshuai.xi { MessageBox(NULL,"Fail to write register!!","write register",MB_OK|MB_ICONERROR); return FALSE; }
609*53ee8cc1Swenshuai.xi
610*53ee8cc1Swenshuai.xi //set xData map upper and low bound for 4k DRAM window
611*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_Write2Reg(XDMIU_REG_BASE, 0x65, 0x2420);
612*53ee8cc1Swenshuai.xi if(SLAVE_I2CWrite16(banknum,0x65,0x2420)==false)
613*53ee8cc1Swenshuai.xi { MessageBox(NULL,"Fail to write register!!","write register",MB_OK|MB_ICONERROR); return FALSE; }
614*53ee8cc1Swenshuai.xi
615*53ee8cc1Swenshuai.xi //set xData map offset for 4k DRAM window
616*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_Write2Reg(XDMIU_REG_BASE, 0x66, sdram_start_addr);
617*53ee8cc1Swenshuai.xi if(SLAVE_I2CWrite16(banknum,0x66,sdram_start_addr)==false)
618*53ee8cc1Swenshuai.xi { MessageBox(NULL,"Fail to write register!!","write register",MB_OK|MB_ICONERROR); return FALSE; }
619*53ee8cc1Swenshuai.xi
620*53ee8cc1Swenshuai.xi //I2C_CH_Exit(); // exit CH5
621*53ee8cc1Swenshuai.xi //EnterDebugMode(1); // switch to CH1
622*53ee8cc1Swenshuai.xi
623*53ee8cc1Swenshuai.xi //enable xData map for DRAM
624*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_Write2Reg(XDMIU_REG_BASE, 0x63, 0x0007);
625*53ee8cc1Swenshuai.xi if(SLAVE_I2CWrite16(banknum,0x62,0x0007)==false)
626*53ee8cc1Swenshuai.xi { MessageBox(NULL,"Fail to write register!!","write register",MB_OK|MB_ICONERROR); return FALSE; }
627*53ee8cc1Swenshuai.xi
628*53ee8cc1Swenshuai.xi
629*53ee8cc1Swenshuai.xi for ( i = 0, j = SDRAM_BASE, k = sdram_start_addr + 0x01; i < size;)
630*53ee8cc1Swenshuai.xi {
631*53ee8cc1Swenshuai.xi if (j == SDRAM_BASE + 0x1000)
632*53ee8cc1Swenshuai.xi {
633*53ee8cc1Swenshuai.xi //I2C_CH_Exit(); // exit CH1
634*53ee8cc1Swenshuai.xi //I2C_CH5_Reset(); // switch to CH5
635*53ee8cc1Swenshuai.xi //set xData map offset for 4k DRAM window
636*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_Write2Reg(XDMIU_REG_BASE, 0x66, k++);
637*53ee8cc1Swenshuai.xi if(SLAVE_I2CWrite16(banknum,0x66,k++)==false)
638*53ee8cc1Swenshuai.xi { MessageBox(NULL,"Fail to write register!!","write register",MB_OK|MB_ICONERROR); return FALSE; }
639*53ee8cc1Swenshuai.xi j = SDRAM_BASE;
640*53ee8cc1Swenshuai.xi
641*53ee8cc1Swenshuai.xi //I2C_CH_Exit(); // exit CH5
642*53ee8cc1Swenshuai.xi //EnterDebugMode(1); // switch to CH1
643*53ee8cc1Swenshuai.xi
644*53ee8cc1Swenshuai.xi }
645*53ee8cc1Swenshuai.xi
646*53ee8cc1Swenshuai.xi addrhi = (j >> 8) & 0xff;
647*53ee8cc1Swenshuai.xi addrlo = j & 0xff;
648*53ee8cc1Swenshuai.xi
649*53ee8cc1Swenshuai.xi if (i+EZUSB_Write_Buffer<size)
650*53ee8cc1Swenshuai.xi {
651*53ee8cc1Swenshuai.xi if(I2C_WriteBytes(addrhi,addrlo,in_buf+i,EZUSB_Write_Buffer)==FALSE)
652*53ee8cc1Swenshuai.xi { MessageBox(NULL,"Fail to write register!!","write register",MB_OK|MB_ICONERROR); return FALSE; }
653*53ee8cc1Swenshuai.xi
654*53ee8cc1Swenshuai.xi j=j+EZUSB_Write_Buffer;
655*53ee8cc1Swenshuai.xi i=i+EZUSB_Write_Buffer;
656*53ee8cc1Swenshuai.xi }
657*53ee8cc1Swenshuai.xi else
658*53ee8cc1Swenshuai.xi {
659*53ee8cc1Swenshuai.xi if(I2C_WriteBytes(addrhi,addrlo,in_buf+i,size-i)==FALSE)
660*53ee8cc1Swenshuai.xi { MessageBox(NULL,"Fail to write register!!","write register",MB_OK|MB_ICONERROR); return FALSE; }
661*53ee8cc1Swenshuai.xi
662*53ee8cc1Swenshuai.xi i=size;
663*53ee8cc1Swenshuai.xi }
664*53ee8cc1Swenshuai.xi
665*53ee8cc1Swenshuai.xi if ((i-old_i)>=2048)
666*53ee8cc1Swenshuai.xi {
667*53ee8cc1Swenshuai.xi ShowMCUDL_Progress(0,3*i,size);
668*53ee8cc1Swenshuai.xi old_i=i;
669*53ee8cc1Swenshuai.xi }
670*53ee8cc1Swenshuai.xi }//end for
671*53ee8cc1Swenshuai.xi
672*53ee8cc1Swenshuai.xi
673*53ee8cc1Swenshuai.xi FWDLRichEdit->Lines->Add(">SDRAM Down Load OK!");
674*53ee8cc1Swenshuai.xi
675*53ee8cc1Swenshuai.xi I2C_CH_Exit(); // exit CH1
676*53ee8cc1Swenshuai.xi I2C_CH5_Reset(); // switch to CH5
677*53ee8cc1Swenshuai.xi
678*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------
679*53ee8cc1Swenshuai.xi // Release xData map for SDRAM
680*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------
681*53ee8cc1Swenshuai.xi
682*53ee8cc1Swenshuai.xi if(SLAVE_I2CWrite16(banknum,0x62,0x0000)==false)
683*53ee8cc1Swenshuai.xi { MessageBox(NULL,"Fail to write register!!","write register",MB_OK|MB_ICONERROR); return FALSE; }
684*53ee8cc1Swenshuai.xi
685*53ee8cc1Swenshuai.xi }
686*53ee8cc1Swenshuai.xi */
687*53ee8cc1Swenshuai.xi /***********************************************************************************
688*53ee8cc1Swenshuai.xi Subject: Load DSP code to chip
689*53ee8cc1Swenshuai.xi Function: INTERN_DVBT2_LoadDSPCode
690*53ee8cc1Swenshuai.xi Parmeter:
691*53ee8cc1Swenshuai.xi Return: MS_BOOL
692*53ee8cc1Swenshuai.xi Remark:
693*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBT2_LoadDSPCode(void)694*53ee8cc1Swenshuai.xi static MS_BOOL INTERN_DVBT2_LoadDSPCode(void)
695*53ee8cc1Swenshuai.xi {
696*53ee8cc1Swenshuai.xi MS_U8 u8data = 0x00;
697*53ee8cc1Swenshuai.xi MS_U16 i;
698*53ee8cc1Swenshuai.xi MS_U16 fail_cnt=0;
699*53ee8cc1Swenshuai.xi //MS_U16 u16AddressOffset;
700*53ee8cc1Swenshuai.xi MS_U32 u32VA_DramCodeAddr;
701*53ee8cc1Swenshuai.xi
702*53ee8cc1Swenshuai.xi #if (DBG_DUMP_LOAD_DSP_TIME==1)
703*53ee8cc1Swenshuai.xi MS_U32 u32Time;
704*53ee8cc1Swenshuai.xi #endif
705*53ee8cc1Swenshuai.xi
706*53ee8cc1Swenshuai.xi
707*53ee8cc1Swenshuai.xi #ifndef INTERN_DVBT2_LOAD_FW_FROM_CODE_MEMORY
708*53ee8cc1Swenshuai.xi BININFO BinInfo;
709*53ee8cc1Swenshuai.xi MS_BOOL bResult;
710*53ee8cc1Swenshuai.xi MS_U32 u32GEAddr;
711*53ee8cc1Swenshuai.xi MS_U8 Data;
712*53ee8cc1Swenshuai.xi MS_S8 op;
713*53ee8cc1Swenshuai.xi MS_U32 srcaddr;
714*53ee8cc1Swenshuai.xi MS_U32 len;
715*53ee8cc1Swenshuai.xi MS_U32 SizeBy4K;
716*53ee8cc1Swenshuai.xi MS_U16 u16Counter=0;
717*53ee8cc1Swenshuai.xi MS_U8 *pU8Data;
718*53ee8cc1Swenshuai.xi #endif
719*53ee8cc1Swenshuai.xi
720*53ee8cc1Swenshuai.xi #if 0
721*53ee8cc1Swenshuai.xi if(HAL_DMD_RIU_ReadByte(0x101E3E))
722*53ee8cc1Swenshuai.xi {
723*53ee8cc1Swenshuai.xi printf("Warring! Reg[0x101E3E]=%d\n", HAL_DMD_RIU_ReadByte(0x101E3E));
724*53ee8cc1Swenshuai.xi return FALSE;
725*53ee8cc1Swenshuai.xi }
726*53ee8cc1Swenshuai.xi #endif
727*53ee8cc1Swenshuai.xi
728*53ee8cc1Swenshuai.xi // MDrv_Sys_DisableWatchDog();
729*53ee8cc1Swenshuai.xi
730*53ee8cc1Swenshuai.xi
731*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x01); // reset VD_MCU
732*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x01, 0x00); // disable SRAM
733*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x50); // enable "vdmcu51_if"
734*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x51); // enable auto-increase
735*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x04, 0x00); // sram address low byte
736*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x05, 0x00); // sram address high byte
737*53ee8cc1Swenshuai.xi
738*53ee8cc1Swenshuai.xi //// Load code thru VDMCU_IF ////
739*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf(">Load Code...\n"));
740*53ee8cc1Swenshuai.xi //#ifdef INTERN_DVBT2_LOAD_FW_FROM_CODE_MEMORY
741*53ee8cc1Swenshuai.xi //for ( i = 0; i < sizeof(INTERN_DVBT2_table); i++)
742*53ee8cc1Swenshuai.xi //{
743*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x0C, INTERN_DVBT2_table[i]); // write data to VD MCU 51 code sram
744*53ee8cc1Swenshuai.xi //}
745*53ee8cc1Swenshuai.xi if (sizeof(INTERN_DVBT2_table) < 0x8000)
746*53ee8cc1Swenshuai.xi {
747*53ee8cc1Swenshuai.xi printf("----->Bin file Size is not match...\n");
748*53ee8cc1Swenshuai.xi }
749*53ee8cc1Swenshuai.xi else
750*53ee8cc1Swenshuai.xi {
751*53ee8cc1Swenshuai.xi // load half code to SRAM
752*53ee8cc1Swenshuai.xi for ( i = 0; i < 0x8000; i++)
753*53ee8cc1Swenshuai.xi {
754*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x0C, INTERN_DVBT2_table[i]); // write data to VD MCU 51 code sram
755*53ee8cc1Swenshuai.xi }
756*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf(">Load SRAM code done...\n"));
757*53ee8cc1Swenshuai.xi
758*53ee8cc1Swenshuai.xi
759*53ee8cc1Swenshuai.xi if((u32DMD_DVBT2_FW_START_ADDR & 0x8000) != 0x8000)
760*53ee8cc1Swenshuai.xi {
761*53ee8cc1Swenshuai.xi printf(">DVB-T2 DRAM Start address is not correct!!\n");
762*53ee8cc1Swenshuai.xi }
763*53ee8cc1Swenshuai.xi else
764*53ee8cc1Swenshuai.xi {
765*53ee8cc1Swenshuai.xi // load another half code to SDRAM
766*53ee8cc1Swenshuai.xi // VA = MsOS_PA2KSEG1(PA); //NonCache
767*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf(">>> DVBT2_FW_START_ADDR=0x%lx \n", u32DMD_DVBT2_FW_START_ADDR));
768*53ee8cc1Swenshuai.xi u32VA_DramCodeAddr = MsOS_PA2KSEG1(u32DMD_DVBT2_FW_START_ADDR);
769*53ee8cc1Swenshuai.xi memcpy((void*)(MS_VIRT)u32VA_DramCodeAddr, &INTERN_DVBT2_table[0x8000], sizeof(INTERN_DVBT2_table) - 0x8000);
770*53ee8cc1Swenshuai.xi
771*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf(">Load DRAM code done...\n"));
772*53ee8cc1Swenshuai.xi }
773*53ee8cc1Swenshuai.xi }
774*53ee8cc1Swenshuai.xi
775*53ee8cc1Swenshuai.xi //#endif
776*53ee8cc1Swenshuai.xi
777*53ee8cc1Swenshuai.xi //// Content verification ////
778*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf(">Verify Code...\n"));
779*53ee8cc1Swenshuai.xi
780*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x04, 0x00); // sram address low byte
781*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x05, 0x00); // sram address high byte
782*53ee8cc1Swenshuai.xi
783*53ee8cc1Swenshuai.xi #ifdef INTERN_DVBT2_LOAD_FW_FROM_CODE_MEMORY
784*53ee8cc1Swenshuai.xi for ( i = 0; i < 0x8000; i++)
785*53ee8cc1Swenshuai.xi {
786*53ee8cc1Swenshuai.xi u8data = HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x10); // read sram data
787*53ee8cc1Swenshuai.xi if (u8data != INTERN_DVBT2_table[i])
788*53ee8cc1Swenshuai.xi {
789*53ee8cc1Swenshuai.xi printf(">fail add = 0x%x\n", i);
790*53ee8cc1Swenshuai.xi printf(">code = 0x%x\n", INTERN_DVBT2_table[i]);
791*53ee8cc1Swenshuai.xi printf(">data = 0x%x\n", u8data);
792*53ee8cc1Swenshuai.xi
793*53ee8cc1Swenshuai.xi if (fail_cnt++ > 10)
794*53ee8cc1Swenshuai.xi {
795*53ee8cc1Swenshuai.xi printf(">DVB-T2 DSP SRAM Loadcode fail!\n");
796*53ee8cc1Swenshuai.xi return false;
797*53ee8cc1Swenshuai.xi }
798*53ee8cc1Swenshuai.xi }
799*53ee8cc1Swenshuai.xi }
800*53ee8cc1Swenshuai.xi #else
801*53ee8cc1Swenshuai.xi for (i=0;i<=SizeBy4K;i++)
802*53ee8cc1Swenshuai.xi {
803*53ee8cc1Swenshuai.xi if(i==SizeBy4K)
804*53ee8cc1Swenshuai.xi len=BinInfo.B_Len%0x1000;
805*53ee8cc1Swenshuai.xi else
806*53ee8cc1Swenshuai.xi len=0x1000;
807*53ee8cc1Swenshuai.xi
808*53ee8cc1Swenshuai.xi srcaddr = u32GEAddr+(0x1000*i);
809*53ee8cc1Swenshuai.xi //printf("\t i = %08LX\n", i);
810*53ee8cc1Swenshuai.xi //printf("\t len = %08LX\n", len);
811*53ee8cc1Swenshuai.xi op = 1;
812*53ee8cc1Swenshuai.xi u16Counter = 0 ;
813*53ee8cc1Swenshuai.xi //printf("\t (B=0x%bx)(Src=0x%x)Data =",i,srcaddr);
814*53ee8cc1Swenshuai.xi while(len--)
815*53ee8cc1Swenshuai.xi {
816*53ee8cc1Swenshuai.xi u16Counter ++ ;
817*53ee8cc1Swenshuai.xi //printf("file: %s, line: %d\n", __FILE__, __LINE__);
818*53ee8cc1Swenshuai.xi //pU8Data = (U8 *)(srcaddr|0x80000000);
819*53ee8cc1Swenshuai.xi #if OBA2
820*53ee8cc1Swenshuai.xi pU8Data = (U8 *)(srcaddr);
821*53ee8cc1Swenshuai.xi #else
822*53ee8cc1Swenshuai.xi pU8Data = (U8 *)(srcaddr|0x80000000);
823*53ee8cc1Swenshuai.xi #endif
824*53ee8cc1Swenshuai.xi Data = *pU8Data;
825*53ee8cc1Swenshuai.xi
826*53ee8cc1Swenshuai.xi #if 0
827*53ee8cc1Swenshuai.xi if(u16Counter < 0x100)
828*53ee8cc1Swenshuai.xi printf("0x%bx,", Data);
829*53ee8cc1Swenshuai.xi #endif
830*53ee8cc1Swenshuai.xi u8data = HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x10); // read sram data
831*53ee8cc1Swenshuai.xi if (u8data != Data)
832*53ee8cc1Swenshuai.xi {
833*53ee8cc1Swenshuai.xi printf(">fail add = 0x%lx\n", (U32)((i*0x1000)+(0x1000-len)));
834*53ee8cc1Swenshuai.xi printf(">code = 0x%x\n", Data);
835*53ee8cc1Swenshuai.xi printf(">data = 0x%x\n", u8data);
836*53ee8cc1Swenshuai.xi
837*53ee8cc1Swenshuai.xi if (fail_cnt++ > 10)
838*53ee8cc1Swenshuai.xi {
839*53ee8cc1Swenshuai.xi printf(">DVB-T DSP Loadcode fail!");
840*53ee8cc1Swenshuai.xi return false;
841*53ee8cc1Swenshuai.xi }
842*53ee8cc1Swenshuai.xi }
843*53ee8cc1Swenshuai.xi
844*53ee8cc1Swenshuai.xi srcaddr += op;
845*53ee8cc1Swenshuai.xi }
846*53ee8cc1Swenshuai.xi // printf("\n\n\n");
847*53ee8cc1Swenshuai.xi }
848*53ee8cc1Swenshuai.xi #endif
849*53ee8cc1Swenshuai.xi
850*53ee8cc1Swenshuai.xi // add T2 DRAM bufer start address into fixed location
851*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x04, 0x30); // sram address low byte
852*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x05, 0x00); // sram address high byte
853*53ee8cc1Swenshuai.xi
854*53ee8cc1Swenshuai.xi // write Start address to VD MCU 51 code sram
855*53ee8cc1Swenshuai.xi // //0x30~0x33
856*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_DRAM_START_ADDR);
857*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_DRAM_START_ADDR >> 8));
858*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_DRAM_START_ADDR >> 16));
859*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_DRAM_START_ADDR >> 24));
860*53ee8cc1Swenshuai.xi //0x30~0x33
861*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)u32DMD_DVBT2_EQ_START_ADDR);
862*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_EQ_START_ADDR >> 8));
863*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_EQ_START_ADDR >> 16));
864*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_EQ_START_ADDR >> 24));
865*53ee8cc1Swenshuai.xi //0x34~0x37
866*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)u32DMD_DVBT2_TDI_START_ADDR);
867*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_TDI_START_ADDR >> 8));
868*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_TDI_START_ADDR >> 16));
869*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_TDI_START_ADDR >> 24));
870*53ee8cc1Swenshuai.xi //0x38~0x3b
871*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)u32DMD_DVBT2_DJB_START_ADDR);
872*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_DJB_START_ADDR >> 8));
873*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_DJB_START_ADDR >> 16));
874*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_DJB_START_ADDR >> 24));
875*53ee8cc1Swenshuai.xi //0x3c~0x3f
876*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)u32DMD_DVBT2_FW_START_ADDR);
877*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_FW_START_ADDR >> 8));
878*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_FW_START_ADDR >> 16));
879*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_FW_START_ADDR >> 24));
880*53ee8cc1Swenshuai.xi
881*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf(">>> [INTERN_DVBT2_LoadDSPCode]DVBT2_EQ_START_ADDR=0x%lx \n", u32DMD_DVBT2_EQ_START_ADDR));
882*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf(">>> [INTERN_DVBT2_LoadDSPCode]DVBT2_TDI_START_ADDR=0x%lx \n", u32DMD_DVBT2_TDI_START_ADDR));
883*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf(">>> [INTERN_DVBT2_LoadDSPCode]DVBT2_DJB_START_ADDR=0x%lx \n", u32DMD_DVBT2_DJB_START_ADDR));
884*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf(">>> [INTERN_DVBT2_LoadDSPCode]DVBT2_FW_START_ADDR=0x%lx \n", u32DMD_DVBT2_FW_START_ADDR));
885*53ee8cc1Swenshuai.xi
886*53ee8cc1Swenshuai.xi #if 0
887*53ee8cc1Swenshuai.xi // DEBUG
888*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x04, 0x30); // sram address low byte
889*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x05, 0x00); // sram address high byte
890*53ee8cc1Swenshuai.xi
891*53ee8cc1Swenshuai.xi // for ( i = 0; i < 16; i++)
892*53ee8cc1Swenshuai.xi // {
893*53ee8cc1Swenshuai.xi // u8data = HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x10); // read sram data
894*53ee8cc1Swenshuai.xi // printf(">add = 0x%x\t", i);
895*53ee8cc1Swenshuai.xi // printf(">data = 0x%x\n", u8data);
896*53ee8cc1Swenshuai.xi // }
897*53ee8cc1Swenshuai.xi
898*53ee8cc1Swenshuai.xi printf(">>> [INTERN_DVBT2_LoadDSPCode]DVBT2_EQ_START_ADDR=0x%lx \n", u32DMD_DVBT2_EQ_START_ADDR);
899*53ee8cc1Swenshuai.xi printf(">>> [INTERN_DVBT2_LoadDSPCode]DVBT2_TDI_START_ADDR=0x%lx \n", u32DMD_DVBT2_TDI_START_ADDR);
900*53ee8cc1Swenshuai.xi printf(">>> [INTERN_DVBT2_LoadDSPCode]DVBT2_DJB_START_ADDR=0x%lx \n", u32DMD_DVBT2_DJB_START_ADDR);
901*53ee8cc1Swenshuai.xi printf(">>> [INTERN_DVBT2_LoadDSPCode]DVBT2_FW_START_ADDR=0x%lx \n", u32DMD_DVBT2_FW_START_ADDR);
902*53ee8cc1Swenshuai.xi #endif
903*53ee8cc1Swenshuai.xi
904*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x50); // diable auto-increase
905*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x00); // disable "vdmcu51_if"
906*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x01, 0x01); // enable SRAM
907*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x00); // release VD_MCU
908*53ee8cc1Swenshuai.xi
909*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf(">DSP Loadcode done."));
910*53ee8cc1Swenshuai.xi //while(load_data_variable);
911*53ee8cc1Swenshuai.xi
912*53ee8cc1Swenshuai.xi return TRUE;
913*53ee8cc1Swenshuai.xi }
914*53ee8cc1Swenshuai.xi
915*53ee8cc1Swenshuai.xi /***********************************************************************************
916*53ee8cc1Swenshuai.xi Subject: DVB-T CLKGEN initialized function
917*53ee8cc1Swenshuai.xi Function: INTERN_DVBT2_Power_On_Initialization
918*53ee8cc1Swenshuai.xi Parmeter:
919*53ee8cc1Swenshuai.xi Return: MS_BOOL
920*53ee8cc1Swenshuai.xi Remark:
921*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBT2_InitClkgen(MS_BOOL bRFAGCTristateEnable)922*53ee8cc1Swenshuai.xi void INTERN_DVBT2_InitClkgen(MS_BOOL bRFAGCTristateEnable)
923*53ee8cc1Swenshuai.xi {
924*53ee8cc1Swenshuai.xi MS_U8 temp_val;
925*53ee8cc1Swenshuai.xi MS_U16 u16_temp_val;
926*53ee8cc1Swenshuai.xi
927*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("INTERN_DVBT2_InitClkgen\n"));
928*53ee8cc1Swenshuai.xi
929*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39,0x00);
930*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x112003, (HAL_DMD_RIU_ReadByte(0x112003)&(~(BIT(5))))); // Release Ana misc resest
931*53ee8cc1Swenshuai.xi // ----------------------------------------------
932*53ee8cc1Swenshuai.xi // start demod CLKGEN setting
933*53ee8cc1Swenshuai.xi // ----------------------------------------------
934*53ee8cc1Swenshuai.xi // *** Set register at CLKGEN1
935*53ee8cc1Swenshuai.xi // enable DMD MCU clock "bit[0] set 0"
936*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0f, 2'b11, 16'h001c);
937*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0f, 2'b11, 16'h001c);
938*53ee8cc1Swenshuai.xi // CLK_DMDMCU clock setting
939*53ee8cc1Swenshuai.xi // [0] disable clock
940*53ee8cc1Swenshuai.xi // [1] invert clock
941*53ee8cc1Swenshuai.xi // [4:2]
942*53ee8cc1Swenshuai.xi // 000:170 MHz(MPLL_DIV_BUf)
943*53ee8cc1Swenshuai.xi // 001:160MHz
944*53ee8cc1Swenshuai.xi // 010:144MHz
945*53ee8cc1Swenshuai.xi // 011:123MHz
946*53ee8cc1Swenshuai.xi // 100:108MHz
947*53ee8cc1Swenshuai.xi // 101:mem_clcok
948*53ee8cc1Swenshuai.xi // 110:mem_clock div 2
949*53ee8cc1Swenshuai.xi // 111:select XTAL
950*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331f,0x00);
951*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x10331e,0x1c); // 24MHz
952*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x10331e,0x10); // 108MHz
953*53ee8cc1Swenshuai.xi
954*53ee8cc1Swenshuai.xi // set parallet ts clock
955*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h00, 2'b11, 16'h0511);
956*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h00, 2'b11, 16'h0511);
957*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103301,0x07);//0615
958*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
959*53ee8cc1Swenshuai.xi temp_val|=0x05;
960*53ee8cc1Swenshuai.xi // temp_val|=0x07;
961*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
962*53ee8cc1Swenshuai.xi
963*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300,0x10);
964*53ee8cc1Swenshuai.xi
965*53ee8cc1Swenshuai.xi // enable DVBTC ts clock
966*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h04, 2'b11, 16'h0000);
967*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h04, 2'b11, 16'h0000);
968*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309,0x00);
969*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308,0x00);
970*53ee8cc1Swenshuai.xi
971*53ee8cc1Swenshuai.xi // enable dvbc adc clock
972*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0a, 2'b11, 16'h0000);
973*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0a, 2'b11, 16'h0000);
974*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103315,0x00);
975*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103314,0x00);
976*53ee8cc1Swenshuai.xi
977*53ee8cc1Swenshuai.xi // ----------------------------------------------
978*53ee8cc1Swenshuai.xi // start demod_0 CLKGEN setting
979*53ee8cc1Swenshuai.xi // ----------------------------------------------
980*53ee8cc1Swenshuai.xi
981*53ee8cc1Swenshuai.xi // enable clk_atsc_adcd_sync
982*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h05, 2'b11, 16'h0000);
983*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h05, 2'b11, 16'h0000);
984*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0b,0x00);
985*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f0a,0x00);
986*53ee8cc1Swenshuai.xi
987*53ee8cc1Swenshuai.xi //reg_ckg_dvbt_inner
988*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f21,0x11);
989*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f20,0x10);
990*53ee8cc1Swenshuai.xi
991*53ee8cc1Swenshuai.xi //reg_ckg_dvbt_outer
992*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f23,0x01);
993*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f22,0x11);
994*53ee8cc1Swenshuai.xi
995*53ee8cc1Swenshuai.xi //reg_ckg_acifir
996*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f25,0x04);
997*53ee8cc1Swenshuai.xi
998*53ee8cc1Swenshuai.xi //reg_ckg_dvbtm_sram_t1o2x_t22x
999*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f29,0x00);
1000*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f28,0x00);
1001*53ee8cc1Swenshuai.xi
1002*53ee8cc1Swenshuai.xi //reg_ckg_dvbtm_sram_adc_t22x
1003*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f2d,0x00);
1004*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f2c,0x01);
1005*53ee8cc1Swenshuai.xi
1006*53ee8cc1Swenshuai.xi //reg_ckg_dvbtm_sram_t12x_t24x
1007*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f2f,0x00);
1008*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f2e,0x00);
1009*53ee8cc1Swenshuai.xi
1010*53ee8cc1Swenshuai.xi //reg_ckg_dvbtm_ts_in
1011*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f31,0x04);
1012*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f30,0x00);
1013*53ee8cc1Swenshuai.xi
1014*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f33,0x3c);
1015*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f32,0x00);
1016*53ee8cc1Swenshuai.xi
1017*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f35,0x00);
1018*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f34,0x00);
1019*53ee8cc1Swenshuai.xi
1020*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f37,0x00);
1021*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f36,0x00);
1022*53ee8cc1Swenshuai.xi
1023*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f3b,0x00);
1024*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f3a,0x00);
1025*53ee8cc1Swenshuai.xi
1026*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f3d,0x00);
1027*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f3c,0x00);
1028*53ee8cc1Swenshuai.xi
1029*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f43,0x00);
1030*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f42,0x00);
1031*53ee8cc1Swenshuai.xi
1032*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f45,0x00);
1033*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f44,0x00);
1034*53ee8cc1Swenshuai.xi
1035*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fe1,0x00);
1036*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fe0,0x00);
1037*53ee8cc1Swenshuai.xi
1038*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fe3,0x00);
1039*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fe2,0x00);
1040*53ee8cc1Swenshuai.xi
1041*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fe5,0x00);
1042*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fe4,0x00);
1043*53ee8cc1Swenshuai.xi
1044*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fe7,0x00);
1045*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fe6,0x00);
1046*53ee8cc1Swenshuai.xi
1047*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fe9,0x00);
1048*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fe8,0x00);
1049*53ee8cc1Swenshuai.xi
1050*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111feb,0xc8);
1051*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fea,0x00);
1052*53ee8cc1Swenshuai.xi
1053*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fed,0x00);
1054*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fec,0x0c);
1055*53ee8cc1Swenshuai.xi
1056*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fef,0x00);
1057*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111fee,0x00);
1058*53ee8cc1Swenshuai.xi
1059*53ee8cc1Swenshuai.xi // Maserati special
1060*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x152971,0x10);
1061*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x152970,0x01);
1062*53ee8cc1Swenshuai.xi
1063*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111ff0,0x00);
1064*53ee8cc1Swenshuai.xi
1065*53ee8cc1Swenshuai.xi // Mulan special
1066*53ee8cc1Swenshuai.xi // TEQ CLK for DVBT2
1067*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x111f24,0x00);
1068*53ee8cc1Swenshuai.xi
1069*53ee8cc1Swenshuai.xi // SRAM share
1070*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f75,0x00);
1071*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f74,0x00);
1072*53ee8cc1Swenshuai.xi
1073*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f77,0x00);
1074*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f76,0x00);
1075*53ee8cc1Swenshuai.xi
1076*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f79,0x00);
1077*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f78,0x00);
1078*53ee8cc1Swenshuai.xi
1079*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f7b,0x00);
1080*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f7a,0x00);
1081*53ee8cc1Swenshuai.xi
1082*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f7d,0x00);
1083*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f7c,0x00);
1084*53ee8cc1Swenshuai.xi
1085*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f7f,0x00);
1086*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111f7e,0x00);
1087*53ee8cc1Swenshuai.xi
1088*53ee8cc1Swenshuai.xi // 32+4K xdata sram
1089*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x1117e0,0x23);
1090*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x1117e1,0x21);
1091*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x1117e4,0x01);
1092*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x1117e6,0x11);
1093*53ee8cc1Swenshuai.xi
1094*53ee8cc1Swenshuai.xi // SRAM allocation
1095*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111701,0x00);
1096*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111700,0x00);
1097*53ee8cc1Swenshuai.xi
1098*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111705,0x00);
1099*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111704,0x00);
1100*53ee8cc1Swenshuai.xi
1101*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111703,0x00);
1102*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111702,0x00);
1103*53ee8cc1Swenshuai.xi
1104*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111707,0x7f);
1105*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111706,0xff);
1106*53ee8cc1Swenshuai.xi
1107*53ee8cc1Swenshuai.xi // SDRAM address offset
1108*53ee8cc1Swenshuai.xi u16_temp_val = (MS_U16)(u32DMD_DVBT2_FW_START_ADDR>>16);
1109*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x11171b,(MS_U8)(u16_temp_val>>8));
1110*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x11171a,(MS_U8)u16_temp_val);
1111*53ee8cc1Swenshuai.xi
1112*53ee8cc1Swenshuai.xi // DRAM allocation
1113*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111709,0x00);
1114*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111708,0x00);
1115*53ee8cc1Swenshuai.xi
1116*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x11170d,0x80);
1117*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x11170c,0x00);
1118*53ee8cc1Swenshuai.xi
1119*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x11170b,0x00);
1120*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x11170a,0x00);
1121*53ee8cc1Swenshuai.xi
1122*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x11170f,0xff);
1123*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x11170e,0xff);
1124*53ee8cc1Swenshuai.xi
1125*53ee8cc1Swenshuai.xi // DRAM EN
1126*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x111718,0x04);
1127*53ee8cc1Swenshuai.xi
1128*53ee8cc1Swenshuai.xi // [0]switch dram address mode:
1129*53ee8cc1Swenshuai.xi // 0: address from dmdmcu51 bank (old mode)
1130*53ee8cc1Swenshuai.xi // 1: address from dmdmcu51_top bank (new mode)
1131*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x11171c,0x01);
1132*53ee8cc1Swenshuai.xi
1133*53ee8cc1Swenshuai.xi // ----------------------------------------------
1134*53ee8cc1Swenshuai.xi // start demod CLKGEN setting
1135*53ee8cc1Swenshuai.xi // ----------------------------------------------
1136*53ee8cc1Swenshuai.xi // select DMD MCU
1137*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CHIP>>1)+7'h1c, 2'b10, 16'h0300);
1138*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_CHIP>>1)+7'h1c, 2'b10, 16'h0300);
1139*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e39,0x03);
1140*53ee8cc1Swenshuai.xi
1141*53ee8cc1Swenshuai.xi // stream2miu_en, activate rst_wadr
1142*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_TSP0 >>1) + `REG16_HW_CONFIG8, 2'b11, 16'h0012);
1143*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103c0e,0x01);
1144*53ee8cc1Swenshuai.xi // stream2miu_en, turn off rst_wadr
1145*53ee8cc1Swenshuai.xi // `RIU_W((`RIUBASE_TSP0 >>1) + `REG16_HW_CONFIG8, 2'b11, 16'h0102);
1146*53ee8cc1Swenshuai.xi
1147*53ee8cc1Swenshuai.xi }
1148*53ee8cc1Swenshuai.xi
1149*53ee8cc1Swenshuai.xi /***********************************************************************************
1150*53ee8cc1Swenshuai.xi Subject: Power on initialized function
1151*53ee8cc1Swenshuai.xi Function: INTERN_DVBT2_Power_On_Initialization
1152*53ee8cc1Swenshuai.xi Parmeter:
1153*53ee8cc1Swenshuai.xi Return: MS_BOOL
1154*53ee8cc1Swenshuai.xi Remark:
1155*53ee8cc1Swenshuai.xi ************************************************************************************/
1156*53ee8cc1Swenshuai.xi
INTERN_DVBT2_Power_On_Initialization(MS_BOOL bRFAGCTristateEnable,MS_U8 u8ADCIQMode,MS_U8 u8PadSel,MS_BOOL bPGAEnable,MS_U8 u8PGAGain,const MS_U8 * u8DMD_DVBT2_DSPRegInitExt,MS_U8 u8DMD_DVBT2_DSPRegInitSize)1157*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Power_On_Initialization(MS_BOOL bRFAGCTristateEnable, MS_U8 u8ADCIQMode, MS_U8 u8PadSel, MS_BOOL bPGAEnable, MS_U8 u8PGAGain, const MS_U8 *u8DMD_DVBT2_DSPRegInitExt, MS_U8 u8DMD_DVBT2_DSPRegInitSize)
1158*53ee8cc1Swenshuai.xi {
1159*53ee8cc1Swenshuai.xi MS_U16 status = true;
1160*53ee8cc1Swenshuai.xi
1161*53ee8cc1Swenshuai.xi // MS_U8 temp_val;
1162*53ee8cc1Swenshuai.xi //MS_U8 cData = 0;
1163*53ee8cc1Swenshuai.xi //U8 cal_done;
1164*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("INTERN_DVBT2_Power_On_Initialization\n"));
1165*53ee8cc1Swenshuai.xi
1166*53ee8cc1Swenshuai.xi #if defined(PWS_ENABLE)
1167*53ee8cc1Swenshuai.xi Mapi_PWS_Stop_VDMCU();
1168*53ee8cc1Swenshuai.xi #endif
1169*53ee8cc1Swenshuai.xi // No definition for Mulan
1170*53ee8cc1Swenshuai.xi #if 0
1171*53ee8cc1Swenshuai.xi // Global demod reset. To fix DVBS -> DVBT2 or DVBS blind scan -> DVBT2 unlock issue.
1172*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x101e3a);
1173*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e3a,temp_val|0x02);
1174*53ee8cc1Swenshuai.xi
1175*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
1176*53ee8cc1Swenshuai.xi
1177*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101e3a,temp_val&(~0x02));
1178*53ee8cc1Swenshuai.xi #endif
1179*53ee8cc1Swenshuai.xi
1180*53ee8cc1Swenshuai.xi INTERN_DVBT2_InitClkgen(bRFAGCTristateEnable);
1181*53ee8cc1Swenshuai.xi HAL_DMD_ADC_IQ_Switch(u8ADCIQMode, u8PadSel, bPGAEnable, u8PGAGain);
1182*53ee8cc1Swenshuai.xi //// Firmware download //////////
1183*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("INTERN_DVBT2 Load DSP...\n"));
1184*53ee8cc1Swenshuai.xi //MsOS_DelayTask(100);
1185*53ee8cc1Swenshuai.xi
1186*53ee8cc1Swenshuai.xi //if (HAL_DMD_RIU_ReadByte(0x101E3E) != 0x02) // DVBT = BIT1 -> 0x02
1187*53ee8cc1Swenshuai.xi {
1188*53ee8cc1Swenshuai.xi if (INTERN_DVBT2_LoadDSPCode() == FALSE)
1189*53ee8cc1Swenshuai.xi {
1190*53ee8cc1Swenshuai.xi printf("DVB-T2 Load DSP Code Fail\n");
1191*53ee8cc1Swenshuai.xi return FALSE;
1192*53ee8cc1Swenshuai.xi }
1193*53ee8cc1Swenshuai.xi else
1194*53ee8cc1Swenshuai.xi {
1195*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("DVB-T2 Load DSP Code OK\n"));
1196*53ee8cc1Swenshuai.xi }
1197*53ee8cc1Swenshuai.xi }
1198*53ee8cc1Swenshuai.xi
1199*53ee8cc1Swenshuai.xi
1200*53ee8cc1Swenshuai.xi //// MCU Reset //////////
1201*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("INTERN_DVBT2 Reset...\n"));
1202*53ee8cc1Swenshuai.xi if (INTERN_DVBT2_Reset() == FALSE)
1203*53ee8cc1Swenshuai.xi {
1204*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("Fail\n"));
1205*53ee8cc1Swenshuai.xi return FALSE;
1206*53ee8cc1Swenshuai.xi }
1207*53ee8cc1Swenshuai.xi else
1208*53ee8cc1Swenshuai.xi {
1209*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("OK\n"));
1210*53ee8cc1Swenshuai.xi }
1211*53ee8cc1Swenshuai.xi
1212*53ee8cc1Swenshuai.xi // SRAM setting, DVB-T use it.
1213*53ee8cc1Swenshuai.xi // 0x2204, Bit0, 0:DVB-T use, 1: VIF use
1214*53ee8cc1Swenshuai.xi //MDrv_SYS_DMD_VD_MBX_ReadReg(0x2204,&cData);
1215*53ee8cc1Swenshuai.xi //MDrv_SYS_DMD_VD_MBX_WriteReg(0x2204, cData&0xFE);
1216*53ee8cc1Swenshuai.xi
1217*53ee8cc1Swenshuai.xi status &= INTERN_DVBT2_DSPReg_Init(u8DMD_DVBT2_DSPRegInitExt, u8DMD_DVBT2_DSPRegInitSize);
1218*53ee8cc1Swenshuai.xi return status;
1219*53ee8cc1Swenshuai.xi }
1220*53ee8cc1Swenshuai.xi
1221*53ee8cc1Swenshuai.xi /************************************************************************************************
1222*53ee8cc1Swenshuai.xi Subject: Driving control
1223*53ee8cc1Swenshuai.xi Function: INTERN_DVBT2_Driving_Control
1224*53ee8cc1Swenshuai.xi Parmeter: bInversionEnable : TRUE For High
1225*53ee8cc1Swenshuai.xi Return: void
1226*53ee8cc1Swenshuai.xi Remark:
1227*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT2_Driving_Control(MS_BOOL bEnable)1228*53ee8cc1Swenshuai.xi void INTERN_DVBT2_Driving_Control(MS_BOOL bEnable)
1229*53ee8cc1Swenshuai.xi {
1230*53ee8cc1Swenshuai.xi MS_U8 u8Temp;
1231*53ee8cc1Swenshuai.xi
1232*53ee8cc1Swenshuai.xi u8Temp = HAL_DMD_RIU_ReadByte(0x101E10);
1233*53ee8cc1Swenshuai.xi
1234*53ee8cc1Swenshuai.xi if (bEnable)
1235*53ee8cc1Swenshuai.xi {
1236*53ee8cc1Swenshuai.xi u8Temp = u8Temp | 0x01; //bit0: clk, bit1~8:data , bit9: sync, bit10:valid
1237*53ee8cc1Swenshuai.xi }
1238*53ee8cc1Swenshuai.xi else
1239*53ee8cc1Swenshuai.xi {
1240*53ee8cc1Swenshuai.xi u8Temp = u8Temp & (~0x01);
1241*53ee8cc1Swenshuai.xi }
1242*53ee8cc1Swenshuai.xi
1243*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("---> INTERN_DVBT2_Driving_Control(Bit0) = 0x%x \n",u8Temp));
1244*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x101E10, u8Temp);
1245*53ee8cc1Swenshuai.xi }
1246*53ee8cc1Swenshuai.xi /************************************************************************************************
1247*53ee8cc1Swenshuai.xi Subject: Clk Inversion control
1248*53ee8cc1Swenshuai.xi Function: INTERN_DVBT2_Clk_Inversion_Control
1249*53ee8cc1Swenshuai.xi Parmeter: bInversionEnable : TRUE For Inversion Action
1250*53ee8cc1Swenshuai.xi Return: void
1251*53ee8cc1Swenshuai.xi Remark:
1252*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT2_Clk_Inversion_Control(MS_BOOL bInversionEnable)1253*53ee8cc1Swenshuai.xi void INTERN_DVBT2_Clk_Inversion_Control(MS_BOOL bInversionEnable)
1254*53ee8cc1Swenshuai.xi {
1255*53ee8cc1Swenshuai.xi MS_U8 u8Temp;
1256*53ee8cc1Swenshuai.xi
1257*53ee8cc1Swenshuai.xi u8Temp = HAL_DMD_RIU_ReadByte(0x103301);
1258*53ee8cc1Swenshuai.xi
1259*53ee8cc1Swenshuai.xi if (bInversionEnable)
1260*53ee8cc1Swenshuai.xi {
1261*53ee8cc1Swenshuai.xi u8Temp = u8Temp | 0x02; //bit 9: clk inv
1262*53ee8cc1Swenshuai.xi }
1263*53ee8cc1Swenshuai.xi else
1264*53ee8cc1Swenshuai.xi {
1265*53ee8cc1Swenshuai.xi u8Temp = u8Temp & (~0x02);
1266*53ee8cc1Swenshuai.xi }
1267*53ee8cc1Swenshuai.xi
1268*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("---> Inversion(Bit9) = 0x%x \n",u8Temp));
1269*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301, u8Temp);
1270*53ee8cc1Swenshuai.xi }
1271*53ee8cc1Swenshuai.xi /************************************************************************************************
1272*53ee8cc1Swenshuai.xi Subject: Transport stream serial/parallel control
1273*53ee8cc1Swenshuai.xi Function: INTERN_DVBT2_Serial_Control
1274*53ee8cc1Swenshuai.xi Parmeter: bEnable : TRUE For serial
1275*53ee8cc1Swenshuai.xi Return: MS_BOOL :
1276*53ee8cc1Swenshuai.xi Remark:
1277*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT2_Serial_Control(MS_BOOL bEnable,MS_U8 u8TSClk)1278*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Serial_Control(MS_BOOL bEnable, MS_U8 u8TSClk)
1279*53ee8cc1Swenshuai.xi {
1280*53ee8cc1Swenshuai.xi MS_U8 status = true;
1281*53ee8cc1Swenshuai.xi MS_U8 temp_val;
1282*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf(" @INTERN_DVBT2_ts... u8TSClk=%d\n",u8TSClk));
1283*53ee8cc1Swenshuai.xi
1284*53ee8cc1Swenshuai.xi if (u8TSClk == 0xFF) u8TSClk=0x13;
1285*53ee8cc1Swenshuai.xi if (bEnable) //Serial mode for TS pad
1286*53ee8cc1Swenshuai.xi {
1287*53ee8cc1Swenshuai.xi // serial
1288*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x01); // serial mode: 0x0401
1289*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x04); // reg_ckg_dvbtc_ts@0x04
1290*53ee8cc1Swenshuai.xi
1291*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300, 0x00); // serial mode 0x0400
1292*53ee8cc1Swenshuai.xi #if(INTERN_DVBT2_TS_SERIAL_INVERSION == 0)
1293*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x103301, 0x04); // reg_ckg_dvbtmk_ts_out_mode@0x00
1294*53ee8cc1Swenshuai.xi
1295*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1296*53ee8cc1Swenshuai.xi temp_val|=0x04;
1297*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1298*53ee8cc1Swenshuai.xi #else
1299*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x103301, 0x07); // reg_ckg_dvbtmk_ts_out_mode@0x00
1300*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1301*53ee8cc1Swenshuai.xi temp_val|=0x07;
1302*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1303*53ee8cc1Swenshuai.xi #endif
1304*53ee8cc1Swenshuai.xi //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)&0xEF); // PAD_TS1 is used as output
1305*53ee8cc1Swenshuai.xi //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)&0xE3); // PAD_TS1 Disable TS CLK PAD
1306*53ee8cc1Swenshuai.xi }
1307*53ee8cc1Swenshuai.xi else
1308*53ee8cc1Swenshuai.xi {
1309*53ee8cc1Swenshuai.xi //parallel
1310*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x01); // parallel mode:0x0001
1311*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x00); // reg_ckg_dvbtc_ts@0x04
1312*53ee8cc1Swenshuai.xi
1313*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103300, 0x11); // parallel mode: 0x0511 => ts_clk=288/(2*(0x11+1))=8MHz
1314*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300, u8TSClk); // parallel mode: 0x0513 => ts_clk=288/(2*(0x16+1))=6.26MHz //@@++--
1315*53ee8cc1Swenshuai.xi #if(INTERN_DVBT2_TS_PARALLEL_INVERSION == 0)
1316*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x103301, 0x05); // reg_ckg_dvbtmk_ts_out_mode@0x00
1317*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1318*53ee8cc1Swenshuai.xi temp_val|=0x05;
1319*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1320*53ee8cc1Swenshuai.xi #else
1321*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x103301, 0x07); // reg_ckg_dvbtmk_ts_out_mode@0x00
1322*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1323*53ee8cc1Swenshuai.xi temp_val|=0x07;
1324*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1325*53ee8cc1Swenshuai.xi #endif
1326*53ee8cc1Swenshuai.xi
1327*53ee8cc1Swenshuai.xi //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)|0x10); // PAD_TS1 is used as output
1328*53ee8cc1Swenshuai.xi //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, (HAL_DMD_RIU_ReadByte(0x101EAF)&0xC0)|0x11); // PAD_TS1 enable TS clk pad
1329*53ee8cc1Swenshuai.xi }
1330*53ee8cc1Swenshuai.xi
1331*53ee8cc1Swenshuai.xi //DBG_INTERN_DVBT2(printf("---> Inversion(Bit5) = 0x%x \n",gsCmdPacket.param[1] ));
1332*53ee8cc1Swenshuai.xi
1333*53ee8cc1Swenshuai.xi INTERN_DVBT2_Driving_Control(INTERN_DVBT2_DTV_DRIVING_LEVEL);
1334*53ee8cc1Swenshuai.xi return status;
1335*53ee8cc1Swenshuai.xi }
1336*53ee8cc1Swenshuai.xi
1337*53ee8cc1Swenshuai.xi /************************************************************************************************
1338*53ee8cc1Swenshuai.xi Subject: TS1 output control
1339*53ee8cc1Swenshuai.xi Function: INTERN_DVBT2_PAD_TS1_Enable
1340*53ee8cc1Swenshuai.xi Parmeter: flag : TRUE For Turn on TS1, FALSE For Turn off TS1
1341*53ee8cc1Swenshuai.xi Return: void
1342*53ee8cc1Swenshuai.xi Remark:
1343*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT2_PAD_TS1_Enable(MS_BOOL flag)1344*53ee8cc1Swenshuai.xi void INTERN_DVBT2_PAD_TS1_Enable(MS_BOOL flag)
1345*53ee8cc1Swenshuai.xi {
1346*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf(" @INTERN_DVBT2_TS1_Enable... \n"));
1347*53ee8cc1Swenshuai.xi
1348*53ee8cc1Swenshuai.xi if(flag) // PAD_TS1 Enable TS CLK PAD
1349*53ee8cc1Swenshuai.xi {
1350*53ee8cc1Swenshuai.xi //printf("=== TS1_Enable ===\n");
1351*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)|0x10); //For T3
1352*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)|0x18); //For T4
1353*53ee8cc1Swenshuai.xi //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)|0x11); //For T8
1354*53ee8cc1Swenshuai.xi }
1355*53ee8cc1Swenshuai.xi else // PAD_TS1 Disable TS CLK PAD
1356*53ee8cc1Swenshuai.xi {
1357*53ee8cc1Swenshuai.xi //printf("=== TS1_Disable ===\n");
1358*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)&0xEF); //For T3
1359*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)&0xE3); //For T4
1360*53ee8cc1Swenshuai.xi //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)&0xC0); //For T8
1361*53ee8cc1Swenshuai.xi }
1362*53ee8cc1Swenshuai.xi }
1363*53ee8cc1Swenshuai.xi
1364*53ee8cc1Swenshuai.xi /************************************************************************************************
1365*53ee8cc1Swenshuai.xi Subject: channel change config
1366*53ee8cc1Swenshuai.xi Function: INTERN_DVBT2_Config
1367*53ee8cc1Swenshuai.xi Parmeter: BW: bandwidth
1368*53ee8cc1Swenshuai.xi Return: MS_BOOL :
1369*53ee8cc1Swenshuai.xi Remark:
1370*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT2_Config(DMD_DVBT2_RF_CHANNEL_BANDWIDTH BW,MS_BOOL bSerialTS,MS_U8 u8TSClk,MS_U32 u32IFFreq,MS_U8 u8PlpID)1371*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Config(DMD_DVBT2_RF_CHANNEL_BANDWIDTH BW, MS_BOOL bSerialTS, MS_U8 u8TSClk, MS_U32 u32IFFreq, MS_U8 u8PlpID)
1372*53ee8cc1Swenshuai.xi {
1373*53ee8cc1Swenshuai.xi MS_U8 bandwidth;
1374*53ee8cc1Swenshuai.xi MS_U8 status = true;
1375*53ee8cc1Swenshuai.xi //MS_U8 temp_val;
1376*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf(" @INTERN_DVBT2_config %d %d %d %ld %d\n", BW, bSerialTS, u8TSClk, u32IFFreq, u8PlpID));
1377*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2_TIME(printf("INTERN_DVBT2_Config, t = %ld\n",MsOS_GetSystemTime()));
1378*53ee8cc1Swenshuai.xi
1379*53ee8cc1Swenshuai.xi if (u8TSClk == 0xFF) u8TSClk=0x13;
1380*53ee8cc1Swenshuai.xi switch(BW)
1381*53ee8cc1Swenshuai.xi {
1382*53ee8cc1Swenshuai.xi case E_DMD_T2_RF_BAND_5MHz:
1383*53ee8cc1Swenshuai.xi bandwidth = 1;
1384*53ee8cc1Swenshuai.xi break;
1385*53ee8cc1Swenshuai.xi case E_DMD_T2_RF_BAND_6MHz:
1386*53ee8cc1Swenshuai.xi bandwidth = 2;
1387*53ee8cc1Swenshuai.xi break;
1388*53ee8cc1Swenshuai.xi case E_DMD_T2_RF_BAND_7MHz:
1389*53ee8cc1Swenshuai.xi bandwidth = 3;
1390*53ee8cc1Swenshuai.xi break;
1391*53ee8cc1Swenshuai.xi case E_DMD_T2_RF_BAND_10MHz:
1392*53ee8cc1Swenshuai.xi bandwidth = 5;
1393*53ee8cc1Swenshuai.xi break;
1394*53ee8cc1Swenshuai.xi case E_DMD_T2_RF_BAND_1p7MHz:
1395*53ee8cc1Swenshuai.xi bandwidth = 0;
1396*53ee8cc1Swenshuai.xi break;
1397*53ee8cc1Swenshuai.xi case E_DMD_T2_RF_BAND_8MHz:
1398*53ee8cc1Swenshuai.xi default:
1399*53ee8cc1Swenshuai.xi bandwidth = 4;
1400*53ee8cc1Swenshuai.xi break;
1401*53ee8cc1Swenshuai.xi }
1402*53ee8cc1Swenshuai.xi
1403*53ee8cc1Swenshuai.xi status &= INTERN_DVBT2_Reset();
1404*53ee8cc1Swenshuai.xi
1405*53ee8cc1Swenshuai.xi // BW mode
1406*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_T2_BW, BW);
1407*53ee8cc1Swenshuai.xi // TS mode
1408*53ee8cc1Swenshuai.xi //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_T2_TS_SERIAL, bSerialTS? 0x01:0x00);
1409*53ee8cc1Swenshuai.xi // FC
1410*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_T2_FC_L, u32IFFreq&0xff);
1411*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_T2_FC_H, (u32IFFreq>>8)&0xff);
1412*53ee8cc1Swenshuai.xi // PLP_ID
1413*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_T2_PLP_ID, u8PlpID);
1414*53ee8cc1Swenshuai.xi
1415*53ee8cc1Swenshuai.xi /*
1416*53ee8cc1Swenshuai.xi if(bSerialTS)
1417*53ee8cc1Swenshuai.xi {
1418*53ee8cc1Swenshuai.xi // serial
1419*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x01); // parallel mode:0x0001 / serial mode: 0x0401
1420*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x04); // reg_ckg_dvbtc_ts@0x04
1421*53ee8cc1Swenshuai.xi
1422*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300, 0x00); // parallel mode: 0x0511 /serial mode 0x0400
1423*53ee8cc1Swenshuai.xi #if(INTERN_DVBT2_TS_SERIAL_INVERSION == 0)
1424*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x103301, 0x04); // reg_ckg_dvbtmk_ts_out_mode@0x00
1425*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1426*53ee8cc1Swenshuai.xi temp_val|=0x04;
1427*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1428*53ee8cc1Swenshuai.xi #else
1429*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x103301, 0x07); // reg_ckg_dvbtmk_ts_out_mode@0x00
1430*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1431*53ee8cc1Swenshuai.xi temp_val|=0x07;
1432*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1433*53ee8cc1Swenshuai.xi #endif
1434*53ee8cc1Swenshuai.xi }
1435*53ee8cc1Swenshuai.xi else
1436*53ee8cc1Swenshuai.xi {
1437*53ee8cc1Swenshuai.xi //parallel
1438*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103308, 0x01); // parallel mode:0x0001 / serial mode: 0x0401
1439*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103309, 0x00); // reg_ckg_dvbtc_ts@0x04
1440*53ee8cc1Swenshuai.xi
1441*53ee8cc1Swenshuai.xi //HAL_DMD_RIU_WriteByte(0x103300, 0x11); // parallel mode: 0x0511 => ts_clk=288/(2*(0x11+1))=8MHz
1442*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103300, u8TSClk); // parallel mode: 0x0513 => ts_clk=288/(2*(0x16+1))=6.26MHz //@@++--
1443*53ee8cc1Swenshuai.xi #if(INTERN_DVBT2_TS_PARALLEL_INVERSION == 0)
1444*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x103301, 0x05); // reg_ckg_dvbtmk_ts_out_mode@0x00
1445*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1446*53ee8cc1Swenshuai.xi temp_val|=0x05;
1447*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1448*53ee8cc1Swenshuai.xi #else
1449*53ee8cc1Swenshuai.xi // HAL_DMD_RIU_WriteByte(0x103301, 0x07); // reg_ckg_dvbtmk_ts_out_mode@0x00
1450*53ee8cc1Swenshuai.xi temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1451*53ee8cc1Swenshuai.xi temp_val|=0x07;
1452*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1453*53ee8cc1Swenshuai.xi #endif
1454*53ee8cc1Swenshuai.xi }
1455*53ee8cc1Swenshuai.xi */
1456*53ee8cc1Swenshuai.xi return status;
1457*53ee8cc1Swenshuai.xi }
1458*53ee8cc1Swenshuai.xi /************************************************************************************************
1459*53ee8cc1Swenshuai.xi Subject: enable hw to lock channel
1460*53ee8cc1Swenshuai.xi Function: INTERN_DVBT2_Active
1461*53ee8cc1Swenshuai.xi Parmeter: bEnable
1462*53ee8cc1Swenshuai.xi Return: MS_BOOL
1463*53ee8cc1Swenshuai.xi Remark:
1464*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT2_Active(MS_BOOL bEnable)1465*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Active(MS_BOOL bEnable)
1466*53ee8cc1Swenshuai.xi {
1467*53ee8cc1Swenshuai.xi MS_U8 status = true;
1468*53ee8cc1Swenshuai.xi
1469*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf(" @INTERN_DVBT2_active\n"));
1470*53ee8cc1Swenshuai.xi
1471*53ee8cc1Swenshuai.xi //// INTERN_DVBT2 Finite State Machine on/off //////////
1472*53ee8cc1Swenshuai.xi HAL_DMD_RIU_WriteByte(MBRegBase + (0x0e)*2, 0x01); // FSM_EN
1473*53ee8cc1Swenshuai.xi
1474*53ee8cc1Swenshuai.xi // INTERN_DVBT2_SignalQualityReset();
1475*53ee8cc1Swenshuai.xi return status;
1476*53ee8cc1Swenshuai.xi }
1477*53ee8cc1Swenshuai.xi /************************************************************************************************
1478*53ee8cc1Swenshuai.xi Subject: Return lock status
1479*53ee8cc1Swenshuai.xi Function: INTERN_DVBT2_Lock
1480*53ee8cc1Swenshuai.xi Parmeter: eStatus :
1481*53ee8cc1Swenshuai.xi Return: MS_BOOL
1482*53ee8cc1Swenshuai.xi Remark:
1483*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT2_Lock(MS_U16 u16DMD_DVBT2_P1_Timeout,MS_U16 u16DMD_DVBT2_FEC_Timeout)1484*53ee8cc1Swenshuai.xi DMD_T2_LOCK_STATUS INTERN_DVBT2_Lock(MS_U16 u16DMD_DVBT2_P1_Timeout, MS_U16 u16DMD_DVBT2_FEC_Timeout)
1485*53ee8cc1Swenshuai.xi {
1486*53ee8cc1Swenshuai.xi // float fBER=0.0f;
1487*53ee8cc1Swenshuai.xi
1488*53ee8cc1Swenshuai.xi if (INTERN_DVBT2_GetLock(E_DMD_DVBT2_FEC_LOCK))
1489*53ee8cc1Swenshuai.xi {
1490*53ee8cc1Swenshuai.xi #if 0
1491*53ee8cc1Swenshuai.xi // copy from msb1240 >>>>>
1492*53ee8cc1Swenshuai.xi if(INTERN_DVBT2_GetPostLdpcBer(&fBER) == TRUE)
1493*53ee8cc1Swenshuai.xi {
1494*53ee8cc1Swenshuai.xi if ((fBerFilteredDVBT2 <= 0.0) || ((fBerFilteredDVBT2/fBER) > 30.0 || (fBerFilteredDVBT2/fBER) < 0.03))
1495*53ee8cc1Swenshuai.xi fBerFilteredDVBT2 = fBER;
1496*53ee8cc1Swenshuai.xi else
1497*53ee8cc1Swenshuai.xi fBerFilteredDVBT2 = 0.9f*fBerFilteredDVBT2+0.1f*fBER;
1498*53ee8cc1Swenshuai.xi }
1499*53ee8cc1Swenshuai.xi // <<<<< copy from msb1240
1500*53ee8cc1Swenshuai.xi #endif
1501*53ee8cc1Swenshuai.xi
1502*53ee8cc1Swenshuai.xi if (bFECLock == FALSE)
1503*53ee8cc1Swenshuai.xi {
1504*53ee8cc1Swenshuai.xi u32FecFirstLockTime = MsOS_GetSystemTime();
1505*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("++++++++[utopia]dvbt2 lock\n"));
1506*53ee8cc1Swenshuai.xi }
1507*53ee8cc1Swenshuai.xi #if 0
1508*53ee8cc1Swenshuai.xi if(INTERN_DVBT2_GetPostLdpcBer(&fBER) == TRUE)
1509*53ee8cc1Swenshuai.xi {
1510*53ee8cc1Swenshuai.xi if((fBER > 1.0E-8) && (fBER < 1.0E-1))
1511*53ee8cc1Swenshuai.xi {
1512*53ee8cc1Swenshuai.xi if(fLDPCBerFiltered <= 0.0)
1513*53ee8cc1Swenshuai.xi fLDPCBerFiltered = fBER;
1514*53ee8cc1Swenshuai.xi else
1515*53ee8cc1Swenshuai.xi fLDPCBerFiltered = 0.9f*fLDPCBerFiltered+0.1f*fBER;
1516*53ee8cc1Swenshuai.xi }
1517*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("[dvbt2]f_ber=%8.3e, g_ldpc_ber=%8.3e\n",fBER,fLDPCBerFiltered));
1518*53ee8cc1Swenshuai.xi }
1519*53ee8cc1Swenshuai.xi #endif
1520*53ee8cc1Swenshuai.xi u32FecLastLockTime = MsOS_GetSystemTime();
1521*53ee8cc1Swenshuai.xi bFECLock = TRUE;
1522*53ee8cc1Swenshuai.xi return E_DMD_T2_LOCK;
1523*53ee8cc1Swenshuai.xi }
1524*53ee8cc1Swenshuai.xi else
1525*53ee8cc1Swenshuai.xi {
1526*53ee8cc1Swenshuai.xi #if 0
1527*53ee8cc1Swenshuai.xi INTERN_DVBT2_SignalQualityReset();
1528*53ee8cc1Swenshuai.xi #endif
1529*53ee8cc1Swenshuai.xi if (bFECLock == TRUE)
1530*53ee8cc1Swenshuai.xi {
1531*53ee8cc1Swenshuai.xi if ((MsOS_GetSystemTime() - u32FecLastLockTime) < 1000)
1532*53ee8cc1Swenshuai.xi {
1533*53ee8cc1Swenshuai.xi return E_DMD_T2_LOCK;
1534*53ee8cc1Swenshuai.xi }
1535*53ee8cc1Swenshuai.xi }
1536*53ee8cc1Swenshuai.xi bFECLock = FALSE;
1537*53ee8cc1Swenshuai.xi }
1538*53ee8cc1Swenshuai.xi /*
1539*53ee8cc1Swenshuai.xi #ifdef CHIP_KRITI
1540*53ee8cc1Swenshuai.xi if (INTERN_DVBT2_GetLock(E_DMD_DVBT2_NO_CHANNEL))
1541*53ee8cc1Swenshuai.xi {
1542*53ee8cc1Swenshuai.xi // DBG_INTERN_DVBT2(printf("==> INTERN_DVBT2_Lock -- E_DMD_DVBT2_NO_CHANNEL \n"););
1543*53ee8cc1Swenshuai.xi return E_DMD_T2_UNLOCK;
1544*53ee8cc1Swenshuai.xi }
1545*53ee8cc1Swenshuai.xi #endif
1546*53ee8cc1Swenshuai.xi */
1547*53ee8cc1Swenshuai.xi if(!bP1Lock)
1548*53ee8cc1Swenshuai.xi {
1549*53ee8cc1Swenshuai.xi if (INTERN_DVBT2_GetLock(E_DMD_DVBT2_P1_EVER_LOCK))
1550*53ee8cc1Swenshuai.xi {
1551*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("==> INTERN_DVBT2_Lock -- P1Lock \n"));
1552*53ee8cc1Swenshuai.xi bP1Lock = TRUE;
1553*53ee8cc1Swenshuai.xi }
1554*53ee8cc1Swenshuai.xi }
1555*53ee8cc1Swenshuai.xi if(bP1Lock)
1556*53ee8cc1Swenshuai.xi {
1557*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("P1Lock %ld\n",MsOS_GetSystemTime()));
1558*53ee8cc1Swenshuai.xi if(MsOS_Timer_DiffTimeFromNow(u32ChkScanTimeStart) < u16DMD_DVBT2_FEC_Timeout)
1559*53ee8cc1Swenshuai.xi {
1560*53ee8cc1Swenshuai.xi return E_DMD_T2_CHECKING;
1561*53ee8cc1Swenshuai.xi }
1562*53ee8cc1Swenshuai.xi }
1563*53ee8cc1Swenshuai.xi else
1564*53ee8cc1Swenshuai.xi {
1565*53ee8cc1Swenshuai.xi if(MsOS_Timer_DiffTimeFromNow(u32ChkScanTimeStart) < u16DMD_DVBT2_P1_Timeout)
1566*53ee8cc1Swenshuai.xi {
1567*53ee8cc1Swenshuai.xi return E_DMD_T2_CHECKING;
1568*53ee8cc1Swenshuai.xi }
1569*53ee8cc1Swenshuai.xi }
1570*53ee8cc1Swenshuai.xi return E_DMD_T2_UNLOCK;
1571*53ee8cc1Swenshuai.xi
1572*53ee8cc1Swenshuai.xi }
1573*53ee8cc1Swenshuai.xi
1574*53ee8cc1Swenshuai.xi
INTERN_DVBT2_GetLock(DMD_DVBT2_GETLOCK_TYPE eStatus)1575*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetLock(DMD_DVBT2_GETLOCK_TYPE eStatus)
1576*53ee8cc1Swenshuai.xi {
1577*53ee8cc1Swenshuai.xi MS_U16 u16Address = 0;
1578*53ee8cc1Swenshuai.xi MS_U8 cData = 0;
1579*53ee8cc1Swenshuai.xi MS_U8 cBitMask = 0;
1580*53ee8cc1Swenshuai.xi MS_U8 use_dsp_reg = 0;
1581*53ee8cc1Swenshuai.xi
1582*53ee8cc1Swenshuai.xi switch( eStatus )
1583*53ee8cc1Swenshuai.xi {
1584*53ee8cc1Swenshuai.xi case E_DMD_DVBT2_FEC_LOCK:
1585*53ee8cc1Swenshuai.xi use_dsp_reg = 1;
1586*53ee8cc1Swenshuai.xi u16Address = E_DMD_T2_DVBT2_LOCK_HIS; //FEC lock,
1587*53ee8cc1Swenshuai.xi cBitMask = BIT(7);
1588*53ee8cc1Swenshuai.xi break;
1589*53ee8cc1Swenshuai.xi
1590*53ee8cc1Swenshuai.xi case E_DMD_DVBT2_P1_LOCK:
1591*53ee8cc1Swenshuai.xi u16Address = 0x3082; //P1 HW Lock,
1592*53ee8cc1Swenshuai.xi cBitMask = BIT(3);
1593*53ee8cc1Swenshuai.xi break;
1594*53ee8cc1Swenshuai.xi
1595*53ee8cc1Swenshuai.xi case E_DMD_DVBT2_DCR_LOCK:
1596*53ee8cc1Swenshuai.xi use_dsp_reg = 1;
1597*53ee8cc1Swenshuai.xi u16Address = E_DMD_T2_DVBT2_LOCK_HIS; //DCR Lock,
1598*53ee8cc1Swenshuai.xi cBitMask = BIT(2);
1599*53ee8cc1Swenshuai.xi break;
1600*53ee8cc1Swenshuai.xi
1601*53ee8cc1Swenshuai.xi case E_DMD_DVBT2_AGC_LOCK:
1602*53ee8cc1Swenshuai.xi use_dsp_reg = 1;
1603*53ee8cc1Swenshuai.xi u16Address = E_DMD_T2_DVBT2_LOCK_HIS; //AGC Lock,
1604*53ee8cc1Swenshuai.xi cBitMask = BIT(0);
1605*53ee8cc1Swenshuai.xi break;
1606*53ee8cc1Swenshuai.xi
1607*53ee8cc1Swenshuai.xi case E_DMD_DVBT2_MODE_DET:
1608*53ee8cc1Swenshuai.xi u16Address = 0x3082; //Mode CP Detect,
1609*53ee8cc1Swenshuai.xi cBitMask = BIT(1);
1610*53ee8cc1Swenshuai.xi break;
1611*53ee8cc1Swenshuai.xi
1612*53ee8cc1Swenshuai.xi case E_DMD_DVBT2_P1_EVER_LOCK:
1613*53ee8cc1Swenshuai.xi use_dsp_reg = 1;
1614*53ee8cc1Swenshuai.xi u16Address = E_DMD_T2_DVBT2_LOCK_HIS; //P1 Ever Lock,
1615*53ee8cc1Swenshuai.xi cBitMask = BIT(5);
1616*53ee8cc1Swenshuai.xi break;
1617*53ee8cc1Swenshuai.xi
1618*53ee8cc1Swenshuai.xi case E_DMD_DVBT2_L1_CRC_LOCK:
1619*53ee8cc1Swenshuai.xi u16Address = 0x2B41; //P1 Ever Lock,
1620*53ee8cc1Swenshuai.xi cBitMask = BIT(5)|BIT(6)|BIT(7);
1621*53ee8cc1Swenshuai.xi break;
1622*53ee8cc1Swenshuai.xi
1623*53ee8cc1Swenshuai.xi case E_DMD_DVBT2_NO_CHANNEL:
1624*53ee8cc1Swenshuai.xi u16Address = 0x20C0; // JL or FS no channel detection flag, 1 means no channel.
1625*53ee8cc1Swenshuai.xi cBitMask = BIT(7);
1626*53ee8cc1Swenshuai.xi break;
1627*53ee8cc1Swenshuai.xi
1628*53ee8cc1Swenshuai.xi
1629*53ee8cc1Swenshuai.xi default:
1630*53ee8cc1Swenshuai.xi return FALSE;
1631*53ee8cc1Swenshuai.xi }
1632*53ee8cc1Swenshuai.xi
1633*53ee8cc1Swenshuai.xi if (use_dsp_reg == 1)
1634*53ee8cc1Swenshuai.xi {
1635*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadDSPReg(u16Address, &cData) == FALSE)
1636*53ee8cc1Swenshuai.xi {
1637*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf(">INTERN_DVBT2_GetLock MBX_ReadDspReg fail \n"));
1638*53ee8cc1Swenshuai.xi return FALSE;
1639*53ee8cc1Swenshuai.xi }
1640*53ee8cc1Swenshuai.xi }
1641*53ee8cc1Swenshuai.xi else
1642*53ee8cc1Swenshuai.xi {
1643*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(u16Address, &cData) == FALSE)
1644*53ee8cc1Swenshuai.xi {
1645*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf(">INTERN_DVBT2_GetLock MBX_ReadReg fail \n"));
1646*53ee8cc1Swenshuai.xi return FALSE;
1647*53ee8cc1Swenshuai.xi }
1648*53ee8cc1Swenshuai.xi }
1649*53ee8cc1Swenshuai.xi
1650*53ee8cc1Swenshuai.xi #ifdef MS_DEBUG
1651*53ee8cc1Swenshuai.xi MS_U8 u8tmp;
1652*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(0x20c4, &u8tmp);
1653*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf(">>>>>>>>>> DVBT2 State=%d \n", u8tmp));
1654*53ee8cc1Swenshuai.xi #endif
1655*53ee8cc1Swenshuai.xi
1656*53ee8cc1Swenshuai.xi if ((cData & cBitMask) == cBitMask)
1657*53ee8cc1Swenshuai.xi {
1658*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf(">INTERN_DVBT2_GetLock eStatus=%d is lock \n", eStatus));
1659*53ee8cc1Swenshuai.xi return TRUE;
1660*53ee8cc1Swenshuai.xi }
1661*53ee8cc1Swenshuai.xi else
1662*53ee8cc1Swenshuai.xi {
1663*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf(">INTERN_DVBT2_GetLock eStatus=%d is unlock \n", eStatus));
1664*53ee8cc1Swenshuai.xi return FALSE;
1665*53ee8cc1Swenshuai.xi }
1666*53ee8cc1Swenshuai.xi
1667*53ee8cc1Swenshuai.xi }
1668*53ee8cc1Swenshuai.xi
1669*53ee8cc1Swenshuai.xi /****************************************************************************
1670*53ee8cc1Swenshuai.xi Subject: To get the Post LDPC BER
1671*53ee8cc1Swenshuai.xi Function: INTERN_DVBT2_GetPostLdpcBer
1672*53ee8cc1Swenshuai.xi Parmeter: Quility
1673*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
1674*53ee8cc1Swenshuai.xi E_RESULT_FAILURE =>Read I2C fail, INTERN_DVBT2_VIT_STATUS_NG
1675*53ee8cc1Swenshuai.xi Remark: For the Performance issue, here we just return the Post Value.(Not BER)
1676*53ee8cc1Swenshuai.xi We will not read the Period, and have the "/256/8"
1677*53ee8cc1Swenshuai.xi **************************************************************************/
INTERN_DVBT2_GetPostLdpcBer(MS_U32 * BitErr_reg,MS_U16 * BitErrPeriod_reg,MS_U16 * FecType)1678*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetPostLdpcBer(MS_U32 *BitErr_reg, MS_U16 *BitErrPeriod_reg, MS_U16 *FecType)
1679*53ee8cc1Swenshuai.xi {
1680*53ee8cc1Swenshuai.xi MS_BOOL status = true;
1681*53ee8cc1Swenshuai.xi MS_U8 reg=0;
1682*53ee8cc1Swenshuai.xi // MS_U16 BitErrPeriod;
1683*53ee8cc1Swenshuai.xi // MS_U32 BitErr;
1684*53ee8cc1Swenshuai.xi // MS_U16 FecType = 0;
1685*53ee8cc1Swenshuai.xi
1686*53ee8cc1Swenshuai.xi /////////// Post-Viterbi BER /////////////
1687*53ee8cc1Swenshuai.xi /////////// Data BER /////////////
1688*53ee8cc1Swenshuai.xi // bank 0x33 0x02 [0] freeze
1689*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2FEC_REG_BASE+0x04, 0x01); // avoid confliction
1690*53ee8cc1Swenshuai.xi
1691*53ee8cc1Swenshuai.xi // bank 0x33 0x12 Data BER Window[15:0]
1692*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE+0x25, ®);
1693*53ee8cc1Swenshuai.xi *BitErrPeriod_reg = reg;
1694*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE+0x24, ®);
1695*53ee8cc1Swenshuai.xi *BitErrPeriod_reg = (*BitErrPeriod_reg << 8) | reg;
1696*53ee8cc1Swenshuai.xi
1697*53ee8cc1Swenshuai.xi // bank 0x33 0x34 Data BER count[15:0]
1698*53ee8cc1Swenshuai.xi // bank 0x33 0x35 Data BER count[31:16]
1699*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x34 << 1) + 3, ®);
1700*53ee8cc1Swenshuai.xi *BitErr_reg = reg;
1701*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x34 << 1) + 2, ®);
1702*53ee8cc1Swenshuai.xi *BitErr_reg = (*BitErr_reg << 8) | reg;
1703*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x34 << 1) + 1, ®);
1704*53ee8cc1Swenshuai.xi *BitErr_reg = (*BitErr_reg << 8) | reg;
1705*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x34 << 1) + 0, ®);
1706*53ee8cc1Swenshuai.xi *BitErr_reg = (*BitErr_reg << 8) | reg;
1707*53ee8cc1Swenshuai.xi
1708*53ee8cc1Swenshuai.xi // bank 0x33 0x02 [0] freeze
1709*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2FEC_REG_BASE+0x04, 0x00); // avoid confliction
1710*53ee8cc1Swenshuai.xi
1711*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE+0x8f, ®); //FEC Type[8:7]
1712*53ee8cc1Swenshuai.xi *FecType = reg;
1713*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE+0x8e, ®); //FEC Type[8:7]
1714*53ee8cc1Swenshuai.xi *FecType = (*FecType << 8) | reg;
1715*53ee8cc1Swenshuai.xi
1716*53ee8cc1Swenshuai.xi return status;
1717*53ee8cc1Swenshuai.xi }
1718*53ee8cc1Swenshuai.xi
1719*53ee8cc1Swenshuai.xi #if 0
1720*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetPostLdpcBer(float *ber)
1721*53ee8cc1Swenshuai.xi {
1722*53ee8cc1Swenshuai.xi MS_BOOL status = true;
1723*53ee8cc1Swenshuai.xi MS_U8 reg=0;
1724*53ee8cc1Swenshuai.xi MS_U16 BitErrPeriod;
1725*53ee8cc1Swenshuai.xi MS_U32 BitErr;
1726*53ee8cc1Swenshuai.xi MS_U16 FecType = 0;
1727*53ee8cc1Swenshuai.xi
1728*53ee8cc1Swenshuai.xi /////////// Post-Viterbi BER /////////////
1729*53ee8cc1Swenshuai.xi
1730*53ee8cc1Swenshuai.xi if ( MsOS_Timer_DiffTimeFromNow(u32FecFirstLockTime) < 300)
1731*53ee8cc1Swenshuai.xi {
1732*53ee8cc1Swenshuai.xi *ber = (float)-1.0;
1733*53ee8cc1Swenshuai.xi return false;
1734*53ee8cc1Swenshuai.xi }
1735*53ee8cc1Swenshuai.xi
1736*53ee8cc1Swenshuai.xi /////////// Data BER /////////////
1737*53ee8cc1Swenshuai.xi // bank 0x33 0x02 [0] freeze
1738*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2FEC_REG_BASE+0x04, 0x01); // avoid confliction
1739*53ee8cc1Swenshuai.xi
1740*53ee8cc1Swenshuai.xi // bank 0x33 0x12 Data BER Window[15:0]
1741*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE+0x25, ®);
1742*53ee8cc1Swenshuai.xi BitErrPeriod = reg;
1743*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE+0x24, ®);
1744*53ee8cc1Swenshuai.xi BitErrPeriod = (BitErrPeriod << 8) | reg;
1745*53ee8cc1Swenshuai.xi
1746*53ee8cc1Swenshuai.xi // bank 0x33 0x34 Data BER count[15:0]
1747*53ee8cc1Swenshuai.xi // bank 0x33 0x35 Data BER count[31:16]
1748*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x34 << 1) + 3, ®);
1749*53ee8cc1Swenshuai.xi BitErr = reg;
1750*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x34 << 1) + 2, ®);
1751*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8) | reg;
1752*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x34 << 1) + 1, ®);
1753*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8) | reg;
1754*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x34 << 1) + 0, ®);
1755*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8) | reg;
1756*53ee8cc1Swenshuai.xi
1757*53ee8cc1Swenshuai.xi // bank 0x33 0x02 [0] freeze
1758*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2FEC_REG_BASE+0x04, 0x00); // avoid confliction
1759*53ee8cc1Swenshuai.xi
1760*53ee8cc1Swenshuai.xi if (BitErrPeriod == 0)
1761*53ee8cc1Swenshuai.xi //protect 0
1762*53ee8cc1Swenshuai.xi BitErrPeriod = 1;
1763*53ee8cc1Swenshuai.xi
1764*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE+0x8f, ®); //FEC Type[8:7]
1765*53ee8cc1Swenshuai.xi FecType = reg;
1766*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE+0x8e, ®); //FEC Type[8:7]
1767*53ee8cc1Swenshuai.xi FecType = (FecType << 8) | reg;
1768*53ee8cc1Swenshuai.xi
1769*53ee8cc1Swenshuai.xi if (FecType & 0x0180)
1770*53ee8cc1Swenshuai.xi {
1771*53ee8cc1Swenshuai.xi if (BitErr == 0)
1772*53ee8cc1Swenshuai.xi *ber = (float)0.5 / (float)(BitErrPeriod * 64800);
1773*53ee8cc1Swenshuai.xi else
1774*53ee8cc1Swenshuai.xi *ber = (float)BitErr / (float)(BitErrPeriod * 64800);
1775*53ee8cc1Swenshuai.xi }
1776*53ee8cc1Swenshuai.xi else
1777*53ee8cc1Swenshuai.xi {
1778*53ee8cc1Swenshuai.xi if (BitErr == 0)
1779*53ee8cc1Swenshuai.xi *ber = (float)0.5 / (float)(BitErrPeriod * 16200);
1780*53ee8cc1Swenshuai.xi else
1781*53ee8cc1Swenshuai.xi *ber = (float)BitErr / (float)(BitErrPeriod * 16200);
1782*53ee8cc1Swenshuai.xi }
1783*53ee8cc1Swenshuai.xi
1784*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL(printf("INTERN_DVBT2 PostLDPCBER = %8.3e \n ", *ber));
1785*53ee8cc1Swenshuai.xi
1786*53ee8cc1Swenshuai.xi if (status == FALSE)
1787*53ee8cc1Swenshuai.xi {
1788*53ee8cc1Swenshuai.xi printf("INTERN_DVBT2_GetPostLdpcBer Fail!\n");
1789*53ee8cc1Swenshuai.xi return FALSE;
1790*53ee8cc1Swenshuai.xi }
1791*53ee8cc1Swenshuai.xi
1792*53ee8cc1Swenshuai.xi return status;
1793*53ee8cc1Swenshuai.xi }
1794*53ee8cc1Swenshuai.xi #endif
1795*53ee8cc1Swenshuai.xi
1796*53ee8cc1Swenshuai.xi /****************************************************************************
1797*53ee8cc1Swenshuai.xi Subject: To get the Pre LDPC BER
1798*53ee8cc1Swenshuai.xi Function: INTERN_DVBT2_GetPreLdpcBer
1799*53ee8cc1Swenshuai.xi Parmeter: ber
1800*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
1801*53ee8cc1Swenshuai.xi E_RESULT_FAILURE =>Read I2C fail, INTERN_DVBT2_VIT_STATUS_NG
1802*53ee8cc1Swenshuai.xi Remark: For the Performance issue, here we just return the Post Value.(Not BER)
1803*53ee8cc1Swenshuai.xi We will not read the Period, and have the "/256/8"
1804*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT2_GetPreLdpcBer(MS_U32 * BitErr_reg,MS_U16 * BitErrPeriod_reg,MS_U16 * FecType)1805*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetPreLdpcBer(MS_U32 *BitErr_reg, MS_U16 *BitErrPeriod_reg, MS_U16 *FecType)
1806*53ee8cc1Swenshuai.xi {
1807*53ee8cc1Swenshuai.xi MS_U8 status = true;
1808*53ee8cc1Swenshuai.xi MS_U8 reg=0;
1809*53ee8cc1Swenshuai.xi // MS_U16 BitErrPeriod;
1810*53ee8cc1Swenshuai.xi // MS_U32 BitErr;
1811*53ee8cc1Swenshuai.xi // MS_U16 FecType = 0;
1812*53ee8cc1Swenshuai.xi
1813*53ee8cc1Swenshuai.xi /////////// Data BER /////////////
1814*53ee8cc1Swenshuai.xi // bank 0x33 0x02 [0] freeze
1815*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2FEC_REG_BASE+0x04, 0x01); // avoid confliction
1816*53ee8cc1Swenshuai.xi
1817*53ee8cc1Swenshuai.xi // bank 0x33 0x12 Data BER Window[15:0]
1818*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE+0x25, ®);
1819*53ee8cc1Swenshuai.xi *BitErrPeriod_reg = reg;
1820*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE+0x24, ®);
1821*53ee8cc1Swenshuai.xi *BitErrPeriod_reg = (*BitErrPeriod_reg << 8) | reg;
1822*53ee8cc1Swenshuai.xi
1823*53ee8cc1Swenshuai.xi // bank 0x33 0x34 Data BER count[15:0]
1824*53ee8cc1Swenshuai.xi // bank 0x33 0x35 Data BER count[31:16]
1825*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x32 << 1) + 3, ®);
1826*53ee8cc1Swenshuai.xi *BitErr_reg = reg;
1827*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x32 << 1) + 2, ®);
1828*53ee8cc1Swenshuai.xi *BitErr_reg = (*BitErr_reg << 8) | reg;
1829*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x32 << 1) + 1, ®);
1830*53ee8cc1Swenshuai.xi *BitErr_reg = (*BitErr_reg << 8) | reg;
1831*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x32 << 1) + 0, ®);
1832*53ee8cc1Swenshuai.xi *BitErr_reg = (*BitErr_reg << 8) | reg;
1833*53ee8cc1Swenshuai.xi
1834*53ee8cc1Swenshuai.xi // bank 0x33 0x02 [0] freeze
1835*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2FEC_REG_BASE+0x04, 0x00); // avoid confliction
1836*53ee8cc1Swenshuai.xi
1837*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE+0x8f, ®); //FEC Type[8:7]
1838*53ee8cc1Swenshuai.xi *FecType = reg;
1839*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE+0x8e, ®); //FEC Type[8:7]
1840*53ee8cc1Swenshuai.xi *FecType = (*FecType << 8) | reg;
1841*53ee8cc1Swenshuai.xi
1842*53ee8cc1Swenshuai.xi return status;
1843*53ee8cc1Swenshuai.xi }
1844*53ee8cc1Swenshuai.xi
1845*53ee8cc1Swenshuai.xi #if 0
1846*53ee8cc1Swenshuai.xi /****************************************************************************
1847*53ee8cc1Swenshuai.xi Subject: To get the Pre LDPC BER
1848*53ee8cc1Swenshuai.xi Function: INTERN_DVBT2_GetPreLdpcBer
1849*53ee8cc1Swenshuai.xi Parmeter: ber
1850*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
1851*53ee8cc1Swenshuai.xi E_RESULT_FAILURE =>Read I2C fail, INTERN_DVBT2_VIT_STATUS_NG
1852*53ee8cc1Swenshuai.xi Remark: For the Performance issue, here we just return the Post Value.(Not BER)
1853*53ee8cc1Swenshuai.xi We will not read the Period, and have the "/256/8"
1854*53ee8cc1Swenshuai.xi *****************************************************************************/
1855*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetPreLdpcBer(float *ber)
1856*53ee8cc1Swenshuai.xi {
1857*53ee8cc1Swenshuai.xi MS_U8 status = true;
1858*53ee8cc1Swenshuai.xi MS_U8 reg=0;
1859*53ee8cc1Swenshuai.xi MS_U16 BitErrPeriod;
1860*53ee8cc1Swenshuai.xi MS_U32 BitErr;
1861*53ee8cc1Swenshuai.xi MS_U16 FecType = 0;
1862*53ee8cc1Swenshuai.xi
1863*53ee8cc1Swenshuai.xi /////////// Data BER /////////////
1864*53ee8cc1Swenshuai.xi // bank 0x33 0x02 [0] freeze
1865*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2FEC_REG_BASE+0x04, 0x01); // avoid confliction
1866*53ee8cc1Swenshuai.xi
1867*53ee8cc1Swenshuai.xi // bank 0x33 0x12 Data BER Window[15:0]
1868*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE+0x25, ®);
1869*53ee8cc1Swenshuai.xi BitErrPeriod = reg;
1870*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE+0x24, ®);
1871*53ee8cc1Swenshuai.xi BitErrPeriod = (BitErrPeriod << 8) | reg;
1872*53ee8cc1Swenshuai.xi
1873*53ee8cc1Swenshuai.xi // bank 0x33 0x34 Data BER count[15:0]
1874*53ee8cc1Swenshuai.xi // bank 0x33 0x35 Data BER count[31:16]
1875*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x32 << 1) + 3, ®);
1876*53ee8cc1Swenshuai.xi BitErr = reg;
1877*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x32 << 1) + 2, ®);
1878*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8) | reg;
1879*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x32 << 1) + 1, ®);
1880*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8) | reg;
1881*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x32 << 1) + 0, ®);
1882*53ee8cc1Swenshuai.xi BitErr = (BitErr << 8) | reg;
1883*53ee8cc1Swenshuai.xi
1884*53ee8cc1Swenshuai.xi // bank 0x33 0x02 [0] freeze
1885*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2FEC_REG_BASE+0x04, 0x00); // avoid confliction
1886*53ee8cc1Swenshuai.xi
1887*53ee8cc1Swenshuai.xi if (BitErrPeriod == 0)
1888*53ee8cc1Swenshuai.xi //protect 0
1889*53ee8cc1Swenshuai.xi BitErrPeriod = 1;
1890*53ee8cc1Swenshuai.xi
1891*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE+0x8f, ®); //FEC Type[8:7]
1892*53ee8cc1Swenshuai.xi FecType = reg;
1893*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE+0x8e, ®); //FEC Type[8:7]
1894*53ee8cc1Swenshuai.xi FecType = (FecType << 8) | reg;
1895*53ee8cc1Swenshuai.xi
1896*53ee8cc1Swenshuai.xi if (FecType & 0x0180)
1897*53ee8cc1Swenshuai.xi {
1898*53ee8cc1Swenshuai.xi if (BitErr == 0)
1899*53ee8cc1Swenshuai.xi *ber = (float)0.5 / (float)(BitErrPeriod * 64800);
1900*53ee8cc1Swenshuai.xi else
1901*53ee8cc1Swenshuai.xi *ber = (float)BitErr / (float)(BitErrPeriod * 64800);
1902*53ee8cc1Swenshuai.xi }
1903*53ee8cc1Swenshuai.xi else
1904*53ee8cc1Swenshuai.xi {
1905*53ee8cc1Swenshuai.xi if (BitErr == 0)
1906*53ee8cc1Swenshuai.xi *ber = (float)0.5 / (float)(BitErrPeriod * 16200);
1907*53ee8cc1Swenshuai.xi else
1908*53ee8cc1Swenshuai.xi *ber = (float)BitErr / (float)(BitErrPeriod * 16200);
1909*53ee8cc1Swenshuai.xi }
1910*53ee8cc1Swenshuai.xi
1911*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL(printf("INTERN_DVBT2 PreLDPCBER = %8.3e \n ", *ber));
1912*53ee8cc1Swenshuai.xi
1913*53ee8cc1Swenshuai.xi if (status == FALSE)
1914*53ee8cc1Swenshuai.xi {
1915*53ee8cc1Swenshuai.xi printf("INTERN_DVBT2_GetPreLdpcBer Fail!\n");
1916*53ee8cc1Swenshuai.xi return FALSE;
1917*53ee8cc1Swenshuai.xi }
1918*53ee8cc1Swenshuai.xi
1919*53ee8cc1Swenshuai.xi return status;
1920*53ee8cc1Swenshuai.xi }
1921*53ee8cc1Swenshuai.xi #endif
1922*53ee8cc1Swenshuai.xi
1923*53ee8cc1Swenshuai.xi /****************************************************************************
1924*53ee8cc1Swenshuai.xi Subject: To get the Packet error
1925*53ee8cc1Swenshuai.xi Function: INTERN_DVBT2_GetPacketErr
1926*53ee8cc1Swenshuai.xi Parmeter: pktErr
1927*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
1928*53ee8cc1Swenshuai.xi E_RESULT_FAILURE =>Read I2C fail, INTERN_DVBT2_VIT_STATUS_NG
1929*53ee8cc1Swenshuai.xi Remark: For the Performance issue, here we just return the Post Value.(Not BER)
1930*53ee8cc1Swenshuai.xi We will not read the Period, and have the "/256/8"
1931*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT2_GetPacketErr(MS_U16 * u16PktErr)1932*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetPacketErr(MS_U16 *u16PktErr)
1933*53ee8cc1Swenshuai.xi {
1934*53ee8cc1Swenshuai.xi MS_BOOL status = true;
1935*53ee8cc1Swenshuai.xi MS_U8 reg = 0;
1936*53ee8cc1Swenshuai.xi MS_U16 PktErr;
1937*53ee8cc1Swenshuai.xi
1938*53ee8cc1Swenshuai.xi //freeze
1939*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2FEC_REG_BASE+0x04, 0x01);
1940*53ee8cc1Swenshuai.xi //read packet error
1941*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE+0x5B, ®);
1942*53ee8cc1Swenshuai.xi PktErr = reg;
1943*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE+0x5A, ®);
1944*53ee8cc1Swenshuai.xi PktErr = (PktErr << 8) | reg;
1945*53ee8cc1Swenshuai.xi
1946*53ee8cc1Swenshuai.xi *u16PktErr = PktErr;
1947*53ee8cc1Swenshuai.xi //release
1948*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2FEC_REG_BASE+0x04, 0x00);
1949*53ee8cc1Swenshuai.xi
1950*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL(printf("INTERN_DVBT2 PktErr = %d \n ", (int)PktErr));
1951*53ee8cc1Swenshuai.xi
1952*53ee8cc1Swenshuai.xi *u16PktErr = PktErr;
1953*53ee8cc1Swenshuai.xi
1954*53ee8cc1Swenshuai.xi return status;
1955*53ee8cc1Swenshuai.xi }
1956*53ee8cc1Swenshuai.xi
1957*53ee8cc1Swenshuai.xi /****************************************************************************
1958*53ee8cc1Swenshuai.xi Subject: To get the DVBT2 parameter
1959*53ee8cc1Swenshuai.xi Function: INTERN_DVBT2_Get_L1_Info
1960*53ee8cc1Swenshuai.xi Parmeter: point to return parameter
1961*53ee8cc1Swenshuai.xi Return: TRUE
1962*53ee8cc1Swenshuai.xi FALSE
1963*53ee8cc1Swenshuai.xi Remark: The TPS parameters will be available after TPS lock
1964*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT2_Get_L1_Parameter(MS_U16 * pu16L1_parameter,DMD_DVBT2_SIGNAL_INFO eSignalType)1965*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Get_L1_Parameter( MS_U16 * pu16L1_parameter, DMD_DVBT2_SIGNAL_INFO eSignalType)
1966*53ee8cc1Swenshuai.xi {
1967*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0;
1968*53ee8cc1Swenshuai.xi MS_U16 FecType = 0;
1969*53ee8cc1Swenshuai.xi MS_U16 u16Data = 0;
1970*53ee8cc1Swenshuai.xi if (INTERN_DVBT2_GetLock(E_DMD_DVBT2_FEC_LOCK) == TRUE)
1971*53ee8cc1Swenshuai.xi {
1972*53ee8cc1Swenshuai.xi if (eSignalType == T2_MODUL_MODE)
1973*53ee8cc1Swenshuai.xi {
1974*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x47 * 2), &u8Data) == FALSE)
1975*53ee8cc1Swenshuai.xi return FALSE;
1976*53ee8cc1Swenshuai.xi
1977*53ee8cc1Swenshuai.xi *pu16L1_parameter = (((MS_U16) u8Data) & (BIT(5) | BIT(4) | BIT(3))) >> 3;
1978*53ee8cc1Swenshuai.xi }
1979*53ee8cc1Swenshuai.xi else if (eSignalType == T2_FFT_VALUE)
1980*53ee8cc1Swenshuai.xi {
1981*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2TDP_REG_BASE + (0x40 * 2) + 1, &u8Data) == FALSE)
1982*53ee8cc1Swenshuai.xi {
1983*53ee8cc1Swenshuai.xi return FALSE;
1984*53ee8cc1Swenshuai.xi }
1985*53ee8cc1Swenshuai.xi *pu16L1_parameter = (((MS_U16) u8Data) & (BIT(2) | BIT(1) | BIT(0)));
1986*53ee8cc1Swenshuai.xi }
1987*53ee8cc1Swenshuai.xi else if (eSignalType == T2_GUARD_INTERVAL)
1988*53ee8cc1Swenshuai.xi {
1989*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2TDP_REG_BASE + (0x40 * 2) + 1, &u8Data) == FALSE)
1990*53ee8cc1Swenshuai.xi {
1991*53ee8cc1Swenshuai.xi return FALSE;
1992*53ee8cc1Swenshuai.xi }
1993*53ee8cc1Swenshuai.xi *pu16L1_parameter = (((MS_U16) u8Data) & (BIT(6) | BIT(5) | BIT(4))) >> 4;
1994*53ee8cc1Swenshuai.xi }
1995*53ee8cc1Swenshuai.xi else if (eSignalType == T2_CODE_RATE)
1996*53ee8cc1Swenshuai.xi {
1997*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x47 * 2), &u8Data) == FALSE)
1998*53ee8cc1Swenshuai.xi {
1999*53ee8cc1Swenshuai.xi return FALSE;
2000*53ee8cc1Swenshuai.xi }
2001*53ee8cc1Swenshuai.xi *pu16L1_parameter = (((MS_U16) u8Data) & (BIT(2) | BIT(1) | BIT(0)));
2002*53ee8cc1Swenshuai.xi }
2003*53ee8cc1Swenshuai.xi else if (eSignalType == T2_PREAMBLE)
2004*53ee8cc1Swenshuai.xi {
2005*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x30 * 2) + 1, &u8Data) == FALSE)
2006*53ee8cc1Swenshuai.xi {
2007*53ee8cc1Swenshuai.xi return FALSE;
2008*53ee8cc1Swenshuai.xi }
2009*53ee8cc1Swenshuai.xi *pu16L1_parameter = (((MS_U16) u8Data) & (BIT(4))) >> 4;
2010*53ee8cc1Swenshuai.xi }
2011*53ee8cc1Swenshuai.xi else if (eSignalType == T2_S1_SIGNALLING)
2012*53ee8cc1Swenshuai.xi {
2013*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x30 * 2) + 1, &u8Data) == FALSE)
2014*53ee8cc1Swenshuai.xi {
2015*53ee8cc1Swenshuai.xi return FALSE;
2016*53ee8cc1Swenshuai.xi }
2017*53ee8cc1Swenshuai.xi *pu16L1_parameter = (((MS_U16) u8Data) & (BIT(3) | BIT(2) | BIT(1))) >> 1;
2018*53ee8cc1Swenshuai.xi }
2019*53ee8cc1Swenshuai.xi else if (eSignalType == T2_PILOT_PATTERN)
2020*53ee8cc1Swenshuai.xi {
2021*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x36 * 2), &u8Data) == FALSE)
2022*53ee8cc1Swenshuai.xi {
2023*53ee8cc1Swenshuai.xi return FALSE;
2024*53ee8cc1Swenshuai.xi }
2025*53ee8cc1Swenshuai.xi *pu16L1_parameter = (((MS_U16) u8Data) & 0x0F);
2026*53ee8cc1Swenshuai.xi }
2027*53ee8cc1Swenshuai.xi else if (eSignalType == T2_BW_EXT)
2028*53ee8cc1Swenshuai.xi {
2029*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x30 * 2) + 1, &u8Data) == FALSE)
2030*53ee8cc1Swenshuai.xi {
2031*53ee8cc1Swenshuai.xi return FALSE;
2032*53ee8cc1Swenshuai.xi }
2033*53ee8cc1Swenshuai.xi *pu16L1_parameter = (((MS_U16) u8Data) & (BIT(0)));
2034*53ee8cc1Swenshuai.xi }
2035*53ee8cc1Swenshuai.xi else if (eSignalType == T2_PAPR_REDUCTION)
2036*53ee8cc1Swenshuai.xi {
2037*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x31 * 2), &u8Data) == FALSE)
2038*53ee8cc1Swenshuai.xi {
2039*53ee8cc1Swenshuai.xi return FALSE;
2040*53ee8cc1Swenshuai.xi }
2041*53ee8cc1Swenshuai.xi *pu16L1_parameter = (((MS_U16) u8Data) & 0xF0) >> 4;
2042*53ee8cc1Swenshuai.xi }
2043*53ee8cc1Swenshuai.xi else if (eSignalType == T2_OFDM_SYMBOLS_PER_FRAME)
2044*53ee8cc1Swenshuai.xi {
2045*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x3C * 2), &u8Data) == FALSE)
2046*53ee8cc1Swenshuai.xi {
2047*53ee8cc1Swenshuai.xi return FALSE;
2048*53ee8cc1Swenshuai.xi }
2049*53ee8cc1Swenshuai.xi *pu16L1_parameter = (MS_U16) u8Data;
2050*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x3C * 2) + 1, &u8Data) == FALSE)
2051*53ee8cc1Swenshuai.xi {
2052*53ee8cc1Swenshuai.xi return FALSE;
2053*53ee8cc1Swenshuai.xi }
2054*53ee8cc1Swenshuai.xi *pu16L1_parameter |= (((MS_U16) u8Data) & 0x0F) << 8;
2055*53ee8cc1Swenshuai.xi }
2056*53ee8cc1Swenshuai.xi else if (eSignalType == T2_PLP_ROTATION)
2057*53ee8cc1Swenshuai.xi {
2058*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x47 * 2), &u8Data) == FALSE)
2059*53ee8cc1Swenshuai.xi {
2060*53ee8cc1Swenshuai.xi return FALSE;
2061*53ee8cc1Swenshuai.xi }
2062*53ee8cc1Swenshuai.xi *pu16L1_parameter = (((MS_U16) u8Data) & BIT(6)) >> 6;
2063*53ee8cc1Swenshuai.xi }
2064*53ee8cc1Swenshuai.xi else if (eSignalType == T2_PLP_FEC_TYPE)
2065*53ee8cc1Swenshuai.xi {
2066*53ee8cc1Swenshuai.xi //FEC Type[8:7]
2067*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + 0x8f, &u8Data) == FALSE) return FALSE;
2068*53ee8cc1Swenshuai.xi FecType = u8Data;
2069*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + 0x8e, &u8Data) == FALSE) return FALSE;
2070*53ee8cc1Swenshuai.xi FecType = (FecType << 8) | u8Data;
2071*53ee8cc1Swenshuai.xi
2072*53ee8cc1Swenshuai.xi *pu16L1_parameter = (FecType & 0x0180) >> 7;
2073*53ee8cc1Swenshuai.xi }
2074*53ee8cc1Swenshuai.xi else if (eSignalType == T2_NUM_PLP)
2075*53ee8cc1Swenshuai.xi {
2076*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x42 * 2), &u8Data) == FALSE)
2077*53ee8cc1Swenshuai.xi {
2078*53ee8cc1Swenshuai.xi return FALSE;
2079*53ee8cc1Swenshuai.xi }
2080*53ee8cc1Swenshuai.xi *pu16L1_parameter = (MS_U16)u8Data;
2081*53ee8cc1Swenshuai.xi }
2082*53ee8cc1Swenshuai.xi else if (eSignalType == T2_PLP_TYPE)
2083*53ee8cc1Swenshuai.xi {
2084*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x45 * 2) + 1, &u8Data) == FALSE)
2085*53ee8cc1Swenshuai.xi {
2086*53ee8cc1Swenshuai.xi return FALSE;
2087*53ee8cc1Swenshuai.xi }
2088*53ee8cc1Swenshuai.xi *pu16L1_parameter = ((MS_U16) u8Data) & 0x07;
2089*53ee8cc1Swenshuai.xi }
2090*53ee8cc1Swenshuai.xi else if (eSignalType == T2_PLP_TIME_IL_TYPE)
2091*53ee8cc1Swenshuai.xi {
2092*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x48 * 2) + 1, &u8Data) == FALSE)
2093*53ee8cc1Swenshuai.xi {
2094*53ee8cc1Swenshuai.xi return FALSE;
2095*53ee8cc1Swenshuai.xi }
2096*53ee8cc1Swenshuai.xi *pu16L1_parameter = (((MS_U16) u8Data) & 0x10) >> 4;
2097*53ee8cc1Swenshuai.xi }
2098*53ee8cc1Swenshuai.xi else if (eSignalType == T2_PLP_TIME_IL_LENGTH)
2099*53ee8cc1Swenshuai.xi {
2100*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x49 * 2) + 1, &u8Data) == FALSE)
2101*53ee8cc1Swenshuai.xi {
2102*53ee8cc1Swenshuai.xi return FALSE;
2103*53ee8cc1Swenshuai.xi }
2104*53ee8cc1Swenshuai.xi *pu16L1_parameter = ((MS_U16) u8Data) & 0xFF;
2105*53ee8cc1Swenshuai.xi }
2106*53ee8cc1Swenshuai.xi else if (eSignalType == T2_DAT_ISSY)
2107*53ee8cc1Swenshuai.xi {
2108*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2DJB_REG_BASE + (0x61 * 2), &u8Data) == FALSE)
2109*53ee8cc1Swenshuai.xi {
2110*53ee8cc1Swenshuai.xi return FALSE;
2111*53ee8cc1Swenshuai.xi }
2112*53ee8cc1Swenshuai.xi *pu16L1_parameter = (((MS_U16) u8Data) & 0x10) >> 4;
2113*53ee8cc1Swenshuai.xi }
2114*53ee8cc1Swenshuai.xi else if (eSignalType == T2_PLP_MODE)
2115*53ee8cc1Swenshuai.xi {
2116*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_WriteReg(T2DJB_REG_BASE + (0x60 * 2) + 1, 0x01) == FALSE)
2117*53ee8cc1Swenshuai.xi {
2118*53ee8cc1Swenshuai.xi return FALSE;
2119*53ee8cc1Swenshuai.xi }
2120*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_WriteReg(T2DJB_REG_BASE + (0x60 * 2), 0x16) == FALSE)
2121*53ee8cc1Swenshuai.xi {
2122*53ee8cc1Swenshuai.xi return FALSE;
2123*53ee8cc1Swenshuai.xi }
2124*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2DJB_REG_BASE + (0x61 * 2), &u8Data) == FALSE)
2125*53ee8cc1Swenshuai.xi {
2126*53ee8cc1Swenshuai.xi return FALSE;
2127*53ee8cc1Swenshuai.xi }
2128*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_WriteReg(T2DJB_REG_BASE + (0x60 * 2) + 1, 0x00) == FALSE)
2129*53ee8cc1Swenshuai.xi {
2130*53ee8cc1Swenshuai.xi return FALSE;
2131*53ee8cc1Swenshuai.xi }
2132*53ee8cc1Swenshuai.xi *pu16L1_parameter = ((MS_U16) u8Data) & 0x03;
2133*53ee8cc1Swenshuai.xi }
2134*53ee8cc1Swenshuai.xi else if (eSignalType == T2_L1_MODULATION)
2135*53ee8cc1Swenshuai.xi {
2136*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x31 * 2) + 1, &u8Data) == FALSE)
2137*53ee8cc1Swenshuai.xi {
2138*53ee8cc1Swenshuai.xi return FALSE;
2139*53ee8cc1Swenshuai.xi }
2140*53ee8cc1Swenshuai.xi *pu16L1_parameter = ((MS_U16) u8Data) & 0x0F;
2141*53ee8cc1Swenshuai.xi }
2142*53ee8cc1Swenshuai.xi else if (eSignalType == T2_NUM_T2_FRAMES)
2143*53ee8cc1Swenshuai.xi {
2144*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x3b * 2), &u8Data) == FALSE)
2145*53ee8cc1Swenshuai.xi {
2146*53ee8cc1Swenshuai.xi return FALSE;
2147*53ee8cc1Swenshuai.xi }
2148*53ee8cc1Swenshuai.xi *pu16L1_parameter = ((MS_U16) u8Data) & 0xFF;
2149*53ee8cc1Swenshuai.xi }
2150*53ee8cc1Swenshuai.xi else if (eSignalType == T2_PLP_NUM_BLOCKS_MAX)
2151*53ee8cc1Swenshuai.xi {
2152*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x55 * 2) + 1, &u8Data) == FALSE) return FALSE;
2153*53ee8cc1Swenshuai.xi u16Data = u8Data & 0x03;
2154*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x55 * 2), &u8Data) == FALSE) return FALSE;
2155*53ee8cc1Swenshuai.xi u16Data = (u16Data << 8) | u8Data;
2156*53ee8cc1Swenshuai.xi
2157*53ee8cc1Swenshuai.xi *pu16L1_parameter = u16Data;
2158*53ee8cc1Swenshuai.xi }
2159*53ee8cc1Swenshuai.xi else if (eSignalType == T2_FEF_ENABLE)
2160*53ee8cc1Swenshuai.xi {
2161*53ee8cc1Swenshuai.xi
2162*53ee8cc1Swenshuai.xi if (MDrv_SYS_DMD_VD_MBX_ReadDSPReg(0x00F1, &u8Data) == FALSE)
2163*53ee8cc1Swenshuai.xi {
2164*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf(">INTERN_DVBT2_GetLock MBX_ReadDspReg fail \n"));
2165*53ee8cc1Swenshuai.xi return FALSE;
2166*53ee8cc1Swenshuai.xi }
2167*53ee8cc1Swenshuai.xi *pu16L1_parameter = ((MS_U16) u8Data) & 0x01;
2168*53ee8cc1Swenshuai.xi }
2169*53ee8cc1Swenshuai.xi else
2170*53ee8cc1Swenshuai.xi {
2171*53ee8cc1Swenshuai.xi return FALSE;
2172*53ee8cc1Swenshuai.xi }
2173*53ee8cc1Swenshuai.xi
2174*53ee8cc1Swenshuai.xi return TRUE;
2175*53ee8cc1Swenshuai.xi
2176*53ee8cc1Swenshuai.xi }
2177*53ee8cc1Swenshuai.xi
2178*53ee8cc1Swenshuai.xi return FALSE;
2179*53ee8cc1Swenshuai.xi }
2180*53ee8cc1Swenshuai.xi
2181*53ee8cc1Swenshuai.xi
2182*53ee8cc1Swenshuai.xi /****************************************************************************
2183*53ee8cc1Swenshuai.xi Subject: Read the signal to noise ratio (SNR)
2184*53ee8cc1Swenshuai.xi Function: INTERN_DVBT2_GetSNR
2185*53ee8cc1Swenshuai.xi Parmeter: None
2186*53ee8cc1Swenshuai.xi Return: -1 mean I2C fail, otherwise I2C success then return SNR value
2187*53ee8cc1Swenshuai.xi Remark:
2188*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT2_GetSNR(MS_U16 * u16_snr100,MS_U8 * snr_cali,MS_U8 * u8_gi)2189*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetSNR (MS_U16 *u16_snr100, MS_U8 *snr_cali, MS_U8 *u8_gi)
2190*53ee8cc1Swenshuai.xi {
2191*53ee8cc1Swenshuai.xi MS_U8 status = true;
2192*53ee8cc1Swenshuai.xi MS_U8 reg=0, reg_frz=0;
2193*53ee8cc1Swenshuai.xi // MS_U16 u16_snr100 = 0;
2194*53ee8cc1Swenshuai.xi // float f_snr;
2195*53ee8cc1Swenshuai.xi // MS_U8 u8_win = 0;
2196*53ee8cc1Swenshuai.xi // MS_U8 u8_gi = 0;
2197*53ee8cc1Swenshuai.xi
2198*53ee8cc1Swenshuai.xi // freeze
2199*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE+0xef, ®_frz);
2200*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE+0xef, reg_frz|0x80);
2201*53ee8cc1Swenshuai.xi
2202*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg((MS_U32)E_DMD_T2_SNR_H,®);
2203*53ee8cc1Swenshuai.xi *u16_snr100 = reg;
2204*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg((MS_U32)E_DMD_T2_SNR_L,®);
2205*53ee8cc1Swenshuai.xi *u16_snr100 = (*u16_snr100<<8)|reg;
2206*53ee8cc1Swenshuai.xi
2207*53ee8cc1Swenshuai.xi // unfreeze
2208*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE+0xef, reg_frz);
2209*53ee8cc1Swenshuai.xi
2210*53ee8cc1Swenshuai.xi // f_snr = (float)u16_snr100/100.0;
2211*53ee8cc1Swenshuai.xi
2212*53ee8cc1Swenshuai.xi // snr cali
2213*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FDP_REG_BASE+0x01*2, ®);
2214*53ee8cc1Swenshuai.xi *snr_cali = (reg>>2)&0x01;
2215*53ee8cc1Swenshuai.xi
2216*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE+0x31*2, ®);
2217*53ee8cc1Swenshuai.xi *u8_gi = (reg>>1)&0x07;
2218*53ee8cc1Swenshuai.xi
2219*53ee8cc1Swenshuai.xi return status;
2220*53ee8cc1Swenshuai.xi #if 0
2221*53ee8cc1Swenshuai.xi if (u8_win == 1)
2222*53ee8cc1Swenshuai.xi {
2223*53ee8cc1Swenshuai.xi float snr_offset = 0.0;
2224*53ee8cc1Swenshuai.xi float snr_cali = 0.0;
2225*53ee8cc1Swenshuai.xi
2226*53ee8cc1Swenshuai.xi if (u8_gi == 0) snr_offset = 0.157;
2227*53ee8cc1Swenshuai.xi else if(u8_gi == 1) snr_offset = 0.317;
2228*53ee8cc1Swenshuai.xi else if(u8_gi == 2) snr_offset = 0.645;
2229*53ee8cc1Swenshuai.xi else if(u8_gi == 3) snr_offset = 1.335;
2230*53ee8cc1Swenshuai.xi else if(u8_gi == 4) snr_offset = 0.039;
2231*53ee8cc1Swenshuai.xi else if(u8_gi == 5) snr_offset = 0.771;
2232*53ee8cc1Swenshuai.xi else if(u8_gi == 6) snr_offset = 0.378;
2233*53ee8cc1Swenshuai.xi
2234*53ee8cc1Swenshuai.xi snr_cali = f_snr - snr_offset;
2235*53ee8cc1Swenshuai.xi if (snr_cali > 0.0) f_snr = snr_cali;
2236*53ee8cc1Swenshuai.xi }
2237*53ee8cc1Swenshuai.xi //use Polynomial curve fitting to fix snr
2238*53ee8cc1Swenshuai.xi //snr_poly = 0.0027945*pow(*fSNR,3) - 0.2266*pow(*fSNR,2) + 6.0101*(*fSNR) - 53.3621;
2239*53ee8cc1Swenshuai.xi //f_snr = f_snr + snr_poly;
2240*53ee8cc1Swenshuai.xi
2241*53ee8cc1Swenshuai.xi if (status == true)
2242*53ee8cc1Swenshuai.xi return f_snr;
2243*53ee8cc1Swenshuai.xi else
2244*53ee8cc1Swenshuai.xi return -1;
2245*53ee8cc1Swenshuai.xi #endif
2246*53ee8cc1Swenshuai.xi
2247*53ee8cc1Swenshuai.xi }
2248*53ee8cc1Swenshuai.xi
2249*53ee8cc1Swenshuai.xi #if 0
2250*53ee8cc1Swenshuai.xi float INTERN_DVBT2_GetSNR (void)
2251*53ee8cc1Swenshuai.xi {
2252*53ee8cc1Swenshuai.xi MS_U8 status = true;
2253*53ee8cc1Swenshuai.xi MS_U8 reg=0, reg_frz=0;
2254*53ee8cc1Swenshuai.xi MS_U16 u16_snr100 = 0;
2255*53ee8cc1Swenshuai.xi float f_snr;
2256*53ee8cc1Swenshuai.xi MS_U8 u8_win = 0;
2257*53ee8cc1Swenshuai.xi MS_U8 u8_gi = 0;
2258*53ee8cc1Swenshuai.xi
2259*53ee8cc1Swenshuai.xi // freeze
2260*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE+0xef, ®_frz);
2261*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE+0xef, reg_frz|0x80);
2262*53ee8cc1Swenshuai.xi
2263*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg((MS_U32)E_DMD_T2_SNR_H,®);
2264*53ee8cc1Swenshuai.xi u16_snr100 = reg;
2265*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg((MS_U32)E_DMD_T2_SNR_L,®);
2266*53ee8cc1Swenshuai.xi u16_snr100 = (u16_snr100<<8)|reg;
2267*53ee8cc1Swenshuai.xi
2268*53ee8cc1Swenshuai.xi // unfreeze
2269*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE+0xef, reg_frz);
2270*53ee8cc1Swenshuai.xi
2271*53ee8cc1Swenshuai.xi f_snr = (float)u16_snr100/100.0;
2272*53ee8cc1Swenshuai.xi
2273*53ee8cc1Swenshuai.xi // snr cali
2274*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FDP_REG_BASE+0x01*2, ®);
2275*53ee8cc1Swenshuai.xi u8_win = (reg>>2)&0x01;
2276*53ee8cc1Swenshuai.xi
2277*53ee8cc1Swenshuai.xi if (u8_win == 1)
2278*53ee8cc1Swenshuai.xi {
2279*53ee8cc1Swenshuai.xi float snr_offset = 0.0;
2280*53ee8cc1Swenshuai.xi float snr_cali = 0.0;
2281*53ee8cc1Swenshuai.xi
2282*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE+0x31*2, ®);
2283*53ee8cc1Swenshuai.xi u8_gi = (reg>>1)&0x07;
2284*53ee8cc1Swenshuai.xi
2285*53ee8cc1Swenshuai.xi if (u8_gi == 0) snr_offset = 0.157;
2286*53ee8cc1Swenshuai.xi else if(u8_gi == 1) snr_offset = 0.317;
2287*53ee8cc1Swenshuai.xi else if(u8_gi == 2) snr_offset = 0.645;
2288*53ee8cc1Swenshuai.xi else if(u8_gi == 3) snr_offset = 1.335;
2289*53ee8cc1Swenshuai.xi else if(u8_gi == 4) snr_offset = 0.039;
2290*53ee8cc1Swenshuai.xi else if(u8_gi == 5) snr_offset = 0.771;
2291*53ee8cc1Swenshuai.xi else if(u8_gi == 6) snr_offset = 0.378;
2292*53ee8cc1Swenshuai.xi
2293*53ee8cc1Swenshuai.xi snr_cali = f_snr - snr_offset;
2294*53ee8cc1Swenshuai.xi if (snr_cali > 0.0) f_snr = snr_cali;
2295*53ee8cc1Swenshuai.xi }
2296*53ee8cc1Swenshuai.xi //use Polynomial curve fitting to fix snr
2297*53ee8cc1Swenshuai.xi //snr_poly = 0.0027945*pow(*fSNR,3) - 0.2266*pow(*fSNR,2) + 6.0101*(*fSNR) - 53.3621;
2298*53ee8cc1Swenshuai.xi //f_snr = f_snr + snr_poly;
2299*53ee8cc1Swenshuai.xi
2300*53ee8cc1Swenshuai.xi if (status == true)
2301*53ee8cc1Swenshuai.xi return f_snr;
2302*53ee8cc1Swenshuai.xi else
2303*53ee8cc1Swenshuai.xi return -1;
2304*53ee8cc1Swenshuai.xi
2305*53ee8cc1Swenshuai.xi }
2306*53ee8cc1Swenshuai.xi #endif
2307*53ee8cc1Swenshuai.xi
2308*53ee8cc1Swenshuai.xi #if 0
2309*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetSignalStrength(MS_U16 *strength,const DMD_DVBT2_InitData *sDMD_DVBT2_InitData, MS_U8 u8SarValue, float fRFPowerDbm)
2310*53ee8cc1Swenshuai.xi {
2311*53ee8cc1Swenshuai.xi MS_U8 status = true;
2312*53ee8cc1Swenshuai.xi float ch_power_db = 0.0f;
2313*53ee8cc1Swenshuai.xi float ch_power_ref = 11.0f;
2314*53ee8cc1Swenshuai.xi float ch_power_rel = 0.0f;
2315*53ee8cc1Swenshuai.xi //MS_U8 u8_index = 0;
2316*53ee8cc1Swenshuai.xi MS_U16 L1_info_qam, L1_info_cr;
2317*53ee8cc1Swenshuai.xi // MS_U8 demodState = 0;
2318*53ee8cc1Swenshuai.xi
2319*53ee8cc1Swenshuai.xi if (FALSE == INTERN_DVBT2_GetLock(E_DMD_DVBT2_FEC_LOCK) )
2320*53ee8cc1Swenshuai.xi {
2321*53ee8cc1Swenshuai.xi *strength = 0;
2322*53ee8cc1Swenshuai.xi return TRUE;
2323*53ee8cc1Swenshuai.xi }
2324*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2_TIME(printf("INTERN_DVBT2_GetSignalStrength, t=%ld\n",MsOS_GetSystemTime()));
2325*53ee8cc1Swenshuai.xi
2326*53ee8cc1Swenshuai.xi // if (INTERN_DVBT2_Lock(COFDM_TPS_LOCK))
2327*53ee8cc1Swenshuai.xi //if (INTERN_DVBT2_Lock(COFDM_AGC_LOCK))
2328*53ee8cc1Swenshuai.xi /* Actually, it's more reasonable, that signal level depended on cable input power level
2329*53ee8cc1Swenshuai.xi * thougth the signal isn't dvb-t signal.
2330*53ee8cc1Swenshuai.xi */
2331*53ee8cc1Swenshuai.xi
2332*53ee8cc1Swenshuai.xi #if 0
2333*53ee8cc1Swenshuai.xi // use pointer of IFAGC table to identify
2334*53ee8cc1Swenshuai.xi // case 1: RFAGC from SAR, IFAGC controlled by demod
2335*53ee8cc1Swenshuai.xi // case 2: RFAGC from tuner, ,IFAGC controlled by demod
2336*53ee8cc1Swenshuai.xi status &= HAL_DMD_GetRFLevel(&ch_power_db, fRFPowerDbm, u8SarValue,
2337*53ee8cc1Swenshuai.xi sDMD_DVBT2_InitData->pTuner_RfagcSsi, sDMD_DVBT2_InitData->u16Tuner_RfagcSsi_Size,
2338*53ee8cc1Swenshuai.xi sDMD_DVBT2_InitData->pTuner_IfagcSsi_HiRef, sDMD_DVBT2_InitData->u16Tuner_IfagcSsi_HiRef_Size,
2339*53ee8cc1Swenshuai.xi sDMD_DVBT2_InitData->pTuner_IfagcSsi_LoRef, sDMD_DVBT2_InitData->u16Tuner_IfagcSsi_LoRef_Size,
2340*53ee8cc1Swenshuai.xi sDMD_DVBT2_InitData->pTuner_IfagcErr_HiRef, sDMD_DVBT2_InitData->u16Tuner_IfagcErr_HiRef_Size,
2341*53ee8cc1Swenshuai.xi sDMD_DVBT2_InitData->pTuner_IfagcErr_LoRef, sDMD_DVBT2_InitData->u16Tuner_IfagcErr_LoRef_Size);
2342*53ee8cc1Swenshuai.xi #endif
2343*53ee8cc1Swenshuai.xi
2344*53ee8cc1Swenshuai.xi if(INTERN_DVBT2_Get_L1_Parameter(&L1_info_qam, T2_MODUL_MODE) == FALSE)
2345*53ee8cc1Swenshuai.xi printf("[dvbt2] QAM parameter retrieve failure\n");
2346*53ee8cc1Swenshuai.xi
2347*53ee8cc1Swenshuai.xi if(INTERN_DVBT2_Get_L1_Parameter(&L1_info_cr, T2_CODE_RATE) == FALSE)
2348*53ee8cc1Swenshuai.xi printf("[dvbt2]code rate parameter retrieve failure\n");
2349*53ee8cc1Swenshuai.xi
2350*53ee8cc1Swenshuai.xi /*
2351*53ee8cc1Swenshuai.xi while(dvbt2_ssi_dbm_nordigp1[u8_index].constel != _UNKNOW_QAM)
2352*53ee8cc1Swenshuai.xi {
2353*53ee8cc1Swenshuai.xi if ( (dvbt2_ssi_dbm_nordigp1[u8_index].constel == (DMD_T2_CONSTEL)L1_info_qam)
2354*53ee8cc1Swenshuai.xi && (dvbt2_ssi_dbm_nordigp1[u8_index].code_rate == (DMD_T2_CODERATE)L1_info_cr))
2355*53ee8cc1Swenshuai.xi {
2356*53ee8cc1Swenshuai.xi ch_power_ref = dvbt2_ssi_dbm_nordigp1[u8_index].p_ref;
2357*53ee8cc1Swenshuai.xi break;
2358*53ee8cc1Swenshuai.xi }
2359*53ee8cc1Swenshuai.xi else
2360*53ee8cc1Swenshuai.xi {
2361*53ee8cc1Swenshuai.xi u8_index++;
2362*53ee8cc1Swenshuai.xi }
2363*53ee8cc1Swenshuai.xi }
2364*53ee8cc1Swenshuai.xi */
2365*53ee8cc1Swenshuai.xi ch_power_ref = dvbt2_ssi_dbm_nordigp1[(MS_U8)L1_info_qam][(MS_U8)L1_info_cr];
2366*53ee8cc1Swenshuai.xi
2367*53ee8cc1Swenshuai.xi // status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + (0x62*2), &demodState);
2368*53ee8cc1Swenshuai.xi
2369*53ee8cc1Swenshuai.xi if (ch_power_ref > 10.0f)
2370*53ee8cc1Swenshuai.xi *strength = 0;
2371*53ee8cc1Swenshuai.xi else
2372*53ee8cc1Swenshuai.xi {
2373*53ee8cc1Swenshuai.xi // For Nordig's SSI test items
2374*53ee8cc1Swenshuai.xi if ( (L1_info_qam == 3) //256qam
2375*53ee8cc1Swenshuai.xi && (L1_info_cr > 0 && L1_info_cr < 4) // CR 3/5,2/3,3/4
2376*53ee8cc1Swenshuai.xi )
2377*53ee8cc1Swenshuai.xi {
2378*53ee8cc1Swenshuai.xi MS_U8 u8_x = L1_info_cr - 1;
2379*53ee8cc1Swenshuai.xi float f_ssi = 0.0;
2380*53ee8cc1Swenshuai.xi
2381*53ee8cc1Swenshuai.xi if(ch_power_db >= -45)f_ssi = 100;
2382*53ee8cc1Swenshuai.xi else if (ch_power_db >= -50) f_ssi = fT2_SSI_formula[u8_x][0]*(ch_power_db + 50) + fT2_SSI_formula[u8_x][1];
2383*53ee8cc1Swenshuai.xi else if (ch_power_db >= -60) f_ssi = fT2_SSI_formula[u8_x][2]*(ch_power_db + 60) + fT2_SSI_formula[u8_x][3];
2384*53ee8cc1Swenshuai.xi else if (ch_power_db >= -70) f_ssi = fT2_SSI_formula[u8_x][4]*(ch_power_db + 70) + fT2_SSI_formula[u8_x][5];
2385*53ee8cc1Swenshuai.xi else if (ch_power_db >= -80) f_ssi = fT2_SSI_formula[u8_x][6]*(ch_power_db + 80) + fT2_SSI_formula[u8_x][7];
2386*53ee8cc1Swenshuai.xi else if (ch_power_db >= -95) f_ssi = fT2_SSI_formula[u8_x][8]*(ch_power_db + 95) + fT2_SSI_formula[u8_x][9];
2387*53ee8cc1Swenshuai.xi else if (ch_power_db >= -100) f_ssi = fT2_SSI_formula[u8_x][10]*(ch_power_db + 100) + fT2_SSI_formula[u8_x][11];
2388*53ee8cc1Swenshuai.xi
2389*53ee8cc1Swenshuai.xi if (f_ssi > 100) *strength = 100;
2390*53ee8cc1Swenshuai.xi else if (f_ssi < 0) *strength = 0;
2391*53ee8cc1Swenshuai.xi else *strength = (MS_U16)(f_ssi+0.5);
2392*53ee8cc1Swenshuai.xi
2393*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL(printf(">>> SSI... RF_level=%d, f_ssi=%d, ssi=%d, cr=%d, mod=%d\n", (MS_S16)ch_power_db, (MS_S16)f_ssi, (MS_S16)(*strength), L1_info_cr, L1_info_qam));
2394*53ee8cc1Swenshuai.xi }
2395*53ee8cc1Swenshuai.xi else
2396*53ee8cc1Swenshuai.xi {
2397*53ee8cc1Swenshuai.xi ch_power_rel = ch_power_db - ch_power_ref;
2398*53ee8cc1Swenshuai.xi /*
2399*53ee8cc1Swenshuai.xi if (demodState != 0x09)
2400*53ee8cc1Swenshuai.xi {
2401*53ee8cc1Swenshuai.xi ch_power_rel = ch_power_db - (-50.0f);
2402*53ee8cc1Swenshuai.xi }
2403*53ee8cc1Swenshuai.xi else
2404*53ee8cc1Swenshuai.xi {
2405*53ee8cc1Swenshuai.xi ch_power_rel = ch_power_db - ch_power_ref;
2406*53ee8cc1Swenshuai.xi }
2407*53ee8cc1Swenshuai.xi */
2408*53ee8cc1Swenshuai.xi if ( ch_power_rel < -15.0f )
2409*53ee8cc1Swenshuai.xi {
2410*53ee8cc1Swenshuai.xi *strength = 0;
2411*53ee8cc1Swenshuai.xi }
2412*53ee8cc1Swenshuai.xi else if ( ch_power_rel < 0.0f )
2413*53ee8cc1Swenshuai.xi {
2414*53ee8cc1Swenshuai.xi *strength = (MS_U16)(2.0f/3*(ch_power_rel + 15.0f));
2415*53ee8cc1Swenshuai.xi }
2416*53ee8cc1Swenshuai.xi else if ( ch_power_rel < 20 )
2417*53ee8cc1Swenshuai.xi {
2418*53ee8cc1Swenshuai.xi *strength = (MS_U16)(4.0f*ch_power_rel + 10.0f);
2419*53ee8cc1Swenshuai.xi }
2420*53ee8cc1Swenshuai.xi else if ( ch_power_rel < 35.0f )
2421*53ee8cc1Swenshuai.xi {
2422*53ee8cc1Swenshuai.xi *strength = (MS_U16)(2.0f/3*(ch_power_rel - 20.0f) + 90.0f);
2423*53ee8cc1Swenshuai.xi }
2424*53ee8cc1Swenshuai.xi else
2425*53ee8cc1Swenshuai.xi {
2426*53ee8cc1Swenshuai.xi *strength = 100;
2427*53ee8cc1Swenshuai.xi }
2428*53ee8cc1Swenshuai.xi }
2429*53ee8cc1Swenshuai.xi }
2430*53ee8cc1Swenshuai.xi
2431*53ee8cc1Swenshuai.xi if (FALSE == INTERN_DVBT2_GetLock(E_DMD_DVBT2_FEC_LOCK) )
2432*53ee8cc1Swenshuai.xi {
2433*53ee8cc1Swenshuai.xi *strength = 0;
2434*53ee8cc1Swenshuai.xi return TRUE;
2435*53ee8cc1Swenshuai.xi }
2436*53ee8cc1Swenshuai.xi
2437*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL(printf(">>> ch_power_ref(dB) = %d , ch_power_db(dB) = %d, ch_power_rel(dB) = %d<<<\n", (MS_S16)ch_power_ref, (MS_S16)ch_power_db, (MS_S16)ch_power_rel));
2438*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL(printf(">>> SSI_CH_PWR(dB) = %d , Score = %d<<<\n", (MS_S16)ch_power_db, *strength));
2439*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL(printf(">>> SSI = %d <<<\n", (int)*strength));
2440*53ee8cc1Swenshuai.xi
2441*53ee8cc1Swenshuai.xi return status;
2442*53ee8cc1Swenshuai.xi }
2443*53ee8cc1Swenshuai.xi #endif
2444*53ee8cc1Swenshuai.xi
2445*53ee8cc1Swenshuai.xi #if 0
2446*53ee8cc1Swenshuai.xi /****************************************************************************
2447*53ee8cc1Swenshuai.xi Subject: To get the DVT Signal quility
2448*53ee8cc1Swenshuai.xi Function: INTERN_DVBT2_GetSignalQuality
2449*53ee8cc1Swenshuai.xi Parmeter: Quility
2450*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
2451*53ee8cc1Swenshuai.xi E_RESULT_FAILURE
2452*53ee8cc1Swenshuai.xi Remark: Here we have 4 level range
2453*53ee8cc1Swenshuai.xi <1>.First Range => Quility =100 (You can define it by INTERN_DVBT2_SIGNAL_BASE_100)
2454*53ee8cc1Swenshuai.xi <2>.2th Range => 60 < Quality < 100 (You can define it by INTERN_DVBT2_SIGNAL_BASE_60)
2455*53ee8cc1Swenshuai.xi <3>.3th Range => 10 < Quality < 60 (You can define it by INTERN_DVBT2_SIGNAL_BASE_10)
2456*53ee8cc1Swenshuai.xi <4>.4th Range => Quality <10
2457*53ee8cc1Swenshuai.xi *****************************************************************************/
2458*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetSignalQuality(MS_U16 *quality, const DMD_DVBT2_InitData *sDMD_DVBT2_InitData, MS_U8 u8SarValue, float fRFPowerDbm)
2459*53ee8cc1Swenshuai.xi {
2460*53ee8cc1Swenshuai.xi // float ber_sqi, SQI;
2461*53ee8cc1Swenshuai.xi float fber;
2462*53ee8cc1Swenshuai.xi float cn_rec = 0;
2463*53ee8cc1Swenshuai.xi float cn_ref = 0;
2464*53ee8cc1Swenshuai.xi float cn_rel = 0;
2465*53ee8cc1Swenshuai.xi
2466*53ee8cc1Swenshuai.xi #if 0
2467*53ee8cc1Swenshuai.xi float fBerTH1[] = {1E-4, 1E-4*(1.0-DVBT2_BER_TH_HY), 1E-4*(1.0+DVBT2_BER_TH_HY), 1E-4};
2468*53ee8cc1Swenshuai.xi float fBerTH2[] = {3E-7, 3E-7, 3E-7*(1.0-DVBT2_BER_TH_HY), 3E-7*(1.0+DVBT2_BER_TH_HY)};
2469*53ee8cc1Swenshuai.xi float BER_SQI = (float)0.0;
2470*53ee8cc1Swenshuai.xi float SQI = (float)0.0;
2471*53ee8cc1Swenshuai.xi static MS_U8 u8SQIState = 0;
2472*53ee8cc1Swenshuai.xi #endif
2473*53ee8cc1Swenshuai.xi
2474*53ee8cc1Swenshuai.xi MS_U8 status = true;
2475*53ee8cc1Swenshuai.xi MS_U16 L1_info_qam = 0, L1_info_cr = 0, i = 0;
2476*53ee8cc1Swenshuai.xi
2477*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2_TIME(printf("INTERN_DVBT2_GetSignalQuality, t=%ld\n",MsOS_GetSystemTime()));
2478*53ee8cc1Swenshuai.xi
2479*53ee8cc1Swenshuai.xi if (TRUE == INTERN_DVBT2_GetLock(E_DMD_DVBT2_P1_LOCK) )
2480*53ee8cc1Swenshuai.xi {
2481*53ee8cc1Swenshuai.xi #if 1 // copy from msb1240
2482*53ee8cc1Swenshuai.xi if (fBerFilteredDVBT2 < 0.0)
2483*53ee8cc1Swenshuai.xi {
2484*53ee8cc1Swenshuai.xi if (INTERN_DVBT2_GetPostLdpcBer(&fber) == FALSE)
2485*53ee8cc1Swenshuai.xi {
2486*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("GetPostViterbiBer Fail!\n"));
2487*53ee8cc1Swenshuai.xi return FALSE;
2488*53ee8cc1Swenshuai.xi }
2489*53ee8cc1Swenshuai.xi fBerFilteredDVBT2 = fber;
2490*53ee8cc1Swenshuai.xi }
2491*53ee8cc1Swenshuai.xi else
2492*53ee8cc1Swenshuai.xi {
2493*53ee8cc1Swenshuai.xi fber = fBerFilteredDVBT2;
2494*53ee8cc1Swenshuai.xi }
2495*53ee8cc1Swenshuai.xi
2496*53ee8cc1Swenshuai.xi if (fber > fBerTH1[u8SQIState])
2497*53ee8cc1Swenshuai.xi {
2498*53ee8cc1Swenshuai.xi BER_SQI = 0.0;
2499*53ee8cc1Swenshuai.xi u8SQIState = 1;
2500*53ee8cc1Swenshuai.xi }
2501*53ee8cc1Swenshuai.xi else if (fber >=fBerTH2[u8SQIState])
2502*53ee8cc1Swenshuai.xi {
2503*53ee8cc1Swenshuai.xi BER_SQI = 100.0/15;
2504*53ee8cc1Swenshuai.xi u8SQIState = 2;
2505*53ee8cc1Swenshuai.xi }
2506*53ee8cc1Swenshuai.xi else
2507*53ee8cc1Swenshuai.xi {
2508*53ee8cc1Swenshuai.xi BER_SQI = 100.0/6;
2509*53ee8cc1Swenshuai.xi u8SQIState = 3;
2510*53ee8cc1Swenshuai.xi }
2511*53ee8cc1Swenshuai.xi
2512*53ee8cc1Swenshuai.xi cn_rec = INTERN_DVBT2_GetSNR();
2513*53ee8cc1Swenshuai.xi if (cn_rec < 0.0)
2514*53ee8cc1Swenshuai.xi return FALSE;
2515*53ee8cc1Swenshuai.xi
2516*53ee8cc1Swenshuai.xi ///////// Get Constellation and Code Rate to determine Ref. C/N //////////
2517*53ee8cc1Swenshuai.xi ///////// (refer to Teracom min. spec 2.0 4.1.1.7) /////
2518*53ee8cc1Swenshuai.xi L1_info_qam = 0xff;
2519*53ee8cc1Swenshuai.xi L1_info_cr = 0xff;
2520*53ee8cc1Swenshuai.xi
2521*53ee8cc1Swenshuai.xi cn_ref = (float)-1.0;
2522*53ee8cc1Swenshuai.xi if(INTERN_DVBT2_Get_L1_Parameter(&L1_info_qam, T2_MODUL_MODE) == FALSE)
2523*53ee8cc1Swenshuai.xi printf("[dvbt2] QAM parameter retrieve failure\n");
2524*53ee8cc1Swenshuai.xi
2525*53ee8cc1Swenshuai.xi if(INTERN_DVBT2_Get_L1_Parameter(&L1_info_cr, T2_CODE_RATE) == FALSE)
2526*53ee8cc1Swenshuai.xi printf("[dvbt2]code rate parameter retrieve failure\n");
2527*53ee8cc1Swenshuai.xi
2528*53ee8cc1Swenshuai.xi for(i = 0; i < sDMD_DVBT2_InitData->u16SqiCnNordigP1_Size; i++)
2529*53ee8cc1Swenshuai.xi {
2530*53ee8cc1Swenshuai.xi if ( (L1_info_qam == sDMD_DVBT2_InitData->pSqiCnNordigP1[i].constel)
2531*53ee8cc1Swenshuai.xi && (L1_info_cr == sDMD_DVBT2_InitData->pSqiCnNordigP1[i].code_rate) )
2532*53ee8cc1Swenshuai.xi {
2533*53ee8cc1Swenshuai.xi cn_ref = sDMD_DVBT2_InitData->pSqiCnNordigP1[i].cn_ref;
2534*53ee8cc1Swenshuai.xi break;
2535*53ee8cc1Swenshuai.xi }
2536*53ee8cc1Swenshuai.xi }
2537*53ee8cc1Swenshuai.xi
2538*53ee8cc1Swenshuai.xi if (cn_ref < 0.0)
2539*53ee8cc1Swenshuai.xi {
2540*53ee8cc1Swenshuai.xi SQI = (float)0.0;
2541*53ee8cc1Swenshuai.xi printf("SQI is zero, 1\n");
2542*53ee8cc1Swenshuai.xi }
2543*53ee8cc1Swenshuai.xi else
2544*53ee8cc1Swenshuai.xi {
2545*53ee8cc1Swenshuai.xi // 0.7, snr offset
2546*53ee8cc1Swenshuai.xi cn_rel = cn_rec - cn_ref + 0.7f;
2547*53ee8cc1Swenshuai.xi if (cn_rel > 3.0)
2548*53ee8cc1Swenshuai.xi SQI = 100;
2549*53ee8cc1Swenshuai.xi else if (cn_rel >= -3)
2550*53ee8cc1Swenshuai.xi {
2551*53ee8cc1Swenshuai.xi SQI = (cn_rel+3)*BER_SQI;
2552*53ee8cc1Swenshuai.xi if (SQI > 100.0) SQI = 100.0;
2553*53ee8cc1Swenshuai.xi else if (SQI < 0.0) SQI = 0.0;
2554*53ee8cc1Swenshuai.xi }
2555*53ee8cc1Swenshuai.xi else
2556*53ee8cc1Swenshuai.xi {
2557*53ee8cc1Swenshuai.xi SQI = (float)0.0;
2558*53ee8cc1Swenshuai.xi printf("SQI is zero, 2\n");
2559*53ee8cc1Swenshuai.xi }
2560*53ee8cc1Swenshuai.xi }
2561*53ee8cc1Swenshuai.xi
2562*53ee8cc1Swenshuai.xi *quality = (MS_U16)SQI;
2563*53ee8cc1Swenshuai.xi #else
2564*53ee8cc1Swenshuai.xi if ( MsOS_Timer_DiffTimeFromNow(u32FecFirstLockTime) < 300)
2565*53ee8cc1Swenshuai.xi {
2566*53ee8cc1Swenshuai.xi MsOS_DelayTask(300 - MsOS_Timer_DiffTimeFromNow(u32FecFirstLockTime));
2567*53ee8cc1Swenshuai.xi }
2568*53ee8cc1Swenshuai.xi ///////// Get Pre-BCH (Post-LDPC) BER to determine BER_SQI //////////
2569*53ee8cc1Swenshuai.xi if(fLDPCBerFiltered<= 0.0)
2570*53ee8cc1Swenshuai.xi {
2571*53ee8cc1Swenshuai.xi if (INTERN_DVBT2_GetPostLdpcBer(&fber) == FALSE)
2572*53ee8cc1Swenshuai.xi {
2573*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("GetPostViterbiBer Fail!\n"));
2574*53ee8cc1Swenshuai.xi return FALSE;
2575*53ee8cc1Swenshuai.xi }
2576*53ee8cc1Swenshuai.xi fLDPCBerFiltered = fber;
2577*53ee8cc1Swenshuai.xi }
2578*53ee8cc1Swenshuai.xi else
2579*53ee8cc1Swenshuai.xi {
2580*53ee8cc1Swenshuai.xi fber = fLDPCBerFiltered;
2581*53ee8cc1Swenshuai.xi }
2582*53ee8cc1Swenshuai.xi /*
2583*53ee8cc1Swenshuai.xi if (fber > 1.0E-3)
2584*53ee8cc1Swenshuai.xi ber_sqi = 0.0;
2585*53ee8cc1Swenshuai.xi else if (fber > 8.5E-7)
2586*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX
2587*53ee8cc1Swenshuai.xi ber_sqi = (log10f(1.0f/fber))*20.0f - 22.0f;
2588*53ee8cc1Swenshuai.xi #else
2589*53ee8cc1Swenshuai.xi ber_sqi = (Log10Approx(1.0f/fber))*20.0f - 22.0f;
2590*53ee8cc1Swenshuai.xi #endif
2591*53ee8cc1Swenshuai.xi else
2592*53ee8cc1Swenshuai.xi ber_sqi = 100.0;
2593*53ee8cc1Swenshuai.xi */
2594*53ee8cc1Swenshuai.xi if (fber > 1E-4)
2595*53ee8cc1Swenshuai.xi ber_sqi = 0.0;
2596*53ee8cc1Swenshuai.xi else if (fber >= 1E-7)
2597*53ee8cc1Swenshuai.xi ber_sqi = 100.0 / 15;
2598*53ee8cc1Swenshuai.xi else
2599*53ee8cc1Swenshuai.xi ber_sqi = 100.0 / 6;
2600*53ee8cc1Swenshuai.xi
2601*53ee8cc1Swenshuai.xi cn_rec = INTERN_DVBT2_GetSNR();
2602*53ee8cc1Swenshuai.xi
2603*53ee8cc1Swenshuai.xi if (cn_rec == -1) //get SNR return fail
2604*53ee8cc1Swenshuai.xi status = false;
2605*53ee8cc1Swenshuai.xi
2606*53ee8cc1Swenshuai.xi ///////// Get Constellation and Code Rate to determine Ref. C/N //////////
2607*53ee8cc1Swenshuai.xi ///////// (refer to Teracom min. spec 2.0 4.1.1.7) /////
2608*53ee8cc1Swenshuai.xi L1_info_qam = 0xff;
2609*53ee8cc1Swenshuai.xi L1_info_cr = 0xff;
2610*53ee8cc1Swenshuai.xi
2611*53ee8cc1Swenshuai.xi cn_ref = (float)-1.0;
2612*53ee8cc1Swenshuai.xi if(INTERN_DVBT2_Get_L1_Parameter(&L1_info_qam, T2_MODUL_MODE) == FALSE)
2613*53ee8cc1Swenshuai.xi printf("[dvbt2] QAM parameter retrieve failure\n");
2614*53ee8cc1Swenshuai.xi
2615*53ee8cc1Swenshuai.xi if(INTERN_DVBT2_Get_L1_Parameter(&L1_info_cr, T2_CODE_RATE) == FALSE)
2616*53ee8cc1Swenshuai.xi printf("[dvbt2]code rate parameter retrieve failure\n");
2617*53ee8cc1Swenshuai.xi
2618*53ee8cc1Swenshuai.xi for(i = 0; i < sDMD_DVBT2_InitData->u16SqiCnNordigP1_Size; i++)
2619*53ee8cc1Swenshuai.xi {
2620*53ee8cc1Swenshuai.xi if ( (L1_info_qam == sDMD_DVBT2_InitData->pSqiCnNordigP1[i].constel)
2621*53ee8cc1Swenshuai.xi && (L1_info_cr == sDMD_DVBT2_InitData->pSqiCnNordigP1[i].code_rate) )
2622*53ee8cc1Swenshuai.xi {
2623*53ee8cc1Swenshuai.xi cn_ref = sDMD_DVBT2_InitData->pSqiCnNordigP1[i].cn_ref;
2624*53ee8cc1Swenshuai.xi break;
2625*53ee8cc1Swenshuai.xi }
2626*53ee8cc1Swenshuai.xi }
2627*53ee8cc1Swenshuai.xi
2628*53ee8cc1Swenshuai.xi if (cn_ref == -1.0)
2629*53ee8cc1Swenshuai.xi SQI = (float)0.0;
2630*53ee8cc1Swenshuai.xi else
2631*53ee8cc1Swenshuai.xi {
2632*53ee8cc1Swenshuai.xi cn_rel = cn_rec - cn_ref;
2633*53ee8cc1Swenshuai.xi if (cn_rel > 3.0)
2634*53ee8cc1Swenshuai.xi SQI = 100;
2635*53ee8cc1Swenshuai.xi else if (cn_rel >= -3)
2636*53ee8cc1Swenshuai.xi {
2637*53ee8cc1Swenshuai.xi SQI = (cn_rel+3)*ber_sqi;
2638*53ee8cc1Swenshuai.xi if (SQI > 100.0) SQI = 100.0;
2639*53ee8cc1Swenshuai.xi else if (SQI < 0.0) SQI = 0.0;
2640*53ee8cc1Swenshuai.xi }
2641*53ee8cc1Swenshuai.xi else
2642*53ee8cc1Swenshuai.xi SQI = (float)0.0;
2643*53ee8cc1Swenshuai.xi }
2644*53ee8cc1Swenshuai.xi
2645*53ee8cc1Swenshuai.xi // SQI patch, 256qam, R3/4 CN=20.8, SQI=0~13
2646*53ee8cc1Swenshuai.xi if ((L1_info_qam==_T2_256QAM) && (L1_info_cr==_T2_CR3Y4))
2647*53ee8cc1Swenshuai.xi {
2648*53ee8cc1Swenshuai.xi if ( (cn_rec > 20.6) && (cn_rec < 20.9))
2649*53ee8cc1Swenshuai.xi {
2650*53ee8cc1Swenshuai.xi if (SQI > 3) SQI -= 3;
2651*53ee8cc1Swenshuai.xi }
2652*53ee8cc1Swenshuai.xi else if ( (cn_rec >= 20.9) && (cn_rec < 21.2))
2653*53ee8cc1Swenshuai.xi {
2654*53ee8cc1Swenshuai.xi if (SQI > 9) SQI -= 9;
2655*53ee8cc1Swenshuai.xi }
2656*53ee8cc1Swenshuai.xi }
2657*53ee8cc1Swenshuai.xi
2658*53ee8cc1Swenshuai.xi *quality = (MS_U16)SQI;
2659*53ee8cc1Swenshuai.xi #endif
2660*53ee8cc1Swenshuai.xi }
2661*53ee8cc1Swenshuai.xi else
2662*53ee8cc1Swenshuai.xi {
2663*53ee8cc1Swenshuai.xi *quality = 0;
2664*53ee8cc1Swenshuai.xi }
2665*53ee8cc1Swenshuai.xi
2666*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL(printf("SNR = %f, QAM = %d, code Rate = %d\n", cn_rec, L1_info_qam, L1_info_cr));
2667*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL(printf("BER = %8.3e\n", fber));
2668*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL(printf("Signal Quility = %d\n", *quality));
2669*53ee8cc1Swenshuai.xi return status;
2670*53ee8cc1Swenshuai.xi }
2671*53ee8cc1Swenshuai.xi #endif
2672*53ee8cc1Swenshuai.xi
2673*53ee8cc1Swenshuai.xi /****************************************************************************
2674*53ee8cc1Swenshuai.xi Subject: To get the DVBT Carrier Freq Offset
2675*53ee8cc1Swenshuai.xi Function: INTERN_DVBT2_Get_FreqOffset
2676*53ee8cc1Swenshuai.xi Parmeter: Frequency offset (in KHz), bandwidth
2677*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
2678*53ee8cc1Swenshuai.xi E_RESULT_FAILURE
2679*53ee8cc1Swenshuai.xi Remark:
2680*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT2_Get_FreqOffset(MS_U32 * CfoTd_reg,MS_U32 * CfoFd_reg,MS_U32 * Icfo_reg,MS_U8 * fft_reg)2681*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Get_FreqOffset(MS_U32 *CfoTd_reg, MS_U32 *CfoFd_reg, MS_U32 *Icfo_reg, MS_U8 *fft_reg)
2682*53ee8cc1Swenshuai.xi {
2683*53ee8cc1Swenshuai.xi // float N, FreqB;
2684*53ee8cc1Swenshuai.xi // float FreqCfoTd, FreqCfoFd, FreqIcfo;
2685*53ee8cc1Swenshuai.xi // MS_U32 RegCfoTd, RegCfoFd, RegIcfo;
2686*53ee8cc1Swenshuai.xi MS_U8 reg_frz=0, reg=0;
2687*53ee8cc1Swenshuai.xi MS_U8 status;
2688*53ee8cc1Swenshuai.xi
2689*53ee8cc1Swenshuai.xi #if 0
2690*53ee8cc1Swenshuai.xi FreqB = (float)u8BW * 8 / 7;
2691*53ee8cc1Swenshuai.xi #endif
2692*53ee8cc1Swenshuai.xi
2693*53ee8cc1Swenshuai.xi status = MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x05, ®_frz);
2694*53ee8cc1Swenshuai.xi
2695*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x05, reg_frz|0x80);
2696*53ee8cc1Swenshuai.xi
2697*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c8, ®);
2698*53ee8cc1Swenshuai.xi *CfoTd_reg = reg;
2699*53ee8cc1Swenshuai.xi
2700*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c7, ®);
2701*53ee8cc1Swenshuai.xi *CfoTd_reg = (*CfoTd_reg << 8)|reg;
2702*53ee8cc1Swenshuai.xi
2703*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c6, ®);
2704*53ee8cc1Swenshuai.xi *CfoTd_reg = (*CfoTd_reg << 8)|reg;
2705*53ee8cc1Swenshuai.xi #if 0
2706*53ee8cc1Swenshuai.xi FreqCfoTd = (float)RegCfoTd;
2707*53ee8cc1Swenshuai.xi
2708*53ee8cc1Swenshuai.xi if (RegCfoTd & 0x800000)
2709*53ee8cc1Swenshuai.xi FreqCfoTd = FreqCfoTd - (float)0x1000000;
2710*53ee8cc1Swenshuai.xi
2711*53ee8cc1Swenshuai.xi FreqCfoTd = FreqCfoTd * FreqB * 0.00011642;
2712*53ee8cc1Swenshuai.xi #endif
2713*53ee8cc1Swenshuai.xi
2714*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x05, reg_frz&(~0x80));
2715*53ee8cc1Swenshuai.xi
2716*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0xfe, ®_frz);
2717*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz|0x01);
2718*53ee8cc1Swenshuai.xi
2719*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
2720*53ee8cc1Swenshuai.xi
2721*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x33, ®);
2722*53ee8cc1Swenshuai.xi *CfoFd_reg = reg;
2723*53ee8cc1Swenshuai.xi
2724*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x32, ®);
2725*53ee8cc1Swenshuai.xi *CfoFd_reg = (*CfoFd_reg << 8)|reg;
2726*53ee8cc1Swenshuai.xi
2727*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x31, ®);
2728*53ee8cc1Swenshuai.xi *CfoFd_reg = (*CfoFd_reg << 8)|reg;
2729*53ee8cc1Swenshuai.xi
2730*53ee8cc1Swenshuai.xi #if 0
2731*53ee8cc1Swenshuai.xi FreqCfoFd = (float)RegCfoFd;
2732*53ee8cc1Swenshuai.xi
2733*53ee8cc1Swenshuai.xi if (RegCfoFd & 0x800000)
2734*53ee8cc1Swenshuai.xi FreqCfoFd = FreqCfoFd - (float)0x1000000;
2735*53ee8cc1Swenshuai.xi
2736*53ee8cc1Swenshuai.xi FreqCfoFd = FreqCfoFd * FreqB * 0.00011642;
2737*53ee8cc1Swenshuai.xi #endif
2738*53ee8cc1Swenshuai.xi
2739*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x19, ®);
2740*53ee8cc1Swenshuai.xi *Icfo_reg = reg & 0x07;
2741*53ee8cc1Swenshuai.xi
2742*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x18, ®);
2743*53ee8cc1Swenshuai.xi *Icfo_reg = (*Icfo_reg << 8)|reg;
2744*53ee8cc1Swenshuai.xi
2745*53ee8cc1Swenshuai.xi #if 0
2746*53ee8cc1Swenshuai.xi FreqIcfo = (float)RegIcfo;
2747*53ee8cc1Swenshuai.xi
2748*53ee8cc1Swenshuai.xi if (RegIcfo & 0x400)
2749*53ee8cc1Swenshuai.xi FreqIcfo = FreqIcfo - (float)0x800;
2750*53ee8cc1Swenshuai.xi #endif
2751*53ee8cc1Swenshuai.xi
2752*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x26, ®);
2753*53ee8cc1Swenshuai.xi *fft_reg = reg & 0x30;
2754*53ee8cc1Swenshuai.xi
2755*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz&(~0x01));
2756*53ee8cc1Swenshuai.xi //status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe+1, 0x01);
2757*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
2758*53ee8cc1Swenshuai.xi
2759*53ee8cc1Swenshuai.xi #if 0
2760*53ee8cc1Swenshuai.xi switch (*fft_reg)
2761*53ee8cc1Swenshuai.xi {
2762*53ee8cc1Swenshuai.xi case 0x00: N = 2048; break;
2763*53ee8cc1Swenshuai.xi case 0x20: N = 4096; break;
2764*53ee8cc1Swenshuai.xi case 0x10:
2765*53ee8cc1Swenshuai.xi default: N = 8192; break;
2766*53ee8cc1Swenshuai.xi }
2767*53ee8cc1Swenshuai.xi
2768*53ee8cc1Swenshuai.xi FreqIcfo = FreqIcfo * FreqB / N * 1000; //unit: kHz
2769*53ee8cc1Swenshuai.xi
2770*53ee8cc1Swenshuai.xi
2771*53ee8cc1Swenshuai.xi //*pFreqOff = FreqIcfo + (FreqCfoFd + FreqCfoTd)/1000;
2772*53ee8cc1Swenshuai.xi *pFreqOff = (-1.0f)*(FreqIcfo + (FreqCfoFd + FreqCfoTd)/1000);
2773*53ee8cc1Swenshuai.xi // DBG_GET_SIGNAL(printf("FCFO = %f\n", FreqCfoFd));
2774*53ee8cc1Swenshuai.xi // DBG_GET_SIGNAL(printf("TCFO = %f\n", FreqCfoTd));
2775*53ee8cc1Swenshuai.xi // DBG_GET_SIGNAL(printf("ICFO = %f\n", FreqIcfo));
2776*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL(printf("CFOE = %f\n", *pFreqOff));
2777*53ee8cc1Swenshuai.xi #endif
2778*53ee8cc1Swenshuai.xi
2779*53ee8cc1Swenshuai.xi if (status == TRUE)
2780*53ee8cc1Swenshuai.xi return TRUE;
2781*53ee8cc1Swenshuai.xi else
2782*53ee8cc1Swenshuai.xi return FALSE;
2783*53ee8cc1Swenshuai.xi }
2784*53ee8cc1Swenshuai.xi
2785*53ee8cc1Swenshuai.xi #if 0
2786*53ee8cc1Swenshuai.xi /****************************************************************************
2787*53ee8cc1Swenshuai.xi Subject: To get the DVBT Carrier Freq Offset
2788*53ee8cc1Swenshuai.xi Function: INTERN_DVBT2_Get_FreqOffset
2789*53ee8cc1Swenshuai.xi Parmeter: Frequency offset (in KHz), bandwidth
2790*53ee8cc1Swenshuai.xi Return: E_RESULT_SUCCESS
2791*53ee8cc1Swenshuai.xi E_RESULT_FAILURE
2792*53ee8cc1Swenshuai.xi Remark:
2793*53ee8cc1Swenshuai.xi *****************************************************************************/
2794*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Get_FreqOffset(float *pFreqOff, MS_U8 u8BW)
2795*53ee8cc1Swenshuai.xi {
2796*53ee8cc1Swenshuai.xi float N, FreqB;
2797*53ee8cc1Swenshuai.xi float FreqCfoTd, FreqCfoFd, FreqIcfo;
2798*53ee8cc1Swenshuai.xi MS_U32 RegCfoTd, RegCfoFd, RegIcfo;
2799*53ee8cc1Swenshuai.xi MS_U8 reg_frz=0, reg=0;
2800*53ee8cc1Swenshuai.xi MS_U8 status;
2801*53ee8cc1Swenshuai.xi
2802*53ee8cc1Swenshuai.xi FreqB = (float)u8BW * 8 / 7;
2803*53ee8cc1Swenshuai.xi
2804*53ee8cc1Swenshuai.xi status = MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x05, ®_frz);
2805*53ee8cc1Swenshuai.xi
2806*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x05, reg_frz|0x80);
2807*53ee8cc1Swenshuai.xi
2808*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c8, ®);
2809*53ee8cc1Swenshuai.xi RegCfoTd = reg;
2810*53ee8cc1Swenshuai.xi
2811*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c7, ®);
2812*53ee8cc1Swenshuai.xi RegCfoTd = (RegCfoTd << 8)|reg;
2813*53ee8cc1Swenshuai.xi
2814*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c6, ®);
2815*53ee8cc1Swenshuai.xi RegCfoTd = (RegCfoTd << 8)|reg;
2816*53ee8cc1Swenshuai.xi
2817*53ee8cc1Swenshuai.xi FreqCfoTd = (float)RegCfoTd;
2818*53ee8cc1Swenshuai.xi
2819*53ee8cc1Swenshuai.xi if (RegCfoTd & 0x800000)
2820*53ee8cc1Swenshuai.xi FreqCfoTd = FreqCfoTd - (float)0x1000000;
2821*53ee8cc1Swenshuai.xi
2822*53ee8cc1Swenshuai.xi FreqCfoTd = FreqCfoTd * FreqB * 0.00011642;
2823*53ee8cc1Swenshuai.xi
2824*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x05, reg_frz&(~0x80));
2825*53ee8cc1Swenshuai.xi
2826*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0xfe, ®_frz);
2827*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz|0x01);
2828*53ee8cc1Swenshuai.xi
2829*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
2830*53ee8cc1Swenshuai.xi
2831*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x33, ®);
2832*53ee8cc1Swenshuai.xi RegCfoFd = reg;
2833*53ee8cc1Swenshuai.xi
2834*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x32, ®);
2835*53ee8cc1Swenshuai.xi RegCfoFd = (RegCfoFd << 8)|reg;
2836*53ee8cc1Swenshuai.xi
2837*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x31, ®);
2838*53ee8cc1Swenshuai.xi RegCfoFd = (RegCfoFd << 8)|reg;
2839*53ee8cc1Swenshuai.xi
2840*53ee8cc1Swenshuai.xi FreqCfoFd = (float)RegCfoFd;
2841*53ee8cc1Swenshuai.xi
2842*53ee8cc1Swenshuai.xi if (RegCfoFd & 0x800000)
2843*53ee8cc1Swenshuai.xi FreqCfoFd = FreqCfoFd - (float)0x1000000;
2844*53ee8cc1Swenshuai.xi
2845*53ee8cc1Swenshuai.xi FreqCfoFd = FreqCfoFd * FreqB * 0.00011642;
2846*53ee8cc1Swenshuai.xi
2847*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x19, ®);
2848*53ee8cc1Swenshuai.xi RegIcfo = reg & 0x07;
2849*53ee8cc1Swenshuai.xi
2850*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x18, ®);
2851*53ee8cc1Swenshuai.xi RegIcfo = (RegIcfo << 8)|reg;
2852*53ee8cc1Swenshuai.xi
2853*53ee8cc1Swenshuai.xi FreqIcfo = (float)RegIcfo;
2854*53ee8cc1Swenshuai.xi
2855*53ee8cc1Swenshuai.xi if (RegIcfo & 0x400)
2856*53ee8cc1Swenshuai.xi FreqIcfo = FreqIcfo - (float)0x800;
2857*53ee8cc1Swenshuai.xi
2858*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x26, ®);
2859*53ee8cc1Swenshuai.xi reg = reg & 0x30;
2860*53ee8cc1Swenshuai.xi
2861*53ee8cc1Swenshuai.xi switch (reg)
2862*53ee8cc1Swenshuai.xi {
2863*53ee8cc1Swenshuai.xi case 0x00: N = 2048; break;
2864*53ee8cc1Swenshuai.xi case 0x20: N = 4096; break;
2865*53ee8cc1Swenshuai.xi case 0x10:
2866*53ee8cc1Swenshuai.xi default: N = 8192; break;
2867*53ee8cc1Swenshuai.xi }
2868*53ee8cc1Swenshuai.xi
2869*53ee8cc1Swenshuai.xi FreqIcfo = FreqIcfo * FreqB / N * 1000; //unit: kHz
2870*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz&(~0x01));
2871*53ee8cc1Swenshuai.xi //status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe+1, 0x01);
2872*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
2873*53ee8cc1Swenshuai.xi //*pFreqOff = FreqIcfo + (FreqCfoFd + FreqCfoTd)/1000;
2874*53ee8cc1Swenshuai.xi *pFreqOff = (-1.0f)*(FreqIcfo + (FreqCfoFd + FreqCfoTd)/1000);
2875*53ee8cc1Swenshuai.xi // DBG_GET_SIGNAL(printf("FCFO = %f\n", FreqCfoFd));
2876*53ee8cc1Swenshuai.xi // DBG_GET_SIGNAL(printf("TCFO = %f\n", FreqCfoTd));
2877*53ee8cc1Swenshuai.xi // DBG_GET_SIGNAL(printf("ICFO = %f\n", FreqIcfo));
2878*53ee8cc1Swenshuai.xi DBG_GET_SIGNAL(printf("CFOE = %f\n", *pFreqOff));
2879*53ee8cc1Swenshuai.xi
2880*53ee8cc1Swenshuai.xi if (status == TRUE)
2881*53ee8cc1Swenshuai.xi return TRUE;
2882*53ee8cc1Swenshuai.xi else
2883*53ee8cc1Swenshuai.xi return FALSE;
2884*53ee8cc1Swenshuai.xi }
2885*53ee8cc1Swenshuai.xi #endif
2886*53ee8cc1Swenshuai.xi
INTERN_DVBT2_Power_ON_OFF(MS_U8 bPowerOn)2887*53ee8cc1Swenshuai.xi void INTERN_DVBT2_Power_ON_OFF(MS_U8 bPowerOn)
2888*53ee8cc1Swenshuai.xi {
2889*53ee8cc1Swenshuai.xi
2890*53ee8cc1Swenshuai.xi bPowerOn = bPowerOn;
2891*53ee8cc1Swenshuai.xi }
2892*53ee8cc1Swenshuai.xi
INTERN_DVBT2_Power_Save(void)2893*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Power_Save(void)
2894*53ee8cc1Swenshuai.xi {
2895*53ee8cc1Swenshuai.xi
2896*53ee8cc1Swenshuai.xi return TRUE;
2897*53ee8cc1Swenshuai.xi }
2898*53ee8cc1Swenshuai.xi
INTERN_DVBT2_Version(MS_U16 * ver)2899*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Version(MS_U16 *ver)
2900*53ee8cc1Swenshuai.xi {
2901*53ee8cc1Swenshuai.xi
2902*53ee8cc1Swenshuai.xi MS_U8 status = true;
2903*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
2904*53ee8cc1Swenshuai.xi MS_U16 u16_INTERN_DVBT2_Version;
2905*53ee8cc1Swenshuai.xi
2906*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xC1, &tmp);
2907*53ee8cc1Swenshuai.xi u16_INTERN_DVBT2_Version = tmp;
2908*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xC2, &tmp);
2909*53ee8cc1Swenshuai.xi u16_INTERN_DVBT2_Version = u16_INTERN_DVBT2_Version<<8|tmp;
2910*53ee8cc1Swenshuai.xi *ver = u16_INTERN_DVBT2_Version;
2911*53ee8cc1Swenshuai.xi
2912*53ee8cc1Swenshuai.xi return status;
2913*53ee8cc1Swenshuai.xi }
2914*53ee8cc1Swenshuai.xi
INTERN_DVBT2_Version_minor(MS_U8 * ver2)2915*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Version_minor(MS_U8 *ver2)
2916*53ee8cc1Swenshuai.xi {
2917*53ee8cc1Swenshuai.xi
2918*53ee8cc1Swenshuai.xi MS_U8 status = true;
2919*53ee8cc1Swenshuai.xi
2920*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xC3, ver2);
2921*53ee8cc1Swenshuai.xi
2922*53ee8cc1Swenshuai.xi return status;
2923*53ee8cc1Swenshuai.xi }
2924*53ee8cc1Swenshuai.xi
2925*53ee8cc1Swenshuai.xi
INTERN_DVBT2_Show_Demod_Version(void)2926*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_Demod_Version(void)
2927*53ee8cc1Swenshuai.xi {
2928*53ee8cc1Swenshuai.xi
2929*53ee8cc1Swenshuai.xi MS_BOOL status = true;
2930*53ee8cc1Swenshuai.xi MS_U16 u16_INTERN_DVBT2_Version = 0;
2931*53ee8cc1Swenshuai.xi MS_U8 u8_minor_ver = 0;
2932*53ee8cc1Swenshuai.xi
2933*53ee8cc1Swenshuai.xi status &= INTERN_DVBT2_Version(&u16_INTERN_DVBT2_Version);
2934*53ee8cc1Swenshuai.xi status &= INTERN_DVBT2_Version_minor(&u8_minor_ver);
2935*53ee8cc1Swenshuai.xi printf("[DVBT]Version = 0x%x,0x%x\n",u16_INTERN_DVBT2_Version,u8_minor_ver);
2936*53ee8cc1Swenshuai.xi
2937*53ee8cc1Swenshuai.xi return status;
2938*53ee8cc1Swenshuai.xi }
2939*53ee8cc1Swenshuai.xi
2940*53ee8cc1Swenshuai.xi #if 0
2941*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_NORDIG_SSI_Table_Write(DMD_T2_CONSTEL constel, DMD_T2_CODERATE code_rate, float write_value)
2942*53ee8cc1Swenshuai.xi {
2943*53ee8cc1Swenshuai.xi dvbt2_ssi_dbm_nordigp1[constel][code_rate] = write_value;
2944*53ee8cc1Swenshuai.xi return TRUE;
2945*53ee8cc1Swenshuai.xi /*
2946*53ee8cc1Swenshuai.xi MS_U8 u8_index = 0;
2947*53ee8cc1Swenshuai.xi MS_BOOL bRet = false;
2948*53ee8cc1Swenshuai.xi
2949*53ee8cc1Swenshuai.xi while(dvbt2_ssi_dbm_nordigp1[u8_index].constel != _UNKNOW_QAM)
2950*53ee8cc1Swenshuai.xi {
2951*53ee8cc1Swenshuai.xi if ( (dvbt2_ssi_dbm_nordigp1[u8_index].constel == (DMD_T2_CONSTEL)constel)
2952*53ee8cc1Swenshuai.xi && (dvbt2_ssi_dbm_nordigp1[u8_index].code_rate == (DMD_T2_CODERATE)code_rate))
2953*53ee8cc1Swenshuai.xi {
2954*53ee8cc1Swenshuai.xi dvbt2_ssi_dbm_nordigp1[u8_index].p_ref = write_value;
2955*53ee8cc1Swenshuai.xi bRet = true;
2956*53ee8cc1Swenshuai.xi break;
2957*53ee8cc1Swenshuai.xi }
2958*53ee8cc1Swenshuai.xi else
2959*53ee8cc1Swenshuai.xi {
2960*53ee8cc1Swenshuai.xi u8_index++;
2961*53ee8cc1Swenshuai.xi }
2962*53ee8cc1Swenshuai.xi }
2963*53ee8cc1Swenshuai.xi return bRet;
2964*53ee8cc1Swenshuai.xi */
2965*53ee8cc1Swenshuai.xi }
2966*53ee8cc1Swenshuai.xi
2967*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_NORDIG_SSI_Table_Read(DMD_T2_CONSTEL constel, DMD_T2_CODERATE code_rate, float *read_value)
2968*53ee8cc1Swenshuai.xi {
2969*53ee8cc1Swenshuai.xi *read_value = dvbt2_ssi_dbm_nordigp1[constel][code_rate];
2970*53ee8cc1Swenshuai.xi return TRUE;
2971*53ee8cc1Swenshuai.xi /*
2972*53ee8cc1Swenshuai.xi MS_U8 u8_index = 0;
2973*53ee8cc1Swenshuai.xi MS_BOOL bRet = false;
2974*53ee8cc1Swenshuai.xi
2975*53ee8cc1Swenshuai.xi while(dvbt2_ssi_dbm_nordigp1[u8_index].constel != _UNKNOW_QAM)
2976*53ee8cc1Swenshuai.xi {
2977*53ee8cc1Swenshuai.xi if ( (dvbt2_ssi_dbm_nordigp1[u8_index].constel == (DMD_T2_CONSTEL)constel)
2978*53ee8cc1Swenshuai.xi && (dvbt2_ssi_dbm_nordigp1[u8_index].code_rate == (DMD_T2_CODERATE)code_rate))
2979*53ee8cc1Swenshuai.xi {
2980*53ee8cc1Swenshuai.xi *read_value = dvbt2_ssi_dbm_nordigp1[u8_index].p_ref;
2981*53ee8cc1Swenshuai.xi bRet = true;
2982*53ee8cc1Swenshuai.xi break;
2983*53ee8cc1Swenshuai.xi }
2984*53ee8cc1Swenshuai.xi else
2985*53ee8cc1Swenshuai.xi {
2986*53ee8cc1Swenshuai.xi u8_index++;
2987*53ee8cc1Swenshuai.xi }
2988*53ee8cc1Swenshuai.xi }
2989*53ee8cc1Swenshuai.xi return bRet;
2990*53ee8cc1Swenshuai.xi */
2991*53ee8cc1Swenshuai.xi }
2992*53ee8cc1Swenshuai.xi #endif
2993*53ee8cc1Swenshuai.xi
INTERN_DVBT2_GetPlpBitMap(MS_U8 * u8PlpBitMap)2994*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetPlpBitMap(MS_U8* u8PlpBitMap)
2995*53ee8cc1Swenshuai.xi {
2996*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
2997*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0;
2998*53ee8cc1Swenshuai.xi MS_U8 indx = 0;
2999*53ee8cc1Swenshuai.xi
3000*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("INTERN_DVBT2_GetPlpBitMap\n"));
3001*53ee8cc1Swenshuai.xi
3002*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_T2_L1_FLAG, &u8Data); // check L1 ready
3003*53ee8cc1Swenshuai.xi if (u8Data != 0x30)
3004*53ee8cc1Swenshuai.xi {
3005*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("\n[INTERN_DVBT2_GetPlpBitMap] Check L1 NOT Ready !! E_DMD_T2_L1_FLAG = 0x%x\n", u8Data));
3006*53ee8cc1Swenshuai.xi return FALSE;
3007*53ee8cc1Swenshuai.xi }
3008*53ee8cc1Swenshuai.xi while (indx < 32)
3009*53ee8cc1Swenshuai.xi {
3010*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_T2_PLP_ID_ARR + indx, &u8Data);
3011*53ee8cc1Swenshuai.xi u8PlpBitMap[indx] = u8Data;
3012*53ee8cc1Swenshuai.xi indx++;
3013*53ee8cc1Swenshuai.xi }
3014*53ee8cc1Swenshuai.xi
3015*53ee8cc1Swenshuai.xi if (status)
3016*53ee8cc1Swenshuai.xi {
3017*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("\n+++++++++u8PlpBitMap data+++++++++++++++\n"));
3018*53ee8cc1Swenshuai.xi for (indx = 0; indx < 32; indx++)
3019*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("[%d] ", u8PlpBitMap[indx]));
3020*53ee8cc1Swenshuai.xi DBG_INTERN_DVBT2(printf("\n+++++++++u8PlpBitMap end+++++++++++++++\n"));
3021*53ee8cc1Swenshuai.xi }
3022*53ee8cc1Swenshuai.xi return status;
3023*53ee8cc1Swenshuai.xi }
3024*53ee8cc1Swenshuai.xi
INTERN_DVBT2_GetPlpGroupID(MS_U8 u8PlpID,MS_U8 * u8GroupID)3025*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetPlpGroupID(MS_U8 u8PlpID, MS_U8* u8GroupID)
3026*53ee8cc1Swenshuai.xi {
3027*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
3028*53ee8cc1Swenshuai.xi MS_U8 u8Data = 0;
3029*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_T2_L1_FLAG, &u8Data); // check L1 ready
3030*53ee8cc1Swenshuai.xi if (u8Data != 0x30)
3031*53ee8cc1Swenshuai.xi {
3032*53ee8cc1Swenshuai.xi printf(">>>dvbt2 L1 not ready yet\n");
3033*53ee8cc1Swenshuai.xi return FALSE;
3034*53ee8cc1Swenshuai.xi }
3035*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_T2_DVBT2_LOCK_HIS, &u8Data);
3036*53ee8cc1Swenshuai.xi
3037*53ee8cc1Swenshuai.xi if ((u8Data & BIT(7)) == 0x00)
3038*53ee8cc1Swenshuai.xi {
3039*53ee8cc1Swenshuai.xi printf(">>>dvbt2 is un-lock\n");
3040*53ee8cc1Swenshuai.xi return FALSE;
3041*53ee8cc1Swenshuai.xi }
3042*53ee8cc1Swenshuai.xi // assign PLP-ID value
3043*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2L1_REG_BASE + (0x78) * 2, u8PlpID);
3044*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2L1_REG_BASE + (0x01) * 2 + 1, 0x01); // MEM_EN
3045*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
3046*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x79) * 2, u8GroupID);
3047*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2L1_REG_BASE + (0x01) * 2 + 1, 0x00); // ~MEM_EN
3048*53ee8cc1Swenshuai.xi
3049*53ee8cc1Swenshuai.xi return status;
3050*53ee8cc1Swenshuai.xi }
3051*53ee8cc1Swenshuai.xi
INTERN_DVBT2_SetPlpGroupID(MS_U8 u8PlpID,MS_U8 u8GroupID)3052*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_SetPlpGroupID(MS_U8 u8PlpID, MS_U8 u8GroupID)
3053*53ee8cc1Swenshuai.xi {
3054*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
3055*53ee8cc1Swenshuai.xi
3056*53ee8cc1Swenshuai.xi // assign Group-ID and PLP-ID value (must be written in order)
3057*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_T2_GROUP_ID, u8GroupID);
3058*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_T2_PLP_ID, u8PlpID);
3059*53ee8cc1Swenshuai.xi
3060*53ee8cc1Swenshuai.xi return status;
3061*53ee8cc1Swenshuai.xi }
3062*53ee8cc1Swenshuai.xi
3063*53ee8cc1Swenshuai.xi #if (INTERN_DVBT2_INTERNAL_DEBUG == 1)
INTERN_DVBT2_get_demod_state(MS_U8 * state)3064*53ee8cc1Swenshuai.xi void INTERN_DVBT2_get_demod_state(MS_U8* state)
3065*53ee8cc1Swenshuai.xi {
3066*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_ReadReg(0x23E0, state);
3067*53ee8cc1Swenshuai.xi return;
3068*53ee8cc1Swenshuai.xi }
3069*53ee8cc1Swenshuai.xi
INTERN_DVBT2_Show_ChannelLength(void)3070*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_ChannelLength(void)
3071*53ee8cc1Swenshuai.xi {
3072*53ee8cc1Swenshuai.xi MS_U8 status = true;
3073*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
3074*53ee8cc1Swenshuai.xi MS_U16 len = 0;
3075*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x71,&tmp);
3076*53ee8cc1Swenshuai.xi len = tmp;
3077*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x70,&tmp);
3078*53ee8cc1Swenshuai.xi len = (len<<8)|tmp;
3079*53ee8cc1Swenshuai.xi printf("[dvbt]Hw_channel=%d\n",len);
3080*53ee8cc1Swenshuai.xi return status;
3081*53ee8cc1Swenshuai.xi }
3082*53ee8cc1Swenshuai.xi
INTERN_DVBT2_Show_SW_ChannelLength(void)3083*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_SW_ChannelLength(void)
3084*53ee8cc1Swenshuai.xi {
3085*53ee8cc1Swenshuai.xi MS_U8 status = true;
3086*53ee8cc1Swenshuai.xi MS_U8 tmp = 0,peak_num = 0,insideGI = 0,stoptracking = 0,flag_short_echo = 0,fsa_mode = 0;
3087*53ee8cc1Swenshuai.xi MS_U16 sw_len = 0;
3088*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C4,&tmp);
3089*53ee8cc1Swenshuai.xi sw_len = tmp;
3090*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C3,&tmp);
3091*53ee8cc1Swenshuai.xi sw_len = (sw_len<<8)|tmp;
3092*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C2,&tmp);
3093*53ee8cc1Swenshuai.xi peak_num = tmp;
3094*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C5,&tmp);
3095*53ee8cc1Swenshuai.xi insideGI = tmp&0x01;
3096*53ee8cc1Swenshuai.xi stoptracking = (tmp&0x02)>>1;
3097*53ee8cc1Swenshuai.xi flag_short_echo = (tmp&0x0C)>>2;
3098*53ee8cc1Swenshuai.xi fsa_mode = (tmp&0x30)>>4;
3099*53ee8cc1Swenshuai.xi
3100*53ee8cc1Swenshuai.xi printf("[dvbt]SW_len=%d, peak_num=%d, insideGI=%d, stoptrack=%d, short_echo=%d, fsa_mode=%d\n",
3101*53ee8cc1Swenshuai.xi sw_len,peak_num,insideGI,stoptracking,flag_short_echo,fsa_mode);
3102*53ee8cc1Swenshuai.xi
3103*53ee8cc1Swenshuai.xi return status;
3104*53ee8cc1Swenshuai.xi }
3105*53ee8cc1Swenshuai.xi
INTERN_DVBT2_Show_ACI_CI(void)3106*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_ACI_CI(void)
3107*53ee8cc1Swenshuai.xi {
3108*53ee8cc1Swenshuai.xi
3109*53ee8cc1Swenshuai.xi #define BIT4 0x10
3110*53ee8cc1Swenshuai.xi MS_U8 status = true;
3111*53ee8cc1Swenshuai.xi MS_U8 digACI =0 ,flag_CI = 0,td_coef = 0,tmp = 0;
3112*53ee8cc1Swenshuai.xi
3113*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2357,&tmp);
3114*53ee8cc1Swenshuai.xi digACI = (tmp&BIT4)>>4;
3115*53ee8cc1Swenshuai.xi
3116*53ee8cc1Swenshuai.xi // get flag_CI
3117*53ee8cc1Swenshuai.xi // 0: No interference
3118*53ee8cc1Swenshuai.xi // 1: CCI
3119*53ee8cc1Swenshuai.xi // 2: in-band ACI
3120*53ee8cc1Swenshuai.xi // 3: N+1 ACI
3121*53ee8cc1Swenshuai.xi // flag_ci = (tmp&0xc0)>>6;
3122*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2356,&tmp);
3123*53ee8cc1Swenshuai.xi flag_CI = (tmp&0xC0)>>6;
3124*53ee8cc1Swenshuai.xi td_coef = (tmp&0x0C)>>2;
3125*53ee8cc1Swenshuai.xi
3126*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20E8,&tmp);
3127*53ee8cc1Swenshuai.xi
3128*53ee8cc1Swenshuai.xi printf("[dvbt]DigACI=%d, Flag_CI=%d, td_coef=%d\n",digACI,flag_CI,td_coef);
3129*53ee8cc1Swenshuai.xi
3130*53ee8cc1Swenshuai.xi return status;
3131*53ee8cc1Swenshuai.xi }
3132*53ee8cc1Swenshuai.xi
INTERN_DVBT2_Show_FD_CH_LEN_S_SEL(void)3133*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_FD_CH_LEN_S_SEL(void)
3134*53ee8cc1Swenshuai.xi {
3135*53ee8cc1Swenshuai.xi MS_U8 status = true;
3136*53ee8cc1Swenshuai.xi MS_U8 tmp = 0,fd = 0,ch_len = 0,snr_sel = 0,pertone_num = 0;
3137*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2355, &tmp);
3138*53ee8cc1Swenshuai.xi fd = tmp;
3139*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2354, &tmp);
3140*53ee8cc1Swenshuai.xi ch_len = tmp;
3141*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x46, &tmp);
3142*53ee8cc1Swenshuai.xi snr_sel = (tmp>>4)&0x03;
3143*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x22AC, &tmp);
3144*53ee8cc1Swenshuai.xi pertone_num = tmp;
3145*53ee8cc1Swenshuai.xi
3146*53ee8cc1Swenshuai.xi printf("[dvbt]fd=0x%x, ch_len=0x%x, snr_sel=0x%x, pertone_num=0x%x\n",fd,ch_len,snr_sel,pertone_num);
3147*53ee8cc1Swenshuai.xi
3148*53ee8cc1Swenshuai.xi return status;
3149*53ee8cc1Swenshuai.xi }
3150*53ee8cc1Swenshuai.xi
INTERN_DVBT2_Get_CFO(void)3151*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Get_CFO(void)
3152*53ee8cc1Swenshuai.xi {
3153*53ee8cc1Swenshuai.xi #if 0
3154*53ee8cc1Swenshuai.xi float N = 0, FreqB = 0;
3155*53ee8cc1Swenshuai.xi float FreqCfoTd = 0, FreqCfoFd = 0, FreqIcfo = 0, total_cfo = 0;
3156*53ee8cc1Swenshuai.xi MS_U32 RegCfoTd = 0, RegCfoFd = 0, RegIcfo = 0;
3157*53ee8cc1Swenshuai.xi MS_U8 reg_frz = 0, reg = 0;
3158*53ee8cc1Swenshuai.xi MS_U8 status = 0;
3159*53ee8cc1Swenshuai.xi MS_U8 u8BW = 8;
3160*53ee8cc1Swenshuai.xi
3161*53ee8cc1Swenshuai.xi FreqB = (float)u8BW * 8 / 7;
3162*53ee8cc1Swenshuai.xi
3163*53ee8cc1Swenshuai.xi status = MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x05, ®_frz);
3164*53ee8cc1Swenshuai.xi
3165*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x05, reg_frz|0x80);
3166*53ee8cc1Swenshuai.xi
3167*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c8, ®);
3168*53ee8cc1Swenshuai.xi RegCfoTd = reg;
3169*53ee8cc1Swenshuai.xi
3170*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c7, ®);
3171*53ee8cc1Swenshuai.xi RegCfoTd = (RegCfoTd << 8)|reg;
3172*53ee8cc1Swenshuai.xi
3173*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c6, ®);
3174*53ee8cc1Swenshuai.xi RegCfoTd = (RegCfoTd << 8)|reg;
3175*53ee8cc1Swenshuai.xi
3176*53ee8cc1Swenshuai.xi FreqCfoTd = (float)RegCfoTd;
3177*53ee8cc1Swenshuai.xi
3178*53ee8cc1Swenshuai.xi if (RegCfoTd & 0x800000)
3179*53ee8cc1Swenshuai.xi FreqCfoTd = FreqCfoTd - (float)0x1000000;
3180*53ee8cc1Swenshuai.xi
3181*53ee8cc1Swenshuai.xi FreqCfoTd = FreqCfoTd * FreqB * 0.00011642;
3182*53ee8cc1Swenshuai.xi
3183*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x05, reg_frz&(~0x80));
3184*53ee8cc1Swenshuai.xi
3185*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0xfe, ®_frz);
3186*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz|0x01);
3187*53ee8cc1Swenshuai.xi
3188*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
3189*53ee8cc1Swenshuai.xi
3190*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x33, ®);
3191*53ee8cc1Swenshuai.xi RegCfoFd = reg;
3192*53ee8cc1Swenshuai.xi
3193*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x32, ®);
3194*53ee8cc1Swenshuai.xi RegCfoFd = (RegCfoFd << 8)|reg;
3195*53ee8cc1Swenshuai.xi
3196*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x31, ®);
3197*53ee8cc1Swenshuai.xi RegCfoFd = (RegCfoFd << 8)|reg;
3198*53ee8cc1Swenshuai.xi
3199*53ee8cc1Swenshuai.xi FreqCfoFd = (float)RegCfoFd;
3200*53ee8cc1Swenshuai.xi
3201*53ee8cc1Swenshuai.xi if (RegCfoFd & 0x800000)
3202*53ee8cc1Swenshuai.xi FreqCfoFd = FreqCfoFd - (float)0x1000000;
3203*53ee8cc1Swenshuai.xi
3204*53ee8cc1Swenshuai.xi FreqCfoFd = FreqCfoFd * FreqB * 0.00011642;
3205*53ee8cc1Swenshuai.xi
3206*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x19, ®);
3207*53ee8cc1Swenshuai.xi RegIcfo = reg & 0x07;
3208*53ee8cc1Swenshuai.xi
3209*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x18, ®);
3210*53ee8cc1Swenshuai.xi RegIcfo = (RegIcfo << 8)|reg;
3211*53ee8cc1Swenshuai.xi
3212*53ee8cc1Swenshuai.xi FreqIcfo = (float)RegIcfo;
3213*53ee8cc1Swenshuai.xi
3214*53ee8cc1Swenshuai.xi if (RegIcfo & 0x400)
3215*53ee8cc1Swenshuai.xi FreqIcfo = FreqIcfo - (float)0x800;
3216*53ee8cc1Swenshuai.xi
3217*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x26, ®);
3218*53ee8cc1Swenshuai.xi reg = reg & 0x30;
3219*53ee8cc1Swenshuai.xi
3220*53ee8cc1Swenshuai.xi switch (reg)
3221*53ee8cc1Swenshuai.xi {
3222*53ee8cc1Swenshuai.xi case 0x00: N = 2048; break;
3223*53ee8cc1Swenshuai.xi case 0x20: N = 4096; break;
3224*53ee8cc1Swenshuai.xi case 0x10:
3225*53ee8cc1Swenshuai.xi default: N = 8192; break;
3226*53ee8cc1Swenshuai.xi }
3227*53ee8cc1Swenshuai.xi
3228*53ee8cc1Swenshuai.xi FreqIcfo = FreqIcfo * FreqB / N * 1000; //unit: kHz
3229*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz&(~0x01));
3230*53ee8cc1Swenshuai.xi //status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe+1, 0x01);
3231*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
3232*53ee8cc1Swenshuai.xi total_cfo = FreqIcfo + (FreqCfoFd + FreqCfoTd)/1000;
3233*53ee8cc1Swenshuai.xi
3234*53ee8cc1Swenshuai.xi printf("[CFO]t_cfo=%f Hz, f_cfo=%f Hz, icfo=%f KHz, cfo=%f KHz\n", FreqCfoTd,FreqCfoFd,FreqIcfo,total_cfo);
3235*53ee8cc1Swenshuai.xi return status;
3236*53ee8cc1Swenshuai.xi #endif
3237*53ee8cc1Swenshuai.xi return true;
3238*53ee8cc1Swenshuai.xi }
INTERN_DVBT2_Get_SFO(void)3239*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Get_SFO(void)
3240*53ee8cc1Swenshuai.xi {
3241*53ee8cc1Swenshuai.xi #if 0
3242*53ee8cc1Swenshuai.xi MS_U32 Reg_TDP_SFO = 0, Reg_FDP_SFO = 0, Reg_FSA_SFO = 0, Reg_FSA_IN = 0;
3243*53ee8cc1Swenshuai.xi MS_BOOL status = true;
3244*53ee8cc1Swenshuai.xi MS_U8 reg = 0;
3245*53ee8cc1Swenshuai.xi float FreqB = 9.143, FreqS = 45.473; //20.48
3246*53ee8cc1Swenshuai.xi float Float_TDP_SFO = 0, Float_FDP_SFO = 0, Float_FSA_SFO = 0, Float_FSA_IN = 0;
3247*53ee8cc1Swenshuai.xi float sfo_value = 0;
3248*53ee8cc1Swenshuai.xi
3249*53ee8cc1Swenshuai.xi // get Reg_TDP_SFO,
3250*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0xCC, ®);
3251*53ee8cc1Swenshuai.xi Reg_TDP_SFO = reg;
3252*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0xCB, ®);
3253*53ee8cc1Swenshuai.xi Reg_TDP_SFO = (Reg_TDP_SFO<<8)|reg;
3254*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0xCA, ®);
3255*53ee8cc1Swenshuai.xi Reg_TDP_SFO = (Reg_TDP_SFO<<8)|reg;
3256*53ee8cc1Swenshuai.xi
3257*53ee8cc1Swenshuai.xi Float_TDP_SFO = (float)((MS_S32)(Reg_TDP_SFO<<8))/256*FreqB/FreqS*0.0018626;
3258*53ee8cc1Swenshuai.xi
3259*53ee8cc1Swenshuai.xi // get Reg_FDP_SFO,
3260*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x30, ®);
3261*53ee8cc1Swenshuai.xi Reg_FDP_SFO = reg;
3262*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x2F, ®);
3263*53ee8cc1Swenshuai.xi Reg_FDP_SFO = (Reg_FDP_SFO<<8)|reg;
3264*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x2E, ®);
3265*53ee8cc1Swenshuai.xi Reg_FDP_SFO = (Reg_FDP_SFO<<8)|reg;
3266*53ee8cc1Swenshuai.xi
3267*53ee8cc1Swenshuai.xi Float_FDP_SFO = (float)((MS_S32)(Reg_FDP_SFO<<8))/256*FreqB/FreqS*0.0018626;
3268*53ee8cc1Swenshuai.xi
3269*53ee8cc1Swenshuai.xi // get Reg_FSA_SFO,
3270*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x8C, ®);
3271*53ee8cc1Swenshuai.xi Reg_FSA_SFO = reg;
3272*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x8B, ®);
3273*53ee8cc1Swenshuai.xi Reg_FSA_SFO = (Reg_FSA_SFO<<8)|reg;
3274*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x8A, ®);
3275*53ee8cc1Swenshuai.xi Reg_FSA_SFO = (Reg_FSA_SFO<<8)|reg;
3276*53ee8cc1Swenshuai.xi
3277*53ee8cc1Swenshuai.xi // get Reg_FSA_IN,
3278*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x8F, ®);
3279*53ee8cc1Swenshuai.xi Reg_FSA_IN = reg;
3280*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x8E, ®);
3281*53ee8cc1Swenshuai.xi Reg_FSA_IN = (Reg_FSA_IN<<8)|reg;
3282*53ee8cc1Swenshuai.xi Float_FSA_IN = (float)((MS_S32)(Reg_FSA_IN<<19))/512/2048;
3283*53ee8cc1Swenshuai.xi
3284*53ee8cc1Swenshuai.xi //Float_FSA_SFO = (float)((MS_S16)(Reg_FSA_SFO<<8))/256*FreqB/FreqS*0.0037253;
3285*53ee8cc1Swenshuai.xi Float_FSA_SFO = (float)((MS_S32)(Reg_FSA_SFO<<8))/256*FreqB/FreqS*0.0018626;
3286*53ee8cc1Swenshuai.xi
3287*53ee8cc1Swenshuai.xi sfo_value = Float_TDP_SFO + Float_FDP_SFO + Float_FSA_SFO;
3288*53ee8cc1Swenshuai.xi // printf("\nReg_FSA_SFO = 0x%x\n",Reg_FSA_SFO);
3289*53ee8cc1Swenshuai.xi printf("[SFO]tdp_sfo=%f, fdp_sfo=%f, fsa_sfo=%f, Tot_sfo=%f, fsa_sfo_in=%f\n",Float_TDP_SFO,Float_FDP_SFO,Float_FSA_SFO,sfo_value,Float_FSA_IN);
3290*53ee8cc1Swenshuai.xi
3291*53ee8cc1Swenshuai.xi
3292*53ee8cc1Swenshuai.xi return status;
3293*53ee8cc1Swenshuai.xi #endif
3294*53ee8cc1Swenshuai.xi return true;
3295*53ee8cc1Swenshuai.xi }
3296*53ee8cc1Swenshuai.xi
INTERN_DVBT2_Get_SYA_status(void)3297*53ee8cc1Swenshuai.xi void INTERN_DVBT2_Get_SYA_status(void)
3298*53ee8cc1Swenshuai.xi {
3299*53ee8cc1Swenshuai.xi MS_U8 status = true;
3300*53ee8cc1Swenshuai.xi MS_U8 sya_k = 0,reg = 0;
3301*53ee8cc1Swenshuai.xi MS_U16 sya_th = 0,len_a = 0,len_b = 0,len_m = 0,sya_offset = 0,tracking_reg = 0;
3302*53ee8cc1Swenshuai.xi
3303*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x6F, ®);
3304*53ee8cc1Swenshuai.xi sya_k = reg;
3305*53ee8cc1Swenshuai.xi
3306*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x69, ®);
3307*53ee8cc1Swenshuai.xi sya_th = reg;
3308*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x68, ®);
3309*53ee8cc1Swenshuai.xi sya_th = (sya_th<<8)|reg;
3310*53ee8cc1Swenshuai.xi
3311*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x95, ®);
3312*53ee8cc1Swenshuai.xi sya_offset = reg;
3313*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x94, ®);
3314*53ee8cc1Swenshuai.xi sya_offset = (sya_offset<<8)|reg;
3315*53ee8cc1Swenshuai.xi
3316*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x71, ®);
3317*53ee8cc1Swenshuai.xi len_m = reg;
3318*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x70, ®);
3319*53ee8cc1Swenshuai.xi len_m = (len_m<<8)|reg;
3320*53ee8cc1Swenshuai.xi
3321*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x87, ®);
3322*53ee8cc1Swenshuai.xi len_b = reg;
3323*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x86, ®);
3324*53ee8cc1Swenshuai.xi len_b = (len_b<<8)|reg;
3325*53ee8cc1Swenshuai.xi
3326*53ee8cc1Swenshuai.xi
3327*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x89, ®);
3328*53ee8cc1Swenshuai.xi len_a = reg;
3329*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x88, ®);
3330*53ee8cc1Swenshuai.xi len_a = (len_a<<8)|reg;
3331*53ee8cc1Swenshuai.xi
3332*53ee8cc1Swenshuai.xi
3333*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x66, ®);
3334*53ee8cc1Swenshuai.xi tracking_reg = reg;
3335*53ee8cc1Swenshuai.xi
3336*53ee8cc1Swenshuai.xi
3337*53ee8cc1Swenshuai.xi printf("[SYA][1]sya_k = 0x%x, sya_th = 0x%x, sya_offset=0x%x\n",sya_k,sya_th,sya_offset);
3338*53ee8cc1Swenshuai.xi printf("[SYA][2]track_reg=0x%x, len_m = %d, len_e = %d [%d,%d]\n",tracking_reg,len_m,len_b-len_a,len_a,len_b);
3339*53ee8cc1Swenshuai.xi
3340*53ee8cc1Swenshuai.xi return;
3341*53ee8cc1Swenshuai.xi }
3342*53ee8cc1Swenshuai.xi
INTERN_DVBT2_Get_cci_status(void)3343*53ee8cc1Swenshuai.xi void INTERN_DVBT2_Get_cci_status(void)
3344*53ee8cc1Swenshuai.xi {
3345*53ee8cc1Swenshuai.xi MS_U8 status = true;
3346*53ee8cc1Swenshuai.xi MS_U8 cci_fsweep = 0,cci_kp = 0,reg = 0;
3347*53ee8cc1Swenshuai.xi
3348*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0x08, ®);
3349*53ee8cc1Swenshuai.xi cci_fsweep = reg;
3350*53ee8cc1Swenshuai.xi
3351*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0x0A, ®);
3352*53ee8cc1Swenshuai.xi cci_kp = reg;
3353*53ee8cc1Swenshuai.xi
3354*53ee8cc1Swenshuai.xi printf("[CCI]fsweep=0x%x, k=0x%x\n",cci_fsweep,cci_kp);
3355*53ee8cc1Swenshuai.xi
3356*53ee8cc1Swenshuai.xi return;
3357*53ee8cc1Swenshuai.xi }
3358*53ee8cc1Swenshuai.xi
INTERN_DVBT2_Show_PRESFO_Info(void)3359*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_PRESFO_Info(void)
3360*53ee8cc1Swenshuai.xi {
3361*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
3362*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
3363*53ee8cc1Swenshuai.xi printf("\n[SFO]");
3364*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D0,&tmp);
3365*53ee8cc1Swenshuai.xi printf("[%x]",tmp);
3366*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D1,&tmp);
3367*53ee8cc1Swenshuai.xi printf("[%x]",tmp);
3368*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D2,&tmp);
3369*53ee8cc1Swenshuai.xi printf("[%x]",tmp);
3370*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D3,&tmp);
3371*53ee8cc1Swenshuai.xi printf("[%x]",tmp);
3372*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D4,&tmp);
3373*53ee8cc1Swenshuai.xi printf("[%x]",tmp);
3374*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D5,&tmp);
3375*53ee8cc1Swenshuai.xi printf("[%x]",tmp);
3376*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D6,&tmp);
3377*53ee8cc1Swenshuai.xi printf("[%x]",tmp);
3378*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D7,&tmp);
3379*53ee8cc1Swenshuai.xi printf("[%x][End]",tmp);
3380*53ee8cc1Swenshuai.xi
3381*53ee8cc1Swenshuai.xi return status;
3382*53ee8cc1Swenshuai.xi }
3383*53ee8cc1Swenshuai.xi
INTERN_DVBT2_Get_Lock_Time_Info(MS_U16 * locktime)3384*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Get_Lock_Time_Info(MS_U16 *locktime)
3385*53ee8cc1Swenshuai.xi {
3386*53ee8cc1Swenshuai.xi MS_BOOL status = true;
3387*53ee8cc1Swenshuai.xi
3388*53ee8cc1Swenshuai.xi *locktime = 0xffff;
3389*53ee8cc1Swenshuai.xi printf("[dvbt]INTERN_DVBT2_Get_Lock_Time_Info not implement\n");
3390*53ee8cc1Swenshuai.xi
3391*53ee8cc1Swenshuai.xi status = false;
3392*53ee8cc1Swenshuai.xi return status;
3393*53ee8cc1Swenshuai.xi }
3394*53ee8cc1Swenshuai.xi
3395*53ee8cc1Swenshuai.xi
INTERN_DVBT2_Show_Lock_Time_Info(void)3396*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_Lock_Time_Info(void)
3397*53ee8cc1Swenshuai.xi {
3398*53ee8cc1Swenshuai.xi MS_U16 locktime = 0;
3399*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
3400*53ee8cc1Swenshuai.xi status &= INTERN_DVBT2_Get_Lock_Time_Info(&locktime);
3401*53ee8cc1Swenshuai.xi printf("[DVBT]lock_time = %d ms\n",locktime);
3402*53ee8cc1Swenshuai.xi return status;
3403*53ee8cc1Swenshuai.xi }
3404*53ee8cc1Swenshuai.xi
INTERN_DVBT2_Show_BER_Info(void)3405*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_BER_Info(void)
3406*53ee8cc1Swenshuai.xi {
3407*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
3408*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
3409*53ee8cc1Swenshuai.xi printf("\n[BER]");
3410*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C6,&tmp);
3411*53ee8cc1Swenshuai.xi printf("[%x,",tmp);
3412*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C7,&tmp);
3413*53ee8cc1Swenshuai.xi printf("%x]",tmp);
3414*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C8,&tmp);
3415*53ee8cc1Swenshuai.xi printf("[%x,",tmp);
3416*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C9,&tmp);
3417*53ee8cc1Swenshuai.xi printf("%x]",tmp);
3418*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20CA,&tmp);
3419*53ee8cc1Swenshuai.xi printf("[%x,",tmp);
3420*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20CB,&tmp);
3421*53ee8cc1Swenshuai.xi printf("%x][End]",tmp);
3422*53ee8cc1Swenshuai.xi
3423*53ee8cc1Swenshuai.xi return status;
3424*53ee8cc1Swenshuai.xi
3425*53ee8cc1Swenshuai.xi }
3426*53ee8cc1Swenshuai.xi
3427*53ee8cc1Swenshuai.xi
INTERN_DVBT2_Show_AGC_Info(void)3428*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_AGC_Info(void)
3429*53ee8cc1Swenshuai.xi {
3430*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
3431*53ee8cc1Swenshuai.xi MS_U8 agc_k = 0,agc_ref = 0,d1_k = 0,d1_ref = 0,d2_k = 0,d2_ref = 0;
3432*53ee8cc1Swenshuai.xi MS_U16 if_agc_gain = 0,d1_gain = 0,d2_gain = 0;
3433*53ee8cc1Swenshuai.xi MS_U16 if_agc_err = 0;
3434*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
3435*53ee8cc1Swenshuai.xi MS_U8 agc_lock = 0, d1_lock = 0, d2_lock = 0;
3436*53ee8cc1Swenshuai.xi
3437*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x05,&agc_k);
3438*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x07,&agc_ref);
3439*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x82,&d1_k);
3440*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x84,&d1_ref);
3441*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x00,&d2_k);
3442*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x01,&d2_ref);
3443*53ee8cc1Swenshuai.xi
3444*53ee8cc1Swenshuai.xi
3445*53ee8cc1Swenshuai.xi // select IF gain to read
3446*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x16, &tmp);
3447*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FTN_REG_BASE + 0x16, (tmp&0xF0)|0x03);
3448*53ee8cc1Swenshuai.xi
3449*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x19, &tmp);
3450*53ee8cc1Swenshuai.xi if_agc_gain = tmp;
3451*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x18, &tmp);
3452*53ee8cc1Swenshuai.xi if_agc_gain = (if_agc_gain<<8)|tmp;
3453*53ee8cc1Swenshuai.xi
3454*53ee8cc1Swenshuai.xi
3455*53ee8cc1Swenshuai.xi // select d1 gain to read.
3456*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x8c, &tmp);
3457*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FTN_REG_BASE + 0x8c, (tmp&0xF0)|0x02);
3458*53ee8cc1Swenshuai.xi
3459*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x89, &tmp);
3460*53ee8cc1Swenshuai.xi d1_gain = tmp;
3461*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x88, &tmp);
3462*53ee8cc1Swenshuai.xi d1_gain = (d1_gain<<8)|tmp;
3463*53ee8cc1Swenshuai.xi
3464*53ee8cc1Swenshuai.xi // select d2 gain to read.
3465*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x06, &tmp);
3466*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FTNEXT_REG_BASE + 0x06, (tmp&0xF0)|0x02);
3467*53ee8cc1Swenshuai.xi
3468*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x09, &tmp);
3469*53ee8cc1Swenshuai.xi d2_gain = tmp;
3470*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x08, &tmp);
3471*53ee8cc1Swenshuai.xi d2_gain = (d2_gain<<8)|tmp;
3472*53ee8cc1Swenshuai.xi
3473*53ee8cc1Swenshuai.xi // select IF gain err to read
3474*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x16, &tmp);
3475*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FTN_REG_BASE + 0x16, (tmp&0xF0)|0x00);
3476*53ee8cc1Swenshuai.xi
3477*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x19, &tmp);
3478*53ee8cc1Swenshuai.xi if_agc_err = tmp;
3479*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x18, &tmp);
3480*53ee8cc1Swenshuai.xi if_agc_err = (if_agc_err<<8)|tmp;
3481*53ee8cc1Swenshuai.xi
3482*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x1d, &agc_lock);
3483*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x99, &d1_lock);
3484*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x05, &d2_lock);
3485*53ee8cc1Swenshuai.xi
3486*53ee8cc1Swenshuai.xi
3487*53ee8cc1Swenshuai.xi
3488*53ee8cc1Swenshuai.xi printf("[dvbt]agc_k=0x%x, agc_ref=0x%x, d1_k=0x%x, d1_ref=0x%x, d2_k=0x%x, d2_ref=0x%x\n",
3489*53ee8cc1Swenshuai.xi agc_k,agc_ref,d1_k,d1_ref,d2_k,d2_ref);
3490*53ee8cc1Swenshuai.xi
3491*53ee8cc1Swenshuai.xi printf("[dvbt]agc_g=0x%x, d1_g=0x%x, d2_g=0x%x, agc_err=0x%x\n",if_agc_gain,d1_gain,d2_gain,if_agc_err);
3492*53ee8cc1Swenshuai.xi printf("[dvbt]agc_lock=0x%x, d1_lock=0x%x, d2_lock=0x%x\n",agc_lock,d1_lock,d2_lock);
3493*53ee8cc1Swenshuai.xi
3494*53ee8cc1Swenshuai.xi return status;
3495*53ee8cc1Swenshuai.xi }
3496*53ee8cc1Swenshuai.xi
INTERN_DVBT2_Show_WIN_Info(void)3497*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_WIN_Info(void)
3498*53ee8cc1Swenshuai.xi {
3499*53ee8cc1Swenshuai.xi MS_U8 tmp = 0;
3500*53ee8cc1Swenshuai.xi MS_U8 trigger = 0;
3501*53ee8cc1Swenshuai.xi MS_U16 win_len = 0;
3502*53ee8cc1Swenshuai.xi
3503*53ee8cc1Swenshuai.xi MS_BOOL status = TRUE;
3504*53ee8cc1Swenshuai.xi
3505*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x0B,&tmp);
3506*53ee8cc1Swenshuai.xi win_len = tmp;
3507*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x0A,&tmp);
3508*53ee8cc1Swenshuai.xi win_len = (win_len<<8)|tmp;
3509*53ee8cc1Swenshuai.xi
3510*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x08,&trigger);
3511*53ee8cc1Swenshuai.xi
3512*53ee8cc1Swenshuai.xi printf("[dvbt]win_len = %d, trigger=0x%x\n",win_len,trigger);
3513*53ee8cc1Swenshuai.xi
3514*53ee8cc1Swenshuai.xi return status;
3515*53ee8cc1Swenshuai.xi }
3516*53ee8cc1Swenshuai.xi
INTERN_DVBT2_Show_td_coeff(void)3517*53ee8cc1Swenshuai.xi void INTERN_DVBT2_Show_td_coeff(void)
3518*53ee8cc1Swenshuai.xi {
3519*53ee8cc1Swenshuai.xi MS_U8 status = true;
3520*53ee8cc1Swenshuai.xi MS_U8 w1 = 0,w2 = 0,reg = 0;
3521*53ee8cc1Swenshuai.xi
3522*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2561, ®);
3523*53ee8cc1Swenshuai.xi w1 = reg;
3524*53ee8cc1Swenshuai.xi
3525*53ee8cc1Swenshuai.xi status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2562, ®);
3526*53ee8cc1Swenshuai.xi w2 = reg;
3527*53ee8cc1Swenshuai.xi
3528*53ee8cc1Swenshuai.xi printf("[td]w1=0x%x, w2=0x%x\n",w1,w2);
3529*53ee8cc1Swenshuai.xi
3530*53ee8cc1Swenshuai.xi return;
3531*53ee8cc1Swenshuai.xi }
3532*53ee8cc1Swenshuai.xi
3533*53ee8cc1Swenshuai.xi /********************************************************
3534*53ee8cc1Swenshuai.xi *Constellation (b2 ~ b0) : 0~3 => QPSK, 16QAM, 64QAM, 256QAM
3535*53ee8cc1Swenshuai.xi *Code Rate (b5 ~ b3) : 0~5 => 1/2, 3/5, 2/3, 3/4, 4/5, 5/6
3536*53ee8cc1Swenshuai.xi *GI (b8 ~ b6) : 0~6 => 1/32, 1/16, 1/8, 1/4, 1/128, 19/128, 19/256
3537*53ee8cc1Swenshuai.xi *FFT (b11 ~ b9) : 0~7 => 2K, 8K, 4K, 1K, 16K, 32K, 8KE, 32KE
3538*53ee8cc1Swenshuai.xi *Preamble(b12) : 0~1 => mixed, not_mixed
3539*53ee8cc1Swenshuai.xi *S1_Signaling(b14~b13) : 0~3 => t2_siso, t2_miso, "non_t2, reserved
3540*53ee8cc1Swenshuai.xi *pilot_pattern(b18~b15) : 0~8 => PP1, PP2, PP3, PP4, PP5, PP6, PP7, PP8
3541*53ee8cc1Swenshuai.xi *BW_Extend(b19) : 0~1 => normal, extension
3542*53ee8cc1Swenshuai.xi *PAPR(b22~b20) : 0~4 => none, ace, tr, tr_and_ace, reserved
3543*53ee8cc1Swenshuai.xi ********************************/
INTERN_DVBT2_Show_Modulation_info(void)3544*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_Modulation_info(void)
3545*53ee8cc1Swenshuai.xi {
3546*53ee8cc1Swenshuai.xi MS_BOOL bRet = TRUE;
3547*53ee8cc1Swenshuai.xi MS_U16 u16Data = 0;
3548*53ee8cc1Swenshuai.xi
3549*53ee8cc1Swenshuai.xi char* cConStr[] = {"qpsk", "16qam", "64qam", "256qam"};
3550*53ee8cc1Swenshuai.xi char* cCRStr[] = {"1_2", "3_5", "2_3", "3_4", "4_5", "5_6"};
3551*53ee8cc1Swenshuai.xi char* cGIStr[] = {"1_32", "1_16", "1_8", "1_4", "1_128", "19_128", "19_256"};
3552*53ee8cc1Swenshuai.xi char* cFFTStr[] = {"2k", "8k", "4k", "1k", "16k", "32k", "8k", "32k"};
3553*53ee8cc1Swenshuai.xi char* cPreAStr[] = {"mixed", "not_mixed"};
3554*53ee8cc1Swenshuai.xi char* cS1SStr[] = {"t2_siso", "t2_miso", "non_t2", "reserved"};
3555*53ee8cc1Swenshuai.xi char* cPPSStr[] = {"PP1", "PP2", "PP3", "PP4", "PP5", "PP6", "PP7", "PP8", "reserved"};
3556*53ee8cc1Swenshuai.xi char* cBWStr[] = {"normal", "extension"};
3557*53ee8cc1Swenshuai.xi char* cPAPRStr[] = {"none", "ace", "tr", "tr_and_ace", "reserved"};
3558*53ee8cc1Swenshuai.xi
3559*53ee8cc1Swenshuai.xi if (INTERN_DVBT2_GetLock(E_DMD_DVBT2_FEC_LOCK) == TRUE)
3560*53ee8cc1Swenshuai.xi {
3561*53ee8cc1Swenshuai.xi
3562*53ee8cc1Swenshuai.xi if (INTERN_DVBT2_Get_L1_Parameter(&u16Data, T2_MODUL_MODE) == FALSE)
3563*53ee8cc1Swenshuai.xi {
3564*53ee8cc1Swenshuai.xi printf("T2_MODUL_MODE Error!\n");
3565*53ee8cc1Swenshuai.xi bRet = FALSE;
3566*53ee8cc1Swenshuai.xi }
3567*53ee8cc1Swenshuai.xi u16Data &= 0x07;
3568*53ee8cc1Swenshuai.xi //*L1_Info = (MS_U64)(u16Data);
3569*53ee8cc1Swenshuai.xi printf("T2 Constellation:%s\n", cConStr[u16Data]);
3570*53ee8cc1Swenshuai.xi
3571*53ee8cc1Swenshuai.xi if (INTERN_DVBT2_Get_L1_Parameter(&u16Data, T2_CODE_RATE) == FALSE)
3572*53ee8cc1Swenshuai.xi {
3573*53ee8cc1Swenshuai.xi printf(("T2_CODE_RATE Error!\n"));
3574*53ee8cc1Swenshuai.xi bRet = FALSE;
3575*53ee8cc1Swenshuai.xi }
3576*53ee8cc1Swenshuai.xi u16Data &= 0x07;
3577*53ee8cc1Swenshuai.xi //*L1_Info |= (MS_U64)(u16Data << 3);
3578*53ee8cc1Swenshuai.xi printf("T2 Code Rate:%s\n", cCRStr[u16Data]);
3579*53ee8cc1Swenshuai.xi
3580*53ee8cc1Swenshuai.xi if (INTERN_DVBT2_Get_L1_Parameter(&u16Data, T2_GUARD_INTERVAL) == FALSE)
3581*53ee8cc1Swenshuai.xi {
3582*53ee8cc1Swenshuai.xi printf("T2_GUARD_INTERVAL Error!\n");
3583*53ee8cc1Swenshuai.xi bRet = FALSE;
3584*53ee8cc1Swenshuai.xi }
3585*53ee8cc1Swenshuai.xi u16Data &= 0x07;
3586*53ee8cc1Swenshuai.xi //*L1_Info |= (MS_U64)(u16Data << 6);
3587*53ee8cc1Swenshuai.xi printf("T2 GI:%s\n", cGIStr[u16Data]);
3588*53ee8cc1Swenshuai.xi
3589*53ee8cc1Swenshuai.xi if (INTERN_DVBT2_Get_L1_Parameter(&u16Data, T2_FFT_VALUE) == FALSE)
3590*53ee8cc1Swenshuai.xi {
3591*53ee8cc1Swenshuai.xi printf("T2_FFT_VALUE Error!\n");
3592*53ee8cc1Swenshuai.xi bRet = FALSE;
3593*53ee8cc1Swenshuai.xi }
3594*53ee8cc1Swenshuai.xi u16Data &= 0x07;
3595*53ee8cc1Swenshuai.xi //*L1_Info |= (MS_U64)(u16Data << 9);
3596*53ee8cc1Swenshuai.xi printf("T2 FFT:%s\n", cFFTStr[u16Data]);
3597*53ee8cc1Swenshuai.xi
3598*53ee8cc1Swenshuai.xi if (INTERN_DVBT2_Get_L1_Parameter(&u16Data, T2_PREAMBLE) == FALSE)
3599*53ee8cc1Swenshuai.xi {
3600*53ee8cc1Swenshuai.xi printf("T2_PREAMBLE Error!\n");
3601*53ee8cc1Swenshuai.xi bRet = FALSE;
3602*53ee8cc1Swenshuai.xi }
3603*53ee8cc1Swenshuai.xi u16Data &= 0x01;
3604*53ee8cc1Swenshuai.xi //*L1_Info |= (MS_U64)(u16Data << 12);
3605*53ee8cc1Swenshuai.xi printf("Preamble:%s\n", cPreAStr[u16Data]);
3606*53ee8cc1Swenshuai.xi
3607*53ee8cc1Swenshuai.xi if (INTERN_DVBT2_Get_L1_Parameter(&u16Data, T2_S1_SIGNALLING) == FALSE)
3608*53ee8cc1Swenshuai.xi {
3609*53ee8cc1Swenshuai.xi printf("T2_S1_SIGNALLING Error!\n");
3610*53ee8cc1Swenshuai.xi bRet = FALSE;
3611*53ee8cc1Swenshuai.xi }
3612*53ee8cc1Swenshuai.xi u16Data &= 0x03;
3613*53ee8cc1Swenshuai.xi if (u16Data > 2)
3614*53ee8cc1Swenshuai.xi u16Data = 3;
3615*53ee8cc1Swenshuai.xi //*L1_Info |= (MS_U64)(u16Data << 13);
3616*53ee8cc1Swenshuai.xi printf("S1 Signalling:%s\n", cS1SStr[u16Data]);
3617*53ee8cc1Swenshuai.xi
3618*53ee8cc1Swenshuai.xi if (INTERN_DVBT2_Get_L1_Parameter(&u16Data, T2_PILOT_PATTERN) == FALSE)
3619*53ee8cc1Swenshuai.xi {
3620*53ee8cc1Swenshuai.xi printf("T2_PILOT_PATTERN Error!\n");
3621*53ee8cc1Swenshuai.xi bRet = FALSE;
3622*53ee8cc1Swenshuai.xi }
3623*53ee8cc1Swenshuai.xi u16Data &= 0x0F;
3624*53ee8cc1Swenshuai.xi if (u16Data > 7)
3625*53ee8cc1Swenshuai.xi u16Data = 8;
3626*53ee8cc1Swenshuai.xi //*L1_Info |= (MS_U64)(u16Data << 15);
3627*53ee8cc1Swenshuai.xi printf("PilotPattern:%s\n", cPPSStr[u16Data]);
3628*53ee8cc1Swenshuai.xi
3629*53ee8cc1Swenshuai.xi if (INTERN_DVBT2_Get_L1_Parameter(&u16Data, T2_BW_EXT) == FALSE)
3630*53ee8cc1Swenshuai.xi {
3631*53ee8cc1Swenshuai.xi printf("T2_BW_EXT Error!\n");
3632*53ee8cc1Swenshuai.xi bRet = FALSE;
3633*53ee8cc1Swenshuai.xi }
3634*53ee8cc1Swenshuai.xi u16Data &= 0x01;
3635*53ee8cc1Swenshuai.xi //*L1_Info |= (MS_U64)(u16Data << 19);
3636*53ee8cc1Swenshuai.xi printf("BW EXT:%s\n", cBWStr[u16Data]);
3637*53ee8cc1Swenshuai.xi
3638*53ee8cc1Swenshuai.xi if (INTERN_DVBT2_Get_L1_Parameter(&u16Data, T2_PAPR_REDUCTION) == FALSE)
3639*53ee8cc1Swenshuai.xi {
3640*53ee8cc1Swenshuai.xi printf("T2_PAPR_REDUCTION Error!\n");
3641*53ee8cc1Swenshuai.xi bRet = FALSE;
3642*53ee8cc1Swenshuai.xi }
3643*53ee8cc1Swenshuai.xi u16Data &= 0x07;
3644*53ee8cc1Swenshuai.xi if (u16Data > 3)
3645*53ee8cc1Swenshuai.xi u16Data = 4;
3646*53ee8cc1Swenshuai.xi //*L1_Info |= (MS_U64)(u16Data << 20);
3647*53ee8cc1Swenshuai.xi printf("T2 PAPR:%s\n", cPAPRStr[u16Data]);
3648*53ee8cc1Swenshuai.xi
3649*53ee8cc1Swenshuai.xi if (INTERN_DVBT2_Get_L1_Parameter(&u16Data, T2_OFDM_SYMBOLS_PER_FRAME) == FALSE)
3650*53ee8cc1Swenshuai.xi {
3651*53ee8cc1Swenshuai.xi printf("T2_OFDM_SYMBOLS_PER_FRAME Error!\n");
3652*53ee8cc1Swenshuai.xi bRet = FALSE;
3653*53ee8cc1Swenshuai.xi }
3654*53ee8cc1Swenshuai.xi u16Data &= 0xFFF;
3655*53ee8cc1Swenshuai.xi //*L1_Info |= (MS_U64)(u16Data << 23);
3656*53ee8cc1Swenshuai.xi printf("T2 OFDM Symbols:%u\n", u16Data);
3657*53ee8cc1Swenshuai.xi }
3658*53ee8cc1Swenshuai.xi else
3659*53ee8cc1Swenshuai.xi {
3660*53ee8cc1Swenshuai.xi printf("INVALID\n");
3661*53ee8cc1Swenshuai.xi return FALSE;
3662*53ee8cc1Swenshuai.xi }
3663*53ee8cc1Swenshuai.xi
3664*53ee8cc1Swenshuai.xi return bRet;
3665*53ee8cc1Swenshuai.xi
3666*53ee8cc1Swenshuai.xi }
3667*53ee8cc1Swenshuai.xi
3668*53ee8cc1Swenshuai.xi
INTERN_DVBT2_Show_BER_PacketErr(void)3669*53ee8cc1Swenshuai.xi void INTERN_DVBT2_Show_BER_PacketErr(void)
3670*53ee8cc1Swenshuai.xi {
3671*53ee8cc1Swenshuai.xi // float f_ber = 0;
3672*53ee8cc1Swenshuai.xi MS_U16 packetErr = 0;
3673*53ee8cc1Swenshuai.xi // INTERN_DVBT2_GetPostLdpcBer(&f_ber);
3674*53ee8cc1Swenshuai.xi INTERN_DVBT2_GetPacketErr(&packetErr);
3675*53ee8cc1Swenshuai.xi
3676*53ee8cc1Swenshuai.xi // printf("[dvbt]ber=%f, Err=%d\n",f_ber, packetErr);
3677*53ee8cc1Swenshuai.xi return;
3678*53ee8cc1Swenshuai.xi }
3679*53ee8cc1Swenshuai.xi
INTERN_DVBT2_Show_Lock_Info(void)3680*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_Lock_Info(void)
3681*53ee8cc1Swenshuai.xi {
3682*53ee8cc1Swenshuai.xi
3683*53ee8cc1Swenshuai.xi printf("[dvbt]INTERN_DVBT2_Show_Lock_Info not implement!!!\n");
3684*53ee8cc1Swenshuai.xi return false;
3685*53ee8cc1Swenshuai.xi }
3686*53ee8cc1Swenshuai.xi
3687*53ee8cc1Swenshuai.xi
INTERN_DVBT2_Show_Demod_Info(void)3688*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_Demod_Info(void)
3689*53ee8cc1Swenshuai.xi {
3690*53ee8cc1Swenshuai.xi MS_U8 demod_state = 0;
3691*53ee8cc1Swenshuai.xi MS_BOOL status = true;
3692*53ee8cc1Swenshuai.xi static MS_U8 counter = 0;
3693*53ee8cc1Swenshuai.xi
3694*53ee8cc1Swenshuai.xi INTERN_DVBT2_get_demod_state(&demod_state);
3695*53ee8cc1Swenshuai.xi
3696*53ee8cc1Swenshuai.xi printf("==========[dvbt]state=%d\n",demod_state);
3697*53ee8cc1Swenshuai.xi if (demod_state < 5)
3698*53ee8cc1Swenshuai.xi {
3699*53ee8cc1Swenshuai.xi INTERN_DVBT2_Show_Demod_Version();
3700*53ee8cc1Swenshuai.xi INTERN_DVBT2_Show_AGC_Info();
3701*53ee8cc1Swenshuai.xi INTERN_DVBT2_Show_ACI_CI();
3702*53ee8cc1Swenshuai.xi }
3703*53ee8cc1Swenshuai.xi else if(demod_state < 8)
3704*53ee8cc1Swenshuai.xi {
3705*53ee8cc1Swenshuai.xi INTERN_DVBT2_Show_Demod_Version();
3706*53ee8cc1Swenshuai.xi INTERN_DVBT2_Show_AGC_Info();
3707*53ee8cc1Swenshuai.xi INTERN_DVBT2_Show_ACI_CI();
3708*53ee8cc1Swenshuai.xi INTERN_DVBT2_Show_ChannelLength();
3709*53ee8cc1Swenshuai.xi INTERN_DVBT2_Get_CFO();
3710*53ee8cc1Swenshuai.xi INTERN_DVBT2_Get_SFO();
3711*53ee8cc1Swenshuai.xi INTERN_DVBT2_Show_td_coeff();
3712*53ee8cc1Swenshuai.xi }
3713*53ee8cc1Swenshuai.xi else if(demod_state < 11)
3714*53ee8cc1Swenshuai.xi {
3715*53ee8cc1Swenshuai.xi INTERN_DVBT2_Show_Demod_Version();
3716*53ee8cc1Swenshuai.xi INTERN_DVBT2_Show_AGC_Info();
3717*53ee8cc1Swenshuai.xi INTERN_DVBT2_Show_ACI_CI();
3718*53ee8cc1Swenshuai.xi INTERN_DVBT2_Show_ChannelLength();
3719*53ee8cc1Swenshuai.xi INTERN_DVBT2_Get_CFO();
3720*53ee8cc1Swenshuai.xi INTERN_DVBT2_Get_SFO();
3721*53ee8cc1Swenshuai.xi INTERN_DVBT2_Show_FD_CH_LEN_S_SEL();
3722*53ee8cc1Swenshuai.xi INTERN_DVBT2_Get_SYA_status();
3723*53ee8cc1Swenshuai.xi INTERN_DVBT2_Show_td_coeff();
3724*53ee8cc1Swenshuai.xi }
3725*53ee8cc1Swenshuai.xi else if((demod_state == 11) && ((counter%4) == 0))
3726*53ee8cc1Swenshuai.xi {
3727*53ee8cc1Swenshuai.xi INTERN_DVBT2_Show_Demod_Version();
3728*53ee8cc1Swenshuai.xi INTERN_DVBT2_Show_AGC_Info();
3729*53ee8cc1Swenshuai.xi INTERN_DVBT2_Show_ACI_CI();
3730*53ee8cc1Swenshuai.xi INTERN_DVBT2_Show_ChannelLength();
3731*53ee8cc1Swenshuai.xi INTERN_DVBT2_Get_CFO();
3732*53ee8cc1Swenshuai.xi INTERN_DVBT2_Get_SFO();
3733*53ee8cc1Swenshuai.xi INTERN_DVBT2_Show_FD_CH_LEN_S_SEL();
3734*53ee8cc1Swenshuai.xi INTERN_DVBT2_Get_SYA_status();
3735*53ee8cc1Swenshuai.xi INTERN_DVBT2_Show_td_coeff();
3736*53ee8cc1Swenshuai.xi INTERN_DVBT2_Show_Modulation_info();
3737*53ee8cc1Swenshuai.xi INTERN_DVBT2_Show_BER_PacketErr();
3738*53ee8cc1Swenshuai.xi }
3739*53ee8cc1Swenshuai.xi else
3740*53ee8cc1Swenshuai.xi status = false;
3741*53ee8cc1Swenshuai.xi
3742*53ee8cc1Swenshuai.xi printf("===========================\n");
3743*53ee8cc1Swenshuai.xi counter++;
3744*53ee8cc1Swenshuai.xi
3745*53ee8cc1Swenshuai.xi return status;
3746*53ee8cc1Swenshuai.xi }
3747*53ee8cc1Swenshuai.xi #endif