xref: /utopia/UTPA2-700.0.x/modules/demodulator/hal/M7621/demod/halDMD_INTERN_DVBT2.c (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi //    Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi //    No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi //    modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi //    supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi //    Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi //    Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi //    obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi //    such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi //    MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi //    confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi //    third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi //    without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi //    intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi //    and in conformity with any international standard.  You agree to waive any
38*53ee8cc1Swenshuai.xi //    claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi //    incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi //    In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi //    consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi //    revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi //    You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi //    even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi //    request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi //    parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi //    services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi //    MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi //    ("Services").
52*53ee8cc1Swenshuai.xi //    You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi //    writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi //    disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi //    or otherwise:
58*53ee8cc1Swenshuai.xi //    (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi //        mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi //    (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi //        including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi //        of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi //    (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi //    of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi //    Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi //    settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi //    Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi //    with the said Rules.
72*53ee8cc1Swenshuai.xi //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi //    be English.
74*53ee8cc1Swenshuai.xi //    The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2006-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // (��MStar Confidential Information��) by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi 
95*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
96*53ee8cc1Swenshuai.xi //
97*53ee8cc1Swenshuai.xi /// @file INTERN_DVBT2.c
98*53ee8cc1Swenshuai.xi /// @brief INTERN_DVBT2 DVBT2
99*53ee8cc1Swenshuai.xi /// @author MStar Semiconductor, Inc.
100*53ee8cc1Swenshuai.xi //
101*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
102*53ee8cc1Swenshuai.xi 
103*53ee8cc1Swenshuai.xi #define _INTERN_DVBT2_C_
104*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX
105*53ee8cc1Swenshuai.xi #include <math.h>
106*53ee8cc1Swenshuai.xi #endif
107*53ee8cc1Swenshuai.xi #include "MsCommon.h"
108*53ee8cc1Swenshuai.xi #include "MsIRQ.h"
109*53ee8cc1Swenshuai.xi #include "MsOS.h"
110*53ee8cc1Swenshuai.xi //#include "apiPWS.h"
111*53ee8cc1Swenshuai.xi 
112*53ee8cc1Swenshuai.xi #include "MsTypes.h"
113*53ee8cc1Swenshuai.xi //#include "BinInfo.h"
114*53ee8cc1Swenshuai.xi #include "drvDMD_VD_MBX.h"
115*53ee8cc1Swenshuai.xi #include "drvDMD_INTERN_DVBT2.h"
116*53ee8cc1Swenshuai.xi #include "halDMD_INTERN_DVBT2.h"
117*53ee8cc1Swenshuai.xi #include "halDMD_INTERN_common.h"
118*53ee8cc1Swenshuai.xi 
119*53ee8cc1Swenshuai.xi extern void *memcpy(void *destination, const void *source, size_t num);
120*53ee8cc1Swenshuai.xi 
121*53ee8cc1Swenshuai.xi #define TEST_EMBEDED_DEMOD 0
122*53ee8cc1Swenshuai.xi //U8 load_data_variable=1;
123*53ee8cc1Swenshuai.xi //-----------------------------------------------------------------------
124*53ee8cc1Swenshuai.xi #define BIN_ID_INTERN_DVBT2_DEMOD BIN_ID_INTERN_DVBT
125*53ee8cc1Swenshuai.xi 
126*53ee8cc1Swenshuai.xi #define	TDE_REG_BASE  0x2400
127*53ee8cc1Swenshuai.xi #define	DIV_REG_BASE  0x2500
128*53ee8cc1Swenshuai.xi #define TR_REG_BASE   0x2600
129*53ee8cc1Swenshuai.xi #define FTN_REG_BASE  0x2700
130*53ee8cc1Swenshuai.xi #define FTNEXT_REG_BASE 0x2800
131*53ee8cc1Swenshuai.xi 
132*53ee8cc1Swenshuai.xi 
133*53ee8cc1Swenshuai.xi #define INTERNAL_DVBT2_DRAM_OFFSET   0x5000
134*53ee8cc1Swenshuai.xi #define INTERNAL_DVBT2_FW_LEN        (0x10000 - INTERNAL_DVBT2_DRAM_OFFSET)
135*53ee8cc1Swenshuai.xi #define INTERNAL_DVBT2_PS2XDATA_LEN  15
136*53ee8cc1Swenshuai.xi 
137*53ee8cc1Swenshuai.xi 
138*53ee8cc1Swenshuai.xi #if 0//ENABLE_SCAN_ONELINE_MSG
139*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT2_ONELINE(x)  x
140*53ee8cc1Swenshuai.xi #else
141*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT2_ONELINE(x) //  x
142*53ee8cc1Swenshuai.xi #endif
143*53ee8cc1Swenshuai.xi 
144*53ee8cc1Swenshuai.xi #ifdef MS_DEBUG
145*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT2(x) x
146*53ee8cc1Swenshuai.xi #define DBG_GET_SIGNAL(x)  x
147*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT2_TIME(x) x
148*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT2_LOCK(x)  x
149*53ee8cc1Swenshuai.xi #else
150*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT2(x) //x
151*53ee8cc1Swenshuai.xi #define DBG_GET_SIGNAL(x)  //x
152*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT2_TIME(x) // x
153*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBT2_LOCK(x)  //x
154*53ee8cc1Swenshuai.xi #endif
155*53ee8cc1Swenshuai.xi #define DBG_DUMP_LOAD_DSP_TIME 0
156*53ee8cc1Swenshuai.xi 
157*53ee8cc1Swenshuai.xi #define INTERN_DVBT2_TS_SERIAL_INVERSION         0
158*53ee8cc1Swenshuai.xi #define INTERN_DVBT2_TS_PARALLEL_INVERSION       1
159*53ee8cc1Swenshuai.xi #define INTERN_DVBT2_DTV_DRIVING_LEVEL           1
160*53ee8cc1Swenshuai.xi #define INTERN_DVBT2_INTERNAL_DEBUG              1
161*53ee8cc1Swenshuai.xi 
162*53ee8cc1Swenshuai.xi #define SIGNAL_LEVEL_OFFSET     0.00
163*53ee8cc1Swenshuai.xi #define TAKEOVERPOINT           -59.0
164*53ee8cc1Swenshuai.xi #define TAKEOVERRANGE           0.5
165*53ee8cc1Swenshuai.xi #define LOG10_OFFSET            -0.21
166*53ee8cc1Swenshuai.xi #define INTERN_DVBT2_USE_SAR_3_ENABLE 0
167*53ee8cc1Swenshuai.xi #define INTERN_DVBT2_GET_TIME msAPI_Timer_GetTime0()
168*53ee8cc1Swenshuai.xi #define AUTO_TS_DATA_RATE 1
169*53ee8cc1Swenshuai.xi 
170*53ee8cc1Swenshuai.xi #if(AUTO_TS_DATA_RATE)
171*53ee8cc1Swenshuai.xi #define DBG_AUTO_TS_DATA_RATE(x)
172*53ee8cc1Swenshuai.xi #endif
173*53ee8cc1Swenshuai.xi 
174*53ee8cc1Swenshuai.xi #if 0//(FRONTEND_TUNER_TYPE==MSTAR_AVATAR2)
175*53ee8cc1Swenshuai.xi #define TUNER_VPP  2
176*53ee8cc1Swenshuai.xi #define IF_AGC_VPP 2
177*53ee8cc1Swenshuai.xi #else
178*53ee8cc1Swenshuai.xi #define TUNER_VPP  1
179*53ee8cc1Swenshuai.xi #define IF_AGC_VPP 2
180*53ee8cc1Swenshuai.xi #endif
181*53ee8cc1Swenshuai.xi 
182*53ee8cc1Swenshuai.xi #if (TUNER_VPP == 1)
183*53ee8cc1Swenshuai.xi #define ADC_CH_I_PGA_GAIN_CTRL      0x5 // gain = 14.0/5.0
184*53ee8cc1Swenshuai.xi #elif (TUNER_VPP == 2)  // For Avatar tuner,ADC peak to peak voltage is 1 V
185*53ee8cc1Swenshuai.xi #define ADC_CH_I_PGA_GAIN_CTRL      0x5 // gain = 14.0/14.0
186*53ee8cc1Swenshuai.xi #endif
187*53ee8cc1Swenshuai.xi 
188*53ee8cc1Swenshuai.xi /*BEG INTERN_DVBT2_DSPREG_TABLE*/
189*53ee8cc1Swenshuai.xi #define DVBT2_FS     24000
190*53ee8cc1Swenshuai.xi 
191*53ee8cc1Swenshuai.xi // BW: 0->1.7M, 1->5M, 2->6M, 3->7M, 4->8M, 5->10M
192*53ee8cc1Swenshuai.xi #define T2_BW_VAL               0x04
193*53ee8cc1Swenshuai.xi // FC: FC = FS = 5000 = 0x1388     (5.0MHz IF)
194*53ee8cc1Swenshuai.xi #define T2_FC_L_VAL            0x88    // 5.0M
195*53ee8cc1Swenshuai.xi #define T2_FC_H_VAL            0x13
196*53ee8cc1Swenshuai.xi #define T2_TS_SERIAL_VAL        0x00
197*53ee8cc1Swenshuai.xi #define T2_TS_CLK_RATE_VAL      0x06
198*53ee8cc1Swenshuai.xi #define T2_TS_OUT_INV_VAL       0x00
199*53ee8cc1Swenshuai.xi #define T2_TS_DATA_SWAP_VAL     0x00
200*53ee8cc1Swenshuai.xi #define T2_IF_AGC_INV_PWM_EN_VAL 0x00
201*53ee8cc1Swenshuai.xi #define T2_LITE_VAL 0x00
202*53ee8cc1Swenshuai.xi #define T2_AGC_REF_VAL 0x40
203*53ee8cc1Swenshuai.xi 
204*53ee8cc1Swenshuai.xi //#define DVBT2_BER_TH_HY 0.1
205*53ee8cc1Swenshuai.xi 
206*53ee8cc1Swenshuai.xi /*END INTERN_DVBT2_DSPREG_TABLE*/
207*53ee8cc1Swenshuai.xi //-----------------------------------------------------------------------
208*53ee8cc1Swenshuai.xi /****************************************************************
209*53ee8cc1Swenshuai.xi *Local Variables                                                                                              *
210*53ee8cc1Swenshuai.xi ****************************************************************/
211*53ee8cc1Swenshuai.xi static MS_BOOL bFECLock=0;
212*53ee8cc1Swenshuai.xi static MS_BOOL bP1Lock = 0;
213*53ee8cc1Swenshuai.xi static MS_U32 u32ChkScanTimeStart = 0;
214*53ee8cc1Swenshuai.xi static MS_U32 u32FecFirstLockTime=0;
215*53ee8cc1Swenshuai.xi static MS_U32 u32FecLastLockTime=0;
216*53ee8cc1Swenshuai.xi //static float fLDPCBerFiltered=-1;
217*53ee8cc1Swenshuai.xi //static float fBerFilteredDVBT2 = -1.0;
218*53ee8cc1Swenshuai.xi 
219*53ee8cc1Swenshuai.xi //Global Variables
220*53ee8cc1Swenshuai.xi //S_CMDPKTREG gsCmdPacket;
221*53ee8cc1Swenshuai.xi //U8 gCalIdacCh0, gCalIdacCh1;
222*53ee8cc1Swenshuai.xi extern MS_U32  u32DMD_DVBT2_DRAM_START_ADDR;
223*53ee8cc1Swenshuai.xi extern MS_U32  u32DMD_DVBT2_EQ_START_ADDR;
224*53ee8cc1Swenshuai.xi extern MS_U32  u32DMD_DVBT2_TDI_START_ADDR;
225*53ee8cc1Swenshuai.xi extern MS_U32  u32DMD_DVBT2_DJB_START_ADDR;
226*53ee8cc1Swenshuai.xi extern MS_U32  u32DMD_DVBT2_FW_START_ADDR;
227*53ee8cc1Swenshuai.xi 
228*53ee8cc1Swenshuai.xi #ifdef INTERN_DVBT2_LOAD_FW_FROM_CODE_MEMORY
229*53ee8cc1Swenshuai.xi MS_U8 INTERN_DVBT2_table[] = {
230*53ee8cc1Swenshuai.xi     #include "fwDMD_INTERN_DVBT2.dat"
231*53ee8cc1Swenshuai.xi };
232*53ee8cc1Swenshuai.xi 
233*53ee8cc1Swenshuai.xi #endif
234*53ee8cc1Swenshuai.xi /*
235*53ee8cc1Swenshuai.xi static DMD_T2_SSI_DBM_NORDIGP1 dvbt2_ssi_dbm_nordigp1[] =
236*53ee8cc1Swenshuai.xi {
237*53ee8cc1Swenshuai.xi     {_T2_QPSK, _T2_CR1Y2, -95.7},
238*53ee8cc1Swenshuai.xi     {_T2_QPSK, _T2_CR3Y5, -94.4},
239*53ee8cc1Swenshuai.xi     {_T2_QPSK, _T2_CR2Y3, -93.6},
240*53ee8cc1Swenshuai.xi     {_T2_QPSK, _T2_CR3Y4, -92.6},
241*53ee8cc1Swenshuai.xi     {_T2_QPSK, _T2_CR4Y5, -92.0},
242*53ee8cc1Swenshuai.xi     {_T2_QPSK, _T2_CR5Y6, -91.5},
243*53ee8cc1Swenshuai.xi 
244*53ee8cc1Swenshuai.xi     {_T2_16QAM, _T2_CR1Y2, -90.8},
245*53ee8cc1Swenshuai.xi     {_T2_16QAM, _T2_CR3Y5, -89.1},
246*53ee8cc1Swenshuai.xi     {_T2_16QAM, _T2_CR2Y3, -87.9},
247*53ee8cc1Swenshuai.xi     {_T2_16QAM, _T2_CR3Y4, -86.7},
248*53ee8cc1Swenshuai.xi     {_T2_16QAM, _T2_CR4Y5, -85.8},
249*53ee8cc1Swenshuai.xi     {_T2_16QAM, _T2_CR5Y6, -85.2},
250*53ee8cc1Swenshuai.xi 
251*53ee8cc1Swenshuai.xi     {_T2_64QAM, _T2_CR1Y2, -86.9},
252*53ee8cc1Swenshuai.xi     {_T2_64QAM, _T2_CR3Y5, -84.6},
253*53ee8cc1Swenshuai.xi     {_T2_64QAM, _T2_CR2Y3, -83.2},
254*53ee8cc1Swenshuai.xi     {_T2_64QAM, _T2_CR3Y4, -81.4},
255*53ee8cc1Swenshuai.xi     {_T2_64QAM, _T2_CR4Y5, -80.3},
256*53ee8cc1Swenshuai.xi     {_T2_64QAM, _T2_CR5Y6, -79.7},
257*53ee8cc1Swenshuai.xi 
258*53ee8cc1Swenshuai.xi     {_T2_256QAM, _T2_CR1Y2, -83.5},
259*53ee8cc1Swenshuai.xi     {_T2_256QAM, _T2_CR3Y5, -80.4},
260*53ee8cc1Swenshuai.xi     {_T2_256QAM, _T2_CR2Y3, -78.6},
261*53ee8cc1Swenshuai.xi     {_T2_256QAM, _T2_CR3Y4, -76.0},
262*53ee8cc1Swenshuai.xi     {_T2_256QAM, _T2_CR4Y5, -74.4},
263*53ee8cc1Swenshuai.xi     {_T2_256QAM, _T2_CR5Y6, -73.3},
264*53ee8cc1Swenshuai.xi     {_T2_QAM_UNKNOWN, _T2_CR_UNKNOWN, 0.0}
265*53ee8cc1Swenshuai.xi };
266*53ee8cc1Swenshuai.xi */
267*53ee8cc1Swenshuai.xi 
268*53ee8cc1Swenshuai.xi /*
269*53ee8cc1Swenshuai.xi static float dvbt2_ssi_dbm_nordigp1[][6] =
270*53ee8cc1Swenshuai.xi {
271*53ee8cc1Swenshuai.xi     { -95.7, -94.4, -93.6, -92.6, -92.0, -91.5},
272*53ee8cc1Swenshuai.xi     { -90.8, -89.1, -87.9, -86.7, -85.8, -85.2},
273*53ee8cc1Swenshuai.xi     { -86.9, -84.6, -83.2, -81.4, -80.3, -79.7},
274*53ee8cc1Swenshuai.xi     { -83.5, -80.4, -78.6, -76.0, -74.4, -73.3},
275*53ee8cc1Swenshuai.xi };
276*53ee8cc1Swenshuai.xi 
277*53ee8cc1Swenshuai.xi // cr, 3/5(1),	2/3(2), 3/4 (3)
278*53ee8cc1Swenshuai.xi float fT2_SSI_formula[][12]=
279*53ee8cc1Swenshuai.xi {
280*53ee8cc1Swenshuai.xi 	{1.0/5,  97.0,	3.0/2,	82.0, 16.0/5,  50.0, 29.0/10.0, 21.0, 18.0/15, 3.0, 3.0/5, 0.0}, // CR3/5
281*53ee8cc1Swenshuai.xi 	{2.0/3,  95.0,	9.0/5,	77.0, 17.0/5,  43.0, 14.0/5.0,	15.0, 13.0/15, 2.0, 2.0/5, 0.0}, // CR2/3
282*53ee8cc1Swenshuai.xi 	{1.0/2,  93.0, 19.0/10, 74.0, 31.0/10, 43.0, 22.0/10.0, 21.0, 18.0/15, 3.0, 3.0/5, 0.0}, // CR3/4
283*53ee8cc1Swenshuai.xi };
284*53ee8cc1Swenshuai.xi */
285*53ee8cc1Swenshuai.xi 
286*53ee8cc1Swenshuai.xi //static void INTERN_DVBT2_SignalQualityReset(void);
287*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_Demod_Version(void);
288*53ee8cc1Swenshuai.xi 
289*53ee8cc1Swenshuai.xi #if (AUTO_TS_DATA_RATE)
290*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetTsDivNum(MS_U8* u8TSDivNum);
291*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_ConfigAdaptiveTsDivNum(void);
292*53ee8cc1Swenshuai.xi #endif
293*53ee8cc1Swenshuai.xi 
294*53ee8cc1Swenshuai.xi #if 0
295*53ee8cc1Swenshuai.xi static void INTERN_DVBT2_SignalQualityReset(void)
296*53ee8cc1Swenshuai.xi {
297*53ee8cc1Swenshuai.xi     u32FecFirstLockTime=0;
298*53ee8cc1Swenshuai.xi     fLDPCBerFiltered=-1;
299*53ee8cc1Swenshuai.xi }
300*53ee8cc1Swenshuai.xi #endif
301*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_DSPReg_Init(const MS_U8 * u8DVBT2_DSPReg,MS_U8 u8Size)302*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_DSPReg_Init(const MS_U8 *u8DVBT2_DSPReg,  MS_U8 u8Size)
303*53ee8cc1Swenshuai.xi {
304*53ee8cc1Swenshuai.xi     MS_U8   idx = 0, u8RegRead = 0, u8RegWrite = 0, u8Mask = 0;
305*53ee8cc1Swenshuai.xi     MS_BOOL status = TRUE;
306*53ee8cc1Swenshuai.xi     MS_U16 u16DspAddr = 0;
307*53ee8cc1Swenshuai.xi 
308*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf("INTERN_DVBT2_DSPReg_Init\n"));
309*53ee8cc1Swenshuai.xi 
310*53ee8cc1Swenshuai.xi     //for (idx = 0; idx<sizeof(INTERN_DVBT_DSPREG); idx++)
311*53ee8cc1Swenshuai.xi     //    status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(idx, INTERN_DVBT_DSPREG[idx]);
312*53ee8cc1Swenshuai.xi     if(MDrv_SYS_DMD_VD_MBX_WriteDSPReg((MS_U32)E_DMD_T2_BW, T2_BW_VAL) != TRUE)
313*53ee8cc1Swenshuai.xi     {
314*53ee8cc1Swenshuai.xi         printf("INTERN_DVBT2_DSPReg_Init NG\n"); return FALSE;
315*53ee8cc1Swenshuai.xi     }
316*53ee8cc1Swenshuai.xi     if(MDrv_SYS_DMD_VD_MBX_WriteDSPReg((MS_U32)E_DMD_T2_FC_L, T2_FC_L_VAL) != TRUE)
317*53ee8cc1Swenshuai.xi     {
318*53ee8cc1Swenshuai.xi         printf("INTERN_DVBT2_DSPReg_Init NG\n"); return FALSE;
319*53ee8cc1Swenshuai.xi     }
320*53ee8cc1Swenshuai.xi     if(MDrv_SYS_DMD_VD_MBX_WriteDSPReg((MS_U32)E_DMD_T2_FC_H, T2_FC_H_VAL) != TRUE)
321*53ee8cc1Swenshuai.xi     {
322*53ee8cc1Swenshuai.xi         printf("INTERN_DVBT2_DSPReg_Init NG\n"); return FALSE;
323*53ee8cc1Swenshuai.xi     }
324*53ee8cc1Swenshuai.xi     if(MDrv_SYS_DMD_VD_MBX_WriteDSPReg((MS_U32)E_DMD_T2_TS_SERIAL, T2_TS_SERIAL_VAL) != TRUE)
325*53ee8cc1Swenshuai.xi     {
326*53ee8cc1Swenshuai.xi         printf("INTERN_DVBT2_DSPReg_Init NG\n"); return FALSE;
327*53ee8cc1Swenshuai.xi     }
328*53ee8cc1Swenshuai.xi     //if(MDrv_SYS_DMD_VD_MBX_WriteDSPReg((MS_U32)E_DMD_T2_TS_CLK_RATE, T2_TS_CLK_RATE_VAL) != TRUE)
329*53ee8cc1Swenshuai.xi     //{
330*53ee8cc1Swenshuai.xi     //    printf("INTERN_DVBT2_DSPReg_Init NG\n"); return FALSE;
331*53ee8cc1Swenshuai.xi     //}
332*53ee8cc1Swenshuai.xi     if(MDrv_SYS_DMD_VD_MBX_WriteDSPReg((MS_U32)E_DMD_T2_TS_OUT_INV, T2_TS_OUT_INV_VAL) != TRUE)
333*53ee8cc1Swenshuai.xi     {
334*53ee8cc1Swenshuai.xi         printf("INTERN_DVBT2_DSPReg_Init NG\n"); return FALSE;
335*53ee8cc1Swenshuai.xi     }
336*53ee8cc1Swenshuai.xi     if(MDrv_SYS_DMD_VD_MBX_WriteDSPReg((MS_U32)E_DMD_T2_TS_DATA_SWAP, T2_TS_DATA_SWAP_VAL) != TRUE)
337*53ee8cc1Swenshuai.xi     {
338*53ee8cc1Swenshuai.xi         printf("INTERN_DVBT2_DSPReg_Init NG\n"); return FALSE;
339*53ee8cc1Swenshuai.xi     }
340*53ee8cc1Swenshuai.xi     if(MDrv_SYS_DMD_VD_MBX_WriteDSPReg((MS_U32)E_DMD_T2_IF_AGC_INV_PWM_EN, T2_IF_AGC_INV_PWM_EN_VAL) != TRUE)
341*53ee8cc1Swenshuai.xi     {
342*53ee8cc1Swenshuai.xi         printf("INTERN_DVBT2_DSPReg_Init NG\n"); return FALSE;
343*53ee8cc1Swenshuai.xi     }
344*53ee8cc1Swenshuai.xi     if(MDrv_SYS_DMD_VD_MBX_WriteDSPReg((MS_U32)E_DMD_T2_LITE, T2_LITE_VAL) != TRUE)
345*53ee8cc1Swenshuai.xi     {
346*53ee8cc1Swenshuai.xi         printf("INTERN_DVBT2_DSPReg_Init NG\n"); return FALSE;
347*53ee8cc1Swenshuai.xi     }
348*53ee8cc1Swenshuai.xi 
349*53ee8cc1Swenshuai.xi     if(MDrv_SYS_DMD_VD_MBX_WriteDSPReg((MS_U32)E_DMD_T2_AGC_REF, T2_AGC_REF_VAL) != TRUE)		//brown:0x40->agc_ref
350*53ee8cc1Swenshuai.xi     {
351*53ee8cc1Swenshuai.xi         printf("INTERN_DVBT2_DSPReg_Init NG\n"); return FALSE;
352*53ee8cc1Swenshuai.xi     }
353*53ee8cc1Swenshuai.xi 
354*53ee8cc1Swenshuai.xi     if (u8DVBT2_DSPReg != NULL)
355*53ee8cc1Swenshuai.xi     {
356*53ee8cc1Swenshuai.xi         /*temp solution until new dsp table applied.*/
357*53ee8cc1Swenshuai.xi         // if (INTERN_DVBT2_DSPREG[E_DMD_DVBT_PARAM_VERSION] == u8DVBT_DSPReg[0])
358*53ee8cc1Swenshuai.xi         if (u8DVBT2_DSPReg[0] >= 1)
359*53ee8cc1Swenshuai.xi         {
360*53ee8cc1Swenshuai.xi             u8DVBT2_DSPReg+=2;
361*53ee8cc1Swenshuai.xi             for (idx = 0; idx<u8Size; idx++)
362*53ee8cc1Swenshuai.xi             {
363*53ee8cc1Swenshuai.xi                 u16DspAddr = *u8DVBT2_DSPReg;
364*53ee8cc1Swenshuai.xi                 u8DVBT2_DSPReg++;
365*53ee8cc1Swenshuai.xi                 u16DspAddr = (u16DspAddr) + ((*u8DVBT2_DSPReg)<<8);
366*53ee8cc1Swenshuai.xi                 u8DVBT2_DSPReg++;
367*53ee8cc1Swenshuai.xi                 u8Mask = *u8DVBT2_DSPReg;
368*53ee8cc1Swenshuai.xi                 u8DVBT2_DSPReg++;
369*53ee8cc1Swenshuai.xi                 status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(u16DspAddr, &u8RegRead);
370*53ee8cc1Swenshuai.xi                 u8RegWrite = (u8RegRead & (~u8Mask)) | ((*u8DVBT2_DSPReg) & (u8Mask));
371*53ee8cc1Swenshuai.xi                 u8DVBT2_DSPReg++;
372*53ee8cc1Swenshuai.xi                 DBG_INTERN_DVBT2(printf("DSP addr:%x mask:%x read:%x write:%x\n", u16DspAddr, u8Mask, u8RegRead, u8RegWrite));
373*53ee8cc1Swenshuai.xi                 status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(u16DspAddr, u8RegWrite);
374*53ee8cc1Swenshuai.xi             }
375*53ee8cc1Swenshuai.xi         }
376*53ee8cc1Swenshuai.xi         else
377*53ee8cc1Swenshuai.xi         {
378*53ee8cc1Swenshuai.xi             printf("FATAL: parameter version incorrect\n");
379*53ee8cc1Swenshuai.xi         }
380*53ee8cc1Swenshuai.xi     }
381*53ee8cc1Swenshuai.xi 
382*53ee8cc1Swenshuai.xi     return status;
383*53ee8cc1Swenshuai.xi }
384*53ee8cc1Swenshuai.xi 
385*53ee8cc1Swenshuai.xi /***********************************************************************************
386*53ee8cc1Swenshuai.xi   Subject:    SoftStop
387*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBT2_SoftStop
388*53ee8cc1Swenshuai.xi   Parmeter:
389*53ee8cc1Swenshuai.xi   Return:     MS_BOOL
390*53ee8cc1Swenshuai.xi   Remark:
391*53ee8cc1Swenshuai.xi ************************************************************************************/
392*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_SoftStop(void)393*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_SoftStop ( void )
394*53ee8cc1Swenshuai.xi {
395*53ee8cc1Swenshuai.xi     MS_U16     u8WaitCnt=0;
396*53ee8cc1Swenshuai.xi     if (HAL_DMD_RIU_ReadByte(MBRegBase + 0x00))
397*53ee8cc1Swenshuai.xi     {
398*53ee8cc1Swenshuai.xi         printf(">> MB Busy!\n");
399*53ee8cc1Swenshuai.xi         return FALSE;
400*53ee8cc1Swenshuai.xi     }
401*53ee8cc1Swenshuai.xi 
402*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(MBRegBase + 0x00, 0xA5);                 // MB_CNTL set read mode
403*53ee8cc1Swenshuai.xi 
404*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103483, 0x02);                         // assert interrupt to VD MCU51
405*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103483, 0x00);                         // de-assert interrupt to VD MCU51
406*53ee8cc1Swenshuai.xi 
407*53ee8cc1Swenshuai.xi     while(HAL_DMD_RIU_ReadByte(MBRegBase + 0x00)!= 0x5A)           // wait MB_CNTL set done
408*53ee8cc1Swenshuai.xi     {
409*53ee8cc1Swenshuai.xi         if (u8WaitCnt++ >= 0xFFF)
410*53ee8cc1Swenshuai.xi         {
411*53ee8cc1Swenshuai.xi             printf(">> DVBT2 SoftStop Fail!\n");
412*53ee8cc1Swenshuai.xi             return FALSE;
413*53ee8cc1Swenshuai.xi         }
414*53ee8cc1Swenshuai.xi     }
415*53ee8cc1Swenshuai.xi 
416*53ee8cc1Swenshuai.xi     //HAL_DMD_RIU_WriteByte(0x103480, 0x01);                         // reset VD_MCU
417*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(MBRegBase + 0x00, 0x00);                 // MB_CNTL clear
418*53ee8cc1Swenshuai.xi     return TRUE;
419*53ee8cc1Swenshuai.xi }
420*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_SoftReset(void)421*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_SoftReset ( void )
422*53ee8cc1Swenshuai.xi {
423*53ee8cc1Swenshuai.xi     MS_BOOL bRet=TRUE;
424*53ee8cc1Swenshuai.xi     //MS_U8 u8Data, fdp_fifo_done, djb_fifo_done, tdi_fifo_done;
425*53ee8cc1Swenshuai.xi     MS_U8 u8Data = 0, fdp_fifo_done = 0, tdi_fifo_done = 0;
426*53ee8cc1Swenshuai.xi     MS_U8 u8_timeout = 0;
427*53ee8cc1Swenshuai.xi 
428*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf(" @INTERN_DVBT2_SoftReset\n"));
429*53ee8cc1Swenshuai.xi 
430*53ee8cc1Swenshuai.xi     //stop FSM_EN
431*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(MBRegBase + (0x0e)*2, 0x00);   // FSM_EN
432*53ee8cc1Swenshuai.xi 
433*53ee8cc1Swenshuai.xi     MsOS_DelayTask(5);
434*53ee8cc1Swenshuai.xi 
435*53ee8cc1Swenshuai.xi     bRet = MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE+0x02, &u8Data);
436*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf("@@@TOP_RESET:0x%x\n", u8Data));
437*53ee8cc1Swenshuai.xi     // MIU hold function
438*53ee8cc1Swenshuai.xi     if((u8Data & 0x20) == 0x00)
439*53ee8cc1Swenshuai.xi     {
440*53ee8cc1Swenshuai.xi         // mask miu service with fdp, djb, tdi
441*53ee8cc1Swenshuai.xi         //fdp 0x17 [12] reg_fdp_fifo_stop=1'b1
442*53ee8cc1Swenshuai.xi         bRet = MDrv_SYS_DMD_VD_MBX_ReadReg(T2FDP_REG_BASE+(0x17*2)+1, &u8Data);
443*53ee8cc1Swenshuai.xi         bRet = MDrv_SYS_DMD_VD_MBX_WriteReg(T2FDP_REG_BASE+(0x17*2)+1, (u8Data|0x10));
444*53ee8cc1Swenshuai.xi         // [8] reg_fdp_load, fdp register dynamic change protection, 1->load register
445*53ee8cc1Swenshuai.xi         bRet = MDrv_SYS_DMD_VD_MBX_WriteReg(T2FDP_REG_BASE+0xff, 0x10);
446*53ee8cc1Swenshuai.xi         //bRet = MDrv_SYS_DMD_VD_MBX_ReadReg(T2FDP_REG_BASE+(0x17*2)+1, &u8Data);
447*53ee8cc1Swenshuai.xi         //printf("@@@@@@ DVBT2 [reg_fdp_fifo_stop]=0x%x\n", u8Data);
448*53ee8cc1Swenshuai.xi         //djb 0x65 [0] reg_stop_mu_request
449*53ee8cc1Swenshuai.xi         bRet = MDrv_SYS_DMD_VD_MBX_ReadReg(T2DJB_REG_BASE+(0x65*2), &u8Data);
450*53ee8cc1Swenshuai.xi         bRet = MDrv_SYS_DMD_VD_MBX_WriteReg(T2DJB_REG_BASE+(0x65*2), (u8Data|0x01));
451*53ee8cc1Swenshuai.xi         //bRet = MDrv_SYS_DMD_VD_MBX_ReadReg(T2DJB_REG_BASE+(0x65*2), &u8Data);
452*53ee8cc1Swenshuai.xi         //printf("@@@@@@ DVBT2 [reg_stop_mu_request]=0x%x\n", u8Data);
453*53ee8cc1Swenshuai.xi         //snr 0x23 [8] reg_tdi_miu_off
454*53ee8cc1Swenshuai.xi         bRet = MDrv_SYS_DMD_VD_MBX_ReadReg(T2SNR_REG_BASE+(0x23*2)+1, &u8Data);
455*53ee8cc1Swenshuai.xi         bRet = MDrv_SYS_DMD_VD_MBX_WriteReg(T2SNR_REG_BASE+(0x23*2)+1, (u8Data|0x01));
456*53ee8cc1Swenshuai.xi         //bRet = MDrv_SYS_DMD_VD_MBX_ReadReg(T2SNR_REG_BASE+(0x23*2)+1, &u8Data);
457*53ee8cc1Swenshuai.xi         //printf("@@@@@@ DVBT2 [reg_tdi_miu_off]=0x%x\n", u8Data);
458*53ee8cc1Swenshuai.xi         // ---------------------------------------------
459*53ee8cc1Swenshuai.xi         // Wait MIU mask or timeout!
460*53ee8cc1Swenshuai.xi         // DVBT2_TIMER_INT[ 7:0] : indicator of the selected Timer's max count(15:8) (r)
461*53ee8cc1Swenshuai.xi         // DVBT2_TIMER_INT[11:8] : timer3~timer0 interrupt (r)
462*53ee8cc1Swenshuai.xi         // ---------------------------------------------
463*53ee8cc1Swenshuai.xi         //fdp 0x18 [2] reg_fdp_fifo_req_done
464*53ee8cc1Swenshuai.xi         //djb 0x65 [8] reg_miu_req_terminate_done
465*53ee8cc1Swenshuai.xi         //tdi 0x23 [9] reg_tdi_miu_off_done
466*53ee8cc1Swenshuai.xi         do
467*53ee8cc1Swenshuai.xi         {
468*53ee8cc1Swenshuai.xi             // Wait MIU mask done or timeout!
469*53ee8cc1Swenshuai.xi             bRet = MDrv_SYS_DMD_VD_MBX_ReadReg(T2FDP_REG_BASE+(0x18*2), &u8Data);
470*53ee8cc1Swenshuai.xi             fdp_fifo_done = u8Data & 0x04;
471*53ee8cc1Swenshuai.xi             //bRet = MDrv_SYS_DMD_VD_MBX_ReadReg(T2DJB_REG_BASE+(0x65*2)+1, &u8Data);
472*53ee8cc1Swenshuai.xi             //djb_fifo_done = u8Data & 0x01;
473*53ee8cc1Swenshuai.xi             bRet = MDrv_SYS_DMD_VD_MBX_ReadReg(T2SNR_REG_BASE+(0x23*2)+1, &u8Data);
474*53ee8cc1Swenshuai.xi             tdi_fifo_done = u8Data & 0x02;
475*53ee8cc1Swenshuai.xi 
476*53ee8cc1Swenshuai.xi             u8_timeout++;
477*53ee8cc1Swenshuai.xi         }
478*53ee8cc1Swenshuai.xi         //while(((fdp_fifo_done != 0x04)||(djb_fifo_done != 0x01)||(tdi_fifo_done != 0x02))
479*53ee8cc1Swenshuai.xi         while(((fdp_fifo_done != 0x04)||(tdi_fifo_done != 0x02))
480*53ee8cc1Swenshuai.xi             && u8_timeout != 0x7f);
481*53ee8cc1Swenshuai.xi 
482*53ee8cc1Swenshuai.xi         //printf(">> DVBT2 fdp_fifo_done=%d, djb_fifo_done=%d, tdi_fifo_done=%d \n", fdp_fifo_done, djb_fifo_done, tdi_fifo_done);
483*53ee8cc1Swenshuai.xi         printf(">> DVBT2 [fdp_fifo_done]=%d, [tdi_fifo_done]=%d \n", fdp_fifo_done, tdi_fifo_done);
484*53ee8cc1Swenshuai.xi 
485*53ee8cc1Swenshuai.xi         MsOS_DelayTask(2);
486*53ee8cc1Swenshuai.xi 
487*53ee8cc1Swenshuai.xi         if(u8_timeout == 0x7f)
488*53ee8cc1Swenshuai.xi         {
489*53ee8cc1Swenshuai.xi             printf(">> DVBT2 MIU hold function Fail!\n");
490*53ee8cc1Swenshuai.xi             //return FALSE;
491*53ee8cc1Swenshuai.xi         }
492*53ee8cc1Swenshuai.xi         else
493*53ee8cc1Swenshuai.xi         {
494*53ee8cc1Swenshuai.xi             printf(">> DVBT2 MIU hold function done!!\n");
495*53ee8cc1Swenshuai.xi         }
496*53ee8cc1Swenshuai.xi     }
497*53ee8cc1Swenshuai.xi     else
498*53ee8cc1Swenshuai.xi         printf(">> No need DVBT2 MIU hold function!!\n");
499*53ee8cc1Swenshuai.xi 
500*53ee8cc1Swenshuai.xi     // demod_top reset
501*53ee8cc1Swenshuai.xi     bRet = MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE+0x02, &u8Data);
502*53ee8cc1Swenshuai.xi     bRet = MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE+0x02, (u8Data|0x20));
503*53ee8cc1Swenshuai.xi 
504*53ee8cc1Swenshuai.xi     MsOS_DelayTask(1);
505*53ee8cc1Swenshuai.xi 
506*53ee8cc1Swenshuai.xi     bRet = MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE+0x02, (u8Data&(~0x20)));
507*53ee8cc1Swenshuai.xi 
508*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf("@INTERN_DVBT2_SoftReset done!!\n"));
509*53ee8cc1Swenshuai.xi 
510*53ee8cc1Swenshuai.xi     return bRet;
511*53ee8cc1Swenshuai.xi }
512*53ee8cc1Swenshuai.xi 
513*53ee8cc1Swenshuai.xi 
514*53ee8cc1Swenshuai.xi /***********************************************************************************
515*53ee8cc1Swenshuai.xi   Subject:    Reset
516*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBT2_Reset
517*53ee8cc1Swenshuai.xi   Parmeter:
518*53ee8cc1Swenshuai.xi   Return:     MS_BOOL
519*53ee8cc1Swenshuai.xi   Remark:
520*53ee8cc1Swenshuai.xi ************************************************************************************/
521*53ee8cc1Swenshuai.xi extern void HAL_SYS_DMD_VD_MBX_DVB_WaitHandShake(void);
INTERN_DVBT2_Reset(void)522*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Reset ( void )
523*53ee8cc1Swenshuai.xi {
524*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf(" @INTERN_DVBT2_reset\n"));
525*53ee8cc1Swenshuai.xi 
526*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2_TIME(printf("INTERN_DVBT2_Reset, t = %ld\n",MsOS_GetSystemTime()));
527*53ee8cc1Swenshuai.xi 
528*53ee8cc1Swenshuai.xi     //INTERN_DVBT2_SoftStop();
529*53ee8cc1Swenshuai.xi 
530*53ee8cc1Swenshuai.xi 
531*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x01);     // reset DMD_MCU
532*53ee8cc1Swenshuai.xi     MsOS_DelayTask(5);
533*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(MBRegBase + 0x00 , 0x00);     // clear MB_CNTL
534*53ee8cc1Swenshuai.xi 
535*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x00);
536*53ee8cc1Swenshuai.xi     MsOS_DelayTask(5);
537*53ee8cc1Swenshuai.xi 
538*53ee8cc1Swenshuai.xi     HAL_SYS_DMD_VD_MBX_DVB_WaitHandShake();
539*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(MBRegBase + 0x00 , 0x00);
540*53ee8cc1Swenshuai.xi 
541*53ee8cc1Swenshuai.xi     bFECLock = FALSE;
542*53ee8cc1Swenshuai.xi     bP1Lock = FALSE;
543*53ee8cc1Swenshuai.xi     u32ChkScanTimeStart = MsOS_GetSystemTime();
544*53ee8cc1Swenshuai.xi     return TRUE;
545*53ee8cc1Swenshuai.xi }
546*53ee8cc1Swenshuai.xi 
547*53ee8cc1Swenshuai.xi /***********************************************************************************
548*53ee8cc1Swenshuai.xi   Subject:    Exit
549*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBT2_Exit
550*53ee8cc1Swenshuai.xi   Parmeter:
551*53ee8cc1Swenshuai.xi   Return:     MS_BOOL
552*53ee8cc1Swenshuai.xi   Remark:
553*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBT2_Exit(void)554*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Exit ( void )
555*53ee8cc1Swenshuai.xi {
556*53ee8cc1Swenshuai.xi     MS_U8   status = true;
557*53ee8cc1Swenshuai.xi 
558*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf(" @INTERN_DVBT2_Exit\n"));
559*53ee8cc1Swenshuai.xi 
560*53ee8cc1Swenshuai.xi     status &= INTERN_DVBT2_SoftStop();
561*53ee8cc1Swenshuai.xi 
562*53ee8cc1Swenshuai.xi     // SRAM End Address
563*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111707,0xff);
564*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111706,0xff);
565*53ee8cc1Swenshuai.xi 
566*53ee8cc1Swenshuai.xi     // DRAM Disable
567*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111718,HAL_DMD_RIU_ReadByte(0x111718)&(~0x04));
568*53ee8cc1Swenshuai.xi 
569*53ee8cc1Swenshuai.xi 
570*53ee8cc1Swenshuai.xi     //diable clk gen
571*53ee8cc1Swenshuai.xi     //HAL_DMD_RIU_WriteByte(0x103314, 0x01);   // reg_ckg_dvbtc_adc@0x0a[3:0] : ADC_CLK
572*53ee8cc1Swenshuai.xi     //HAL_DMD_RIU_WriteByte(0x103315, 0x01);   // reg_ckg_dvbtc_innc@0x0a[11:8]
573*53ee8cc1Swenshuai.xi /*
574*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x10330a, 0x01);   // reg_ckg_atsc_adcd_sync@0x05[3:0] : ADCCLK
575*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x10330b, 0x00);
576*53ee8cc1Swenshuai.xi 
577*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x10330c, 0x01);   // reg_ckg_dvbtc_inner1x@0x06[3:0] : MPLLDIV10/4=21.5MHz
578*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x10330d, 0x01);   // reg_ckg_dvbtc_inner2x@0x06[11:8]: MPLLDIV10/2=43.2MHz
579*53ee8cc1Swenshuai.xi 
580*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x10330e, 0x01);   // reg_ckg_dvbtc_inner4x@0x07[3:0] : MPLLDIV10=86.4MHz
581*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x10330f, 0x00);
582*53ee8cc1Swenshuai.xi 
583*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103310, 0x01);   // reg_ckg_dvbtc_outer1x@0x08[3:0] : MPLLDIV10/2=43.2MHz
584*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103311, 0x01);   // reg_ckg_dvbtc_outer2x@0x08[11:8]: MPLLDIV10=86.4MHz
585*53ee8cc1Swenshuai.xi 
586*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103312, 0x01);   // dvbt_t:0x0000, dvb_c: 0x0004
587*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103313, 0x00);
588*53ee8cc1Swenshuai.xi 
589*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103314, 0x01);   // reg_ckg_dvbtc_adc@0x0a[3:0] : ADC_CLK
590*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103315, 0x01);   // reg_ckg_dvbtc_innc@0x0a[11:8]
591*53ee8cc1Swenshuai.xi 
592*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103316, 0x01);   // reg_ckg_dvbtc_eq8x@0x0b[3:0] : MPLLDIV3/2=144MHz
593*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103317, 0x01);   // reg_ckg_dvbtc_eq@0x0b[11:8] : MPLLDIV3/16=18MHz
594*53ee8cc1Swenshuai.xi 
595*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103318, 0x11);   // reg_ckg_dvbtc_sram0~3@0x0c[13:0]
596*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103319, 0x11);
597*53ee8cc1Swenshuai.xi 
598*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103308, 0x01);   // parallel mode:0x0001 / serial mode: 0x0401
599*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103309, 0x05);   // reg_ckg_dvbtc_ts@0x04
600*53ee8cc1Swenshuai.xi 
601*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x101E3E, 0x00);   // DVBT = BIT1 clear
602*53ee8cc1Swenshuai.xi */
603*53ee8cc1Swenshuai.xi     return status;
604*53ee8cc1Swenshuai.xi }
605*53ee8cc1Swenshuai.xi /*
606*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Load2Sdram(MS_U8 *u8_ptr, MS_U16 data_length)
607*53ee8cc1Swenshuai.xi {
608*53ee8cc1Swenshuai.xi 
609*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf("INTERN_DVBT2_Load2Sdram, len=0x%x, \n",data_length));
610*53ee8cc1Swenshuai.xi     MS_U8 addrhi, addrlo;
611*53ee8cc1Swenshuai.xi     int i, j, k, old_i=0;
612*53ee8cc1Swenshuai.xi     int sdram_start_addr = 0;//1024 >> 2; //StrToInt(ed_sdram_start->Text)>>2; // 4KB alignment
613*53ee8cc1Swenshuai.xi 
614*53ee8cc1Swenshuai.xi     //I2C_CH_Exit();			// exit CH4
615*53ee8cc1Swenshuai.xi     //I2C_CH5_Reset();		// switch to CH5
616*53ee8cc1Swenshuai.xi     //MDrv_DMD_I2C_Channel_Change(5);
617*53ee8cc1Swenshuai.xi     //--------------------------------------------------------------------------
618*53ee8cc1Swenshuai.xi     //  Set xData map for DRAM
619*53ee8cc1Swenshuai.xi     //--------------------------------------------------------------------------
620*53ee8cc1Swenshuai.xi 
621*53ee8cc1Swenshuai.xi     //banknum = 0x1d; //dmdmcu51_xdmiu
622*53ee8cc1Swenshuai.xi 
623*53ee8cc1Swenshuai.xi     //set xData map upper and low bound for 64k DRAM window
624*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_Write2Reg(XDMIU_REG_BASE, 0x63, 0x2020);
625*53ee8cc1Swenshuai.xi     if(SLAVE_I2CWrite16(banknum,0x63,0x2020)==false)
626*53ee8cc1Swenshuai.xi       { MessageBox(NULL,"Fail to write register!!","write register",MB_OK|MB_ICONERROR); return FALSE; }
627*53ee8cc1Swenshuai.xi 
628*53ee8cc1Swenshuai.xi     //set xData map offset for 64k DRAM window
629*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_Write2Reg(XDMIU_REG_BASE, 0x64, 0x0000);
630*53ee8cc1Swenshuai.xi     if(SLAVE_I2CWrite16(banknum,0x64,0x0000)==false)
631*53ee8cc1Swenshuai.xi       { MessageBox(NULL,"Fail to write register!!","write register",MB_OK|MB_ICONERROR); return FALSE; }
632*53ee8cc1Swenshuai.xi 
633*53ee8cc1Swenshuai.xi     //set xData map upper and low bound for 4k DRAM window
634*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_Write2Reg(XDMIU_REG_BASE, 0x65, 0x2420);
635*53ee8cc1Swenshuai.xi 	if(SLAVE_I2CWrite16(banknum,0x65,0x2420)==false)
636*53ee8cc1Swenshuai.xi       { MessageBox(NULL,"Fail to write register!!","write register",MB_OK|MB_ICONERROR); return FALSE; }
637*53ee8cc1Swenshuai.xi 
638*53ee8cc1Swenshuai.xi     //set xData map offset for 4k DRAM window
639*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_Write2Reg(XDMIU_REG_BASE, 0x66, sdram_start_addr);
640*53ee8cc1Swenshuai.xi     if(SLAVE_I2CWrite16(banknum,0x66,sdram_start_addr)==false)
641*53ee8cc1Swenshuai.xi       { MessageBox(NULL,"Fail to write register!!","write register",MB_OK|MB_ICONERROR); return FALSE; }
642*53ee8cc1Swenshuai.xi 
643*53ee8cc1Swenshuai.xi     //I2C_CH_Exit();			// exit CH5
644*53ee8cc1Swenshuai.xi     //EnterDebugMode(1);     // switch to CH1
645*53ee8cc1Swenshuai.xi 
646*53ee8cc1Swenshuai.xi     //enable xData map for DRAM
647*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_Write2Reg(XDMIU_REG_BASE, 0x63, 0x0007);
648*53ee8cc1Swenshuai.xi     if(SLAVE_I2CWrite16(banknum,0x62,0x0007)==false)
649*53ee8cc1Swenshuai.xi       { MessageBox(NULL,"Fail to write register!!","write register",MB_OK|MB_ICONERROR); return FALSE; }
650*53ee8cc1Swenshuai.xi 
651*53ee8cc1Swenshuai.xi 
652*53ee8cc1Swenshuai.xi     for ( i = 0, j = SDRAM_BASE, k = sdram_start_addr + 0x01; i < size;)
653*53ee8cc1Swenshuai.xi     {
654*53ee8cc1Swenshuai.xi         if (j == SDRAM_BASE + 0x1000)
655*53ee8cc1Swenshuai.xi         {
656*53ee8cc1Swenshuai.xi             //I2C_CH_Exit();			// exit CH1
657*53ee8cc1Swenshuai.xi             //I2C_CH5_Reset();		// switch to CH5
658*53ee8cc1Swenshuai.xi             //set xData map offset for 4k DRAM window
659*53ee8cc1Swenshuai.xi             MDrv_SYS_DMD_VD_MBX_Write2Reg(XDMIU_REG_BASE, 0x66, k++);
660*53ee8cc1Swenshuai.xi             if(SLAVE_I2CWrite16(banknum,0x66,k++)==false)
661*53ee8cc1Swenshuai.xi               { MessageBox(NULL,"Fail to write register!!","write register",MB_OK|MB_ICONERROR); return FALSE; }
662*53ee8cc1Swenshuai.xi             j = SDRAM_BASE;
663*53ee8cc1Swenshuai.xi 
664*53ee8cc1Swenshuai.xi             //I2C_CH_Exit();			// exit CH5
665*53ee8cc1Swenshuai.xi             //EnterDebugMode(1);     // switch to CH1
666*53ee8cc1Swenshuai.xi 
667*53ee8cc1Swenshuai.xi         }
668*53ee8cc1Swenshuai.xi 
669*53ee8cc1Swenshuai.xi         addrhi = (j >> 8) & 0xff;
670*53ee8cc1Swenshuai.xi         addrlo = j & 0xff;
671*53ee8cc1Swenshuai.xi 
672*53ee8cc1Swenshuai.xi         if (i+EZUSB_Write_Buffer<size)
673*53ee8cc1Swenshuai.xi         {
674*53ee8cc1Swenshuai.xi             if(I2C_WriteBytes(addrhi,addrlo,in_buf+i,EZUSB_Write_Buffer)==FALSE)
675*53ee8cc1Swenshuai.xi               { MessageBox(NULL,"Fail to write register!!","write register",MB_OK|MB_ICONERROR); return FALSE; }
676*53ee8cc1Swenshuai.xi 
677*53ee8cc1Swenshuai.xi             j=j+EZUSB_Write_Buffer;
678*53ee8cc1Swenshuai.xi             i=i+EZUSB_Write_Buffer;
679*53ee8cc1Swenshuai.xi         }
680*53ee8cc1Swenshuai.xi         else
681*53ee8cc1Swenshuai.xi         {
682*53ee8cc1Swenshuai.xi             if(I2C_WriteBytes(addrhi,addrlo,in_buf+i,size-i)==FALSE)
683*53ee8cc1Swenshuai.xi               { MessageBox(NULL,"Fail to write register!!","write register",MB_OK|MB_ICONERROR); return FALSE; }
684*53ee8cc1Swenshuai.xi 
685*53ee8cc1Swenshuai.xi             i=size;
686*53ee8cc1Swenshuai.xi         }
687*53ee8cc1Swenshuai.xi 
688*53ee8cc1Swenshuai.xi         if ((i-old_i)>=2048)
689*53ee8cc1Swenshuai.xi         {
690*53ee8cc1Swenshuai.xi             ShowMCUDL_Progress(0,3*i,size);
691*53ee8cc1Swenshuai.xi             old_i=i;
692*53ee8cc1Swenshuai.xi         }
693*53ee8cc1Swenshuai.xi     }//end for
694*53ee8cc1Swenshuai.xi 
695*53ee8cc1Swenshuai.xi 
696*53ee8cc1Swenshuai.xi     FWDLRichEdit->Lines->Add(">SDRAM Down Load OK!");
697*53ee8cc1Swenshuai.xi 
698*53ee8cc1Swenshuai.xi     I2C_CH_Exit();			// exit CH1
699*53ee8cc1Swenshuai.xi     I2C_CH5_Reset();		// switch to CH5
700*53ee8cc1Swenshuai.xi 
701*53ee8cc1Swenshuai.xi     //--------------------------------------------------------------------------
702*53ee8cc1Swenshuai.xi     //  Release xData map for SDRAM
703*53ee8cc1Swenshuai.xi     //--------------------------------------------------------------------------
704*53ee8cc1Swenshuai.xi 
705*53ee8cc1Swenshuai.xi     if(SLAVE_I2CWrite16(banknum,0x62,0x0000)==false)
706*53ee8cc1Swenshuai.xi       { MessageBox(NULL,"Fail to write register!!","write register",MB_OK|MB_ICONERROR); return FALSE; }
707*53ee8cc1Swenshuai.xi 
708*53ee8cc1Swenshuai.xi }
709*53ee8cc1Swenshuai.xi */
710*53ee8cc1Swenshuai.xi /***********************************************************************************
711*53ee8cc1Swenshuai.xi   Subject:    Load DSP code to chip
712*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBT2_LoadDSPCode
713*53ee8cc1Swenshuai.xi   Parmeter:
714*53ee8cc1Swenshuai.xi   Return:     MS_BOOL
715*53ee8cc1Swenshuai.xi   Remark:
716*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBT2_LoadDSPCode(void)717*53ee8cc1Swenshuai.xi static MS_BOOL INTERN_DVBT2_LoadDSPCode(void)
718*53ee8cc1Swenshuai.xi {
719*53ee8cc1Swenshuai.xi     MS_U8  u8data = 0x00;
720*53ee8cc1Swenshuai.xi     MS_U16 i;
721*53ee8cc1Swenshuai.xi     MS_U16 fail_cnt=0;
722*53ee8cc1Swenshuai.xi     //MS_U16  u16AddressOffset;
723*53ee8cc1Swenshuai.xi     MS_U32 u32VA_DramCodeAddr;
724*53ee8cc1Swenshuai.xi 
725*53ee8cc1Swenshuai.xi #if (DBG_DUMP_LOAD_DSP_TIME==1)
726*53ee8cc1Swenshuai.xi     MS_U32 u32Time;
727*53ee8cc1Swenshuai.xi #endif
728*53ee8cc1Swenshuai.xi 
729*53ee8cc1Swenshuai.xi 
730*53ee8cc1Swenshuai.xi #ifndef INTERN_DVBT2_LOAD_FW_FROM_CODE_MEMORY
731*53ee8cc1Swenshuai.xi     BININFO BinInfo;
732*53ee8cc1Swenshuai.xi     MS_BOOL bResult;
733*53ee8cc1Swenshuai.xi     MS_U32 u32GEAddr;
734*53ee8cc1Swenshuai.xi     MS_U8 Data;
735*53ee8cc1Swenshuai.xi     MS_S8 op;
736*53ee8cc1Swenshuai.xi     MS_U32 srcaddr;
737*53ee8cc1Swenshuai.xi     MS_U32 len;
738*53ee8cc1Swenshuai.xi     MS_U32 SizeBy4K;
739*53ee8cc1Swenshuai.xi     MS_U16 u16Counter=0;
740*53ee8cc1Swenshuai.xi     MS_U8 *pU8Data;
741*53ee8cc1Swenshuai.xi #endif
742*53ee8cc1Swenshuai.xi 
743*53ee8cc1Swenshuai.xi #if 0
744*53ee8cc1Swenshuai.xi     if(HAL_DMD_RIU_ReadByte(0x101E3E))
745*53ee8cc1Swenshuai.xi     {
746*53ee8cc1Swenshuai.xi         printf("Warring! Reg[0x101E3E]=%d\n", HAL_DMD_RIU_ReadByte(0x101E3E));
747*53ee8cc1Swenshuai.xi         return FALSE;
748*53ee8cc1Swenshuai.xi     }
749*53ee8cc1Swenshuai.xi #endif
750*53ee8cc1Swenshuai.xi 
751*53ee8cc1Swenshuai.xi   //  MDrv_Sys_DisableWatchDog();
752*53ee8cc1Swenshuai.xi 
753*53ee8cc1Swenshuai.xi 
754*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00,  0x01);        // reset VD_MCU
755*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x01,  0x00);        // disable SRAM
756*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03,  0x50);        // enable "vdmcu51_if"
757*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03,  0x51);        // enable auto-increase
758*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x04,  0x00);        // sram address low byte
759*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x05,  0x00);        // sram address high byte
760*53ee8cc1Swenshuai.xi 
761*53ee8cc1Swenshuai.xi     ////  Load code thru VDMCU_IF ////
762*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf(">Load Code...\n"));
763*53ee8cc1Swenshuai.xi //#ifdef INTERN_DVBT2_LOAD_FW_FROM_CODE_MEMORY
764*53ee8cc1Swenshuai.xi     //for ( i = 0; i < sizeof(INTERN_DVBT2_table); i++)
765*53ee8cc1Swenshuai.xi     //{
766*53ee8cc1Swenshuai.xi     //    HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x0C, INTERN_DVBT2_table[i]); // write data to VD MCU 51 code sram
767*53ee8cc1Swenshuai.xi     //}
768*53ee8cc1Swenshuai.xi     if (sizeof(INTERN_DVBT2_table) < 0x8000)
769*53ee8cc1Swenshuai.xi     {
770*53ee8cc1Swenshuai.xi         printf("----->Bin file Size is not match...\n");
771*53ee8cc1Swenshuai.xi     }
772*53ee8cc1Swenshuai.xi     else
773*53ee8cc1Swenshuai.xi     {
774*53ee8cc1Swenshuai.xi         // load half code to SRAM
775*53ee8cc1Swenshuai.xi         for ( i = 0; i < 0x8000; i++)
776*53ee8cc1Swenshuai.xi         {
777*53ee8cc1Swenshuai.xi             HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x0C, INTERN_DVBT2_table[i]); // write data to VD MCU 51 code sram
778*53ee8cc1Swenshuai.xi         }
779*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBT2(printf(">Load SRAM code done...\n"));
780*53ee8cc1Swenshuai.xi 
781*53ee8cc1Swenshuai.xi 
782*53ee8cc1Swenshuai.xi         if((u32DMD_DVBT2_FW_START_ADDR & 0x5000) != 0x5000)
783*53ee8cc1Swenshuai.xi         {
784*53ee8cc1Swenshuai.xi             for(i=0; i<50; i++)
785*53ee8cc1Swenshuai.xi         {
786*53ee8cc1Swenshuai.xi             printf(">DVB-T2 DRAM Start address is not correct!!\n");
787*53ee8cc1Swenshuai.xi         }
788*53ee8cc1Swenshuai.xi 
789*53ee8cc1Swenshuai.xi             printf(">>> [INTERN_DVBT2_LoadDSPCode]DVBT2_EQ_START_ADDR=0x%x \n", u32DMD_DVBT2_EQ_START_ADDR);
790*53ee8cc1Swenshuai.xi             printf(">>> [INTERN_DVBT2_LoadDSPCode]DVBT2_TDI_START_ADDR=0x%x \n", u32DMD_DVBT2_TDI_START_ADDR);
791*53ee8cc1Swenshuai.xi             printf(">>> [INTERN_DVBT2_LoadDSPCode]DVBT2_DJB_START_ADDR=0x%x \n", u32DMD_DVBT2_DJB_START_ADDR);
792*53ee8cc1Swenshuai.xi             printf(">>> [INTERN_DVBT2_LoadDSPCode]DVBT2_FW_START_ADDR=0x%x \n", u32DMD_DVBT2_FW_START_ADDR);
793*53ee8cc1Swenshuai.xi         }
794*53ee8cc1Swenshuai.xi         else
795*53ee8cc1Swenshuai.xi         {
796*53ee8cc1Swenshuai.xi             // load another half code to SDRAM
797*53ee8cc1Swenshuai.xi             // VA = MsOS_PA2KSEG1(PA); //NonCache
798*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBT2(printf(">>> DVBT2_FW_START_ADDR=0x%lx \n", u32DMD_DVBT2_FW_START_ADDR));
799*53ee8cc1Swenshuai.xi             u32VA_DramCodeAddr = MsOS_PA2KSEG1(u32DMD_DVBT2_FW_START_ADDR);
800*53ee8cc1Swenshuai.xi             memcpy((void*)(MS_VIRT)u32VA_DramCodeAddr, &INTERN_DVBT2_table[0x8000], sizeof(INTERN_DVBT2_table) - 0x8000);
801*53ee8cc1Swenshuai.xi 
802*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBT2(printf(">Load DRAM code done...\n"));
803*53ee8cc1Swenshuai.xi         }
804*53ee8cc1Swenshuai.xi     }
805*53ee8cc1Swenshuai.xi 
806*53ee8cc1Swenshuai.xi //#endif
807*53ee8cc1Swenshuai.xi 
808*53ee8cc1Swenshuai.xi     ////  Content verification ////
809*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf(">Verify Code...\n"));
810*53ee8cc1Swenshuai.xi 
811*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x04, 0x00);         // sram address low byte
812*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x05, 0x00);         // sram address high byte
813*53ee8cc1Swenshuai.xi 
814*53ee8cc1Swenshuai.xi #ifdef INTERN_DVBT2_LOAD_FW_FROM_CODE_MEMORY
815*53ee8cc1Swenshuai.xi     for ( i = 0; i < 0x8000; i++)
816*53ee8cc1Swenshuai.xi     {
817*53ee8cc1Swenshuai.xi         u8data = HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x10);    // read sram data
818*53ee8cc1Swenshuai.xi         if (u8data != INTERN_DVBT2_table[i])
819*53ee8cc1Swenshuai.xi         {
820*53ee8cc1Swenshuai.xi             printf(">fail add = 0x%x\n", i);
821*53ee8cc1Swenshuai.xi             printf(">code = 0x%x\n", INTERN_DVBT2_table[i]);
822*53ee8cc1Swenshuai.xi             printf(">data = 0x%x\n", u8data);
823*53ee8cc1Swenshuai.xi 
824*53ee8cc1Swenshuai.xi             if (fail_cnt++ > 10)
825*53ee8cc1Swenshuai.xi             {
826*53ee8cc1Swenshuai.xi                 printf(">DVB-T2 DSP SRAM Loadcode fail!\n");
827*53ee8cc1Swenshuai.xi                 return false;
828*53ee8cc1Swenshuai.xi             }
829*53ee8cc1Swenshuai.xi         }
830*53ee8cc1Swenshuai.xi     }
831*53ee8cc1Swenshuai.xi #else
832*53ee8cc1Swenshuai.xi     for (i=0;i<=SizeBy4K;i++)
833*53ee8cc1Swenshuai.xi     {
834*53ee8cc1Swenshuai.xi         if(i==SizeBy4K)
835*53ee8cc1Swenshuai.xi             len=BinInfo.B_Len%0x1000;
836*53ee8cc1Swenshuai.xi         else
837*53ee8cc1Swenshuai.xi             len=0x1000;
838*53ee8cc1Swenshuai.xi 
839*53ee8cc1Swenshuai.xi         srcaddr = u32GEAddr+(0x1000*i);
840*53ee8cc1Swenshuai.xi         //printf("\t i = %08LX\n", i);
841*53ee8cc1Swenshuai.xi         //printf("\t len = %08LX\n", len);
842*53ee8cc1Swenshuai.xi         op = 1;
843*53ee8cc1Swenshuai.xi         u16Counter = 0 ;
844*53ee8cc1Swenshuai.xi         //printf("\t (B=0x%bx)(Src=0x%x)Data =",i,srcaddr);
845*53ee8cc1Swenshuai.xi         while(len--)
846*53ee8cc1Swenshuai.xi         {
847*53ee8cc1Swenshuai.xi             u16Counter ++ ;
848*53ee8cc1Swenshuai.xi             //printf("file: %s, line: %d\n", __FILE__, __LINE__);
849*53ee8cc1Swenshuai.xi             //pU8Data = (U8 *)(srcaddr|0x80000000);
850*53ee8cc1Swenshuai.xi             #if OBA2
851*53ee8cc1Swenshuai.xi             pU8Data = (U8 *)(srcaddr);
852*53ee8cc1Swenshuai.xi             #else
853*53ee8cc1Swenshuai.xi             pU8Data = (U8 *)(srcaddr|0x80000000);
854*53ee8cc1Swenshuai.xi             #endif
855*53ee8cc1Swenshuai.xi             Data  = *pU8Data;
856*53ee8cc1Swenshuai.xi 
857*53ee8cc1Swenshuai.xi             #if 0
858*53ee8cc1Swenshuai.xi             if(u16Counter < 0x100)
859*53ee8cc1Swenshuai.xi                 printf("0x%bx,", Data);
860*53ee8cc1Swenshuai.xi             #endif
861*53ee8cc1Swenshuai.xi             u8data = HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x10);    // read sram data
862*53ee8cc1Swenshuai.xi             if (u8data != Data)
863*53ee8cc1Swenshuai.xi             {
864*53ee8cc1Swenshuai.xi                 printf(">fail add = 0x%lx\n", (U32)((i*0x1000)+(0x1000-len)));
865*53ee8cc1Swenshuai.xi                 printf(">code = 0x%x\n", Data);
866*53ee8cc1Swenshuai.xi                 printf(">data = 0x%x\n", u8data);
867*53ee8cc1Swenshuai.xi 
868*53ee8cc1Swenshuai.xi                 if (fail_cnt++ > 10)
869*53ee8cc1Swenshuai.xi                 {
870*53ee8cc1Swenshuai.xi                     printf(">DVB-T DSP Loadcode fail!");
871*53ee8cc1Swenshuai.xi                     return false;
872*53ee8cc1Swenshuai.xi                 }
873*53ee8cc1Swenshuai.xi             }
874*53ee8cc1Swenshuai.xi 
875*53ee8cc1Swenshuai.xi             srcaddr += op;
876*53ee8cc1Swenshuai.xi         }
877*53ee8cc1Swenshuai.xi      //   printf("\n\n\n");
878*53ee8cc1Swenshuai.xi     }
879*53ee8cc1Swenshuai.xi #endif
880*53ee8cc1Swenshuai.xi 
881*53ee8cc1Swenshuai.xi     // add T2 DRAM bufer start address into fixed location
882*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x04,  0x30);        // sram address low byte
883*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x05,  0x00);        // sram address high byte
884*53ee8cc1Swenshuai.xi 
885*53ee8cc1Swenshuai.xi     // write Start address to VD MCU 51 code sram
886*53ee8cc1Swenshuai.xi //    //0x30~0x33
887*53ee8cc1Swenshuai.xi //    HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_DRAM_START_ADDR);
888*53ee8cc1Swenshuai.xi //    HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_DRAM_START_ADDR >> 8));
889*53ee8cc1Swenshuai.xi //    HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_DRAM_START_ADDR >> 16));
890*53ee8cc1Swenshuai.xi //    HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_DRAM_START_ADDR >> 24));
891*53ee8cc1Swenshuai.xi     //0x30~0x33
892*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)u32DMD_DVBT2_EQ_START_ADDR);
893*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_EQ_START_ADDR >> 8));
894*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_EQ_START_ADDR >> 16));
895*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_EQ_START_ADDR >> 24));
896*53ee8cc1Swenshuai.xi     //0x34~0x37
897*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)u32DMD_DVBT2_TDI_START_ADDR);
898*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_TDI_START_ADDR >> 8));
899*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_TDI_START_ADDR >> 16));
900*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_TDI_START_ADDR >> 24));
901*53ee8cc1Swenshuai.xi     //0x38~0x3b
902*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)u32DMD_DVBT2_DJB_START_ADDR);
903*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_DJB_START_ADDR >> 8));
904*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_DJB_START_ADDR >> 16));
905*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_DJB_START_ADDR >> 24));
906*53ee8cc1Swenshuai.xi     //0x3c~0x3f
907*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)u32DMD_DVBT2_FW_START_ADDR);
908*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_FW_START_ADDR >> 8));
909*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_FW_START_ADDR >> 16));
910*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBT2_FW_START_ADDR >> 24));
911*53ee8cc1Swenshuai.xi 
912*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf(">>> [INTERN_DVBT2_LoadDSPCode]DVBT2_EQ_START_ADDR=0x%lx \n", u32DMD_DVBT2_EQ_START_ADDR));
913*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf(">>> [INTERN_DVBT2_LoadDSPCode]DVBT2_TDI_START_ADDR=0x%lx \n", u32DMD_DVBT2_TDI_START_ADDR));
914*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf(">>> [INTERN_DVBT2_LoadDSPCode]DVBT2_DJB_START_ADDR=0x%lx \n", u32DMD_DVBT2_DJB_START_ADDR));
915*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf(">>> [INTERN_DVBT2_LoadDSPCode]DVBT2_FW_START_ADDR=0x%lx \n", u32DMD_DVBT2_FW_START_ADDR));
916*53ee8cc1Swenshuai.xi 
917*53ee8cc1Swenshuai.xi #if 0
918*53ee8cc1Swenshuai.xi 	// DEBUG
919*53ee8cc1Swenshuai.xi //    HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x04, 0x30);         // sram address low byte
920*53ee8cc1Swenshuai.xi //    HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x05, 0x00);         // sram address high byte
921*53ee8cc1Swenshuai.xi 
922*53ee8cc1Swenshuai.xi //    for ( i = 0; i < 16; i++)
923*53ee8cc1Swenshuai.xi //    {
924*53ee8cc1Swenshuai.xi //        u8data = HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x10);    // read sram data
925*53ee8cc1Swenshuai.xi //        printf(">add = 0x%x\t", i);
926*53ee8cc1Swenshuai.xi //        printf(">data = 0x%x\n", u8data);
927*53ee8cc1Swenshuai.xi //	}
928*53ee8cc1Swenshuai.xi 
929*53ee8cc1Swenshuai.xi 	printf(">>> [INTERN_DVBT2_LoadDSPCode]DVBT2_EQ_START_ADDR=0x%lx \n", u32DMD_DVBT2_EQ_START_ADDR);
930*53ee8cc1Swenshuai.xi 	printf(">>> [INTERN_DVBT2_LoadDSPCode]DVBT2_TDI_START_ADDR=0x%lx \n", u32DMD_DVBT2_TDI_START_ADDR);
931*53ee8cc1Swenshuai.xi 	printf(">>> [INTERN_DVBT2_LoadDSPCode]DVBT2_DJB_START_ADDR=0x%lx \n", u32DMD_DVBT2_DJB_START_ADDR);
932*53ee8cc1Swenshuai.xi 	printf(">>> [INTERN_DVBT2_LoadDSPCode]DVBT2_FW_START_ADDR=0x%lx \n", u32DMD_DVBT2_FW_START_ADDR);
933*53ee8cc1Swenshuai.xi #endif
934*53ee8cc1Swenshuai.xi 
935*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x50);     // diable auto-increase
936*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x00);     // disable "vdmcu51_if"
937*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x01, 0x01);     // enable SRAM
938*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x00);     // release VD_MCU
939*53ee8cc1Swenshuai.xi 
940*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf(">DSP Loadcode done."));
941*53ee8cc1Swenshuai.xi     //while(load_data_variable);
942*53ee8cc1Swenshuai.xi 
943*53ee8cc1Swenshuai.xi     return TRUE;
944*53ee8cc1Swenshuai.xi }
945*53ee8cc1Swenshuai.xi 
946*53ee8cc1Swenshuai.xi /***********************************************************************************
947*53ee8cc1Swenshuai.xi   Subject:    DVB-T CLKGEN initialized function
948*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBT2_Power_On_Initialization
949*53ee8cc1Swenshuai.xi   Parmeter:
950*53ee8cc1Swenshuai.xi   Return:     MS_BOOL
951*53ee8cc1Swenshuai.xi   Remark:
952*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBT2_InitClkgen(MS_BOOL bRFAGCTristateEnable)953*53ee8cc1Swenshuai.xi void INTERN_DVBT2_InitClkgen(MS_BOOL bRFAGCTristateEnable)
954*53ee8cc1Swenshuai.xi {
955*53ee8cc1Swenshuai.xi     MS_U8 temp_val;
956*53ee8cc1Swenshuai.xi     MS_U16 u16_temp_val;
957*53ee8cc1Swenshuai.xi 
958*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf("INTERN_DVBT2_InitClkgen\n"));
959*53ee8cc1Swenshuai.xi 
960*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x101e39,0x00);
961*53ee8cc1Swenshuai.xi     //HAL_DMD_RIU_WriteByte(0x112003, (HAL_DMD_RIU_ReadByte(0x112003)&(~(BIT(5)))));      // Release Ana misc resest
962*53ee8cc1Swenshuai.xi     // ----------------------------------------------
963*53ee8cc1Swenshuai.xi     //  start demod CLKGEN setting
964*53ee8cc1Swenshuai.xi     // ----------------------------------------------
965*53ee8cc1Swenshuai.xi     // *** Set register at CLKGEN1
966*53ee8cc1Swenshuai.xi     // enable DMD MCU clock "bit[0] set 0"
967*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0f, 2'b11, 16'h001c);
968*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0f, 2'b11, 16'h001c);
969*53ee8cc1Swenshuai.xi     // CLK_DMDMCU clock setting
970*53ee8cc1Swenshuai.xi     // [0] disable clock
971*53ee8cc1Swenshuai.xi     // [1] invert clock
972*53ee8cc1Swenshuai.xi     // [4:2]
973*53ee8cc1Swenshuai.xi     //         000:170 MHz(MPLL_DIV_BUf)
974*53ee8cc1Swenshuai.xi     //         001:160MHz
975*53ee8cc1Swenshuai.xi     //         010:144MHz
976*53ee8cc1Swenshuai.xi     //         011:123MHz
977*53ee8cc1Swenshuai.xi     //         100:108MHz
978*53ee8cc1Swenshuai.xi     //         101:mem_clcok
979*53ee8cc1Swenshuai.xi     //         110:mem_clock div 2
980*53ee8cc1Swenshuai.xi     //         111:select XTAL
981*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x10331f,0x00);
982*53ee8cc1Swenshuai.xi //    HAL_DMD_RIU_WriteByte(0x10331e,0x1c); // 24MHz
983*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x10331e,0x10); // 108MHz
984*53ee8cc1Swenshuai.xi 
985*53ee8cc1Swenshuai.xi     // set parallet ts clock
986*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h00, 2'b11, 16'h0511);
987*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h00, 2'b11, 16'h0511);
988*53ee8cc1Swenshuai.xi     //HAL_DMD_RIU_WriteByte(0x103301,0x07);//0615
989*53ee8cc1Swenshuai.xi     temp_val=HAL_DMD_RIU_ReadByte(0x103301);
990*53ee8cc1Swenshuai.xi     temp_val|=0x05;
991*53ee8cc1Swenshuai.xi //	temp_val|=0x07;
992*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103301,temp_val);
993*53ee8cc1Swenshuai.xi 
994*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103300,0x10);
995*53ee8cc1Swenshuai.xi 
996*53ee8cc1Swenshuai.xi     // enable DVBTC ts clock
997*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h04, 2'b11, 16'h0000);
998*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h04, 2'b11, 16'h0000);
999*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103309,0x00);
1000*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103308,0x00);
1001*53ee8cc1Swenshuai.xi 
1002*53ee8cc1Swenshuai.xi     // enable dvbc adc clock
1003*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0a, 2'b11, 16'h0000);
1004*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0a, 2'b11, 16'h0000);
1005*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103315,0x00);
1006*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103314,0x00);
1007*53ee8cc1Swenshuai.xi 
1008*53ee8cc1Swenshuai.xi     // [Maxim] enable ADCI clock & ADCQ clock
1009*53ee8cc1Swenshuai.xi     // h0010	h0010	3	0	reg_ckg_dvbtc_adc_i	3	0	4	h1
1010*53ee8cc1Swenshuai.xi     // h0010	h0010	11	8	reg_ckg_dvbtc_adc_q	3	0	4	h1
1011*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h10, 2'b11, 16'h0000);		// enable dvbc adc clock
1012*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h10, 2'b11, 16'h0000);		// enable dvbc adc clock
1013*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103321,0x00);
1014*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103320,0x00);
1015*53ee8cc1Swenshuai.xi 
1016*53ee8cc1Swenshuai.xi     // ----------------------------------------------
1017*53ee8cc1Swenshuai.xi     //  start demod_0 CLKGEN setting
1018*53ee8cc1Swenshuai.xi     // ----------------------------------------------
1019*53ee8cc1Swenshuai.xi 
1020*53ee8cc1Swenshuai.xi     // enable clk_atsc_adcd_sync
1021*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h05, 2'b11, 16'h0000);
1022*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h05, 2'b11, 16'h0000);
1023*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f0b,0x00);
1024*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f0a,0x00);
1025*53ee8cc1Swenshuai.xi 
1026*53ee8cc1Swenshuai.xi     //reg_ckg_dvbt_inner
1027*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f21,0x11);
1028*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f20,0x10);
1029*53ee8cc1Swenshuai.xi 
1030*53ee8cc1Swenshuai.xi     //reg_ckg_dvbt_outer
1031*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f23,0x01);
1032*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f22,0x11);
1033*53ee8cc1Swenshuai.xi 
1034*53ee8cc1Swenshuai.xi     //reg_ckg_acifir
1035*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f25,0x04);
1036*53ee8cc1Swenshuai.xi 
1037*53ee8cc1Swenshuai.xi     //reg_ckg_dvbtm_sram_t1o2x_t22x
1038*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f29,0x00);
1039*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f28,0x00);
1040*53ee8cc1Swenshuai.xi 
1041*53ee8cc1Swenshuai.xi     //reg_ckg_dvbtm_sram_adc_t22x
1042*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f2d,0x00);
1043*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f2c,0x01);
1044*53ee8cc1Swenshuai.xi 
1045*53ee8cc1Swenshuai.xi     //reg_ckg_dvbtm_sram_t12x_t24x
1046*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f2f,0x00);
1047*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f2e,0x00);
1048*53ee8cc1Swenshuai.xi 
1049*53ee8cc1Swenshuai.xi     //reg_ckg_dvbtm_ts_in
1050*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f31,0x04);
1051*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f30,0x00);
1052*53ee8cc1Swenshuai.xi 
1053*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f33,0x3c);
1054*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f32,0x00);
1055*53ee8cc1Swenshuai.xi 
1056*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f35,0x00);
1057*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f34,0x00);
1058*53ee8cc1Swenshuai.xi 
1059*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f37,0x00);
1060*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f36,0x00);
1061*53ee8cc1Swenshuai.xi 
1062*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f3b,0x00);
1063*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f3a,0x00);
1064*53ee8cc1Swenshuai.xi 
1065*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f3d,0x00);
1066*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f3c,0x00);
1067*53ee8cc1Swenshuai.xi 
1068*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f43,0x00);
1069*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f42,0x00);
1070*53ee8cc1Swenshuai.xi 
1071*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f45,0x00);
1072*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f44,0x00);
1073*53ee8cc1Swenshuai.xi 
1074*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fe1,0x00);
1075*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fe0,0x00);
1076*53ee8cc1Swenshuai.xi 
1077*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fe3,0x00);
1078*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fe2,0x00);
1079*53ee8cc1Swenshuai.xi 
1080*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fe5,0x00);
1081*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fe4,0x00);
1082*53ee8cc1Swenshuai.xi 
1083*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fe7,0x00);
1084*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fe6,0x00);
1085*53ee8cc1Swenshuai.xi 
1086*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fe9,0x00);
1087*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fe8,0x00);
1088*53ee8cc1Swenshuai.xi 
1089*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111feb,0xc8);
1090*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fea,0x00);
1091*53ee8cc1Swenshuai.xi 
1092*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fed,0x00);
1093*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fec,0x0c);
1094*53ee8cc1Swenshuai.xi 
1095*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fef,0x00);
1096*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fee,0x00);
1097*53ee8cc1Swenshuai.xi 
1098*53ee8cc1Swenshuai.xi 		// Maserati special
1099*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x152971,0x10);
1100*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x152970,0x01);
1101*53ee8cc1Swenshuai.xi 
1102*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111ff0,0x00);
1103*53ee8cc1Swenshuai.xi 
1104*53ee8cc1Swenshuai.xi     // Mulan special
1105*53ee8cc1Swenshuai.xi     // TEQ CLK for DVBT2
1106*53ee8cc1Swenshuai.xi //    HAL_DMD_RIU_WriteByte(0x111f24,0x00);
1107*53ee8cc1Swenshuai.xi 
1108*53ee8cc1Swenshuai.xi     // SRAM share
1109*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f75,0x00);
1110*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f74,0x00);
1111*53ee8cc1Swenshuai.xi 
1112*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f77,0x00);
1113*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f76,0x00);
1114*53ee8cc1Swenshuai.xi 
1115*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f79,0x00);
1116*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f78,0x00);
1117*53ee8cc1Swenshuai.xi 
1118*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f7b,0x00);
1119*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f7a,0x00);
1120*53ee8cc1Swenshuai.xi 
1121*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f7d,0x00);
1122*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f7c,0x00);
1123*53ee8cc1Swenshuai.xi 
1124*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f7f,0x00);
1125*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f7e,0x00);
1126*53ee8cc1Swenshuai.xi 
1127*53ee8cc1Swenshuai.xi     // 32+4K xdata sram
1128*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x1117e0,(0x21+INTERNAL_DVBT2_PS2XDATA_LEN-1));
1129*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x1117e1,0x21);
1130*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x1117e4,(INTERNAL_DVBT2_PS2XDATA_LEN-2));
1131*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x1117e6,0x11);
1132*53ee8cc1Swenshuai.xi 
1133*53ee8cc1Swenshuai.xi     // SRAM allocation
1134*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111701,0x00);
1135*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111700,0x00);
1136*53ee8cc1Swenshuai.xi 
1137*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111705,0x00);
1138*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111704,0x00);
1139*53ee8cc1Swenshuai.xi 
1140*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111703,0x00);
1141*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111702,0x00);
1142*53ee8cc1Swenshuai.xi 
1143*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111707,(INTERNAL_DVBT2_DRAM_OFFSET-1)>>8);
1144*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111706,(INTERNAL_DVBT2_DRAM_OFFSET-1)&0xff);
1145*53ee8cc1Swenshuai.xi 
1146*53ee8cc1Swenshuai.xi     // SDRAM address offset
1147*53ee8cc1Swenshuai.xi     u16_temp_val = (MS_U16)(u32DMD_DVBT2_FW_START_ADDR>>16);
1148*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x11171b,(MS_U8)(u16_temp_val>>8));
1149*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x11171a,(MS_U8)u16_temp_val);
1150*53ee8cc1Swenshuai.xi 
1151*53ee8cc1Swenshuai.xi     // DRAM allocation
1152*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111709,0x00);
1153*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111708,0x00);
1154*53ee8cc1Swenshuai.xi 
1155*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x11170d,INTERNAL_DVBT2_DRAM_OFFSET>>8);
1156*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x11170c,INTERNAL_DVBT2_DRAM_OFFSET&0xff);
1157*53ee8cc1Swenshuai.xi 
1158*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x11170b,0x00);
1159*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x11170a,0x00);
1160*53ee8cc1Swenshuai.xi 
1161*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x11170f,0xff);
1162*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x11170e,0xff);
1163*53ee8cc1Swenshuai.xi 
1164*53ee8cc1Swenshuai.xi     // DRAM EN
1165*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111718,0x04);
1166*53ee8cc1Swenshuai.xi 
1167*53ee8cc1Swenshuai.xi     // [0]switch dram address mode:
1168*53ee8cc1Swenshuai.xi     // 0: address from dmdmcu51 bank (old mode)
1169*53ee8cc1Swenshuai.xi     // 1: address from dmdmcu51_top bank (new mode)
1170*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x11171c,0x01);
1171*53ee8cc1Swenshuai.xi 
1172*53ee8cc1Swenshuai.xi     // ----------------------------------------------
1173*53ee8cc1Swenshuai.xi     //  start demod CLKGEN setting
1174*53ee8cc1Swenshuai.xi     // ----------------------------------------------
1175*53ee8cc1Swenshuai.xi     //  select DMD MCU
1176*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CHIP>>1)+7'h1c, 2'b10, 16'h0300);
1177*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CHIP>>1)+7'h1c, 2'b10, 16'h0300);
1178*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x101e39,0x03);
1179*53ee8cc1Swenshuai.xi 
1180*53ee8cc1Swenshuai.xi     // stream2miu_en, activate rst_wadr
1181*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_TSP0 >>1) + `REG16_HW_CONFIG8, 2'b11, 16'h0012);
1182*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103c0e,0x01);
1183*53ee8cc1Swenshuai.xi     // stream2miu_en, turn off rst_wadr
1184*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_TSP0 >>1) + `REG16_HW_CONFIG8, 2'b11, 16'h0102);
1185*53ee8cc1Swenshuai.xi 
1186*53ee8cc1Swenshuai.xi }
1187*53ee8cc1Swenshuai.xi 
1188*53ee8cc1Swenshuai.xi /***********************************************************************************
1189*53ee8cc1Swenshuai.xi   Subject:    Power on initialized function
1190*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBT2_Power_On_Initialization
1191*53ee8cc1Swenshuai.xi   Parmeter:
1192*53ee8cc1Swenshuai.xi   Return:     MS_BOOL
1193*53ee8cc1Swenshuai.xi   Remark:
1194*53ee8cc1Swenshuai.xi ************************************************************************************/
1195*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_Power_On_Initialization(MS_BOOL bRFAGCTristateEnable,MS_U8 u8ADCIQMode,MS_U8 u8PadSel,MS_BOOL bPGAEnable,MS_U8 u8PGAGain,const MS_U8 * u8DMD_DVBT2_DSPRegInitExt,MS_U8 u8DMD_DVBT2_DSPRegInitSize)1196*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Power_On_Initialization(MS_BOOL bRFAGCTristateEnable, MS_U8 u8ADCIQMode, MS_U8 u8PadSel, MS_BOOL bPGAEnable, MS_U8 u8PGAGain, const MS_U8 *u8DMD_DVBT2_DSPRegInitExt, MS_U8 u8DMD_DVBT2_DSPRegInitSize)
1197*53ee8cc1Swenshuai.xi {
1198*53ee8cc1Swenshuai.xi     MS_U16            status = true;
1199*53ee8cc1Swenshuai.xi 
1200*53ee8cc1Swenshuai.xi //    MS_U8 temp_val;
1201*53ee8cc1Swenshuai.xi     //MS_U8   cData = 0;
1202*53ee8cc1Swenshuai.xi     //U8            cal_done;
1203*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf("INTERN_DVBT2_Power_On_Initialization\n"));
1204*53ee8cc1Swenshuai.xi 
1205*53ee8cc1Swenshuai.xi #if defined(PWS_ENABLE)
1206*53ee8cc1Swenshuai.xi     Mapi_PWS_Stop_VDMCU();
1207*53ee8cc1Swenshuai.xi #endif
1208*53ee8cc1Swenshuai.xi // No definition for Mulan
1209*53ee8cc1Swenshuai.xi #if 0
1210*53ee8cc1Swenshuai.xi     // Global demod reset. To fix DVBS -> DVBT2 or DVBS blind scan -> DVBT2 unlock issue.
1211*53ee8cc1Swenshuai.xi     temp_val=HAL_DMD_RIU_ReadByte(0x101e3a);
1212*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x101e3a,temp_val|0x02);
1213*53ee8cc1Swenshuai.xi 
1214*53ee8cc1Swenshuai.xi     MsOS_DelayTask(1);
1215*53ee8cc1Swenshuai.xi 
1216*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x101e3a,temp_val&(~0x02));
1217*53ee8cc1Swenshuai.xi #endif
1218*53ee8cc1Swenshuai.xi 
1219*53ee8cc1Swenshuai.xi     INTERN_DVBT2_InitClkgen(bRFAGCTristateEnable);
1220*53ee8cc1Swenshuai.xi     HAL_DMD_ADC_IQ_Switch(u8ADCIQMode, u8PadSel, bPGAEnable, u8PGAGain);
1221*53ee8cc1Swenshuai.xi     //// Firmware download //////////
1222*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf("INTERN_DVBT2 Load DSP...\n"));
1223*53ee8cc1Swenshuai.xi     //MsOS_DelayTask(100);
1224*53ee8cc1Swenshuai.xi 
1225*53ee8cc1Swenshuai.xi     //if (HAL_DMD_RIU_ReadByte(0x101E3E) != 0x02) // DVBT = BIT1 -> 0x02
1226*53ee8cc1Swenshuai.xi     {
1227*53ee8cc1Swenshuai.xi         if (INTERN_DVBT2_LoadDSPCode() == FALSE)
1228*53ee8cc1Swenshuai.xi         {
1229*53ee8cc1Swenshuai.xi             printf("DVB-T2 Load DSP Code Fail\n");
1230*53ee8cc1Swenshuai.xi             return FALSE;
1231*53ee8cc1Swenshuai.xi         }
1232*53ee8cc1Swenshuai.xi         else
1233*53ee8cc1Swenshuai.xi         {
1234*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBT2(printf("DVB-T2 Load DSP Code OK\n"));
1235*53ee8cc1Swenshuai.xi         }
1236*53ee8cc1Swenshuai.xi     }
1237*53ee8cc1Swenshuai.xi 
1238*53ee8cc1Swenshuai.xi 
1239*53ee8cc1Swenshuai.xi     //// MCU Reset //////////
1240*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf("INTERN_DVBT2 Reset...\n"));
1241*53ee8cc1Swenshuai.xi     if (INTERN_DVBT2_Reset() == FALSE)
1242*53ee8cc1Swenshuai.xi     {
1243*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBT2(printf("Fail\n"));
1244*53ee8cc1Swenshuai.xi         return FALSE;
1245*53ee8cc1Swenshuai.xi     }
1246*53ee8cc1Swenshuai.xi     else
1247*53ee8cc1Swenshuai.xi     {
1248*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBT2(printf("OK\n"));
1249*53ee8cc1Swenshuai.xi     }
1250*53ee8cc1Swenshuai.xi 
1251*53ee8cc1Swenshuai.xi     // SRAM setting, DVB-T use it.
1252*53ee8cc1Swenshuai.xi     // 0x2204, Bit0, 0:DVB-T use, 1: VIF use
1253*53ee8cc1Swenshuai.xi     //MDrv_SYS_DMD_VD_MBX_ReadReg(0x2204,&cData);
1254*53ee8cc1Swenshuai.xi     //MDrv_SYS_DMD_VD_MBX_WriteReg(0x2204, cData&0xFE);
1255*53ee8cc1Swenshuai.xi 
1256*53ee8cc1Swenshuai.xi     status &= INTERN_DVBT2_DSPReg_Init(u8DMD_DVBT2_DSPRegInitExt, u8DMD_DVBT2_DSPRegInitSize);
1257*53ee8cc1Swenshuai.xi     return status;
1258*53ee8cc1Swenshuai.xi }
1259*53ee8cc1Swenshuai.xi 
1260*53ee8cc1Swenshuai.xi /************************************************************************************************
1261*53ee8cc1Swenshuai.xi   Subject:    Driving control
1262*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBT2_Driving_Control
1263*53ee8cc1Swenshuai.xi   Parmeter:   bInversionEnable : TRUE For High
1264*53ee8cc1Swenshuai.xi   Return:      void
1265*53ee8cc1Swenshuai.xi   Remark:
1266*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT2_Driving_Control(MS_BOOL bEnable)1267*53ee8cc1Swenshuai.xi void INTERN_DVBT2_Driving_Control(MS_BOOL bEnable)
1268*53ee8cc1Swenshuai.xi {
1269*53ee8cc1Swenshuai.xi     MS_U8    u8Temp;
1270*53ee8cc1Swenshuai.xi 
1271*53ee8cc1Swenshuai.xi     u8Temp = HAL_DMD_RIU_ReadByte(0x101E10);
1272*53ee8cc1Swenshuai.xi 
1273*53ee8cc1Swenshuai.xi     if (bEnable)
1274*53ee8cc1Swenshuai.xi     {
1275*53ee8cc1Swenshuai.xi        u8Temp = u8Temp | 0x01; //bit0: clk, bit1~8:data , bit9: sync, bit10:valid
1276*53ee8cc1Swenshuai.xi     }
1277*53ee8cc1Swenshuai.xi     else
1278*53ee8cc1Swenshuai.xi     {
1279*53ee8cc1Swenshuai.xi        u8Temp = u8Temp & (~0x01);
1280*53ee8cc1Swenshuai.xi     }
1281*53ee8cc1Swenshuai.xi 
1282*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf("---> INTERN_DVBT2_Driving_Control(Bit0) = 0x%x \n",u8Temp));
1283*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x101E10, u8Temp);
1284*53ee8cc1Swenshuai.xi }
1285*53ee8cc1Swenshuai.xi /************************************************************************************************
1286*53ee8cc1Swenshuai.xi   Subject:    Clk Inversion control
1287*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBT2_Clk_Inversion_Control
1288*53ee8cc1Swenshuai.xi   Parmeter:   bInversionEnable : TRUE For Inversion Action
1289*53ee8cc1Swenshuai.xi   Return:      void
1290*53ee8cc1Swenshuai.xi   Remark:
1291*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT2_Clk_Inversion_Control(MS_BOOL bInversionEnable)1292*53ee8cc1Swenshuai.xi void INTERN_DVBT2_Clk_Inversion_Control(MS_BOOL bInversionEnable)
1293*53ee8cc1Swenshuai.xi {
1294*53ee8cc1Swenshuai.xi     MS_U8   u8Temp;
1295*53ee8cc1Swenshuai.xi 
1296*53ee8cc1Swenshuai.xi     u8Temp = HAL_DMD_RIU_ReadByte(0x103301);
1297*53ee8cc1Swenshuai.xi 
1298*53ee8cc1Swenshuai.xi     if (bInversionEnable)
1299*53ee8cc1Swenshuai.xi     {
1300*53ee8cc1Swenshuai.xi        u8Temp = u8Temp | 0x02; //bit 9: clk inv
1301*53ee8cc1Swenshuai.xi     }
1302*53ee8cc1Swenshuai.xi     else
1303*53ee8cc1Swenshuai.xi     {
1304*53ee8cc1Swenshuai.xi        u8Temp = u8Temp & (~0x02);
1305*53ee8cc1Swenshuai.xi     }
1306*53ee8cc1Swenshuai.xi 
1307*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf("---> Inversion(Bit9) = 0x%x \n",u8Temp));
1308*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103301, u8Temp);
1309*53ee8cc1Swenshuai.xi }
1310*53ee8cc1Swenshuai.xi /************************************************************************************************
1311*53ee8cc1Swenshuai.xi   Subject:    Transport stream serial/parallel control
1312*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBT2_Serial_Control
1313*53ee8cc1Swenshuai.xi   Parmeter:   bEnable : TRUE For serial
1314*53ee8cc1Swenshuai.xi   Return:     MS_BOOL :
1315*53ee8cc1Swenshuai.xi   Remark:
1316*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT2_Serial_Control(MS_BOOL bEnable,MS_U8 u8TSClk)1317*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Serial_Control(MS_BOOL bEnable, MS_U8 u8TSClk)
1318*53ee8cc1Swenshuai.xi {
1319*53ee8cc1Swenshuai.xi     MS_U8   status = true;
1320*53ee8cc1Swenshuai.xi     MS_U8   temp_val;
1321*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf(" @INTERN_DVBT2_ts... u8TSClk=%d\n",u8TSClk));
1322*53ee8cc1Swenshuai.xi 
1323*53ee8cc1Swenshuai.xi     if (u8TSClk == 0xFF) u8TSClk=0x13;
1324*53ee8cc1Swenshuai.xi     if (bEnable)    //Serial mode for TS pad
1325*53ee8cc1Swenshuai.xi     {
1326*53ee8cc1Swenshuai.xi         // serial
1327*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103308, 0x01);   // serial mode: 0x0401
1328*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103309, 0x04);   // reg_ckg_dvbtc_ts@0x04
1329*53ee8cc1Swenshuai.xi 
1330*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103300, 0x00);   // serial mode 0x0400
1331*53ee8cc1Swenshuai.xi #if(INTERN_DVBT2_TS_SERIAL_INVERSION == 0)
1332*53ee8cc1Swenshuai.xi //        HAL_DMD_RIU_WriteByte(0x103301, 0x04);   // reg_ckg_dvbtmk_ts_out_mode@0x00
1333*53ee8cc1Swenshuai.xi 
1334*53ee8cc1Swenshuai.xi     temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1335*53ee8cc1Swenshuai.xi     temp_val|=0x04;
1336*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1337*53ee8cc1Swenshuai.xi #else
1338*53ee8cc1Swenshuai.xi //        HAL_DMD_RIU_WriteByte(0x103301, 0x07);   // reg_ckg_dvbtmk_ts_out_mode@0x00
1339*53ee8cc1Swenshuai.xi     temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1340*53ee8cc1Swenshuai.xi     temp_val|=0x07;
1341*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1342*53ee8cc1Swenshuai.xi #endif
1343*53ee8cc1Swenshuai.xi         //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)&0xEF);   // PAD_TS1 is used as output
1344*53ee8cc1Swenshuai.xi         //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)&0xE3);   // PAD_TS1 Disable TS CLK PAD
1345*53ee8cc1Swenshuai.xi     }
1346*53ee8cc1Swenshuai.xi     else
1347*53ee8cc1Swenshuai.xi     {
1348*53ee8cc1Swenshuai.xi         //parallel
1349*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103308, 0x01);   // parallel mode:0x0001
1350*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103309, 0x00);   // reg_ckg_dvbtc_ts@0x04
1351*53ee8cc1Swenshuai.xi 
1352*53ee8cc1Swenshuai.xi         //HAL_DMD_RIU_WriteByte(0x103300, 0x11);   // parallel mode: 0x0511 => ts_clk=288/(2*(0x11+1))=8MHz
1353*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103300, u8TSClk);   // parallel mode: 0x0513 => ts_clk=288/(2*(0x16+1))=6.26MHz //@@++--
1354*53ee8cc1Swenshuai.xi #if(INTERN_DVBT2_TS_PARALLEL_INVERSION == 0)
1355*53ee8cc1Swenshuai.xi //        HAL_DMD_RIU_WriteByte(0x103301, 0x05);   // reg_ckg_dvbtmk_ts_out_mode@0x00
1356*53ee8cc1Swenshuai.xi     temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1357*53ee8cc1Swenshuai.xi     temp_val|=0x05;
1358*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1359*53ee8cc1Swenshuai.xi #else
1360*53ee8cc1Swenshuai.xi //        HAL_DMD_RIU_WriteByte(0x103301, 0x07);   // reg_ckg_dvbtmk_ts_out_mode@0x00
1361*53ee8cc1Swenshuai.xi     temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1362*53ee8cc1Swenshuai.xi     temp_val|=0x07;
1363*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1364*53ee8cc1Swenshuai.xi #endif
1365*53ee8cc1Swenshuai.xi 
1366*53ee8cc1Swenshuai.xi         //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)|0x10);   // PAD_TS1 is used as output
1367*53ee8cc1Swenshuai.xi         //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, (HAL_DMD_RIU_ReadByte(0x101EAF)&0xC0)|0x11);   // PAD_TS1 enable TS clk pad
1368*53ee8cc1Swenshuai.xi     }
1369*53ee8cc1Swenshuai.xi 
1370*53ee8cc1Swenshuai.xi     //DBG_INTERN_DVBT2(printf("---> Inversion(Bit5) = 0x%x \n",gsCmdPacket.param[1] ));
1371*53ee8cc1Swenshuai.xi 
1372*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Driving_Control(INTERN_DVBT2_DTV_DRIVING_LEVEL);
1373*53ee8cc1Swenshuai.xi     return status;
1374*53ee8cc1Swenshuai.xi }
1375*53ee8cc1Swenshuai.xi 
1376*53ee8cc1Swenshuai.xi /************************************************************************************************
1377*53ee8cc1Swenshuai.xi   Subject:    TS1 output control
1378*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBT2_PAD_TS1_Enable
1379*53ee8cc1Swenshuai.xi   Parmeter:   flag : TRUE For Turn on TS1, FALSE For Turn off TS1
1380*53ee8cc1Swenshuai.xi   Return:     void
1381*53ee8cc1Swenshuai.xi   Remark:
1382*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT2_PAD_TS1_Enable(MS_BOOL flag)1383*53ee8cc1Swenshuai.xi void INTERN_DVBT2_PAD_TS1_Enable(MS_BOOL flag)
1384*53ee8cc1Swenshuai.xi {
1385*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf(" @INTERN_DVBT2_TS1_Enable... \n"));
1386*53ee8cc1Swenshuai.xi 
1387*53ee8cc1Swenshuai.xi     if(flag) // PAD_TS1 Enable TS CLK PAD
1388*53ee8cc1Swenshuai.xi     {
1389*53ee8cc1Swenshuai.xi         //printf("=== TS1_Enable ===\n");
1390*53ee8cc1Swenshuai.xi         //HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)|0x10);   //For T3
1391*53ee8cc1Swenshuai.xi         //HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)|0x18);   //For T4
1392*53ee8cc1Swenshuai.xi         //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)|0x11);   //For T8
1393*53ee8cc1Swenshuai.xi     }
1394*53ee8cc1Swenshuai.xi     else // PAD_TS1 Disable TS CLK PAD
1395*53ee8cc1Swenshuai.xi     {
1396*53ee8cc1Swenshuai.xi         //printf("=== TS1_Disable ===\n");
1397*53ee8cc1Swenshuai.xi         //HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)&0xEF);   //For T3
1398*53ee8cc1Swenshuai.xi         //HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)&0xE3);   //For T4
1399*53ee8cc1Swenshuai.xi         //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)&0xC0);   //For T8
1400*53ee8cc1Swenshuai.xi     }
1401*53ee8cc1Swenshuai.xi }
1402*53ee8cc1Swenshuai.xi 
1403*53ee8cc1Swenshuai.xi /************************************************************************************************
1404*53ee8cc1Swenshuai.xi   Subject:    channel change config
1405*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBT2_Config
1406*53ee8cc1Swenshuai.xi   Parmeter:   BW: bandwidth
1407*53ee8cc1Swenshuai.xi   Return:     MS_BOOL :
1408*53ee8cc1Swenshuai.xi   Remark:
1409*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT2_Config(DMD_DVBT2_RF_CHANNEL_BANDWIDTH BW,MS_BOOL bSerialTS,MS_U8 u8TSClk,MS_U32 u32IFFreq,MS_U8 u8PlpID)1410*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Config(DMD_DVBT2_RF_CHANNEL_BANDWIDTH BW, MS_BOOL bSerialTS, MS_U8 u8TSClk, MS_U32 u32IFFreq, MS_U8 u8PlpID)
1411*53ee8cc1Swenshuai.xi {
1412*53ee8cc1Swenshuai.xi     MS_U8   bandwidth;
1413*53ee8cc1Swenshuai.xi     MS_U8   status = true;
1414*53ee8cc1Swenshuai.xi     //MS_U8   temp_val;
1415*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf(" @INTERN_DVBT2_config %d %d %d %ld %d\n", BW, bSerialTS, u8TSClk, u32IFFreq, u8PlpID));
1416*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2_TIME(printf("INTERN_DVBT2_Config, t = %ld\n",MsOS_GetSystemTime()));
1417*53ee8cc1Swenshuai.xi 
1418*53ee8cc1Swenshuai.xi     if (u8TSClk == 0xFF) u8TSClk=0x13;
1419*53ee8cc1Swenshuai.xi     switch(BW)
1420*53ee8cc1Swenshuai.xi     {
1421*53ee8cc1Swenshuai.xi         case E_DMD_T2_RF_BAND_5MHz:
1422*53ee8cc1Swenshuai.xi             bandwidth = 1;
1423*53ee8cc1Swenshuai.xi             break;
1424*53ee8cc1Swenshuai.xi         case E_DMD_T2_RF_BAND_6MHz:
1425*53ee8cc1Swenshuai.xi             bandwidth = 2;
1426*53ee8cc1Swenshuai.xi             break;
1427*53ee8cc1Swenshuai.xi         case E_DMD_T2_RF_BAND_7MHz:
1428*53ee8cc1Swenshuai.xi             bandwidth = 3;
1429*53ee8cc1Swenshuai.xi             break;
1430*53ee8cc1Swenshuai.xi         case E_DMD_T2_RF_BAND_10MHz:
1431*53ee8cc1Swenshuai.xi             bandwidth = 5;
1432*53ee8cc1Swenshuai.xi             break;
1433*53ee8cc1Swenshuai.xi         case E_DMD_T2_RF_BAND_1p7MHz:
1434*53ee8cc1Swenshuai.xi             bandwidth = 0;
1435*53ee8cc1Swenshuai.xi         break;
1436*53ee8cc1Swenshuai.xi         case E_DMD_T2_RF_BAND_8MHz:
1437*53ee8cc1Swenshuai.xi         default:
1438*53ee8cc1Swenshuai.xi             bandwidth = 4;
1439*53ee8cc1Swenshuai.xi             break;
1440*53ee8cc1Swenshuai.xi     }
1441*53ee8cc1Swenshuai.xi 
1442*53ee8cc1Swenshuai.xi     status &= INTERN_DVBT2_Reset();
1443*53ee8cc1Swenshuai.xi 
1444*53ee8cc1Swenshuai.xi     // BW mode
1445*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_T2_BW, BW);
1446*53ee8cc1Swenshuai.xi     // TS mode
1447*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_T2_TS_SERIAL, bSerialTS? 0x01:0x00);
1448*53ee8cc1Swenshuai.xi     // FC
1449*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_T2_FC_L, u32IFFreq&0xff);
1450*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_T2_FC_H, (u32IFFreq>>8)&0xff);
1451*53ee8cc1Swenshuai.xi     // PLP_ID
1452*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_T2_PLP_ID, u8PlpID);
1453*53ee8cc1Swenshuai.xi 
1454*53ee8cc1Swenshuai.xi /*
1455*53ee8cc1Swenshuai.xi     if(bSerialTS)
1456*53ee8cc1Swenshuai.xi     {
1457*53ee8cc1Swenshuai.xi         // serial
1458*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103308, 0x01);   // parallel mode:0x0001 / serial mode: 0x0401
1459*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103309, 0x04);   // reg_ckg_dvbtc_ts@0x04
1460*53ee8cc1Swenshuai.xi 
1461*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103300, 0x00);   // parallel mode: 0x0511 /serial mode 0x0400
1462*53ee8cc1Swenshuai.xi #if(INTERN_DVBT2_TS_SERIAL_INVERSION == 0)
1463*53ee8cc1Swenshuai.xi //        HAL_DMD_RIU_WriteByte(0x103301, 0x04);   // reg_ckg_dvbtmk_ts_out_mode@0x00
1464*53ee8cc1Swenshuai.xi     temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1465*53ee8cc1Swenshuai.xi     temp_val|=0x04;
1466*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1467*53ee8cc1Swenshuai.xi #else
1468*53ee8cc1Swenshuai.xi //        HAL_DMD_RIU_WriteByte(0x103301, 0x07);   // reg_ckg_dvbtmk_ts_out_mode@0x00
1469*53ee8cc1Swenshuai.xi     temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1470*53ee8cc1Swenshuai.xi     temp_val|=0x07;
1471*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1472*53ee8cc1Swenshuai.xi #endif
1473*53ee8cc1Swenshuai.xi     }
1474*53ee8cc1Swenshuai.xi     else
1475*53ee8cc1Swenshuai.xi     {
1476*53ee8cc1Swenshuai.xi         //parallel
1477*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103308, 0x01);   // parallel mode:0x0001 / serial mode: 0x0401
1478*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103309, 0x00);   // reg_ckg_dvbtc_ts@0x04
1479*53ee8cc1Swenshuai.xi 
1480*53ee8cc1Swenshuai.xi         //HAL_DMD_RIU_WriteByte(0x103300, 0x11);   // parallel mode: 0x0511 => ts_clk=288/(2*(0x11+1))=8MHz
1481*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103300, u8TSClk);  // parallel mode: 0x0513 => ts_clk=288/(2*(0x16+1))=6.26MHz //@@++--
1482*53ee8cc1Swenshuai.xi #if(INTERN_DVBT2_TS_PARALLEL_INVERSION == 0)
1483*53ee8cc1Swenshuai.xi //        HAL_DMD_RIU_WriteByte(0x103301, 0x05);   // reg_ckg_dvbtmk_ts_out_mode@0x00
1484*53ee8cc1Swenshuai.xi     temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1485*53ee8cc1Swenshuai.xi     temp_val|=0x05;
1486*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1487*53ee8cc1Swenshuai.xi #else
1488*53ee8cc1Swenshuai.xi //        HAL_DMD_RIU_WriteByte(0x103301, 0x07);   // reg_ckg_dvbtmk_ts_out_mode@0x00
1489*53ee8cc1Swenshuai.xi     temp_val=HAL_DMD_RIU_ReadByte(0x103301);
1490*53ee8cc1Swenshuai.xi     temp_val|=0x07;
1491*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103301,temp_val);
1492*53ee8cc1Swenshuai.xi #endif
1493*53ee8cc1Swenshuai.xi     }
1494*53ee8cc1Swenshuai.xi */
1495*53ee8cc1Swenshuai.xi     return status;
1496*53ee8cc1Swenshuai.xi }
1497*53ee8cc1Swenshuai.xi /************************************************************************************************
1498*53ee8cc1Swenshuai.xi   Subject:    enable hw to lock channel
1499*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBT2_Active
1500*53ee8cc1Swenshuai.xi   Parmeter:   bEnable
1501*53ee8cc1Swenshuai.xi   Return:     MS_BOOL
1502*53ee8cc1Swenshuai.xi   Remark:
1503*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT2_Active(MS_BOOL bEnable)1504*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Active(MS_BOOL bEnable)
1505*53ee8cc1Swenshuai.xi {
1506*53ee8cc1Swenshuai.xi     MS_U8   status = true;
1507*53ee8cc1Swenshuai.xi 
1508*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf(" @INTERN_DVBT2_active\n"));
1509*53ee8cc1Swenshuai.xi 
1510*53ee8cc1Swenshuai.xi     //// INTERN_DVBT2 Finite State Machine on/off //////////
1511*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(MBRegBase + (0x0e)*2, 0x01);   // FSM_EN
1512*53ee8cc1Swenshuai.xi 
1513*53ee8cc1Swenshuai.xi //    INTERN_DVBT2_SignalQualityReset();
1514*53ee8cc1Swenshuai.xi     return status;
1515*53ee8cc1Swenshuai.xi }
1516*53ee8cc1Swenshuai.xi /************************************************************************************************
1517*53ee8cc1Swenshuai.xi   Subject:    Return lock status
1518*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBT2_Lock
1519*53ee8cc1Swenshuai.xi   Parmeter:   eStatus :
1520*53ee8cc1Swenshuai.xi   Return:     MS_BOOL
1521*53ee8cc1Swenshuai.xi   Remark:
1522*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBT2_Lock(MS_U16 u16DMD_DVBT2_P1_Timeout,MS_U16 u16DMD_DVBT2_FEC_Timeout)1523*53ee8cc1Swenshuai.xi DMD_T2_LOCK_STATUS INTERN_DVBT2_Lock(MS_U16 u16DMD_DVBT2_P1_Timeout, MS_U16 u16DMD_DVBT2_FEC_Timeout)
1524*53ee8cc1Swenshuai.xi {
1525*53ee8cc1Swenshuai.xi //    float fBER=0.0f;
1526*53ee8cc1Swenshuai.xi 
1527*53ee8cc1Swenshuai.xi     if (INTERN_DVBT2_GetLock(E_DMD_DVBT2_FEC_LOCK))
1528*53ee8cc1Swenshuai.xi     {
1529*53ee8cc1Swenshuai.xi #if 0
1530*53ee8cc1Swenshuai.xi         // copy from msb1240 >>>>>
1531*53ee8cc1Swenshuai.xi         if(INTERN_DVBT2_GetPostLdpcBer(&fBER) == TRUE)
1532*53ee8cc1Swenshuai.xi         {
1533*53ee8cc1Swenshuai.xi             if ((fBerFilteredDVBT2 <= 0.0) || ((fBerFilteredDVBT2/fBER) > 30.0 || (fBerFilteredDVBT2/fBER) < 0.03))
1534*53ee8cc1Swenshuai.xi                 fBerFilteredDVBT2 = fBER;
1535*53ee8cc1Swenshuai.xi             else
1536*53ee8cc1Swenshuai.xi                 fBerFilteredDVBT2 = 0.9f*fBerFilteredDVBT2+0.1f*fBER;
1537*53ee8cc1Swenshuai.xi         }
1538*53ee8cc1Swenshuai.xi         // <<<<< copy from msb1240
1539*53ee8cc1Swenshuai.xi #endif
1540*53ee8cc1Swenshuai.xi 
1541*53ee8cc1Swenshuai.xi         if (bFECLock ==  FALSE)
1542*53ee8cc1Swenshuai.xi         {
1543*53ee8cc1Swenshuai.xi             u32FecFirstLockTime = MsOS_GetSystemTime();
1544*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBT2(printf("++++++++[utopia]dvbt2 lock\n"));
1545*53ee8cc1Swenshuai.xi         }
1546*53ee8cc1Swenshuai.xi 
1547*53ee8cc1Swenshuai.xi #if (AUTO_TS_DATA_RATE)
1548*53ee8cc1Swenshuai.xi             INTERN_DVBT2_ConfigAdaptiveTsDivNum();
1549*53ee8cc1Swenshuai.xi #endif
1550*53ee8cc1Swenshuai.xi 
1551*53ee8cc1Swenshuai.xi #if 0
1552*53ee8cc1Swenshuai.xi         if(INTERN_DVBT2_GetPostLdpcBer(&fBER) == TRUE)
1553*53ee8cc1Swenshuai.xi         {
1554*53ee8cc1Swenshuai.xi             if((fBER > 1.0E-8) && (fBER < 1.0E-1))
1555*53ee8cc1Swenshuai.xi             {
1556*53ee8cc1Swenshuai.xi                 if(fLDPCBerFiltered <= 0.0)
1557*53ee8cc1Swenshuai.xi                     fLDPCBerFiltered = fBER;
1558*53ee8cc1Swenshuai.xi                 else
1559*53ee8cc1Swenshuai.xi                     fLDPCBerFiltered = 0.9f*fLDPCBerFiltered+0.1f*fBER;
1560*53ee8cc1Swenshuai.xi             }
1561*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBT2(printf("[dvbt2]f_ber=%8.3e, g_ldpc_ber=%8.3e\n",fBER,fLDPCBerFiltered));
1562*53ee8cc1Swenshuai.xi         }
1563*53ee8cc1Swenshuai.xi #endif
1564*53ee8cc1Swenshuai.xi         u32FecLastLockTime = MsOS_GetSystemTime();
1565*53ee8cc1Swenshuai.xi         bFECLock = TRUE;
1566*53ee8cc1Swenshuai.xi         return E_DMD_T2_LOCK;
1567*53ee8cc1Swenshuai.xi     }
1568*53ee8cc1Swenshuai.xi     else
1569*53ee8cc1Swenshuai.xi     {
1570*53ee8cc1Swenshuai.xi #if 0
1571*53ee8cc1Swenshuai.xi         INTERN_DVBT2_SignalQualityReset();
1572*53ee8cc1Swenshuai.xi #endif
1573*53ee8cc1Swenshuai.xi         if (bFECLock == TRUE)
1574*53ee8cc1Swenshuai.xi         {
1575*53ee8cc1Swenshuai.xi             if ((MsOS_GetSystemTime() - u32FecLastLockTime) < 1000)
1576*53ee8cc1Swenshuai.xi             {
1577*53ee8cc1Swenshuai.xi                 return E_DMD_T2_LOCK;
1578*53ee8cc1Swenshuai.xi             }
1579*53ee8cc1Swenshuai.xi         }
1580*53ee8cc1Swenshuai.xi         bFECLock = FALSE;
1581*53ee8cc1Swenshuai.xi     }
1582*53ee8cc1Swenshuai.xi /*
1583*53ee8cc1Swenshuai.xi #ifdef CHIP_KRITI
1584*53ee8cc1Swenshuai.xi     if (INTERN_DVBT2_GetLock(E_DMD_DVBT2_NO_CHANNEL))
1585*53ee8cc1Swenshuai.xi     {
1586*53ee8cc1Swenshuai.xi     //	DBG_INTERN_DVBT2(printf("==> INTERN_DVBT2_Lock -- E_DMD_DVBT2_NO_CHANNEL \n"););
1587*53ee8cc1Swenshuai.xi         return E_DMD_T2_UNLOCK;
1588*53ee8cc1Swenshuai.xi     }
1589*53ee8cc1Swenshuai.xi #endif
1590*53ee8cc1Swenshuai.xi */
1591*53ee8cc1Swenshuai.xi     if(!bP1Lock)
1592*53ee8cc1Swenshuai.xi     {
1593*53ee8cc1Swenshuai.xi         if (INTERN_DVBT2_GetLock(E_DMD_DVBT2_P1_EVER_LOCK))
1594*53ee8cc1Swenshuai.xi         {
1595*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBT2(printf("==> INTERN_DVBT2_Lock -- P1Lock \n"));
1596*53ee8cc1Swenshuai.xi             bP1Lock = TRUE;
1597*53ee8cc1Swenshuai.xi         }
1598*53ee8cc1Swenshuai.xi     }
1599*53ee8cc1Swenshuai.xi     if(bP1Lock)
1600*53ee8cc1Swenshuai.xi     {
1601*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBT2(printf("P1Lock %ld\n",MsOS_GetSystemTime()));
1602*53ee8cc1Swenshuai.xi         if(MsOS_Timer_DiffTimeFromNow(u32ChkScanTimeStart) < u16DMD_DVBT2_FEC_Timeout)
1603*53ee8cc1Swenshuai.xi         {
1604*53ee8cc1Swenshuai.xi             return E_DMD_T2_CHECKING;
1605*53ee8cc1Swenshuai.xi         }
1606*53ee8cc1Swenshuai.xi     }
1607*53ee8cc1Swenshuai.xi     else
1608*53ee8cc1Swenshuai.xi     {
1609*53ee8cc1Swenshuai.xi         if(MsOS_Timer_DiffTimeFromNow(u32ChkScanTimeStart) < u16DMD_DVBT2_P1_Timeout)
1610*53ee8cc1Swenshuai.xi         {
1611*53ee8cc1Swenshuai.xi             return E_DMD_T2_CHECKING;
1612*53ee8cc1Swenshuai.xi         }
1613*53ee8cc1Swenshuai.xi     }
1614*53ee8cc1Swenshuai.xi     return E_DMD_T2_UNLOCK;
1615*53ee8cc1Swenshuai.xi 
1616*53ee8cc1Swenshuai.xi }
1617*53ee8cc1Swenshuai.xi 
1618*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_GetLock(DMD_DVBT2_GETLOCK_TYPE eStatus)1619*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetLock(DMD_DVBT2_GETLOCK_TYPE eStatus)
1620*53ee8cc1Swenshuai.xi {
1621*53ee8cc1Swenshuai.xi     MS_U16 u16Address = 0;
1622*53ee8cc1Swenshuai.xi     MS_U8 cData = 0;
1623*53ee8cc1Swenshuai.xi     MS_U8 cBitMask = 0;
1624*53ee8cc1Swenshuai.xi     MS_U8 use_dsp_reg = 0;
1625*53ee8cc1Swenshuai.xi 
1626*53ee8cc1Swenshuai.xi     switch( eStatus )
1627*53ee8cc1Swenshuai.xi     {
1628*53ee8cc1Swenshuai.xi         case E_DMD_DVBT2_FEC_LOCK:
1629*53ee8cc1Swenshuai.xi             use_dsp_reg = 1;
1630*53ee8cc1Swenshuai.xi             u16Address =  E_DMD_T2_DVBT2_LOCK_HIS; //FEC lock,
1631*53ee8cc1Swenshuai.xi             cBitMask = BIT(7);
1632*53ee8cc1Swenshuai.xi             break;
1633*53ee8cc1Swenshuai.xi 
1634*53ee8cc1Swenshuai.xi         case E_DMD_DVBT2_P1_LOCK:
1635*53ee8cc1Swenshuai.xi             u16Address =  0x3082; //P1 HW Lock,
1636*53ee8cc1Swenshuai.xi             cBitMask = BIT(3);
1637*53ee8cc1Swenshuai.xi             break;
1638*53ee8cc1Swenshuai.xi 
1639*53ee8cc1Swenshuai.xi         case E_DMD_DVBT2_DCR_LOCK:
1640*53ee8cc1Swenshuai.xi             use_dsp_reg = 1;
1641*53ee8cc1Swenshuai.xi             u16Address =  E_DMD_T2_DVBT2_LOCK_HIS; //DCR Lock,
1642*53ee8cc1Swenshuai.xi             cBitMask = BIT(2);
1643*53ee8cc1Swenshuai.xi             break;
1644*53ee8cc1Swenshuai.xi 
1645*53ee8cc1Swenshuai.xi         case E_DMD_DVBT2_AGC_LOCK:
1646*53ee8cc1Swenshuai.xi             use_dsp_reg = 1;
1647*53ee8cc1Swenshuai.xi             u16Address =  E_DMD_T2_DVBT2_LOCK_HIS; //AGC Lock,
1648*53ee8cc1Swenshuai.xi             cBitMask = BIT(0);
1649*53ee8cc1Swenshuai.xi             break;
1650*53ee8cc1Swenshuai.xi 
1651*53ee8cc1Swenshuai.xi         case E_DMD_DVBT2_MODE_DET:
1652*53ee8cc1Swenshuai.xi             u16Address =  0x3082; //Mode CP Detect,
1653*53ee8cc1Swenshuai.xi             cBitMask = BIT(1);
1654*53ee8cc1Swenshuai.xi             break;
1655*53ee8cc1Swenshuai.xi 
1656*53ee8cc1Swenshuai.xi         case E_DMD_DVBT2_P1_EVER_LOCK:
1657*53ee8cc1Swenshuai.xi             use_dsp_reg = 1;
1658*53ee8cc1Swenshuai.xi             u16Address =  E_DMD_T2_DVBT2_LOCK_HIS;  //P1 Ever Lock,
1659*53ee8cc1Swenshuai.xi             cBitMask = BIT(5);
1660*53ee8cc1Swenshuai.xi             break;
1661*53ee8cc1Swenshuai.xi 
1662*53ee8cc1Swenshuai.xi         case E_DMD_DVBT2_L1_CRC_LOCK:
1663*53ee8cc1Swenshuai.xi             u16Address =  0x2B41;  //P1 Ever Lock,
1664*53ee8cc1Swenshuai.xi             cBitMask = BIT(5)|BIT(6)|BIT(7);
1665*53ee8cc1Swenshuai.xi             break;
1666*53ee8cc1Swenshuai.xi 
1667*53ee8cc1Swenshuai.xi 	case E_DMD_DVBT2_NO_CHANNEL:
1668*53ee8cc1Swenshuai.xi             u16Address =  0x20C0;  // JL or FS no channel detection flag, 1 means no channel.
1669*53ee8cc1Swenshuai.xi             cBitMask = BIT(7);
1670*53ee8cc1Swenshuai.xi             break;
1671*53ee8cc1Swenshuai.xi 
1672*53ee8cc1Swenshuai.xi 
1673*53ee8cc1Swenshuai.xi         default:
1674*53ee8cc1Swenshuai.xi             return FALSE;
1675*53ee8cc1Swenshuai.xi     }
1676*53ee8cc1Swenshuai.xi 
1677*53ee8cc1Swenshuai.xi     if (use_dsp_reg == 1)
1678*53ee8cc1Swenshuai.xi     {
1679*53ee8cc1Swenshuai.xi         if (MDrv_SYS_DMD_VD_MBX_ReadDSPReg(u16Address, &cData) == FALSE)
1680*53ee8cc1Swenshuai.xi         {
1681*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBT2(printf(">INTERN_DVBT2_GetLock MBX_ReadDspReg fail \n"));
1682*53ee8cc1Swenshuai.xi             return FALSE;
1683*53ee8cc1Swenshuai.xi         }
1684*53ee8cc1Swenshuai.xi     }
1685*53ee8cc1Swenshuai.xi     else
1686*53ee8cc1Swenshuai.xi     {
1687*53ee8cc1Swenshuai.xi         if (MDrv_SYS_DMD_VD_MBX_ReadReg(u16Address, &cData) == FALSE)
1688*53ee8cc1Swenshuai.xi         {
1689*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBT2(printf(">INTERN_DVBT2_GetLock MBX_ReadReg fail \n"));
1690*53ee8cc1Swenshuai.xi             return FALSE;
1691*53ee8cc1Swenshuai.xi         }
1692*53ee8cc1Swenshuai.xi     }
1693*53ee8cc1Swenshuai.xi 
1694*53ee8cc1Swenshuai.xi #ifdef MS_DEBUG
1695*53ee8cc1Swenshuai.xi     MS_U8 u8tmp;
1696*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadReg(0x20c4, &u8tmp);
1697*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf(">>>>>>>>>> DVBT2 State=%d \n", u8tmp));
1698*53ee8cc1Swenshuai.xi #endif
1699*53ee8cc1Swenshuai.xi 
1700*53ee8cc1Swenshuai.xi     if ((cData & cBitMask) == cBitMask)
1701*53ee8cc1Swenshuai.xi     {
1702*53ee8cc1Swenshuai.xi #if (AUTO_TS_DATA_RATE)
1703*53ee8cc1Swenshuai.xi         if(eStatus == E_DMD_DVBT2_FEC_LOCK)
1704*53ee8cc1Swenshuai.xi             INTERN_DVBT2_ConfigAdaptiveTsDivNum();
1705*53ee8cc1Swenshuai.xi #endif
1706*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBT2(printf(">INTERN_DVBT2_GetLock eStatus=%d is lock \n", eStatus));
1707*53ee8cc1Swenshuai.xi         return TRUE;
1708*53ee8cc1Swenshuai.xi     }
1709*53ee8cc1Swenshuai.xi     else
1710*53ee8cc1Swenshuai.xi     {
1711*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBT2(printf(">INTERN_DVBT2_GetLock eStatus=%d is unlock \n", eStatus));
1712*53ee8cc1Swenshuai.xi         return FALSE;
1713*53ee8cc1Swenshuai.xi     }
1714*53ee8cc1Swenshuai.xi 
1715*53ee8cc1Swenshuai.xi }
1716*53ee8cc1Swenshuai.xi 
1717*53ee8cc1Swenshuai.xi /****************************************************************************
1718*53ee8cc1Swenshuai.xi   Subject:    To get the Post LDPC BER
1719*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBT2_GetPostLdpcBer
1720*53ee8cc1Swenshuai.xi   Parmeter:  Quility
1721*53ee8cc1Swenshuai.xi   Return:       E_RESULT_SUCCESS
1722*53ee8cc1Swenshuai.xi                    E_RESULT_FAILURE =>Read I2C fail, INTERN_DVBT2_VIT_STATUS_NG
1723*53ee8cc1Swenshuai.xi   Remark:     For the Performance issue, here we just return the Post Value.(Not BER)
1724*53ee8cc1Swenshuai.xi                    We will not read the Period, and have the "/256/8"
1725*53ee8cc1Swenshuai.xi **************************************************************************/
INTERN_DVBT2_GetPostLdpcBer(MS_U32 * BitErr_reg,MS_U16 * BitErrPeriod_reg,MS_U16 * FecType)1726*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetPostLdpcBer(MS_U32 *BitErr_reg, MS_U16 *BitErrPeriod_reg, MS_U16 *FecType)
1727*53ee8cc1Swenshuai.xi {
1728*53ee8cc1Swenshuai.xi     MS_BOOL          status = true;
1729*53ee8cc1Swenshuai.xi     MS_U8              reg=0;
1730*53ee8cc1Swenshuai.xi //    MS_U16            BitErrPeriod;
1731*53ee8cc1Swenshuai.xi //    MS_U32            BitErr;
1732*53ee8cc1Swenshuai.xi //    MS_U16            FecType = 0;
1733*53ee8cc1Swenshuai.xi 
1734*53ee8cc1Swenshuai.xi     /////////// Post-Viterbi BER /////////////
1735*53ee8cc1Swenshuai.xi     /////////// Data BER /////////////
1736*53ee8cc1Swenshuai.xi     // bank 0x33 0x02 [0] freeze
1737*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2FEC_REG_BASE+0x04, 0x01);    // avoid confliction
1738*53ee8cc1Swenshuai.xi 
1739*53ee8cc1Swenshuai.xi     // bank 0x33 0x12 Data BER Window[15:0]
1740*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE+0x25, &reg);
1741*53ee8cc1Swenshuai.xi     *BitErrPeriod_reg = reg;
1742*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE+0x24, &reg);
1743*53ee8cc1Swenshuai.xi     *BitErrPeriod_reg = (*BitErrPeriod_reg << 8) | reg;
1744*53ee8cc1Swenshuai.xi 
1745*53ee8cc1Swenshuai.xi     // bank 0x33 0x34 Data BER count[15:0]
1746*53ee8cc1Swenshuai.xi     // bank 0x33 0x35 Data BER count[31:16]
1747*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x34 << 1) + 3, &reg);
1748*53ee8cc1Swenshuai.xi     *BitErr_reg = reg;
1749*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x34 << 1) + 2, &reg);
1750*53ee8cc1Swenshuai.xi     *BitErr_reg = (*BitErr_reg << 8) | reg;
1751*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x34 << 1) + 1, &reg);
1752*53ee8cc1Swenshuai.xi     *BitErr_reg = (*BitErr_reg << 8) | reg;
1753*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x34 << 1) + 0, &reg);
1754*53ee8cc1Swenshuai.xi     *BitErr_reg = (*BitErr_reg << 8) | reg;
1755*53ee8cc1Swenshuai.xi 
1756*53ee8cc1Swenshuai.xi     // bank 0x33 0x02 [0] freeze
1757*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2FEC_REG_BASE+0x04, 0x00);     // avoid confliction
1758*53ee8cc1Swenshuai.xi 
1759*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE+0x8f, &reg);    //FEC Type[8:7]
1760*53ee8cc1Swenshuai.xi     *FecType = reg;
1761*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE+0x8e, &reg);    //FEC Type[8:7]
1762*53ee8cc1Swenshuai.xi     *FecType = (*FecType << 8) | reg;
1763*53ee8cc1Swenshuai.xi 
1764*53ee8cc1Swenshuai.xi     return status;
1765*53ee8cc1Swenshuai.xi }
1766*53ee8cc1Swenshuai.xi 
1767*53ee8cc1Swenshuai.xi #if 0
1768*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetPostLdpcBer(float *ber)
1769*53ee8cc1Swenshuai.xi {
1770*53ee8cc1Swenshuai.xi     MS_BOOL          status = true;
1771*53ee8cc1Swenshuai.xi     MS_U8              reg=0;
1772*53ee8cc1Swenshuai.xi     MS_U16            BitErrPeriod;
1773*53ee8cc1Swenshuai.xi     MS_U32            BitErr;
1774*53ee8cc1Swenshuai.xi     MS_U16            FecType = 0;
1775*53ee8cc1Swenshuai.xi 
1776*53ee8cc1Swenshuai.xi     /////////// Post-Viterbi BER /////////////
1777*53ee8cc1Swenshuai.xi 
1778*53ee8cc1Swenshuai.xi     if ( MsOS_Timer_DiffTimeFromNow(u32FecFirstLockTime) < 300)
1779*53ee8cc1Swenshuai.xi     {
1780*53ee8cc1Swenshuai.xi         *ber = (float)-1.0;
1781*53ee8cc1Swenshuai.xi         return false;
1782*53ee8cc1Swenshuai.xi     }
1783*53ee8cc1Swenshuai.xi 
1784*53ee8cc1Swenshuai.xi     /////////// Data BER /////////////
1785*53ee8cc1Swenshuai.xi     // bank 0x33 0x02 [0] freeze
1786*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2FEC_REG_BASE+0x04, 0x01);    // avoid confliction
1787*53ee8cc1Swenshuai.xi 
1788*53ee8cc1Swenshuai.xi     // bank 0x33 0x12 Data BER Window[15:0]
1789*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE+0x25, &reg);
1790*53ee8cc1Swenshuai.xi     BitErrPeriod = reg;
1791*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE+0x24, &reg);
1792*53ee8cc1Swenshuai.xi     BitErrPeriod = (BitErrPeriod << 8) | reg;
1793*53ee8cc1Swenshuai.xi 
1794*53ee8cc1Swenshuai.xi     // bank 0x33 0x34 Data BER count[15:0]
1795*53ee8cc1Swenshuai.xi     // bank 0x33 0x35 Data BER count[31:16]
1796*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x34 << 1) + 3, &reg);
1797*53ee8cc1Swenshuai.xi     BitErr = reg;
1798*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x34 << 1) + 2, &reg);
1799*53ee8cc1Swenshuai.xi     BitErr = (BitErr << 8) | reg;
1800*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x34 << 1) + 1, &reg);
1801*53ee8cc1Swenshuai.xi     BitErr = (BitErr << 8) | reg;
1802*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x34 << 1) + 0, &reg);
1803*53ee8cc1Swenshuai.xi     BitErr = (BitErr << 8) | reg;
1804*53ee8cc1Swenshuai.xi 
1805*53ee8cc1Swenshuai.xi     // bank 0x33 0x02 [0] freeze
1806*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2FEC_REG_BASE+0x04, 0x00);     // avoid confliction
1807*53ee8cc1Swenshuai.xi 
1808*53ee8cc1Swenshuai.xi     if (BitErrPeriod == 0)
1809*53ee8cc1Swenshuai.xi         //protect 0
1810*53ee8cc1Swenshuai.xi         BitErrPeriod = 1;
1811*53ee8cc1Swenshuai.xi 
1812*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE+0x8f, &reg);    //FEC Type[8:7]
1813*53ee8cc1Swenshuai.xi     FecType = reg;
1814*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE+0x8e, &reg);    //FEC Type[8:7]
1815*53ee8cc1Swenshuai.xi     FecType = (FecType << 8) | reg;
1816*53ee8cc1Swenshuai.xi 
1817*53ee8cc1Swenshuai.xi     if (FecType & 0x0180)
1818*53ee8cc1Swenshuai.xi     {
1819*53ee8cc1Swenshuai.xi         if (BitErr == 0)
1820*53ee8cc1Swenshuai.xi             *ber = (float)0.5 / (float)(BitErrPeriod * 64800);
1821*53ee8cc1Swenshuai.xi         else
1822*53ee8cc1Swenshuai.xi             *ber = (float)BitErr / (float)(BitErrPeriod * 64800);
1823*53ee8cc1Swenshuai.xi     }
1824*53ee8cc1Swenshuai.xi     else
1825*53ee8cc1Swenshuai.xi     {
1826*53ee8cc1Swenshuai.xi         if (BitErr == 0)
1827*53ee8cc1Swenshuai.xi             *ber = (float)0.5 / (float)(BitErrPeriod * 16200);
1828*53ee8cc1Swenshuai.xi         else
1829*53ee8cc1Swenshuai.xi             *ber = (float)BitErr / (float)(BitErrPeriod * 16200);
1830*53ee8cc1Swenshuai.xi     }
1831*53ee8cc1Swenshuai.xi 
1832*53ee8cc1Swenshuai.xi     DBG_GET_SIGNAL(printf("INTERN_DVBT2 PostLDPCBER = %8.3e \n ", *ber));
1833*53ee8cc1Swenshuai.xi 
1834*53ee8cc1Swenshuai.xi     if (status == FALSE)
1835*53ee8cc1Swenshuai.xi     {
1836*53ee8cc1Swenshuai.xi         printf("INTERN_DVBT2_GetPostLdpcBer Fail!\n");
1837*53ee8cc1Swenshuai.xi         return FALSE;
1838*53ee8cc1Swenshuai.xi     }
1839*53ee8cc1Swenshuai.xi 
1840*53ee8cc1Swenshuai.xi     return status;
1841*53ee8cc1Swenshuai.xi }
1842*53ee8cc1Swenshuai.xi #endif
1843*53ee8cc1Swenshuai.xi 
1844*53ee8cc1Swenshuai.xi /****************************************************************************
1845*53ee8cc1Swenshuai.xi   Subject:    To get the Pre LDPC BER
1846*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBT2_GetPreLdpcBer
1847*53ee8cc1Swenshuai.xi   Parmeter:   ber
1848*53ee8cc1Swenshuai.xi   Return:     E_RESULT_SUCCESS
1849*53ee8cc1Swenshuai.xi                    E_RESULT_FAILURE =>Read I2C fail, INTERN_DVBT2_VIT_STATUS_NG
1850*53ee8cc1Swenshuai.xi   Remark:     For the Performance issue, here we just return the Post Value.(Not BER)
1851*53ee8cc1Swenshuai.xi                    We will not read the Period, and have the "/256/8"
1852*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT2_GetPreLdpcBer(MS_U32 * BitErr_reg,MS_U16 * BitErrPeriod_reg,MS_U16 * FecType)1853*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetPreLdpcBer(MS_U32 *BitErr_reg, MS_U16 *BitErrPeriod_reg, MS_U16 *FecType)
1854*53ee8cc1Swenshuai.xi {
1855*53ee8cc1Swenshuai.xi     MS_U8            status = true;
1856*53ee8cc1Swenshuai.xi     MS_U8            reg=0;
1857*53ee8cc1Swenshuai.xi //    MS_U16           BitErrPeriod;
1858*53ee8cc1Swenshuai.xi //    MS_U32           BitErr;
1859*53ee8cc1Swenshuai.xi //    MS_U16          FecType = 0;
1860*53ee8cc1Swenshuai.xi 
1861*53ee8cc1Swenshuai.xi     /////////// Data BER /////////////
1862*53ee8cc1Swenshuai.xi     // bank 0x33 0x02 [0] freeze
1863*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2FEC_REG_BASE+0x04, 0x01);    // avoid confliction
1864*53ee8cc1Swenshuai.xi 
1865*53ee8cc1Swenshuai.xi     // bank 0x33 0x12 Data BER Window[15:0]
1866*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE+0x25, &reg);
1867*53ee8cc1Swenshuai.xi     *BitErrPeriod_reg = reg;
1868*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE+0x24, &reg);
1869*53ee8cc1Swenshuai.xi     *BitErrPeriod_reg = (*BitErrPeriod_reg << 8) | reg;
1870*53ee8cc1Swenshuai.xi 
1871*53ee8cc1Swenshuai.xi     // bank 0x33 0x34 Data BER count[15:0]
1872*53ee8cc1Swenshuai.xi     // bank 0x33 0x35 Data BER count[31:16]
1873*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x32 << 1) + 3, &reg);
1874*53ee8cc1Swenshuai.xi     *BitErr_reg = reg;
1875*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x32 << 1) + 2, &reg);
1876*53ee8cc1Swenshuai.xi     *BitErr_reg = (*BitErr_reg << 8) | reg;
1877*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x32 << 1) + 1, &reg);
1878*53ee8cc1Swenshuai.xi     *BitErr_reg = (*BitErr_reg << 8) | reg;
1879*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x32 << 1) + 0, &reg);
1880*53ee8cc1Swenshuai.xi     *BitErr_reg = (*BitErr_reg << 8) | reg;
1881*53ee8cc1Swenshuai.xi 
1882*53ee8cc1Swenshuai.xi     // bank 0x33 0x02 [0] freeze
1883*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2FEC_REG_BASE+0x04, 0x00);     // avoid confliction
1884*53ee8cc1Swenshuai.xi 
1885*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE+0x8f, &reg);    //FEC Type[8:7]
1886*53ee8cc1Swenshuai.xi     *FecType = reg;
1887*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE+0x8e, &reg);    //FEC Type[8:7]
1888*53ee8cc1Swenshuai.xi     *FecType = (*FecType << 8) | reg;
1889*53ee8cc1Swenshuai.xi 
1890*53ee8cc1Swenshuai.xi     return status;
1891*53ee8cc1Swenshuai.xi }
1892*53ee8cc1Swenshuai.xi 
1893*53ee8cc1Swenshuai.xi #if 0
1894*53ee8cc1Swenshuai.xi /****************************************************************************
1895*53ee8cc1Swenshuai.xi   Subject:    To get the Pre LDPC BER
1896*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBT2_GetPreLdpcBer
1897*53ee8cc1Swenshuai.xi   Parmeter:   ber
1898*53ee8cc1Swenshuai.xi   Return:     E_RESULT_SUCCESS
1899*53ee8cc1Swenshuai.xi                    E_RESULT_FAILURE =>Read I2C fail, INTERN_DVBT2_VIT_STATUS_NG
1900*53ee8cc1Swenshuai.xi   Remark:     For the Performance issue, here we just return the Post Value.(Not BER)
1901*53ee8cc1Swenshuai.xi                    We will not read the Period, and have the "/256/8"
1902*53ee8cc1Swenshuai.xi *****************************************************************************/
1903*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetPreLdpcBer(float *ber)
1904*53ee8cc1Swenshuai.xi {
1905*53ee8cc1Swenshuai.xi     MS_U8            status = true;
1906*53ee8cc1Swenshuai.xi     MS_U8            reg=0;
1907*53ee8cc1Swenshuai.xi     MS_U16           BitErrPeriod;
1908*53ee8cc1Swenshuai.xi     MS_U32           BitErr;
1909*53ee8cc1Swenshuai.xi     MS_U16          FecType = 0;
1910*53ee8cc1Swenshuai.xi 
1911*53ee8cc1Swenshuai.xi     /////////// Data BER /////////////
1912*53ee8cc1Swenshuai.xi     // bank 0x33 0x02 [0] freeze
1913*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2FEC_REG_BASE+0x04, 0x01);    // avoid confliction
1914*53ee8cc1Swenshuai.xi 
1915*53ee8cc1Swenshuai.xi     // bank 0x33 0x12 Data BER Window[15:0]
1916*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE+0x25, &reg);
1917*53ee8cc1Swenshuai.xi     BitErrPeriod = reg;
1918*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE+0x24, &reg);
1919*53ee8cc1Swenshuai.xi     BitErrPeriod = (BitErrPeriod << 8) | reg;
1920*53ee8cc1Swenshuai.xi 
1921*53ee8cc1Swenshuai.xi     // bank 0x33 0x34 Data BER count[15:0]
1922*53ee8cc1Swenshuai.xi     // bank 0x33 0x35 Data BER count[31:16]
1923*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x32 << 1) + 3, &reg);
1924*53ee8cc1Swenshuai.xi     BitErr = reg;
1925*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x32 << 1) + 2, &reg);
1926*53ee8cc1Swenshuai.xi     BitErr = (BitErr << 8) | reg;
1927*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x32 << 1) + 1, &reg);
1928*53ee8cc1Swenshuai.xi     BitErr = (BitErr << 8) | reg;
1929*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE + (0x32 << 1) + 0, &reg);
1930*53ee8cc1Swenshuai.xi     BitErr = (BitErr << 8) | reg;
1931*53ee8cc1Swenshuai.xi 
1932*53ee8cc1Swenshuai.xi     // bank 0x33 0x02 [0] freeze
1933*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2FEC_REG_BASE+0x04, 0x00);     // avoid confliction
1934*53ee8cc1Swenshuai.xi 
1935*53ee8cc1Swenshuai.xi     if (BitErrPeriod == 0)
1936*53ee8cc1Swenshuai.xi         //protect 0
1937*53ee8cc1Swenshuai.xi         BitErrPeriod = 1;
1938*53ee8cc1Swenshuai.xi 
1939*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE+0x8f, &reg);    //FEC Type[8:7]
1940*53ee8cc1Swenshuai.xi     FecType = reg;
1941*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE+0x8e, &reg);    //FEC Type[8:7]
1942*53ee8cc1Swenshuai.xi     FecType = (FecType << 8) | reg;
1943*53ee8cc1Swenshuai.xi 
1944*53ee8cc1Swenshuai.xi     if (FecType & 0x0180)
1945*53ee8cc1Swenshuai.xi     {
1946*53ee8cc1Swenshuai.xi         if (BitErr == 0)
1947*53ee8cc1Swenshuai.xi             *ber = (float)0.5 / (float)(BitErrPeriod * 64800);
1948*53ee8cc1Swenshuai.xi         else
1949*53ee8cc1Swenshuai.xi             *ber = (float)BitErr / (float)(BitErrPeriod * 64800);
1950*53ee8cc1Swenshuai.xi     }
1951*53ee8cc1Swenshuai.xi     else
1952*53ee8cc1Swenshuai.xi     {
1953*53ee8cc1Swenshuai.xi         if (BitErr == 0)
1954*53ee8cc1Swenshuai.xi             *ber = (float)0.5 / (float)(BitErrPeriod * 16200);
1955*53ee8cc1Swenshuai.xi         else
1956*53ee8cc1Swenshuai.xi             *ber = (float)BitErr / (float)(BitErrPeriod * 16200);
1957*53ee8cc1Swenshuai.xi     }
1958*53ee8cc1Swenshuai.xi 
1959*53ee8cc1Swenshuai.xi     DBG_GET_SIGNAL(printf("INTERN_DVBT2 PreLDPCBER = %8.3e \n ", *ber));
1960*53ee8cc1Swenshuai.xi 
1961*53ee8cc1Swenshuai.xi     if (status == FALSE)
1962*53ee8cc1Swenshuai.xi     {
1963*53ee8cc1Swenshuai.xi         printf("INTERN_DVBT2_GetPreLdpcBer Fail!\n");
1964*53ee8cc1Swenshuai.xi         return FALSE;
1965*53ee8cc1Swenshuai.xi     }
1966*53ee8cc1Swenshuai.xi 
1967*53ee8cc1Swenshuai.xi     return status;
1968*53ee8cc1Swenshuai.xi }
1969*53ee8cc1Swenshuai.xi #endif
1970*53ee8cc1Swenshuai.xi 
1971*53ee8cc1Swenshuai.xi /****************************************************************************
1972*53ee8cc1Swenshuai.xi   Subject:    To get the Packet error
1973*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBT2_GetPacketErr
1974*53ee8cc1Swenshuai.xi   Parmeter:   pktErr
1975*53ee8cc1Swenshuai.xi   Return:     E_RESULT_SUCCESS
1976*53ee8cc1Swenshuai.xi                    E_RESULT_FAILURE =>Read I2C fail, INTERN_DVBT2_VIT_STATUS_NG
1977*53ee8cc1Swenshuai.xi   Remark:     For the Performance issue, here we just return the Post Value.(Not BER)
1978*53ee8cc1Swenshuai.xi                    We will not read the Period, and have the "/256/8"
1979*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT2_GetPacketErr(MS_U16 * u16PktErr)1980*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetPacketErr(MS_U16 *u16PktErr)
1981*53ee8cc1Swenshuai.xi {
1982*53ee8cc1Swenshuai.xi     MS_BOOL          status = true;
1983*53ee8cc1Swenshuai.xi     MS_U8            reg = 0;
1984*53ee8cc1Swenshuai.xi     MS_U16           PktErr;
1985*53ee8cc1Swenshuai.xi 
1986*53ee8cc1Swenshuai.xi     //freeze
1987*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2FEC_REG_BASE+0x04, 0x01);
1988*53ee8cc1Swenshuai.xi     //read packet error
1989*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE+0x5B, &reg);
1990*53ee8cc1Swenshuai.xi     PktErr = reg;
1991*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FEC_REG_BASE+0x5A, &reg);
1992*53ee8cc1Swenshuai.xi     PktErr = (PktErr << 8) | reg;
1993*53ee8cc1Swenshuai.xi 
1994*53ee8cc1Swenshuai.xi     *u16PktErr = PktErr;
1995*53ee8cc1Swenshuai.xi     //release
1996*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2FEC_REG_BASE+0x04, 0x00);
1997*53ee8cc1Swenshuai.xi 
1998*53ee8cc1Swenshuai.xi     DBG_GET_SIGNAL(printf("INTERN_DVBT2 PktErr = %d \n ", (int)PktErr));
1999*53ee8cc1Swenshuai.xi 
2000*53ee8cc1Swenshuai.xi     *u16PktErr = PktErr;
2001*53ee8cc1Swenshuai.xi 
2002*53ee8cc1Swenshuai.xi     return status;
2003*53ee8cc1Swenshuai.xi }
2004*53ee8cc1Swenshuai.xi 
2005*53ee8cc1Swenshuai.xi /****************************************************************************
2006*53ee8cc1Swenshuai.xi   Subject:    To get the DVBT2 parameter
2007*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBT2_Get_L1_Info
2008*53ee8cc1Swenshuai.xi   Parmeter:   point to return parameter
2009*53ee8cc1Swenshuai.xi   Return:     TRUE
2010*53ee8cc1Swenshuai.xi               FALSE
2011*53ee8cc1Swenshuai.xi   Remark:   The TPS parameters will be available after TPS lock
2012*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT2_Get_L1_Parameter(MS_U16 * pu16L1_parameter,DMD_DVBT2_SIGNAL_INFO eSignalType)2013*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Get_L1_Parameter( MS_U16 * pu16L1_parameter, DMD_DVBT2_SIGNAL_INFO eSignalType)
2014*53ee8cc1Swenshuai.xi {
2015*53ee8cc1Swenshuai.xi     MS_U8 u8Data = 0;
2016*53ee8cc1Swenshuai.xi     MS_U16    FecType = 0;
2017*53ee8cc1Swenshuai.xi 	MS_U16	  u16Data = 0;
2018*53ee8cc1Swenshuai.xi     if (INTERN_DVBT2_GetLock(E_DMD_DVBT2_FEC_LOCK) == TRUE)
2019*53ee8cc1Swenshuai.xi     {
2020*53ee8cc1Swenshuai.xi         if (eSignalType == T2_MODUL_MODE)
2021*53ee8cc1Swenshuai.xi         {
2022*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x47 * 2), &u8Data) == FALSE)
2023*53ee8cc1Swenshuai.xi                 return FALSE;
2024*53ee8cc1Swenshuai.xi 
2025*53ee8cc1Swenshuai.xi             *pu16L1_parameter  = (((MS_U16) u8Data) & (BIT(5) | BIT(4) | BIT(3))) >> 3;
2026*53ee8cc1Swenshuai.xi         }
2027*53ee8cc1Swenshuai.xi         else  if (eSignalType == T2_FFT_VALUE)
2028*53ee8cc1Swenshuai.xi         {
2029*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2TDP_REG_BASE + (0x40 * 2) + 1, &u8Data) == FALSE)
2030*53ee8cc1Swenshuai.xi             {
2031*53ee8cc1Swenshuai.xi                 return FALSE;
2032*53ee8cc1Swenshuai.xi             }
2033*53ee8cc1Swenshuai.xi             *pu16L1_parameter  = (((MS_U16) u8Data) & (BIT(2) | BIT(1) | BIT(0)));
2034*53ee8cc1Swenshuai.xi         }
2035*53ee8cc1Swenshuai.xi         else  if (eSignalType == T2_GUARD_INTERVAL)
2036*53ee8cc1Swenshuai.xi         {
2037*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2TDP_REG_BASE + (0x40 * 2) + 1, &u8Data) == FALSE)
2038*53ee8cc1Swenshuai.xi             {
2039*53ee8cc1Swenshuai.xi                 return FALSE;
2040*53ee8cc1Swenshuai.xi             }
2041*53ee8cc1Swenshuai.xi             *pu16L1_parameter  = (((MS_U16) u8Data) & (BIT(6) | BIT(5) | BIT(4))) >> 4;
2042*53ee8cc1Swenshuai.xi         }
2043*53ee8cc1Swenshuai.xi         else  if (eSignalType == T2_CODE_RATE)
2044*53ee8cc1Swenshuai.xi         {
2045*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x47 * 2), &u8Data) == FALSE)
2046*53ee8cc1Swenshuai.xi             {
2047*53ee8cc1Swenshuai.xi                 return FALSE;
2048*53ee8cc1Swenshuai.xi             }
2049*53ee8cc1Swenshuai.xi             *pu16L1_parameter  = (((MS_U16) u8Data) & (BIT(2) | BIT(1) | BIT(0)));
2050*53ee8cc1Swenshuai.xi         }
2051*53ee8cc1Swenshuai.xi         else if (eSignalType == T2_PREAMBLE)
2052*53ee8cc1Swenshuai.xi         {
2053*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x30 * 2) + 1, &u8Data) == FALSE)
2054*53ee8cc1Swenshuai.xi             {
2055*53ee8cc1Swenshuai.xi                 return FALSE;
2056*53ee8cc1Swenshuai.xi             }
2057*53ee8cc1Swenshuai.xi             *pu16L1_parameter  = (((MS_U16) u8Data) & (BIT(4))) >> 4;
2058*53ee8cc1Swenshuai.xi         }
2059*53ee8cc1Swenshuai.xi         else if (eSignalType == T2_S1_SIGNALLING)
2060*53ee8cc1Swenshuai.xi         {
2061*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x30 * 2) + 1, &u8Data) == FALSE)
2062*53ee8cc1Swenshuai.xi             {
2063*53ee8cc1Swenshuai.xi                 return FALSE;
2064*53ee8cc1Swenshuai.xi             }
2065*53ee8cc1Swenshuai.xi             *pu16L1_parameter  = (((MS_U16) u8Data) & (BIT(3) | BIT(2) | BIT(1))) >> 1;
2066*53ee8cc1Swenshuai.xi         }
2067*53ee8cc1Swenshuai.xi         else if (eSignalType == T2_PILOT_PATTERN)
2068*53ee8cc1Swenshuai.xi         {
2069*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x36 * 2), &u8Data) == FALSE)
2070*53ee8cc1Swenshuai.xi             {
2071*53ee8cc1Swenshuai.xi                 return FALSE;
2072*53ee8cc1Swenshuai.xi             }
2073*53ee8cc1Swenshuai.xi             *pu16L1_parameter  = (((MS_U16) u8Data) & 0x0F);
2074*53ee8cc1Swenshuai.xi         }
2075*53ee8cc1Swenshuai.xi         else if (eSignalType == T2_BW_EXT)
2076*53ee8cc1Swenshuai.xi         {
2077*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x30 * 2) + 1, &u8Data) == FALSE)
2078*53ee8cc1Swenshuai.xi             {
2079*53ee8cc1Swenshuai.xi                 return FALSE;
2080*53ee8cc1Swenshuai.xi             }
2081*53ee8cc1Swenshuai.xi             *pu16L1_parameter  = (((MS_U16) u8Data) & (BIT(0)));
2082*53ee8cc1Swenshuai.xi         }
2083*53ee8cc1Swenshuai.xi         else if (eSignalType == T2_PAPR_REDUCTION)
2084*53ee8cc1Swenshuai.xi         {
2085*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x31 * 2), &u8Data) == FALSE)
2086*53ee8cc1Swenshuai.xi             {
2087*53ee8cc1Swenshuai.xi                 return FALSE;
2088*53ee8cc1Swenshuai.xi             }
2089*53ee8cc1Swenshuai.xi             *pu16L1_parameter  = (((MS_U16) u8Data) & 0xF0) >> 4;
2090*53ee8cc1Swenshuai.xi         }
2091*53ee8cc1Swenshuai.xi         else if (eSignalType == T2_OFDM_SYMBOLS_PER_FRAME)
2092*53ee8cc1Swenshuai.xi         {
2093*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x3C * 2), &u8Data) == FALSE)
2094*53ee8cc1Swenshuai.xi             {
2095*53ee8cc1Swenshuai.xi                 return FALSE;
2096*53ee8cc1Swenshuai.xi             }
2097*53ee8cc1Swenshuai.xi             *pu16L1_parameter  = (MS_U16) u8Data;
2098*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x3C * 2) + 1, &u8Data) == FALSE)
2099*53ee8cc1Swenshuai.xi             {
2100*53ee8cc1Swenshuai.xi                 return FALSE;
2101*53ee8cc1Swenshuai.xi             }
2102*53ee8cc1Swenshuai.xi             *pu16L1_parameter |= (((MS_U16) u8Data) & 0x0F) << 8;
2103*53ee8cc1Swenshuai.xi         }
2104*53ee8cc1Swenshuai.xi         else if (eSignalType == T2_PLP_ROTATION)
2105*53ee8cc1Swenshuai.xi         {
2106*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x47 * 2), &u8Data) == FALSE)
2107*53ee8cc1Swenshuai.xi             {
2108*53ee8cc1Swenshuai.xi                 return FALSE;
2109*53ee8cc1Swenshuai.xi             }
2110*53ee8cc1Swenshuai.xi             *pu16L1_parameter  = (((MS_U16) u8Data) & BIT(6)) >> 6;
2111*53ee8cc1Swenshuai.xi         }
2112*53ee8cc1Swenshuai.xi         else if (eSignalType == T2_PLP_FEC_TYPE)
2113*53ee8cc1Swenshuai.xi         {
2114*53ee8cc1Swenshuai.xi             //FEC Type[8:7]
2115*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + 0x8f, &u8Data) == FALSE) return FALSE;
2116*53ee8cc1Swenshuai.xi             FecType = u8Data;
2117*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + 0x8e, &u8Data) == FALSE) return FALSE;
2118*53ee8cc1Swenshuai.xi             FecType = (FecType << 8) | u8Data;
2119*53ee8cc1Swenshuai.xi 
2120*53ee8cc1Swenshuai.xi             *pu16L1_parameter = (FecType & 0x0180) >> 7;
2121*53ee8cc1Swenshuai.xi         }
2122*53ee8cc1Swenshuai.xi         else if (eSignalType == T2_NUM_PLP)
2123*53ee8cc1Swenshuai.xi         {
2124*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x42 * 2), &u8Data) == FALSE)
2125*53ee8cc1Swenshuai.xi             {
2126*53ee8cc1Swenshuai.xi                 return FALSE;
2127*53ee8cc1Swenshuai.xi             }
2128*53ee8cc1Swenshuai.xi             *pu16L1_parameter  = (MS_U16)u8Data;
2129*53ee8cc1Swenshuai.xi         }
2130*53ee8cc1Swenshuai.xi 		else if (eSignalType == T2_PLP_TYPE)
2131*53ee8cc1Swenshuai.xi 		{
2132*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x45 * 2) + 1, &u8Data) == FALSE)
2133*53ee8cc1Swenshuai.xi             {
2134*53ee8cc1Swenshuai.xi                 return FALSE;
2135*53ee8cc1Swenshuai.xi             }
2136*53ee8cc1Swenshuai.xi             *pu16L1_parameter  = ((MS_U16) u8Data) & 0x07;
2137*53ee8cc1Swenshuai.xi 		}
2138*53ee8cc1Swenshuai.xi 		else if (eSignalType == T2_PLP_TIME_IL_TYPE)
2139*53ee8cc1Swenshuai.xi 		{
2140*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x48 * 2) + 1, &u8Data) == FALSE)
2141*53ee8cc1Swenshuai.xi             {
2142*53ee8cc1Swenshuai.xi                 return FALSE;
2143*53ee8cc1Swenshuai.xi             }
2144*53ee8cc1Swenshuai.xi             *pu16L1_parameter  = (((MS_U16) u8Data) & 0x10) >> 4;
2145*53ee8cc1Swenshuai.xi 		}
2146*53ee8cc1Swenshuai.xi 		else if (eSignalType == T2_PLP_TIME_IL_LENGTH)
2147*53ee8cc1Swenshuai.xi 		{
2148*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x49 * 2) + 1, &u8Data) == FALSE)
2149*53ee8cc1Swenshuai.xi             {
2150*53ee8cc1Swenshuai.xi                 return FALSE;
2151*53ee8cc1Swenshuai.xi             }
2152*53ee8cc1Swenshuai.xi             *pu16L1_parameter  = ((MS_U16) u8Data) & 0xFF;
2153*53ee8cc1Swenshuai.xi 		}
2154*53ee8cc1Swenshuai.xi 		else if (eSignalType == T2_DAT_ISSY)
2155*53ee8cc1Swenshuai.xi 		{
2156*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2DJB_REG_BASE + (0x61 * 2), &u8Data) == FALSE)
2157*53ee8cc1Swenshuai.xi             {
2158*53ee8cc1Swenshuai.xi                 return FALSE;
2159*53ee8cc1Swenshuai.xi             }
2160*53ee8cc1Swenshuai.xi             *pu16L1_parameter  = (((MS_U16) u8Data) & 0x10) >> 4;
2161*53ee8cc1Swenshuai.xi 		}
2162*53ee8cc1Swenshuai.xi 		else if (eSignalType == T2_PLP_MODE)
2163*53ee8cc1Swenshuai.xi 		{
2164*53ee8cc1Swenshuai.xi 		    if (MDrv_SYS_DMD_VD_MBX_WriteReg(T2DJB_REG_BASE + (0x60 * 2) + 1, 0x01) == FALSE)
2165*53ee8cc1Swenshuai.xi             {
2166*53ee8cc1Swenshuai.xi                 return FALSE;
2167*53ee8cc1Swenshuai.xi             }
2168*53ee8cc1Swenshuai.xi 		    if (MDrv_SYS_DMD_VD_MBX_WriteReg(T2DJB_REG_BASE + (0x60 * 2), 0x16) == FALSE)
2169*53ee8cc1Swenshuai.xi             {
2170*53ee8cc1Swenshuai.xi                 return FALSE;
2171*53ee8cc1Swenshuai.xi             }
2172*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2DJB_REG_BASE + (0x61 * 2), &u8Data) == FALSE)
2173*53ee8cc1Swenshuai.xi 			{
2174*53ee8cc1Swenshuai.xi 				return FALSE;
2175*53ee8cc1Swenshuai.xi 			}
2176*53ee8cc1Swenshuai.xi 		    if (MDrv_SYS_DMD_VD_MBX_WriteReg(T2DJB_REG_BASE + (0x60 * 2) + 1, 0x00) == FALSE)
2177*53ee8cc1Swenshuai.xi             {
2178*53ee8cc1Swenshuai.xi                 return FALSE;
2179*53ee8cc1Swenshuai.xi             }
2180*53ee8cc1Swenshuai.xi             *pu16L1_parameter  = ((MS_U16) u8Data) & 0x03;
2181*53ee8cc1Swenshuai.xi 		}
2182*53ee8cc1Swenshuai.xi 		else if (eSignalType == T2_L1_MODULATION)
2183*53ee8cc1Swenshuai.xi 		{
2184*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x31 * 2) + 1, &u8Data) == FALSE)
2185*53ee8cc1Swenshuai.xi             {
2186*53ee8cc1Swenshuai.xi                 return FALSE;
2187*53ee8cc1Swenshuai.xi             }
2188*53ee8cc1Swenshuai.xi             *pu16L1_parameter  = ((MS_U16) u8Data) & 0x0F;
2189*53ee8cc1Swenshuai.xi 		}
2190*53ee8cc1Swenshuai.xi 		else if (eSignalType == T2_NUM_T2_FRAMES)
2191*53ee8cc1Swenshuai.xi 		{
2192*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x3b * 2), &u8Data) == FALSE)
2193*53ee8cc1Swenshuai.xi             {
2194*53ee8cc1Swenshuai.xi                 return FALSE;
2195*53ee8cc1Swenshuai.xi             }
2196*53ee8cc1Swenshuai.xi             *pu16L1_parameter  = ((MS_U16) u8Data) & 0xFF;
2197*53ee8cc1Swenshuai.xi 		}
2198*53ee8cc1Swenshuai.xi 		else if (eSignalType == T2_PLP_NUM_BLOCKS_MAX)
2199*53ee8cc1Swenshuai.xi 		{
2200*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x55 * 2) + 1, &u8Data) == FALSE) return FALSE;
2201*53ee8cc1Swenshuai.xi             u16Data = u8Data & 0x03;
2202*53ee8cc1Swenshuai.xi             if (MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x55 * 2), &u8Data) == FALSE) return FALSE;
2203*53ee8cc1Swenshuai.xi             u16Data = (u16Data << 8) | u8Data;
2204*53ee8cc1Swenshuai.xi 
2205*53ee8cc1Swenshuai.xi             *pu16L1_parameter = u16Data;
2206*53ee8cc1Swenshuai.xi 		}
2207*53ee8cc1Swenshuai.xi 		else if (eSignalType == T2_FEF_ENABLE)
2208*53ee8cc1Swenshuai.xi 		{
2209*53ee8cc1Swenshuai.xi 
2210*53ee8cc1Swenshuai.xi 			if (MDrv_SYS_DMD_VD_MBX_ReadDSPReg(0x00F1, &u8Data) == FALSE)
2211*53ee8cc1Swenshuai.xi 			{
2212*53ee8cc1Swenshuai.xi 				DBG_INTERN_DVBT2(printf(">INTERN_DVBT2_GetLock MBX_ReadDspReg fail \n"));
2213*53ee8cc1Swenshuai.xi 				return FALSE;
2214*53ee8cc1Swenshuai.xi 			}
2215*53ee8cc1Swenshuai.xi             *pu16L1_parameter  = ((MS_U16) u8Data) & 0x01;
2216*53ee8cc1Swenshuai.xi 		}
2217*53ee8cc1Swenshuai.xi         else
2218*53ee8cc1Swenshuai.xi         {
2219*53ee8cc1Swenshuai.xi             return FALSE;
2220*53ee8cc1Swenshuai.xi         }
2221*53ee8cc1Swenshuai.xi 
2222*53ee8cc1Swenshuai.xi         return TRUE;
2223*53ee8cc1Swenshuai.xi 
2224*53ee8cc1Swenshuai.xi     }
2225*53ee8cc1Swenshuai.xi 
2226*53ee8cc1Swenshuai.xi     return FALSE;
2227*53ee8cc1Swenshuai.xi }
2228*53ee8cc1Swenshuai.xi 
2229*53ee8cc1Swenshuai.xi 
2230*53ee8cc1Swenshuai.xi /****************************************************************************
2231*53ee8cc1Swenshuai.xi   Subject:    Read the signal to noise ratio (SNR)
2232*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBT2_GetSNR
2233*53ee8cc1Swenshuai.xi   Parmeter:   None
2234*53ee8cc1Swenshuai.xi   Return:     -1 mean I2C fail, otherwise I2C success then return SNR value
2235*53ee8cc1Swenshuai.xi   Remark:
2236*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT2_GetSNR(MS_U16 * u16_snr100,MS_U8 * snr_cali,MS_U8 * u8_gi)2237*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetSNR (MS_U16 *u16_snr100,  MS_U8 *snr_cali, MS_U8 *u8_gi)
2238*53ee8cc1Swenshuai.xi {
2239*53ee8cc1Swenshuai.xi     MS_U8            status = true;
2240*53ee8cc1Swenshuai.xi     MS_U8            reg=0, reg_frz=0;
2241*53ee8cc1Swenshuai.xi //    MS_U16          u16_snr100 = 0;
2242*53ee8cc1Swenshuai.xi //    float            f_snr;
2243*53ee8cc1Swenshuai.xi //    MS_U8       u8_win = 0;
2244*53ee8cc1Swenshuai.xi //    MS_U8       u8_gi = 0;
2245*53ee8cc1Swenshuai.xi 
2246*53ee8cc1Swenshuai.xi     // freeze
2247*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE+0xef, &reg_frz);
2248*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE+0xef, reg_frz|0x80);
2249*53ee8cc1Swenshuai.xi 
2250*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg((MS_U32)E_DMD_T2_SNR_H,&reg);
2251*53ee8cc1Swenshuai.xi     *u16_snr100 = reg;
2252*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg((MS_U32)E_DMD_T2_SNR_L,&reg);
2253*53ee8cc1Swenshuai.xi     *u16_snr100 = (*u16_snr100<<8)|reg;
2254*53ee8cc1Swenshuai.xi 
2255*53ee8cc1Swenshuai.xi     // unfreeze
2256*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE+0xef, reg_frz);
2257*53ee8cc1Swenshuai.xi 
2258*53ee8cc1Swenshuai.xi //    f_snr = (float)u16_snr100/100.0;
2259*53ee8cc1Swenshuai.xi 
2260*53ee8cc1Swenshuai.xi     // snr cali
2261*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FDP_REG_BASE+0x01*2, &reg);
2262*53ee8cc1Swenshuai.xi     *snr_cali = (reg>>2)&0x01;
2263*53ee8cc1Swenshuai.xi 
2264*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE+0x31*2, &reg);
2265*53ee8cc1Swenshuai.xi     *u8_gi = (reg>>1)&0x07;
2266*53ee8cc1Swenshuai.xi 
2267*53ee8cc1Swenshuai.xi     return status;
2268*53ee8cc1Swenshuai.xi #if 0
2269*53ee8cc1Swenshuai.xi     if (u8_win == 1)
2270*53ee8cc1Swenshuai.xi     {
2271*53ee8cc1Swenshuai.xi         float snr_offset = 0.0;
2272*53ee8cc1Swenshuai.xi         float snr_cali = 0.0;
2273*53ee8cc1Swenshuai.xi 
2274*53ee8cc1Swenshuai.xi         if (u8_gi == 0) snr_offset = 0.157;
2275*53ee8cc1Swenshuai.xi         else if(u8_gi == 1) snr_offset = 0.317;
2276*53ee8cc1Swenshuai.xi         else if(u8_gi == 2) snr_offset = 0.645;
2277*53ee8cc1Swenshuai.xi         else if(u8_gi == 3) snr_offset = 1.335;
2278*53ee8cc1Swenshuai.xi         else if(u8_gi == 4) snr_offset = 0.039;
2279*53ee8cc1Swenshuai.xi         else if(u8_gi == 5) snr_offset = 0.771;
2280*53ee8cc1Swenshuai.xi         else if(u8_gi == 6) snr_offset = 0.378;
2281*53ee8cc1Swenshuai.xi 
2282*53ee8cc1Swenshuai.xi         snr_cali = f_snr - snr_offset;
2283*53ee8cc1Swenshuai.xi         if (snr_cali > 0.0) f_snr = snr_cali;
2284*53ee8cc1Swenshuai.xi     }
2285*53ee8cc1Swenshuai.xi     //use Polynomial curve fitting to fix snr
2286*53ee8cc1Swenshuai.xi     //snr_poly = 0.0027945*pow(*fSNR,3) - 0.2266*pow(*fSNR,2) + 6.0101*(*fSNR) - 53.3621;
2287*53ee8cc1Swenshuai.xi     //f_snr = f_snr + snr_poly;
2288*53ee8cc1Swenshuai.xi 
2289*53ee8cc1Swenshuai.xi     if (status == true)
2290*53ee8cc1Swenshuai.xi         return f_snr;
2291*53ee8cc1Swenshuai.xi     else
2292*53ee8cc1Swenshuai.xi         return -1;
2293*53ee8cc1Swenshuai.xi #endif
2294*53ee8cc1Swenshuai.xi 
2295*53ee8cc1Swenshuai.xi }
2296*53ee8cc1Swenshuai.xi 
2297*53ee8cc1Swenshuai.xi #if 0
2298*53ee8cc1Swenshuai.xi float INTERN_DVBT2_GetSNR (void)
2299*53ee8cc1Swenshuai.xi {
2300*53ee8cc1Swenshuai.xi     MS_U8            status = true;
2301*53ee8cc1Swenshuai.xi     MS_U8            reg=0, reg_frz=0;
2302*53ee8cc1Swenshuai.xi     MS_U16          u16_snr100 = 0;
2303*53ee8cc1Swenshuai.xi     float            f_snr;
2304*53ee8cc1Swenshuai.xi     MS_U8       u8_win = 0;
2305*53ee8cc1Swenshuai.xi     MS_U8       u8_gi = 0;
2306*53ee8cc1Swenshuai.xi 
2307*53ee8cc1Swenshuai.xi     // freeze
2308*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE+0xef, &reg_frz);
2309*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE+0xef, reg_frz|0x80);
2310*53ee8cc1Swenshuai.xi 
2311*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg((MS_U32)E_DMD_T2_SNR_H,&reg);
2312*53ee8cc1Swenshuai.xi     u16_snr100 = reg;
2313*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg((MS_U32)E_DMD_T2_SNR_L,&reg);
2314*53ee8cc1Swenshuai.xi     u16_snr100 = (u16_snr100<<8)|reg;
2315*53ee8cc1Swenshuai.xi 
2316*53ee8cc1Swenshuai.xi     // unfreeze
2317*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE+0xef, reg_frz);
2318*53ee8cc1Swenshuai.xi 
2319*53ee8cc1Swenshuai.xi     f_snr = (float)u16_snr100/100.0;
2320*53ee8cc1Swenshuai.xi 
2321*53ee8cc1Swenshuai.xi     // snr cali
2322*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2FDP_REG_BASE+0x01*2, &reg);
2323*53ee8cc1Swenshuai.xi     u8_win = (reg>>2)&0x01;
2324*53ee8cc1Swenshuai.xi 
2325*53ee8cc1Swenshuai.xi     if (u8_win == 1)
2326*53ee8cc1Swenshuai.xi     {
2327*53ee8cc1Swenshuai.xi         float snr_offset = 0.0;
2328*53ee8cc1Swenshuai.xi         float snr_cali = 0.0;
2329*53ee8cc1Swenshuai.xi 
2330*53ee8cc1Swenshuai.xi         status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE+0x31*2, &reg);
2331*53ee8cc1Swenshuai.xi         u8_gi = (reg>>1)&0x07;
2332*53ee8cc1Swenshuai.xi 
2333*53ee8cc1Swenshuai.xi         if (u8_gi == 0) snr_offset = 0.157;
2334*53ee8cc1Swenshuai.xi         else if(u8_gi == 1) snr_offset = 0.317;
2335*53ee8cc1Swenshuai.xi         else if(u8_gi == 2) snr_offset = 0.645;
2336*53ee8cc1Swenshuai.xi         else if(u8_gi == 3) snr_offset = 1.335;
2337*53ee8cc1Swenshuai.xi         else if(u8_gi == 4) snr_offset = 0.039;
2338*53ee8cc1Swenshuai.xi         else if(u8_gi == 5) snr_offset = 0.771;
2339*53ee8cc1Swenshuai.xi         else if(u8_gi == 6) snr_offset = 0.378;
2340*53ee8cc1Swenshuai.xi 
2341*53ee8cc1Swenshuai.xi         snr_cali = f_snr - snr_offset;
2342*53ee8cc1Swenshuai.xi         if (snr_cali > 0.0) f_snr = snr_cali;
2343*53ee8cc1Swenshuai.xi     }
2344*53ee8cc1Swenshuai.xi     //use Polynomial curve fitting to fix snr
2345*53ee8cc1Swenshuai.xi     //snr_poly = 0.0027945*pow(*fSNR,3) - 0.2266*pow(*fSNR,2) + 6.0101*(*fSNR) - 53.3621;
2346*53ee8cc1Swenshuai.xi     //f_snr = f_snr + snr_poly;
2347*53ee8cc1Swenshuai.xi 
2348*53ee8cc1Swenshuai.xi     if (status == true)
2349*53ee8cc1Swenshuai.xi         return f_snr;
2350*53ee8cc1Swenshuai.xi     else
2351*53ee8cc1Swenshuai.xi         return -1;
2352*53ee8cc1Swenshuai.xi 
2353*53ee8cc1Swenshuai.xi }
2354*53ee8cc1Swenshuai.xi #endif
2355*53ee8cc1Swenshuai.xi 
2356*53ee8cc1Swenshuai.xi #if 0
2357*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetSignalStrength(MS_U16 *strength,const DMD_DVBT2_InitData *sDMD_DVBT2_InitData, MS_U8 u8SarValue, float fRFPowerDbm)
2358*53ee8cc1Swenshuai.xi {
2359*53ee8cc1Swenshuai.xi     MS_U8   status = true;
2360*53ee8cc1Swenshuai.xi     float   ch_power_db = 0.0f;
2361*53ee8cc1Swenshuai.xi     float   ch_power_ref = 11.0f;
2362*53ee8cc1Swenshuai.xi     float   ch_power_rel = 0.0f;
2363*53ee8cc1Swenshuai.xi     //MS_U8   u8_index = 0;
2364*53ee8cc1Swenshuai.xi     MS_U16  L1_info_qam, L1_info_cr;
2365*53ee8cc1Swenshuai.xi //    MS_U8  demodState = 0;
2366*53ee8cc1Swenshuai.xi 
2367*53ee8cc1Swenshuai.xi     if (FALSE == INTERN_DVBT2_GetLock(E_DMD_DVBT2_FEC_LOCK) )
2368*53ee8cc1Swenshuai.xi     {
2369*53ee8cc1Swenshuai.xi         *strength = 0;
2370*53ee8cc1Swenshuai.xi         return TRUE;
2371*53ee8cc1Swenshuai.xi     }
2372*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2_TIME(printf("INTERN_DVBT2_GetSignalStrength, t=%ld\n",MsOS_GetSystemTime()));
2373*53ee8cc1Swenshuai.xi 
2374*53ee8cc1Swenshuai.xi     // if (INTERN_DVBT2_Lock(COFDM_TPS_LOCK))
2375*53ee8cc1Swenshuai.xi         //if (INTERN_DVBT2_Lock(COFDM_AGC_LOCK))
2376*53ee8cc1Swenshuai.xi         /* Actually, it's more reasonable, that signal level depended on cable input power level
2377*53ee8cc1Swenshuai.xi         * thougth the signal isn't dvb-t signal.
2378*53ee8cc1Swenshuai.xi         */
2379*53ee8cc1Swenshuai.xi 
2380*53ee8cc1Swenshuai.xi #if 0
2381*53ee8cc1Swenshuai.xi     // use pointer of IFAGC table to identify
2382*53ee8cc1Swenshuai.xi     // case 1: RFAGC from SAR, IFAGC controlled by demod
2383*53ee8cc1Swenshuai.xi     // case 2: RFAGC from tuner, ,IFAGC controlled by demod
2384*53ee8cc1Swenshuai.xi     status &= HAL_DMD_GetRFLevel(&ch_power_db, fRFPowerDbm, u8SarValue,
2385*53ee8cc1Swenshuai.xi                                                                 sDMD_DVBT2_InitData->pTuner_RfagcSsi, sDMD_DVBT2_InitData->u16Tuner_RfagcSsi_Size,
2386*53ee8cc1Swenshuai.xi                                                                 sDMD_DVBT2_InitData->pTuner_IfagcSsi_HiRef, sDMD_DVBT2_InitData->u16Tuner_IfagcSsi_HiRef_Size,
2387*53ee8cc1Swenshuai.xi                                                                 sDMD_DVBT2_InitData->pTuner_IfagcSsi_LoRef, sDMD_DVBT2_InitData->u16Tuner_IfagcSsi_LoRef_Size,
2388*53ee8cc1Swenshuai.xi                                                                 sDMD_DVBT2_InitData->pTuner_IfagcErr_HiRef, sDMD_DVBT2_InitData->u16Tuner_IfagcErr_HiRef_Size,
2389*53ee8cc1Swenshuai.xi                                                                 sDMD_DVBT2_InitData->pTuner_IfagcErr_LoRef, sDMD_DVBT2_InitData->u16Tuner_IfagcErr_LoRef_Size);
2390*53ee8cc1Swenshuai.xi #endif
2391*53ee8cc1Swenshuai.xi 
2392*53ee8cc1Swenshuai.xi     if(INTERN_DVBT2_Get_L1_Parameter(&L1_info_qam, T2_MODUL_MODE) == FALSE)
2393*53ee8cc1Swenshuai.xi         printf("[dvbt2] QAM parameter retrieve failure\n");
2394*53ee8cc1Swenshuai.xi 
2395*53ee8cc1Swenshuai.xi     if(INTERN_DVBT2_Get_L1_Parameter(&L1_info_cr, T2_CODE_RATE) == FALSE)
2396*53ee8cc1Swenshuai.xi         printf("[dvbt2]code rate parameter retrieve failure\n");
2397*53ee8cc1Swenshuai.xi 
2398*53ee8cc1Swenshuai.xi /*
2399*53ee8cc1Swenshuai.xi     while(dvbt2_ssi_dbm_nordigp1[u8_index].constel != _UNKNOW_QAM)
2400*53ee8cc1Swenshuai.xi     {
2401*53ee8cc1Swenshuai.xi         if ( (dvbt2_ssi_dbm_nordigp1[u8_index].constel == (DMD_T2_CONSTEL)L1_info_qam)
2402*53ee8cc1Swenshuai.xi             && (dvbt2_ssi_dbm_nordigp1[u8_index].code_rate == (DMD_T2_CODERATE)L1_info_cr))
2403*53ee8cc1Swenshuai.xi         {
2404*53ee8cc1Swenshuai.xi            ch_power_ref = dvbt2_ssi_dbm_nordigp1[u8_index].p_ref;
2405*53ee8cc1Swenshuai.xi            break;
2406*53ee8cc1Swenshuai.xi         }
2407*53ee8cc1Swenshuai.xi         else
2408*53ee8cc1Swenshuai.xi         {
2409*53ee8cc1Swenshuai.xi            u8_index++;
2410*53ee8cc1Swenshuai.xi         }
2411*53ee8cc1Swenshuai.xi     }
2412*53ee8cc1Swenshuai.xi */
2413*53ee8cc1Swenshuai.xi     ch_power_ref = dvbt2_ssi_dbm_nordigp1[(MS_U8)L1_info_qam][(MS_U8)L1_info_cr];
2414*53ee8cc1Swenshuai.xi 
2415*53ee8cc1Swenshuai.xi //    status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + (0x62*2), &demodState);
2416*53ee8cc1Swenshuai.xi 
2417*53ee8cc1Swenshuai.xi     if (ch_power_ref > 10.0f)
2418*53ee8cc1Swenshuai.xi         *strength = 0;
2419*53ee8cc1Swenshuai.xi     else
2420*53ee8cc1Swenshuai.xi     {
2421*53ee8cc1Swenshuai.xi 		// For Nordig's SSI test items
2422*53ee8cc1Swenshuai.xi 		if ( (L1_info_qam == 3) //256qam
2423*53ee8cc1Swenshuai.xi 			&& (L1_info_cr > 0 && L1_info_cr < 4) // CR 3/5,2/3,3/4
2424*53ee8cc1Swenshuai.xi 			)
2425*53ee8cc1Swenshuai.xi 		{
2426*53ee8cc1Swenshuai.xi 			MS_U8 u8_x = L1_info_cr - 1;
2427*53ee8cc1Swenshuai.xi 			float f_ssi = 0.0;
2428*53ee8cc1Swenshuai.xi 
2429*53ee8cc1Swenshuai.xi 			if(ch_power_db >= -45)f_ssi = 100;
2430*53ee8cc1Swenshuai.xi 			else if (ch_power_db >= -50)  f_ssi = fT2_SSI_formula[u8_x][0]*(ch_power_db + 50) + fT2_SSI_formula[u8_x][1];
2431*53ee8cc1Swenshuai.xi 			else if (ch_power_db >= -60)  f_ssi = fT2_SSI_formula[u8_x][2]*(ch_power_db + 60) + fT2_SSI_formula[u8_x][3];
2432*53ee8cc1Swenshuai.xi 			else if (ch_power_db >= -70)  f_ssi = fT2_SSI_formula[u8_x][4]*(ch_power_db + 70) + fT2_SSI_formula[u8_x][5];
2433*53ee8cc1Swenshuai.xi 			else if (ch_power_db >= -80)  f_ssi = fT2_SSI_formula[u8_x][6]*(ch_power_db + 80) + fT2_SSI_formula[u8_x][7];
2434*53ee8cc1Swenshuai.xi 			else if (ch_power_db >= -95)  f_ssi = fT2_SSI_formula[u8_x][8]*(ch_power_db + 95) + fT2_SSI_formula[u8_x][9];
2435*53ee8cc1Swenshuai.xi 			else if (ch_power_db >= -100) f_ssi = fT2_SSI_formula[u8_x][10]*(ch_power_db + 100) + fT2_SSI_formula[u8_x][11];
2436*53ee8cc1Swenshuai.xi 
2437*53ee8cc1Swenshuai.xi 			if (f_ssi > 100) *strength = 100;
2438*53ee8cc1Swenshuai.xi 			else if (f_ssi < 0) *strength = 0;
2439*53ee8cc1Swenshuai.xi 			else *strength = (MS_U16)(f_ssi+0.5);
2440*53ee8cc1Swenshuai.xi 
2441*53ee8cc1Swenshuai.xi 			DBG_GET_SIGNAL(printf(">>> SSI... RF_level=%d, f_ssi=%d, ssi=%d, cr=%d, mod=%d\n", (MS_S16)ch_power_db, (MS_S16)f_ssi, (MS_S16)(*strength), L1_info_cr, L1_info_qam));
2442*53ee8cc1Swenshuai.xi 		}
2443*53ee8cc1Swenshuai.xi 		else
2444*53ee8cc1Swenshuai.xi 		{
2445*53ee8cc1Swenshuai.xi 			ch_power_rel = ch_power_db - ch_power_ref;
2446*53ee8cc1Swenshuai.xi 			/*
2447*53ee8cc1Swenshuai.xi 		        if (demodState != 0x09)
2448*53ee8cc1Swenshuai.xi 		        {
2449*53ee8cc1Swenshuai.xi 		            ch_power_rel = ch_power_db - (-50.0f);
2450*53ee8cc1Swenshuai.xi 		        }
2451*53ee8cc1Swenshuai.xi 		        else
2452*53ee8cc1Swenshuai.xi 		        {
2453*53ee8cc1Swenshuai.xi 		            ch_power_rel = ch_power_db - ch_power_ref;
2454*53ee8cc1Swenshuai.xi 		        }
2455*53ee8cc1Swenshuai.xi 			*/
2456*53ee8cc1Swenshuai.xi 	        if ( ch_power_rel < -15.0f )
2457*53ee8cc1Swenshuai.xi 	        {
2458*53ee8cc1Swenshuai.xi 	            *strength = 0;
2459*53ee8cc1Swenshuai.xi 	        }
2460*53ee8cc1Swenshuai.xi 	        else if ( ch_power_rel < 0.0f )
2461*53ee8cc1Swenshuai.xi 	        {
2462*53ee8cc1Swenshuai.xi 	            *strength = (MS_U16)(2.0f/3*(ch_power_rel + 15.0f));
2463*53ee8cc1Swenshuai.xi 	        }
2464*53ee8cc1Swenshuai.xi 	        else if ( ch_power_rel < 20 )
2465*53ee8cc1Swenshuai.xi 	        {
2466*53ee8cc1Swenshuai.xi 	            *strength = (MS_U16)(4.0f*ch_power_rel + 10.0f);
2467*53ee8cc1Swenshuai.xi 	        }
2468*53ee8cc1Swenshuai.xi 	        else if ( ch_power_rel < 35.0f )
2469*53ee8cc1Swenshuai.xi 	        {
2470*53ee8cc1Swenshuai.xi 	            *strength = (MS_U16)(2.0f/3*(ch_power_rel - 20.0f) + 90.0f);
2471*53ee8cc1Swenshuai.xi 	        }
2472*53ee8cc1Swenshuai.xi 	        else
2473*53ee8cc1Swenshuai.xi 	        {
2474*53ee8cc1Swenshuai.xi 	            *strength = 100;
2475*53ee8cc1Swenshuai.xi           }
2476*53ee8cc1Swenshuai.xi 		}
2477*53ee8cc1Swenshuai.xi     }
2478*53ee8cc1Swenshuai.xi 
2479*53ee8cc1Swenshuai.xi     if (FALSE == INTERN_DVBT2_GetLock(E_DMD_DVBT2_FEC_LOCK) )
2480*53ee8cc1Swenshuai.xi     {
2481*53ee8cc1Swenshuai.xi         *strength = 0;
2482*53ee8cc1Swenshuai.xi         return TRUE;
2483*53ee8cc1Swenshuai.xi     }
2484*53ee8cc1Swenshuai.xi 
2485*53ee8cc1Swenshuai.xi     DBG_GET_SIGNAL(printf(">>> ch_power_ref(dB) = %d , ch_power_db(dB) = %d, ch_power_rel(dB) = %d<<<\n", (MS_S16)ch_power_ref, (MS_S16)ch_power_db, (MS_S16)ch_power_rel));
2486*53ee8cc1Swenshuai.xi     DBG_GET_SIGNAL(printf(">>> SSI_CH_PWR(dB) = %d , Score = %d<<<\n", (MS_S16)ch_power_db, *strength));
2487*53ee8cc1Swenshuai.xi     DBG_GET_SIGNAL(printf(">>> SSI = %d <<<\n", (int)*strength));
2488*53ee8cc1Swenshuai.xi 
2489*53ee8cc1Swenshuai.xi     return status;
2490*53ee8cc1Swenshuai.xi }
2491*53ee8cc1Swenshuai.xi #endif
2492*53ee8cc1Swenshuai.xi 
2493*53ee8cc1Swenshuai.xi #if 0
2494*53ee8cc1Swenshuai.xi /****************************************************************************
2495*53ee8cc1Swenshuai.xi   Subject:    To get the DVT Signal quility
2496*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBT2_GetSignalQuality
2497*53ee8cc1Swenshuai.xi   Parmeter:  Quility
2498*53ee8cc1Swenshuai.xi   Return:      E_RESULT_SUCCESS
2499*53ee8cc1Swenshuai.xi                    E_RESULT_FAILURE
2500*53ee8cc1Swenshuai.xi   Remark:    Here we have 4 level range
2501*53ee8cc1Swenshuai.xi                   <1>.First Range => Quility =100  (You can define it by INTERN_DVBT2_SIGNAL_BASE_100)
2502*53ee8cc1Swenshuai.xi                   <2>.2th Range => 60 < Quality < 100 (You can define it by INTERN_DVBT2_SIGNAL_BASE_60)
2503*53ee8cc1Swenshuai.xi                   <3>.3th Range => 10 < Quality < 60  (You can define it by INTERN_DVBT2_SIGNAL_BASE_10)
2504*53ee8cc1Swenshuai.xi                   <4>.4th Range => Quality <10
2505*53ee8cc1Swenshuai.xi *****************************************************************************/
2506*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetSignalQuality(MS_U16 *quality, const DMD_DVBT2_InitData *sDMD_DVBT2_InitData, MS_U8 u8SarValue, float fRFPowerDbm)
2507*53ee8cc1Swenshuai.xi {
2508*53ee8cc1Swenshuai.xi //    float   ber_sqi, SQI;
2509*53ee8cc1Swenshuai.xi     float   fber;
2510*53ee8cc1Swenshuai.xi     float   cn_rec = 0;
2511*53ee8cc1Swenshuai.xi     float   cn_ref = 0;
2512*53ee8cc1Swenshuai.xi     float   cn_rel = 0;
2513*53ee8cc1Swenshuai.xi 
2514*53ee8cc1Swenshuai.xi #if 0
2515*53ee8cc1Swenshuai.xi     float   fBerTH1[] = {1E-4, 1E-4*(1.0-DVBT2_BER_TH_HY), 1E-4*(1.0+DVBT2_BER_TH_HY), 1E-4};
2516*53ee8cc1Swenshuai.xi     float   fBerTH2[] = {3E-7, 3E-7, 3E-7*(1.0-DVBT2_BER_TH_HY), 3E-7*(1.0+DVBT2_BER_TH_HY)};
2517*53ee8cc1Swenshuai.xi     float   BER_SQI = (float)0.0;
2518*53ee8cc1Swenshuai.xi     float   SQI = (float)0.0;
2519*53ee8cc1Swenshuai.xi     static MS_U8 u8SQIState = 0;
2520*53ee8cc1Swenshuai.xi #endif
2521*53ee8cc1Swenshuai.xi 
2522*53ee8cc1Swenshuai.xi     MS_U8   status = true;
2523*53ee8cc1Swenshuai.xi     MS_U16   L1_info_qam = 0, L1_info_cr = 0, i = 0;
2524*53ee8cc1Swenshuai.xi 
2525*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2_TIME(printf("INTERN_DVBT2_GetSignalQuality, t=%ld\n",MsOS_GetSystemTime()));
2526*53ee8cc1Swenshuai.xi 
2527*53ee8cc1Swenshuai.xi     if (TRUE == INTERN_DVBT2_GetLock(E_DMD_DVBT2_P1_LOCK) )
2528*53ee8cc1Swenshuai.xi     {
2529*53ee8cc1Swenshuai.xi #if 1 // copy from msb1240
2530*53ee8cc1Swenshuai.xi         if (fBerFilteredDVBT2 < 0.0)
2531*53ee8cc1Swenshuai.xi         {
2532*53ee8cc1Swenshuai.xi             if (INTERN_DVBT2_GetPostLdpcBer(&fber) == FALSE)
2533*53ee8cc1Swenshuai.xi             {
2534*53ee8cc1Swenshuai.xi                 DBG_INTERN_DVBT2(printf("GetPostViterbiBer Fail!\n"));
2535*53ee8cc1Swenshuai.xi                 return FALSE;
2536*53ee8cc1Swenshuai.xi             }
2537*53ee8cc1Swenshuai.xi             fBerFilteredDVBT2 = fber;
2538*53ee8cc1Swenshuai.xi         }
2539*53ee8cc1Swenshuai.xi         else
2540*53ee8cc1Swenshuai.xi         {
2541*53ee8cc1Swenshuai.xi             fber = fBerFilteredDVBT2;
2542*53ee8cc1Swenshuai.xi         }
2543*53ee8cc1Swenshuai.xi 
2544*53ee8cc1Swenshuai.xi         if (fber > fBerTH1[u8SQIState])
2545*53ee8cc1Swenshuai.xi         {
2546*53ee8cc1Swenshuai.xi            BER_SQI = 0.0;
2547*53ee8cc1Swenshuai.xi            u8SQIState = 1;
2548*53ee8cc1Swenshuai.xi         }
2549*53ee8cc1Swenshuai.xi         else if (fber >=fBerTH2[u8SQIState])
2550*53ee8cc1Swenshuai.xi         {
2551*53ee8cc1Swenshuai.xi            BER_SQI = 100.0/15;
2552*53ee8cc1Swenshuai.xi            u8SQIState = 2;
2553*53ee8cc1Swenshuai.xi         }
2554*53ee8cc1Swenshuai.xi         else
2555*53ee8cc1Swenshuai.xi         {
2556*53ee8cc1Swenshuai.xi             BER_SQI = 100.0/6;
2557*53ee8cc1Swenshuai.xi             u8SQIState = 3;
2558*53ee8cc1Swenshuai.xi         }
2559*53ee8cc1Swenshuai.xi 
2560*53ee8cc1Swenshuai.xi         cn_rec = INTERN_DVBT2_GetSNR();
2561*53ee8cc1Swenshuai.xi         if (cn_rec < 0.0)
2562*53ee8cc1Swenshuai.xi             return FALSE;
2563*53ee8cc1Swenshuai.xi 
2564*53ee8cc1Swenshuai.xi         ///////// Get Constellation and Code Rate to determine Ref. C/N //////////
2565*53ee8cc1Swenshuai.xi         ///////// (refer to Teracom min. spec 2.0 4.1.1.7) /////
2566*53ee8cc1Swenshuai.xi         L1_info_qam = 0xff;
2567*53ee8cc1Swenshuai.xi         L1_info_cr = 0xff;
2568*53ee8cc1Swenshuai.xi 
2569*53ee8cc1Swenshuai.xi         cn_ref = (float)-1.0;
2570*53ee8cc1Swenshuai.xi         if(INTERN_DVBT2_Get_L1_Parameter(&L1_info_qam, T2_MODUL_MODE) == FALSE)
2571*53ee8cc1Swenshuai.xi             printf("[dvbt2] QAM parameter retrieve failure\n");
2572*53ee8cc1Swenshuai.xi 
2573*53ee8cc1Swenshuai.xi         if(INTERN_DVBT2_Get_L1_Parameter(&L1_info_cr, T2_CODE_RATE) == FALSE)
2574*53ee8cc1Swenshuai.xi             printf("[dvbt2]code rate parameter retrieve failure\n");
2575*53ee8cc1Swenshuai.xi 
2576*53ee8cc1Swenshuai.xi         for(i = 0; i < sDMD_DVBT2_InitData->u16SqiCnNordigP1_Size; i++)
2577*53ee8cc1Swenshuai.xi         {
2578*53ee8cc1Swenshuai.xi             if ( (L1_info_qam == sDMD_DVBT2_InitData->pSqiCnNordigP1[i].constel)
2579*53ee8cc1Swenshuai.xi             && (L1_info_cr == sDMD_DVBT2_InitData->pSqiCnNordigP1[i].code_rate) )
2580*53ee8cc1Swenshuai.xi             {
2581*53ee8cc1Swenshuai.xi                 cn_ref = sDMD_DVBT2_InitData->pSqiCnNordigP1[i].cn_ref;
2582*53ee8cc1Swenshuai.xi                 break;
2583*53ee8cc1Swenshuai.xi             }
2584*53ee8cc1Swenshuai.xi         }
2585*53ee8cc1Swenshuai.xi 
2586*53ee8cc1Swenshuai.xi         if (cn_ref < 0.0)
2587*53ee8cc1Swenshuai.xi         {
2588*53ee8cc1Swenshuai.xi             SQI = (float)0.0;
2589*53ee8cc1Swenshuai.xi             printf("SQI is zero, 1\n");
2590*53ee8cc1Swenshuai.xi         }
2591*53ee8cc1Swenshuai.xi         else
2592*53ee8cc1Swenshuai.xi         {
2593*53ee8cc1Swenshuai.xi             // 0.7, snr offset
2594*53ee8cc1Swenshuai.xi             cn_rel = cn_rec - cn_ref + 0.7f;
2595*53ee8cc1Swenshuai.xi             if (cn_rel > 3.0)
2596*53ee8cc1Swenshuai.xi                 SQI = 100;
2597*53ee8cc1Swenshuai.xi             else if (cn_rel >= -3)
2598*53ee8cc1Swenshuai.xi             {
2599*53ee8cc1Swenshuai.xi                 SQI = (cn_rel+3)*BER_SQI;
2600*53ee8cc1Swenshuai.xi                 if (SQI > 100.0) SQI = 100.0;
2601*53ee8cc1Swenshuai.xi                 else if (SQI < 0.0) SQI = 0.0;
2602*53ee8cc1Swenshuai.xi             }
2603*53ee8cc1Swenshuai.xi             else
2604*53ee8cc1Swenshuai.xi             {
2605*53ee8cc1Swenshuai.xi                 SQI = (float)0.0;
2606*53ee8cc1Swenshuai.xi                 printf("SQI is zero, 2\n");
2607*53ee8cc1Swenshuai.xi             }
2608*53ee8cc1Swenshuai.xi         }
2609*53ee8cc1Swenshuai.xi 
2610*53ee8cc1Swenshuai.xi         *quality = (MS_U16)SQI;
2611*53ee8cc1Swenshuai.xi #else
2612*53ee8cc1Swenshuai.xi         if ( MsOS_Timer_DiffTimeFromNow(u32FecFirstLockTime) < 300)
2613*53ee8cc1Swenshuai.xi         {
2614*53ee8cc1Swenshuai.xi           MsOS_DelayTask(300 - MsOS_Timer_DiffTimeFromNow(u32FecFirstLockTime));
2615*53ee8cc1Swenshuai.xi         }
2616*53ee8cc1Swenshuai.xi         ///////// Get Pre-BCH (Post-LDPC) BER to determine BER_SQI //////////
2617*53ee8cc1Swenshuai.xi         if(fLDPCBerFiltered<= 0.0)
2618*53ee8cc1Swenshuai.xi         {
2619*53ee8cc1Swenshuai.xi             if (INTERN_DVBT2_GetPostLdpcBer(&fber) == FALSE)
2620*53ee8cc1Swenshuai.xi             {
2621*53ee8cc1Swenshuai.xi                 DBG_INTERN_DVBT2(printf("GetPostViterbiBer Fail!\n"));
2622*53ee8cc1Swenshuai.xi                 return FALSE;
2623*53ee8cc1Swenshuai.xi             }
2624*53ee8cc1Swenshuai.xi             fLDPCBerFiltered = fber;
2625*53ee8cc1Swenshuai.xi         }
2626*53ee8cc1Swenshuai.xi         else
2627*53ee8cc1Swenshuai.xi         {
2628*53ee8cc1Swenshuai.xi             fber = fLDPCBerFiltered;
2629*53ee8cc1Swenshuai.xi         }
2630*53ee8cc1Swenshuai.xi /*
2631*53ee8cc1Swenshuai.xi         if (fber > 1.0E-3)
2632*53ee8cc1Swenshuai.xi             ber_sqi = 0.0;
2633*53ee8cc1Swenshuai.xi         else if (fber > 8.5E-7)
2634*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX
2635*53ee8cc1Swenshuai.xi             ber_sqi = (log10f(1.0f/fber))*20.0f - 22.0f;
2636*53ee8cc1Swenshuai.xi #else
2637*53ee8cc1Swenshuai.xi             ber_sqi = (Log10Approx(1.0f/fber))*20.0f - 22.0f;
2638*53ee8cc1Swenshuai.xi #endif
2639*53ee8cc1Swenshuai.xi         else
2640*53ee8cc1Swenshuai.xi             ber_sqi = 100.0;
2641*53ee8cc1Swenshuai.xi */
2642*53ee8cc1Swenshuai.xi         if (fber > 1E-4)
2643*53ee8cc1Swenshuai.xi             ber_sqi = 0.0;
2644*53ee8cc1Swenshuai.xi         else if (fber >= 1E-7)
2645*53ee8cc1Swenshuai.xi             ber_sqi = 100.0 / 15;
2646*53ee8cc1Swenshuai.xi         else
2647*53ee8cc1Swenshuai.xi             ber_sqi = 100.0 / 6;
2648*53ee8cc1Swenshuai.xi 
2649*53ee8cc1Swenshuai.xi         cn_rec = INTERN_DVBT2_GetSNR();
2650*53ee8cc1Swenshuai.xi 
2651*53ee8cc1Swenshuai.xi         if (cn_rec == -1)   //get SNR return fail
2652*53ee8cc1Swenshuai.xi             status = false;
2653*53ee8cc1Swenshuai.xi 
2654*53ee8cc1Swenshuai.xi         ///////// Get Constellation and Code Rate to determine Ref. C/N //////////
2655*53ee8cc1Swenshuai.xi         ///////// (refer to Teracom min. spec 2.0 4.1.1.7) /////
2656*53ee8cc1Swenshuai.xi         L1_info_qam = 0xff;
2657*53ee8cc1Swenshuai.xi         L1_info_cr = 0xff;
2658*53ee8cc1Swenshuai.xi 
2659*53ee8cc1Swenshuai.xi         cn_ref = (float)-1.0;
2660*53ee8cc1Swenshuai.xi     if(INTERN_DVBT2_Get_L1_Parameter(&L1_info_qam, T2_MODUL_MODE) == FALSE)
2661*53ee8cc1Swenshuai.xi         printf("[dvbt2] QAM parameter retrieve failure\n");
2662*53ee8cc1Swenshuai.xi 
2663*53ee8cc1Swenshuai.xi     if(INTERN_DVBT2_Get_L1_Parameter(&L1_info_cr, T2_CODE_RATE) == FALSE)
2664*53ee8cc1Swenshuai.xi         printf("[dvbt2]code rate parameter retrieve failure\n");
2665*53ee8cc1Swenshuai.xi 
2666*53ee8cc1Swenshuai.xi         for(i = 0; i < sDMD_DVBT2_InitData->u16SqiCnNordigP1_Size; i++)
2667*53ee8cc1Swenshuai.xi         {
2668*53ee8cc1Swenshuai.xi             if ( (L1_info_qam == sDMD_DVBT2_InitData->pSqiCnNordigP1[i].constel)
2669*53ee8cc1Swenshuai.xi             && (L1_info_cr == sDMD_DVBT2_InitData->pSqiCnNordigP1[i].code_rate) )
2670*53ee8cc1Swenshuai.xi             {
2671*53ee8cc1Swenshuai.xi                 cn_ref = sDMD_DVBT2_InitData->pSqiCnNordigP1[i].cn_ref;
2672*53ee8cc1Swenshuai.xi                 break;
2673*53ee8cc1Swenshuai.xi             }
2674*53ee8cc1Swenshuai.xi         }
2675*53ee8cc1Swenshuai.xi 
2676*53ee8cc1Swenshuai.xi          if (cn_ref == -1.0)
2677*53ee8cc1Swenshuai.xi             SQI = (float)0.0;
2678*53ee8cc1Swenshuai.xi         else
2679*53ee8cc1Swenshuai.xi         {
2680*53ee8cc1Swenshuai.xi             cn_rel = cn_rec - cn_ref;
2681*53ee8cc1Swenshuai.xi             if (cn_rel > 3.0)
2682*53ee8cc1Swenshuai.xi                 SQI = 100;
2683*53ee8cc1Swenshuai.xi             else if (cn_rel >= -3)
2684*53ee8cc1Swenshuai.xi             {
2685*53ee8cc1Swenshuai.xi                 SQI = (cn_rel+3)*ber_sqi;
2686*53ee8cc1Swenshuai.xi                 if (SQI > 100.0) SQI = 100.0;
2687*53ee8cc1Swenshuai.xi                 else if (SQI < 0.0) SQI = 0.0;
2688*53ee8cc1Swenshuai.xi             }
2689*53ee8cc1Swenshuai.xi             else
2690*53ee8cc1Swenshuai.xi                 SQI = (float)0.0;
2691*53ee8cc1Swenshuai.xi         }
2692*53ee8cc1Swenshuai.xi 
2693*53ee8cc1Swenshuai.xi         // SQI patch, 256qam, R3/4 CN=20.8, SQI=0~13
2694*53ee8cc1Swenshuai.xi         if ((L1_info_qam==_T2_256QAM) && (L1_info_cr==_T2_CR3Y4))
2695*53ee8cc1Swenshuai.xi         {
2696*53ee8cc1Swenshuai.xi            if ( (cn_rec > 20.6) && (cn_rec < 20.9))
2697*53ee8cc1Swenshuai.xi            {
2698*53ee8cc1Swenshuai.xi                if (SQI > 3) SQI -= 3;
2699*53ee8cc1Swenshuai.xi            }
2700*53ee8cc1Swenshuai.xi            else if ( (cn_rec >= 20.9) && (cn_rec < 21.2))
2701*53ee8cc1Swenshuai.xi            {
2702*53ee8cc1Swenshuai.xi                if (SQI > 9) SQI -= 9;
2703*53ee8cc1Swenshuai.xi            }
2704*53ee8cc1Swenshuai.xi         }
2705*53ee8cc1Swenshuai.xi 
2706*53ee8cc1Swenshuai.xi         *quality = (MS_U16)SQI;
2707*53ee8cc1Swenshuai.xi #endif
2708*53ee8cc1Swenshuai.xi     }
2709*53ee8cc1Swenshuai.xi     else
2710*53ee8cc1Swenshuai.xi     {
2711*53ee8cc1Swenshuai.xi         *quality = 0;
2712*53ee8cc1Swenshuai.xi     }
2713*53ee8cc1Swenshuai.xi 
2714*53ee8cc1Swenshuai.xi     DBG_GET_SIGNAL(printf("SNR = %f, QAM = %d, code Rate = %d\n", cn_rec, L1_info_qam, L1_info_cr));
2715*53ee8cc1Swenshuai.xi     DBG_GET_SIGNAL(printf("BER = %8.3e\n", fber));
2716*53ee8cc1Swenshuai.xi     DBG_GET_SIGNAL(printf("Signal Quility = %d\n", *quality));
2717*53ee8cc1Swenshuai.xi     return status;
2718*53ee8cc1Swenshuai.xi }
2719*53ee8cc1Swenshuai.xi #endif
2720*53ee8cc1Swenshuai.xi 
2721*53ee8cc1Swenshuai.xi /****************************************************************************
2722*53ee8cc1Swenshuai.xi   Subject:    To get the DVBT Carrier Freq Offset
2723*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBT2_Get_FreqOffset
2724*53ee8cc1Swenshuai.xi   Parmeter:   Frequency offset (in KHz), bandwidth
2725*53ee8cc1Swenshuai.xi   Return:     E_RESULT_SUCCESS
2726*53ee8cc1Swenshuai.xi               E_RESULT_FAILURE
2727*53ee8cc1Swenshuai.xi   Remark:
2728*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBT2_Get_FreqOffset(MS_U32 * CfoTd_reg,MS_U32 * CfoFd_reg,MS_U32 * Icfo_reg,MS_U8 * fft_reg)2729*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Get_FreqOffset(MS_U32 *CfoTd_reg, MS_U32 *CfoFd_reg, MS_U32 *Icfo_reg, MS_U8 *fft_reg)
2730*53ee8cc1Swenshuai.xi {
2731*53ee8cc1Swenshuai.xi //    float         N, FreqB;
2732*53ee8cc1Swenshuai.xi //    float         FreqCfoTd, FreqCfoFd, FreqIcfo;
2733*53ee8cc1Swenshuai.xi //    MS_U32           RegCfoTd, RegCfoFd, RegIcfo;
2734*53ee8cc1Swenshuai.xi     MS_U8            reg_frz=0, reg=0;
2735*53ee8cc1Swenshuai.xi     MS_U8            status;
2736*53ee8cc1Swenshuai.xi 
2737*53ee8cc1Swenshuai.xi #if 0
2738*53ee8cc1Swenshuai.xi     FreqB = (float)u8BW * 8 / 7;
2739*53ee8cc1Swenshuai.xi #endif
2740*53ee8cc1Swenshuai.xi 
2741*53ee8cc1Swenshuai.xi     status = MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x05, &reg_frz);
2742*53ee8cc1Swenshuai.xi 
2743*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x05, reg_frz|0x80);
2744*53ee8cc1Swenshuai.xi 
2745*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c8, &reg);
2746*53ee8cc1Swenshuai.xi     *CfoTd_reg = reg;
2747*53ee8cc1Swenshuai.xi 
2748*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c7, &reg);
2749*53ee8cc1Swenshuai.xi     *CfoTd_reg = (*CfoTd_reg << 8)|reg;
2750*53ee8cc1Swenshuai.xi 
2751*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c6, &reg);
2752*53ee8cc1Swenshuai.xi     *CfoTd_reg = (*CfoTd_reg << 8)|reg;
2753*53ee8cc1Swenshuai.xi #if 0
2754*53ee8cc1Swenshuai.xi     FreqCfoTd = (float)RegCfoTd;
2755*53ee8cc1Swenshuai.xi 
2756*53ee8cc1Swenshuai.xi     if (RegCfoTd & 0x800000)
2757*53ee8cc1Swenshuai.xi         FreqCfoTd = FreqCfoTd - (float)0x1000000;
2758*53ee8cc1Swenshuai.xi 
2759*53ee8cc1Swenshuai.xi     FreqCfoTd = FreqCfoTd * FreqB * 0.00011642;
2760*53ee8cc1Swenshuai.xi #endif
2761*53ee8cc1Swenshuai.xi 
2762*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x05, reg_frz&(~0x80));
2763*53ee8cc1Swenshuai.xi 
2764*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0xfe, &reg_frz);
2765*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz|0x01);
2766*53ee8cc1Swenshuai.xi 
2767*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
2768*53ee8cc1Swenshuai.xi 
2769*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x33, &reg);
2770*53ee8cc1Swenshuai.xi     *CfoFd_reg = reg;
2771*53ee8cc1Swenshuai.xi 
2772*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x32, &reg);
2773*53ee8cc1Swenshuai.xi     *CfoFd_reg = (*CfoFd_reg << 8)|reg;
2774*53ee8cc1Swenshuai.xi 
2775*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x31, &reg);
2776*53ee8cc1Swenshuai.xi     *CfoFd_reg = (*CfoFd_reg << 8)|reg;
2777*53ee8cc1Swenshuai.xi 
2778*53ee8cc1Swenshuai.xi #if 0
2779*53ee8cc1Swenshuai.xi     FreqCfoFd = (float)RegCfoFd;
2780*53ee8cc1Swenshuai.xi 
2781*53ee8cc1Swenshuai.xi     if (RegCfoFd & 0x800000)
2782*53ee8cc1Swenshuai.xi         FreqCfoFd = FreqCfoFd - (float)0x1000000;
2783*53ee8cc1Swenshuai.xi 
2784*53ee8cc1Swenshuai.xi     FreqCfoFd = FreqCfoFd * FreqB * 0.00011642;
2785*53ee8cc1Swenshuai.xi #endif
2786*53ee8cc1Swenshuai.xi 
2787*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x19, &reg);
2788*53ee8cc1Swenshuai.xi     *Icfo_reg = reg & 0x07;
2789*53ee8cc1Swenshuai.xi 
2790*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x18, &reg);
2791*53ee8cc1Swenshuai.xi     *Icfo_reg = (*Icfo_reg << 8)|reg;
2792*53ee8cc1Swenshuai.xi 
2793*53ee8cc1Swenshuai.xi #if 0
2794*53ee8cc1Swenshuai.xi     FreqIcfo = (float)RegIcfo;
2795*53ee8cc1Swenshuai.xi 
2796*53ee8cc1Swenshuai.xi     if (RegIcfo & 0x400)
2797*53ee8cc1Swenshuai.xi         FreqIcfo = FreqIcfo - (float)0x800;
2798*53ee8cc1Swenshuai.xi #endif
2799*53ee8cc1Swenshuai.xi 
2800*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x26, &reg);
2801*53ee8cc1Swenshuai.xi     *fft_reg = reg & 0x30;
2802*53ee8cc1Swenshuai.xi 
2803*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz&(~0x01));
2804*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe+1, 0x01);
2805*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
2806*53ee8cc1Swenshuai.xi 
2807*53ee8cc1Swenshuai.xi #if 0
2808*53ee8cc1Swenshuai.xi     switch (*fft_reg)
2809*53ee8cc1Swenshuai.xi     {
2810*53ee8cc1Swenshuai.xi         case 0x00:  N = 2048;  break;
2811*53ee8cc1Swenshuai.xi         case 0x20:  N = 4096;  break;
2812*53ee8cc1Swenshuai.xi         case 0x10:
2813*53ee8cc1Swenshuai.xi         default:    N = 8192;  break;
2814*53ee8cc1Swenshuai.xi     }
2815*53ee8cc1Swenshuai.xi 
2816*53ee8cc1Swenshuai.xi     FreqIcfo = FreqIcfo * FreqB / N * 1000;         //unit: kHz
2817*53ee8cc1Swenshuai.xi 
2818*53ee8cc1Swenshuai.xi 
2819*53ee8cc1Swenshuai.xi     //*pFreqOff = FreqIcfo + (FreqCfoFd + FreqCfoTd)/1000;
2820*53ee8cc1Swenshuai.xi     *pFreqOff = (-1.0f)*(FreqIcfo + (FreqCfoFd + FreqCfoTd)/1000);
2821*53ee8cc1Swenshuai.xi     // DBG_GET_SIGNAL(printf("FCFO = %f\n", FreqCfoFd));
2822*53ee8cc1Swenshuai.xi     // DBG_GET_SIGNAL(printf("TCFO = %f\n", FreqCfoTd));
2823*53ee8cc1Swenshuai.xi     // DBG_GET_SIGNAL(printf("ICFO = %f\n", FreqIcfo));
2824*53ee8cc1Swenshuai.xi     DBG_GET_SIGNAL(printf("CFOE = %f\n", *pFreqOff));
2825*53ee8cc1Swenshuai.xi #endif
2826*53ee8cc1Swenshuai.xi 
2827*53ee8cc1Swenshuai.xi     if (status == TRUE)
2828*53ee8cc1Swenshuai.xi         return TRUE;
2829*53ee8cc1Swenshuai.xi     else
2830*53ee8cc1Swenshuai.xi         return FALSE;
2831*53ee8cc1Swenshuai.xi }
2832*53ee8cc1Swenshuai.xi 
2833*53ee8cc1Swenshuai.xi #if 0
2834*53ee8cc1Swenshuai.xi /****************************************************************************
2835*53ee8cc1Swenshuai.xi   Subject:    To get the DVBT Carrier Freq Offset
2836*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBT2_Get_FreqOffset
2837*53ee8cc1Swenshuai.xi   Parmeter:   Frequency offset (in KHz), bandwidth
2838*53ee8cc1Swenshuai.xi   Return:     E_RESULT_SUCCESS
2839*53ee8cc1Swenshuai.xi               E_RESULT_FAILURE
2840*53ee8cc1Swenshuai.xi   Remark:
2841*53ee8cc1Swenshuai.xi *****************************************************************************/
2842*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Get_FreqOffset(float *pFreqOff, MS_U8 u8BW)
2843*53ee8cc1Swenshuai.xi {
2844*53ee8cc1Swenshuai.xi     float         N, FreqB;
2845*53ee8cc1Swenshuai.xi     float         FreqCfoTd, FreqCfoFd, FreqIcfo;
2846*53ee8cc1Swenshuai.xi     MS_U32           RegCfoTd, RegCfoFd, RegIcfo;
2847*53ee8cc1Swenshuai.xi     MS_U8            reg_frz=0, reg=0;
2848*53ee8cc1Swenshuai.xi     MS_U8            status;
2849*53ee8cc1Swenshuai.xi 
2850*53ee8cc1Swenshuai.xi     FreqB = (float)u8BW * 8 / 7;
2851*53ee8cc1Swenshuai.xi 
2852*53ee8cc1Swenshuai.xi     status = MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x05, &reg_frz);
2853*53ee8cc1Swenshuai.xi 
2854*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x05, reg_frz|0x80);
2855*53ee8cc1Swenshuai.xi 
2856*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c8, &reg);
2857*53ee8cc1Swenshuai.xi     RegCfoTd = reg;
2858*53ee8cc1Swenshuai.xi 
2859*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c7, &reg);
2860*53ee8cc1Swenshuai.xi     RegCfoTd = (RegCfoTd << 8)|reg;
2861*53ee8cc1Swenshuai.xi 
2862*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c6, &reg);
2863*53ee8cc1Swenshuai.xi     RegCfoTd = (RegCfoTd << 8)|reg;
2864*53ee8cc1Swenshuai.xi 
2865*53ee8cc1Swenshuai.xi     FreqCfoTd = (float)RegCfoTd;
2866*53ee8cc1Swenshuai.xi 
2867*53ee8cc1Swenshuai.xi     if (RegCfoTd & 0x800000)
2868*53ee8cc1Swenshuai.xi         FreqCfoTd = FreqCfoTd - (float)0x1000000;
2869*53ee8cc1Swenshuai.xi 
2870*53ee8cc1Swenshuai.xi     FreqCfoTd = FreqCfoTd * FreqB * 0.00011642;
2871*53ee8cc1Swenshuai.xi 
2872*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x05, reg_frz&(~0x80));
2873*53ee8cc1Swenshuai.xi 
2874*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0xfe, &reg_frz);
2875*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz|0x01);
2876*53ee8cc1Swenshuai.xi 
2877*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
2878*53ee8cc1Swenshuai.xi 
2879*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x33, &reg);
2880*53ee8cc1Swenshuai.xi     RegCfoFd = reg;
2881*53ee8cc1Swenshuai.xi 
2882*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x32, &reg);
2883*53ee8cc1Swenshuai.xi     RegCfoFd = (RegCfoFd << 8)|reg;
2884*53ee8cc1Swenshuai.xi 
2885*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x31, &reg);
2886*53ee8cc1Swenshuai.xi     RegCfoFd = (RegCfoFd << 8)|reg;
2887*53ee8cc1Swenshuai.xi 
2888*53ee8cc1Swenshuai.xi     FreqCfoFd = (float)RegCfoFd;
2889*53ee8cc1Swenshuai.xi 
2890*53ee8cc1Swenshuai.xi     if (RegCfoFd & 0x800000)
2891*53ee8cc1Swenshuai.xi         FreqCfoFd = FreqCfoFd - (float)0x1000000;
2892*53ee8cc1Swenshuai.xi 
2893*53ee8cc1Swenshuai.xi     FreqCfoFd = FreqCfoFd * FreqB * 0.00011642;
2894*53ee8cc1Swenshuai.xi 
2895*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x19, &reg);
2896*53ee8cc1Swenshuai.xi     RegIcfo = reg & 0x07;
2897*53ee8cc1Swenshuai.xi 
2898*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x18, &reg);
2899*53ee8cc1Swenshuai.xi     RegIcfo = (RegIcfo << 8)|reg;
2900*53ee8cc1Swenshuai.xi 
2901*53ee8cc1Swenshuai.xi     FreqIcfo = (float)RegIcfo;
2902*53ee8cc1Swenshuai.xi 
2903*53ee8cc1Swenshuai.xi     if (RegIcfo & 0x400)
2904*53ee8cc1Swenshuai.xi         FreqIcfo = FreqIcfo - (float)0x800;
2905*53ee8cc1Swenshuai.xi 
2906*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x26, &reg);
2907*53ee8cc1Swenshuai.xi     reg = reg & 0x30;
2908*53ee8cc1Swenshuai.xi 
2909*53ee8cc1Swenshuai.xi     switch (reg)
2910*53ee8cc1Swenshuai.xi     {
2911*53ee8cc1Swenshuai.xi         case 0x00:  N = 2048;  break;
2912*53ee8cc1Swenshuai.xi         case 0x20:  N = 4096;  break;
2913*53ee8cc1Swenshuai.xi         case 0x10:
2914*53ee8cc1Swenshuai.xi         default:    N = 8192;  break;
2915*53ee8cc1Swenshuai.xi     }
2916*53ee8cc1Swenshuai.xi 
2917*53ee8cc1Swenshuai.xi     FreqIcfo = FreqIcfo * FreqB / N * 1000;         //unit: kHz
2918*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz&(~0x01));
2919*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe+1, 0x01);
2920*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
2921*53ee8cc1Swenshuai.xi     //*pFreqOff = FreqIcfo + (FreqCfoFd + FreqCfoTd)/1000;
2922*53ee8cc1Swenshuai.xi     *pFreqOff = (-1.0f)*(FreqIcfo + (FreqCfoFd + FreqCfoTd)/1000);
2923*53ee8cc1Swenshuai.xi     // DBG_GET_SIGNAL(printf("FCFO = %f\n", FreqCfoFd));
2924*53ee8cc1Swenshuai.xi     // DBG_GET_SIGNAL(printf("TCFO = %f\n", FreqCfoTd));
2925*53ee8cc1Swenshuai.xi     // DBG_GET_SIGNAL(printf("ICFO = %f\n", FreqIcfo));
2926*53ee8cc1Swenshuai.xi     DBG_GET_SIGNAL(printf("CFOE = %f\n", *pFreqOff));
2927*53ee8cc1Swenshuai.xi 
2928*53ee8cc1Swenshuai.xi     if (status == TRUE)
2929*53ee8cc1Swenshuai.xi         return TRUE;
2930*53ee8cc1Swenshuai.xi     else
2931*53ee8cc1Swenshuai.xi         return FALSE;
2932*53ee8cc1Swenshuai.xi }
2933*53ee8cc1Swenshuai.xi #endif
2934*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_Power_ON_OFF(MS_U8 bPowerOn)2935*53ee8cc1Swenshuai.xi void INTERN_DVBT2_Power_ON_OFF(MS_U8 bPowerOn)
2936*53ee8cc1Swenshuai.xi {
2937*53ee8cc1Swenshuai.xi 
2938*53ee8cc1Swenshuai.xi     bPowerOn = bPowerOn;
2939*53ee8cc1Swenshuai.xi }
2940*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_Power_Save(void)2941*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Power_Save(void)
2942*53ee8cc1Swenshuai.xi {
2943*53ee8cc1Swenshuai.xi 
2944*53ee8cc1Swenshuai.xi     return TRUE;
2945*53ee8cc1Swenshuai.xi }
2946*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_Version(MS_U16 * ver)2947*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Version(MS_U16 *ver)
2948*53ee8cc1Swenshuai.xi {
2949*53ee8cc1Swenshuai.xi 
2950*53ee8cc1Swenshuai.xi     MS_U8 status = true;
2951*53ee8cc1Swenshuai.xi     MS_U8 tmp = 0;
2952*53ee8cc1Swenshuai.xi     MS_U16 u16_INTERN_DVBT2_Version;
2953*53ee8cc1Swenshuai.xi 
2954*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xC1, &tmp);
2955*53ee8cc1Swenshuai.xi     u16_INTERN_DVBT2_Version = tmp;
2956*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xC2, &tmp);
2957*53ee8cc1Swenshuai.xi     u16_INTERN_DVBT2_Version = u16_INTERN_DVBT2_Version<<8|tmp;
2958*53ee8cc1Swenshuai.xi     *ver = u16_INTERN_DVBT2_Version;
2959*53ee8cc1Swenshuai.xi 
2960*53ee8cc1Swenshuai.xi     return status;
2961*53ee8cc1Swenshuai.xi }
2962*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_Version_minor(MS_U8 * ver2)2963*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Version_minor(MS_U8 *ver2)
2964*53ee8cc1Swenshuai.xi {
2965*53ee8cc1Swenshuai.xi 
2966*53ee8cc1Swenshuai.xi     MS_U8 status = true;
2967*53ee8cc1Swenshuai.xi 
2968*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0xC3, ver2);
2969*53ee8cc1Swenshuai.xi 
2970*53ee8cc1Swenshuai.xi     return status;
2971*53ee8cc1Swenshuai.xi }
2972*53ee8cc1Swenshuai.xi 
2973*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_Show_Demod_Version(void)2974*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_Demod_Version(void)
2975*53ee8cc1Swenshuai.xi {
2976*53ee8cc1Swenshuai.xi 
2977*53ee8cc1Swenshuai.xi     MS_BOOL status = true;
2978*53ee8cc1Swenshuai.xi     MS_U16 u16_INTERN_DVBT2_Version = 0;
2979*53ee8cc1Swenshuai.xi     MS_U8  u8_minor_ver = 0;
2980*53ee8cc1Swenshuai.xi 
2981*53ee8cc1Swenshuai.xi     status &= INTERN_DVBT2_Version(&u16_INTERN_DVBT2_Version);
2982*53ee8cc1Swenshuai.xi     status &= INTERN_DVBT2_Version_minor(&u8_minor_ver);
2983*53ee8cc1Swenshuai.xi     printf("[DVBT2]Version = 0x%x,0x%x\n",u16_INTERN_DVBT2_Version,u8_minor_ver);
2984*53ee8cc1Swenshuai.xi 
2985*53ee8cc1Swenshuai.xi     return status;
2986*53ee8cc1Swenshuai.xi }
2987*53ee8cc1Swenshuai.xi 
2988*53ee8cc1Swenshuai.xi #if 0
2989*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_NORDIG_SSI_Table_Write(DMD_T2_CONSTEL constel, DMD_T2_CODERATE code_rate, float write_value)
2990*53ee8cc1Swenshuai.xi {
2991*53ee8cc1Swenshuai.xi     dvbt2_ssi_dbm_nordigp1[constel][code_rate] = write_value;
2992*53ee8cc1Swenshuai.xi     return TRUE;
2993*53ee8cc1Swenshuai.xi /*
2994*53ee8cc1Swenshuai.xi     MS_U8   u8_index = 0;
2995*53ee8cc1Swenshuai.xi     MS_BOOL bRet     = false;
2996*53ee8cc1Swenshuai.xi 
2997*53ee8cc1Swenshuai.xi     while(dvbt2_ssi_dbm_nordigp1[u8_index].constel != _UNKNOW_QAM)
2998*53ee8cc1Swenshuai.xi     {
2999*53ee8cc1Swenshuai.xi         if ( (dvbt2_ssi_dbm_nordigp1[u8_index].constel == (DMD_T2_CONSTEL)constel)
3000*53ee8cc1Swenshuai.xi             && (dvbt2_ssi_dbm_nordigp1[u8_index].code_rate == (DMD_T2_CODERATE)code_rate))
3001*53ee8cc1Swenshuai.xi         {
3002*53ee8cc1Swenshuai.xi            dvbt2_ssi_dbm_nordigp1[u8_index].p_ref = write_value;
3003*53ee8cc1Swenshuai.xi            bRet = true;
3004*53ee8cc1Swenshuai.xi            break;
3005*53ee8cc1Swenshuai.xi         }
3006*53ee8cc1Swenshuai.xi         else
3007*53ee8cc1Swenshuai.xi         {
3008*53ee8cc1Swenshuai.xi            u8_index++;
3009*53ee8cc1Swenshuai.xi         }
3010*53ee8cc1Swenshuai.xi     }
3011*53ee8cc1Swenshuai.xi     return bRet;
3012*53ee8cc1Swenshuai.xi */
3013*53ee8cc1Swenshuai.xi }
3014*53ee8cc1Swenshuai.xi 
3015*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_NORDIG_SSI_Table_Read(DMD_T2_CONSTEL constel, DMD_T2_CODERATE code_rate, float *read_value)
3016*53ee8cc1Swenshuai.xi {
3017*53ee8cc1Swenshuai.xi     *read_value = dvbt2_ssi_dbm_nordigp1[constel][code_rate];
3018*53ee8cc1Swenshuai.xi     return TRUE;
3019*53ee8cc1Swenshuai.xi /*
3020*53ee8cc1Swenshuai.xi     MS_U8   u8_index = 0;
3021*53ee8cc1Swenshuai.xi     MS_BOOL bRet     = false;
3022*53ee8cc1Swenshuai.xi 
3023*53ee8cc1Swenshuai.xi     while(dvbt2_ssi_dbm_nordigp1[u8_index].constel != _UNKNOW_QAM)
3024*53ee8cc1Swenshuai.xi     {
3025*53ee8cc1Swenshuai.xi         if ( (dvbt2_ssi_dbm_nordigp1[u8_index].constel == (DMD_T2_CONSTEL)constel)
3026*53ee8cc1Swenshuai.xi             && (dvbt2_ssi_dbm_nordigp1[u8_index].code_rate == (DMD_T2_CODERATE)code_rate))
3027*53ee8cc1Swenshuai.xi         {
3028*53ee8cc1Swenshuai.xi            *read_value = dvbt2_ssi_dbm_nordigp1[u8_index].p_ref;
3029*53ee8cc1Swenshuai.xi            bRet = true;
3030*53ee8cc1Swenshuai.xi            break;
3031*53ee8cc1Swenshuai.xi         }
3032*53ee8cc1Swenshuai.xi         else
3033*53ee8cc1Swenshuai.xi         {
3034*53ee8cc1Swenshuai.xi            u8_index++;
3035*53ee8cc1Swenshuai.xi         }
3036*53ee8cc1Swenshuai.xi     }
3037*53ee8cc1Swenshuai.xi     return bRet;
3038*53ee8cc1Swenshuai.xi     */
3039*53ee8cc1Swenshuai.xi }
3040*53ee8cc1Swenshuai.xi #endif
3041*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_GetPlpBitMap(MS_U8 * u8PlpBitMap)3042*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetPlpBitMap(MS_U8* u8PlpBitMap)
3043*53ee8cc1Swenshuai.xi {
3044*53ee8cc1Swenshuai.xi     MS_BOOL   status = TRUE;
3045*53ee8cc1Swenshuai.xi     MS_U8     u8Data = 0;
3046*53ee8cc1Swenshuai.xi     MS_U8     indx = 0;
3047*53ee8cc1Swenshuai.xi 
3048*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBT2(printf("INTERN_DVBT2_GetPlpBitMap\n"));
3049*53ee8cc1Swenshuai.xi 
3050*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_T2_L1_FLAG, &u8Data);     // check L1 ready
3051*53ee8cc1Swenshuai.xi     if (u8Data != 0x30)
3052*53ee8cc1Swenshuai.xi     {
3053*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBT2(printf("\n[INTERN_DVBT2_GetPlpBitMap] Check L1 NOT Ready !! E_DMD_T2_L1_FLAG = 0x%x\n", u8Data));
3054*53ee8cc1Swenshuai.xi         return FALSE;
3055*53ee8cc1Swenshuai.xi     }
3056*53ee8cc1Swenshuai.xi     while (indx < 32)
3057*53ee8cc1Swenshuai.xi     {
3058*53ee8cc1Swenshuai.xi         status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_T2_PLP_ID_ARR + indx, &u8Data);
3059*53ee8cc1Swenshuai.xi         u8PlpBitMap[indx] = u8Data;
3060*53ee8cc1Swenshuai.xi         indx++;
3061*53ee8cc1Swenshuai.xi     }
3062*53ee8cc1Swenshuai.xi 
3063*53ee8cc1Swenshuai.xi     if (status)
3064*53ee8cc1Swenshuai.xi     {
3065*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBT2(printf("\n+++++++++u8PlpBitMap data+++++++++++++++\n"));
3066*53ee8cc1Swenshuai.xi         for (indx = 0; indx < 32; indx++)
3067*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBT2(printf("[%d] ", u8PlpBitMap[indx]));
3068*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBT2(printf("\n+++++++++u8PlpBitMap end+++++++++++++++\n"));
3069*53ee8cc1Swenshuai.xi     }
3070*53ee8cc1Swenshuai.xi     return status;
3071*53ee8cc1Swenshuai.xi }
3072*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_GetPlpGroupID(MS_U8 u8PlpID,MS_U8 * u8GroupID)3073*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetPlpGroupID(MS_U8 u8PlpID, MS_U8* u8GroupID)
3074*53ee8cc1Swenshuai.xi {
3075*53ee8cc1Swenshuai.xi     MS_BOOL   status = TRUE;
3076*53ee8cc1Swenshuai.xi     MS_U8 u8Data = 0;
3077*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_T2_L1_FLAG, &u8Data);         // check L1 ready
3078*53ee8cc1Swenshuai.xi     if (u8Data != 0x30)
3079*53ee8cc1Swenshuai.xi     {
3080*53ee8cc1Swenshuai.xi         printf(">>>dvbt2 L1 not ready yet\n");
3081*53ee8cc1Swenshuai.xi         return FALSE;
3082*53ee8cc1Swenshuai.xi     }
3083*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_T2_DVBT2_LOCK_HIS, &u8Data);
3084*53ee8cc1Swenshuai.xi 
3085*53ee8cc1Swenshuai.xi     if ((u8Data & BIT(7)) == 0x00)
3086*53ee8cc1Swenshuai.xi     {
3087*53ee8cc1Swenshuai.xi         printf(">>>dvbt2 is un-lock\n");
3088*53ee8cc1Swenshuai.xi         return FALSE;
3089*53ee8cc1Swenshuai.xi     }
3090*53ee8cc1Swenshuai.xi     // assign PLP-ID value
3091*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2L1_REG_BASE + (0x78) * 2, u8PlpID);
3092*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2L1_REG_BASE + (0x01) * 2 + 1, 0x01); // MEM_EN
3093*53ee8cc1Swenshuai.xi     MsOS_DelayTask(1);
3094*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(T2L1_REG_BASE + (0x79) * 2, u8GroupID);
3095*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(T2L1_REG_BASE + (0x01) * 2 + 1, 0x00); // ~MEM_EN
3096*53ee8cc1Swenshuai.xi 
3097*53ee8cc1Swenshuai.xi     return status;
3098*53ee8cc1Swenshuai.xi }
3099*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_SetPlpGroupID(MS_U8 u8PlpID,MS_U8 u8GroupID)3100*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_SetPlpGroupID(MS_U8 u8PlpID, MS_U8 u8GroupID)
3101*53ee8cc1Swenshuai.xi {
3102*53ee8cc1Swenshuai.xi     MS_BOOL   status = TRUE;
3103*53ee8cc1Swenshuai.xi 
3104*53ee8cc1Swenshuai.xi     // assign Group-ID and PLP-ID value (must be written in order)
3105*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_T2_GROUP_ID, u8GroupID);
3106*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_T2_PLP_ID, u8PlpID);
3107*53ee8cc1Swenshuai.xi 
3108*53ee8cc1Swenshuai.xi     return status;
3109*53ee8cc1Swenshuai.xi }
3110*53ee8cc1Swenshuai.xi 
3111*53ee8cc1Swenshuai.xi #if (AUTO_TS_DATA_RATE)
INTERN_DVBT2_GetTsDivNum(MS_U8 * u8TSDivNum)3112*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_GetTsDivNum(MS_U8* u8TSDivNum)
3113*53ee8cc1Swenshuai.xi {
3114*53ee8cc1Swenshuai.xi     int TS_DATA_RATE =0;
3115*53ee8cc1Swenshuai.xi     MS_U8 u8_tmp =0;
3116*53ee8cc1Swenshuai.xi 
3117*53ee8cc1Swenshuai.xi     if (MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_T2_TS_DATA_RATE_3, &u8_tmp) == FALSE)
3118*53ee8cc1Swenshuai.xi     {
3119*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBT2(printf(">INTERN_DVBT2_GetLock MBX_ReadDspReg fail \n"));
3120*53ee8cc1Swenshuai.xi         return FALSE;
3121*53ee8cc1Swenshuai.xi     }
3122*53ee8cc1Swenshuai.xi     //printf("[dvbt2] TS_DATA_RATE_3 = 0x%x \n\n", u8_tmp);
3123*53ee8cc1Swenshuai.xi     TS_DATA_RATE = u8_tmp;
3124*53ee8cc1Swenshuai.xi 
3125*53ee8cc1Swenshuai.xi     if (MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_T2_TS_DATA_RATE_2, &u8_tmp) == FALSE)
3126*53ee8cc1Swenshuai.xi     {
3127*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBT2(printf(">INTERN_DVBT2_GetLock MBX_ReadDspReg fail \n"));
3128*53ee8cc1Swenshuai.xi         return FALSE;
3129*53ee8cc1Swenshuai.xi     }
3130*53ee8cc1Swenshuai.xi     //printf("[dvbt2] TS_DATA_RATE_2 = 0x%x \n\n", u8_tmp);
3131*53ee8cc1Swenshuai.xi     TS_DATA_RATE = (TS_DATA_RATE<<8) |u8_tmp;
3132*53ee8cc1Swenshuai.xi 
3133*53ee8cc1Swenshuai.xi     if (MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_T2_TS_DATA_RATE_1, &u8_tmp) == FALSE)
3134*53ee8cc1Swenshuai.xi     {
3135*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBT2(printf(">INTERN_DVBT2_GetLock MBX_ReadDspReg fail \n"));
3136*53ee8cc1Swenshuai.xi         return FALSE;
3137*53ee8cc1Swenshuai.xi     }
3138*53ee8cc1Swenshuai.xi     //printf("[dvbt2] TS_DATA_RATE_1 = 0x%x \n\n", u8_tmp);
3139*53ee8cc1Swenshuai.xi     TS_DATA_RATE = (TS_DATA_RATE<<8) |u8_tmp;
3140*53ee8cc1Swenshuai.xi 
3141*53ee8cc1Swenshuai.xi     if (MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_T2_TS_DATA_RATE_0, &u8_tmp) == FALSE)
3142*53ee8cc1Swenshuai.xi     {
3143*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBT2(printf(">INTERN_DVBT2_GetLock MBX_ReadDspReg fail \n"));
3144*53ee8cc1Swenshuai.xi         return FALSE;
3145*53ee8cc1Swenshuai.xi     }
3146*53ee8cc1Swenshuai.xi     //printf("[dvbt2] TS_DATA_RATE_0 = 0x%x \n\n", u8_tmp);
3147*53ee8cc1Swenshuai.xi     TS_DATA_RATE = (TS_DATA_RATE<<8) |u8_tmp;
3148*53ee8cc1Swenshuai.xi 
3149*53ee8cc1Swenshuai.xi     DBG_AUTO_TS_DATA_RATE(printf("[dvbt2] TS_DATA_RATE_total = 0x%x   %d \n\n", TS_DATA_RATE, TS_DATA_RATE));
3150*53ee8cc1Swenshuai.xi 
3151*53ee8cc1Swenshuai.xi 
3152*53ee8cc1Swenshuai.xi     u8_tmp=HAL_DMD_RIU_ReadByte(0x103301);
3153*53ee8cc1Swenshuai.xi     u8_tmp &= 0x01;
3154*53ee8cc1Swenshuai.xi 
3155*53ee8cc1Swenshuai.xi     if(u8_tmp == 0x01)
3156*53ee8cc1Swenshuai.xi     {
3157*53ee8cc1Swenshuai.xi         if (MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_T2_TS_DIV_288, &u8_tmp) == FALSE)
3158*53ee8cc1Swenshuai.xi         {
3159*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBT2(printf(">INTERN_DVBT2_GetLock MBX_ReadDspReg fail \n"));
3160*53ee8cc1Swenshuai.xi             return FALSE;
3161*53ee8cc1Swenshuai.xi         }
3162*53ee8cc1Swenshuai.xi         *u8TSDivNum = u8_tmp;
3163*53ee8cc1Swenshuai.xi 
3164*53ee8cc1Swenshuai.xi         DBG_AUTO_TS_DATA_RATE(printf(" CLK Source: 288 MHz \n"));
3165*53ee8cc1Swenshuai.xi     }
3166*53ee8cc1Swenshuai.xi     else
3167*53ee8cc1Swenshuai.xi     {
3168*53ee8cc1Swenshuai.xi         printf("@@@@@@@@@@@@@ DVB-T2 TS clock source error!!!\n");
3169*53ee8cc1Swenshuai.xi     }
3170*53ee8cc1Swenshuai.xi 
3171*53ee8cc1Swenshuai.xi 
3172*53ee8cc1Swenshuai.xi     if (*u8TSDivNum > 0x1f)// 36 MHz/8 = 4.5 MHz
3173*53ee8cc1Swenshuai.xi         *u8TSDivNum = 0x1f;
3174*53ee8cc1Swenshuai.xi 
3175*53ee8cc1Swenshuai.xi     if (*u8TSDivNum < 0x0f)// 72 MHz/8 = 9 MHz
3176*53ee8cc1Swenshuai.xi         *u8TSDivNum = 0x0f;
3177*53ee8cc1Swenshuai.xi 
3178*53ee8cc1Swenshuai.xi     DBG_AUTO_TS_DATA_RATE(printf(">>>INTERN_DVBT2_GetTsDivNum = 0x%x<<<\n", *u8TSDivNum));
3179*53ee8cc1Swenshuai.xi 
3180*53ee8cc1Swenshuai.xi     return TRUE;
3181*53ee8cc1Swenshuai.xi }
3182*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_ConfigAdaptiveTsDivNum(void)3183*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_ConfigAdaptiveTsDivNum(void)
3184*53ee8cc1Swenshuai.xi {
3185*53ee8cc1Swenshuai.xi     MS_U8 u8TSDivNum =0;
3186*53ee8cc1Swenshuai.xi     MS_U8 u8_tmp =0;
3187*53ee8cc1Swenshuai.xi 
3188*53ee8cc1Swenshuai.xi     //check if TS DATA RATE change
3189*53ee8cc1Swenshuai.xi     if (MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_T2_TS_DATA_RATE_CHANGE_IND, &u8_tmp) == FALSE)
3190*53ee8cc1Swenshuai.xi     {
3191*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBT2(printf(">INTERN_DVBT2_GetLock MBX_ReadDspReg fail \n"));
3192*53ee8cc1Swenshuai.xi         return FALSE;
3193*53ee8cc1Swenshuai.xi     }
3194*53ee8cc1Swenshuai.xi 
3195*53ee8cc1Swenshuai.xi     if (u8_tmp ==1)
3196*53ee8cc1Swenshuai.xi     {
3197*53ee8cc1Swenshuai.xi         INTERN_DVBT2_GetTsDivNum(&u8TSDivNum);
3198*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBT2(printf(">>>INTERN_DVBT2_GetLock TsClkDivNum = 0x%x<<<\n", u8TSDivNum));
3199*53ee8cc1Swenshuai.xi         DBG_AUTO_TS_DATA_RATE(printf(">>>TS_DATA_RATE_CHANGE Detected: TsClkDivNum = 0x%x<<<\n", u8TSDivNum));
3200*53ee8cc1Swenshuai.xi         // ** Caution: for TS parallel mode
3201*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103300, u8TSDivNum);
3202*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_WriteDSPReg((MS_U32)E_DMD_T2_TS_DATA_RATE_CHANGE_IND,0x00);
3203*53ee8cc1Swenshuai.xi     }
3204*53ee8cc1Swenshuai.xi 
3205*53ee8cc1Swenshuai.xi     return TRUE;
3206*53ee8cc1Swenshuai.xi }
3207*53ee8cc1Swenshuai.xi #endif
3208*53ee8cc1Swenshuai.xi 
3209*53ee8cc1Swenshuai.xi #if (INTERN_DVBT2_INTERNAL_DEBUG == 1)
INTERN_DVBT2_get_demod_state(MS_U8 * state)3210*53ee8cc1Swenshuai.xi void INTERN_DVBT2_get_demod_state(MS_U8* state)
3211*53ee8cc1Swenshuai.xi {
3212*53ee8cc1Swenshuai.xi    MDrv_SYS_DMD_VD_MBX_ReadReg(0x23E0, state);
3213*53ee8cc1Swenshuai.xi    return;
3214*53ee8cc1Swenshuai.xi }
3215*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_Show_ChannelLength(void)3216*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_ChannelLength(void)
3217*53ee8cc1Swenshuai.xi {
3218*53ee8cc1Swenshuai.xi     MS_U8 status = true;
3219*53ee8cc1Swenshuai.xi     MS_U8 tmp = 0;
3220*53ee8cc1Swenshuai.xi     MS_U16 len = 0;
3221*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x71,&tmp);
3222*53ee8cc1Swenshuai.xi     len = tmp;
3223*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x70,&tmp);
3224*53ee8cc1Swenshuai.xi     len = (len<<8)|tmp;
3225*53ee8cc1Swenshuai.xi     printf("[dvbt]Hw_channel=%d\n",len);
3226*53ee8cc1Swenshuai.xi     return status;
3227*53ee8cc1Swenshuai.xi }
3228*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_Show_SW_ChannelLength(void)3229*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_SW_ChannelLength(void)
3230*53ee8cc1Swenshuai.xi {
3231*53ee8cc1Swenshuai.xi     MS_U8 status = true;
3232*53ee8cc1Swenshuai.xi     MS_U8 tmp = 0,peak_num = 0,insideGI = 0,stoptracking = 0,flag_short_echo = 0,fsa_mode = 0;
3233*53ee8cc1Swenshuai.xi     MS_U16 sw_len = 0;
3234*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C4,&tmp);
3235*53ee8cc1Swenshuai.xi     sw_len = tmp;
3236*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C3,&tmp);
3237*53ee8cc1Swenshuai.xi     sw_len = (sw_len<<8)|tmp;
3238*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C2,&tmp);
3239*53ee8cc1Swenshuai.xi     peak_num = tmp;
3240*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C5,&tmp);
3241*53ee8cc1Swenshuai.xi     insideGI = tmp&0x01;
3242*53ee8cc1Swenshuai.xi     stoptracking = (tmp&0x02)>>1;
3243*53ee8cc1Swenshuai.xi     flag_short_echo = (tmp&0x0C)>>2;
3244*53ee8cc1Swenshuai.xi     fsa_mode = (tmp&0x30)>>4;
3245*53ee8cc1Swenshuai.xi 
3246*53ee8cc1Swenshuai.xi     printf("[dvbt]SW_len=%d, peak_num=%d, insideGI=%d, stoptrack=%d, short_echo=%d, fsa_mode=%d\n",
3247*53ee8cc1Swenshuai.xi         sw_len,peak_num,insideGI,stoptracking,flag_short_echo,fsa_mode);
3248*53ee8cc1Swenshuai.xi 
3249*53ee8cc1Swenshuai.xi     return status;
3250*53ee8cc1Swenshuai.xi }
3251*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_Show_ACI_CI(void)3252*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_ACI_CI(void)
3253*53ee8cc1Swenshuai.xi {
3254*53ee8cc1Swenshuai.xi 
3255*53ee8cc1Swenshuai.xi     #define BIT4 0x10
3256*53ee8cc1Swenshuai.xi     MS_U8 status = true;
3257*53ee8cc1Swenshuai.xi     MS_U8 digACI =0 ,flag_CI = 0,td_coef = 0,tmp = 0;
3258*53ee8cc1Swenshuai.xi 
3259*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2357,&tmp);
3260*53ee8cc1Swenshuai.xi     digACI = (tmp&BIT4)>>4;
3261*53ee8cc1Swenshuai.xi 
3262*53ee8cc1Swenshuai.xi     // get flag_CI
3263*53ee8cc1Swenshuai.xi     // 0: No interference
3264*53ee8cc1Swenshuai.xi     // 1: CCI
3265*53ee8cc1Swenshuai.xi     // 2: in-band ACI
3266*53ee8cc1Swenshuai.xi     // 3: N+1 ACI
3267*53ee8cc1Swenshuai.xi     // flag_ci = (tmp&0xc0)>>6;
3268*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2356,&tmp);
3269*53ee8cc1Swenshuai.xi     flag_CI = (tmp&0xC0)>>6;
3270*53ee8cc1Swenshuai.xi     td_coef = (tmp&0x0C)>>2;
3271*53ee8cc1Swenshuai.xi 
3272*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20E8,&tmp);
3273*53ee8cc1Swenshuai.xi 
3274*53ee8cc1Swenshuai.xi     printf("[dvbt]DigACI=%d, Flag_CI=%d, td_coef=%d\n",digACI,flag_CI,td_coef);
3275*53ee8cc1Swenshuai.xi 
3276*53ee8cc1Swenshuai.xi     return status;
3277*53ee8cc1Swenshuai.xi }
3278*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_Show_FD_CH_LEN_S_SEL(void)3279*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_FD_CH_LEN_S_SEL(void)
3280*53ee8cc1Swenshuai.xi {
3281*53ee8cc1Swenshuai.xi     MS_U8 status = true;
3282*53ee8cc1Swenshuai.xi     MS_U8 tmp = 0,fd = 0,ch_len = 0,snr_sel = 0,pertone_num = 0;
3283*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2355, &tmp);
3284*53ee8cc1Swenshuai.xi     fd = tmp;
3285*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2354, &tmp);
3286*53ee8cc1Swenshuai.xi     ch_len = tmp;
3287*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x46, &tmp);
3288*53ee8cc1Swenshuai.xi     snr_sel = (tmp>>4)&0x03;
3289*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x22AC, &tmp);
3290*53ee8cc1Swenshuai.xi     pertone_num = tmp;
3291*53ee8cc1Swenshuai.xi 
3292*53ee8cc1Swenshuai.xi     printf("[dvbt]fd=0x%x, ch_len=0x%x, snr_sel=0x%x, pertone_num=0x%x\n",fd,ch_len,snr_sel,pertone_num);
3293*53ee8cc1Swenshuai.xi 
3294*53ee8cc1Swenshuai.xi     return status;
3295*53ee8cc1Swenshuai.xi }
3296*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_Get_CFO(void)3297*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Get_CFO(void)
3298*53ee8cc1Swenshuai.xi {
3299*53ee8cc1Swenshuai.xi #if 0
3300*53ee8cc1Swenshuai.xi     float         N = 0, FreqB = 0;
3301*53ee8cc1Swenshuai.xi     float         FreqCfoTd = 0, FreqCfoFd = 0, FreqIcfo = 0, total_cfo = 0;
3302*53ee8cc1Swenshuai.xi     MS_U32        RegCfoTd = 0, RegCfoFd = 0, RegIcfo = 0;
3303*53ee8cc1Swenshuai.xi     MS_U8         reg_frz = 0, reg = 0;
3304*53ee8cc1Swenshuai.xi     MS_U8         status = 0;
3305*53ee8cc1Swenshuai.xi     MS_U8         u8BW = 8;
3306*53ee8cc1Swenshuai.xi 
3307*53ee8cc1Swenshuai.xi     FreqB = (float)u8BW * 8 / 7;
3308*53ee8cc1Swenshuai.xi 
3309*53ee8cc1Swenshuai.xi     status = MDrv_SYS_DMD_VD_MBX_ReadReg(TDP_REG_BASE + 0x05, &reg_frz);
3310*53ee8cc1Swenshuai.xi 
3311*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x05, reg_frz|0x80);
3312*53ee8cc1Swenshuai.xi 
3313*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c8, &reg);
3314*53ee8cc1Swenshuai.xi     RegCfoTd = reg;
3315*53ee8cc1Swenshuai.xi 
3316*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c7, &reg);
3317*53ee8cc1Swenshuai.xi     RegCfoTd = (RegCfoTd << 8)|reg;
3318*53ee8cc1Swenshuai.xi 
3319*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x24c6, &reg);
3320*53ee8cc1Swenshuai.xi     RegCfoTd = (RegCfoTd << 8)|reg;
3321*53ee8cc1Swenshuai.xi 
3322*53ee8cc1Swenshuai.xi     FreqCfoTd = (float)RegCfoTd;
3323*53ee8cc1Swenshuai.xi 
3324*53ee8cc1Swenshuai.xi     if (RegCfoTd & 0x800000)
3325*53ee8cc1Swenshuai.xi         FreqCfoTd = FreqCfoTd - (float)0x1000000;
3326*53ee8cc1Swenshuai.xi 
3327*53ee8cc1Swenshuai.xi     FreqCfoTd = FreqCfoTd * FreqB * 0.00011642;
3328*53ee8cc1Swenshuai.xi 
3329*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(TDP_REG_BASE + 0x05, reg_frz&(~0x80));
3330*53ee8cc1Swenshuai.xi 
3331*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0xfe, &reg_frz);
3332*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz|0x01);
3333*53ee8cc1Swenshuai.xi 
3334*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
3335*53ee8cc1Swenshuai.xi 
3336*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x33, &reg);
3337*53ee8cc1Swenshuai.xi     RegCfoFd = reg;
3338*53ee8cc1Swenshuai.xi 
3339*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x32, &reg);
3340*53ee8cc1Swenshuai.xi     RegCfoFd = (RegCfoFd << 8)|reg;
3341*53ee8cc1Swenshuai.xi 
3342*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x31, &reg);
3343*53ee8cc1Swenshuai.xi     RegCfoFd = (RegCfoFd << 8)|reg;
3344*53ee8cc1Swenshuai.xi 
3345*53ee8cc1Swenshuai.xi     FreqCfoFd = (float)RegCfoFd;
3346*53ee8cc1Swenshuai.xi 
3347*53ee8cc1Swenshuai.xi     if (RegCfoFd & 0x800000)
3348*53ee8cc1Swenshuai.xi         FreqCfoFd = FreqCfoFd - (float)0x1000000;
3349*53ee8cc1Swenshuai.xi 
3350*53ee8cc1Swenshuai.xi     FreqCfoFd = FreqCfoFd * FreqB * 0.00011642;
3351*53ee8cc1Swenshuai.xi 
3352*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x19, &reg);
3353*53ee8cc1Swenshuai.xi     RegIcfo = reg & 0x07;
3354*53ee8cc1Swenshuai.xi 
3355*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x18, &reg);
3356*53ee8cc1Swenshuai.xi     RegIcfo = (RegIcfo << 8)|reg;
3357*53ee8cc1Swenshuai.xi 
3358*53ee8cc1Swenshuai.xi     FreqIcfo = (float)RegIcfo;
3359*53ee8cc1Swenshuai.xi 
3360*53ee8cc1Swenshuai.xi     if (RegIcfo & 0x400)
3361*53ee8cc1Swenshuai.xi         FreqIcfo = FreqIcfo - (float)0x800;
3362*53ee8cc1Swenshuai.xi 
3363*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x26, &reg);
3364*53ee8cc1Swenshuai.xi     reg = reg & 0x30;
3365*53ee8cc1Swenshuai.xi 
3366*53ee8cc1Swenshuai.xi     switch (reg)
3367*53ee8cc1Swenshuai.xi     {
3368*53ee8cc1Swenshuai.xi         case 0x00:  N = 2048;  break;
3369*53ee8cc1Swenshuai.xi         case 0x20:  N = 4096;  break;
3370*53ee8cc1Swenshuai.xi         case 0x10:
3371*53ee8cc1Swenshuai.xi         default:    N = 8192;  break;
3372*53ee8cc1Swenshuai.xi     }
3373*53ee8cc1Swenshuai.xi 
3374*53ee8cc1Swenshuai.xi     FreqIcfo = FreqIcfo * FreqB / N * 1000;         //unit: kHz
3375*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe, reg_frz&(~0x01));
3376*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xfe+1, 0x01);
3377*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FDP_REG_BASE + 0xff, 0x01);
3378*53ee8cc1Swenshuai.xi     total_cfo = FreqIcfo + (FreqCfoFd + FreqCfoTd)/1000;
3379*53ee8cc1Swenshuai.xi 
3380*53ee8cc1Swenshuai.xi     printf("[CFO]t_cfo=%f Hz, f_cfo=%f Hz, icfo=%f KHz, cfo=%f KHz\n", FreqCfoTd,FreqCfoFd,FreqIcfo,total_cfo);
3381*53ee8cc1Swenshuai.xi     return status;
3382*53ee8cc1Swenshuai.xi #endif
3383*53ee8cc1Swenshuai.xi     return true;
3384*53ee8cc1Swenshuai.xi }
INTERN_DVBT2_Get_SFO(void)3385*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Get_SFO(void)
3386*53ee8cc1Swenshuai.xi {
3387*53ee8cc1Swenshuai.xi #if 0
3388*53ee8cc1Swenshuai.xi     MS_U32 Reg_TDP_SFO = 0, Reg_FDP_SFO = 0, Reg_FSA_SFO = 0, Reg_FSA_IN = 0;
3389*53ee8cc1Swenshuai.xi     MS_BOOL status = true;
3390*53ee8cc1Swenshuai.xi     MS_U8  reg = 0;
3391*53ee8cc1Swenshuai.xi     float  FreqB = 9.143, FreqS = 45.473;  //20.48
3392*53ee8cc1Swenshuai.xi     float  Float_TDP_SFO = 0, Float_FDP_SFO = 0, Float_FSA_SFO = 0, Float_FSA_IN = 0;
3393*53ee8cc1Swenshuai.xi     float  sfo_value = 0;
3394*53ee8cc1Swenshuai.xi 
3395*53ee8cc1Swenshuai.xi     // get Reg_TDP_SFO,
3396*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0xCC, &reg);
3397*53ee8cc1Swenshuai.xi     Reg_TDP_SFO = reg;
3398*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0xCB, &reg);
3399*53ee8cc1Swenshuai.xi     Reg_TDP_SFO = (Reg_TDP_SFO<<8)|reg;
3400*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0xCA, &reg);
3401*53ee8cc1Swenshuai.xi     Reg_TDP_SFO = (Reg_TDP_SFO<<8)|reg;
3402*53ee8cc1Swenshuai.xi 
3403*53ee8cc1Swenshuai.xi     Float_TDP_SFO = (float)((MS_S32)(Reg_TDP_SFO<<8))/256*FreqB/FreqS*0.0018626;
3404*53ee8cc1Swenshuai.xi 
3405*53ee8cc1Swenshuai.xi     // get Reg_FDP_SFO,
3406*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x30, &reg);
3407*53ee8cc1Swenshuai.xi     Reg_FDP_SFO = reg;
3408*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x2F, &reg);
3409*53ee8cc1Swenshuai.xi     Reg_FDP_SFO = (Reg_FDP_SFO<<8)|reg;
3410*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x2E, &reg);
3411*53ee8cc1Swenshuai.xi     Reg_FDP_SFO = (Reg_FDP_SFO<<8)|reg;
3412*53ee8cc1Swenshuai.xi 
3413*53ee8cc1Swenshuai.xi     Float_FDP_SFO = (float)((MS_S32)(Reg_FDP_SFO<<8))/256*FreqB/FreqS*0.0018626;
3414*53ee8cc1Swenshuai.xi 
3415*53ee8cc1Swenshuai.xi     // get Reg_FSA_SFO,
3416*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x8C, &reg);
3417*53ee8cc1Swenshuai.xi     Reg_FSA_SFO = reg;
3418*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x8B, &reg);
3419*53ee8cc1Swenshuai.xi     Reg_FSA_SFO = (Reg_FSA_SFO<<8)|reg;
3420*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x8A, &reg);
3421*53ee8cc1Swenshuai.xi     Reg_FSA_SFO = (Reg_FSA_SFO<<8)|reg;
3422*53ee8cc1Swenshuai.xi 
3423*53ee8cc1Swenshuai.xi     // get Reg_FSA_IN,
3424*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x8F, &reg);
3425*53ee8cc1Swenshuai.xi     Reg_FSA_IN = reg;
3426*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x8E, &reg);
3427*53ee8cc1Swenshuai.xi     Reg_FSA_IN = (Reg_FSA_IN<<8)|reg;
3428*53ee8cc1Swenshuai.xi     Float_FSA_IN = (float)((MS_S32)(Reg_FSA_IN<<19))/512/2048;
3429*53ee8cc1Swenshuai.xi 
3430*53ee8cc1Swenshuai.xi     //Float_FSA_SFO = (float)((MS_S16)(Reg_FSA_SFO<<8))/256*FreqB/FreqS*0.0037253;
3431*53ee8cc1Swenshuai.xi     Float_FSA_SFO = (float)((MS_S32)(Reg_FSA_SFO<<8))/256*FreqB/FreqS*0.0018626;
3432*53ee8cc1Swenshuai.xi 
3433*53ee8cc1Swenshuai.xi     sfo_value = Float_TDP_SFO + Float_FDP_SFO + Float_FSA_SFO;
3434*53ee8cc1Swenshuai.xi     // printf("\nReg_FSA_SFO = 0x%x\n",Reg_FSA_SFO);
3435*53ee8cc1Swenshuai.xi     printf("[SFO]tdp_sfo=%f, fdp_sfo=%f, fsa_sfo=%f, Tot_sfo=%f, fsa_sfo_in=%f\n",Float_TDP_SFO,Float_FDP_SFO,Float_FSA_SFO,sfo_value,Float_FSA_IN);
3436*53ee8cc1Swenshuai.xi 
3437*53ee8cc1Swenshuai.xi 
3438*53ee8cc1Swenshuai.xi     return status;
3439*53ee8cc1Swenshuai.xi #endif
3440*53ee8cc1Swenshuai.xi     return true;
3441*53ee8cc1Swenshuai.xi }
3442*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_Get_SYA_status(void)3443*53ee8cc1Swenshuai.xi void INTERN_DVBT2_Get_SYA_status(void)
3444*53ee8cc1Swenshuai.xi {
3445*53ee8cc1Swenshuai.xi     MS_U8  status = true;
3446*53ee8cc1Swenshuai.xi     MS_U8  sya_k = 0,reg = 0;
3447*53ee8cc1Swenshuai.xi     MS_U16 sya_th = 0,len_a = 0,len_b = 0,len_m = 0,sya_offset = 0,tracking_reg = 0;
3448*53ee8cc1Swenshuai.xi 
3449*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x6F, &reg);
3450*53ee8cc1Swenshuai.xi     sya_k = reg;
3451*53ee8cc1Swenshuai.xi 
3452*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x69, &reg);
3453*53ee8cc1Swenshuai.xi     sya_th = reg;
3454*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x68, &reg);
3455*53ee8cc1Swenshuai.xi     sya_th = (sya_th<<8)|reg;
3456*53ee8cc1Swenshuai.xi 
3457*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x95, &reg);
3458*53ee8cc1Swenshuai.xi     sya_offset = reg;
3459*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x94, &reg);
3460*53ee8cc1Swenshuai.xi     sya_offset = (sya_offset<<8)|reg;
3461*53ee8cc1Swenshuai.xi 
3462*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x71, &reg);
3463*53ee8cc1Swenshuai.xi     len_m = reg;
3464*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x70, &reg);
3465*53ee8cc1Swenshuai.xi     len_m = (len_m<<8)|reg;
3466*53ee8cc1Swenshuai.xi 
3467*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x87, &reg);
3468*53ee8cc1Swenshuai.xi     len_b = reg;
3469*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x86, &reg);
3470*53ee8cc1Swenshuai.xi     len_b = (len_b<<8)|reg;
3471*53ee8cc1Swenshuai.xi 
3472*53ee8cc1Swenshuai.xi 
3473*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x89, &reg);
3474*53ee8cc1Swenshuai.xi     len_a = reg;
3475*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x88, &reg);
3476*53ee8cc1Swenshuai.xi     len_a = (len_a<<8)|reg;
3477*53ee8cc1Swenshuai.xi 
3478*53ee8cc1Swenshuai.xi 
3479*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x66, &reg);
3480*53ee8cc1Swenshuai.xi     tracking_reg = reg;
3481*53ee8cc1Swenshuai.xi 
3482*53ee8cc1Swenshuai.xi 
3483*53ee8cc1Swenshuai.xi     printf("[SYA][1]sya_k = 0x%x, sya_th = 0x%x, sya_offset=0x%x\n",sya_k,sya_th,sya_offset);
3484*53ee8cc1Swenshuai.xi     printf("[SYA][2]track_reg=0x%x, len_m = %d, len_e = %d [%d,%d]\n",tracking_reg,len_m,len_b-len_a,len_a,len_b);
3485*53ee8cc1Swenshuai.xi 
3486*53ee8cc1Swenshuai.xi     return;
3487*53ee8cc1Swenshuai.xi }
3488*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_Get_cci_status(void)3489*53ee8cc1Swenshuai.xi void INTERN_DVBT2_Get_cci_status(void)
3490*53ee8cc1Swenshuai.xi {
3491*53ee8cc1Swenshuai.xi     MS_U8  status = true;
3492*53ee8cc1Swenshuai.xi     MS_U8 cci_fsweep = 0,cci_kp = 0,reg = 0;
3493*53ee8cc1Swenshuai.xi 
3494*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0x08, &reg);
3495*53ee8cc1Swenshuai.xi     cci_fsweep = reg;
3496*53ee8cc1Swenshuai.xi 
3497*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(TDE_REG_BASE + 0x0A, &reg);
3498*53ee8cc1Swenshuai.xi     cci_kp = reg;
3499*53ee8cc1Swenshuai.xi 
3500*53ee8cc1Swenshuai.xi     printf("[CCI]fsweep=0x%x, k=0x%x\n",cci_fsweep,cci_kp);
3501*53ee8cc1Swenshuai.xi 
3502*53ee8cc1Swenshuai.xi     return;
3503*53ee8cc1Swenshuai.xi }
3504*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_Show_PRESFO_Info(void)3505*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_PRESFO_Info(void)
3506*53ee8cc1Swenshuai.xi {
3507*53ee8cc1Swenshuai.xi     MS_U8 tmp = 0;
3508*53ee8cc1Swenshuai.xi     MS_BOOL status = TRUE;
3509*53ee8cc1Swenshuai.xi     printf("\n[SFO]");
3510*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D0,&tmp);
3511*53ee8cc1Swenshuai.xi     printf("[%x]",tmp);
3512*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D1,&tmp);
3513*53ee8cc1Swenshuai.xi     printf("[%x]",tmp);
3514*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D2,&tmp);
3515*53ee8cc1Swenshuai.xi     printf("[%x]",tmp);
3516*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D3,&tmp);
3517*53ee8cc1Swenshuai.xi     printf("[%x]",tmp);
3518*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D4,&tmp);
3519*53ee8cc1Swenshuai.xi     printf("[%x]",tmp);
3520*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D5,&tmp);
3521*53ee8cc1Swenshuai.xi     printf("[%x]",tmp);
3522*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D6,&tmp);
3523*53ee8cc1Swenshuai.xi     printf("[%x]",tmp);
3524*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20D7,&tmp);
3525*53ee8cc1Swenshuai.xi     printf("[%x][End]",tmp);
3526*53ee8cc1Swenshuai.xi 
3527*53ee8cc1Swenshuai.xi     return status;
3528*53ee8cc1Swenshuai.xi }
3529*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_Get_Lock_Time_Info(MS_U16 * locktime)3530*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Get_Lock_Time_Info(MS_U16 *locktime)
3531*53ee8cc1Swenshuai.xi {
3532*53ee8cc1Swenshuai.xi     MS_BOOL status = true;
3533*53ee8cc1Swenshuai.xi 
3534*53ee8cc1Swenshuai.xi     *locktime = 0xffff;
3535*53ee8cc1Swenshuai.xi     printf("[dvbt]INTERN_DVBT2_Get_Lock_Time_Info not implement\n");
3536*53ee8cc1Swenshuai.xi 
3537*53ee8cc1Swenshuai.xi     status = false;
3538*53ee8cc1Swenshuai.xi     return status;
3539*53ee8cc1Swenshuai.xi }
3540*53ee8cc1Swenshuai.xi 
3541*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_Show_Lock_Time_Info(void)3542*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_Lock_Time_Info(void)
3543*53ee8cc1Swenshuai.xi {
3544*53ee8cc1Swenshuai.xi     MS_U16 locktime = 0;
3545*53ee8cc1Swenshuai.xi     MS_BOOL status = TRUE;
3546*53ee8cc1Swenshuai.xi     status &= INTERN_DVBT2_Get_Lock_Time_Info(&locktime);
3547*53ee8cc1Swenshuai.xi     printf("[DVBT]lock_time = %d ms\n",locktime);
3548*53ee8cc1Swenshuai.xi     return status;
3549*53ee8cc1Swenshuai.xi }
3550*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_Show_BER_Info(void)3551*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_BER_Info(void)
3552*53ee8cc1Swenshuai.xi {
3553*53ee8cc1Swenshuai.xi     MS_U8 tmp = 0;
3554*53ee8cc1Swenshuai.xi     MS_BOOL status = TRUE;
3555*53ee8cc1Swenshuai.xi     printf("\n[BER]");
3556*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C6,&tmp);
3557*53ee8cc1Swenshuai.xi     printf("[%x,",tmp);
3558*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C7,&tmp);
3559*53ee8cc1Swenshuai.xi     printf("%x]",tmp);
3560*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C8,&tmp);
3561*53ee8cc1Swenshuai.xi     printf("[%x,",tmp);
3562*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20C9,&tmp);
3563*53ee8cc1Swenshuai.xi     printf("%x]",tmp);
3564*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20CA,&tmp);
3565*53ee8cc1Swenshuai.xi     printf("[%x,",tmp);
3566*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x20CB,&tmp);
3567*53ee8cc1Swenshuai.xi     printf("%x][End]",tmp);
3568*53ee8cc1Swenshuai.xi 
3569*53ee8cc1Swenshuai.xi     return status;
3570*53ee8cc1Swenshuai.xi 
3571*53ee8cc1Swenshuai.xi }
3572*53ee8cc1Swenshuai.xi 
3573*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_Show_AGC_Info(void)3574*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_AGC_Info(void)
3575*53ee8cc1Swenshuai.xi {
3576*53ee8cc1Swenshuai.xi     MS_U8 tmp = 0;
3577*53ee8cc1Swenshuai.xi     MS_U8 agc_k = 0,agc_ref = 0,d1_k = 0,d1_ref = 0,d2_k = 0,d2_ref = 0;
3578*53ee8cc1Swenshuai.xi     MS_U16 if_agc_gain = 0,d1_gain = 0,d2_gain = 0;
3579*53ee8cc1Swenshuai.xi     MS_U16 if_agc_err = 0;
3580*53ee8cc1Swenshuai.xi     MS_BOOL status = TRUE;
3581*53ee8cc1Swenshuai.xi     MS_U8  agc_lock = 0, d1_lock = 0, d2_lock = 0;
3582*53ee8cc1Swenshuai.xi 
3583*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x05,&agc_k);
3584*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x07,&agc_ref);
3585*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x82,&d1_k);
3586*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x84,&d1_ref);
3587*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x00,&d2_k);
3588*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x01,&d2_ref);
3589*53ee8cc1Swenshuai.xi 
3590*53ee8cc1Swenshuai.xi 
3591*53ee8cc1Swenshuai.xi     // select IF gain to read
3592*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x16, &tmp);
3593*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FTN_REG_BASE + 0x16, (tmp&0xF0)|0x03);
3594*53ee8cc1Swenshuai.xi 
3595*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x19, &tmp);
3596*53ee8cc1Swenshuai.xi     if_agc_gain = tmp;
3597*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x18, &tmp);
3598*53ee8cc1Swenshuai.xi     if_agc_gain = (if_agc_gain<<8)|tmp;
3599*53ee8cc1Swenshuai.xi 
3600*53ee8cc1Swenshuai.xi 
3601*53ee8cc1Swenshuai.xi     // select d1 gain to read.
3602*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x8c, &tmp);
3603*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FTN_REG_BASE + 0x8c, (tmp&0xF0)|0x02);
3604*53ee8cc1Swenshuai.xi 
3605*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x89, &tmp);
3606*53ee8cc1Swenshuai.xi     d1_gain = tmp;
3607*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x88, &tmp);
3608*53ee8cc1Swenshuai.xi     d1_gain = (d1_gain<<8)|tmp;
3609*53ee8cc1Swenshuai.xi 
3610*53ee8cc1Swenshuai.xi     // select d2 gain to read.
3611*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x06, &tmp);
3612*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FTNEXT_REG_BASE + 0x06, (tmp&0xF0)|0x02);
3613*53ee8cc1Swenshuai.xi 
3614*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x09, &tmp);
3615*53ee8cc1Swenshuai.xi     d2_gain = tmp;
3616*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x08, &tmp);
3617*53ee8cc1Swenshuai.xi     d2_gain = (d2_gain<<8)|tmp;
3618*53ee8cc1Swenshuai.xi 
3619*53ee8cc1Swenshuai.xi     // select IF gain err to read
3620*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x16, &tmp);
3621*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FTN_REG_BASE + 0x16, (tmp&0xF0)|0x00);
3622*53ee8cc1Swenshuai.xi 
3623*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x19, &tmp);
3624*53ee8cc1Swenshuai.xi     if_agc_err = tmp;
3625*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x18, &tmp);
3626*53ee8cc1Swenshuai.xi     if_agc_err = (if_agc_err<<8)|tmp;
3627*53ee8cc1Swenshuai.xi 
3628*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x1d, &agc_lock);
3629*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTN_REG_BASE + 0x99, &d1_lock);
3630*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FTNEXT_REG_BASE + 0x05, &d2_lock);
3631*53ee8cc1Swenshuai.xi 
3632*53ee8cc1Swenshuai.xi 
3633*53ee8cc1Swenshuai.xi 
3634*53ee8cc1Swenshuai.xi     printf("[dvbt]agc_k=0x%x, agc_ref=0x%x, d1_k=0x%x, d1_ref=0x%x, d2_k=0x%x, d2_ref=0x%x\n",
3635*53ee8cc1Swenshuai.xi         agc_k,agc_ref,d1_k,d1_ref,d2_k,d2_ref);
3636*53ee8cc1Swenshuai.xi 
3637*53ee8cc1Swenshuai.xi     printf("[dvbt]agc_g=0x%x, d1_g=0x%x, d2_g=0x%x, agc_err=0x%x\n",if_agc_gain,d1_gain,d2_gain,if_agc_err);
3638*53ee8cc1Swenshuai.xi     printf("[dvbt]agc_lock=0x%x, d1_lock=0x%x, d2_lock=0x%x\n",agc_lock,d1_lock,d2_lock);
3639*53ee8cc1Swenshuai.xi 
3640*53ee8cc1Swenshuai.xi     return status;
3641*53ee8cc1Swenshuai.xi }
3642*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_Show_WIN_Info(void)3643*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_WIN_Info(void)
3644*53ee8cc1Swenshuai.xi {
3645*53ee8cc1Swenshuai.xi     MS_U8 tmp = 0;
3646*53ee8cc1Swenshuai.xi     MS_U8 trigger = 0;
3647*53ee8cc1Swenshuai.xi     MS_U16 win_len = 0;
3648*53ee8cc1Swenshuai.xi 
3649*53ee8cc1Swenshuai.xi     MS_BOOL status = TRUE;
3650*53ee8cc1Swenshuai.xi 
3651*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x0B,&tmp);
3652*53ee8cc1Swenshuai.xi     win_len = tmp;
3653*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x0A,&tmp);
3654*53ee8cc1Swenshuai.xi     win_len = (win_len<<8)|tmp;
3655*53ee8cc1Swenshuai.xi 
3656*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE + 0x08,&trigger);
3657*53ee8cc1Swenshuai.xi 
3658*53ee8cc1Swenshuai.xi     printf("[dvbt]win_len = %d, trigger=0x%x\n",win_len,trigger);
3659*53ee8cc1Swenshuai.xi 
3660*53ee8cc1Swenshuai.xi     return status;
3661*53ee8cc1Swenshuai.xi }
3662*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_Show_td_coeff(void)3663*53ee8cc1Swenshuai.xi void INTERN_DVBT2_Show_td_coeff(void)
3664*53ee8cc1Swenshuai.xi {
3665*53ee8cc1Swenshuai.xi     MS_U8  status = true;
3666*53ee8cc1Swenshuai.xi     MS_U8 w1 = 0,w2 = 0,reg = 0;
3667*53ee8cc1Swenshuai.xi 
3668*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2561, &reg);
3669*53ee8cc1Swenshuai.xi     w1 = reg;
3670*53ee8cc1Swenshuai.xi 
3671*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2562, &reg);
3672*53ee8cc1Swenshuai.xi     w2 = reg;
3673*53ee8cc1Swenshuai.xi 
3674*53ee8cc1Swenshuai.xi     printf("[td]w1=0x%x, w2=0x%x\n",w1,w2);
3675*53ee8cc1Swenshuai.xi 
3676*53ee8cc1Swenshuai.xi     return;
3677*53ee8cc1Swenshuai.xi }
3678*53ee8cc1Swenshuai.xi 
3679*53ee8cc1Swenshuai.xi /********************************************************
3680*53ee8cc1Swenshuai.xi *Constellation (b2 ~ b0)  : 0~3 => QPSK, 16QAM, 64QAM, 256QAM
3681*53ee8cc1Swenshuai.xi *Code Rate (b5 ~ b3)   : 0~5 => 1/2, 3/5, 2/3, 3/4, 4/5, 5/6
3682*53ee8cc1Swenshuai.xi *GI (b8 ~ b6)           : 0~6 => 1/32, 1/16, 1/8, 1/4, 1/128, 19/128, 19/256
3683*53ee8cc1Swenshuai.xi *FFT (b11 ~ b9)        : 0~7 => 2K, 8K, 4K, 1K, 16K, 32K, 8KE, 32KE
3684*53ee8cc1Swenshuai.xi *Preamble(b12)      : 0~1 => mixed, not_mixed
3685*53ee8cc1Swenshuai.xi *S1_Signaling(b14~b13)   : 0~3 => t2_siso, t2_miso, "non_t2, reserved
3686*53ee8cc1Swenshuai.xi *pilot_pattern(b18~b15)    : 0~8 => PP1, PP2, PP3, PP4, PP5, PP6, PP7, PP8
3687*53ee8cc1Swenshuai.xi *BW_Extend(b19)             : 0~1 => normal, extension
3688*53ee8cc1Swenshuai.xi *PAPR(b22~b20)              : 0~4 => none, ace, tr, tr_and_ace, reserved
3689*53ee8cc1Swenshuai.xi  ********************************/
INTERN_DVBT2_Show_Modulation_info(void)3690*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_Modulation_info(void)
3691*53ee8cc1Swenshuai.xi {
3692*53ee8cc1Swenshuai.xi     MS_BOOL bRet = TRUE;
3693*53ee8cc1Swenshuai.xi     MS_U16    u16Data = 0;
3694*53ee8cc1Swenshuai.xi 
3695*53ee8cc1Swenshuai.xi     char*  cConStr[] = {"qpsk", "16qam", "64qam", "256qam"};
3696*53ee8cc1Swenshuai.xi     char*  cCRStr[] = {"1_2", "3_5", "2_3", "3_4", "4_5", "5_6"};
3697*53ee8cc1Swenshuai.xi     char*  cGIStr[] = {"1_32", "1_16", "1_8", "1_4", "1_128", "19_128", "19_256"};
3698*53ee8cc1Swenshuai.xi     char*  cFFTStr[] = {"2k", "8k", "4k", "1k", "16k", "32k", "8k", "32k"};
3699*53ee8cc1Swenshuai.xi     char*  cPreAStr[] = {"mixed", "not_mixed"};
3700*53ee8cc1Swenshuai.xi     char*  cS1SStr[] = {"t2_siso", "t2_miso", "non_t2", "reserved"};
3701*53ee8cc1Swenshuai.xi     char*  cPPSStr[] = {"PP1", "PP2", "PP3", "PP4", "PP5", "PP6", "PP7", "PP8", "reserved"};
3702*53ee8cc1Swenshuai.xi     char*  cBWStr[] = {"normal", "extension"};
3703*53ee8cc1Swenshuai.xi     char*  cPAPRStr[] = {"none", "ace", "tr", "tr_and_ace", "reserved"};
3704*53ee8cc1Swenshuai.xi 
3705*53ee8cc1Swenshuai.xi     if (INTERN_DVBT2_GetLock(E_DMD_DVBT2_FEC_LOCK) == TRUE)
3706*53ee8cc1Swenshuai.xi     {
3707*53ee8cc1Swenshuai.xi 
3708*53ee8cc1Swenshuai.xi         if (INTERN_DVBT2_Get_L1_Parameter(&u16Data, T2_MODUL_MODE) == FALSE)
3709*53ee8cc1Swenshuai.xi         {
3710*53ee8cc1Swenshuai.xi             printf("T2_MODUL_MODE Error!\n");
3711*53ee8cc1Swenshuai.xi             bRet = FALSE;
3712*53ee8cc1Swenshuai.xi         }
3713*53ee8cc1Swenshuai.xi         u16Data &= 0x07;
3714*53ee8cc1Swenshuai.xi         //*L1_Info = (MS_U64)(u16Data);
3715*53ee8cc1Swenshuai.xi         printf("T2 Constellation:%s\n", cConStr[u16Data]);
3716*53ee8cc1Swenshuai.xi 
3717*53ee8cc1Swenshuai.xi         if (INTERN_DVBT2_Get_L1_Parameter(&u16Data, T2_CODE_RATE) == FALSE)
3718*53ee8cc1Swenshuai.xi         {
3719*53ee8cc1Swenshuai.xi             printf(("T2_CODE_RATE Error!\n"));
3720*53ee8cc1Swenshuai.xi             bRet = FALSE;
3721*53ee8cc1Swenshuai.xi         }
3722*53ee8cc1Swenshuai.xi         u16Data &= 0x07;
3723*53ee8cc1Swenshuai.xi         //*L1_Info |= (MS_U64)(u16Data << 3);
3724*53ee8cc1Swenshuai.xi         printf("T2 Code Rate:%s\n", cCRStr[u16Data]);
3725*53ee8cc1Swenshuai.xi 
3726*53ee8cc1Swenshuai.xi         if (INTERN_DVBT2_Get_L1_Parameter(&u16Data, T2_GUARD_INTERVAL) == FALSE)
3727*53ee8cc1Swenshuai.xi         {
3728*53ee8cc1Swenshuai.xi             printf("T2_GUARD_INTERVAL Error!\n");
3729*53ee8cc1Swenshuai.xi             bRet = FALSE;
3730*53ee8cc1Swenshuai.xi         }
3731*53ee8cc1Swenshuai.xi         u16Data &= 0x07;
3732*53ee8cc1Swenshuai.xi         //*L1_Info |= (MS_U64)(u16Data << 6);
3733*53ee8cc1Swenshuai.xi         printf("T2 GI:%s\n", cGIStr[u16Data]);
3734*53ee8cc1Swenshuai.xi 
3735*53ee8cc1Swenshuai.xi         if (INTERN_DVBT2_Get_L1_Parameter(&u16Data, T2_FFT_VALUE) == FALSE)
3736*53ee8cc1Swenshuai.xi         {
3737*53ee8cc1Swenshuai.xi             printf("T2_FFT_VALUE Error!\n");
3738*53ee8cc1Swenshuai.xi             bRet = FALSE;
3739*53ee8cc1Swenshuai.xi         }
3740*53ee8cc1Swenshuai.xi         u16Data &= 0x07;
3741*53ee8cc1Swenshuai.xi         //*L1_Info |= (MS_U64)(u16Data << 9);
3742*53ee8cc1Swenshuai.xi         printf("T2 FFT:%s\n", cFFTStr[u16Data]);
3743*53ee8cc1Swenshuai.xi 
3744*53ee8cc1Swenshuai.xi         if (INTERN_DVBT2_Get_L1_Parameter(&u16Data, T2_PREAMBLE) == FALSE)
3745*53ee8cc1Swenshuai.xi         {
3746*53ee8cc1Swenshuai.xi             printf("T2_PREAMBLE Error!\n");
3747*53ee8cc1Swenshuai.xi             bRet = FALSE;
3748*53ee8cc1Swenshuai.xi         }
3749*53ee8cc1Swenshuai.xi         u16Data &= 0x01;
3750*53ee8cc1Swenshuai.xi         //*L1_Info |= (MS_U64)(u16Data << 12);
3751*53ee8cc1Swenshuai.xi         printf("Preamble:%s\n", cPreAStr[u16Data]);
3752*53ee8cc1Swenshuai.xi 
3753*53ee8cc1Swenshuai.xi         if (INTERN_DVBT2_Get_L1_Parameter(&u16Data, T2_S1_SIGNALLING) == FALSE)
3754*53ee8cc1Swenshuai.xi         {
3755*53ee8cc1Swenshuai.xi             printf("T2_S1_SIGNALLING Error!\n");
3756*53ee8cc1Swenshuai.xi             bRet = FALSE;
3757*53ee8cc1Swenshuai.xi         }
3758*53ee8cc1Swenshuai.xi         u16Data &= 0x03;
3759*53ee8cc1Swenshuai.xi         if (u16Data > 2)
3760*53ee8cc1Swenshuai.xi             u16Data = 3;
3761*53ee8cc1Swenshuai.xi         //*L1_Info |= (MS_U64)(u16Data << 13);
3762*53ee8cc1Swenshuai.xi         printf("S1 Signalling:%s\n", cS1SStr[u16Data]);
3763*53ee8cc1Swenshuai.xi 
3764*53ee8cc1Swenshuai.xi         if (INTERN_DVBT2_Get_L1_Parameter(&u16Data, T2_PILOT_PATTERN) == FALSE)
3765*53ee8cc1Swenshuai.xi         {
3766*53ee8cc1Swenshuai.xi             printf("T2_PILOT_PATTERN Error!\n");
3767*53ee8cc1Swenshuai.xi             bRet = FALSE;
3768*53ee8cc1Swenshuai.xi         }
3769*53ee8cc1Swenshuai.xi         u16Data &= 0x0F;
3770*53ee8cc1Swenshuai.xi         if (u16Data > 7)
3771*53ee8cc1Swenshuai.xi             u16Data = 8;
3772*53ee8cc1Swenshuai.xi         //*L1_Info |= (MS_U64)(u16Data << 15);
3773*53ee8cc1Swenshuai.xi         printf("PilotPattern:%s\n", cPPSStr[u16Data]);
3774*53ee8cc1Swenshuai.xi 
3775*53ee8cc1Swenshuai.xi         if (INTERN_DVBT2_Get_L1_Parameter(&u16Data, T2_BW_EXT) == FALSE)
3776*53ee8cc1Swenshuai.xi         {
3777*53ee8cc1Swenshuai.xi             printf("T2_BW_EXT Error!\n");
3778*53ee8cc1Swenshuai.xi             bRet = FALSE;
3779*53ee8cc1Swenshuai.xi         }
3780*53ee8cc1Swenshuai.xi         u16Data &= 0x01;
3781*53ee8cc1Swenshuai.xi         //*L1_Info |= (MS_U64)(u16Data << 19);
3782*53ee8cc1Swenshuai.xi         printf("BW EXT:%s\n", cBWStr[u16Data]);
3783*53ee8cc1Swenshuai.xi 
3784*53ee8cc1Swenshuai.xi         if (INTERN_DVBT2_Get_L1_Parameter(&u16Data, T2_PAPR_REDUCTION) == FALSE)
3785*53ee8cc1Swenshuai.xi         {
3786*53ee8cc1Swenshuai.xi             printf("T2_PAPR_REDUCTION Error!\n");
3787*53ee8cc1Swenshuai.xi             bRet = FALSE;
3788*53ee8cc1Swenshuai.xi         }
3789*53ee8cc1Swenshuai.xi         u16Data &= 0x07;
3790*53ee8cc1Swenshuai.xi         if (u16Data > 3)
3791*53ee8cc1Swenshuai.xi             u16Data = 4;
3792*53ee8cc1Swenshuai.xi         //*L1_Info |= (MS_U64)(u16Data << 20);
3793*53ee8cc1Swenshuai.xi         printf("T2 PAPR:%s\n", cPAPRStr[u16Data]);
3794*53ee8cc1Swenshuai.xi 
3795*53ee8cc1Swenshuai.xi         if (INTERN_DVBT2_Get_L1_Parameter(&u16Data, T2_OFDM_SYMBOLS_PER_FRAME) == FALSE)
3796*53ee8cc1Swenshuai.xi         {
3797*53ee8cc1Swenshuai.xi             printf("T2_OFDM_SYMBOLS_PER_FRAME Error!\n");
3798*53ee8cc1Swenshuai.xi             bRet = FALSE;
3799*53ee8cc1Swenshuai.xi         }
3800*53ee8cc1Swenshuai.xi         u16Data &= 0xFFF;
3801*53ee8cc1Swenshuai.xi         //*L1_Info |= (MS_U64)(u16Data << 23);
3802*53ee8cc1Swenshuai.xi         printf("T2 OFDM Symbols:%u\n", u16Data);
3803*53ee8cc1Swenshuai.xi     }
3804*53ee8cc1Swenshuai.xi     else
3805*53ee8cc1Swenshuai.xi     {
3806*53ee8cc1Swenshuai.xi         printf("INVALID\n");
3807*53ee8cc1Swenshuai.xi         return FALSE;
3808*53ee8cc1Swenshuai.xi     }
3809*53ee8cc1Swenshuai.xi 
3810*53ee8cc1Swenshuai.xi     return bRet;
3811*53ee8cc1Swenshuai.xi 
3812*53ee8cc1Swenshuai.xi }
3813*53ee8cc1Swenshuai.xi 
3814*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_Show_BER_PacketErr(void)3815*53ee8cc1Swenshuai.xi void INTERN_DVBT2_Show_BER_PacketErr(void)
3816*53ee8cc1Swenshuai.xi {
3817*53ee8cc1Swenshuai.xi //  float  f_ber = 0;
3818*53ee8cc1Swenshuai.xi   MS_U16 packetErr = 0;
3819*53ee8cc1Swenshuai.xi //  INTERN_DVBT2_GetPostLdpcBer(&f_ber);
3820*53ee8cc1Swenshuai.xi   INTERN_DVBT2_GetPacketErr(&packetErr);
3821*53ee8cc1Swenshuai.xi 
3822*53ee8cc1Swenshuai.xi //  printf("[dvbt]ber=%f, Err=%d\n",f_ber, packetErr);
3823*53ee8cc1Swenshuai.xi   return;
3824*53ee8cc1Swenshuai.xi }
3825*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_Show_Lock_Info(void)3826*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_Lock_Info(void)
3827*53ee8cc1Swenshuai.xi {
3828*53ee8cc1Swenshuai.xi 
3829*53ee8cc1Swenshuai.xi   printf("[dvbt]INTERN_DVBT2_Show_Lock_Info not implement!!!\n");
3830*53ee8cc1Swenshuai.xi   return false;
3831*53ee8cc1Swenshuai.xi }
3832*53ee8cc1Swenshuai.xi 
3833*53ee8cc1Swenshuai.xi 
INTERN_DVBT2_Show_Demod_Info(void)3834*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBT2_Show_Demod_Info(void)
3835*53ee8cc1Swenshuai.xi {
3836*53ee8cc1Swenshuai.xi   MS_U8         demod_state = 0;
3837*53ee8cc1Swenshuai.xi   MS_BOOL       status = true;
3838*53ee8cc1Swenshuai.xi   static MS_U8  counter = 0;
3839*53ee8cc1Swenshuai.xi 
3840*53ee8cc1Swenshuai.xi   INTERN_DVBT2_get_demod_state(&demod_state);
3841*53ee8cc1Swenshuai.xi 
3842*53ee8cc1Swenshuai.xi   printf("==========[dvbt]state=%d\n",demod_state);
3843*53ee8cc1Swenshuai.xi   if (demod_state < 5)
3844*53ee8cc1Swenshuai.xi   {
3845*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Show_Demod_Version();
3846*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Show_AGC_Info();
3847*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Show_ACI_CI();
3848*53ee8cc1Swenshuai.xi   }
3849*53ee8cc1Swenshuai.xi   else if(demod_state < 8)
3850*53ee8cc1Swenshuai.xi   {
3851*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Show_Demod_Version();
3852*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Show_AGC_Info();
3853*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Show_ACI_CI();
3854*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Show_ChannelLength();
3855*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Get_CFO();
3856*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Get_SFO();
3857*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Show_td_coeff();
3858*53ee8cc1Swenshuai.xi   }
3859*53ee8cc1Swenshuai.xi   else if(demod_state < 11)
3860*53ee8cc1Swenshuai.xi   {
3861*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Show_Demod_Version();
3862*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Show_AGC_Info();
3863*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Show_ACI_CI();
3864*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Show_ChannelLength();
3865*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Get_CFO();
3866*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Get_SFO();
3867*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Show_FD_CH_LEN_S_SEL();
3868*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Get_SYA_status();
3869*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Show_td_coeff();
3870*53ee8cc1Swenshuai.xi   }
3871*53ee8cc1Swenshuai.xi   else if((demod_state == 11) && ((counter%4) == 0))
3872*53ee8cc1Swenshuai.xi   {
3873*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Show_Demod_Version();
3874*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Show_AGC_Info();
3875*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Show_ACI_CI();
3876*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Show_ChannelLength();
3877*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Get_CFO();
3878*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Get_SFO();
3879*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Show_FD_CH_LEN_S_SEL();
3880*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Get_SYA_status();
3881*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Show_td_coeff();
3882*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Show_Modulation_info();
3883*53ee8cc1Swenshuai.xi     INTERN_DVBT2_Show_BER_PacketErr();
3884*53ee8cc1Swenshuai.xi   }
3885*53ee8cc1Swenshuai.xi   else
3886*53ee8cc1Swenshuai.xi     status = false;
3887*53ee8cc1Swenshuai.xi 
3888*53ee8cc1Swenshuai.xi   printf("===========================\n");
3889*53ee8cc1Swenshuai.xi   counter++;
3890*53ee8cc1Swenshuai.xi 
3891*53ee8cc1Swenshuai.xi   return status;
3892*53ee8cc1Swenshuai.xi }
3893*53ee8cc1Swenshuai.xi #endif