xref: /rockchip-linux_mpp/mpp/hal/rkdec/vp9d/hal_vp9d_vdpu382.c (revision 437bfbeb9567cca9cd9080e3f6954aa9d6a94f18)
1*437bfbebSnyanmisaka /*
2*437bfbebSnyanmisaka  * Copyright 2022 Rockchip Electronics Co. LTD
3*437bfbebSnyanmisaka  *
4*437bfbebSnyanmisaka  * Licensed under the Apache License, Version 2.0 (the "License");
5*437bfbebSnyanmisaka  * you may not use this file except in compliance with the License.
6*437bfbebSnyanmisaka  * You may obtain a copy of the License at
7*437bfbebSnyanmisaka  *
8*437bfbebSnyanmisaka  *      http://www.apache.org/licenses/LICENSE-2.0
9*437bfbebSnyanmisaka  *
10*437bfbebSnyanmisaka  * Unless required by applicable law or agreed to in writing, software
11*437bfbebSnyanmisaka  * distributed under the License is distributed on an "AS IS" BASIS,
12*437bfbebSnyanmisaka  * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13*437bfbebSnyanmisaka  * See the License for the specific language governing permissions and
14*437bfbebSnyanmisaka  * limitations under the License.
15*437bfbebSnyanmisaka  */
16*437bfbebSnyanmisaka 
17*437bfbebSnyanmisaka #define MODULE_TAG "hal_vp9d_vdpu382"
18*437bfbebSnyanmisaka 
19*437bfbebSnyanmisaka #include <stdio.h>
20*437bfbebSnyanmisaka #include <string.h>
21*437bfbebSnyanmisaka 
22*437bfbebSnyanmisaka #include "mpp_env.h"
23*437bfbebSnyanmisaka #include "mpp_mem.h"
24*437bfbebSnyanmisaka #include "mpp_common.h"
25*437bfbebSnyanmisaka #include "mpp_device.h"
26*437bfbebSnyanmisaka #include "mpp_hal.h"
27*437bfbebSnyanmisaka 
28*437bfbebSnyanmisaka #include "hal_bufs.h"
29*437bfbebSnyanmisaka #include "hal_vp9d_debug.h"
30*437bfbebSnyanmisaka #include "hal_vp9d_com.h"
31*437bfbebSnyanmisaka #include "hal_vp9d_vdpu382.h"
32*437bfbebSnyanmisaka #include "hal_vp9d_ctx.h"
33*437bfbebSnyanmisaka #include "vdpu382_vp9d.h"
34*437bfbebSnyanmisaka #include "vp9d_syntax.h"
35*437bfbebSnyanmisaka 
36*437bfbebSnyanmisaka #define HW_PROB 1
37*437bfbebSnyanmisaka #define VP9_CONTEXT 4
38*437bfbebSnyanmisaka #define VP9_CTU_SIZE 64
39*437bfbebSnyanmisaka #define PROB_SIZE_ALIGN_TO_4K MPP_ALIGN(PROB_SIZE, SZ_4K)
40*437bfbebSnyanmisaka #define COUNT_SIZE_ALIGN_TO_4K MPP_ALIGN(COUNT_SIZE, SZ_4K)
41*437bfbebSnyanmisaka #define MAX_SEGMAP_SIZE_ALIGN_TO_4K MPP_ALIGN(MAX_SEGMAP_SIZE, SZ_4K)
42*437bfbebSnyanmisaka 
43*437bfbebSnyanmisaka #define VDPU382_OFFSET_COUNT (PROB_SIZE_ALIGN_TO_4K)
44*437bfbebSnyanmisaka #define VDPU382_PROBE_BUFFER_SIZE (PROB_SIZE_ALIGN_TO_4K + COUNT_SIZE_ALIGN_TO_4K)
45*437bfbebSnyanmisaka 
46*437bfbebSnyanmisaka typedef struct Vdpu382Vp9dCtx_t {
47*437bfbebSnyanmisaka     Vp9dRegBuf      g_buf[MAX_GEN_REG];
48*437bfbebSnyanmisaka     MppBuffer       probe_base;
49*437bfbebSnyanmisaka     MppBuffer       seg_base;
50*437bfbebSnyanmisaka     RK_U32          offset_count;
51*437bfbebSnyanmisaka     RK_U32          offset_segid_cur;
52*437bfbebSnyanmisaka     RK_U32          offset_segid_last;
53*437bfbebSnyanmisaka     MppBuffer       prob_default_base;
54*437bfbebSnyanmisaka     void*           hw_regs;
55*437bfbebSnyanmisaka     RK_S32          mv_base_addr;
56*437bfbebSnyanmisaka     RK_S32          pre_mv_base_addr;
57*437bfbebSnyanmisaka     Vp9dLastInfo    ls_info;
58*437bfbebSnyanmisaka     /*
59*437bfbebSnyanmisaka      * swap between segid_cur_base & segid_last_base
60*437bfbebSnyanmisaka      * 0  used segid_cur_base as last
61*437bfbebSnyanmisaka      * 1  used segid_last_base as
62*437bfbebSnyanmisaka      */
63*437bfbebSnyanmisaka     RK_U32          last_segid_flag;
64*437bfbebSnyanmisaka     RK_S32          width;
65*437bfbebSnyanmisaka     RK_S32          height;
66*437bfbebSnyanmisaka     /* rcb buffers info */
67*437bfbebSnyanmisaka     RK_S32          rcb_buf_size;
68*437bfbebSnyanmisaka     Vdpu382RcbInfo  rcb_info[RCB_BUF_COUNT];
69*437bfbebSnyanmisaka     MppBuffer       rcb_buf;
70*437bfbebSnyanmisaka     RK_U32          num_row_tiles;
71*437bfbebSnyanmisaka     RK_U32          bit_depth;
72*437bfbebSnyanmisaka     /* colmv buffers info */
73*437bfbebSnyanmisaka     HalBufs         cmv_bufs;
74*437bfbebSnyanmisaka     RK_S32          mv_size;
75*437bfbebSnyanmisaka     RK_S32          mv_count;
76*437bfbebSnyanmisaka     RK_U32          prob_ctx_valid[VP9_CONTEXT];
77*437bfbebSnyanmisaka     MppBuffer       prob_loop_base[VP9_CONTEXT];
78*437bfbebSnyanmisaka     RK_U32          prob_ref_poc[VP9_CONTEXT];
79*437bfbebSnyanmisaka     RK_U32          col_ref_poc;
80*437bfbebSnyanmisaka     RK_U32          segid_ref_poc;
81*437bfbebSnyanmisaka } Vdpu382Vp9dCtx;
82*437bfbebSnyanmisaka 
hal_vp9d_alloc_res(HalVp9dCtx * hal)83*437bfbebSnyanmisaka static MPP_RET hal_vp9d_alloc_res(HalVp9dCtx *hal)
84*437bfbebSnyanmisaka {
85*437bfbebSnyanmisaka     RK_S32 i = 0;
86*437bfbebSnyanmisaka     RK_S32 ret = 0;
87*437bfbebSnyanmisaka     HalVp9dCtx *p_hal = (HalVp9dCtx*)hal;
88*437bfbebSnyanmisaka     Vdpu382Vp9dCtx *hw_ctx = (Vdpu382Vp9dCtx*)p_hal->hw_ctx;
89*437bfbebSnyanmisaka     hw_ctx->offset_count = VDPU382_OFFSET_COUNT;
90*437bfbebSnyanmisaka     hw_ctx->offset_segid_cur = 0;
91*437bfbebSnyanmisaka     hw_ctx->offset_segid_last = MAX_SEGMAP_SIZE_ALIGN_TO_4K;
92*437bfbebSnyanmisaka     /* alloc common buffer */
93*437bfbebSnyanmisaka     for (i = 0; i < VP9_CONTEXT; i++) {
94*437bfbebSnyanmisaka         ret = mpp_buffer_get(p_hal->group, &hw_ctx->prob_loop_base[i], PROB_SIZE);
95*437bfbebSnyanmisaka         if (ret) {
96*437bfbebSnyanmisaka             mpp_err("vp9 probe_loop_base get buffer failed\n");
97*437bfbebSnyanmisaka             return ret;
98*437bfbebSnyanmisaka         }
99*437bfbebSnyanmisaka     }
100*437bfbebSnyanmisaka     ret = mpp_buffer_get(p_hal->group, &hw_ctx->prob_default_base, PROB_SIZE);
101*437bfbebSnyanmisaka     if (ret) {
102*437bfbebSnyanmisaka         mpp_err("vp9 probe_default_base get buffer failed\n");
103*437bfbebSnyanmisaka         return ret;
104*437bfbebSnyanmisaka     }
105*437bfbebSnyanmisaka     /* alloc buffer for fast mode or normal */
106*437bfbebSnyanmisaka     if (p_hal->fast_mode) {
107*437bfbebSnyanmisaka         for (i = 0; i < MAX_GEN_REG; i++) {
108*437bfbebSnyanmisaka             hw_ctx->g_buf[i].hw_regs = mpp_calloc_size(void, sizeof(Vdpu382Vp9dRegSet));
109*437bfbebSnyanmisaka             ret = mpp_buffer_get(p_hal->group, &hw_ctx->g_buf[i].probe_base, VDPU382_PROBE_BUFFER_SIZE);
110*437bfbebSnyanmisaka             if (ret) {
111*437bfbebSnyanmisaka                 mpp_err("vp9 probe_base get buffer failed\n");
112*437bfbebSnyanmisaka                 return ret;
113*437bfbebSnyanmisaka             }
114*437bfbebSnyanmisaka         }
115*437bfbebSnyanmisaka     } else {
116*437bfbebSnyanmisaka         hw_ctx->hw_regs = mpp_calloc_size(void, sizeof(Vdpu382Vp9dRegSet));
117*437bfbebSnyanmisaka         ret = mpp_buffer_get(p_hal->group, &hw_ctx->probe_base, VDPU382_PROBE_BUFFER_SIZE);
118*437bfbebSnyanmisaka         if (ret) {
119*437bfbebSnyanmisaka             mpp_err("vp9 probe_base get buffer failed\n");
120*437bfbebSnyanmisaka             return ret;
121*437bfbebSnyanmisaka         }
122*437bfbebSnyanmisaka     }
123*437bfbebSnyanmisaka 
124*437bfbebSnyanmisaka     ret = mpp_buffer_get(p_hal->group, &hw_ctx->seg_base, MAX_SEGMAP_SIZE_ALIGN_TO_4K * 2);
125*437bfbebSnyanmisaka     if (ret) {
126*437bfbebSnyanmisaka         mpp_err("vp9 segid_base get buffer failed\n");
127*437bfbebSnyanmisaka         return ret;
128*437bfbebSnyanmisaka     }
129*437bfbebSnyanmisaka     return MPP_OK;
130*437bfbebSnyanmisaka }
131*437bfbebSnyanmisaka 
hal_vp9d_release_res(HalVp9dCtx * hal)132*437bfbebSnyanmisaka static MPP_RET hal_vp9d_release_res(HalVp9dCtx *hal)
133*437bfbebSnyanmisaka {
134*437bfbebSnyanmisaka     RK_S32 i = 0;
135*437bfbebSnyanmisaka     RK_S32 ret = 0;
136*437bfbebSnyanmisaka     HalVp9dCtx *p_hal = (HalVp9dCtx*)hal;
137*437bfbebSnyanmisaka     Vdpu382Vp9dCtx *hw_ctx = (Vdpu382Vp9dCtx*)p_hal->hw_ctx;
138*437bfbebSnyanmisaka 
139*437bfbebSnyanmisaka     if (hw_ctx->prob_default_base) {
140*437bfbebSnyanmisaka         ret = mpp_buffer_put(hw_ctx->prob_default_base);
141*437bfbebSnyanmisaka         if (ret) {
142*437bfbebSnyanmisaka             mpp_err("vp9 probe_wr_base put buffer failed\n");
143*437bfbebSnyanmisaka             return ret;
144*437bfbebSnyanmisaka         }
145*437bfbebSnyanmisaka     }
146*437bfbebSnyanmisaka     for (i = 0; i < VP9_CONTEXT; i++) {
147*437bfbebSnyanmisaka         if (hw_ctx->prob_loop_base[i]) {
148*437bfbebSnyanmisaka             ret = mpp_buffer_put(hw_ctx->prob_loop_base[i]);
149*437bfbebSnyanmisaka             if (ret) {
150*437bfbebSnyanmisaka                 mpp_err("vp9 probe_base put buffer failed\n");
151*437bfbebSnyanmisaka                 return ret;
152*437bfbebSnyanmisaka             }
153*437bfbebSnyanmisaka         }
154*437bfbebSnyanmisaka     }
155*437bfbebSnyanmisaka     if (p_hal->fast_mode) {
156*437bfbebSnyanmisaka         for (i = 0; i < MAX_GEN_REG; i++) {
157*437bfbebSnyanmisaka             if (hw_ctx->g_buf[i].probe_base) {
158*437bfbebSnyanmisaka                 ret = mpp_buffer_put(hw_ctx->g_buf[i].probe_base);
159*437bfbebSnyanmisaka                 if (ret) {
160*437bfbebSnyanmisaka                     mpp_err("vp9 probe_base put buffer failed\n");
161*437bfbebSnyanmisaka                     return ret;
162*437bfbebSnyanmisaka                 }
163*437bfbebSnyanmisaka             }
164*437bfbebSnyanmisaka             if (hw_ctx->g_buf[i].hw_regs) {
165*437bfbebSnyanmisaka                 mpp_free(hw_ctx->g_buf[i].hw_regs);
166*437bfbebSnyanmisaka                 hw_ctx->g_buf[i].hw_regs = NULL;
167*437bfbebSnyanmisaka             }
168*437bfbebSnyanmisaka             if (hw_ctx->g_buf[i].rcb_buf) {
169*437bfbebSnyanmisaka                 ret = mpp_buffer_put(hw_ctx->g_buf[i].rcb_buf);
170*437bfbebSnyanmisaka                 if (ret) {
171*437bfbebSnyanmisaka                     mpp_err("vp9 rcb_buf[%d] put buffer failed\n", i);
172*437bfbebSnyanmisaka                     return ret;
173*437bfbebSnyanmisaka                 }
174*437bfbebSnyanmisaka             }
175*437bfbebSnyanmisaka         }
176*437bfbebSnyanmisaka     } else {
177*437bfbebSnyanmisaka         if (hw_ctx->probe_base) {
178*437bfbebSnyanmisaka             ret = mpp_buffer_put(hw_ctx->probe_base);
179*437bfbebSnyanmisaka             if (ret) {
180*437bfbebSnyanmisaka                 mpp_err("vp9 probe_base put buffer failed\n");
181*437bfbebSnyanmisaka                 return ret;
182*437bfbebSnyanmisaka             }
183*437bfbebSnyanmisaka         }
184*437bfbebSnyanmisaka 
185*437bfbebSnyanmisaka         if (hw_ctx->hw_regs) {
186*437bfbebSnyanmisaka             mpp_free(hw_ctx->hw_regs);
187*437bfbebSnyanmisaka             hw_ctx->hw_regs = NULL;
188*437bfbebSnyanmisaka         }
189*437bfbebSnyanmisaka         if (hw_ctx->rcb_buf) {
190*437bfbebSnyanmisaka             ret = mpp_buffer_put(hw_ctx->rcb_buf);
191*437bfbebSnyanmisaka             if (ret) {
192*437bfbebSnyanmisaka                 mpp_err("vp9 rcb_buf put buffer failed\n");
193*437bfbebSnyanmisaka                 return ret;
194*437bfbebSnyanmisaka             }
195*437bfbebSnyanmisaka         }
196*437bfbebSnyanmisaka     }
197*437bfbebSnyanmisaka 
198*437bfbebSnyanmisaka     if (hw_ctx->cmv_bufs) {
199*437bfbebSnyanmisaka         ret = hal_bufs_deinit(hw_ctx->cmv_bufs);
200*437bfbebSnyanmisaka         if (ret) {
201*437bfbebSnyanmisaka             mpp_err("vp9 cmv bufs deinit buffer failed\n");
202*437bfbebSnyanmisaka             return ret;
203*437bfbebSnyanmisaka         }
204*437bfbebSnyanmisaka     }
205*437bfbebSnyanmisaka 
206*437bfbebSnyanmisaka     if (hw_ctx->seg_base) {
207*437bfbebSnyanmisaka         ret = mpp_buffer_put(hw_ctx->seg_base);
208*437bfbebSnyanmisaka         if (ret) {
209*437bfbebSnyanmisaka             mpp_err("vp9 seg_base put buffer failed\n");
210*437bfbebSnyanmisaka             return ret;
211*437bfbebSnyanmisaka         }
212*437bfbebSnyanmisaka     }
213*437bfbebSnyanmisaka 
214*437bfbebSnyanmisaka     return MPP_OK;
215*437bfbebSnyanmisaka }
216*437bfbebSnyanmisaka 
hal_vp9d_vdpu382_deinit(void * hal)217*437bfbebSnyanmisaka static MPP_RET hal_vp9d_vdpu382_deinit(void *hal)
218*437bfbebSnyanmisaka {
219*437bfbebSnyanmisaka     MPP_RET ret = MPP_OK;
220*437bfbebSnyanmisaka     HalVp9dCtx *p_hal = (HalVp9dCtx *)hal;
221*437bfbebSnyanmisaka 
222*437bfbebSnyanmisaka     hal_vp9d_release_res(p_hal);
223*437bfbebSnyanmisaka 
224*437bfbebSnyanmisaka     if (p_hal->group) {
225*437bfbebSnyanmisaka         ret = mpp_buffer_group_put(p_hal->group);
226*437bfbebSnyanmisaka         if (ret) {
227*437bfbebSnyanmisaka             mpp_err("vp9d group free buffer failed\n");
228*437bfbebSnyanmisaka             return ret;
229*437bfbebSnyanmisaka         }
230*437bfbebSnyanmisaka     }
231*437bfbebSnyanmisaka     MPP_FREE(p_hal->hw_ctx);
232*437bfbebSnyanmisaka     return ret = MPP_OK;
233*437bfbebSnyanmisaka }
234*437bfbebSnyanmisaka 
hal_vp9d_vdpu382_init(void * hal,MppHalCfg * cfg)235*437bfbebSnyanmisaka static MPP_RET hal_vp9d_vdpu382_init(void *hal, MppHalCfg *cfg)
236*437bfbebSnyanmisaka {
237*437bfbebSnyanmisaka     MPP_RET ret = MPP_OK;
238*437bfbebSnyanmisaka     HalVp9dCtx *p_hal = (HalVp9dCtx*)hal;
239*437bfbebSnyanmisaka     MEM_CHECK(ret, p_hal->hw_ctx = mpp_calloc_size(void, sizeof(Vdpu382Vp9dCtx)));
240*437bfbebSnyanmisaka     Vdpu382Vp9dCtx *hw_ctx = (Vdpu382Vp9dCtx*)p_hal->hw_ctx;
241*437bfbebSnyanmisaka 
242*437bfbebSnyanmisaka     hw_ctx->mv_base_addr = -1;
243*437bfbebSnyanmisaka     hw_ctx->pre_mv_base_addr = -1;
244*437bfbebSnyanmisaka     mpp_slots_set_prop(p_hal->slots, SLOTS_HOR_ALIGN, vp9_hor_align);
245*437bfbebSnyanmisaka     mpp_slots_set_prop(p_hal->slots, SLOTS_VER_ALIGN, vp9_ver_align);
246*437bfbebSnyanmisaka 
247*437bfbebSnyanmisaka     if (p_hal->group == NULL) {
248*437bfbebSnyanmisaka         ret = mpp_buffer_group_get_internal(&p_hal->group, MPP_BUFFER_TYPE_ION);
249*437bfbebSnyanmisaka         if (ret) {
250*437bfbebSnyanmisaka             mpp_err("vp9 mpp_buffer_group_get failed\n");
251*437bfbebSnyanmisaka             goto __FAILED;
252*437bfbebSnyanmisaka         }
253*437bfbebSnyanmisaka     }
254*437bfbebSnyanmisaka 
255*437bfbebSnyanmisaka     ret = hal_vp9d_alloc_res(p_hal);
256*437bfbebSnyanmisaka     if (ret) {
257*437bfbebSnyanmisaka         mpp_err("hal_vp9d_alloc_res failed\n");
258*437bfbebSnyanmisaka         goto __FAILED;
259*437bfbebSnyanmisaka     }
260*437bfbebSnyanmisaka 
261*437bfbebSnyanmisaka     hw_ctx->last_segid_flag = 1;
262*437bfbebSnyanmisaka 
263*437bfbebSnyanmisaka     if (cfg->hal_fbc_adj_cfg) {
264*437bfbebSnyanmisaka         cfg->hal_fbc_adj_cfg->func = vdpu382_afbc_align_calc;
265*437bfbebSnyanmisaka         cfg->hal_fbc_adj_cfg->expand = 0;
266*437bfbebSnyanmisaka     }
267*437bfbebSnyanmisaka 
268*437bfbebSnyanmisaka     return ret;
269*437bfbebSnyanmisaka __FAILED:
270*437bfbebSnyanmisaka     hal_vp9d_vdpu382_deinit(hal);
271*437bfbebSnyanmisaka     return ret;
272*437bfbebSnyanmisaka }
273*437bfbebSnyanmisaka 
vp9d_refine_rcb_size(Vdpu382RcbInfo * rcb_info,Vdpu382Vp9dRegSet * vp9_hw_regs,RK_S32 width,RK_S32 height,void * data)274*437bfbebSnyanmisaka static void vp9d_refine_rcb_size(Vdpu382RcbInfo *rcb_info,
275*437bfbebSnyanmisaka                                  Vdpu382Vp9dRegSet *vp9_hw_regs,
276*437bfbebSnyanmisaka                                  RK_S32 width, RK_S32 height, void* data)
277*437bfbebSnyanmisaka {
278*437bfbebSnyanmisaka     RK_U32 rcb_bits = 0;
279*437bfbebSnyanmisaka     DXVA_PicParams_VP9 *pic_param = (DXVA_PicParams_VP9*)data;
280*437bfbebSnyanmisaka     RK_U32 num_tiles_col = 1 << pic_param->log2_tile_cols;
281*437bfbebSnyanmisaka     RK_U32 bit_depth = pic_param->BitDepthMinus8Luma + 8;
282*437bfbebSnyanmisaka     RK_U32 ext_align_size = num_tiles_col * 64 * 8;
283*437bfbebSnyanmisaka 
284*437bfbebSnyanmisaka     width = MPP_ALIGN(width, VP9_CTU_SIZE);
285*437bfbebSnyanmisaka     height = MPP_ALIGN(height, VP9_CTU_SIZE);
286*437bfbebSnyanmisaka     /* RCB_STRMD_ROW */
287*437bfbebSnyanmisaka     if (width >= 4096)
288*437bfbebSnyanmisaka         rcb_bits = MPP_ALIGN(width, 64) * 232 + ext_align_size;
289*437bfbebSnyanmisaka     else
290*437bfbebSnyanmisaka         rcb_bits = 0;
291*437bfbebSnyanmisaka     rcb_info[RCB_STRMD_ROW].size = MPP_RCB_BYTES(rcb_bits);
292*437bfbebSnyanmisaka 
293*437bfbebSnyanmisaka     /* RCB_TRANSD_ROW */
294*437bfbebSnyanmisaka     if (width >= 8192)
295*437bfbebSnyanmisaka         rcb_bits = (MPP_ALIGN(width - 8192, 4) << 1) + ext_align_size;
296*437bfbebSnyanmisaka     else
297*437bfbebSnyanmisaka         rcb_bits = 0;
298*437bfbebSnyanmisaka     rcb_info[RCB_TRANSD_ROW].size = MPP_RCB_BYTES(rcb_bits);
299*437bfbebSnyanmisaka 
300*437bfbebSnyanmisaka     /* RCB_TRANSD_COL */
301*437bfbebSnyanmisaka     if ((height >= 8192) && (num_tiles_col > 1))
302*437bfbebSnyanmisaka         rcb_bits = (MPP_ALIGN(height - 8192, 4) << 1);
303*437bfbebSnyanmisaka     else
304*437bfbebSnyanmisaka         rcb_bits = 0;
305*437bfbebSnyanmisaka     rcb_info[RCB_TRANSD_COL].size = MPP_RCB_BYTES(rcb_bits);
306*437bfbebSnyanmisaka 
307*437bfbebSnyanmisaka     /* RCB_INTER_ROW */
308*437bfbebSnyanmisaka     rcb_bits = width * 36 + ext_align_size;
309*437bfbebSnyanmisaka     rcb_info[RCB_INTER_ROW].size = MPP_RCB_BYTES(rcb_bits);
310*437bfbebSnyanmisaka 
311*437bfbebSnyanmisaka     /* RCB_INTER_COL */
312*437bfbebSnyanmisaka     rcb_info[RCB_INTER_COL].size = 0;
313*437bfbebSnyanmisaka 
314*437bfbebSnyanmisaka     /* RCB_INTRA_ROW */
315*437bfbebSnyanmisaka     rcb_bits = width * 2 * 11 + ext_align_size;
316*437bfbebSnyanmisaka     rcb_info[RCB_INTRA_ROW].size = MPP_RCB_BYTES(rcb_bits);
317*437bfbebSnyanmisaka 
318*437bfbebSnyanmisaka     /* RCB_DBLK_ROW */
319*437bfbebSnyanmisaka     rcb_bits = width * (0.5 + 16 * bit_depth) + num_tiles_col * 192 * bit_depth + ext_align_size;
320*437bfbebSnyanmisaka     rcb_info[RCB_DBLK_ROW].size = MPP_RCB_BYTES(rcb_bits);
321*437bfbebSnyanmisaka 
322*437bfbebSnyanmisaka     /* RCB_SAO_ROW */
323*437bfbebSnyanmisaka     rcb_info[RCB_SAO_ROW].size = 0;
324*437bfbebSnyanmisaka 
325*437bfbebSnyanmisaka     /* RCB_FBC_ROW */
326*437bfbebSnyanmisaka     if (vp9_hw_regs->common.reg012.fbc_e) {
327*437bfbebSnyanmisaka         rcb_bits = 8 * width * bit_depth + ext_align_size;
328*437bfbebSnyanmisaka     } else
329*437bfbebSnyanmisaka         rcb_bits = 0;
330*437bfbebSnyanmisaka     rcb_info[RCB_FBC_ROW].size = MPP_RCB_BYTES(rcb_bits);
331*437bfbebSnyanmisaka 
332*437bfbebSnyanmisaka     /* RCB_FILT_COL */
333*437bfbebSnyanmisaka     if (num_tiles_col > 1) {
334*437bfbebSnyanmisaka         if (vp9_hw_regs->common.reg012.fbc_e) {
335*437bfbebSnyanmisaka             rcb_bits = height * (4 + 24 *  bit_depth);
336*437bfbebSnyanmisaka         } else
337*437bfbebSnyanmisaka             rcb_bits = height * (4 + 16 *  bit_depth);
338*437bfbebSnyanmisaka     } else
339*437bfbebSnyanmisaka         rcb_bits = 0;
340*437bfbebSnyanmisaka     rcb_info[RCB_FILT_COL].size = MPP_RCB_BYTES(rcb_bits);
341*437bfbebSnyanmisaka }
342*437bfbebSnyanmisaka 
hal_vp9d_rcb_info_update(void * hal,Vdpu382Vp9dRegSet * hw_regs,void * data)343*437bfbebSnyanmisaka static void hal_vp9d_rcb_info_update(void *hal,  Vdpu382Vp9dRegSet *hw_regs, void *data)
344*437bfbebSnyanmisaka {
345*437bfbebSnyanmisaka     HalVp9dCtx *p_hal = (HalVp9dCtx*)hal;
346*437bfbebSnyanmisaka     Vdpu382Vp9dCtx *hw_ctx = (Vdpu382Vp9dCtx*)p_hal->hw_ctx;
347*437bfbebSnyanmisaka     DXVA_PicParams_VP9 *pic_param = (DXVA_PicParams_VP9*)data;
348*437bfbebSnyanmisaka     RK_U32 num_tiles = pic_param->log2_tile_rows;
349*437bfbebSnyanmisaka     RK_U32 bit_depth = pic_param->BitDepthMinus8Luma + 8;
350*437bfbebSnyanmisaka     RK_S32 height = vp9_ver_align(pic_param->height);
351*437bfbebSnyanmisaka     RK_S32 width  = vp9_ver_align(pic_param->width);
352*437bfbebSnyanmisaka 
353*437bfbebSnyanmisaka     if (hw_ctx->num_row_tiles != num_tiles ||
354*437bfbebSnyanmisaka         hw_ctx->bit_depth != bit_depth ||
355*437bfbebSnyanmisaka         hw_ctx->width != width ||
356*437bfbebSnyanmisaka         hw_ctx->height != height) {
357*437bfbebSnyanmisaka 
358*437bfbebSnyanmisaka         hw_ctx->rcb_buf_size = vdpu382_get_rcb_buf_size(hw_ctx->rcb_info, width, height);
359*437bfbebSnyanmisaka         vp9d_refine_rcb_size(hw_ctx->rcb_info, hw_regs, width, height, pic_param);
360*437bfbebSnyanmisaka 
361*437bfbebSnyanmisaka         if (p_hal->fast_mode) {
362*437bfbebSnyanmisaka             RK_U32 i;
363*437bfbebSnyanmisaka 
364*437bfbebSnyanmisaka             for (i = 0; i < MPP_ARRAY_ELEMS(hw_ctx->g_buf); i++) {
365*437bfbebSnyanmisaka                 MppBuffer rcb_buf = hw_ctx->g_buf[i].rcb_buf;
366*437bfbebSnyanmisaka 
367*437bfbebSnyanmisaka                 if (rcb_buf) {
368*437bfbebSnyanmisaka                     mpp_buffer_put(rcb_buf);
369*437bfbebSnyanmisaka                     hw_ctx->g_buf[i].rcb_buf = NULL;
370*437bfbebSnyanmisaka                 }
371*437bfbebSnyanmisaka                 mpp_buffer_get(p_hal->group, &rcb_buf, hw_ctx->rcb_buf_size);
372*437bfbebSnyanmisaka                 hw_ctx->g_buf[i].rcb_buf = rcb_buf;
373*437bfbebSnyanmisaka             }
374*437bfbebSnyanmisaka         } else {
375*437bfbebSnyanmisaka             MppBuffer rcb_buf = hw_ctx->rcb_buf;
376*437bfbebSnyanmisaka 
377*437bfbebSnyanmisaka             if (rcb_buf) {
378*437bfbebSnyanmisaka                 mpp_buffer_put(rcb_buf);
379*437bfbebSnyanmisaka                 rcb_buf = NULL;
380*437bfbebSnyanmisaka             }
381*437bfbebSnyanmisaka             mpp_buffer_get(p_hal->group, &rcb_buf, hw_ctx->rcb_buf_size);
382*437bfbebSnyanmisaka             hw_ctx->rcb_buf = rcb_buf;
383*437bfbebSnyanmisaka         }
384*437bfbebSnyanmisaka 
385*437bfbebSnyanmisaka         hw_ctx->num_row_tiles  = num_tiles;
386*437bfbebSnyanmisaka         hw_ctx->bit_depth      = bit_depth;
387*437bfbebSnyanmisaka         hw_ctx->width          = width;
388*437bfbebSnyanmisaka         hw_ctx->height         = height;
389*437bfbebSnyanmisaka     }
390*437bfbebSnyanmisaka }
391*437bfbebSnyanmisaka 
392*437bfbebSnyanmisaka 
hal_vp9d_vdpu382_setup_colmv_buf(void * hal,HalTaskInfo * task)393*437bfbebSnyanmisaka static MPP_RET hal_vp9d_vdpu382_setup_colmv_buf(void *hal, HalTaskInfo *task)
394*437bfbebSnyanmisaka {
395*437bfbebSnyanmisaka     HalVp9dCtx *p_hal = (HalVp9dCtx*)hal;
396*437bfbebSnyanmisaka     Vdpu382Vp9dCtx *hw_ctx = (Vdpu382Vp9dCtx*)p_hal->hw_ctx;
397*437bfbebSnyanmisaka     DXVA_PicParams_VP9 *pic_param = (DXVA_PicParams_VP9*)task->dec.syntax.data;
398*437bfbebSnyanmisaka     RK_U32 width = pic_param->width;
399*437bfbebSnyanmisaka     RK_U32 height = pic_param->height;
400*437bfbebSnyanmisaka     RK_S32 mv_size = 0, colmv_size = 8, colmv_byte = 16;
401*437bfbebSnyanmisaka     RK_U32 compress = p_hal->hw_info ? p_hal->hw_info->cap_colmv_compress : 1;
402*437bfbebSnyanmisaka 
403*437bfbebSnyanmisaka     mv_size = vdpu382_get_colmv_size(width, height, VP9_CTU_SIZE, colmv_byte, colmv_size, compress);
404*437bfbebSnyanmisaka     if (hw_ctx->cmv_bufs == NULL || hw_ctx->mv_size < mv_size) {
405*437bfbebSnyanmisaka         size_t size = mv_size;
406*437bfbebSnyanmisaka 
407*437bfbebSnyanmisaka         if (hw_ctx->cmv_bufs) {
408*437bfbebSnyanmisaka             hal_bufs_deinit(hw_ctx->cmv_bufs);
409*437bfbebSnyanmisaka             hw_ctx->cmv_bufs = NULL;
410*437bfbebSnyanmisaka         }
411*437bfbebSnyanmisaka 
412*437bfbebSnyanmisaka         hal_bufs_init(&hw_ctx->cmv_bufs);
413*437bfbebSnyanmisaka         if (hw_ctx->cmv_bufs == NULL) {
414*437bfbebSnyanmisaka             mpp_err_f("colmv bufs init fail");
415*437bfbebSnyanmisaka             return MPP_ERR_NOMEM;
416*437bfbebSnyanmisaka         }
417*437bfbebSnyanmisaka         hw_ctx->mv_size = mv_size;
418*437bfbebSnyanmisaka         hw_ctx->mv_count = mpp_buf_slot_get_count(p_hal ->slots);
419*437bfbebSnyanmisaka         hal_bufs_setup(hw_ctx->cmv_bufs, hw_ctx->mv_count, 1, &size);
420*437bfbebSnyanmisaka     }
421*437bfbebSnyanmisaka 
422*437bfbebSnyanmisaka     return MPP_OK;
423*437bfbebSnyanmisaka }
424*437bfbebSnyanmisaka 
hal_vp9d_vdpu382_gen_regs(void * hal,HalTaskInfo * task)425*437bfbebSnyanmisaka static MPP_RET hal_vp9d_vdpu382_gen_regs(void *hal, HalTaskInfo *task)
426*437bfbebSnyanmisaka {
427*437bfbebSnyanmisaka     RK_S32   i;
428*437bfbebSnyanmisaka     RK_U8    bit_depth = 0;
429*437bfbebSnyanmisaka     RK_U32   ref_frame_width_y;
430*437bfbebSnyanmisaka     RK_U32   ref_frame_height_y;
431*437bfbebSnyanmisaka     RK_S32   stream_len = 0, aglin_offset = 0;
432*437bfbebSnyanmisaka     RK_U32   y_hor_virstride, uv_hor_virstride, y_virstride;
433*437bfbebSnyanmisaka     RK_U8   *bitstream = NULL;
434*437bfbebSnyanmisaka     MppBuffer streambuf = NULL;
435*437bfbebSnyanmisaka     RK_U32 sw_y_hor_virstride;
436*437bfbebSnyanmisaka     RK_U32 sw_uv_hor_virstride;
437*437bfbebSnyanmisaka     RK_U32 sw_y_virstride;
438*437bfbebSnyanmisaka     RK_U8  ref_idx = 0;
439*437bfbebSnyanmisaka     RK_U8  ref_frame_idx = 0;
440*437bfbebSnyanmisaka     RK_U32 *reg_ref_base = 0;
441*437bfbebSnyanmisaka     RK_S32 intraFlag = 0;
442*437bfbebSnyanmisaka     MppBuffer framebuf = NULL;
443*437bfbebSnyanmisaka     HalBuf *mv_buf = NULL;
444*437bfbebSnyanmisaka     RK_U32 fbc_en = 0;
445*437bfbebSnyanmisaka 
446*437bfbebSnyanmisaka     HalVp9dCtx *p_hal = (HalVp9dCtx*)hal;
447*437bfbebSnyanmisaka     Vdpu382Vp9dCtx *hw_ctx = (Vdpu382Vp9dCtx*)p_hal->hw_ctx;
448*437bfbebSnyanmisaka     DXVA_PicParams_VP9 *pic_param = (DXVA_PicParams_VP9*)task->dec.syntax.data;
449*437bfbebSnyanmisaka     RK_U32 frame_ctx_id = pic_param->frame_context_idx;
450*437bfbebSnyanmisaka 
451*437bfbebSnyanmisaka     if (p_hal->fast_mode) {
452*437bfbebSnyanmisaka         for (i = 0; i < MAX_GEN_REG; i++) {
453*437bfbebSnyanmisaka             if (!hw_ctx->g_buf[i].use_flag) {
454*437bfbebSnyanmisaka                 task->dec.reg_index = i;
455*437bfbebSnyanmisaka                 hw_ctx->probe_base = hw_ctx->g_buf[i].probe_base;
456*437bfbebSnyanmisaka 
457*437bfbebSnyanmisaka                 hw_ctx->hw_regs = hw_ctx->g_buf[i].hw_regs;
458*437bfbebSnyanmisaka                 hw_ctx->g_buf[i].use_flag = 1;
459*437bfbebSnyanmisaka                 break;
460*437bfbebSnyanmisaka             }
461*437bfbebSnyanmisaka         }
462*437bfbebSnyanmisaka         if (i == MAX_GEN_REG) {
463*437bfbebSnyanmisaka             mpp_err("vp9 fast mode buf all used\n");
464*437bfbebSnyanmisaka             return MPP_ERR_NOMEM;
465*437bfbebSnyanmisaka         }
466*437bfbebSnyanmisaka     }
467*437bfbebSnyanmisaka 
468*437bfbebSnyanmisaka     if (hal_vp9d_vdpu382_setup_colmv_buf(hal, task))
469*437bfbebSnyanmisaka         return MPP_ERR_NOMEM;
470*437bfbebSnyanmisaka 
471*437bfbebSnyanmisaka     Vdpu382Vp9dRegSet *vp9_hw_regs = (Vdpu382Vp9dRegSet*)hw_ctx->hw_regs;
472*437bfbebSnyanmisaka     intraFlag = (!pic_param->frame_type || pic_param->intra_only);
473*437bfbebSnyanmisaka     stream_len = (RK_S32)mpp_packet_get_length(task->dec.input_packet);
474*437bfbebSnyanmisaka     memset(hw_ctx->hw_regs, 0, sizeof(Vdpu382Vp9dRegSet));
475*437bfbebSnyanmisaka #if HW_PROB
476*437bfbebSnyanmisaka     hal_vp9d_prob_flag_delta(mpp_buffer_get_ptr(hw_ctx->probe_base), task->dec.syntax.data);
477*437bfbebSnyanmisaka     mpp_buffer_sync_end(hw_ctx->probe_base);
478*437bfbebSnyanmisaka     if (intraFlag) {
479*437bfbebSnyanmisaka         hal_vp9d_prob_default(mpp_buffer_get_ptr(hw_ctx->prob_default_base), task->dec.syntax.data);
480*437bfbebSnyanmisaka         mpp_buffer_sync_end(hw_ctx->prob_default_base);
481*437bfbebSnyanmisaka     }
482*437bfbebSnyanmisaka 
483*437bfbebSnyanmisaka     /* config reg103 */
484*437bfbebSnyanmisaka     vp9_hw_regs->vp9d_param.reg103.prob_update_en   = 1;
485*437bfbebSnyanmisaka     vp9_hw_regs->vp9d_param.reg103.intra_only_flag  = intraFlag;
486*437bfbebSnyanmisaka     if (!intraFlag) {
487*437bfbebSnyanmisaka         vp9_hw_regs->vp9d_param.reg103.txfmmode_rfsh_en = (pic_param->txmode == 4) ? 1 : 0;
488*437bfbebSnyanmisaka         vp9_hw_regs->vp9d_param.reg103.interp_filter_switch_en = pic_param->interp_filter == 4 ? 1 : 0;
489*437bfbebSnyanmisaka     }
490*437bfbebSnyanmisaka     vp9_hw_regs->vp9d_param.reg103.ref_mode_rfsh_en     = 1;
491*437bfbebSnyanmisaka     vp9_hw_regs->vp9d_param.reg103.single_ref_rfsh_en   = 1;
492*437bfbebSnyanmisaka     vp9_hw_regs->vp9d_param.reg103.comp_ref_rfsh_en     = 1;
493*437bfbebSnyanmisaka     vp9_hw_regs->vp9d_param.reg103.inter_coef_rfsh_flag = 0;
494*437bfbebSnyanmisaka     vp9_hw_regs->vp9d_param.reg103.refresh_en           =
495*437bfbebSnyanmisaka         !pic_param->error_resilient_mode && !pic_param->parallelmode;
496*437bfbebSnyanmisaka     vp9_hw_regs->vp9d_param.reg103.prob_save_en             = pic_param->refresh_frame_context;
497*437bfbebSnyanmisaka     vp9_hw_regs->vp9d_param.reg103.allow_high_precision_mv  = pic_param->allow_high_precision_mv;
498*437bfbebSnyanmisaka     vp9_hw_regs->vp9d_param.reg103.last_key_frame_flag      = hw_ctx->ls_info.last_intra_only;
499*437bfbebSnyanmisaka 
500*437bfbebSnyanmisaka     /* set info for multi core */
501*437bfbebSnyanmisaka     {
502*437bfbebSnyanmisaka         MppFrame mframe = NULL;
503*437bfbebSnyanmisaka 
504*437bfbebSnyanmisaka         vp9_hw_regs->common.reg028.sw_poc_arb_flag = 1;
505*437bfbebSnyanmisaka         mpp_buf_slot_get_prop(p_hal->slots, task->dec.output, SLOT_FRAME_PTR, &mframe);
506*437bfbebSnyanmisaka         vp9_hw_regs->vp9d_param.reg65.cur_poc = mframe ? mpp_frame_get_poc(mframe) : 0;
507*437bfbebSnyanmisaka         // last poc
508*437bfbebSnyanmisaka         ref_idx = pic_param->frame_refs[0].Index7Bits;
509*437bfbebSnyanmisaka         ref_frame_idx = pic_param->ref_frame_map[ref_idx].Index7Bits;
510*437bfbebSnyanmisaka         if (ref_frame_idx < 0x7f) {
511*437bfbebSnyanmisaka             mframe = NULL;
512*437bfbebSnyanmisaka             mpp_buf_slot_get_prop(p_hal ->slots, ref_frame_idx, SLOT_FRAME_PTR, &mframe);
513*437bfbebSnyanmisaka             vp9_hw_regs->vp9d_param.reg95.last_poc = mframe ? mpp_frame_get_poc(mframe) : 0;
514*437bfbebSnyanmisaka         }
515*437bfbebSnyanmisaka         // golden poc
516*437bfbebSnyanmisaka         ref_idx = pic_param->frame_refs[1].Index7Bits;
517*437bfbebSnyanmisaka         ref_frame_idx = pic_param->ref_frame_map[ref_idx].Index7Bits;
518*437bfbebSnyanmisaka         if (ref_frame_idx < 0x7f) {
519*437bfbebSnyanmisaka             mframe = NULL;
520*437bfbebSnyanmisaka             mpp_buf_slot_get_prop(p_hal ->slots, ref_frame_idx, SLOT_FRAME_PTR, &mframe);
521*437bfbebSnyanmisaka             vp9_hw_regs->vp9d_param.reg96.golden_poc = mframe ? mpp_frame_get_poc(mframe) : 0;
522*437bfbebSnyanmisaka         }
523*437bfbebSnyanmisaka         // altref poc
524*437bfbebSnyanmisaka         ref_idx = pic_param->frame_refs[2].Index7Bits;
525*437bfbebSnyanmisaka         ref_frame_idx = pic_param->ref_frame_map[ref_idx].Index7Bits;
526*437bfbebSnyanmisaka         if (ref_frame_idx < 0x7f) {
527*437bfbebSnyanmisaka             mframe = NULL;
528*437bfbebSnyanmisaka             mpp_buf_slot_get_prop(p_hal ->slots, ref_frame_idx, SLOT_FRAME_PTR, &mframe);
529*437bfbebSnyanmisaka             vp9_hw_regs->vp9d_param.reg97.altref_poc = mframe ? mpp_frame_get_poc(mframe) : 0;
530*437bfbebSnyanmisaka         }
531*437bfbebSnyanmisaka         // colref poc
532*437bfbebSnyanmisaka         vp9_hw_regs->vp9d_param.reg98.col_ref_poc =
533*437bfbebSnyanmisaka             hw_ctx->col_ref_poc ? hw_ctx->col_ref_poc : vp9_hw_regs->vp9d_param.reg65.cur_poc;
534*437bfbebSnyanmisaka         if (pic_param->show_frame && !pic_param->show_existing_frame)
535*437bfbebSnyanmisaka             hw_ctx->col_ref_poc = vp9_hw_regs->vp9d_param.reg65.cur_poc;
536*437bfbebSnyanmisaka         // segment id ref poc
537*437bfbebSnyanmisaka         vp9_hw_regs->vp9d_param.reg100.segid_ref_poc = hw_ctx->segid_ref_poc;
538*437bfbebSnyanmisaka 
539*437bfbebSnyanmisaka         vp9_hw_regs->vp9d_addr.reg169_segidcur_base = mpp_buffer_get_fd(hw_ctx->seg_base);
540*437bfbebSnyanmisaka         vp9_hw_regs->vp9d_addr.reg168_segidlast_base = mpp_buffer_get_fd(hw_ctx->seg_base);
541*437bfbebSnyanmisaka         if (hw_ctx->last_segid_flag) {
542*437bfbebSnyanmisaka             mpp_dev_set_reg_offset(p_hal->dev, 168, hw_ctx->offset_segid_last);
543*437bfbebSnyanmisaka             mpp_dev_set_reg_offset(p_hal->dev, 169, hw_ctx->offset_segid_cur);
544*437bfbebSnyanmisaka         } else {
545*437bfbebSnyanmisaka             mpp_dev_set_reg_offset(p_hal->dev, 168, hw_ctx->offset_segid_cur);
546*437bfbebSnyanmisaka             mpp_dev_set_reg_offset(p_hal->dev, 169, hw_ctx->offset_segid_last);
547*437bfbebSnyanmisaka         }
548*437bfbebSnyanmisaka 
549*437bfbebSnyanmisaka         if ((pic_param->stVP9Segments.enabled && pic_param->stVP9Segments.update_map) ||
550*437bfbebSnyanmisaka             (hw_ctx->ls_info.last_width != pic_param->width) ||
551*437bfbebSnyanmisaka             (hw_ctx->ls_info.last_height != pic_param->height) ||
552*437bfbebSnyanmisaka             intraFlag || pic_param->error_resilient_mode) {
553*437bfbebSnyanmisaka             hw_ctx->segid_ref_poc = vp9_hw_regs->vp9d_param.reg65.cur_poc;
554*437bfbebSnyanmisaka             hw_ctx->last_segid_flag = !hw_ctx->last_segid_flag;
555*437bfbebSnyanmisaka             vp9_hw_regs->vp9d_param.reg100.segid_ref_poc = 0;
556*437bfbebSnyanmisaka             vp9_hw_regs->vp9d_param.reg75.vp9_segment_id_update = 1;
557*437bfbebSnyanmisaka         } else
558*437bfbebSnyanmisaka             vp9_hw_regs->vp9d_param.reg75.vp9_segment_id_update = 0;
559*437bfbebSnyanmisaka     }
560*437bfbebSnyanmisaka 
561*437bfbebSnyanmisaka     /* config last prob base and update write base */
562*437bfbebSnyanmisaka     {
563*437bfbebSnyanmisaka 
564*437bfbebSnyanmisaka         if (intraFlag || pic_param->error_resilient_mode) {
565*437bfbebSnyanmisaka             if (intraFlag
566*437bfbebSnyanmisaka                 || pic_param->error_resilient_mode
567*437bfbebSnyanmisaka                 || (pic_param->reset_frame_context == 3)) {
568*437bfbebSnyanmisaka                 memset(hw_ctx->prob_ctx_valid, 0, sizeof(hw_ctx->prob_ctx_valid));
569*437bfbebSnyanmisaka             } else if (pic_param->reset_frame_context == 2) {
570*437bfbebSnyanmisaka                 hw_ctx->prob_ctx_valid[frame_ctx_id] = 0;
571*437bfbebSnyanmisaka             }
572*437bfbebSnyanmisaka         }
573*437bfbebSnyanmisaka 
574*437bfbebSnyanmisaka #if VP9_DUMP
575*437bfbebSnyanmisaka         {
576*437bfbebSnyanmisaka             static RK_U32 file_cnt = 0;
577*437bfbebSnyanmisaka             char file_name[128];
578*437bfbebSnyanmisaka             RK_U32 i = 0;
579*437bfbebSnyanmisaka             sprintf(file_name, "/data/vp9/prob_last_%d.txt", file_cnt);
580*437bfbebSnyanmisaka             FILE *fp = fopen(file_name, "wb");
581*437bfbebSnyanmisaka             RK_U32 *tmp = NULL;
582*437bfbebSnyanmisaka             if (hw_ctx->prob_ctx_valid[frame_ctx_id]) {
583*437bfbebSnyanmisaka                 tmp = (RK_U32 *)mpp_buffer_get_ptr(hw_ctx->prob_loop_base[pic_param->frame_context_idx]);
584*437bfbebSnyanmisaka             } else {
585*437bfbebSnyanmisaka                 tmp = (RK_U32 *)mpp_buffer_get_ptr(hw_ctx->prob_default_base);
586*437bfbebSnyanmisaka             }
587*437bfbebSnyanmisaka             for (i = 0; i < PROB_SIZE / 4; i += 2) {
588*437bfbebSnyanmisaka                 fprintf(fp, "%08x%08x\n", tmp[i + 1], tmp[i]);
589*437bfbebSnyanmisaka             }
590*437bfbebSnyanmisaka             file_cnt++;
591*437bfbebSnyanmisaka             fflush(fp);
592*437bfbebSnyanmisaka             fclose(fp);
593*437bfbebSnyanmisaka         }
594*437bfbebSnyanmisaka #endif
595*437bfbebSnyanmisaka 
596*437bfbebSnyanmisaka         if (hw_ctx->prob_ctx_valid[frame_ctx_id]) {
597*437bfbebSnyanmisaka             vp9_hw_regs->vp9d_addr.reg162_last_prob_base =
598*437bfbebSnyanmisaka                 mpp_buffer_get_fd(hw_ctx->prob_loop_base[frame_ctx_id]);
599*437bfbebSnyanmisaka             vp9_hw_regs->common.reg028.swreg_vp9_rd_prob_idx = frame_ctx_id + 1;
600*437bfbebSnyanmisaka             vp9_hw_regs->vp9d_param.reg99.prob_ref_poc = hw_ctx->prob_ref_poc[frame_ctx_id];
601*437bfbebSnyanmisaka         } else {
602*437bfbebSnyanmisaka             vp9_hw_regs->vp9d_addr.reg162_last_prob_base = mpp_buffer_get_fd(hw_ctx->prob_default_base);
603*437bfbebSnyanmisaka             hw_ctx->prob_ctx_valid[frame_ctx_id] |= pic_param->refresh_frame_context;
604*437bfbebSnyanmisaka             vp9_hw_regs->common.reg028.swreg_vp9_rd_prob_idx = 0;
605*437bfbebSnyanmisaka             vp9_hw_regs->vp9d_param.reg99.prob_ref_poc = 0;
606*437bfbebSnyanmisaka             if (pic_param->refresh_frame_context)
607*437bfbebSnyanmisaka                 hw_ctx->prob_ref_poc[frame_ctx_id] = vp9_hw_regs->vp9d_param.reg65.cur_poc;
608*437bfbebSnyanmisaka         }
609*437bfbebSnyanmisaka         vp9_hw_regs->vp9d_addr.reg172_update_prob_wr_base =
610*437bfbebSnyanmisaka             mpp_buffer_get_fd(hw_ctx->prob_loop_base[frame_ctx_id]);
611*437bfbebSnyanmisaka         vp9_hw_regs->common.reg028.swreg_vp9_wr_prob_idx = frame_ctx_id + 1;
612*437bfbebSnyanmisaka 
613*437bfbebSnyanmisaka     }
614*437bfbebSnyanmisaka     vp9_hw_regs->vp9d_addr.reg160_delta_prob_base = mpp_buffer_get_fd(hw_ctx->probe_base);
615*437bfbebSnyanmisaka #else
616*437bfbebSnyanmisaka     hal_vp9d_output_probe(mpp_buffer_get_ptr(hw_ctx->probe_base), task->dec.syntax.data);
617*437bfbebSnyanmisaka     mpp_buffer_sync_end(hw_ctx->probe_base);
618*437bfbebSnyanmisaka #endif
619*437bfbebSnyanmisaka     vp9_hw_regs->common.reg012.colmv_compress_en = p_hal->hw_info ? p_hal->hw_info->cap_colmv_compress : 1;
620*437bfbebSnyanmisaka     vp9_hw_regs->common.reg013.cur_pic_is_idr = !pic_param->frame_type;
621*437bfbebSnyanmisaka     vp9_hw_regs->common.reg009.dec_mode = 2; //set as vp9 dec
622*437bfbebSnyanmisaka     vp9_hw_regs->common.reg016_str_len = ((stream_len + 15) & (~15)) + 0x80;
623*437bfbebSnyanmisaka 
624*437bfbebSnyanmisaka     mpp_buf_slot_get_prop(p_hal ->packet_slots, task->dec.input, SLOT_BUFFER, &streambuf);
625*437bfbebSnyanmisaka     bitstream = mpp_buffer_get_ptr(streambuf);
626*437bfbebSnyanmisaka     aglin_offset = vp9_hw_regs->common.reg016_str_len - stream_len;
627*437bfbebSnyanmisaka     if (aglin_offset > 0) {
628*437bfbebSnyanmisaka         memset((void *)(bitstream + stream_len), 0, aglin_offset);
629*437bfbebSnyanmisaka     }
630*437bfbebSnyanmisaka 
631*437bfbebSnyanmisaka     //--- caculate the yuv_frame_size and mv_size
632*437bfbebSnyanmisaka     bit_depth = pic_param->BitDepthMinus8Luma + 8;
633*437bfbebSnyanmisaka 
634*437bfbebSnyanmisaka     {
635*437bfbebSnyanmisaka         MppFrame mframe = NULL;
636*437bfbebSnyanmisaka 
637*437bfbebSnyanmisaka         mpp_buf_slot_get_prop(p_hal->slots, task->dec.output, SLOT_FRAME_PTR, &mframe);
638*437bfbebSnyanmisaka         fbc_en = MPP_FRAME_FMT_IS_FBC(mpp_frame_get_fmt(mframe));
639*437bfbebSnyanmisaka 
640*437bfbebSnyanmisaka         if (fbc_en) {
641*437bfbebSnyanmisaka             RK_U32 fbc_hdr_stride = mpp_frame_get_fbc_hdr_stride(mframe);
642*437bfbebSnyanmisaka             RK_U32 h = MPP_ALIGN(mpp_frame_get_height(mframe), 64);
643*437bfbebSnyanmisaka             RK_U32 fbd_offset = MPP_ALIGN(fbc_hdr_stride * (h + 16) / 16, SZ_4K);
644*437bfbebSnyanmisaka 
645*437bfbebSnyanmisaka             vp9_hw_regs->common.reg012.fbc_e = 1;
646*437bfbebSnyanmisaka             vp9_hw_regs->common.reg018.y_hor_virstride = fbc_hdr_stride >> 4;
647*437bfbebSnyanmisaka             vp9_hw_regs->common.reg019.uv_hor_virstride = fbc_hdr_stride >> 4;
648*437bfbebSnyanmisaka             vp9_hw_regs->common.reg020_fbc_payload_off.payload_st_offset = fbd_offset >> 4;
649*437bfbebSnyanmisaka         } else {
650*437bfbebSnyanmisaka             sw_y_hor_virstride = mpp_frame_get_hor_stride(mframe) >> 4;
651*437bfbebSnyanmisaka             sw_uv_hor_virstride = sw_y_hor_virstride;
652*437bfbebSnyanmisaka             sw_y_virstride = mpp_frame_get_ver_stride(mframe) * sw_y_hor_virstride;
653*437bfbebSnyanmisaka 
654*437bfbebSnyanmisaka             vp9_hw_regs->common.reg012.fbc_e = 0;
655*437bfbebSnyanmisaka             vp9_hw_regs->common.reg018.y_hor_virstride = sw_y_hor_virstride;
656*437bfbebSnyanmisaka             vp9_hw_regs->common.reg019.uv_hor_virstride = sw_uv_hor_virstride;
657*437bfbebSnyanmisaka             vp9_hw_regs->common.reg020_y_virstride.y_virstride = sw_y_virstride;
658*437bfbebSnyanmisaka         }
659*437bfbebSnyanmisaka     }
660*437bfbebSnyanmisaka     if (!pic_param->intra_only && pic_param->frame_type &&
661*437bfbebSnyanmisaka         !pic_param->error_resilient_mode && hw_ctx->ls_info.last_show_frame) {
662*437bfbebSnyanmisaka         hw_ctx->pre_mv_base_addr = hw_ctx->mv_base_addr;
663*437bfbebSnyanmisaka     }
664*437bfbebSnyanmisaka 
665*437bfbebSnyanmisaka     mpp_buf_slot_get_prop(p_hal ->slots, task->dec.output, SLOT_BUFFER, &framebuf);
666*437bfbebSnyanmisaka     vp9_hw_regs->common_addr.reg130_decout_base =  mpp_buffer_get_fd(framebuf);
667*437bfbebSnyanmisaka     vp9_hw_regs->common_addr.reg128_rlc_base = mpp_buffer_get_fd(streambuf);
668*437bfbebSnyanmisaka     vp9_hw_regs->common_addr.reg129_rlcwrite_base = mpp_buffer_get_fd(streambuf);
669*437bfbebSnyanmisaka 
670*437bfbebSnyanmisaka     vp9_hw_regs->vp9d_addr.reg167_count_prob_base = mpp_buffer_get_fd(hw_ctx->probe_base);
671*437bfbebSnyanmisaka     mpp_dev_set_reg_offset(p_hal->dev, 167, hw_ctx->offset_count);
672*437bfbebSnyanmisaka 
673*437bfbebSnyanmisaka     //set cur colmv base
674*437bfbebSnyanmisaka     mv_buf = hal_bufs_get_buf(hw_ctx->cmv_bufs, task->dec.output);
675*437bfbebSnyanmisaka     vp9_hw_regs->common_addr.reg131_colmv_cur_base = mpp_buffer_get_fd(mv_buf->buf[0]);
676*437bfbebSnyanmisaka     hw_ctx->mv_base_addr = vp9_hw_regs->common_addr.reg131_colmv_cur_base;
677*437bfbebSnyanmisaka     if (hw_ctx->pre_mv_base_addr < 0) {
678*437bfbebSnyanmisaka         hw_ctx->pre_mv_base_addr = hw_ctx->mv_base_addr;
679*437bfbebSnyanmisaka     }
680*437bfbebSnyanmisaka     vp9_hw_regs->vp9d_addr.reg170_ref_colmv_base = hw_ctx->pre_mv_base_addr;
681*437bfbebSnyanmisaka 
682*437bfbebSnyanmisaka     vp9_hw_regs->vp9d_param.reg64.cprheader_offset = 0;
683*437bfbebSnyanmisaka     reg_ref_base = (RK_U32*)&vp9_hw_regs->vp9d_addr.reg164_ref_last_base;
684*437bfbebSnyanmisaka     for (i = 0; i < 3; i++) {
685*437bfbebSnyanmisaka         MppFrame frame = NULL;
686*437bfbebSnyanmisaka 
687*437bfbebSnyanmisaka         ref_idx = pic_param->frame_refs[i].Index7Bits;
688*437bfbebSnyanmisaka         ref_frame_idx = pic_param->ref_frame_map[ref_idx].Index7Bits;
689*437bfbebSnyanmisaka         ref_frame_width_y = pic_param->ref_frame_coded_width[ref_idx];
690*437bfbebSnyanmisaka         ref_frame_height_y = pic_param->ref_frame_coded_height[ref_idx];
691*437bfbebSnyanmisaka 
692*437bfbebSnyanmisaka         if (ref_frame_idx < 0x7f)
693*437bfbebSnyanmisaka             mpp_buf_slot_get_prop(p_hal ->slots, ref_frame_idx, SLOT_FRAME_PTR, &frame);
694*437bfbebSnyanmisaka 
695*437bfbebSnyanmisaka         if (fbc_en && frame) {
696*437bfbebSnyanmisaka             RK_U32 fbc_hdr_stride = mpp_frame_get_fbc_hdr_stride(frame);
697*437bfbebSnyanmisaka             RK_U32 h = MPP_ALIGN(mpp_frame_get_height(frame), 64);
698*437bfbebSnyanmisaka             RK_U32 fbd_offset = MPP_ALIGN(fbc_hdr_stride * (h + 16) / 16, SZ_4K);
699*437bfbebSnyanmisaka 
700*437bfbebSnyanmisaka             y_hor_virstride = uv_hor_virstride = fbc_hdr_stride >> 4;
701*437bfbebSnyanmisaka             y_virstride = fbd_offset;
702*437bfbebSnyanmisaka         } else {
703*437bfbebSnyanmisaka             if (frame) {
704*437bfbebSnyanmisaka                 y_hor_virstride = uv_hor_virstride = mpp_frame_get_hor_stride(frame) >> 4;
705*437bfbebSnyanmisaka                 y_virstride = y_hor_virstride * mpp_frame_get_ver_stride(frame);
706*437bfbebSnyanmisaka             } else {
707*437bfbebSnyanmisaka                 y_hor_virstride = uv_hor_virstride = (vp9_hor_align((ref_frame_width_y * bit_depth) >> 3) >> 4);
708*437bfbebSnyanmisaka                 y_virstride = y_hor_virstride * vp9_ver_align(ref_frame_height_y);
709*437bfbebSnyanmisaka             }
710*437bfbebSnyanmisaka         }
711*437bfbebSnyanmisaka 
712*437bfbebSnyanmisaka         if (pic_param->ref_frame_map[ref_idx].Index7Bits < 0x7f) {
713*437bfbebSnyanmisaka             mpp_buf_slot_get_prop(p_hal ->slots, pic_param->ref_frame_map[ref_idx].Index7Bits, SLOT_BUFFER, &framebuf);
714*437bfbebSnyanmisaka         }
715*437bfbebSnyanmisaka 
716*437bfbebSnyanmisaka         if (pic_param->ref_frame_map[ref_idx].Index7Bits < 0x7f) {
717*437bfbebSnyanmisaka             switch (i) {
718*437bfbebSnyanmisaka             case 0: {
719*437bfbebSnyanmisaka                 vp9_hw_regs->vp9d_param.reg106.framewidth_last = ref_frame_width_y;
720*437bfbebSnyanmisaka                 vp9_hw_regs->vp9d_param.reg107.frameheight_last = ref_frame_height_y;
721*437bfbebSnyanmisaka                 vp9_hw_regs->vp9d_param.reg79.lastfy_hor_virstride = y_hor_virstride;
722*437bfbebSnyanmisaka                 vp9_hw_regs->vp9d_param.reg80.lastfuv_hor_virstride = uv_hor_virstride;
723*437bfbebSnyanmisaka                 vp9_hw_regs->vp9d_param.reg85.lastfy_virstride = y_virstride;
724*437bfbebSnyanmisaka             } break;
725*437bfbebSnyanmisaka             case 1: {
726*437bfbebSnyanmisaka                 vp9_hw_regs->vp9d_param.reg108.framewidth_golden = ref_frame_width_y;
727*437bfbebSnyanmisaka                 vp9_hw_regs->vp9d_param.reg109.frameheight_golden = ref_frame_height_y;
728*437bfbebSnyanmisaka                 vp9_hw_regs->vp9d_param.reg81.goldenfy_hor_virstride = y_hor_virstride;
729*437bfbebSnyanmisaka                 vp9_hw_regs->vp9d_param.reg82.goldenfuv_hor_virstride = uv_hor_virstride;
730*437bfbebSnyanmisaka                 vp9_hw_regs->vp9d_param.reg86.goldeny_virstride = y_virstride;
731*437bfbebSnyanmisaka             } break;
732*437bfbebSnyanmisaka             case 2: {
733*437bfbebSnyanmisaka                 vp9_hw_regs->vp9d_param.reg110.framewidth_alfter = ref_frame_width_y;
734*437bfbebSnyanmisaka                 vp9_hw_regs->vp9d_param.reg111.frameheight_alfter = ref_frame_height_y;
735*437bfbebSnyanmisaka                 vp9_hw_regs->vp9d_param.reg83.altreffy_hor_virstride = y_hor_virstride;
736*437bfbebSnyanmisaka                 vp9_hw_regs->vp9d_param.reg84.altreffuv_hor_virstride = uv_hor_virstride;
737*437bfbebSnyanmisaka                 vp9_hw_regs->vp9d_param.reg87.altrefy_virstride = y_virstride;
738*437bfbebSnyanmisaka             } break;
739*437bfbebSnyanmisaka             default:
740*437bfbebSnyanmisaka                 break;
741*437bfbebSnyanmisaka             }
742*437bfbebSnyanmisaka 
743*437bfbebSnyanmisaka             /*0 map to 11*/
744*437bfbebSnyanmisaka             /*1 map to 12*/
745*437bfbebSnyanmisaka             /*2 map to 13*/
746*437bfbebSnyanmisaka             if (framebuf != NULL) {
747*437bfbebSnyanmisaka                 reg_ref_base[i] = mpp_buffer_get_fd(framebuf);
748*437bfbebSnyanmisaka             } else {
749*437bfbebSnyanmisaka                 mpp_log("ref buff address is no valid used out as base slot index 0x%x", pic_param->ref_frame_map[ref_idx].Index7Bits);
750*437bfbebSnyanmisaka                 reg_ref_base[i] = vp9_hw_regs->common_addr.reg130_decout_base;
751*437bfbebSnyanmisaka             }
752*437bfbebSnyanmisaka             mv_buf = hal_bufs_get_buf(hw_ctx->cmv_bufs, pic_param->ref_frame_map[ref_idx].Index7Bits);
753*437bfbebSnyanmisaka             vp9_hw_regs->vp9d_addr.reg181_196_ref_colmv_base[i] = mpp_buffer_get_fd(mv_buf->buf[0]);
754*437bfbebSnyanmisaka         } else {
755*437bfbebSnyanmisaka             reg_ref_base[i] = vp9_hw_regs->common_addr.reg130_decout_base;
756*437bfbebSnyanmisaka             vp9_hw_regs->vp9d_addr.reg181_196_ref_colmv_base[i] = vp9_hw_regs->common_addr.reg131_colmv_cur_base;
757*437bfbebSnyanmisaka         }
758*437bfbebSnyanmisaka     }
759*437bfbebSnyanmisaka 
760*437bfbebSnyanmisaka     for (i = 0; i < 8; i++) {
761*437bfbebSnyanmisaka         vp9_hw_regs->vp9d_param.reg67_74[i].segid_frame_qp_delta_en         = (hw_ctx->ls_info.feature_mask[i]) & 0x1;
762*437bfbebSnyanmisaka         vp9_hw_regs->vp9d_param.reg67_74[i].segid_frame_qp_delta            = hw_ctx->ls_info.feature_data[i][0];
763*437bfbebSnyanmisaka         vp9_hw_regs->vp9d_param.reg67_74[i].segid_frame_loopfitler_value_en = (hw_ctx->ls_info.feature_mask[i] >> 1) & 0x1;
764*437bfbebSnyanmisaka         vp9_hw_regs->vp9d_param.reg67_74[i].segid_frame_loopfilter_value    = hw_ctx->ls_info.feature_data[i][1];
765*437bfbebSnyanmisaka         vp9_hw_regs->vp9d_param.reg67_74[i].segid_referinfo_en              = (hw_ctx->ls_info.feature_mask[i] >> 2) & 0x1;
766*437bfbebSnyanmisaka         vp9_hw_regs->vp9d_param.reg67_74[i].segid_referinfo                 = hw_ctx->ls_info.feature_data[i][2];
767*437bfbebSnyanmisaka         vp9_hw_regs->vp9d_param.reg67_74[i].segid_frame_skip_en             = (hw_ctx->ls_info.feature_mask[i] >> 3) & 0x1;
768*437bfbebSnyanmisaka     }
769*437bfbebSnyanmisaka 
770*437bfbebSnyanmisaka     vp9_hw_regs->vp9d_param.reg67_74[0].segid_abs_delta = hw_ctx->ls_info.abs_delta_last;
771*437bfbebSnyanmisaka     vp9_hw_regs->vp9d_param.reg76.tx_mode               = pic_param->txmode;
772*437bfbebSnyanmisaka     vp9_hw_regs->vp9d_param.reg76.frame_reference_mode  = pic_param->refmode;
773*437bfbebSnyanmisaka     vp9_hw_regs->vp9d_param.reg94.ref_deltas_lastframe  = 0;
774*437bfbebSnyanmisaka 
775*437bfbebSnyanmisaka     if (!intraFlag) {
776*437bfbebSnyanmisaka         for (i = 0; i < 4; i++)
777*437bfbebSnyanmisaka             vp9_hw_regs->vp9d_param.reg94.ref_deltas_lastframe   |= (hw_ctx->ls_info.last_ref_deltas[i] & 0x7f) << (7 * i);
778*437bfbebSnyanmisaka 
779*437bfbebSnyanmisaka         for (i = 0; i < 2; i++)
780*437bfbebSnyanmisaka             vp9_hw_regs->vp9d_param.reg75.mode_deltas_lastframe  |= (hw_ctx->ls_info.last_mode_deltas[i] & 0x7f) << (7 * i);
781*437bfbebSnyanmisaka     } else {
782*437bfbebSnyanmisaka         hw_ctx->ls_info.segmentation_enable_flag_last = 0;
783*437bfbebSnyanmisaka         hw_ctx->ls_info.last_intra_only = 1;
784*437bfbebSnyanmisaka     }
785*437bfbebSnyanmisaka 
786*437bfbebSnyanmisaka     vp9_hw_regs->vp9d_param.reg75.segmentation_enable_lstframe     = hw_ctx->ls_info.segmentation_enable_flag_last;
787*437bfbebSnyanmisaka     vp9_hw_regs->vp9d_param.reg75.last_show_frame                  = hw_ctx->ls_info.last_show_frame;
788*437bfbebSnyanmisaka     vp9_hw_regs->vp9d_param.reg75.last_intra_only                  = hw_ctx->ls_info.last_intra_only;
789*437bfbebSnyanmisaka     vp9_hw_regs->vp9d_param.reg75.last_widthheight_eqcur           = (pic_param->width == hw_ctx->ls_info.last_width) && (pic_param->height == hw_ctx->ls_info.last_height);
790*437bfbebSnyanmisaka     vp9_hw_regs->vp9d_param.reg78.lasttile_size                    = stream_len - pic_param->first_partition_size;
791*437bfbebSnyanmisaka 
792*437bfbebSnyanmisaka 
793*437bfbebSnyanmisaka     if (!intraFlag) {
794*437bfbebSnyanmisaka         vp9_hw_regs->vp9d_param.reg88.lref_hor_scale = pic_param->mvscale[0][0];
795*437bfbebSnyanmisaka         vp9_hw_regs->vp9d_param.reg89.lref_ver_scale = pic_param->mvscale[0][1];
796*437bfbebSnyanmisaka         vp9_hw_regs->vp9d_param.reg90.gref_hor_scale = pic_param->mvscale[1][0];
797*437bfbebSnyanmisaka         vp9_hw_regs->vp9d_param.reg91.gref_ver_scale = pic_param->mvscale[1][1];
798*437bfbebSnyanmisaka         vp9_hw_regs->vp9d_param.reg92.aref_hor_scale = pic_param->mvscale[2][0];
799*437bfbebSnyanmisaka         vp9_hw_regs->vp9d_param.reg93.aref_ver_scale = pic_param->mvscale[2][1];
800*437bfbebSnyanmisaka     }
801*437bfbebSnyanmisaka 
802*437bfbebSnyanmisaka     vp9_hw_regs->common.reg010.dec_e            = 1;
803*437bfbebSnyanmisaka     vp9_hw_regs->common.reg011.buf_empty_en     = 1;
804*437bfbebSnyanmisaka     vp9_hw_regs->common.reg011.dec_clkgate_e    = 1;
805*437bfbebSnyanmisaka     vp9_hw_regs->common.reg011.err_head_fill_e  = 1;
806*437bfbebSnyanmisaka     vp9_hw_regs->common.reg011.err_colmv_fill_e = 1;
807*437bfbebSnyanmisaka 
808*437bfbebSnyanmisaka     vp9_hw_regs->common.reg026.inter_auto_gating_e = 1;
809*437bfbebSnyanmisaka     vp9_hw_regs->common.reg026.filterd_auto_gating_e = 1;
810*437bfbebSnyanmisaka     vp9_hw_regs->common.reg026.strmd_auto_gating_e = 1;
811*437bfbebSnyanmisaka     vp9_hw_regs->common.reg026.mcp_auto_gating_e = 1;
812*437bfbebSnyanmisaka     vp9_hw_regs->common.reg026.busifd_auto_gating_e = 1;
813*437bfbebSnyanmisaka     vp9_hw_regs->common.reg026.dec_ctrl_auto_gating_e = 1;
814*437bfbebSnyanmisaka     vp9_hw_regs->common.reg026.intra_auto_gating_e = 1;
815*437bfbebSnyanmisaka     vp9_hw_regs->common.reg026.mc_auto_gating_e = 1;
816*437bfbebSnyanmisaka     vp9_hw_regs->common.reg026.transd_auto_gating_e = 1;
817*437bfbebSnyanmisaka     vp9_hw_regs->common.reg026.sram_auto_gating_e = 1;
818*437bfbebSnyanmisaka     vp9_hw_regs->common.reg026.cru_auto_gating_e = 1;
819*437bfbebSnyanmisaka     vp9_hw_regs->common.reg026.reg_cfg_gating_en = 1;
820*437bfbebSnyanmisaka 
821*437bfbebSnyanmisaka     vp9_hw_regs->common.reg032_timeout_threshold = 0x3ffff;
822*437bfbebSnyanmisaka 
823*437bfbebSnyanmisaka     //last info  update
824*437bfbebSnyanmisaka     hw_ctx->ls_info.abs_delta_last = pic_param->stVP9Segments.abs_delta;
825*437bfbebSnyanmisaka     for (i = 0 ; i < 4; i ++) {
826*437bfbebSnyanmisaka         hw_ctx->ls_info.last_ref_deltas[i] = pic_param->ref_deltas[i];
827*437bfbebSnyanmisaka     }
828*437bfbebSnyanmisaka 
829*437bfbebSnyanmisaka     for (i = 0 ; i < 2; i ++) {
830*437bfbebSnyanmisaka         hw_ctx->ls_info.last_mode_deltas[i] = pic_param->mode_deltas[i];
831*437bfbebSnyanmisaka     }
832*437bfbebSnyanmisaka 
833*437bfbebSnyanmisaka     for (i = 0; i < 8; i++) {
834*437bfbebSnyanmisaka         hw_ctx->ls_info.feature_data[i][0] = pic_param->stVP9Segments.feature_data[i][0];
835*437bfbebSnyanmisaka         hw_ctx->ls_info.feature_data[i][1] = pic_param->stVP9Segments.feature_data[i][1];
836*437bfbebSnyanmisaka         hw_ctx->ls_info.feature_data[i][2] = pic_param->stVP9Segments.feature_data[i][2];
837*437bfbebSnyanmisaka         hw_ctx->ls_info.feature_data[i][3] = pic_param->stVP9Segments.feature_data[i][3];
838*437bfbebSnyanmisaka         hw_ctx->ls_info.feature_mask[i]  = pic_param->stVP9Segments.feature_mask[i];
839*437bfbebSnyanmisaka     }
840*437bfbebSnyanmisaka     if (!hw_ctx->ls_info.segmentation_enable_flag_last)
841*437bfbebSnyanmisaka         hw_ctx->ls_info.segmentation_enable_flag_last = pic_param->stVP9Segments.enabled;
842*437bfbebSnyanmisaka 
843*437bfbebSnyanmisaka     hw_ctx->ls_info.last_show_frame = pic_param->show_frame;
844*437bfbebSnyanmisaka     hw_ctx->ls_info.last_width = pic_param->width;
845*437bfbebSnyanmisaka     hw_ctx->ls_info.last_height = pic_param->height;
846*437bfbebSnyanmisaka     hw_ctx->ls_info.last_intra_only = (!pic_param->frame_type || pic_param->intra_only);
847*437bfbebSnyanmisaka     hal_vp9d_dbg_par("stVP9Segments.enabled %d show_frame %d  width %d  height %d last_intra_only %d",
848*437bfbebSnyanmisaka                      pic_param->stVP9Segments.enabled, pic_param->show_frame,
849*437bfbebSnyanmisaka                      pic_param->width, pic_param->height,
850*437bfbebSnyanmisaka                      hw_ctx->ls_info.last_intra_only);
851*437bfbebSnyanmisaka 
852*437bfbebSnyanmisaka     hal_vp9d_rcb_info_update(hal, vp9_hw_regs, pic_param);
853*437bfbebSnyanmisaka     {
854*437bfbebSnyanmisaka         MppBuffer rcb_buf = NULL;
855*437bfbebSnyanmisaka 
856*437bfbebSnyanmisaka         rcb_buf = p_hal->fast_mode ? hw_ctx->g_buf[task->dec.reg_index].rcb_buf : hw_ctx->rcb_buf;
857*437bfbebSnyanmisaka         vdpu382_setup_rcb(&vp9_hw_regs->common_addr, p_hal->dev, rcb_buf, hw_ctx->rcb_info);
858*437bfbebSnyanmisaka     }
859*437bfbebSnyanmisaka 
860*437bfbebSnyanmisaka     {
861*437bfbebSnyanmisaka         MppFrame mframe = NULL;
862*437bfbebSnyanmisaka 
863*437bfbebSnyanmisaka         mpp_buf_slot_get_prop(p_hal->slots, task->dec.output, SLOT_FRAME_PTR, &mframe);
864*437bfbebSnyanmisaka         if (mpp_frame_get_thumbnail_en(mframe)) {
865*437bfbebSnyanmisaka             vp9_hw_regs->vp9d_addr.reg198_scale_down_luma_base =
866*437bfbebSnyanmisaka                 vp9_hw_regs->common_addr.reg130_decout_base;
867*437bfbebSnyanmisaka             vp9_hw_regs->vp9d_addr.reg199_scale_down_chorme_base =
868*437bfbebSnyanmisaka                 vp9_hw_regs->common_addr.reg130_decout_base;
869*437bfbebSnyanmisaka             vdpu382_setup_down_scale(mframe, p_hal->dev, &vp9_hw_regs->common);
870*437bfbebSnyanmisaka         } else {
871*437bfbebSnyanmisaka             vp9_hw_regs->vp9d_addr.reg198_scale_down_luma_base = 0;
872*437bfbebSnyanmisaka             vp9_hw_regs->vp9d_addr.reg199_scale_down_chorme_base = 0;
873*437bfbebSnyanmisaka             vp9_hw_regs->common.reg012.scale_down_en = 0;
874*437bfbebSnyanmisaka         }
875*437bfbebSnyanmisaka     }
876*437bfbebSnyanmisaka     vdpu382_setup_statistic(&vp9_hw_regs->common, &vp9_hw_regs->statistic);
877*437bfbebSnyanmisaka 
878*437bfbebSnyanmisaka     // whether need update counts
879*437bfbebSnyanmisaka     if (pic_param->refresh_frame_context && !pic_param->parallelmode) {
880*437bfbebSnyanmisaka         task->dec.flags.wait_done = 1;
881*437bfbebSnyanmisaka     }
882*437bfbebSnyanmisaka 
883*437bfbebSnyanmisaka     return MPP_OK;
884*437bfbebSnyanmisaka }
885*437bfbebSnyanmisaka 
hal_vp9d_vdpu382_start(void * hal,HalTaskInfo * task)886*437bfbebSnyanmisaka static MPP_RET hal_vp9d_vdpu382_start(void *hal, HalTaskInfo *task)
887*437bfbebSnyanmisaka {
888*437bfbebSnyanmisaka     MPP_RET ret = MPP_OK;
889*437bfbebSnyanmisaka     HalVp9dCtx *p_hal = (HalVp9dCtx*)hal;
890*437bfbebSnyanmisaka     Vdpu382Vp9dCtx *hw_ctx = (Vdpu382Vp9dCtx*)p_hal->hw_ctx;
891*437bfbebSnyanmisaka     Vdpu382Vp9dRegSet *hw_regs = (Vdpu382Vp9dRegSet *)hw_ctx->hw_regs;
892*437bfbebSnyanmisaka     MppDev dev = p_hal->dev;
893*437bfbebSnyanmisaka 
894*437bfbebSnyanmisaka     if (p_hal->fast_mode) {
895*437bfbebSnyanmisaka         RK_S32 index =  task->dec.reg_index;
896*437bfbebSnyanmisaka         hw_regs = (Vdpu382Vp9dRegSet *)hw_ctx->g_buf[index].hw_regs;
897*437bfbebSnyanmisaka     }
898*437bfbebSnyanmisaka 
899*437bfbebSnyanmisaka     mpp_assert(hw_regs);
900*437bfbebSnyanmisaka 
901*437bfbebSnyanmisaka 
902*437bfbebSnyanmisaka #if VP9_DUMP
903*437bfbebSnyanmisaka     {
904*437bfbebSnyanmisaka         static RK_U32 file_cnt = 0;
905*437bfbebSnyanmisaka         char file_name[128];
906*437bfbebSnyanmisaka         sprintf(file_name, "/data/vp9_regs/reg_%d.txt", file_cnt);
907*437bfbebSnyanmisaka         FILE *fp = fopen(file_name, "wb");
908*437bfbebSnyanmisaka         RK_U32 i = 0;
909*437bfbebSnyanmisaka         RK_U32 *tmp = NULL;
910*437bfbebSnyanmisaka         tmp = (RK_U32 *)&hw_regs->common;
911*437bfbebSnyanmisaka         for (i = 0; i < sizeof(hw_regs->common) / 4; i++) {
912*437bfbebSnyanmisaka             fprintf(fp, "reg[%d] 0x%08x\n", i + 8, tmp[i]);
913*437bfbebSnyanmisaka         }
914*437bfbebSnyanmisaka         fprintf(fp, "\n");
915*437bfbebSnyanmisaka         tmp = (RK_U32 *)&hw_regs->vp9d_param;
916*437bfbebSnyanmisaka         for (i = 0; i < sizeof(hw_regs->vp9d_param) / 4; i++) {
917*437bfbebSnyanmisaka             fprintf(fp, "reg[%d] 0x%08x\n", i + 64, tmp[i]);
918*437bfbebSnyanmisaka         }
919*437bfbebSnyanmisaka         fprintf(fp, "\n");
920*437bfbebSnyanmisaka         tmp = (RK_U32 *)&hw_regs->common_addr;
921*437bfbebSnyanmisaka         for (i = 0; i < sizeof(hw_regs->common_addr) / 4; i++) {
922*437bfbebSnyanmisaka             fprintf(fp, "reg[%d] 0x%08x\n", i + 128, tmp[i]);
923*437bfbebSnyanmisaka         }
924*437bfbebSnyanmisaka         fprintf(fp, "\n");
925*437bfbebSnyanmisaka         tmp = (RK_U32 *)&hw_regs->vp9d_addr;
926*437bfbebSnyanmisaka         for (i = 0; i < sizeof(hw_regs->vp9d_addr) / 4; i++) {
927*437bfbebSnyanmisaka             fprintf(fp, "reg[%d] 0x%08x\n", i + 160, tmp[i]);
928*437bfbebSnyanmisaka         }
929*437bfbebSnyanmisaka         file_cnt++;
930*437bfbebSnyanmisaka         fflush(fp);
931*437bfbebSnyanmisaka         fclose(fp);
932*437bfbebSnyanmisaka     }
933*437bfbebSnyanmisaka #endif
934*437bfbebSnyanmisaka 
935*437bfbebSnyanmisaka     do {
936*437bfbebSnyanmisaka         MppDevRegWrCfg wr_cfg;
937*437bfbebSnyanmisaka         MppDevRegRdCfg rd_cfg;
938*437bfbebSnyanmisaka 
939*437bfbebSnyanmisaka         wr_cfg.reg = &hw_regs->common;
940*437bfbebSnyanmisaka         wr_cfg.size = sizeof(hw_regs->common);
941*437bfbebSnyanmisaka         wr_cfg.offset = OFFSET_COMMON_REGS;
942*437bfbebSnyanmisaka 
943*437bfbebSnyanmisaka         ret = mpp_dev_ioctl(dev, MPP_DEV_REG_WR, &wr_cfg);
944*437bfbebSnyanmisaka         if (ret) {
945*437bfbebSnyanmisaka             mpp_err_f("set register write failed %d\n", ret);
946*437bfbebSnyanmisaka             break;
947*437bfbebSnyanmisaka         }
948*437bfbebSnyanmisaka 
949*437bfbebSnyanmisaka         wr_cfg.reg = &hw_regs->vp9d_param;
950*437bfbebSnyanmisaka         wr_cfg.size = sizeof(hw_regs->vp9d_param);
951*437bfbebSnyanmisaka         wr_cfg.offset = OFFSET_CODEC_PARAMS_REGS;
952*437bfbebSnyanmisaka 
953*437bfbebSnyanmisaka         ret = mpp_dev_ioctl(dev, MPP_DEV_REG_WR, &wr_cfg);
954*437bfbebSnyanmisaka         if (ret) {
955*437bfbebSnyanmisaka             mpp_err_f("set register write failed %d\n", ret);
956*437bfbebSnyanmisaka             break;
957*437bfbebSnyanmisaka         }
958*437bfbebSnyanmisaka 
959*437bfbebSnyanmisaka         wr_cfg.reg = &hw_regs->common_addr;
960*437bfbebSnyanmisaka         wr_cfg.size = sizeof(hw_regs->common_addr);
961*437bfbebSnyanmisaka         wr_cfg.offset = OFFSET_COMMON_ADDR_REGS;
962*437bfbebSnyanmisaka 
963*437bfbebSnyanmisaka         ret = mpp_dev_ioctl(dev, MPP_DEV_REG_WR, &wr_cfg);
964*437bfbebSnyanmisaka         if (ret) {
965*437bfbebSnyanmisaka             mpp_err_f("set register write failed %d\n", ret);
966*437bfbebSnyanmisaka             break;
967*437bfbebSnyanmisaka         }
968*437bfbebSnyanmisaka 
969*437bfbebSnyanmisaka         wr_cfg.reg = &hw_regs->vp9d_addr;
970*437bfbebSnyanmisaka         wr_cfg.size = sizeof(hw_regs->vp9d_addr);
971*437bfbebSnyanmisaka         wr_cfg.offset = OFFSET_CODEC_ADDR_REGS;
972*437bfbebSnyanmisaka 
973*437bfbebSnyanmisaka         ret = mpp_dev_ioctl(dev, MPP_DEV_REG_WR, &wr_cfg);
974*437bfbebSnyanmisaka         if (ret) {
975*437bfbebSnyanmisaka             mpp_err_f("set register write failed %d\n", ret);
976*437bfbebSnyanmisaka             break;
977*437bfbebSnyanmisaka         }
978*437bfbebSnyanmisaka 
979*437bfbebSnyanmisaka         wr_cfg.reg = &hw_regs->statistic;
980*437bfbebSnyanmisaka         wr_cfg.size = sizeof(hw_regs->statistic);
981*437bfbebSnyanmisaka         wr_cfg.offset = OFFSET_STATISTIC_REGS;
982*437bfbebSnyanmisaka 
983*437bfbebSnyanmisaka         ret = mpp_dev_ioctl(dev, MPP_DEV_REG_WR, &wr_cfg);
984*437bfbebSnyanmisaka         if (ret) {
985*437bfbebSnyanmisaka             mpp_err_f("set register write failed %d\n", ret);
986*437bfbebSnyanmisaka             break;
987*437bfbebSnyanmisaka         }
988*437bfbebSnyanmisaka 
989*437bfbebSnyanmisaka         rd_cfg.reg = &hw_regs->irq_status;
990*437bfbebSnyanmisaka         rd_cfg.size = sizeof(hw_regs->irq_status);
991*437bfbebSnyanmisaka         rd_cfg.offset = OFFSET_INTERRUPT_REGS;
992*437bfbebSnyanmisaka 
993*437bfbebSnyanmisaka         ret = mpp_dev_ioctl(dev, MPP_DEV_REG_RD, &rd_cfg);
994*437bfbebSnyanmisaka         if (ret) {
995*437bfbebSnyanmisaka             mpp_err_f("set register read failed %d\n", ret);
996*437bfbebSnyanmisaka             break;
997*437bfbebSnyanmisaka         }
998*437bfbebSnyanmisaka         /* rcb info for sram */
999*437bfbebSnyanmisaka         vdpu382_set_rcbinfo(dev, hw_ctx->rcb_info);
1000*437bfbebSnyanmisaka         ret = mpp_dev_ioctl(dev, MPP_DEV_CMD_SEND, NULL);
1001*437bfbebSnyanmisaka         if (ret) {
1002*437bfbebSnyanmisaka             mpp_err_f("send cmd failed %d\n", ret);
1003*437bfbebSnyanmisaka             break;
1004*437bfbebSnyanmisaka         }
1005*437bfbebSnyanmisaka     } while (0);
1006*437bfbebSnyanmisaka 
1007*437bfbebSnyanmisaka     (void)task;
1008*437bfbebSnyanmisaka     return ret;
1009*437bfbebSnyanmisaka }
1010*437bfbebSnyanmisaka 
hal_vp9d_vdpu382_wait(void * hal,HalTaskInfo * task)1011*437bfbebSnyanmisaka static MPP_RET hal_vp9d_vdpu382_wait(void *hal, HalTaskInfo *task)
1012*437bfbebSnyanmisaka {
1013*437bfbebSnyanmisaka     MPP_RET ret = MPP_OK;
1014*437bfbebSnyanmisaka     HalVp9dCtx *p_hal = (HalVp9dCtx*)hal;
1015*437bfbebSnyanmisaka     Vdpu382Vp9dCtx *hw_ctx = (Vdpu382Vp9dCtx*)p_hal->hw_ctx;
1016*437bfbebSnyanmisaka     Vdpu382Vp9dRegSet *hw_regs = (Vdpu382Vp9dRegSet *)hw_ctx->hw_regs;
1017*437bfbebSnyanmisaka 
1018*437bfbebSnyanmisaka     if (p_hal->fast_mode)
1019*437bfbebSnyanmisaka         hw_regs = (Vdpu382Vp9dRegSet *)hw_ctx->g_buf[task->dec.reg_index].hw_regs;
1020*437bfbebSnyanmisaka 
1021*437bfbebSnyanmisaka     mpp_assert(hw_regs);
1022*437bfbebSnyanmisaka 
1023*437bfbebSnyanmisaka     ret = mpp_dev_ioctl(p_hal->dev, MPP_DEV_CMD_POLL, NULL);
1024*437bfbebSnyanmisaka     if (ret)
1025*437bfbebSnyanmisaka         mpp_err_f("poll cmd failed %d\n", ret);
1026*437bfbebSnyanmisaka 
1027*437bfbebSnyanmisaka     if (hal_vp9d_debug & HAL_VP9D_DBG_REG) {
1028*437bfbebSnyanmisaka         RK_U32 *p = (RK_U32 *)hw_regs;
1029*437bfbebSnyanmisaka         RK_U32 i = 0;
1030*437bfbebSnyanmisaka 
1031*437bfbebSnyanmisaka         for (i = 0; i < sizeof(Vdpu382Vp9dRegSet) / 4; i++)
1032*437bfbebSnyanmisaka             mpp_log("get regs[%02d]: %08X\n", i, *p++);
1033*437bfbebSnyanmisaka     }
1034*437bfbebSnyanmisaka 
1035*437bfbebSnyanmisaka     if (task->dec.flags.parse_err ||
1036*437bfbebSnyanmisaka         task->dec.flags.ref_err ||
1037*437bfbebSnyanmisaka         !hw_regs->irq_status.reg224.dec_rdy_sta) {
1038*437bfbebSnyanmisaka         MppFrame mframe = NULL;
1039*437bfbebSnyanmisaka         mpp_buf_slot_get_prop(p_hal->slots, task->dec.output, SLOT_FRAME_PTR, &mframe);
1040*437bfbebSnyanmisaka         mpp_frame_set_errinfo(mframe, 1);
1041*437bfbebSnyanmisaka     }
1042*437bfbebSnyanmisaka #if !HW_PROB
1043*437bfbebSnyanmisaka     if (p_hal->dec_cb && task->dec.flags.wait_done) {
1044*437bfbebSnyanmisaka         DXVA_PicParams_VP9 *pic_param = (DXVA_PicParams_VP9*)task->dec.syntax.data;
1045*437bfbebSnyanmisaka 
1046*437bfbebSnyanmisaka         mpp_buffer_sync_end(hw_ctx->count_base);
1047*437bfbebSnyanmisaka         hal_vp9d_update_counts(mpp_buffer_get_ptr(hw_ctx->count_base), task->dec.syntax.data);
1048*437bfbebSnyanmisaka         mpp_callback(p_hal->dec_cb, &pic_param->counts);
1049*437bfbebSnyanmisaka     }
1050*437bfbebSnyanmisaka #endif
1051*437bfbebSnyanmisaka     if (p_hal->fast_mode) {
1052*437bfbebSnyanmisaka         hw_ctx->g_buf[task->dec.reg_index].use_flag = 0;
1053*437bfbebSnyanmisaka     }
1054*437bfbebSnyanmisaka 
1055*437bfbebSnyanmisaka     (void)task;
1056*437bfbebSnyanmisaka     return ret;
1057*437bfbebSnyanmisaka }
1058*437bfbebSnyanmisaka 
hal_vp9d_vdpu382_reset(void * hal)1059*437bfbebSnyanmisaka static MPP_RET hal_vp9d_vdpu382_reset(void *hal)
1060*437bfbebSnyanmisaka {
1061*437bfbebSnyanmisaka     HalVp9dCtx *p_hal = (HalVp9dCtx*)hal;
1062*437bfbebSnyanmisaka     Vdpu382Vp9dCtx *hw_ctx = (Vdpu382Vp9dCtx*)p_hal->hw_ctx;
1063*437bfbebSnyanmisaka 
1064*437bfbebSnyanmisaka     hal_vp9d_enter();
1065*437bfbebSnyanmisaka 
1066*437bfbebSnyanmisaka     memset(&hw_ctx->ls_info, 0, sizeof(hw_ctx->ls_info));
1067*437bfbebSnyanmisaka     hw_ctx->mv_base_addr = -1;
1068*437bfbebSnyanmisaka     hw_ctx->pre_mv_base_addr = -1;
1069*437bfbebSnyanmisaka     hw_ctx->last_segid_flag = 1;
1070*437bfbebSnyanmisaka     memset(&hw_ctx->prob_ref_poc, 0, sizeof(hw_ctx->prob_ref_poc));
1071*437bfbebSnyanmisaka     hw_ctx->col_ref_poc = 0;
1072*437bfbebSnyanmisaka     hw_ctx->segid_ref_poc = 0;
1073*437bfbebSnyanmisaka 
1074*437bfbebSnyanmisaka     hal_vp9d_leave();
1075*437bfbebSnyanmisaka 
1076*437bfbebSnyanmisaka     return MPP_OK;
1077*437bfbebSnyanmisaka }
1078*437bfbebSnyanmisaka 
hal_vp9d_vdpu382_flush(void * hal)1079*437bfbebSnyanmisaka static MPP_RET hal_vp9d_vdpu382_flush(void *hal)
1080*437bfbebSnyanmisaka {
1081*437bfbebSnyanmisaka     HalVp9dCtx *p_hal = (HalVp9dCtx*)hal;
1082*437bfbebSnyanmisaka     Vdpu382Vp9dCtx *hw_ctx = (Vdpu382Vp9dCtx*)p_hal->hw_ctx;
1083*437bfbebSnyanmisaka 
1084*437bfbebSnyanmisaka     hal_vp9d_enter();
1085*437bfbebSnyanmisaka 
1086*437bfbebSnyanmisaka     hw_ctx->mv_base_addr = -1;
1087*437bfbebSnyanmisaka     hw_ctx->pre_mv_base_addr = -1;
1088*437bfbebSnyanmisaka 
1089*437bfbebSnyanmisaka     hal_vp9d_leave();
1090*437bfbebSnyanmisaka 
1091*437bfbebSnyanmisaka     return MPP_OK;
1092*437bfbebSnyanmisaka }
1093*437bfbebSnyanmisaka 
hal_vp9d_vdpu382_control(void * hal,MpiCmd cmd_type,void * param)1094*437bfbebSnyanmisaka static MPP_RET hal_vp9d_vdpu382_control(void *hal, MpiCmd cmd_type, void *param)
1095*437bfbebSnyanmisaka {
1096*437bfbebSnyanmisaka     HalVp9dCtx *p_hal = (HalVp9dCtx*)hal;
1097*437bfbebSnyanmisaka 
1098*437bfbebSnyanmisaka     switch ((MpiCmd)cmd_type) {
1099*437bfbebSnyanmisaka     case MPP_DEC_SET_FRAME_INFO : {
1100*437bfbebSnyanmisaka         MppFrameFormat fmt = mpp_frame_get_fmt((MppFrame)param);
1101*437bfbebSnyanmisaka 
1102*437bfbebSnyanmisaka         if (MPP_FRAME_FMT_IS_FBC(fmt)) {
1103*437bfbebSnyanmisaka             vdpu382_afbc_align_calc(p_hal->slots, (MppFrame)param, 0);
1104*437bfbebSnyanmisaka         } else {
1105*437bfbebSnyanmisaka             mpp_slots_set_prop(p_hal->slots, SLOTS_HOR_ALIGN, vp9_hor_align);
1106*437bfbebSnyanmisaka         }
1107*437bfbebSnyanmisaka     } break;
1108*437bfbebSnyanmisaka     default : {
1109*437bfbebSnyanmisaka     } break;
1110*437bfbebSnyanmisaka     }
1111*437bfbebSnyanmisaka 
1112*437bfbebSnyanmisaka     return MPP_OK;
1113*437bfbebSnyanmisaka }
1114*437bfbebSnyanmisaka 
1115*437bfbebSnyanmisaka const MppHalApi hal_vp9d_vdpu382 = {
1116*437bfbebSnyanmisaka     .name = "vp9d_vdpu382",
1117*437bfbebSnyanmisaka     .type = MPP_CTX_DEC,
1118*437bfbebSnyanmisaka     .coding = MPP_VIDEO_CodingVP9,
1119*437bfbebSnyanmisaka     .ctx_size = sizeof(Vdpu382Vp9dCtx),
1120*437bfbebSnyanmisaka     .flag = 0,
1121*437bfbebSnyanmisaka     .init = hal_vp9d_vdpu382_init,
1122*437bfbebSnyanmisaka     .deinit = hal_vp9d_vdpu382_deinit,
1123*437bfbebSnyanmisaka     .reg_gen = hal_vp9d_vdpu382_gen_regs,
1124*437bfbebSnyanmisaka     .start = hal_vp9d_vdpu382_start,
1125*437bfbebSnyanmisaka     .wait = hal_vp9d_vdpu382_wait,
1126*437bfbebSnyanmisaka     .reset = hal_vp9d_vdpu382_reset,
1127*437bfbebSnyanmisaka     .flush = hal_vp9d_vdpu382_flush,
1128*437bfbebSnyanmisaka     .control = hal_vp9d_vdpu382_control,
1129*437bfbebSnyanmisaka };
1130