1*437bfbebSnyanmisaka /*
2*437bfbebSnyanmisaka *
3*437bfbebSnyanmisaka * Copyright 2015 Rockchip Electronics Co. LTD
4*437bfbebSnyanmisaka *
5*437bfbebSnyanmisaka * Licensed under the Apache License, Version 2.0 (the "License");
6*437bfbebSnyanmisaka * you may not use this file except in compliance with the License.
7*437bfbebSnyanmisaka * You may obtain a copy of the License at
8*437bfbebSnyanmisaka *
9*437bfbebSnyanmisaka * http://www.apache.org/licenses/LICENSE-2.0
10*437bfbebSnyanmisaka *
11*437bfbebSnyanmisaka * Unless required by applicable law or agreed to in writing, software
12*437bfbebSnyanmisaka * distributed under the License is distributed on an "AS IS" BASIS,
13*437bfbebSnyanmisaka * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
14*437bfbebSnyanmisaka * See the License for the specific language governing permissions and
15*437bfbebSnyanmisaka * limitations under the License.
16*437bfbebSnyanmisaka */
17*437bfbebSnyanmisaka
18*437bfbebSnyanmisaka #define MODULE_TAG "hal_h264d_vdpu1_reg"
19*437bfbebSnyanmisaka
20*437bfbebSnyanmisaka #include <stdio.h>
21*437bfbebSnyanmisaka #include <stdlib.h>
22*437bfbebSnyanmisaka #include <string.h>
23*437bfbebSnyanmisaka
24*437bfbebSnyanmisaka #include "rk_type.h"
25*437bfbebSnyanmisaka #include "mpp_err.h"
26*437bfbebSnyanmisaka #include "mpp_mem.h"
27*437bfbebSnyanmisaka #include "mpp_common.h"
28*437bfbebSnyanmisaka
29*437bfbebSnyanmisaka #include "hal_h264d_global.h"
30*437bfbebSnyanmisaka #include "hal_h264d_api.h"
31*437bfbebSnyanmisaka #include "hal_h264d_vdpu_com.h"
32*437bfbebSnyanmisaka #include "hal_h264d_vdpu1.h"
33*437bfbebSnyanmisaka #include "hal_h264d_vdpu1_reg.h"
34*437bfbebSnyanmisaka #include "mpp_dec_cb_param.h"
35*437bfbebSnyanmisaka
36*437bfbebSnyanmisaka const RK_U32 vdpu1_ref_idx[16] = {
37*437bfbebSnyanmisaka 14, 15, 16, 17, 18, 19, 20, 21,
38*437bfbebSnyanmisaka 22, 23, 24, 25, 26, 27, 28, 29
39*437bfbebSnyanmisaka };
40*437bfbebSnyanmisaka
41*437bfbebSnyanmisaka MPP_RET vdpu1_h264d_deinit(void *hal);
vdpu1_set_refer_pic_idx(H264dVdpu1Regs_t * p_regs,RK_U32 i,RK_U16 val)42*437bfbebSnyanmisaka static MPP_RET vdpu1_set_refer_pic_idx(H264dVdpu1Regs_t *p_regs, RK_U32 i,
43*437bfbebSnyanmisaka RK_U16 val)
44*437bfbebSnyanmisaka {
45*437bfbebSnyanmisaka switch (i) {
46*437bfbebSnyanmisaka case 0:
47*437bfbebSnyanmisaka p_regs->SwReg30.sw_refer0_nbr = val;
48*437bfbebSnyanmisaka break;
49*437bfbebSnyanmisaka case 1:
50*437bfbebSnyanmisaka p_regs->SwReg30.sw_refer1_nbr = val;
51*437bfbebSnyanmisaka break;
52*437bfbebSnyanmisaka case 2:
53*437bfbebSnyanmisaka p_regs->SwReg31.sw_refer2_nbr = val;
54*437bfbebSnyanmisaka break;
55*437bfbebSnyanmisaka case 3:
56*437bfbebSnyanmisaka p_regs->SwReg31.sw_refer3_nbr = val;
57*437bfbebSnyanmisaka break;
58*437bfbebSnyanmisaka case 4:
59*437bfbebSnyanmisaka p_regs->SwReg32.sw_refer4_nbr = val;
60*437bfbebSnyanmisaka break;
61*437bfbebSnyanmisaka case 5:
62*437bfbebSnyanmisaka p_regs->SwReg32.sw_refer5_nbr = val;
63*437bfbebSnyanmisaka break;
64*437bfbebSnyanmisaka case 6:
65*437bfbebSnyanmisaka p_regs->SwReg33.sw_refer6_nbr = val;
66*437bfbebSnyanmisaka break;
67*437bfbebSnyanmisaka case 7:
68*437bfbebSnyanmisaka p_regs->SwReg33.sw_refer7_nbr = val;
69*437bfbebSnyanmisaka break;
70*437bfbebSnyanmisaka case 8:
71*437bfbebSnyanmisaka p_regs->SwReg34.sw_refer8_nbr = val;
72*437bfbebSnyanmisaka break;
73*437bfbebSnyanmisaka case 9:
74*437bfbebSnyanmisaka p_regs->SwReg34.sw_refer9_nbr = val;
75*437bfbebSnyanmisaka break;
76*437bfbebSnyanmisaka case 10:
77*437bfbebSnyanmisaka p_regs->SwReg35.sw_refer10_nbr = val;
78*437bfbebSnyanmisaka break;
79*437bfbebSnyanmisaka case 11:
80*437bfbebSnyanmisaka p_regs->SwReg35.sw_refer11_nbr = val;
81*437bfbebSnyanmisaka break;
82*437bfbebSnyanmisaka case 12:
83*437bfbebSnyanmisaka p_regs->SwReg36.sw_refer12_nbr = val;
84*437bfbebSnyanmisaka break;
85*437bfbebSnyanmisaka case 13:
86*437bfbebSnyanmisaka p_regs->SwReg36.sw_refer13_nbr = val;
87*437bfbebSnyanmisaka break;
88*437bfbebSnyanmisaka case 14:
89*437bfbebSnyanmisaka p_regs->SwReg37.sw_refer14_nbr = val;
90*437bfbebSnyanmisaka break;
91*437bfbebSnyanmisaka case 15:
92*437bfbebSnyanmisaka p_regs->SwReg37.sw_refer15_nbr = val;
93*437bfbebSnyanmisaka break;
94*437bfbebSnyanmisaka default:
95*437bfbebSnyanmisaka break;
96*437bfbebSnyanmisaka }
97*437bfbebSnyanmisaka
98*437bfbebSnyanmisaka return MPP_OK;
99*437bfbebSnyanmisaka }
100*437bfbebSnyanmisaka
vdpu1_set_refer_pic_list_p(H264dVdpu1Regs_t * p_regs,RK_U32 i,RK_U16 val)101*437bfbebSnyanmisaka static MPP_RET vdpu1_set_refer_pic_list_p(H264dVdpu1Regs_t *p_regs, RK_U32 i,
102*437bfbebSnyanmisaka RK_U16 val)
103*437bfbebSnyanmisaka {
104*437bfbebSnyanmisaka switch (i) {
105*437bfbebSnyanmisaka case 0:
106*437bfbebSnyanmisaka p_regs->SwReg47.sw_pinit_rlist_f0 = val;
107*437bfbebSnyanmisaka break;
108*437bfbebSnyanmisaka case 1:
109*437bfbebSnyanmisaka p_regs->SwReg47.sw_pinit_rlist_f1 = val;
110*437bfbebSnyanmisaka break;
111*437bfbebSnyanmisaka case 2:
112*437bfbebSnyanmisaka p_regs->SwReg47.sw_pinit_rlist_f2 = val;
113*437bfbebSnyanmisaka break;
114*437bfbebSnyanmisaka case 3:
115*437bfbebSnyanmisaka p_regs->SwReg47.sw_pinit_rlist_f3 = val;
116*437bfbebSnyanmisaka break;
117*437bfbebSnyanmisaka case 4:
118*437bfbebSnyanmisaka p_regs->SwReg10.sw_pinit_rlist_f4 = val;
119*437bfbebSnyanmisaka break;
120*437bfbebSnyanmisaka case 5:
121*437bfbebSnyanmisaka p_regs->SwReg10.sw_pinit_rlist_f5 = val;
122*437bfbebSnyanmisaka break;
123*437bfbebSnyanmisaka case 6:
124*437bfbebSnyanmisaka p_regs->SwReg10.sw_pinit_rlist_f6 = val;
125*437bfbebSnyanmisaka break;
126*437bfbebSnyanmisaka case 7:
127*437bfbebSnyanmisaka p_regs->SwReg10.sw_pinit_rlist_f7 = val;
128*437bfbebSnyanmisaka break;
129*437bfbebSnyanmisaka case 8:
130*437bfbebSnyanmisaka p_regs->SwReg10.sw_pinit_rlist_f8 = val;
131*437bfbebSnyanmisaka break;
132*437bfbebSnyanmisaka case 9:
133*437bfbebSnyanmisaka p_regs->SwReg10.sw_pinit_rlist_f9 = val;
134*437bfbebSnyanmisaka break;
135*437bfbebSnyanmisaka case 10:
136*437bfbebSnyanmisaka p_regs->SwReg11.sw_pinit_rlist_f10 = val;
137*437bfbebSnyanmisaka break;
138*437bfbebSnyanmisaka case 11:
139*437bfbebSnyanmisaka p_regs->SwReg11.sw_pinit_rlist_f11 = val;
140*437bfbebSnyanmisaka break;
141*437bfbebSnyanmisaka case 12:
142*437bfbebSnyanmisaka p_regs->SwReg11.sw_pinit_rlist_f12 = val;
143*437bfbebSnyanmisaka break;
144*437bfbebSnyanmisaka case 13:
145*437bfbebSnyanmisaka p_regs->SwReg11.sw_pinit_rlist_f13 = val;
146*437bfbebSnyanmisaka break;
147*437bfbebSnyanmisaka case 14:
148*437bfbebSnyanmisaka p_regs->SwReg11.sw_pinit_rlist_f14 = val;
149*437bfbebSnyanmisaka break;
150*437bfbebSnyanmisaka case 15:
151*437bfbebSnyanmisaka p_regs->SwReg11.sw_pinit_rlist_f15 = val;
152*437bfbebSnyanmisaka break;
153*437bfbebSnyanmisaka default:
154*437bfbebSnyanmisaka break;
155*437bfbebSnyanmisaka }
156*437bfbebSnyanmisaka
157*437bfbebSnyanmisaka return MPP_OK;
158*437bfbebSnyanmisaka }
159*437bfbebSnyanmisaka
vdpu1_set_refer_pic_list_b0(H264dVdpu1Regs_t * p_regs,RK_U32 i,RK_U16 val)160*437bfbebSnyanmisaka static MPP_RET vdpu1_set_refer_pic_list_b0(H264dVdpu1Regs_t *p_regs, RK_U32 i,
161*437bfbebSnyanmisaka RK_U16 val)
162*437bfbebSnyanmisaka {
163*437bfbebSnyanmisaka switch (i) {
164*437bfbebSnyanmisaka case 0:
165*437bfbebSnyanmisaka p_regs->SwReg42.sw_binit_rlist_f0 = val;
166*437bfbebSnyanmisaka break;
167*437bfbebSnyanmisaka case 1:
168*437bfbebSnyanmisaka p_regs->SwReg42.sw_binit_rlist_f1 = val;
169*437bfbebSnyanmisaka break;
170*437bfbebSnyanmisaka case 2:
171*437bfbebSnyanmisaka p_regs->SwReg42.sw_binit_rlist_f2 = val;
172*437bfbebSnyanmisaka break;
173*437bfbebSnyanmisaka case 3:
174*437bfbebSnyanmisaka p_regs->SwReg43.sw_binit_rlist_f3 = val;
175*437bfbebSnyanmisaka break;
176*437bfbebSnyanmisaka case 4:
177*437bfbebSnyanmisaka p_regs->SwReg43.sw_binit_rlist_f4 = val;
178*437bfbebSnyanmisaka break;
179*437bfbebSnyanmisaka case 5:
180*437bfbebSnyanmisaka p_regs->SwReg43.sw_binit_rlist_f5 = val;
181*437bfbebSnyanmisaka break;
182*437bfbebSnyanmisaka case 6:
183*437bfbebSnyanmisaka p_regs->SwReg44.sw_binit_rlist_f6 = val;
184*437bfbebSnyanmisaka break;
185*437bfbebSnyanmisaka case 7:
186*437bfbebSnyanmisaka p_regs->SwReg44.sw_binit_rlist_f7 = val;
187*437bfbebSnyanmisaka break;
188*437bfbebSnyanmisaka case 8:
189*437bfbebSnyanmisaka p_regs->SwReg44.sw_binit_rlist_f8 = val;
190*437bfbebSnyanmisaka break;
191*437bfbebSnyanmisaka case 9:
192*437bfbebSnyanmisaka p_regs->SwReg45.sw_binit_rlist_f9 = val;
193*437bfbebSnyanmisaka break;
194*437bfbebSnyanmisaka case 10:
195*437bfbebSnyanmisaka p_regs->SwReg45.sw_binit_rlist_f10 = val;
196*437bfbebSnyanmisaka break;
197*437bfbebSnyanmisaka case 11:
198*437bfbebSnyanmisaka p_regs->SwReg45.sw_binit_rlist_f11 = val;
199*437bfbebSnyanmisaka break;
200*437bfbebSnyanmisaka case 12:
201*437bfbebSnyanmisaka p_regs->SwReg46.sw_binit_rlist_f12 = val;
202*437bfbebSnyanmisaka break;
203*437bfbebSnyanmisaka case 13:
204*437bfbebSnyanmisaka p_regs->SwReg46.sw_binit_rlist_f13 = val;
205*437bfbebSnyanmisaka break;
206*437bfbebSnyanmisaka case 14:
207*437bfbebSnyanmisaka p_regs->SwReg46.sw_binit_rlist_f14 = val;
208*437bfbebSnyanmisaka break;
209*437bfbebSnyanmisaka case 15:
210*437bfbebSnyanmisaka p_regs->SwReg47.sw_binit_rlist_f15 = val;
211*437bfbebSnyanmisaka break;
212*437bfbebSnyanmisaka default:
213*437bfbebSnyanmisaka break;
214*437bfbebSnyanmisaka }
215*437bfbebSnyanmisaka
216*437bfbebSnyanmisaka return MPP_OK;
217*437bfbebSnyanmisaka }
218*437bfbebSnyanmisaka
vdpu1_set_refer_pic_list_b1(H264dVdpu1Regs_t * p_regs,RK_U32 i,RK_U16 val)219*437bfbebSnyanmisaka static MPP_RET vdpu1_set_refer_pic_list_b1(H264dVdpu1Regs_t *p_regs, RK_U32 i,
220*437bfbebSnyanmisaka RK_U16 val)
221*437bfbebSnyanmisaka {
222*437bfbebSnyanmisaka switch (i) {
223*437bfbebSnyanmisaka case 0:
224*437bfbebSnyanmisaka p_regs->SwReg42.sw_binit_rlist_b0 = val;
225*437bfbebSnyanmisaka break;
226*437bfbebSnyanmisaka case 1:
227*437bfbebSnyanmisaka p_regs->SwReg42.sw_binit_rlist_b1 = val;
228*437bfbebSnyanmisaka break;
229*437bfbebSnyanmisaka case 2:
230*437bfbebSnyanmisaka p_regs->SwReg42.sw_binit_rlist_b2 = val;
231*437bfbebSnyanmisaka break;
232*437bfbebSnyanmisaka case 3:
233*437bfbebSnyanmisaka p_regs->SwReg43.sw_binit_rlist_b3 = val;
234*437bfbebSnyanmisaka break;
235*437bfbebSnyanmisaka case 4:
236*437bfbebSnyanmisaka p_regs->SwReg43.sw_binit_rlist_b4 = val;
237*437bfbebSnyanmisaka break;
238*437bfbebSnyanmisaka case 5:
239*437bfbebSnyanmisaka p_regs->SwReg43.sw_binit_rlist_b5 = val;
240*437bfbebSnyanmisaka break;
241*437bfbebSnyanmisaka case 6:
242*437bfbebSnyanmisaka p_regs->SwReg44.sw_binit_rlist_b6 = val;
243*437bfbebSnyanmisaka break;
244*437bfbebSnyanmisaka case 7:
245*437bfbebSnyanmisaka p_regs->SwReg44.sw_binit_rlist_b7 = val;
246*437bfbebSnyanmisaka break;
247*437bfbebSnyanmisaka case 8:
248*437bfbebSnyanmisaka p_regs->SwReg44.sw_binit_rlist_b8 = val;
249*437bfbebSnyanmisaka break;
250*437bfbebSnyanmisaka case 9:
251*437bfbebSnyanmisaka p_regs->SwReg45.sw_binit_rlist_b9 = val;
252*437bfbebSnyanmisaka break;
253*437bfbebSnyanmisaka case 10:
254*437bfbebSnyanmisaka p_regs->SwReg45.sw_binit_rlist_b10 = val;
255*437bfbebSnyanmisaka break;
256*437bfbebSnyanmisaka case 11:
257*437bfbebSnyanmisaka p_regs->SwReg45.sw_binit_rlist_b11 = val;
258*437bfbebSnyanmisaka break;
259*437bfbebSnyanmisaka case 12:
260*437bfbebSnyanmisaka p_regs->SwReg46.sw_binit_rlist_b12 = val;
261*437bfbebSnyanmisaka break;
262*437bfbebSnyanmisaka case 13:
263*437bfbebSnyanmisaka p_regs->SwReg46.sw_binit_rlist_b13 = val;
264*437bfbebSnyanmisaka break;
265*437bfbebSnyanmisaka case 14:
266*437bfbebSnyanmisaka p_regs->SwReg46.sw_binit_rlist_b14 = val;
267*437bfbebSnyanmisaka break;
268*437bfbebSnyanmisaka case 15:
269*437bfbebSnyanmisaka p_regs->SwReg47.sw_binit_rlist_b15 = val;
270*437bfbebSnyanmisaka break;
271*437bfbebSnyanmisaka default:
272*437bfbebSnyanmisaka break;
273*437bfbebSnyanmisaka }
274*437bfbebSnyanmisaka
275*437bfbebSnyanmisaka return MPP_OK;
276*437bfbebSnyanmisaka }
277*437bfbebSnyanmisaka
vdpu1_set_refer_pic_base_addr(H264dVdpu1Regs_t * p_regs,RK_U32 i,RK_U32 val)278*437bfbebSnyanmisaka static MPP_RET vdpu1_set_refer_pic_base_addr(H264dVdpu1Regs_t *p_regs, RK_U32 i,
279*437bfbebSnyanmisaka RK_U32 val)
280*437bfbebSnyanmisaka {
281*437bfbebSnyanmisaka switch (i) {
282*437bfbebSnyanmisaka case 0:
283*437bfbebSnyanmisaka p_regs->SwReg14.sw_refer0_base = val;
284*437bfbebSnyanmisaka break;
285*437bfbebSnyanmisaka case 1:
286*437bfbebSnyanmisaka p_regs->SwReg15.sw_refer1_base = val;
287*437bfbebSnyanmisaka break;
288*437bfbebSnyanmisaka case 2:
289*437bfbebSnyanmisaka p_regs->SwReg16.sw_refer2_base = val;
290*437bfbebSnyanmisaka break;
291*437bfbebSnyanmisaka case 3:
292*437bfbebSnyanmisaka p_regs->SwReg17.sw_refer3_base = val;
293*437bfbebSnyanmisaka break;
294*437bfbebSnyanmisaka case 4:
295*437bfbebSnyanmisaka p_regs->SwReg18.sw_refer4_base = val;
296*437bfbebSnyanmisaka break;
297*437bfbebSnyanmisaka case 5:
298*437bfbebSnyanmisaka p_regs->SwReg19.sw_refer5_base = val;
299*437bfbebSnyanmisaka break;
300*437bfbebSnyanmisaka case 6:
301*437bfbebSnyanmisaka p_regs->SwReg20.sw_refer6_base = val;
302*437bfbebSnyanmisaka break;
303*437bfbebSnyanmisaka case 7:
304*437bfbebSnyanmisaka p_regs->SwReg21.sw_refer7_base = val;
305*437bfbebSnyanmisaka break;
306*437bfbebSnyanmisaka case 8:
307*437bfbebSnyanmisaka p_regs->SwReg22.sw_refer8_base = val;
308*437bfbebSnyanmisaka break;
309*437bfbebSnyanmisaka case 9:
310*437bfbebSnyanmisaka p_regs->SwReg23.sw_refer9_base = val;
311*437bfbebSnyanmisaka break;
312*437bfbebSnyanmisaka case 10:
313*437bfbebSnyanmisaka p_regs->SwReg24.sw_refer10_base = val;
314*437bfbebSnyanmisaka break;
315*437bfbebSnyanmisaka case 11:
316*437bfbebSnyanmisaka p_regs->SwReg25.sw_refer11_base = val;
317*437bfbebSnyanmisaka break;
318*437bfbebSnyanmisaka case 12:
319*437bfbebSnyanmisaka p_regs->SwReg26.sw_refer12_base = val;
320*437bfbebSnyanmisaka break;
321*437bfbebSnyanmisaka case 13:
322*437bfbebSnyanmisaka p_regs->SwReg27.sw_refer13_base = val;
323*437bfbebSnyanmisaka break;
324*437bfbebSnyanmisaka case 14:
325*437bfbebSnyanmisaka p_regs->SwReg28.sw_refer14_base = val;
326*437bfbebSnyanmisaka break;
327*437bfbebSnyanmisaka case 15:
328*437bfbebSnyanmisaka p_regs->SwReg29.sw_refer15_base = val;
329*437bfbebSnyanmisaka break;
330*437bfbebSnyanmisaka default:
331*437bfbebSnyanmisaka break;
332*437bfbebSnyanmisaka }
333*437bfbebSnyanmisaka return MPP_OK;
334*437bfbebSnyanmisaka }
335*437bfbebSnyanmisaka
vdpu1_set_pic_regs(H264dHalCtx_t * p_hal,H264dVdpu1Regs_t * p_regs)336*437bfbebSnyanmisaka static MPP_RET vdpu1_set_pic_regs(H264dHalCtx_t *p_hal,
337*437bfbebSnyanmisaka H264dVdpu1Regs_t *p_regs)
338*437bfbebSnyanmisaka {
339*437bfbebSnyanmisaka MPP_RET ret = MPP_ERR_UNKNOW;
340*437bfbebSnyanmisaka
341*437bfbebSnyanmisaka p_regs->SwReg04.sw_pic_mb_width = p_hal->pp->wFrameWidthInMbsMinus1 + 1;
342*437bfbebSnyanmisaka p_regs->SwReg04.sw_pic_mb_height_p = (2 - p_hal->pp->frame_mbs_only_flag)
343*437bfbebSnyanmisaka * (p_hal->pp->wFrameHeightInMbsMinus1 + 1);
344*437bfbebSnyanmisaka
345*437bfbebSnyanmisaka return ret = MPP_OK;
346*437bfbebSnyanmisaka }
347*437bfbebSnyanmisaka
vdpu1_set_vlc_regs(H264dHalCtx_t * p_hal,H264dVdpu1Regs_t * p_regs)348*437bfbebSnyanmisaka static MPP_RET vdpu1_set_vlc_regs(H264dHalCtx_t *p_hal,
349*437bfbebSnyanmisaka H264dVdpu1Regs_t *p_regs)
350*437bfbebSnyanmisaka {
351*437bfbebSnyanmisaka RK_U32 i = 0;
352*437bfbebSnyanmisaka MPP_RET ret = MPP_ERR_UNKNOW;
353*437bfbebSnyanmisaka DXVA_PicParams_H264_MVC *pp = p_hal->pp;
354*437bfbebSnyanmisaka
355*437bfbebSnyanmisaka p_regs->SwReg03.sw_dec_out_dis = 0;
356*437bfbebSnyanmisaka p_regs->SwReg03.sw_rlc_mode_e = 0;
357*437bfbebSnyanmisaka p_regs->SwReg06.sw_init_qp = pp->pic_init_qp_minus26 + 26;
358*437bfbebSnyanmisaka p_regs->SwReg09.sw_refidx0_active = pp->num_ref_idx_l0_active_minus1 + 1;
359*437bfbebSnyanmisaka p_regs->SwReg04.sw_ref_frames = pp->num_ref_frames;
360*437bfbebSnyanmisaka
361*437bfbebSnyanmisaka p_regs->SwReg07.sw_framenum_len = pp->log2_max_frame_num_minus4 + 4;
362*437bfbebSnyanmisaka p_regs->SwReg07.sw_framenum = pp->frame_num;
363*437bfbebSnyanmisaka
364*437bfbebSnyanmisaka p_regs->SwReg08.sw_const_intra_e = pp->constrained_intra_pred_flag;
365*437bfbebSnyanmisaka p_regs->SwReg08.sw_filt_ctrl_pres =
366*437bfbebSnyanmisaka pp->deblocking_filter_control_present_flag;
367*437bfbebSnyanmisaka p_regs->SwReg08.sw_rdpic_cnt_pres = pp->redundant_pic_cnt_present_flag;
368*437bfbebSnyanmisaka p_regs->SwReg08.sw_refpic_mk_len = p_hal->slice_long[0].drpm_used_bitlen;
369*437bfbebSnyanmisaka p_regs->SwReg08.sw_idr_pic_e = p_hal->slice_long[0].idr_flag;
370*437bfbebSnyanmisaka p_regs->SwReg08.sw_idr_pic_id = p_hal->slice_long[0].idr_pic_id;
371*437bfbebSnyanmisaka
372*437bfbebSnyanmisaka p_regs->SwReg09.sw_pps_id = p_hal->slice_long[0].active_pps_id;
373*437bfbebSnyanmisaka p_regs->SwReg09.sw_poc_length = p_hal->slice_long[0].poc_used_bitlen;
374*437bfbebSnyanmisaka
375*437bfbebSnyanmisaka /* reference picture flags, TODO separate fields */
376*437bfbebSnyanmisaka if (pp->field_pic_flag) {
377*437bfbebSnyanmisaka RK_U32 validTmp = 0, validFlags = 0;
378*437bfbebSnyanmisaka RK_U32 longTermTmp = 0, longTermflags = 0;
379*437bfbebSnyanmisaka for (i = 0; i < 32; i++) {
380*437bfbebSnyanmisaka if (pp->RefFrameList[i / 2].bPicEntry == 0xff) { //!< invalid
381*437bfbebSnyanmisaka longTermflags <<= 1;
382*437bfbebSnyanmisaka validFlags <<= 1;
383*437bfbebSnyanmisaka } else {
384*437bfbebSnyanmisaka longTermTmp = pp->RefFrameList[i / 2].AssociatedFlag; //!< get long term flag
385*437bfbebSnyanmisaka longTermflags = (longTermflags << 1) | longTermTmp;
386*437bfbebSnyanmisaka
387*437bfbebSnyanmisaka validTmp = ((pp->UsedForReferenceFlags >> i) & 0x01);
388*437bfbebSnyanmisaka validFlags = (validFlags << 1) | validTmp;
389*437bfbebSnyanmisaka }
390*437bfbebSnyanmisaka }
391*437bfbebSnyanmisaka p_regs->SwReg38.refpic_term_flag = longTermflags;
392*437bfbebSnyanmisaka p_regs->SwReg39.refpic_valid_flag = validFlags;
393*437bfbebSnyanmisaka } else {
394*437bfbebSnyanmisaka RK_U32 validTmp = 0, validFlags = 0;
395*437bfbebSnyanmisaka RK_U32 longTermTmp = 0, longTermflags = 0;
396*437bfbebSnyanmisaka for (i = 0; i < 16; i++) {
397*437bfbebSnyanmisaka if (pp->RefFrameList[i].bPicEntry == 0xff) { //!< invalid
398*437bfbebSnyanmisaka longTermflags <<= 1;
399*437bfbebSnyanmisaka validFlags <<= 1;
400*437bfbebSnyanmisaka } else {
401*437bfbebSnyanmisaka longTermTmp = pp->RefFrameList[i].AssociatedFlag;
402*437bfbebSnyanmisaka longTermflags = (longTermflags << 1) | longTermTmp;
403*437bfbebSnyanmisaka validTmp = ((pp->UsedForReferenceFlags >> (2 * i)) & 0x03) > 0;
404*437bfbebSnyanmisaka validFlags = (validFlags << 1) | validTmp;
405*437bfbebSnyanmisaka }
406*437bfbebSnyanmisaka }
407*437bfbebSnyanmisaka p_regs->SwReg38.refpic_term_flag = (longTermflags << 16);
408*437bfbebSnyanmisaka p_regs->SwReg39.refpic_valid_flag = (validFlags << 16);
409*437bfbebSnyanmisaka }
410*437bfbebSnyanmisaka
411*437bfbebSnyanmisaka for (i = 0; i < 16; i++) {
412*437bfbebSnyanmisaka if (pp->RefFrameList[i].bPicEntry != 0xff) { //!< valid
413*437bfbebSnyanmisaka if (pp->RefFrameList[i].AssociatedFlag) { //!< longterm flag
414*437bfbebSnyanmisaka vdpu1_set_refer_pic_idx(p_regs, i, pp->LongTermPicNumList[i]); //!< pic_num
415*437bfbebSnyanmisaka } else {
416*437bfbebSnyanmisaka vdpu1_set_refer_pic_idx(p_regs, i, pp->FrameNumList[i]); //< frame_num
417*437bfbebSnyanmisaka }
418*437bfbebSnyanmisaka }
419*437bfbebSnyanmisaka }
420*437bfbebSnyanmisaka p_regs->SwReg03.sw_picord_count_e = 1;
421*437bfbebSnyanmisaka //!< set poc to buffer
422*437bfbebSnyanmisaka {
423*437bfbebSnyanmisaka H264dVdpuRegCtx_t *reg_ctx = (H264dVdpuRegCtx_t *)p_hal->reg_ctx;
424*437bfbebSnyanmisaka RK_U32 *pocBase = (RK_U32 *)reg_ctx->poc_ptr;
425*437bfbebSnyanmisaka
426*437bfbebSnyanmisaka //!< set reference reorder poc
427*437bfbebSnyanmisaka for (i = 0; i < 32; i++) {
428*437bfbebSnyanmisaka if (pp->RefFrameList[i / 2].bPicEntry != 0xff) {
429*437bfbebSnyanmisaka *pocBase++ = pp->FieldOrderCntList[i / 2][i & 0x1];
430*437bfbebSnyanmisaka } else {
431*437bfbebSnyanmisaka *pocBase++ = 0;
432*437bfbebSnyanmisaka }
433*437bfbebSnyanmisaka }
434*437bfbebSnyanmisaka
435*437bfbebSnyanmisaka //!< set current poc
436*437bfbebSnyanmisaka if (pp->field_pic_flag || !pp->MbaffFrameFlag) {
437*437bfbebSnyanmisaka if (pp->field_pic_flag)
438*437bfbebSnyanmisaka *pocBase++ = pp->CurrFieldOrderCnt[pp->CurrPic.AssociatedFlag ? 1 : 0];
439*437bfbebSnyanmisaka else
440*437bfbebSnyanmisaka *pocBase++ = MPP_MIN(pp->CurrFieldOrderCnt[0], pp->CurrFieldOrderCnt[1]);
441*437bfbebSnyanmisaka } else {
442*437bfbebSnyanmisaka *pocBase++ = pp->CurrFieldOrderCnt[0];
443*437bfbebSnyanmisaka *pocBase++ = pp->CurrFieldOrderCnt[1];
444*437bfbebSnyanmisaka }
445*437bfbebSnyanmisaka }
446*437bfbebSnyanmisaka
447*437bfbebSnyanmisaka p_regs->SwReg07.sw_cabac_e = pp->entropy_coding_mode_flag;
448*437bfbebSnyanmisaka
449*437bfbebSnyanmisaka //!< stream position update
450*437bfbebSnyanmisaka {
451*437bfbebSnyanmisaka MppBuffer bitstream_buf = NULL;
452*437bfbebSnyanmisaka p_regs->SwReg06.sw_start_code_e = 1;
453*437bfbebSnyanmisaka
454*437bfbebSnyanmisaka mpp_buf_slot_get_prop(p_hal->packet_slots, p_hal->in_task->input,
455*437bfbebSnyanmisaka SLOT_BUFFER, &bitstream_buf);
456*437bfbebSnyanmisaka
457*437bfbebSnyanmisaka p_regs->SwReg05.sw_strm_start_bit = 0; /* sodb stream start bit */
458*437bfbebSnyanmisaka p_regs->SwReg12.rlc_vlc_st_adr = mpp_buffer_get_fd(bitstream_buf);
459*437bfbebSnyanmisaka
460*437bfbebSnyanmisaka p_regs->SwReg06.sw_stream_len = p_hal->strm_len;
461*437bfbebSnyanmisaka }
462*437bfbebSnyanmisaka
463*437bfbebSnyanmisaka return ret = MPP_OK;
464*437bfbebSnyanmisaka }
465*437bfbebSnyanmisaka
vdpu1_set_ref_regs(H264dHalCtx_t * p_hal,H264dVdpu1Regs_t * p_regs)466*437bfbebSnyanmisaka static MPP_RET vdpu1_set_ref_regs(H264dHalCtx_t *p_hal,
467*437bfbebSnyanmisaka H264dVdpu1Regs_t *p_regs)
468*437bfbebSnyanmisaka {
469*437bfbebSnyanmisaka MPP_RET ret = MPP_ERR_UNKNOW;
470*437bfbebSnyanmisaka RK_U32 i = 0;
471*437bfbebSnyanmisaka RK_U32 num_refs = 0;
472*437bfbebSnyanmisaka RK_U32 num_reorder = 0;
473*437bfbebSnyanmisaka H264dRefsList_t m_lists[3][16];
474*437bfbebSnyanmisaka DXVA_PicParams_H264_MVC *pp = p_hal->pp;
475*437bfbebSnyanmisaka RK_U32 max_frame_num = 1 << (pp->log2_max_frame_num_minus4 + 4);
476*437bfbebSnyanmisaka
477*437bfbebSnyanmisaka // init list
478*437bfbebSnyanmisaka memset(m_lists, 0, sizeof(m_lists));
479*437bfbebSnyanmisaka for (i = 0; i < 16; i++) {
480*437bfbebSnyanmisaka RK_U32 ref_flag = pp->UsedForReferenceFlags >> (2 * i) & 0x3;
481*437bfbebSnyanmisaka
482*437bfbebSnyanmisaka m_lists[0][i].idx = i;
483*437bfbebSnyanmisaka if (ref_flag) {
484*437bfbebSnyanmisaka num_refs++;
485*437bfbebSnyanmisaka m_lists[0][i].cur_poc = pp->CurrPic.AssociatedFlag
486*437bfbebSnyanmisaka ? pp->CurrFieldOrderCnt[1] : pp->CurrFieldOrderCnt[0];
487*437bfbebSnyanmisaka m_lists[0][i].ref_flag = ref_flag;
488*437bfbebSnyanmisaka m_lists[0][i].lt_flag = pp->RefFrameList[i].AssociatedFlag;
489*437bfbebSnyanmisaka if (m_lists[0][i].lt_flag) {
490*437bfbebSnyanmisaka m_lists[0][i].ref_picnum = pp->LongTermPicNumList[i];
491*437bfbebSnyanmisaka } else {
492*437bfbebSnyanmisaka m_lists[0][i].ref_picnum = pp->FrameNumList[i] > pp->frame_num ?
493*437bfbebSnyanmisaka (pp->FrameNumList[i] - max_frame_num) :
494*437bfbebSnyanmisaka pp->FrameNumList[i];
495*437bfbebSnyanmisaka }
496*437bfbebSnyanmisaka
497*437bfbebSnyanmisaka if (ref_flag == 3) {
498*437bfbebSnyanmisaka m_lists[0][i].ref_poc = MPP_MIN(pp->FieldOrderCntList[i][0], pp->FieldOrderCntList[i][1]);
499*437bfbebSnyanmisaka } else if (ref_flag & 0x1) {
500*437bfbebSnyanmisaka m_lists[0][i].ref_poc = pp->FieldOrderCntList[i][0];
501*437bfbebSnyanmisaka } else if (ref_flag & 0x2) {
502*437bfbebSnyanmisaka m_lists[0][i].ref_poc = pp->FieldOrderCntList[i][1];
503*437bfbebSnyanmisaka }
504*437bfbebSnyanmisaka num_reorder = i + 1;
505*437bfbebSnyanmisaka }
506*437bfbebSnyanmisaka }
507*437bfbebSnyanmisaka /*
508*437bfbebSnyanmisaka * the value of num_reorder may be greater than num_refs,
509*437bfbebSnyanmisaka * e.g. v: valid x: invalid
510*437bfbebSnyanmisaka * num_refs = 3, num_reorder = 4
511*437bfbebSnyanmisaka * the index 1 will be reorder to the end
512*437bfbebSnyanmisaka * ┌─┬─┬─┬─┬─┬─┬─┐
513*437bfbebSnyanmisaka * │0│1│2│3│.│.│F│
514*437bfbebSnyanmisaka * ├─┼─┼─┼─┼─┼─┼─┤
515*437bfbebSnyanmisaka * │v│x│v│v│x│x│x│
516*437bfbebSnyanmisaka * └─┴─┴─┴─┴─┴─┴─┘
517*437bfbebSnyanmisaka */
518*437bfbebSnyanmisaka memcpy(m_lists[1], m_lists[0], sizeof(m_lists[0]));
519*437bfbebSnyanmisaka memcpy(m_lists[2], m_lists[0], sizeof(m_lists[0]));
520*437bfbebSnyanmisaka qsort(m_lists[0], num_reorder, sizeof(m_lists[0][0]), compare_p);
521*437bfbebSnyanmisaka qsort(m_lists[1], num_reorder, sizeof(m_lists[1][0]), compare_b0);
522*437bfbebSnyanmisaka qsort(m_lists[2], num_reorder, sizeof(m_lists[2][0]), compare_b1);
523*437bfbebSnyanmisaka if (num_refs > 1 && !p_hal->pp->field_pic_flag) {
524*437bfbebSnyanmisaka if (!memcmp(m_lists[1], m_lists[2], sizeof(m_lists[1]))) {
525*437bfbebSnyanmisaka MPP_SWAP(H264dRefsList_t, m_lists[2][0], m_lists[2][1]);
526*437bfbebSnyanmisaka }
527*437bfbebSnyanmisaka }
528*437bfbebSnyanmisaka //!< list0 list1 listP
529*437bfbebSnyanmisaka for (i = 0; i < 16; i++) {
530*437bfbebSnyanmisaka vdpu1_set_refer_pic_list_p(p_regs, i, m_lists[0][i].idx);
531*437bfbebSnyanmisaka vdpu1_set_refer_pic_list_b0(p_regs, i, m_lists[1][i].idx);
532*437bfbebSnyanmisaka vdpu1_set_refer_pic_list_b1(p_regs, i, m_lists[2][i].idx);
533*437bfbebSnyanmisaka }
534*437bfbebSnyanmisaka
535*437bfbebSnyanmisaka return ret = MPP_OK;
536*437bfbebSnyanmisaka }
537*437bfbebSnyanmisaka
vdpu1_set_asic_regs(H264dHalCtx_t * p_hal,H264dVdpu1Regs_t * p_regs)538*437bfbebSnyanmisaka static MPP_RET vdpu1_set_asic_regs(H264dHalCtx_t *p_hal,
539*437bfbebSnyanmisaka H264dVdpu1Regs_t *p_regs)
540*437bfbebSnyanmisaka {
541*437bfbebSnyanmisaka RK_U32 i = 0, j = 0;
542*437bfbebSnyanmisaka RK_U32 outPhyAddr = 0;
543*437bfbebSnyanmisaka MppBuffer frame_buf = NULL;
544*437bfbebSnyanmisaka MPP_RET ret = MPP_ERR_UNKNOW;
545*437bfbebSnyanmisaka DXVA_PicParams_H264_MVC *pp = p_hal->pp;
546*437bfbebSnyanmisaka DXVA_Slice_H264_Long *p_long = &p_hal->slice_long[0];
547*437bfbebSnyanmisaka
548*437bfbebSnyanmisaka /* reference picture physic address */
549*437bfbebSnyanmisaka for (i = 0, j = 0xff; i < MPP_ARRAY_ELEMS(pp->RefFrameList); i++) {
550*437bfbebSnyanmisaka RK_U32 val = 0;
551*437bfbebSnyanmisaka RK_U32 top_closer = 0;
552*437bfbebSnyanmisaka RK_U32 field_flag = 0;
553*437bfbebSnyanmisaka RK_S32 cur_poc = 0;
554*437bfbebSnyanmisaka RK_U32 used_flag = 0;
555*437bfbebSnyanmisaka
556*437bfbebSnyanmisaka if (pp->RefFrameList[i].bPicEntry != 0xff) {
557*437bfbebSnyanmisaka mpp_buf_slot_get_prop(p_hal->frame_slots,
558*437bfbebSnyanmisaka pp->RefFrameList[i].Index7Bits,
559*437bfbebSnyanmisaka SLOT_BUFFER, &frame_buf); //!< reference phy addr
560*437bfbebSnyanmisaka j = i;
561*437bfbebSnyanmisaka } else {
562*437bfbebSnyanmisaka mpp_buf_slot_get_prop(p_hal->frame_slots,
563*437bfbebSnyanmisaka pp->CurrPic.Index7Bits,
564*437bfbebSnyanmisaka SLOT_BUFFER, &frame_buf); //!< current out phy addr
565*437bfbebSnyanmisaka }
566*437bfbebSnyanmisaka
567*437bfbebSnyanmisaka field_flag = ((pp->RefPicFiledFlags >> i) & 0x1) ? 0x2 : 0;
568*437bfbebSnyanmisaka cur_poc = pp->CurrPic.AssociatedFlag
569*437bfbebSnyanmisaka ? pp->CurrFieldOrderCnt[1] : pp->CurrFieldOrderCnt[0];
570*437bfbebSnyanmisaka used_flag = ((pp->UsedForReferenceFlags >> (2 * i)) & 0x3);
571*437bfbebSnyanmisaka if (used_flag & 0x3) {
572*437bfbebSnyanmisaka top_closer = MPP_ABS(pp->FieldOrderCntList[i][0] - cur_poc) <
573*437bfbebSnyanmisaka MPP_ABS(pp->FieldOrderCntList[i][1] - cur_poc) ? 0x1 : 0;
574*437bfbebSnyanmisaka } else if (used_flag & 0x2) {
575*437bfbebSnyanmisaka top_closer = 0;
576*437bfbebSnyanmisaka } else if (used_flag & 0x1) {
577*437bfbebSnyanmisaka top_closer = 1;
578*437bfbebSnyanmisaka }
579*437bfbebSnyanmisaka val = top_closer | field_flag;
580*437bfbebSnyanmisaka if (val)
581*437bfbebSnyanmisaka mpp_dev_set_reg_offset(p_hal->dev, vdpu1_ref_idx[i], val);
582*437bfbebSnyanmisaka vdpu1_set_refer_pic_base_addr(p_regs, i, mpp_buffer_get_fd(frame_buf));
583*437bfbebSnyanmisaka }
584*437bfbebSnyanmisaka
585*437bfbebSnyanmisaka /* inter-view reference picture */
586*437bfbebSnyanmisaka {
587*437bfbebSnyanmisaka H264dVdpuPriv_t *priv = (H264dVdpuPriv_t *)p_hal->priv;
588*437bfbebSnyanmisaka if (pp->curr_layer_id && priv->ilt_dpb && priv->ilt_dpb->valid /*pp->inter_view_flag*/) {
589*437bfbebSnyanmisaka mpp_buf_slot_get_prop(p_hal->frame_slots,
590*437bfbebSnyanmisaka priv->ilt_dpb->slot_index,
591*437bfbebSnyanmisaka SLOT_BUFFER, &frame_buf);
592*437bfbebSnyanmisaka p_regs->SwReg29.sw_refer15_base = mpp_buffer_get_fd(frame_buf); //!< inter-view base, ref15
593*437bfbebSnyanmisaka p_regs->SwReg39.refpic_valid_flag |=
594*437bfbebSnyanmisaka (pp->field_pic_flag ? 0x3 : 0x10000);
595*437bfbebSnyanmisaka }
596*437bfbebSnyanmisaka }
597*437bfbebSnyanmisaka
598*437bfbebSnyanmisaka p_regs->SwReg03.sw_pic_fixed_quant = pp->curr_layer_id; //!< VDPU_MVC_E
599*437bfbebSnyanmisaka p_regs->SwReg03.sw_filtering_dis = 0;
600*437bfbebSnyanmisaka
601*437bfbebSnyanmisaka mpp_buf_slot_get_prop(p_hal->frame_slots,
602*437bfbebSnyanmisaka pp->CurrPic.Index7Bits,
603*437bfbebSnyanmisaka SLOT_BUFFER, &frame_buf); //!< current out phy addr
604*437bfbebSnyanmisaka outPhyAddr = mpp_buffer_get_fd(frame_buf);
605*437bfbebSnyanmisaka if (pp->field_pic_flag && pp->CurrPic.AssociatedFlag) {
606*437bfbebSnyanmisaka mpp_dev_set_reg_offset(p_hal->dev, 13, ((pp->wFrameWidthInMbsMinus1 + 1) * 16));
607*437bfbebSnyanmisaka }
608*437bfbebSnyanmisaka p_regs->SwReg13.dec_out_st_adr = outPhyAddr; //!< outPhyAddr, pp->CurrPic.Index7Bits
609*437bfbebSnyanmisaka
610*437bfbebSnyanmisaka p_regs->SwReg05.sw_ch_qp_offset = pp->chroma_qp_index_offset;
611*437bfbebSnyanmisaka p_regs->SwReg05.sw_ch_qp_offset2 = pp->second_chroma_qp_index_offset;
612*437bfbebSnyanmisaka
613*437bfbebSnyanmisaka /* set default value for register[41] to avoid illegal translation fd */
614*437bfbebSnyanmisaka {
615*437bfbebSnyanmisaka RK_U32 dirMvOffset = 0;
616*437bfbebSnyanmisaka RK_U32 picSizeInMbs = 0;
617*437bfbebSnyanmisaka
618*437bfbebSnyanmisaka picSizeInMbs = p_hal->pp->wFrameWidthInMbsMinus1 + 1;
619*437bfbebSnyanmisaka picSizeInMbs = picSizeInMbs * (2 - pp->frame_mbs_only_flag)
620*437bfbebSnyanmisaka * (pp->wFrameHeightInMbsMinus1 + 1);
621*437bfbebSnyanmisaka dirMvOffset = picSizeInMbs
622*437bfbebSnyanmisaka * ((p_hal->pp->chroma_format_idc == 0) ? 256 : 384);
623*437bfbebSnyanmisaka dirMvOffset += (pp->field_pic_flag && pp->CurrPic.AssociatedFlag)
624*437bfbebSnyanmisaka ? (picSizeInMbs * 32) : 0;
625*437bfbebSnyanmisaka if (dirMvOffset) {
626*437bfbebSnyanmisaka RK_U32 offset = mpp_get_ioctl_version() ? dirMvOffset : dirMvOffset >> 4;
627*437bfbebSnyanmisaka mpp_dev_set_reg_offset(p_hal->dev, 41, offset);
628*437bfbebSnyanmisaka }
629*437bfbebSnyanmisaka p_regs->SwReg41.dmmv_st_adr = mpp_buffer_get_fd(frame_buf);
630*437bfbebSnyanmisaka }
631*437bfbebSnyanmisaka
632*437bfbebSnyanmisaka p_regs->SwReg03.sw_write_mvs_e = (p_long->nal_ref_idc != 0) ? 1 : 0; /* defalut set 1 */
633*437bfbebSnyanmisaka p_regs->SwReg07.sw_dir_8x8_infer_e = pp->direct_8x8_inference_flag;
634*437bfbebSnyanmisaka p_regs->SwReg07.sw_weight_pred_e = pp->weighted_pred_flag;
635*437bfbebSnyanmisaka p_regs->SwReg07.sw_weight_bipr_idc = pp->weighted_bipred_idc;
636*437bfbebSnyanmisaka p_regs->SwReg09.sw_refidx1_active = (pp->num_ref_idx_l1_active_minus1 + 1);
637*437bfbebSnyanmisaka p_regs->SwReg05.sw_fieldpic_flag_e = (!pp->frame_mbs_only_flag) ? 1 : 0;
638*437bfbebSnyanmisaka
639*437bfbebSnyanmisaka p_regs->SwReg03.sw_pic_interlace_e =
640*437bfbebSnyanmisaka (!pp->frame_mbs_only_flag
641*437bfbebSnyanmisaka && (pp->MbaffFrameFlag || pp->field_pic_flag)) ? 1 : 0;
642*437bfbebSnyanmisaka p_regs->SwReg03.sw_pic_fieldmode_e = pp->field_pic_flag;
643*437bfbebSnyanmisaka p_regs->SwReg03.sw_pic_topfield_e = (!pp->CurrPic.AssociatedFlag) ? 1 : 0; /* bottomFieldFlag */
644*437bfbebSnyanmisaka p_regs->SwReg03.sw_seq_mbaff_e = pp->MbaffFrameFlag;
645*437bfbebSnyanmisaka p_regs->SwReg08.sw_8x8trans_flag_e = pp->transform_8x8_mode_flag;
646*437bfbebSnyanmisaka p_regs->SwReg07.sw_blackwhite_e = (p_long->profileIdc >= 100
647*437bfbebSnyanmisaka && pp->chroma_format_idc == 0) ? 1 : 0;
648*437bfbebSnyanmisaka p_regs->SwReg05.sw_type1_quant_e = pp->scaleing_list_enable_flag;
649*437bfbebSnyanmisaka
650*437bfbebSnyanmisaka {
651*437bfbebSnyanmisaka H264dVdpuRegCtx_t *reg_ctx = (H264dVdpuRegCtx_t *)p_hal->reg_ctx;
652*437bfbebSnyanmisaka if (p_hal->pp->scaleing_list_enable_flag) {
653*437bfbebSnyanmisaka RK_U32 temp = 0;
654*437bfbebSnyanmisaka RK_U32 *ptr = (RK_U32 *)reg_ctx->sclst_ptr;
655*437bfbebSnyanmisaka
656*437bfbebSnyanmisaka for (i = 0; i < 6; i++) {
657*437bfbebSnyanmisaka for (j = 0; j < 4; j++) {
658*437bfbebSnyanmisaka temp = (p_hal->qm->bScalingLists4x4[i][4 * j + 0] << 24) |
659*437bfbebSnyanmisaka (p_hal->qm->bScalingLists4x4[i][4 * j + 1] << 16) |
660*437bfbebSnyanmisaka (p_hal->qm->bScalingLists4x4[i][4 * j + 2] << 8) |
661*437bfbebSnyanmisaka (p_hal->qm->bScalingLists4x4[i][4 * j + 3]);
662*437bfbebSnyanmisaka *ptr++ = temp;
663*437bfbebSnyanmisaka }
664*437bfbebSnyanmisaka }
665*437bfbebSnyanmisaka
666*437bfbebSnyanmisaka for (i = 0; i < 2; i++) {
667*437bfbebSnyanmisaka for (j = 0; j < 16; j++) {
668*437bfbebSnyanmisaka temp = (p_hal->qm->bScalingLists8x8[i][4 * j + 0] << 24) |
669*437bfbebSnyanmisaka (p_hal->qm->bScalingLists8x8[i][4 * j + 1] << 16) |
670*437bfbebSnyanmisaka (p_hal->qm->bScalingLists8x8[i][4 * j + 2] << 8) |
671*437bfbebSnyanmisaka (p_hal->qm->bScalingLists8x8[i][4 * j + 3]);
672*437bfbebSnyanmisaka *ptr++ = temp;
673*437bfbebSnyanmisaka }
674*437bfbebSnyanmisaka }
675*437bfbebSnyanmisaka }
676*437bfbebSnyanmisaka p_regs->SwReg40.qtable_st_adr = mpp_buffer_get_fd(reg_ctx->buf);
677*437bfbebSnyanmisaka }
678*437bfbebSnyanmisaka
679*437bfbebSnyanmisaka p_regs->SwReg03.sw_dec_out_dis = 0; /* set defalut 0 */
680*437bfbebSnyanmisaka p_regs->SwReg06.sw_ch_8pix_ileav_e = 0;
681*437bfbebSnyanmisaka p_regs->SwReg01.sw_dec_en = 1;
682*437bfbebSnyanmisaka
683*437bfbebSnyanmisaka return ret = MPP_OK;
684*437bfbebSnyanmisaka }
685*437bfbebSnyanmisaka
vdpu1_set_device_regs(H264dHalCtx_t * p_hal,H264dVdpu1Regs_t * p_reg)686*437bfbebSnyanmisaka static MPP_RET vdpu1_set_device_regs(H264dHalCtx_t *p_hal,
687*437bfbebSnyanmisaka H264dVdpu1Regs_t *p_reg)
688*437bfbebSnyanmisaka {
689*437bfbebSnyanmisaka MPP_RET ret = MPP_ERR_UNKNOW;
690*437bfbebSnyanmisaka
691*437bfbebSnyanmisaka p_reg->SwReg03.sw_dec_mode = 0; /* set H264 mode */
692*437bfbebSnyanmisaka p_reg->SwReg02.sw_dec_out_endian = 1; /* little endian */
693*437bfbebSnyanmisaka p_reg->SwReg02.sw_dec_in_endian = 0; /* big endian */
694*437bfbebSnyanmisaka p_reg->SwReg02.sw_dec_strendian_e = 1; //!< little endian
695*437bfbebSnyanmisaka p_reg->SwReg02.sw_tiled_mode_msb = 0; /* 0: raster scan 1: tiled */
696*437bfbebSnyanmisaka
697*437bfbebSnyanmisaka /* bus_burst_length = 16, bus burst */
698*437bfbebSnyanmisaka p_reg->SwReg02.sw_dec_max_burst = 16; /* (0, 4, 8, 16) choice one */
699*437bfbebSnyanmisaka p_reg->SwReg02.sw_dec_scmd_dis = 0; /* disable */
700*437bfbebSnyanmisaka p_reg->SwReg02.sw_dec_adv_pre_dis = 0; /* disable */
701*437bfbebSnyanmisaka p_reg->SwReg55.sw_apf_threshold = 8;
702*437bfbebSnyanmisaka p_reg->SwReg02.sw_dec_latency = 0; /* compensation for bus latency; values up to 63 */
703*437bfbebSnyanmisaka p_reg->SwReg02.sw_dec_data_disc_e = 0;
704*437bfbebSnyanmisaka p_reg->SwReg02.sw_dec_out_endian = 1; /* little endian */
705*437bfbebSnyanmisaka p_reg->SwReg02.sw_dec_inswap32_e = 1; /* little endian */
706*437bfbebSnyanmisaka p_reg->SwReg02.sw_dec_outswap32_e = 1;
707*437bfbebSnyanmisaka p_reg->SwReg02.sw_dec_strswap32_e = 1;
708*437bfbebSnyanmisaka p_reg->SwReg02.sw_dec_strendian_e = 1; /* little endian */
709*437bfbebSnyanmisaka p_reg->SwReg02.sw_dec_timeout_e = 1;
710*437bfbebSnyanmisaka
711*437bfbebSnyanmisaka /* clock_gating 0:clock always on, 1: clock gating module control the key(turn off when decoder free) */
712*437bfbebSnyanmisaka p_reg->SwReg02.sw_dec_clk_gate_e = 1;
713*437bfbebSnyanmisaka p_reg->SwReg01.sw_dec_irq_dis_cfg = 0;
714*437bfbebSnyanmisaka
715*437bfbebSnyanmisaka //!< set AXI RW IDs
716*437bfbebSnyanmisaka p_reg->SwReg02.sw_dec_axi_rd_id = (0xFF & 0xFFU); /* 0-255 */
717*437bfbebSnyanmisaka p_reg->SwReg03.sw_dec_axi_wr_id = (0x00 & 0xFFU); /* 0-255 */
718*437bfbebSnyanmisaka
719*437bfbebSnyanmisaka ///!< Set prediction filter taps
720*437bfbebSnyanmisaka {
721*437bfbebSnyanmisaka RK_U32 val = 0;
722*437bfbebSnyanmisaka p_reg->SwReg49.sw_pred_bc_tap_0_0 = 1;
723*437bfbebSnyanmisaka
724*437bfbebSnyanmisaka val = (RK_U32)(-5);
725*437bfbebSnyanmisaka p_reg->SwReg49.sw_pred_bc_tap_0_1 = val;
726*437bfbebSnyanmisaka p_reg->SwReg49.sw_pred_bc_tap_0_2 = 20;
727*437bfbebSnyanmisaka }
728*437bfbebSnyanmisaka
729*437bfbebSnyanmisaka (void)p_hal;
730*437bfbebSnyanmisaka
731*437bfbebSnyanmisaka return ret = MPP_OK;
732*437bfbebSnyanmisaka }
733*437bfbebSnyanmisaka
734*437bfbebSnyanmisaka /*!
735*437bfbebSnyanmisaka ***********************************************************************
736*437bfbebSnyanmisaka * \brief
737*437bfbebSnyanmisaka * init VDPU granite decoder
738*437bfbebSnyanmisaka ***********************************************************************
739*437bfbebSnyanmisaka */
740*437bfbebSnyanmisaka //extern "C"
vdpu1_h264d_init(void * hal,MppHalCfg * cfg)741*437bfbebSnyanmisaka MPP_RET vdpu1_h264d_init(void *hal, MppHalCfg *cfg)
742*437bfbebSnyanmisaka {
743*437bfbebSnyanmisaka MPP_RET ret = MPP_ERR_UNKNOW;
744*437bfbebSnyanmisaka H264dHalCtx_t *p_hal = (H264dHalCtx_t *)hal;
745*437bfbebSnyanmisaka INP_CHECK(ret, NULL == hal);
746*437bfbebSnyanmisaka (void) cfg;
747*437bfbebSnyanmisaka
748*437bfbebSnyanmisaka //!< malloc init registers
749*437bfbebSnyanmisaka MEM_CHECK(ret, p_hal->priv =
750*437bfbebSnyanmisaka mpp_calloc_size(void, sizeof(H264dVdpuPriv_t)));
751*437bfbebSnyanmisaka
752*437bfbebSnyanmisaka MEM_CHECK(ret, p_hal->reg_ctx = mpp_calloc_size(void, sizeof(H264dVdpuRegCtx_t)));
753*437bfbebSnyanmisaka H264dVdpuRegCtx_t *reg_ctx = (H264dVdpuRegCtx_t *)p_hal->reg_ctx;
754*437bfbebSnyanmisaka //!< malloc buffers
755*437bfbebSnyanmisaka {
756*437bfbebSnyanmisaka RK_U32 i = 0;
757*437bfbebSnyanmisaka RK_U32 loop = p_hal->fast_mode ? MPP_ARRAY_ELEMS(reg_ctx->reg_buf) : 1;
758*437bfbebSnyanmisaka
759*437bfbebSnyanmisaka RK_U32 buf_size = VDPU_CABAC_TAB_SIZE + VDPU_POC_BUF_SIZE + VDPU_SCALING_LIST_SIZE;
760*437bfbebSnyanmisaka for (i = 0; i < loop; i++) {
761*437bfbebSnyanmisaka FUN_CHECK(ret = mpp_buffer_get(p_hal->buf_group, ®_ctx->reg_buf[i].buf, buf_size));
762*437bfbebSnyanmisaka reg_ctx->reg_buf[i].cabac_ptr = mpp_buffer_get_ptr(reg_ctx->reg_buf[i].buf);
763*437bfbebSnyanmisaka reg_ctx->reg_buf[i].poc_ptr = reg_ctx->reg_buf[i].cabac_ptr + VDPU_CABAC_TAB_SIZE;
764*437bfbebSnyanmisaka reg_ctx->reg_buf[i].sclst_ptr = reg_ctx->reg_buf[i].poc_ptr + VDPU_POC_BUF_SIZE;
765*437bfbebSnyanmisaka reg_ctx->reg_buf[i].regs = mpp_calloc_size(void, sizeof(H264dVdpu1Regs_t));
766*437bfbebSnyanmisaka //!< copy cabac table bytes
767*437bfbebSnyanmisaka memcpy(reg_ctx->reg_buf[i].cabac_ptr, (void *)vdpu_cabac_table, sizeof(vdpu_cabac_table));
768*437bfbebSnyanmisaka }
769*437bfbebSnyanmisaka }
770*437bfbebSnyanmisaka if (!p_hal->fast_mode) {
771*437bfbebSnyanmisaka reg_ctx->buf = reg_ctx->reg_buf[0].buf;
772*437bfbebSnyanmisaka reg_ctx->cabac_ptr = reg_ctx->reg_buf[0].cabac_ptr;
773*437bfbebSnyanmisaka reg_ctx->poc_ptr = reg_ctx->reg_buf[0].poc_ptr;
774*437bfbebSnyanmisaka reg_ctx->sclst_ptr = reg_ctx->reg_buf[0].sclst_ptr;
775*437bfbebSnyanmisaka reg_ctx->regs = reg_ctx->reg_buf[0].regs;
776*437bfbebSnyanmisaka }
777*437bfbebSnyanmisaka
778*437bfbebSnyanmisaka mpp_slots_set_prop(p_hal->frame_slots, SLOTS_HOR_ALIGN, vdpu_hor_align);
779*437bfbebSnyanmisaka mpp_slots_set_prop(p_hal->frame_slots, SLOTS_VER_ALIGN, vdpu_ver_align);
780*437bfbebSnyanmisaka
781*437bfbebSnyanmisaka __RETURN:
782*437bfbebSnyanmisaka return MPP_OK;
783*437bfbebSnyanmisaka __FAILED:
784*437bfbebSnyanmisaka vdpu1_h264d_deinit(hal);
785*437bfbebSnyanmisaka
786*437bfbebSnyanmisaka return ret;
787*437bfbebSnyanmisaka }
788*437bfbebSnyanmisaka
789*437bfbebSnyanmisaka /*!
790*437bfbebSnyanmisaka ***********************************************************************
791*437bfbebSnyanmisaka * \brief
792*437bfbebSnyanmisaka * deinit
793*437bfbebSnyanmisaka ***********************************************************************
794*437bfbebSnyanmisaka */
795*437bfbebSnyanmisaka //extern "C"
vdpu1_h264d_deinit(void * hal)796*437bfbebSnyanmisaka MPP_RET vdpu1_h264d_deinit(void *hal)
797*437bfbebSnyanmisaka {
798*437bfbebSnyanmisaka H264dHalCtx_t *p_hal = (H264dHalCtx_t *)hal;
799*437bfbebSnyanmisaka H264dVdpuRegCtx_t *reg_ctx = (H264dVdpuRegCtx_t *)p_hal->reg_ctx;
800*437bfbebSnyanmisaka
801*437bfbebSnyanmisaka RK_U32 i = 0;
802*437bfbebSnyanmisaka RK_U32 loop = p_hal->fast_mode ? MPP_ARRAY_ELEMS(reg_ctx->reg_buf) : 1;
803*437bfbebSnyanmisaka for (i = 0; i < loop; i++) {
804*437bfbebSnyanmisaka MPP_FREE(reg_ctx->reg_buf[i].regs);
805*437bfbebSnyanmisaka mpp_buffer_put(reg_ctx->reg_buf[i].buf);
806*437bfbebSnyanmisaka }
807*437bfbebSnyanmisaka MPP_FREE(p_hal->reg_ctx);
808*437bfbebSnyanmisaka MPP_FREE(p_hal->priv);
809*437bfbebSnyanmisaka
810*437bfbebSnyanmisaka return MPP_OK;
811*437bfbebSnyanmisaka }
812*437bfbebSnyanmisaka
813*437bfbebSnyanmisaka /*!
814*437bfbebSnyanmisaka ***********************************************************************
815*437bfbebSnyanmisaka * \brief
816*437bfbebSnyanmisaka * generate register
817*437bfbebSnyanmisaka ***********************************************************************
818*437bfbebSnyanmisaka */
819*437bfbebSnyanmisaka //extern "C"
vdpu1_h264d_gen_regs(void * hal,HalTaskInfo * task)820*437bfbebSnyanmisaka MPP_RET vdpu1_h264d_gen_regs(void *hal, HalTaskInfo *task)
821*437bfbebSnyanmisaka {
822*437bfbebSnyanmisaka MPP_RET ret = MPP_ERR_UNKNOW;
823*437bfbebSnyanmisaka
824*437bfbebSnyanmisaka H264dVdpuPriv_t *priv = NULL;
825*437bfbebSnyanmisaka H264dHalCtx_t *p_hal = (H264dHalCtx_t *)hal;
826*437bfbebSnyanmisaka INP_CHECK(ret, NULL == p_hal);
827*437bfbebSnyanmisaka p_hal->in_task = &task->dec;
828*437bfbebSnyanmisaka if (task->dec.flags.parse_err ||
829*437bfbebSnyanmisaka (task->dec.flags.ref_err && !p_hal->cfg->base.disable_error)) {
830*437bfbebSnyanmisaka goto __RETURN;
831*437bfbebSnyanmisaka }
832*437bfbebSnyanmisaka priv = p_hal->priv;
833*437bfbebSnyanmisaka priv->layed_id = p_hal->pp->curr_layer_id;
834*437bfbebSnyanmisaka
835*437bfbebSnyanmisaka H264dVdpuRegCtx_t *reg_ctx = (H264dVdpuRegCtx_t *)p_hal->reg_ctx;
836*437bfbebSnyanmisaka if (p_hal->fast_mode) {
837*437bfbebSnyanmisaka RK_U32 i = 0;
838*437bfbebSnyanmisaka for (i = 0; i < MPP_ARRAY_ELEMS(reg_ctx->reg_buf); i++) {
839*437bfbebSnyanmisaka if (!reg_ctx->reg_buf[i].valid) {
840*437bfbebSnyanmisaka task->dec.reg_index = i;
841*437bfbebSnyanmisaka reg_ctx->buf = reg_ctx->reg_buf[i].buf;
842*437bfbebSnyanmisaka reg_ctx->cabac_ptr = reg_ctx->reg_buf[i].cabac_ptr;
843*437bfbebSnyanmisaka reg_ctx->poc_ptr = reg_ctx->reg_buf[i].poc_ptr;
844*437bfbebSnyanmisaka reg_ctx->sclst_ptr = reg_ctx->reg_buf[i].sclst_ptr;
845*437bfbebSnyanmisaka reg_ctx->regs = reg_ctx->reg_buf[i].regs;
846*437bfbebSnyanmisaka reg_ctx->reg_buf[i].valid = 1;
847*437bfbebSnyanmisaka break;
848*437bfbebSnyanmisaka }
849*437bfbebSnyanmisaka }
850*437bfbebSnyanmisaka }
851*437bfbebSnyanmisaka
852*437bfbebSnyanmisaka FUN_CHECK(ret = adjust_input(priv, &p_hal->slice_long[0], p_hal->pp));
853*437bfbebSnyanmisaka FUN_CHECK(ret = vdpu1_set_device_regs(p_hal, (H264dVdpu1Regs_t *)reg_ctx->regs));
854*437bfbebSnyanmisaka FUN_CHECK(ret = vdpu1_set_pic_regs(p_hal, (H264dVdpu1Regs_t *)reg_ctx->regs));
855*437bfbebSnyanmisaka FUN_CHECK(ret = vdpu1_set_vlc_regs(p_hal, (H264dVdpu1Regs_t *)reg_ctx->regs));
856*437bfbebSnyanmisaka FUN_CHECK(ret = vdpu1_set_ref_regs(p_hal, (H264dVdpu1Regs_t *)reg_ctx->regs));
857*437bfbebSnyanmisaka FUN_CHECK(ret = vdpu1_set_asic_regs(p_hal, (H264dVdpu1Regs_t *)reg_ctx->regs));
858*437bfbebSnyanmisaka mpp_buffer_sync_end(reg_ctx->buf);
859*437bfbebSnyanmisaka
860*437bfbebSnyanmisaka __RETURN:
861*437bfbebSnyanmisaka return ret = MPP_OK;
862*437bfbebSnyanmisaka __FAILED:
863*437bfbebSnyanmisaka return ret;
864*437bfbebSnyanmisaka }
865*437bfbebSnyanmisaka
866*437bfbebSnyanmisaka /*!
867*437bfbebSnyanmisaka ***********************************************************************
868*437bfbebSnyanmisaka * \brief h
869*437bfbebSnyanmisaka * start hard
870*437bfbebSnyanmisaka ***********************************************************************
871*437bfbebSnyanmisaka */
872*437bfbebSnyanmisaka //extern "C"
vdpu1_h264d_start(void * hal,HalTaskInfo * task)873*437bfbebSnyanmisaka MPP_RET vdpu1_h264d_start(void *hal, HalTaskInfo *task)
874*437bfbebSnyanmisaka {
875*437bfbebSnyanmisaka MPP_RET ret = MPP_ERR_UNKNOW;
876*437bfbebSnyanmisaka H264dHalCtx_t *p_hal = (H264dHalCtx_t *)hal;
877*437bfbebSnyanmisaka H264dVdpuRegCtx_t *reg_ctx = (H264dVdpuRegCtx_t *)p_hal->reg_ctx;
878*437bfbebSnyanmisaka H264dVdpu1Regs_t *p_regs = (H264dVdpu1Regs_t *)(p_hal->fast_mode ?
879*437bfbebSnyanmisaka reg_ctx->reg_buf[task->dec.reg_index].regs :
880*437bfbebSnyanmisaka reg_ctx->regs);
881*437bfbebSnyanmisaka
882*437bfbebSnyanmisaka if (task->dec.flags.parse_err ||
883*437bfbebSnyanmisaka (task->dec.flags.ref_err && !p_hal->cfg->base.disable_error)) {
884*437bfbebSnyanmisaka goto __RETURN;
885*437bfbebSnyanmisaka }
886*437bfbebSnyanmisaka
887*437bfbebSnyanmisaka p_regs->SwReg57.sw_cache_en = 1;
888*437bfbebSnyanmisaka p_regs->SwReg57.sw_pref_sigchan = 1;
889*437bfbebSnyanmisaka p_regs->SwReg57.sw_intra_dbl3t = 1;
890*437bfbebSnyanmisaka p_regs->SwReg57.sw_inter_dblspeed = 1;
891*437bfbebSnyanmisaka p_regs->SwReg57.sw_intra_dblspeed = 1;
892*437bfbebSnyanmisaka p_regs->SwReg57.sw_paral_bus = 1;
893*437bfbebSnyanmisaka
894*437bfbebSnyanmisaka do {
895*437bfbebSnyanmisaka MppDevRegWrCfg wr_cfg;
896*437bfbebSnyanmisaka MppDevRegRdCfg rd_cfg;
897*437bfbebSnyanmisaka RK_U32 reg_size = DEC_VDPU1_REGISTERS * sizeof(RK_U32);
898*437bfbebSnyanmisaka
899*437bfbebSnyanmisaka wr_cfg.reg = reg_ctx->regs;
900*437bfbebSnyanmisaka wr_cfg.size = reg_size;
901*437bfbebSnyanmisaka wr_cfg.offset = 0;
902*437bfbebSnyanmisaka
903*437bfbebSnyanmisaka ret = mpp_dev_ioctl(p_hal->dev, MPP_DEV_REG_WR, &wr_cfg);
904*437bfbebSnyanmisaka if (ret) {
905*437bfbebSnyanmisaka mpp_err_f("set register write failed %d\n", ret);
906*437bfbebSnyanmisaka break;
907*437bfbebSnyanmisaka }
908*437bfbebSnyanmisaka
909*437bfbebSnyanmisaka rd_cfg.reg = reg_ctx->regs;
910*437bfbebSnyanmisaka rd_cfg.size = reg_size;
911*437bfbebSnyanmisaka rd_cfg.offset = 0;
912*437bfbebSnyanmisaka
913*437bfbebSnyanmisaka ret = mpp_dev_ioctl(p_hal->dev, MPP_DEV_REG_RD, &rd_cfg);
914*437bfbebSnyanmisaka if (ret) {
915*437bfbebSnyanmisaka mpp_err_f("set register read failed %d\n", ret);
916*437bfbebSnyanmisaka break;
917*437bfbebSnyanmisaka }
918*437bfbebSnyanmisaka
919*437bfbebSnyanmisaka ret = mpp_dev_ioctl(p_hal->dev, MPP_DEV_CMD_SEND, NULL);
920*437bfbebSnyanmisaka if (ret) {
921*437bfbebSnyanmisaka mpp_err_f("send cmd failed %d\n", ret);
922*437bfbebSnyanmisaka break;
923*437bfbebSnyanmisaka }
924*437bfbebSnyanmisaka } while (0);
925*437bfbebSnyanmisaka
926*437bfbebSnyanmisaka __RETURN:
927*437bfbebSnyanmisaka (void)task;
928*437bfbebSnyanmisaka return ret = MPP_OK;
929*437bfbebSnyanmisaka }
930*437bfbebSnyanmisaka
931*437bfbebSnyanmisaka /*!
932*437bfbebSnyanmisaka ***********************************************************************
933*437bfbebSnyanmisaka * \brief
934*437bfbebSnyanmisaka * wait hard
935*437bfbebSnyanmisaka ***********************************************************************
936*437bfbebSnyanmisaka */
937*437bfbebSnyanmisaka //extern "C"
vdpu1_h264d_wait(void * hal,HalTaskInfo * task)938*437bfbebSnyanmisaka MPP_RET vdpu1_h264d_wait(void *hal, HalTaskInfo *task)
939*437bfbebSnyanmisaka {
940*437bfbebSnyanmisaka MPP_RET ret = MPP_ERR_UNKNOW;
941*437bfbebSnyanmisaka H264dHalCtx_t *p_hal = (H264dHalCtx_t *)hal;
942*437bfbebSnyanmisaka H264dVdpuRegCtx_t *reg_ctx = (H264dVdpuRegCtx_t *)p_hal->reg_ctx;
943*437bfbebSnyanmisaka H264dVdpu1Regs_t *p_regs = (H264dVdpu1Regs_t *)(p_hal->fast_mode ?
944*437bfbebSnyanmisaka reg_ctx->reg_buf[task->dec.reg_index].regs :
945*437bfbebSnyanmisaka reg_ctx->regs);
946*437bfbebSnyanmisaka
947*437bfbebSnyanmisaka if (task->dec.flags.parse_err ||
948*437bfbebSnyanmisaka (task->dec.flags.ref_err && !p_hal->cfg->base.disable_error)) {
949*437bfbebSnyanmisaka goto __SKIP_HARD;
950*437bfbebSnyanmisaka }
951*437bfbebSnyanmisaka
952*437bfbebSnyanmisaka ret = mpp_dev_ioctl(p_hal->dev, MPP_DEV_CMD_POLL, NULL);
953*437bfbebSnyanmisaka if (ret)
954*437bfbebSnyanmisaka mpp_err_f("poll cmd failed %d\n", ret);
955*437bfbebSnyanmisaka
956*437bfbebSnyanmisaka __SKIP_HARD:
957*437bfbebSnyanmisaka if (p_hal->dec_cb) {
958*437bfbebSnyanmisaka DecCbHalDone param;
959*437bfbebSnyanmisaka
960*437bfbebSnyanmisaka param.task = (void *)&task->dec;
961*437bfbebSnyanmisaka param.regs = (RK_U32 *)reg_ctx->regs;
962*437bfbebSnyanmisaka param.hard_err = !p_regs->SwReg01.sw_dec_rdy_int;
963*437bfbebSnyanmisaka
964*437bfbebSnyanmisaka mpp_callback(p_hal->dec_cb, ¶m);
965*437bfbebSnyanmisaka }
966*437bfbebSnyanmisaka memset(&p_regs->SwReg01, 0, sizeof(RK_U32));
967*437bfbebSnyanmisaka if (p_hal->fast_mode) {
968*437bfbebSnyanmisaka reg_ctx->reg_buf[task->dec.reg_index].valid = 0;
969*437bfbebSnyanmisaka }
970*437bfbebSnyanmisaka (void)task;
971*437bfbebSnyanmisaka
972*437bfbebSnyanmisaka return ret = MPP_OK;
973*437bfbebSnyanmisaka }
974*437bfbebSnyanmisaka
975*437bfbebSnyanmisaka /*!
976*437bfbebSnyanmisaka ***********************************************************************
977*437bfbebSnyanmisaka * \brief
978*437bfbebSnyanmisaka * reset
979*437bfbebSnyanmisaka ***********************************************************************
980*437bfbebSnyanmisaka */
981*437bfbebSnyanmisaka //extern "C"
vdpu1_h264d_reset(void * hal)982*437bfbebSnyanmisaka MPP_RET vdpu1_h264d_reset(void *hal)
983*437bfbebSnyanmisaka {
984*437bfbebSnyanmisaka MPP_RET ret = MPP_ERR_UNKNOW;
985*437bfbebSnyanmisaka H264dHalCtx_t *p_hal = (H264dHalCtx_t *)hal;
986*437bfbebSnyanmisaka
987*437bfbebSnyanmisaka INP_CHECK(ret, NULL == p_hal);
988*437bfbebSnyanmisaka memset(p_hal->priv, 0, sizeof(H264dVdpuPriv_t));
989*437bfbebSnyanmisaka
990*437bfbebSnyanmisaka __RETURN:
991*437bfbebSnyanmisaka return ret = MPP_OK;
992*437bfbebSnyanmisaka }
993*437bfbebSnyanmisaka
994*437bfbebSnyanmisaka /*!
995*437bfbebSnyanmisaka ***********************************************************************
996*437bfbebSnyanmisaka * \brief
997*437bfbebSnyanmisaka * flush
998*437bfbebSnyanmisaka ***********************************************************************
999*437bfbebSnyanmisaka */
1000*437bfbebSnyanmisaka //extern "C"
vdpu1_h264d_flush(void * hal)1001*437bfbebSnyanmisaka MPP_RET vdpu1_h264d_flush(void *hal)
1002*437bfbebSnyanmisaka {
1003*437bfbebSnyanmisaka MPP_RET ret = MPP_ERR_UNKNOW;
1004*437bfbebSnyanmisaka H264dHalCtx_t *p_hal = (H264dHalCtx_t *)hal;
1005*437bfbebSnyanmisaka
1006*437bfbebSnyanmisaka INP_CHECK(ret, NULL == p_hal);
1007*437bfbebSnyanmisaka
1008*437bfbebSnyanmisaka
1009*437bfbebSnyanmisaka
1010*437bfbebSnyanmisaka __RETURN:
1011*437bfbebSnyanmisaka return ret = MPP_OK;
1012*437bfbebSnyanmisaka }
1013*437bfbebSnyanmisaka
1014*437bfbebSnyanmisaka /*!
1015*437bfbebSnyanmisaka ***********************************************************************
1016*437bfbebSnyanmisaka * \brief
1017*437bfbebSnyanmisaka * control
1018*437bfbebSnyanmisaka ***********************************************************************
1019*437bfbebSnyanmisaka */
1020*437bfbebSnyanmisaka //extern "C"
vdpu1_h264d_control(void * hal,MpiCmd cmd_type,void * param)1021*437bfbebSnyanmisaka MPP_RET vdpu1_h264d_control(void *hal, MpiCmd cmd_type, void *param)
1022*437bfbebSnyanmisaka {
1023*437bfbebSnyanmisaka MPP_RET ret = MPP_ERR_UNKNOW;
1024*437bfbebSnyanmisaka H264dHalCtx_t *p_hal = (H264dHalCtx_t *)hal;
1025*437bfbebSnyanmisaka
1026*437bfbebSnyanmisaka INP_CHECK(ret, NULL == p_hal);
1027*437bfbebSnyanmisaka
1028*437bfbebSnyanmisaka (void)hal;
1029*437bfbebSnyanmisaka (void)cmd_type;
1030*437bfbebSnyanmisaka (void)param;
1031*437bfbebSnyanmisaka __RETURN:
1032*437bfbebSnyanmisaka return ret = MPP_OK;
1033*437bfbebSnyanmisaka }
1034*437bfbebSnyanmisaka
1035*437bfbebSnyanmisaka const MppHalApi hal_h264d_vdpu1 = {
1036*437bfbebSnyanmisaka .name = "h264d_vdpu1",
1037*437bfbebSnyanmisaka .type = MPP_CTX_DEC,
1038*437bfbebSnyanmisaka .coding = MPP_VIDEO_CodingAVC,
1039*437bfbebSnyanmisaka .ctx_size = sizeof(H264dVdpuRegCtx_t),
1040*437bfbebSnyanmisaka .flag = 0,
1041*437bfbebSnyanmisaka .init = vdpu1_h264d_init,
1042*437bfbebSnyanmisaka .deinit = vdpu1_h264d_deinit,
1043*437bfbebSnyanmisaka .reg_gen = vdpu1_h264d_gen_regs,
1044*437bfbebSnyanmisaka .start = vdpu1_h264d_start,
1045*437bfbebSnyanmisaka .wait = vdpu1_h264d_wait,
1046*437bfbebSnyanmisaka .reset = vdpu1_h264d_reset,
1047*437bfbebSnyanmisaka .flush = vdpu1_h264d_flush,
1048*437bfbebSnyanmisaka .control = vdpu1_h264d_control,
1049*437bfbebSnyanmisaka };
1050