1a47a12beSStefan Roese /* 2a47a12beSStefan Roese * (C) Copyright 2002 3a47a12beSStefan Roese * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4a47a12beSStefan Roese * 5a47a12beSStefan Roese * See file CREDITS for list of people who contributed to this 6a47a12beSStefan Roese * project. 7a47a12beSStefan Roese * 8a47a12beSStefan Roese * This program is free software; you can redistribute it and/or 9a47a12beSStefan Roese * modify it under the terms of the GNU General Public License as 10a47a12beSStefan Roese * published by the Free Software Foundation; either version 2 of 11a47a12beSStefan Roese * the License, or (at your option) any later version. 12a47a12beSStefan Roese * 13a47a12beSStefan Roese * This program is distributed in the hope that it will be useful, 14a47a12beSStefan Roese * but WITHOUT ANY WARRANTY; without even the implied warranty of 15a47a12beSStefan Roese * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16a47a12beSStefan Roese * GNU General Public License for more details. 17a47a12beSStefan Roese * 18a47a12beSStefan Roese * You should have received a copy of the GNU General Public License 19a47a12beSStefan Roese * along with this program; if not, write to the Free Software 20a47a12beSStefan Roese * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21a47a12beSStefan Roese * MA 02111-1307 USA 22a47a12beSStefan Roese */ 23a47a12beSStefan Roese 24a47a12beSStefan Roese #include <common.h> 25a47a12beSStefan Roese 26a47a12beSStefan Roese /* 27a47a12beSStefan Roese * CPU test 28a47a12beSStefan Roese * Binary instructions instr rD,rA 29a47a12beSStefan Roese * 30a47a12beSStefan Roese * Logic instructions: neg 31a47a12beSStefan Roese * Arithmetic instructions: addme, addze, subfme, subfze 32a47a12beSStefan Roese 33a47a12beSStefan Roese * The test contains a pre-built table of instructions, operands and 34a47a12beSStefan Roese * expected results. For each table entry, the test will cyclically use 35a47a12beSStefan Roese * different sets of operand registers and result registers. 36a47a12beSStefan Roese */ 37a47a12beSStefan Roese 38a47a12beSStefan Roese #include <post.h> 39a47a12beSStefan Roese #include "cpu_asm.h" 40a47a12beSStefan Roese 41a47a12beSStefan Roese #if CONFIG_POST & CONFIG_SYS_POST_CPU 42a47a12beSStefan Roese 43a47a12beSStefan Roese extern void cpu_post_exec_21 (ulong *code, ulong *cr, ulong *res, ulong op1); 44a47a12beSStefan Roese extern ulong cpu_post_makecr (long v); 45a47a12beSStefan Roese 46a47a12beSStefan Roese static struct cpu_post_two_s 47a47a12beSStefan Roese { 48a47a12beSStefan Roese ulong cmd; 49a47a12beSStefan Roese ulong op; 50a47a12beSStefan Roese ulong res; 51a47a12beSStefan Roese } cpu_post_two_table[] = 52a47a12beSStefan Roese { 53a47a12beSStefan Roese { 54a47a12beSStefan Roese OP_NEG, 55a47a12beSStefan Roese 3, 56a47a12beSStefan Roese -3 57a47a12beSStefan Roese }, 58a47a12beSStefan Roese { 59a47a12beSStefan Roese OP_NEG, 60a47a12beSStefan Roese 5, 61a47a12beSStefan Roese -5 62a47a12beSStefan Roese }, 63a47a12beSStefan Roese { 64a47a12beSStefan Roese OP_ADDME, 65a47a12beSStefan Roese 6, 66a47a12beSStefan Roese 5 67a47a12beSStefan Roese }, 68a47a12beSStefan Roese { 69a47a12beSStefan Roese OP_ADDZE, 70a47a12beSStefan Roese 5, 71a47a12beSStefan Roese 5 72a47a12beSStefan Roese }, 73a47a12beSStefan Roese { 74a47a12beSStefan Roese OP_SUBFME, 75a47a12beSStefan Roese 6, 76a47a12beSStefan Roese ~6 - 1 77a47a12beSStefan Roese }, 78a47a12beSStefan Roese { 79a47a12beSStefan Roese OP_SUBFZE, 80a47a12beSStefan Roese 5, 81a47a12beSStefan Roese ~5 82a47a12beSStefan Roese }, 83a47a12beSStefan Roese }; 84*d2397817SMike Frysinger static unsigned int cpu_post_two_size = ARRAY_SIZE(cpu_post_two_table); 85a47a12beSStefan Roese 86a47a12beSStefan Roese int cpu_post_test_two (void) 87a47a12beSStefan Roese { 88a47a12beSStefan Roese int ret = 0; 89a47a12beSStefan Roese unsigned int i, reg; 90a47a12beSStefan Roese int flag = disable_interrupts(); 91a47a12beSStefan Roese 92a47a12beSStefan Roese for (i = 0; i < cpu_post_two_size && ret == 0; i++) 93a47a12beSStefan Roese { 94a47a12beSStefan Roese struct cpu_post_two_s *test = cpu_post_two_table + i; 95a47a12beSStefan Roese 96a47a12beSStefan Roese for (reg = 0; reg < 32 && ret == 0; reg++) 97a47a12beSStefan Roese { 98a47a12beSStefan Roese unsigned int reg0 = (reg + 0) % 32; 99a47a12beSStefan Roese unsigned int reg1 = (reg + 1) % 32; 100a47a12beSStefan Roese unsigned int stk = reg < 16 ? 31 : 15; 101a47a12beSStefan Roese unsigned long code[] = 102a47a12beSStefan Roese { 103a47a12beSStefan Roese ASM_STW(stk, 1, -4), 104a47a12beSStefan Roese ASM_ADDI(stk, 1, -16), 105a47a12beSStefan Roese ASM_STW(3, stk, 8), 106a47a12beSStefan Roese ASM_STW(reg0, stk, 4), 107a47a12beSStefan Roese ASM_STW(reg1, stk, 0), 108a47a12beSStefan Roese ASM_LWZ(reg0, stk, 8), 109a47a12beSStefan Roese ASM_11(test->cmd, reg1, reg0), 110a47a12beSStefan Roese ASM_STW(reg1, stk, 8), 111a47a12beSStefan Roese ASM_LWZ(reg1, stk, 0), 112a47a12beSStefan Roese ASM_LWZ(reg0, stk, 4), 113a47a12beSStefan Roese ASM_LWZ(3, stk, 8), 114a47a12beSStefan Roese ASM_ADDI(1, stk, 16), 115a47a12beSStefan Roese ASM_LWZ(stk, 1, -4), 116a47a12beSStefan Roese ASM_BLR, 117a47a12beSStefan Roese }; 118a47a12beSStefan Roese unsigned long codecr[] = 119a47a12beSStefan Roese { 120a47a12beSStefan Roese ASM_STW(stk, 1, -4), 121a47a12beSStefan Roese ASM_ADDI(stk, 1, -16), 122a47a12beSStefan Roese ASM_STW(3, stk, 8), 123a47a12beSStefan Roese ASM_STW(reg0, stk, 4), 124a47a12beSStefan Roese ASM_STW(reg1, stk, 0), 125a47a12beSStefan Roese ASM_LWZ(reg0, stk, 8), 126a47a12beSStefan Roese ASM_11(test->cmd, reg1, reg0) | BIT_C, 127a47a12beSStefan Roese ASM_STW(reg1, stk, 8), 128a47a12beSStefan Roese ASM_LWZ(reg1, stk, 0), 129a47a12beSStefan Roese ASM_LWZ(reg0, stk, 4), 130a47a12beSStefan Roese ASM_LWZ(3, stk, 8), 131a47a12beSStefan Roese ASM_ADDI(1, stk, 16), 132a47a12beSStefan Roese ASM_LWZ(stk, 1, -4), 133a47a12beSStefan Roese ASM_BLR, 134a47a12beSStefan Roese }; 135a47a12beSStefan Roese ulong res; 136a47a12beSStefan Roese ulong cr; 137a47a12beSStefan Roese 138a47a12beSStefan Roese if (ret == 0) 139a47a12beSStefan Roese { 140a47a12beSStefan Roese cr = 0; 141a47a12beSStefan Roese cpu_post_exec_21 (code, & cr, & res, test->op); 142a47a12beSStefan Roese 143a47a12beSStefan Roese ret = res == test->res && cr == 0 ? 0 : -1; 144a47a12beSStefan Roese 145a47a12beSStefan Roese if (ret != 0) 146a47a12beSStefan Roese { 147a47a12beSStefan Roese post_log ("Error at two test %d !\n", i); 148a47a12beSStefan Roese } 149a47a12beSStefan Roese } 150a47a12beSStefan Roese 151a47a12beSStefan Roese if (ret == 0) 152a47a12beSStefan Roese { 153a47a12beSStefan Roese cpu_post_exec_21 (codecr, & cr, & res, test->op); 154a47a12beSStefan Roese 155a47a12beSStefan Roese ret = res == test->res && 156a47a12beSStefan Roese (cr & 0xe0000000) == cpu_post_makecr (res) ? 0 : -1; 157a47a12beSStefan Roese 158a47a12beSStefan Roese if (ret != 0) 159a47a12beSStefan Roese { 160a47a12beSStefan Roese post_log ("Error at two test %d !\n", i); 161a47a12beSStefan Roese } 162a47a12beSStefan Roese } 163a47a12beSStefan Roese } 164a47a12beSStefan Roese } 165a47a12beSStefan Roese 166a47a12beSStefan Roese if (flag) 167a47a12beSStefan Roese enable_interrupts(); 168a47a12beSStefan Roese 169a47a12beSStefan Roese return ret; 170a47a12beSStefan Roese } 171a47a12beSStefan Roese 172a47a12beSStefan Roese #endif 173