1a47a12beSStefan Roese /* 2a47a12beSStefan Roese * (C) Copyright 2002 3a47a12beSStefan Roese * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4a47a12beSStefan Roese * 5a47a12beSStefan Roese * See file CREDITS for list of people who contributed to this 6a47a12beSStefan Roese * project. 7a47a12beSStefan Roese * 8a47a12beSStefan Roese * This program is free software; you can redistribute it and/or 9a47a12beSStefan Roese * modify it under the terms of the GNU General Public License as 10a47a12beSStefan Roese * published by the Free Software Foundation; either version 2 of 11a47a12beSStefan Roese * the License, or (at your option) any later version. 12a47a12beSStefan Roese * 13a47a12beSStefan Roese * This program is distributed in the hope that it will be useful, 14a47a12beSStefan Roese * but WITHOUT ANY WARRANTY; without even the implied warranty of 15a47a12beSStefan Roese * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16a47a12beSStefan Roese * GNU General Public License for more details. 17a47a12beSStefan Roese * 18a47a12beSStefan Roese * You should have received a copy of the GNU General Public License 19a47a12beSStefan Roese * along with this program; if not, write to the Free Software 20a47a12beSStefan Roese * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21a47a12beSStefan Roese * MA 02111-1307 USA 22a47a12beSStefan Roese */ 23a47a12beSStefan Roese 24a47a12beSStefan Roese #include <common.h> 25a47a12beSStefan Roese 26a47a12beSStefan Roese /* 27a47a12beSStefan Roese * CPU test 28a47a12beSStefan Roese * Ternary instructions instr rA,rS,rB 29a47a12beSStefan Roese * 30a47a12beSStefan Roese * Logic instructions: or, orc, xor, nand, nor, eqv 31a47a12beSStefan Roese * Shift instructions: slw, srw, sraw 32a47a12beSStefan Roese * 33a47a12beSStefan Roese * The test contains a pre-built table of instructions, operands and 34a47a12beSStefan Roese * expected results. For each table entry, the test will cyclically use 35a47a12beSStefan Roese * different sets of operand registers and result registers. 36a47a12beSStefan Roese */ 37a47a12beSStefan Roese 38a47a12beSStefan Roese #include <post.h> 39a47a12beSStefan Roese #include "cpu_asm.h" 40a47a12beSStefan Roese 41a47a12beSStefan Roese #if CONFIG_POST & CONFIG_SYS_POST_CPU 42a47a12beSStefan Roese 43a47a12beSStefan Roese extern void cpu_post_exec_22 (ulong *code, ulong *cr, ulong *res, ulong op1, 44a47a12beSStefan Roese ulong op2); 45a47a12beSStefan Roese extern ulong cpu_post_makecr (long v); 46a47a12beSStefan Roese 47a47a12beSStefan Roese static struct cpu_post_threex_s 48a47a12beSStefan Roese { 49a47a12beSStefan Roese ulong cmd; 50a47a12beSStefan Roese ulong op1; 51a47a12beSStefan Roese ulong op2; 52a47a12beSStefan Roese ulong res; 53a47a12beSStefan Roese } cpu_post_threex_table[] = 54a47a12beSStefan Roese { 55a47a12beSStefan Roese { 56a47a12beSStefan Roese OP_OR, 57a47a12beSStefan Roese 0x1234, 58a47a12beSStefan Roese 0x5678, 59a47a12beSStefan Roese 0x1234 | 0x5678 60a47a12beSStefan Roese }, 61a47a12beSStefan Roese { 62a47a12beSStefan Roese OP_ORC, 63a47a12beSStefan Roese 0x1234, 64a47a12beSStefan Roese 0x5678, 65a47a12beSStefan Roese 0x1234 | ~0x5678 66a47a12beSStefan Roese }, 67a47a12beSStefan Roese { 68a47a12beSStefan Roese OP_XOR, 69a47a12beSStefan Roese 0x1234, 70a47a12beSStefan Roese 0x5678, 71a47a12beSStefan Roese 0x1234 ^ 0x5678 72a47a12beSStefan Roese }, 73a47a12beSStefan Roese { 74a47a12beSStefan Roese OP_NAND, 75a47a12beSStefan Roese 0x1234, 76a47a12beSStefan Roese 0x5678, 77a47a12beSStefan Roese ~(0x1234 & 0x5678) 78a47a12beSStefan Roese }, 79a47a12beSStefan Roese { 80a47a12beSStefan Roese OP_NOR, 81a47a12beSStefan Roese 0x1234, 82a47a12beSStefan Roese 0x5678, 83a47a12beSStefan Roese ~(0x1234 | 0x5678) 84a47a12beSStefan Roese }, 85a47a12beSStefan Roese { 86a47a12beSStefan Roese OP_EQV, 87a47a12beSStefan Roese 0x1234, 88a47a12beSStefan Roese 0x5678, 89a47a12beSStefan Roese ~(0x1234 ^ 0x5678) 90a47a12beSStefan Roese }, 91a47a12beSStefan Roese { 92a47a12beSStefan Roese OP_SLW, 93a47a12beSStefan Roese 0x80, 94a47a12beSStefan Roese 16, 95a47a12beSStefan Roese 0x800000 96a47a12beSStefan Roese }, 97a47a12beSStefan Roese { 98a47a12beSStefan Roese OP_SLW, 99a47a12beSStefan Roese 0x80, 100a47a12beSStefan Roese 32, 101a47a12beSStefan Roese 0 102a47a12beSStefan Roese }, 103a47a12beSStefan Roese { 104a47a12beSStefan Roese OP_SRW, 105a47a12beSStefan Roese 0x800000, 106a47a12beSStefan Roese 16, 107a47a12beSStefan Roese 0x80 108a47a12beSStefan Roese }, 109a47a12beSStefan Roese { 110a47a12beSStefan Roese OP_SRW, 111a47a12beSStefan Roese 0x800000, 112a47a12beSStefan Roese 32, 113a47a12beSStefan Roese 0 114a47a12beSStefan Roese }, 115a47a12beSStefan Roese { 116a47a12beSStefan Roese OP_SRAW, 117a47a12beSStefan Roese 0x80000000, 118a47a12beSStefan Roese 3, 119a47a12beSStefan Roese 0xf0000000 120a47a12beSStefan Roese }, 121a47a12beSStefan Roese { 122a47a12beSStefan Roese OP_SRAW, 123a47a12beSStefan Roese 0x8000, 124a47a12beSStefan Roese 3, 125a47a12beSStefan Roese 0x1000 126a47a12beSStefan Roese }, 127a47a12beSStefan Roese }; 128*d2397817SMike Frysinger static unsigned int cpu_post_threex_size = ARRAY_SIZE(cpu_post_threex_table); 129a47a12beSStefan Roese 130a47a12beSStefan Roese int cpu_post_test_threex (void) 131a47a12beSStefan Roese { 132a47a12beSStefan Roese int ret = 0; 133a47a12beSStefan Roese unsigned int i, reg; 134a47a12beSStefan Roese int flag = disable_interrupts(); 135a47a12beSStefan Roese 136a47a12beSStefan Roese for (i = 0; i < cpu_post_threex_size && ret == 0; i++) 137a47a12beSStefan Roese { 138a47a12beSStefan Roese struct cpu_post_threex_s *test = cpu_post_threex_table + i; 139a47a12beSStefan Roese 140a47a12beSStefan Roese for (reg = 0; reg < 32 && ret == 0; reg++) 141a47a12beSStefan Roese { 142a47a12beSStefan Roese unsigned int reg0 = (reg + 0) % 32; 143a47a12beSStefan Roese unsigned int reg1 = (reg + 1) % 32; 144a47a12beSStefan Roese unsigned int reg2 = (reg + 2) % 32; 145a47a12beSStefan Roese unsigned int stk = reg < 16 ? 31 : 15; 146a47a12beSStefan Roese unsigned long code[] = 147a47a12beSStefan Roese { 148a47a12beSStefan Roese ASM_STW(stk, 1, -4), 149a47a12beSStefan Roese ASM_ADDI(stk, 1, -24), 150a47a12beSStefan Roese ASM_STW(3, stk, 12), 151a47a12beSStefan Roese ASM_STW(4, stk, 16), 152a47a12beSStefan Roese ASM_STW(reg0, stk, 8), 153a47a12beSStefan Roese ASM_STW(reg1, stk, 4), 154a47a12beSStefan Roese ASM_STW(reg2, stk, 0), 155a47a12beSStefan Roese ASM_LWZ(reg1, stk, 12), 156a47a12beSStefan Roese ASM_LWZ(reg0, stk, 16), 157a47a12beSStefan Roese ASM_12X(test->cmd, reg2, reg1, reg0), 158a47a12beSStefan Roese ASM_STW(reg2, stk, 12), 159a47a12beSStefan Roese ASM_LWZ(reg2, stk, 0), 160a47a12beSStefan Roese ASM_LWZ(reg1, stk, 4), 161a47a12beSStefan Roese ASM_LWZ(reg0, stk, 8), 162a47a12beSStefan Roese ASM_LWZ(3, stk, 12), 163a47a12beSStefan Roese ASM_ADDI(1, stk, 24), 164a47a12beSStefan Roese ASM_LWZ(stk, 1, -4), 165a47a12beSStefan Roese ASM_BLR, 166a47a12beSStefan Roese }; 167a47a12beSStefan Roese unsigned long codecr[] = 168a47a12beSStefan Roese { 169a47a12beSStefan Roese ASM_STW(stk, 1, -4), 170a47a12beSStefan Roese ASM_ADDI(stk, 1, -24), 171a47a12beSStefan Roese ASM_STW(3, stk, 12), 172a47a12beSStefan Roese ASM_STW(4, stk, 16), 173a47a12beSStefan Roese ASM_STW(reg0, stk, 8), 174a47a12beSStefan Roese ASM_STW(reg1, stk, 4), 175a47a12beSStefan Roese ASM_STW(reg2, stk, 0), 176a47a12beSStefan Roese ASM_LWZ(reg1, stk, 12), 177a47a12beSStefan Roese ASM_LWZ(reg0, stk, 16), 178a47a12beSStefan Roese ASM_12X(test->cmd, reg2, reg1, reg0) | BIT_C, 179a47a12beSStefan Roese ASM_STW(reg2, stk, 12), 180a47a12beSStefan Roese ASM_LWZ(reg2, stk, 0), 181a47a12beSStefan Roese ASM_LWZ(reg1, stk, 4), 182a47a12beSStefan Roese ASM_LWZ(reg0, stk, 8), 183a47a12beSStefan Roese ASM_LWZ(3, stk, 12), 184a47a12beSStefan Roese ASM_ADDI(1, stk, 24), 185a47a12beSStefan Roese ASM_LWZ(stk, 1, -4), 186a47a12beSStefan Roese ASM_BLR, 187a47a12beSStefan Roese }; 188a47a12beSStefan Roese ulong res; 189a47a12beSStefan Roese ulong cr; 190a47a12beSStefan Roese 191a47a12beSStefan Roese if (ret == 0) 192a47a12beSStefan Roese { 193a47a12beSStefan Roese cr = 0; 194a47a12beSStefan Roese cpu_post_exec_22 (code, & cr, & res, test->op1, test->op2); 195a47a12beSStefan Roese 196a47a12beSStefan Roese ret = res == test->res && cr == 0 ? 0 : -1; 197a47a12beSStefan Roese 198a47a12beSStefan Roese if (ret != 0) 199a47a12beSStefan Roese { 200a47a12beSStefan Roese post_log ("Error at threex test %d !\n", i); 201a47a12beSStefan Roese } 202a47a12beSStefan Roese } 203a47a12beSStefan Roese 204a47a12beSStefan Roese if (ret == 0) 205a47a12beSStefan Roese { 206a47a12beSStefan Roese cpu_post_exec_22 (codecr, & cr, & res, test->op1, test->op2); 207a47a12beSStefan Roese 208a47a12beSStefan Roese ret = res == test->res && 209a47a12beSStefan Roese (cr & 0xe0000000) == cpu_post_makecr (res) ? 0 : -1; 210a47a12beSStefan Roese 211a47a12beSStefan Roese if (ret != 0) 212a47a12beSStefan Roese { 213a47a12beSStefan Roese post_log ("Error at threex test %d !\n", i); 214a47a12beSStefan Roese } 215a47a12beSStefan Roese } 216a47a12beSStefan Roese } 217a47a12beSStefan Roese } 218a47a12beSStefan Roese 219a47a12beSStefan Roese if (flag) 220a47a12beSStefan Roese enable_interrupts(); 221a47a12beSStefan Roese 222a47a12beSStefan Roese return ret; 223a47a12beSStefan Roese } 224a47a12beSStefan Roese 225a47a12beSStefan Roese #endif 226