1*a47a12beSStefan Roese /* 2*a47a12beSStefan Roese * (C) Copyright 2002 3*a47a12beSStefan Roese * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4*a47a12beSStefan Roese * 5*a47a12beSStefan Roese * See file CREDITS for list of people who contributed to this 6*a47a12beSStefan Roese * project. 7*a47a12beSStefan Roese * 8*a47a12beSStefan Roese * This program is free software; you can redistribute it and/or 9*a47a12beSStefan Roese * modify it under the terms of the GNU General Public License as 10*a47a12beSStefan Roese * published by the Free Software Foundation; either version 2 of 11*a47a12beSStefan Roese * the License, or (at your option) any later version. 12*a47a12beSStefan Roese * 13*a47a12beSStefan Roese * This program is distributed in the hope that it will be useful, 14*a47a12beSStefan Roese * but WITHOUT ANY WARRANTY; without even the implied warranty of 15*a47a12beSStefan Roese * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16*a47a12beSStefan Roese * GNU General Public License for more details. 17*a47a12beSStefan Roese * 18*a47a12beSStefan Roese * You should have received a copy of the GNU General Public License 19*a47a12beSStefan Roese * along with this program; if not, write to the Free Software 20*a47a12beSStefan Roese * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21*a47a12beSStefan Roese * MA 02111-1307 USA 22*a47a12beSStefan Roese */ 23*a47a12beSStefan Roese 24*a47a12beSStefan Roese #include <common.h> 25*a47a12beSStefan Roese 26*a47a12beSStefan Roese /* 27*a47a12beSStefan Roese * CPU test 28*a47a12beSStefan Roese * Ternary instructions instr rD,rA,rB 29*a47a12beSStefan Roese * 30*a47a12beSStefan Roese * Arithmetic instructions: add, addc, adde, subf, subfc, subfe, 31*a47a12beSStefan Roese * mullw, mulhw, mulhwu, divw, divwu 32*a47a12beSStefan Roese * 33*a47a12beSStefan Roese * The test contains a pre-built table of instructions, operands and 34*a47a12beSStefan Roese * expected results. For each table entry, the test will cyclically use 35*a47a12beSStefan Roese * different sets of operand registers and result registers. 36*a47a12beSStefan Roese */ 37*a47a12beSStefan Roese 38*a47a12beSStefan Roese #include <post.h> 39*a47a12beSStefan Roese #include "cpu_asm.h" 40*a47a12beSStefan Roese 41*a47a12beSStefan Roese #if CONFIG_POST & CONFIG_SYS_POST_CPU 42*a47a12beSStefan Roese 43*a47a12beSStefan Roese extern void cpu_post_exec_22 (ulong *code, ulong *cr, ulong *res, ulong op1, 44*a47a12beSStefan Roese ulong op2); 45*a47a12beSStefan Roese extern ulong cpu_post_makecr (long v); 46*a47a12beSStefan Roese 47*a47a12beSStefan Roese static struct cpu_post_three_s 48*a47a12beSStefan Roese { 49*a47a12beSStefan Roese ulong cmd; 50*a47a12beSStefan Roese ulong op1; 51*a47a12beSStefan Roese ulong op2; 52*a47a12beSStefan Roese ulong res; 53*a47a12beSStefan Roese } cpu_post_three_table[] = 54*a47a12beSStefan Roese { 55*a47a12beSStefan Roese { 56*a47a12beSStefan Roese OP_ADD, 57*a47a12beSStefan Roese 100, 58*a47a12beSStefan Roese 200, 59*a47a12beSStefan Roese 300 60*a47a12beSStefan Roese }, 61*a47a12beSStefan Roese { 62*a47a12beSStefan Roese OP_ADD, 63*a47a12beSStefan Roese 100, 64*a47a12beSStefan Roese -200, 65*a47a12beSStefan Roese -100 66*a47a12beSStefan Roese }, 67*a47a12beSStefan Roese { 68*a47a12beSStefan Roese OP_ADDC, 69*a47a12beSStefan Roese 100, 70*a47a12beSStefan Roese 200, 71*a47a12beSStefan Roese 300 72*a47a12beSStefan Roese }, 73*a47a12beSStefan Roese { 74*a47a12beSStefan Roese OP_ADDC, 75*a47a12beSStefan Roese 100, 76*a47a12beSStefan Roese -200, 77*a47a12beSStefan Roese -100 78*a47a12beSStefan Roese }, 79*a47a12beSStefan Roese { 80*a47a12beSStefan Roese OP_ADDE, 81*a47a12beSStefan Roese 100, 82*a47a12beSStefan Roese 200, 83*a47a12beSStefan Roese 300 84*a47a12beSStefan Roese }, 85*a47a12beSStefan Roese { 86*a47a12beSStefan Roese OP_ADDE, 87*a47a12beSStefan Roese 100, 88*a47a12beSStefan Roese -200, 89*a47a12beSStefan Roese -100 90*a47a12beSStefan Roese }, 91*a47a12beSStefan Roese { 92*a47a12beSStefan Roese OP_SUBF, 93*a47a12beSStefan Roese 100, 94*a47a12beSStefan Roese 200, 95*a47a12beSStefan Roese 100 96*a47a12beSStefan Roese }, 97*a47a12beSStefan Roese { 98*a47a12beSStefan Roese OP_SUBF, 99*a47a12beSStefan Roese 300, 100*a47a12beSStefan Roese 200, 101*a47a12beSStefan Roese -100 102*a47a12beSStefan Roese }, 103*a47a12beSStefan Roese { 104*a47a12beSStefan Roese OP_SUBFC, 105*a47a12beSStefan Roese 100, 106*a47a12beSStefan Roese 200, 107*a47a12beSStefan Roese 100 108*a47a12beSStefan Roese }, 109*a47a12beSStefan Roese { 110*a47a12beSStefan Roese OP_SUBFC, 111*a47a12beSStefan Roese 300, 112*a47a12beSStefan Roese 200, 113*a47a12beSStefan Roese -100 114*a47a12beSStefan Roese }, 115*a47a12beSStefan Roese { 116*a47a12beSStefan Roese OP_SUBFE, 117*a47a12beSStefan Roese 100, 118*a47a12beSStefan Roese 200, 119*a47a12beSStefan Roese 200 + ~100 120*a47a12beSStefan Roese }, 121*a47a12beSStefan Roese { 122*a47a12beSStefan Roese OP_SUBFE, 123*a47a12beSStefan Roese 300, 124*a47a12beSStefan Roese 200, 125*a47a12beSStefan Roese 200 + ~300 126*a47a12beSStefan Roese }, 127*a47a12beSStefan Roese { 128*a47a12beSStefan Roese OP_MULLW, 129*a47a12beSStefan Roese 200, 130*a47a12beSStefan Roese 300, 131*a47a12beSStefan Roese 200 * 300 132*a47a12beSStefan Roese }, 133*a47a12beSStefan Roese { 134*a47a12beSStefan Roese OP_MULHW, 135*a47a12beSStefan Roese 0x10000000, 136*a47a12beSStefan Roese 0x10000000, 137*a47a12beSStefan Roese 0x1000000 138*a47a12beSStefan Roese }, 139*a47a12beSStefan Roese { 140*a47a12beSStefan Roese OP_MULHWU, 141*a47a12beSStefan Roese 0x80000000, 142*a47a12beSStefan Roese 0x80000000, 143*a47a12beSStefan Roese 0x40000000 144*a47a12beSStefan Roese }, 145*a47a12beSStefan Roese { 146*a47a12beSStefan Roese OP_DIVW, 147*a47a12beSStefan Roese -20, 148*a47a12beSStefan Roese 5, 149*a47a12beSStefan Roese -4 150*a47a12beSStefan Roese }, 151*a47a12beSStefan Roese { 152*a47a12beSStefan Roese OP_DIVWU, 153*a47a12beSStefan Roese 0x8000, 154*a47a12beSStefan Roese 0x200, 155*a47a12beSStefan Roese 0x40 156*a47a12beSStefan Roese }, 157*a47a12beSStefan Roese }; 158*a47a12beSStefan Roese static unsigned int cpu_post_three_size = 159*a47a12beSStefan Roese sizeof (cpu_post_three_table) / sizeof (struct cpu_post_three_s); 160*a47a12beSStefan Roese 161*a47a12beSStefan Roese int cpu_post_test_three (void) 162*a47a12beSStefan Roese { 163*a47a12beSStefan Roese int ret = 0; 164*a47a12beSStefan Roese unsigned int i, reg; 165*a47a12beSStefan Roese int flag = disable_interrupts(); 166*a47a12beSStefan Roese 167*a47a12beSStefan Roese for (i = 0; i < cpu_post_three_size && ret == 0; i++) 168*a47a12beSStefan Roese { 169*a47a12beSStefan Roese struct cpu_post_three_s *test = cpu_post_three_table + i; 170*a47a12beSStefan Roese 171*a47a12beSStefan Roese for (reg = 0; reg < 32 && ret == 0; reg++) 172*a47a12beSStefan Roese { 173*a47a12beSStefan Roese unsigned int reg0 = (reg + 0) % 32; 174*a47a12beSStefan Roese unsigned int reg1 = (reg + 1) % 32; 175*a47a12beSStefan Roese unsigned int reg2 = (reg + 2) % 32; 176*a47a12beSStefan Roese unsigned int stk = reg < 16 ? 31 : 15; 177*a47a12beSStefan Roese unsigned long code[] = 178*a47a12beSStefan Roese { 179*a47a12beSStefan Roese ASM_STW(stk, 1, -4), 180*a47a12beSStefan Roese ASM_ADDI(stk, 1, -24), 181*a47a12beSStefan Roese ASM_STW(3, stk, 12), 182*a47a12beSStefan Roese ASM_STW(4, stk, 16), 183*a47a12beSStefan Roese ASM_STW(reg0, stk, 8), 184*a47a12beSStefan Roese ASM_STW(reg1, stk, 4), 185*a47a12beSStefan Roese ASM_STW(reg2, stk, 0), 186*a47a12beSStefan Roese ASM_LWZ(reg1, stk, 12), 187*a47a12beSStefan Roese ASM_LWZ(reg0, stk, 16), 188*a47a12beSStefan Roese ASM_12(test->cmd, reg2, reg1, reg0), 189*a47a12beSStefan Roese ASM_STW(reg2, stk, 12), 190*a47a12beSStefan Roese ASM_LWZ(reg2, stk, 0), 191*a47a12beSStefan Roese ASM_LWZ(reg1, stk, 4), 192*a47a12beSStefan Roese ASM_LWZ(reg0, stk, 8), 193*a47a12beSStefan Roese ASM_LWZ(3, stk, 12), 194*a47a12beSStefan Roese ASM_ADDI(1, stk, 24), 195*a47a12beSStefan Roese ASM_LWZ(stk, 1, -4), 196*a47a12beSStefan Roese ASM_BLR, 197*a47a12beSStefan Roese }; 198*a47a12beSStefan Roese unsigned long codecr[] = 199*a47a12beSStefan Roese { 200*a47a12beSStefan Roese ASM_STW(stk, 1, -4), 201*a47a12beSStefan Roese ASM_ADDI(stk, 1, -24), 202*a47a12beSStefan Roese ASM_STW(3, stk, 12), 203*a47a12beSStefan Roese ASM_STW(4, stk, 16), 204*a47a12beSStefan Roese ASM_STW(reg0, stk, 8), 205*a47a12beSStefan Roese ASM_STW(reg1, stk, 4), 206*a47a12beSStefan Roese ASM_STW(reg2, stk, 0), 207*a47a12beSStefan Roese ASM_LWZ(reg1, stk, 12), 208*a47a12beSStefan Roese ASM_LWZ(reg0, stk, 16), 209*a47a12beSStefan Roese ASM_12(test->cmd, reg2, reg1, reg0) | BIT_C, 210*a47a12beSStefan Roese ASM_STW(reg2, stk, 12), 211*a47a12beSStefan Roese ASM_LWZ(reg2, stk, 0), 212*a47a12beSStefan Roese ASM_LWZ(reg1, stk, 4), 213*a47a12beSStefan Roese ASM_LWZ(reg0, stk, 8), 214*a47a12beSStefan Roese ASM_LWZ(3, stk, 12), 215*a47a12beSStefan Roese ASM_ADDI(1, stk, 24), 216*a47a12beSStefan Roese ASM_LWZ(stk, 1, -4), 217*a47a12beSStefan Roese ASM_BLR, 218*a47a12beSStefan Roese }; 219*a47a12beSStefan Roese ulong res; 220*a47a12beSStefan Roese ulong cr; 221*a47a12beSStefan Roese 222*a47a12beSStefan Roese if (ret == 0) 223*a47a12beSStefan Roese { 224*a47a12beSStefan Roese cr = 0; 225*a47a12beSStefan Roese cpu_post_exec_22 (code, & cr, & res, test->op1, test->op2); 226*a47a12beSStefan Roese 227*a47a12beSStefan Roese ret = res == test->res && cr == 0 ? 0 : -1; 228*a47a12beSStefan Roese 229*a47a12beSStefan Roese if (ret != 0) 230*a47a12beSStefan Roese { 231*a47a12beSStefan Roese post_log ("Error at three test %d !\n", i); 232*a47a12beSStefan Roese } 233*a47a12beSStefan Roese } 234*a47a12beSStefan Roese 235*a47a12beSStefan Roese if (ret == 0) 236*a47a12beSStefan Roese { 237*a47a12beSStefan Roese cpu_post_exec_22 (codecr, & cr, & res, test->op1, test->op2); 238*a47a12beSStefan Roese 239*a47a12beSStefan Roese ret = res == test->res && 240*a47a12beSStefan Roese (cr & 0xe0000000) == cpu_post_makecr (res) ? 0 : -1; 241*a47a12beSStefan Roese 242*a47a12beSStefan Roese if (ret != 0) 243*a47a12beSStefan Roese { 244*a47a12beSStefan Roese post_log ("Error at three test %d !\n", i); 245*a47a12beSStefan Roese } 246*a47a12beSStefan Roese } 247*a47a12beSStefan Roese } 248*a47a12beSStefan Roese } 249*a47a12beSStefan Roese 250*a47a12beSStefan Roese if (flag) 251*a47a12beSStefan Roese enable_interrupts(); 252*a47a12beSStefan Roese 253*a47a12beSStefan Roese return ret; 254*a47a12beSStefan Roese } 255*a47a12beSStefan Roese 256*a47a12beSStefan Roese #endif 257