1a47a12beSStefan Roese /*
2a47a12beSStefan Roese * (C) Copyright 2002
3a47a12beSStefan Roese * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4a47a12beSStefan Roese *
5*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
6a47a12beSStefan Roese */
7a47a12beSStefan Roese
8a47a12beSStefan Roese #include <common.h>
9a47a12beSStefan Roese
10a47a12beSStefan Roese /*
11a47a12beSStefan Roese * CPU test
12a47a12beSStefan Roese * Store instructions: stb(x)(u), sth(x)(u), stw(x)(u)
13a47a12beSStefan Roese *
14a47a12beSStefan Roese * All operations are performed on a 16-byte array. The array
15a47a12beSStefan Roese * is 4-byte aligned. The base register points to offset 8.
16a47a12beSStefan Roese * The immediate offset (index register) ranges in [-8 ... +7].
17a47a12beSStefan Roese * The test cases are composed so that they do not
18a47a12beSStefan Roese * cause alignment exceptions.
19a47a12beSStefan Roese * The test contains a pre-built table describing all test cases.
20a47a12beSStefan Roese * The table entry contains:
21a47a12beSStefan Roese * the instruction opcode, the value of the index register and
22a47a12beSStefan Roese * the value of the source register. After executing the
23a47a12beSStefan Roese * instruction, the test verifies the contents of the array
24a47a12beSStefan Roese * and the value of the base register (it must change for "store
25a47a12beSStefan Roese * with update" instructions).
26a47a12beSStefan Roese */
27a47a12beSStefan Roese
28a47a12beSStefan Roese #include <post.h>
29a47a12beSStefan Roese #include "cpu_asm.h"
30a47a12beSStefan Roese
31a47a12beSStefan Roese #if CONFIG_POST & CONFIG_SYS_POST_CPU
32a47a12beSStefan Roese
33a47a12beSStefan Roese extern void cpu_post_exec_12w (ulong *code, ulong *op1, ulong op2, ulong op3);
34a47a12beSStefan Roese extern void cpu_post_exec_11w (ulong *code, ulong *op1, ulong op2);
35a47a12beSStefan Roese
36a47a12beSStefan Roese static struct cpu_post_store_s
37a47a12beSStefan Roese {
38a47a12beSStefan Roese ulong cmd;
39a47a12beSStefan Roese uint width;
40a47a12beSStefan Roese int update;
41a47a12beSStefan Roese int index;
42a47a12beSStefan Roese ulong offset;
43a47a12beSStefan Roese ulong value;
44a47a12beSStefan Roese } cpu_post_store_table[] =
45a47a12beSStefan Roese {
46a47a12beSStefan Roese {
47a47a12beSStefan Roese OP_STW,
48a47a12beSStefan Roese 4,
49a47a12beSStefan Roese 0,
50a47a12beSStefan Roese 0,
51a47a12beSStefan Roese -4,
52a47a12beSStefan Roese 0xff00ff00
53a47a12beSStefan Roese },
54a47a12beSStefan Roese {
55a47a12beSStefan Roese OP_STH,
56a47a12beSStefan Roese 2,
57a47a12beSStefan Roese 0,
58a47a12beSStefan Roese 0,
59a47a12beSStefan Roese -2,
60a47a12beSStefan Roese 0xff00
61a47a12beSStefan Roese },
62a47a12beSStefan Roese {
63a47a12beSStefan Roese OP_STB,
64a47a12beSStefan Roese 1,
65a47a12beSStefan Roese 0,
66a47a12beSStefan Roese 0,
67a47a12beSStefan Roese -1,
68a47a12beSStefan Roese 0xff
69a47a12beSStefan Roese },
70a47a12beSStefan Roese {
71a47a12beSStefan Roese OP_STWU,
72a47a12beSStefan Roese 4,
73a47a12beSStefan Roese 1,
74a47a12beSStefan Roese 0,
75a47a12beSStefan Roese -4,
76a47a12beSStefan Roese 0xff00ff00
77a47a12beSStefan Roese },
78a47a12beSStefan Roese {
79a47a12beSStefan Roese OP_STHU,
80a47a12beSStefan Roese 2,
81a47a12beSStefan Roese 1,
82a47a12beSStefan Roese 0,
83a47a12beSStefan Roese -2,
84a47a12beSStefan Roese 0xff00
85a47a12beSStefan Roese },
86a47a12beSStefan Roese {
87a47a12beSStefan Roese OP_STBU,
88a47a12beSStefan Roese 1,
89a47a12beSStefan Roese 1,
90a47a12beSStefan Roese 0,
91a47a12beSStefan Roese -1,
92a47a12beSStefan Roese 0xff
93a47a12beSStefan Roese },
94a47a12beSStefan Roese {
95a47a12beSStefan Roese OP_STWX,
96a47a12beSStefan Roese 4,
97a47a12beSStefan Roese 0,
98a47a12beSStefan Roese 1,
99a47a12beSStefan Roese -4,
100a47a12beSStefan Roese 0xff00ff00
101a47a12beSStefan Roese },
102a47a12beSStefan Roese {
103a47a12beSStefan Roese OP_STHX,
104a47a12beSStefan Roese 2,
105a47a12beSStefan Roese 0,
106a47a12beSStefan Roese 1,
107a47a12beSStefan Roese -2,
108a47a12beSStefan Roese 0xff00
109a47a12beSStefan Roese },
110a47a12beSStefan Roese {
111a47a12beSStefan Roese OP_STBX,
112a47a12beSStefan Roese 1,
113a47a12beSStefan Roese 0,
114a47a12beSStefan Roese 1,
115a47a12beSStefan Roese -1,
116a47a12beSStefan Roese 0xff
117a47a12beSStefan Roese },
118a47a12beSStefan Roese {
119a47a12beSStefan Roese OP_STWUX,
120a47a12beSStefan Roese 4,
121a47a12beSStefan Roese 1,
122a47a12beSStefan Roese 1,
123a47a12beSStefan Roese -4,
124a47a12beSStefan Roese 0xff00ff00
125a47a12beSStefan Roese },
126a47a12beSStefan Roese {
127a47a12beSStefan Roese OP_STHUX,
128a47a12beSStefan Roese 2,
129a47a12beSStefan Roese 1,
130a47a12beSStefan Roese 1,
131a47a12beSStefan Roese -2,
132a47a12beSStefan Roese 0xff00
133a47a12beSStefan Roese },
134a47a12beSStefan Roese {
135a47a12beSStefan Roese OP_STBUX,
136a47a12beSStefan Roese 1,
137a47a12beSStefan Roese 1,
138a47a12beSStefan Roese 1,
139a47a12beSStefan Roese -1,
140a47a12beSStefan Roese 0xff
141a47a12beSStefan Roese },
142a47a12beSStefan Roese };
143d2397817SMike Frysinger static unsigned int cpu_post_store_size = ARRAY_SIZE(cpu_post_store_table);
144a47a12beSStefan Roese
cpu_post_test_store(void)145a47a12beSStefan Roese int cpu_post_test_store (void)
146a47a12beSStefan Roese {
147a47a12beSStefan Roese int ret = 0;
148a47a12beSStefan Roese unsigned int i;
149a47a12beSStefan Roese int flag = disable_interrupts();
150a47a12beSStefan Roese
151a47a12beSStefan Roese for (i = 0; i < cpu_post_store_size && ret == 0; i++)
152a47a12beSStefan Roese {
153a47a12beSStefan Roese struct cpu_post_store_s *test = cpu_post_store_table + i;
154a47a12beSStefan Roese uchar data[16] =
155a47a12beSStefan Roese { 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15 };
156a47a12beSStefan Roese ulong base0 = (ulong) (data + 8);
157a47a12beSStefan Roese ulong base = base0;
158a47a12beSStefan Roese
159a47a12beSStefan Roese if (test->index)
160a47a12beSStefan Roese {
161a47a12beSStefan Roese ulong code[] =
162a47a12beSStefan Roese {
163a47a12beSStefan Roese ASM_12(test->cmd, 5, 3, 4),
164a47a12beSStefan Roese ASM_BLR,
165a47a12beSStefan Roese };
166a47a12beSStefan Roese
167a47a12beSStefan Roese cpu_post_exec_12w (code, &base, test->offset, test->value);
168a47a12beSStefan Roese }
169a47a12beSStefan Roese else
170a47a12beSStefan Roese {
171a47a12beSStefan Roese ulong code[] =
172a47a12beSStefan Roese {
173a47a12beSStefan Roese ASM_11I(test->cmd, 4, 3, test->offset),
174a47a12beSStefan Roese ASM_BLR,
175a47a12beSStefan Roese };
176a47a12beSStefan Roese
177a47a12beSStefan Roese cpu_post_exec_11w (code, &base, test->value);
178a47a12beSStefan Roese }
179a47a12beSStefan Roese
180a47a12beSStefan Roese if (ret == 0)
181a47a12beSStefan Roese {
182a47a12beSStefan Roese if (test->update)
183a47a12beSStefan Roese ret = base == base0 + test->offset ? 0 : -1;
184a47a12beSStefan Roese else
185a47a12beSStefan Roese ret = base == base0 ? 0 : -1;
186a47a12beSStefan Roese }
187a47a12beSStefan Roese
188a47a12beSStefan Roese if (ret == 0)
189a47a12beSStefan Roese {
190a47a12beSStefan Roese switch (test->width)
191a47a12beSStefan Roese {
192a47a12beSStefan Roese case 1:
193a47a12beSStefan Roese ret = *(uchar *)(base0 + test->offset) == test->value ?
194a47a12beSStefan Roese 0 : -1;
195a47a12beSStefan Roese break;
196a47a12beSStefan Roese case 2:
197a47a12beSStefan Roese ret = *(ushort *)(base0 + test->offset) == test->value ?
198a47a12beSStefan Roese 0 : -1;
199a47a12beSStefan Roese break;
200a47a12beSStefan Roese case 4:
201a47a12beSStefan Roese ret = *(ulong *)(base0 + test->offset) == test->value ?
202a47a12beSStefan Roese 0 : -1;
203a47a12beSStefan Roese break;
204a47a12beSStefan Roese }
205a47a12beSStefan Roese }
206a47a12beSStefan Roese
207a47a12beSStefan Roese if (ret != 0)
208a47a12beSStefan Roese {
209a47a12beSStefan Roese post_log ("Error at store test %d !\n", i);
210a47a12beSStefan Roese }
211a47a12beSStefan Roese }
212a47a12beSStefan Roese
213a47a12beSStefan Roese if (flag)
214a47a12beSStefan Roese enable_interrupts();
215a47a12beSStefan Roese
216a47a12beSStefan Roese return ret;
217a47a12beSStefan Roese }
218a47a12beSStefan Roese
219a47a12beSStefan Roese #endif
220