1a47a12beSStefan Roese /*
2a47a12beSStefan Roese * (C) Copyright 2002
3a47a12beSStefan Roese * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4a47a12beSStefan Roese *
5*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
6a47a12beSStefan Roese */
7a47a12beSStefan Roese
8a47a12beSStefan Roese #include <common.h>
9a47a12beSStefan Roese
10a47a12beSStefan Roese /*
11a47a12beSStefan Roese * CPU test
12a47a12beSStefan Roese * Shift instructions: rlwnm
13a47a12beSStefan Roese *
14a47a12beSStefan Roese * The test contains a pre-built table of instructions, operands and
15a47a12beSStefan Roese * expected results. For each table entry, the test will cyclically use
16a47a12beSStefan Roese * different sets of operand registers and result registers.
17a47a12beSStefan Roese */
18a47a12beSStefan Roese
19a47a12beSStefan Roese #include <post.h>
20a47a12beSStefan Roese #include "cpu_asm.h"
21a47a12beSStefan Roese
22a47a12beSStefan Roese #if CONFIG_POST & CONFIG_SYS_POST_CPU
23a47a12beSStefan Roese
24a47a12beSStefan Roese extern void cpu_post_exec_22 (ulong *code, ulong *cr, ulong *res, ulong op1,
25a47a12beSStefan Roese ulong op2);
26a47a12beSStefan Roese extern ulong cpu_post_makecr (long v);
27a47a12beSStefan Roese
28a47a12beSStefan Roese static struct cpu_post_rlwnm_s
29a47a12beSStefan Roese {
30a47a12beSStefan Roese ulong cmd;
31a47a12beSStefan Roese ulong op1;
32a47a12beSStefan Roese ulong op2;
33a47a12beSStefan Roese uchar mb;
34a47a12beSStefan Roese uchar me;
35a47a12beSStefan Roese ulong res;
36a47a12beSStefan Roese } cpu_post_rlwnm_table[] =
37a47a12beSStefan Roese {
38a47a12beSStefan Roese {
39a47a12beSStefan Roese OP_RLWNM,
40a47a12beSStefan Roese 0xffff0000,
41a47a12beSStefan Roese 24,
42a47a12beSStefan Roese 16,
43a47a12beSStefan Roese 23,
44a47a12beSStefan Roese 0x0000ff00
45a47a12beSStefan Roese },
46a47a12beSStefan Roese };
47d2397817SMike Frysinger static unsigned int cpu_post_rlwnm_size = ARRAY_SIZE(cpu_post_rlwnm_table);
48a47a12beSStefan Roese
cpu_post_test_rlwnm(void)49a47a12beSStefan Roese int cpu_post_test_rlwnm (void)
50a47a12beSStefan Roese {
51a47a12beSStefan Roese int ret = 0;
52a47a12beSStefan Roese unsigned int i, reg;
53a47a12beSStefan Roese int flag = disable_interrupts();
54a47a12beSStefan Roese
55a47a12beSStefan Roese for (i = 0; i < cpu_post_rlwnm_size && ret == 0; i++)
56a47a12beSStefan Roese {
57a47a12beSStefan Roese struct cpu_post_rlwnm_s *test = cpu_post_rlwnm_table + i;
58a47a12beSStefan Roese
59a47a12beSStefan Roese for (reg = 0; reg < 32 && ret == 0; reg++)
60a47a12beSStefan Roese {
61a47a12beSStefan Roese unsigned int reg0 = (reg + 0) % 32;
62a47a12beSStefan Roese unsigned int reg1 = (reg + 1) % 32;
63a47a12beSStefan Roese unsigned int reg2 = (reg + 2) % 32;
64a47a12beSStefan Roese unsigned int stk = reg < 16 ? 31 : 15;
65a47a12beSStefan Roese unsigned long code[] =
66a47a12beSStefan Roese {
67a47a12beSStefan Roese ASM_STW(stk, 1, -4),
68a47a12beSStefan Roese ASM_ADDI(stk, 1, -24),
69a47a12beSStefan Roese ASM_STW(3, stk, 12),
70a47a12beSStefan Roese ASM_STW(4, stk, 16),
71a47a12beSStefan Roese ASM_STW(reg0, stk, 8),
72a47a12beSStefan Roese ASM_STW(reg1, stk, 4),
73a47a12beSStefan Roese ASM_STW(reg2, stk, 0),
74a47a12beSStefan Roese ASM_LWZ(reg1, stk, 12),
75a47a12beSStefan Roese ASM_LWZ(reg0, stk, 16),
76a47a12beSStefan Roese ASM_122(test->cmd, reg2, reg1, reg0, test->mb, test->me),
77a47a12beSStefan Roese ASM_STW(reg2, stk, 12),
78a47a12beSStefan Roese ASM_LWZ(reg2, stk, 0),
79a47a12beSStefan Roese ASM_LWZ(reg1, stk, 4),
80a47a12beSStefan Roese ASM_LWZ(reg0, stk, 8),
81a47a12beSStefan Roese ASM_LWZ(3, stk, 12),
82a47a12beSStefan Roese ASM_ADDI(1, stk, 24),
83a47a12beSStefan Roese ASM_LWZ(stk, 1, -4),
84a47a12beSStefan Roese ASM_BLR,
85a47a12beSStefan Roese };
86a47a12beSStefan Roese unsigned long codecr[] =
87a47a12beSStefan Roese {
88a47a12beSStefan Roese ASM_STW(stk, 1, -4),
89a47a12beSStefan Roese ASM_ADDI(stk, 1, -24),
90a47a12beSStefan Roese ASM_STW(3, stk, 12),
91a47a12beSStefan Roese ASM_STW(4, stk, 16),
92a47a12beSStefan Roese ASM_STW(reg0, stk, 8),
93a47a12beSStefan Roese ASM_STW(reg1, stk, 4),
94a47a12beSStefan Roese ASM_STW(reg2, stk, 0),
95a47a12beSStefan Roese ASM_LWZ(reg1, stk, 12),
96a47a12beSStefan Roese ASM_LWZ(reg0, stk, 16),
97a47a12beSStefan Roese ASM_122(test->cmd, reg2, reg1, reg0, test->mb, test->me) |
98a47a12beSStefan Roese BIT_C,
99a47a12beSStefan Roese ASM_STW(reg2, stk, 12),
100a47a12beSStefan Roese ASM_LWZ(reg2, stk, 0),
101a47a12beSStefan Roese ASM_LWZ(reg1, stk, 4),
102a47a12beSStefan Roese ASM_LWZ(reg0, stk, 8),
103a47a12beSStefan Roese ASM_LWZ(3, stk, 12),
104a47a12beSStefan Roese ASM_ADDI(1, stk, 24),
105a47a12beSStefan Roese ASM_LWZ(stk, 1, -4),
106a47a12beSStefan Roese ASM_BLR,
107a47a12beSStefan Roese };
108a47a12beSStefan Roese ulong res;
109a47a12beSStefan Roese ulong cr;
110a47a12beSStefan Roese
111a47a12beSStefan Roese if (ret == 0)
112a47a12beSStefan Roese {
113a47a12beSStefan Roese cr = 0;
114a47a12beSStefan Roese cpu_post_exec_22 (code, & cr, & res, test->op1, test->op2);
115a47a12beSStefan Roese
116a47a12beSStefan Roese ret = res == test->res && cr == 0 ? 0 : -1;
117a47a12beSStefan Roese
118a47a12beSStefan Roese if (ret != 0)
119a47a12beSStefan Roese {
120a47a12beSStefan Roese post_log ("Error at rlwnm test %d !\n", i);
121a47a12beSStefan Roese }
122a47a12beSStefan Roese }
123a47a12beSStefan Roese
124a47a12beSStefan Roese if (ret == 0)
125a47a12beSStefan Roese {
126a47a12beSStefan Roese cpu_post_exec_22 (codecr, & cr, & res, test->op1, test->op2);
127a47a12beSStefan Roese
128a47a12beSStefan Roese ret = res == test->res &&
129a47a12beSStefan Roese (cr & 0xe0000000) == cpu_post_makecr (res) ? 0 : -1;
130a47a12beSStefan Roese
131a47a12beSStefan Roese if (ret != 0)
132a47a12beSStefan Roese {
133a47a12beSStefan Roese post_log ("Error at rlwnm test %d !\n", i);
134a47a12beSStefan Roese }
135a47a12beSStefan Roese }
136a47a12beSStefan Roese }
137a47a12beSStefan Roese }
138a47a12beSStefan Roese
139a47a12beSStefan Roese if (flag)
140a47a12beSStefan Roese enable_interrupts();
141a47a12beSStefan Roese
142a47a12beSStefan Roese return ret;
143a47a12beSStefan Roese }
144a47a12beSStefan Roese
145a47a12beSStefan Roese #endif
146