1*012771d8Swdenk /* 2*012771d8Swdenk * (C) Copyright 2000 3*012771d8Swdenk * Rob Taylor, Flying Pig Systems. robt@flyingpig.com. 4*012771d8Swdenk * 5*012771d8Swdenk * See file CREDITS for list of people who contributed to this 6*012771d8Swdenk * project. 7*012771d8Swdenk * 8*012771d8Swdenk * This program is free software; you can redistribute it and/or 9*012771d8Swdenk * modify it under the terms of the GNU General Public License as 10*012771d8Swdenk * published by the Free Software Foundation; either version 2 of 11*012771d8Swdenk * the License, or (at your option) any later version. 12*012771d8Swdenk * 13*012771d8Swdenk * This program is distributed in the hope that it will be useful, 14*012771d8Swdenk * but WITHOUT ANY WARRANTY; without even the implied warranty of 15*012771d8Swdenk * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16*012771d8Swdenk * GNU General Public License for more details. 17*012771d8Swdenk * 18*012771d8Swdenk * You should have received a copy of the GNU General Public License 19*012771d8Swdenk * along with this program; if not, write to the Free Software 20*012771d8Swdenk * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21*012771d8Swdenk * MA 02111-1307 USA 22*012771d8Swdenk */ 23*012771d8Swdenk 24*012771d8Swdenk /* winbond access routines and defines*/ 25*012771d8Swdenk 26*012771d8Swdenk /* from the winbond data sheet - 27*012771d8Swdenk The W83C553F SIO controller with PCI arbiter is a multi-function PCI device. 28*012771d8Swdenk Function 0 is the ISA bridge, and Function 1 is the bus master IDE controller. 29*012771d8Swdenk */ 30*012771d8Swdenk 31*012771d8Swdenk /*ISA bridge configuration space*/ 32*012771d8Swdenk 33*012771d8Swdenk #define W83C553F_VID 0x10AD 34*012771d8Swdenk #define W83C553F_DID 0x0565 35*012771d8Swdenk 36*012771d8Swdenk #define WINBOND_PCICONTR 0x40 /*pci control reg*/ 37*012771d8Swdenk #define WINBOND_SGBAR 0x41 /*scatter/gather base address reg*/ 38*012771d8Swdenk #define WINBOND_LBCR 0x42 /*Line Buffer Control reg*/ 39*012771d8Swdenk #define WINBOND_IDEIRCR 0x43 /*IDE Interrupt Routing Control Reg*/ 40*012771d8Swdenk #define WINBOND_PCIIRCR 0x44 /*PCI Interrupt Routing Control Reg*/ 41*012771d8Swdenk #define WINBOND_BTBAR 0x46 /*BIOS Timer Base Address Register*/ 42*012771d8Swdenk #define WINBOND_IPADCR 0x48 /*ISA to PCI Address Decoder Control Register*/ 43*012771d8Swdenk #define WINBOND_IRADCR 0x49 /*ISA ROM Address Decoder Control Register*/ 44*012771d8Swdenk #define WINBOND_IPMHSAR 0x4a /*ISA to PCI Memory Hole STart Address Register*/ 45*012771d8Swdenk #define WINBOND_IPMHSR 0x4b /*ISA to PCI Memory Hols Size Register*/ 46*012771d8Swdenk #define WINBOND_CDR 0x4c /*Clock Divisor Register*/ 47*012771d8Swdenk #define WINBOND_CSCR 0x4d /*Chip Select Control Register*/ 48*012771d8Swdenk #define WINBOND_ATSCR 0x4e /*AT System Control register*/ 49*012771d8Swdenk #define WINBOND_ATBCR 0x4f /*AT Bus ControL Register*/ 50*012771d8Swdenk #define WINBOND_IRQBEE0R 0x60 /*IRQ Break Event Enable 0 Register*/ 51*012771d8Swdenk #define WINBOND_IRQBEE1R 0x61 /*IRQ Break Event Enable 1 Register*/ 52*012771d8Swdenk #define WINBOND_ABEER 0x62 /*Additional Break Event Enable Register*/ 53*012771d8Swdenk #define WINBOND_DMABEER 0x63 /*DMA Break Event Enable Register*/ 54*012771d8Swdenk 55*012771d8Swdenk #define WINDOND_IDECSR 0x40 /*IDE Control/Status Register, Function 1*/ 56*012771d8Swdenk 57*012771d8Swdenk #define IPADCR_MBE512 0x1 58*012771d8Swdenk #define IPADCR_MBE640 0x2 59*012771d8Swdenk #define IPADCR_IPATOM4 0x10 60*012771d8Swdenk #define IPADCR_IPATOM5 0x20 61*012771d8Swdenk #define IPADCR_IPATOM6 0x40 62*012771d8Swdenk #define IPADCR_IPATOM7 0x80 63*012771d8Swdenk 64*012771d8Swdenk #define CSCR_UBIOSCSE 0x10 65*012771d8Swdenk #define CSCR_BIOSWP 0x20 66*012771d8Swdenk 67*012771d8Swdenk #define IDECSR_P0EN 0x01 68*012771d8Swdenk #define IDECSR_P0F16 0x02 69*012771d8Swdenk #define IDECSR_P1EN 0x10 70*012771d8Swdenk #define IDECSR_P1F16 0x20 71*012771d8Swdenk #define IDECSR_LEGIRQ 0x800 72*012771d8Swdenk 73*012771d8Swdenk /* 74*012771d8Swdenk * Interrupt controller 75*012771d8Swdenk */ 76*012771d8Swdenk #define W83C553F_PIC1_ICW1 CFG_ISA_IO + 0x20 77*012771d8Swdenk #define W83C553F_PIC1_ICW2 CFG_ISA_IO + 0x21 78*012771d8Swdenk #define W83C553F_PIC1_ICW3 CFG_ISA_IO + 0x21 79*012771d8Swdenk #define W83C553F_PIC1_ICW4 CFG_ISA_IO + 0x21 80*012771d8Swdenk #define W83C553F_PIC1_OCW1 CFG_ISA_IO + 0x21 81*012771d8Swdenk #define W83C553F_PIC1_OCW2 CFG_ISA_IO + 0x20 82*012771d8Swdenk #define W83C553F_PIC1_OCW3 CFG_ISA_IO + 0x20 83*012771d8Swdenk #define W83C553F_PIC1_ELC CFG_ISA_IO + 0x4D0 84*012771d8Swdenk #define W83C553F_PIC2_ICW1 CFG_ISA_IO + 0xA0 85*012771d8Swdenk #define W83C553F_PIC2_ICW2 CFG_ISA_IO + 0xA1 86*012771d8Swdenk #define W83C553F_PIC2_ICW3 CFG_ISA_IO + 0xA1 87*012771d8Swdenk #define W83C553F_PIC2_ICW4 CFG_ISA_IO + 0xA1 88*012771d8Swdenk #define W83C553F_PIC2_OCW1 CFG_ISA_IO + 0xA1 89*012771d8Swdenk #define W83C553F_PIC2_OCW2 CFG_ISA_IO + 0xA0 90*012771d8Swdenk #define W83C553F_PIC2_OCW3 CFG_ISA_IO + 0xA0 91*012771d8Swdenk #define W83C553F_PIC2_ELC CFG_ISA_IO + 0x4D1 92*012771d8Swdenk 93*012771d8Swdenk #define W83C553F_TMR1_CMOD CFG_ISA_IO + 0x43 94*012771d8Swdenk 95*012771d8Swdenk /* 96*012771d8Swdenk * DMA controller 97*012771d8Swdenk */ 98*012771d8Swdenk #define W83C553F_DMA1 CFG_ISA_IO + 0x000 /* channel 0 - 3 */ 99*012771d8Swdenk #define W83C553F_DMA2 CFG_ISA_IO + 0x0C0 /* channel 4 - 7 */ 100*012771d8Swdenk 101*012771d8Swdenk /* command/status register bit definitions */ 102*012771d8Swdenk 103*012771d8Swdenk #define W83C553F_CS_COM_DACKAL (1<<7) /* DACK# assert level */ 104*012771d8Swdenk #define W83C553F_CS_COM_DREQSAL (1<<6) /* DREQ sense assert level */ 105*012771d8Swdenk #define W83C553F_CS_COM_GAP (1<<4) /* group arbitration priority */ 106*012771d8Swdenk #define W83C553F_CS_COM_CGE (1<<2) /* channel group enable */ 107*012771d8Swdenk 108*012771d8Swdenk #define W83C553F_CS_STAT_CH0REQ (1<<4) /* channel 0 (4) DREQ status */ 109*012771d8Swdenk #define W83C553F_CS_STAT_CH1REQ (1<<5) /* channel 1 (5) DREQ status */ 110*012771d8Swdenk #define W83C553F_CS_STAT_CH2REQ (1<<6) /* channel 2 (6) DREQ status */ 111*012771d8Swdenk #define W83C553F_CS_STAT_CH3REQ (1<<7) /* channel 3 (7) DREQ status */ 112*012771d8Swdenk 113*012771d8Swdenk #define W83C553F_CS_STAT_CH0TC (1<<0) /* channel 0 (4) TC status */ 114*012771d8Swdenk #define W83C553F_CS_STAT_CH1TC (1<<1) /* channel 1 (5) TC status */ 115*012771d8Swdenk #define W83C553F_CS_STAT_CH2TC (1<<2) /* channel 2 (6) TC status */ 116*012771d8Swdenk #define W83C553F_CS_STAT_CH3TC (1<<3) /* channel 3 (7) TC status */ 117*012771d8Swdenk 118*012771d8Swdenk /* mode register bit definitions */ 119*012771d8Swdenk 120*012771d8Swdenk #define W83C553F_MODE_TM_DEMAND (0<<6) /* transfer mode - demand */ 121*012771d8Swdenk #define W83C553F_MODE_TM_SINGLE (1<<6) /* transfer mode - single */ 122*012771d8Swdenk #define W83C553F_MODE_TM_BLOCK (2<<6) /* transfer mode - block */ 123*012771d8Swdenk #define W83C553F_MODE_TM_CASCADE (3<<6) /* transfer mode - cascade */ 124*012771d8Swdenk #define W83C553F_MODE_ADDRDEC (1<<5) /* address increment/decrement select */ 125*012771d8Swdenk #define W83C553F_MODE_AUTOINIT (1<<4) /* autoinitialize enable */ 126*012771d8Swdenk #define W83C553F_MODE_TT_VERIFY (0<<2) /* transfer type - verify */ 127*012771d8Swdenk #define W83C553F_MODE_TT_WRITE (1<<2) /* transfer type - write */ 128*012771d8Swdenk #define W83C553F_MODE_TT_READ (2<<2) /* transfer type - read */ 129*012771d8Swdenk #define W83C553F_MODE_TT_ILLEGAL (3<<2) /* transfer type - illegal */ 130*012771d8Swdenk #define W83C553F_MODE_CH0SEL (0<<0) /* channel 0 (4) select */ 131*012771d8Swdenk #define W83C553F_MODE_CH1SEL (1<<0) /* channel 1 (5) select */ 132*012771d8Swdenk #define W83C553F_MODE_CH2SEL (2<<0) /* channel 2 (6) select */ 133*012771d8Swdenk #define W83C553F_MODE_CH3SEL (3<<0) /* channel 3 (7) select */ 134*012771d8Swdenk 135*012771d8Swdenk /* request register bit definitions */ 136*012771d8Swdenk 137*012771d8Swdenk #define W83C553F_REQ_CHSERREQ (1<<2) /* channel service request */ 138*012771d8Swdenk #define W83C553F_REQ_CH0SEL (0<<0) /* channel 0 (4) select */ 139*012771d8Swdenk #define W83C553F_REQ_CH1SEL (1<<0) /* channel 1 (5) select */ 140*012771d8Swdenk #define W83C553F_REQ_CH2SEL (2<<0) /* channel 2 (6) select */ 141*012771d8Swdenk #define W83C553F_REQ_CH3SEL (3<<0) /* channel 3 (7) select */ 142*012771d8Swdenk 143*012771d8Swdenk /* write single mask bit register bit definitions */ 144*012771d8Swdenk 145*012771d8Swdenk #define W83C553F_WSMB_CHMASKSEL (1<<2) /* channel mask select */ 146*012771d8Swdenk #define W83C553F_WSMB_CH0SEL (0<<0) /* channel 0 (4) select */ 147*012771d8Swdenk #define W83C553F_WSMB_CH1SEL (1<<0) /* channel 1 (5) select */ 148*012771d8Swdenk #define W83C553F_WSMB_CH2SEL (2<<0) /* channel 2 (6) select */ 149*012771d8Swdenk #define W83C553F_WSMB_CH3SEL (3<<0) /* channel 3 (7) select */ 150*012771d8Swdenk 151*012771d8Swdenk /* read/write all mask bits register bit definitions */ 152*012771d8Swdenk 153*012771d8Swdenk #define W83C553F_RWAMB_CH0MASK (1<<0) /* channel 0 (4) mask */ 154*012771d8Swdenk #define W83C553F_RWAMB_CH1MASK (1<<1) /* channel 1 (5) mask */ 155*012771d8Swdenk #define W83C553F_RWAMB_CH2MASK (1<<2) /* channel 2 (6) mask */ 156*012771d8Swdenk #define W83C553F_RWAMB_CH3MASK (1<<3) /* channel 3 (7) mask */ 157*012771d8Swdenk 158*012771d8Swdenk /* typedefs */ 159*012771d8Swdenk 160*012771d8Swdenk #define W83C553F_DMA1_CS 0x8 161*012771d8Swdenk #define W83C553F_DMA1_WR 0x9 162*012771d8Swdenk #define W83C553F_DMA1_WSMB 0xA 163*012771d8Swdenk #define W83C553F_DMA1_WM 0xB 164*012771d8Swdenk #define W83C553F_DMA1_CBP 0xC 165*012771d8Swdenk #define W83C553F_DMA1_MC 0xD 166*012771d8Swdenk #define W83C553F_DMA1_CM 0xE 167*012771d8Swdenk #define W83C553F_DMA1_RWAMB 0xF 168*012771d8Swdenk 169*012771d8Swdenk #define W83C553F_DMA2_CS 0x10 170*012771d8Swdenk #define W83C553F_DMA2_WR 0x12 171*012771d8Swdenk #define W83C553F_DMA2_WSMB 0x14 172*012771d8Swdenk #define W83C553F_DMA2_WM 0x16 173*012771d8Swdenk #define W83C553F_DMA2_CBP 0x18 174*012771d8Swdenk #define W83C553F_DMA2_MC 0x1A 175*012771d8Swdenk #define W83C553F_DMA2_CM 0x1C 176*012771d8Swdenk #define W83C553F_DMA2_RWAMB 0x1E 177*012771d8Swdenk 178*012771d8Swdenk void initialise_w83c553f(void); 179