xref: /rk3399_rockchip-uboot/include/w83c553f.h (revision 326ea986ac150acdc7656d57fca647db80b50158)
1012771d8Swdenk /*
2012771d8Swdenk  * (C) Copyright 2000
3012771d8Swdenk  * Rob Taylor, Flying Pig Systems. robt@flyingpig.com.
4012771d8Swdenk  *
5*1a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
6012771d8Swdenk  */
7012771d8Swdenk 
8012771d8Swdenk  /* winbond access routines and defines*/
9012771d8Swdenk 
10012771d8Swdenk /* from the winbond data sheet -
11012771d8Swdenk  The W83C553F SIO controller with PCI arbiter is a multi-function PCI device.
12012771d8Swdenk  Function 0 is the ISA bridge, and Function 1 is the bus master IDE controller.
13012771d8Swdenk */
14012771d8Swdenk 
15012771d8Swdenk /*ISA bridge configuration space*/
16012771d8Swdenk 
17012771d8Swdenk #define W83C553F_VID		0x10AD
18012771d8Swdenk #define W83C553F_DID		0x0565
19012771d8Swdenk 
20012771d8Swdenk #define WINBOND_PCICONTR	0x40  /*pci control reg*/
21012771d8Swdenk #define WINBOND_SGBAR		0x41  /*scatter/gather base address reg*/
22012771d8Swdenk #define WINBOND_LBCR		0x42  /*Line Buffer Control reg*/
23012771d8Swdenk #define WINBOND_IDEIRCR		0x43  /*IDE Interrupt Routing Control  Reg*/
24012771d8Swdenk #define WINBOND_PCIIRCR		0x44  /*PCI Interrupt Routing Control Reg*/
25012771d8Swdenk #define WINBOND_BTBAR		0x46  /*BIOS Timer Base Address Register*/
26012771d8Swdenk #define WINBOND_IPADCR		0x48  /*ISA to PCI Address Decoder Control Register*/
27012771d8Swdenk #define WINBOND_IRADCR		0x49  /*ISA ROM Address Decoder Control Register*/
28012771d8Swdenk #define WINBOND_IPMHSAR		0x4a  /*ISA to PCI Memory Hole STart Address Register*/
29012771d8Swdenk #define WINBOND_IPMHSR		0x4b  /*ISA to PCI Memory Hols Size Register*/
30012771d8Swdenk #define WINBOND_CDR			0x4c  /*Clock Divisor Register*/
31012771d8Swdenk #define WINBOND_CSCR		0x4d  /*Chip Select Control Register*/
32012771d8Swdenk #define WINBOND_ATSCR		0x4e  /*AT System Control register*/
33012771d8Swdenk #define WINBOND_ATBCR		0x4f  /*AT Bus ControL Register*/
34012771d8Swdenk #define WINBOND_IRQBEE0R	0x60  /*IRQ Break Event Enable 0 Register*/
35012771d8Swdenk #define WINBOND_IRQBEE1R	0x61  /*IRQ Break Event Enable 1 Register*/
36012771d8Swdenk #define WINBOND_ABEER		0x62  /*Additional Break Event Enable Register*/
37012771d8Swdenk #define WINBOND_DMABEER		0x63  /*DMA Break Event Enable Register*/
38012771d8Swdenk 
39012771d8Swdenk #define WINDOND_IDECSR		0x40  /*IDE Control/Status Register, Function 1*/
40012771d8Swdenk 
41012771d8Swdenk #define IPADCR_MBE512		0x1
42012771d8Swdenk #define IPADCR_MBE640		0x2
43012771d8Swdenk #define IPADCR_IPATOM4		0x10
44012771d8Swdenk #define IPADCR_IPATOM5		0x20
45012771d8Swdenk #define IPADCR_IPATOM6		0x40
46012771d8Swdenk #define IPADCR_IPATOM7		0x80
47012771d8Swdenk 
48012771d8Swdenk #define CSCR_UBIOSCSE		0x10
49012771d8Swdenk #define CSCR_BIOSWP			0x20
50012771d8Swdenk 
51012771d8Swdenk #define IDECSR_P0EN			0x01
52012771d8Swdenk #define IDECSR_P0F16		0x02
53012771d8Swdenk #define IDECSR_P1EN			0x10
54012771d8Swdenk #define IDECSR_P1F16		0x20
55012771d8Swdenk #define IDECSR_LEGIRQ		0x800
56012771d8Swdenk 
57012771d8Swdenk /*
58012771d8Swdenk  * Interrupt controller
59012771d8Swdenk  */
606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define W83C553F_PIC1_ICW1	CONFIG_SYS_ISA_IO + 0x20
616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define W83C553F_PIC1_ICW2	CONFIG_SYS_ISA_IO + 0x21
626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define W83C553F_PIC1_ICW3	CONFIG_SYS_ISA_IO + 0x21
636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define W83C553F_PIC1_ICW4	CONFIG_SYS_ISA_IO + 0x21
646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define W83C553F_PIC1_OCW1	CONFIG_SYS_ISA_IO + 0x21
656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define W83C553F_PIC1_OCW2	CONFIG_SYS_ISA_IO + 0x20
666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define W83C553F_PIC1_OCW3	CONFIG_SYS_ISA_IO + 0x20
676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define W83C553F_PIC1_ELC	CONFIG_SYS_ISA_IO + 0x4D0
686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define W83C553F_PIC2_ICW1	CONFIG_SYS_ISA_IO + 0xA0
696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define W83C553F_PIC2_ICW2	CONFIG_SYS_ISA_IO + 0xA1
706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define W83C553F_PIC2_ICW3	CONFIG_SYS_ISA_IO + 0xA1
716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define W83C553F_PIC2_ICW4	CONFIG_SYS_ISA_IO + 0xA1
726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define W83C553F_PIC2_OCW1	CONFIG_SYS_ISA_IO + 0xA1
736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define W83C553F_PIC2_OCW2	CONFIG_SYS_ISA_IO + 0xA0
746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define W83C553F_PIC2_OCW3	CONFIG_SYS_ISA_IO + 0xA0
756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define W83C553F_PIC2_ELC	CONFIG_SYS_ISA_IO + 0x4D1
76012771d8Swdenk 
776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define W83C553F_TMR1_CMOD	CONFIG_SYS_ISA_IO + 0x43
78012771d8Swdenk 
79012771d8Swdenk /*
80012771d8Swdenk  * DMA controller
81012771d8Swdenk  */
826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define W83C553F_DMA1	CONFIG_SYS_ISA_IO + 0x000	/* channel 0 - 3 */
836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define W83C553F_DMA2	CONFIG_SYS_ISA_IO + 0x0C0	/* channel 4 - 7 */
84012771d8Swdenk 
85012771d8Swdenk /* command/status register bit definitions */
86012771d8Swdenk 
87012771d8Swdenk #define W83C553F_CS_COM_DACKAL	(1<<7)	/* DACK# assert level */
88012771d8Swdenk #define W83C553F_CS_COM_DREQSAL	(1<<6)	/* DREQ sense assert level */
89012771d8Swdenk #define W83C553F_CS_COM_GAP	(1<<4)	/* group arbitration priority */
90012771d8Swdenk #define W83C553F_CS_COM_CGE	(1<<2)	/* channel group enable */
91012771d8Swdenk 
92012771d8Swdenk #define W83C553F_CS_STAT_CH0REQ	(1<<4)	/* channel 0 (4) DREQ status */
93012771d8Swdenk #define W83C553F_CS_STAT_CH1REQ	(1<<5)	/* channel 1 (5) DREQ status */
94012771d8Swdenk #define W83C553F_CS_STAT_CH2REQ	(1<<6)	/* channel 2 (6) DREQ status */
95012771d8Swdenk #define W83C553F_CS_STAT_CH3REQ	(1<<7)	/* channel 3 (7) DREQ status */
96012771d8Swdenk 
97012771d8Swdenk #define W83C553F_CS_STAT_CH0TC	(1<<0)	/* channel 0 (4) TC status */
98012771d8Swdenk #define W83C553F_CS_STAT_CH1TC	(1<<1)	/* channel 1 (5) TC status */
99012771d8Swdenk #define W83C553F_CS_STAT_CH2TC	(1<<2)	/* channel 2 (6) TC status */
100012771d8Swdenk #define W83C553F_CS_STAT_CH3TC	(1<<3)	/* channel 3 (7) TC status */
101012771d8Swdenk 
102012771d8Swdenk /* mode register bit definitions */
103012771d8Swdenk 
104012771d8Swdenk #define W83C553F_MODE_TM_DEMAND	(0<<6)	/* transfer mode - demand */
105012771d8Swdenk #define W83C553F_MODE_TM_SINGLE	(1<<6)	/* transfer mode - single */
106012771d8Swdenk #define W83C553F_MODE_TM_BLOCK	(2<<6)	/* transfer mode - block */
107012771d8Swdenk #define W83C553F_MODE_TM_CASCADE	(3<<6)	/* transfer mode - cascade */
108012771d8Swdenk #define W83C553F_MODE_ADDRDEC	(1<<5)	/* address increment/decrement select */
109012771d8Swdenk #define W83C553F_MODE_AUTOINIT	(1<<4)	/* autoinitialize enable */
110012771d8Swdenk #define W83C553F_MODE_TT_VERIFY	(0<<2)	/* transfer type - verify */
111012771d8Swdenk #define W83C553F_MODE_TT_WRITE	(1<<2)	/* transfer type - write */
112012771d8Swdenk #define W83C553F_MODE_TT_READ	(2<<2)	/* transfer type - read */
113012771d8Swdenk #define W83C553F_MODE_TT_ILLEGAL	(3<<2)	/* transfer type - illegal */
114012771d8Swdenk #define W83C553F_MODE_CH0SEL	(0<<0)	/* channel 0 (4) select */
115012771d8Swdenk #define W83C553F_MODE_CH1SEL	(1<<0)	/* channel 1 (5) select */
116012771d8Swdenk #define W83C553F_MODE_CH2SEL	(2<<0)	/* channel 2 (6) select */
117012771d8Swdenk #define W83C553F_MODE_CH3SEL	(3<<0)	/* channel 3 (7) select */
118012771d8Swdenk 
119012771d8Swdenk /* request register bit definitions */
120012771d8Swdenk 
121012771d8Swdenk #define W83C553F_REQ_CHSERREQ	(1<<2)	/* channel service request */
122012771d8Swdenk #define W83C553F_REQ_CH0SEL	(0<<0)	/* channel 0 (4) select */
123012771d8Swdenk #define W83C553F_REQ_CH1SEL	(1<<0)	/* channel 1 (5) select */
124012771d8Swdenk #define W83C553F_REQ_CH2SEL	(2<<0)	/* channel 2 (6) select */
125012771d8Swdenk #define W83C553F_REQ_CH3SEL	(3<<0)	/* channel 3 (7) select */
126012771d8Swdenk 
127012771d8Swdenk /* write single mask bit register bit definitions */
128012771d8Swdenk 
129012771d8Swdenk #define W83C553F_WSMB_CHMASKSEL	(1<<2)	/* channel mask select */
130012771d8Swdenk #define W83C553F_WSMB_CH0SEL	(0<<0)	/* channel 0 (4) select */
131012771d8Swdenk #define W83C553F_WSMB_CH1SEL	(1<<0)	/* channel 1 (5) select */
132012771d8Swdenk #define W83C553F_WSMB_CH2SEL	(2<<0)	/* channel 2 (6) select */
133012771d8Swdenk #define W83C553F_WSMB_CH3SEL	(3<<0)	/* channel 3 (7) select */
134012771d8Swdenk 
135012771d8Swdenk /* read/write all mask bits register bit definitions */
136012771d8Swdenk 
137012771d8Swdenk #define W83C553F_RWAMB_CH0MASK	(1<<0)	/* channel 0 (4) mask */
138012771d8Swdenk #define W83C553F_RWAMB_CH1MASK	(1<<1)	/* channel 1 (5) mask */
139012771d8Swdenk #define W83C553F_RWAMB_CH2MASK	(1<<2)	/* channel 2 (6) mask */
140012771d8Swdenk #define W83C553F_RWAMB_CH3MASK	(1<<3)	/* channel 3 (7) mask */
141012771d8Swdenk 
142012771d8Swdenk /* typedefs */
143012771d8Swdenk 
144012771d8Swdenk #define W83C553F_DMA1_CS		0x8
145012771d8Swdenk #define W83C553F_DMA1_WR		0x9
146012771d8Swdenk #define W83C553F_DMA1_WSMB		0xA
147012771d8Swdenk #define W83C553F_DMA1_WM		0xB
148012771d8Swdenk #define W83C553F_DMA1_CBP		0xC
149012771d8Swdenk #define W83C553F_DMA1_MC		0xD
150012771d8Swdenk #define W83C553F_DMA1_CM		0xE
151012771d8Swdenk #define W83C553F_DMA1_RWAMB		0xF
152012771d8Swdenk 
153012771d8Swdenk #define W83C553F_DMA2_CS		0x10
154012771d8Swdenk #define W83C553F_DMA2_WR		0x12
155012771d8Swdenk #define W83C553F_DMA2_WSMB		0x14
156012771d8Swdenk #define W83C553F_DMA2_WM		0x16
157012771d8Swdenk #define W83C553F_DMA2_CBP		0x18
158012771d8Swdenk #define W83C553F_DMA2_MC		0x1A
159012771d8Swdenk #define W83C553F_DMA2_CM		0x1C
160012771d8Swdenk #define W83C553F_DMA2_RWAMB		0x1E
161012771d8Swdenk 
162012771d8Swdenk void initialise_w83c553f(void);
163