xref: /rk3399_rockchip-uboot/include/usb/designware_udc.h (revision 23b0e6946b9794266a2b699030b7b75c3fffb81d)
12721551aSVipin KUMAR /*
22721551aSVipin KUMAR  * (C) Copyright 2009
32721551aSVipin KUMAR  * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com.
42721551aSVipin KUMAR  *
52721551aSVipin KUMAR  * See file CREDITS for list of people who contributed to this
62721551aSVipin KUMAR  * project.
72721551aSVipin KUMAR  *
82721551aSVipin KUMAR  * This program is free software; you can redistribute it and/or
92721551aSVipin KUMAR  * modify it under the terms of the GNU General Public License as
102721551aSVipin KUMAR  * published by the Free Software Foundation; either version 2 of
112721551aSVipin KUMAR  * the License, or (at your option) any later version.
122721551aSVipin KUMAR  *
132721551aSVipin KUMAR  * This program is distributed in the hope that it will be useful,
142721551aSVipin KUMAR  * but WITHOUT ANY WARRANTY; without even the implied warranty of
152721551aSVipin KUMAR  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
162721551aSVipin KUMAR  * GNU General Public License for more details.
172721551aSVipin KUMAR  *
182721551aSVipin KUMAR  * You should have received a copy of the GNU General Public License
192721551aSVipin KUMAR  * along with this program; if not, write to the Free Software
202721551aSVipin KUMAR  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
212721551aSVipin KUMAR  * MA 02111-1307 USA
222721551aSVipin KUMAR  */
232721551aSVipin KUMAR 
242721551aSVipin KUMAR #ifndef __DW_UDC_H
252721551aSVipin KUMAR #define __DW_UDC_H
262721551aSVipin KUMAR 
272721551aSVipin KUMAR /*
282721551aSVipin KUMAR  * Defines for  USBD
292721551aSVipin KUMAR  *
302721551aSVipin KUMAR  * The udc_ahb controller has three AHB slaves:
312721551aSVipin KUMAR  *
322721551aSVipin KUMAR  * 1.  THe UDC registers
332721551aSVipin KUMAR  * 2.  The plug detect
342721551aSVipin KUMAR  * 3.  The RX/TX FIFO
352721551aSVipin KUMAR  */
362721551aSVipin KUMAR 
372721551aSVipin KUMAR #define MAX_ENDPOINTS		16
382721551aSVipin KUMAR 
392721551aSVipin KUMAR struct udc_endp_regs {
402721551aSVipin KUMAR 	u32 endp_cntl;
412721551aSVipin KUMAR 	u32 endp_status;
422721551aSVipin KUMAR 	u32 endp_bsorfn;
432721551aSVipin KUMAR 	u32 endp_maxpacksize;
442721551aSVipin KUMAR 	u32 reserved_1;
452721551aSVipin KUMAR 	u32 endp_desc_point;
462721551aSVipin KUMAR 	u32 reserved_2;
472721551aSVipin KUMAR 	u32 write_done;
482721551aSVipin KUMAR };
492721551aSVipin KUMAR 
502721551aSVipin KUMAR /* Endpoint Control Register definitions */
512721551aSVipin KUMAR 
522721551aSVipin KUMAR #define  ENDP_CNTL_STALL		0x00000001
532721551aSVipin KUMAR #define  ENDP_CNTL_FLUSH		0x00000002
542721551aSVipin KUMAR #define  ENDP_CNTL_SNOOP		0x00000004
552721551aSVipin KUMAR #define  ENDP_CNTL_POLL			0x00000008
562721551aSVipin KUMAR #define  ENDP_CNTL_CONTROL		0x00000000
572721551aSVipin KUMAR #define  ENDP_CNTL_ISO			0x00000010
582721551aSVipin KUMAR #define  ENDP_CNTL_BULK			0x00000020
592721551aSVipin KUMAR #define  ENDP_CNTL_INT			0x00000030
602721551aSVipin KUMAR #define  ENDP_CNTL_NAK			0x00000040
612721551aSVipin KUMAR #define  ENDP_CNTL_SNAK			0x00000080
622721551aSVipin KUMAR #define  ENDP_CNTL_CNAK			0x00000100
632721551aSVipin KUMAR #define  ENDP_CNTL_RRDY			0x00000200
642721551aSVipin KUMAR 
652721551aSVipin KUMAR /* Endpoint Satus Register definitions */
662721551aSVipin KUMAR 
672721551aSVipin KUMAR #define  ENDP_STATUS_PIDMSK		0x0000000f
682721551aSVipin KUMAR #define  ENDP_STATUS_OUTMSK		0x00000030
692721551aSVipin KUMAR #define  ENDP_STATUS_OUT_NONE		0x00000000
702721551aSVipin KUMAR #define  ENDP_STATUS_OUT_DATA		0x00000010
712721551aSVipin KUMAR #define  ENDP_STATUS_OUT_SETUP		0x00000020
722721551aSVipin KUMAR #define  ENDP_STATUS_IN			0x00000040
732721551aSVipin KUMAR #define  ENDP_STATUS_BUFFNAV		0x00000080
742721551aSVipin KUMAR #define  ENDP_STATUS_FATERR		0x00000100
752721551aSVipin KUMAR #define  ENDP_STATUS_HOSTBUSERR		0x00000200
762721551aSVipin KUMAR #define  ENDP_STATUS_TDC		0x00000400
772721551aSVipin KUMAR #define  ENDP_STATUS_RXPKTMSK		0x003ff800
782721551aSVipin KUMAR 
792721551aSVipin KUMAR struct udc_regs {
802721551aSVipin KUMAR 	struct udc_endp_regs in_regs[MAX_ENDPOINTS];
812721551aSVipin KUMAR 	struct udc_endp_regs out_regs[MAX_ENDPOINTS];
822721551aSVipin KUMAR 	u32 dev_conf;
832721551aSVipin KUMAR 	u32 dev_cntl;
842721551aSVipin KUMAR 	u32 dev_stat;
852721551aSVipin KUMAR 	u32 dev_int;
862721551aSVipin KUMAR 	u32 dev_int_mask;
872721551aSVipin KUMAR 	u32 endp_int;
882721551aSVipin KUMAR 	u32 endp_int_mask;
892721551aSVipin KUMAR 	u32 reserved_3[0x39];
902721551aSVipin KUMAR 	u32 reserved_4;		/* offset 0x500 */
912721551aSVipin KUMAR 	u32 udc_endp_reg[MAX_ENDPOINTS];
922721551aSVipin KUMAR };
932721551aSVipin KUMAR 
942721551aSVipin KUMAR /* Device Configuration Register definitions */
952721551aSVipin KUMAR 
962721551aSVipin KUMAR #define  DEV_CONF_HS_SPEED		0x00000000
972721551aSVipin KUMAR #define  DEV_CONF_LS_SPEED		0x00000002
982721551aSVipin KUMAR #define  DEV_CONF_FS_SPEED		0x00000003
992721551aSVipin KUMAR #define  DEV_CONF_REMWAKEUP		0x00000004
1002721551aSVipin KUMAR #define  DEV_CONF_SELFPOW		0x00000008
1012721551aSVipin KUMAR #define  DEV_CONF_SYNCFRAME		0x00000010
1022721551aSVipin KUMAR #define  DEV_CONF_PHYINT_8		0x00000020
1032721551aSVipin KUMAR #define  DEV_CONF_PHYINT_16		0x00000000
1042721551aSVipin KUMAR #define  DEV_CONF_UTMI_BIDIR		0x00000040
1052721551aSVipin KUMAR #define  DEV_CONF_STATUS_STALL		0x00000080
1062721551aSVipin KUMAR 
1072721551aSVipin KUMAR /* Device Control Register definitions */
1082721551aSVipin KUMAR 
1092721551aSVipin KUMAR #define  DEV_CNTL_RESUME		0x00000001
1102721551aSVipin KUMAR #define  DEV_CNTL_TFFLUSH		0x00000002
1112721551aSVipin KUMAR #define  DEV_CNTL_RXDMAEN		0x00000004
1122721551aSVipin KUMAR #define  DEV_CNTL_TXDMAEN		0x00000008
1132721551aSVipin KUMAR #define  DEV_CNTL_DESCRUPD		0x00000010
1142721551aSVipin KUMAR #define  DEV_CNTL_BIGEND		0x00000020
1152721551aSVipin KUMAR #define  DEV_CNTL_BUFFILL		0x00000040
1162721551aSVipin KUMAR #define  DEV_CNTL_TSHLDEN		0x00000080
1172721551aSVipin KUMAR #define  DEV_CNTL_BURSTEN		0x00000100
1182721551aSVipin KUMAR #define  DEV_CNTL_DMAMODE		0x00000200
1192721551aSVipin KUMAR #define  DEV_CNTL_SOFTDISCONNECT	0x00000400
1202721551aSVipin KUMAR #define  DEV_CNTL_SCALEDOWN		0x00000800
1212721551aSVipin KUMAR #define  DEV_CNTL_BURSTLENU		0x00010000
1222721551aSVipin KUMAR #define  DEV_CNTL_BURSTLENMSK		0x00ff0000
1232721551aSVipin KUMAR #define  DEV_CNTL_TSHLDLENU		0x01000000
1242721551aSVipin KUMAR #define  DEV_CNTL_TSHLDLENMSK		0xff000000
1252721551aSVipin KUMAR 
1262721551aSVipin KUMAR /* Device Status Register definitions */
1272721551aSVipin KUMAR 
1282721551aSVipin KUMAR #define  DEV_STAT_CFG			0x0000000f
1292721551aSVipin KUMAR #define  DEV_STAT_INTF			0x000000f0
1302721551aSVipin KUMAR #define  DEV_STAT_ALT			0x00000f00
1312721551aSVipin KUMAR #define  DEV_STAT_SUSP			0x00001000
1322721551aSVipin KUMAR #define  DEV_STAT_ENUM			0x00006000
1332721551aSVipin KUMAR #define  DEV_STAT_ENUM_SPEED_HS		0x00000000
1342721551aSVipin KUMAR #define  DEV_STAT_ENUM_SPEED_FS		0x00002000
1352721551aSVipin KUMAR #define  DEV_STAT_ENUM_SPEED_LS		0x00004000
1362721551aSVipin KUMAR #define  DEV_STAT_RXFIFO_EMPTY		0x00008000
1372721551aSVipin KUMAR #define  DEV_STAT_PHY_ERR		0x00010000
1382721551aSVipin KUMAR #define  DEV_STAT_TS			0xf0000000
1392721551aSVipin KUMAR 
1402721551aSVipin KUMAR /* Device Interrupt Register definitions */
1412721551aSVipin KUMAR 
1422721551aSVipin KUMAR #define  DEV_INT_MSK			0x0000007f
1432721551aSVipin KUMAR #define  DEV_INT_SETCFG			0x00000001
1442721551aSVipin KUMAR #define  DEV_INT_SETINTF		0x00000002
1452721551aSVipin KUMAR #define  DEV_INT_INACTIVE		0x00000004
1462721551aSVipin KUMAR #define  DEV_INT_USBRESET		0x00000008
1472721551aSVipin KUMAR #define  DEV_INT_SUSPUSB		0x00000010
1482721551aSVipin KUMAR #define  DEV_INT_SOF			0x00000020
1492721551aSVipin KUMAR #define  DEV_INT_ENUM			0x00000040
1502721551aSVipin KUMAR 
1512721551aSVipin KUMAR /* Endpoint Interrupt Register definitions */
1522721551aSVipin KUMAR 
1532721551aSVipin KUMAR #define  ENDP0_INT_CTRLIN		0x00000001
1542721551aSVipin KUMAR #define  ENDP1_INT_BULKIN		0x00000002
1552721551aSVipin KUMAR #define  ENDP_INT_NONISOIN_MSK		0x0000AAAA
1562721551aSVipin KUMAR #define  ENDP2_INT_BULKIN		0x00000004
1572721551aSVipin KUMAR #define  ENDP0_INT_CTRLOUT		0x00010000
1582721551aSVipin KUMAR #define  ENDP1_INT_BULKOUT		0x00020000
1592721551aSVipin KUMAR #define  ENDP2_INT_BULKOUT		0x00040000
1602721551aSVipin KUMAR #define  ENDP_INT_NONISOOUT_MSK		0x55540000
1612721551aSVipin KUMAR 
1622721551aSVipin KUMAR /* Endpoint Register definitions */
1632721551aSVipin KUMAR #define  ENDP_EPDIR_OUT			0x00000000
1642721551aSVipin KUMAR #define  ENDP_EPDIR_IN			0x00000010
1652721551aSVipin KUMAR #define  ENDP_EPTYPE_CNTL		0x0
1662721551aSVipin KUMAR #define  ENDP_EPTYPE_ISO		0x1
1672721551aSVipin KUMAR #define  ENDP_EPTYPE_BULK		0x2
1682721551aSVipin KUMAR #define  ENDP_EPTYPE_INT		0x3
1692721551aSVipin KUMAR 
1702721551aSVipin KUMAR /*
1712721551aSVipin KUMAR  * Defines for Plug Detect
1722721551aSVipin KUMAR  */
1732721551aSVipin KUMAR 
1742721551aSVipin KUMAR struct plug_regs {
1752721551aSVipin KUMAR 	u32 plug_state;
1762721551aSVipin KUMAR 	u32 plug_pending;
1772721551aSVipin KUMAR };
1782721551aSVipin KUMAR 
1792721551aSVipin KUMAR /* Plug State Register definitions */
1802721551aSVipin KUMAR #define  PLUG_STATUS_EN			0x1
1812721551aSVipin KUMAR #define  PLUG_STATUS_ATTACHED		0x2
1822721551aSVipin KUMAR #define  PLUG_STATUS_PHY_RESET		0x4
1832721551aSVipin KUMAR #define  PLUG_STATUS_PHY_MODE		0x8
1842721551aSVipin KUMAR 
1852721551aSVipin KUMAR /*
1862721551aSVipin KUMAR  * Defines for UDC FIFO (Slave Mode)
1872721551aSVipin KUMAR  */
1882721551aSVipin KUMAR struct udcfifo_regs {
1892721551aSVipin KUMAR 	u32 *fifo_p;
1902721551aSVipin KUMAR };
1912721551aSVipin KUMAR 
1922721551aSVipin KUMAR /*
1932721551aSVipin KUMAR  * USBTTY definitions
1942721551aSVipin KUMAR  */
1952721551aSVipin KUMAR #define  EP0_MAX_PACKET_SIZE		64
1962721551aSVipin KUMAR #define  UDC_INT_ENDPOINT		1
1972721551aSVipin KUMAR #define  UDC_INT_PACKET_SIZE		64
1982721551aSVipin KUMAR #define  UDC_OUT_ENDPOINT		2
1992721551aSVipin KUMAR #define  UDC_BULK_PACKET_SIZE		64
200*23b0e694SVipin KUMAR #define  UDC_BULK_HS_PACKET_SIZE	512
2012721551aSVipin KUMAR #define  UDC_IN_ENDPOINT		3
2022721551aSVipin KUMAR #define  UDC_OUT_PACKET_SIZE		64
2032721551aSVipin KUMAR #define  UDC_IN_PACKET_SIZE		64
2042721551aSVipin KUMAR 
2052721551aSVipin KUMAR /*
2062721551aSVipin KUMAR  * UDC endpoint definitions
2072721551aSVipin KUMAR  */
2082721551aSVipin KUMAR #define  UDC_EP0			0
2092721551aSVipin KUMAR #define  UDC_EP1			1
2102721551aSVipin KUMAR #define  UDC_EP2			2
2112721551aSVipin KUMAR #define  UDC_EP3			3
2122721551aSVipin KUMAR 
2132721551aSVipin KUMAR /*
2142721551aSVipin KUMAR  * Function declarations
2152721551aSVipin KUMAR  */
2162721551aSVipin KUMAR 
2172721551aSVipin KUMAR void udc_irq(void);
2182721551aSVipin KUMAR 
2192721551aSVipin KUMAR void udc_set_nak(int epid);
2202721551aSVipin KUMAR void udc_unset_nak(int epid);
2212721551aSVipin KUMAR int udc_endpoint_write(struct usb_endpoint_instance *endpoint);
2222721551aSVipin KUMAR int udc_init(void);
2232721551aSVipin KUMAR void udc_enable(struct usb_device_instance *device);
2242721551aSVipin KUMAR void udc_disable(void);
2252721551aSVipin KUMAR void udc_connect(void);
2262721551aSVipin KUMAR void udc_disconnect(void);
2272721551aSVipin KUMAR void udc_startup_events(struct usb_device_instance *device);
2282721551aSVipin KUMAR void udc_setup_ep(struct usb_device_instance *device, unsigned int ep,
2292721551aSVipin KUMAR 		  struct usb_endpoint_instance *endpoint);
2302721551aSVipin KUMAR 
2312721551aSVipin KUMAR #endif /* __DW_UDC_H */
232