xref: /rk3399_rockchip-uboot/include/usb/designware_udc.h (revision 748bde608a8dfea5b64e186af4d9c27642fe7813)
12721551aSVipin KUMAR /*
22721551aSVipin KUMAR  * (C) Copyright 2009
32721551aSVipin KUMAR  * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com.
42721551aSVipin KUMAR  *
5*1a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
62721551aSVipin KUMAR  */
72721551aSVipin KUMAR 
82721551aSVipin KUMAR #ifndef __DW_UDC_H
92721551aSVipin KUMAR #define __DW_UDC_H
102721551aSVipin KUMAR 
112721551aSVipin KUMAR /*
122721551aSVipin KUMAR  * Defines for  USBD
132721551aSVipin KUMAR  *
142721551aSVipin KUMAR  * The udc_ahb controller has three AHB slaves:
152721551aSVipin KUMAR  *
162721551aSVipin KUMAR  * 1.  THe UDC registers
172721551aSVipin KUMAR  * 2.  The plug detect
182721551aSVipin KUMAR  * 3.  The RX/TX FIFO
192721551aSVipin KUMAR  */
202721551aSVipin KUMAR 
212721551aSVipin KUMAR #define MAX_ENDPOINTS		16
222721551aSVipin KUMAR 
232721551aSVipin KUMAR struct udc_endp_regs {
242721551aSVipin KUMAR 	u32 endp_cntl;
252721551aSVipin KUMAR 	u32 endp_status;
262721551aSVipin KUMAR 	u32 endp_bsorfn;
272721551aSVipin KUMAR 	u32 endp_maxpacksize;
282721551aSVipin KUMAR 	u32 reserved_1;
292721551aSVipin KUMAR 	u32 endp_desc_point;
302721551aSVipin KUMAR 	u32 reserved_2;
312721551aSVipin KUMAR 	u32 write_done;
322721551aSVipin KUMAR };
332721551aSVipin KUMAR 
342721551aSVipin KUMAR /* Endpoint Control Register definitions */
352721551aSVipin KUMAR 
362721551aSVipin KUMAR #define  ENDP_CNTL_STALL		0x00000001
372721551aSVipin KUMAR #define  ENDP_CNTL_FLUSH		0x00000002
382721551aSVipin KUMAR #define  ENDP_CNTL_SNOOP		0x00000004
392721551aSVipin KUMAR #define  ENDP_CNTL_POLL			0x00000008
402721551aSVipin KUMAR #define  ENDP_CNTL_CONTROL		0x00000000
412721551aSVipin KUMAR #define  ENDP_CNTL_ISO			0x00000010
422721551aSVipin KUMAR #define  ENDP_CNTL_BULK			0x00000020
432721551aSVipin KUMAR #define  ENDP_CNTL_INT			0x00000030
442721551aSVipin KUMAR #define  ENDP_CNTL_NAK			0x00000040
452721551aSVipin KUMAR #define  ENDP_CNTL_SNAK			0x00000080
462721551aSVipin KUMAR #define  ENDP_CNTL_CNAK			0x00000100
472721551aSVipin KUMAR #define  ENDP_CNTL_RRDY			0x00000200
482721551aSVipin KUMAR 
492721551aSVipin KUMAR /* Endpoint Satus Register definitions */
502721551aSVipin KUMAR 
512721551aSVipin KUMAR #define  ENDP_STATUS_PIDMSK		0x0000000f
522721551aSVipin KUMAR #define  ENDP_STATUS_OUTMSK		0x00000030
532721551aSVipin KUMAR #define  ENDP_STATUS_OUT_NONE		0x00000000
542721551aSVipin KUMAR #define  ENDP_STATUS_OUT_DATA		0x00000010
552721551aSVipin KUMAR #define  ENDP_STATUS_OUT_SETUP		0x00000020
562721551aSVipin KUMAR #define  ENDP_STATUS_IN			0x00000040
572721551aSVipin KUMAR #define  ENDP_STATUS_BUFFNAV		0x00000080
582721551aSVipin KUMAR #define  ENDP_STATUS_FATERR		0x00000100
592721551aSVipin KUMAR #define  ENDP_STATUS_HOSTBUSERR		0x00000200
602721551aSVipin KUMAR #define  ENDP_STATUS_TDC		0x00000400
612721551aSVipin KUMAR #define  ENDP_STATUS_RXPKTMSK		0x003ff800
622721551aSVipin KUMAR 
632721551aSVipin KUMAR struct udc_regs {
642721551aSVipin KUMAR 	struct udc_endp_regs in_regs[MAX_ENDPOINTS];
652721551aSVipin KUMAR 	struct udc_endp_regs out_regs[MAX_ENDPOINTS];
662721551aSVipin KUMAR 	u32 dev_conf;
672721551aSVipin KUMAR 	u32 dev_cntl;
682721551aSVipin KUMAR 	u32 dev_stat;
692721551aSVipin KUMAR 	u32 dev_int;
702721551aSVipin KUMAR 	u32 dev_int_mask;
712721551aSVipin KUMAR 	u32 endp_int;
722721551aSVipin KUMAR 	u32 endp_int_mask;
732721551aSVipin KUMAR 	u32 reserved_3[0x39];
742721551aSVipin KUMAR 	u32 reserved_4;		/* offset 0x500 */
752721551aSVipin KUMAR 	u32 udc_endp_reg[MAX_ENDPOINTS];
762721551aSVipin KUMAR };
772721551aSVipin KUMAR 
782721551aSVipin KUMAR /* Device Configuration Register definitions */
792721551aSVipin KUMAR 
802721551aSVipin KUMAR #define  DEV_CONF_HS_SPEED		0x00000000
812721551aSVipin KUMAR #define  DEV_CONF_LS_SPEED		0x00000002
822721551aSVipin KUMAR #define  DEV_CONF_FS_SPEED		0x00000003
832721551aSVipin KUMAR #define  DEV_CONF_REMWAKEUP		0x00000004
842721551aSVipin KUMAR #define  DEV_CONF_SELFPOW		0x00000008
852721551aSVipin KUMAR #define  DEV_CONF_SYNCFRAME		0x00000010
862721551aSVipin KUMAR #define  DEV_CONF_PHYINT_8		0x00000020
872721551aSVipin KUMAR #define  DEV_CONF_PHYINT_16		0x00000000
882721551aSVipin KUMAR #define  DEV_CONF_UTMI_BIDIR		0x00000040
892721551aSVipin KUMAR #define  DEV_CONF_STATUS_STALL		0x00000080
902721551aSVipin KUMAR 
912721551aSVipin KUMAR /* Device Control Register definitions */
922721551aSVipin KUMAR 
932721551aSVipin KUMAR #define  DEV_CNTL_RESUME		0x00000001
942721551aSVipin KUMAR #define  DEV_CNTL_TFFLUSH		0x00000002
952721551aSVipin KUMAR #define  DEV_CNTL_RXDMAEN		0x00000004
962721551aSVipin KUMAR #define  DEV_CNTL_TXDMAEN		0x00000008
972721551aSVipin KUMAR #define  DEV_CNTL_DESCRUPD		0x00000010
982721551aSVipin KUMAR #define  DEV_CNTL_BIGEND		0x00000020
992721551aSVipin KUMAR #define  DEV_CNTL_BUFFILL		0x00000040
1002721551aSVipin KUMAR #define  DEV_CNTL_TSHLDEN		0x00000080
1012721551aSVipin KUMAR #define  DEV_CNTL_BURSTEN		0x00000100
1022721551aSVipin KUMAR #define  DEV_CNTL_DMAMODE		0x00000200
1032721551aSVipin KUMAR #define  DEV_CNTL_SOFTDISCONNECT	0x00000400
1042721551aSVipin KUMAR #define  DEV_CNTL_SCALEDOWN		0x00000800
1052721551aSVipin KUMAR #define  DEV_CNTL_BURSTLENU		0x00010000
1062721551aSVipin KUMAR #define  DEV_CNTL_BURSTLENMSK		0x00ff0000
1072721551aSVipin KUMAR #define  DEV_CNTL_TSHLDLENU		0x01000000
1082721551aSVipin KUMAR #define  DEV_CNTL_TSHLDLENMSK		0xff000000
1092721551aSVipin KUMAR 
1102721551aSVipin KUMAR /* Device Status Register definitions */
1112721551aSVipin KUMAR 
1122721551aSVipin KUMAR #define  DEV_STAT_CFG			0x0000000f
1132721551aSVipin KUMAR #define  DEV_STAT_INTF			0x000000f0
1142721551aSVipin KUMAR #define  DEV_STAT_ALT			0x00000f00
1152721551aSVipin KUMAR #define  DEV_STAT_SUSP			0x00001000
1162721551aSVipin KUMAR #define  DEV_STAT_ENUM			0x00006000
1172721551aSVipin KUMAR #define  DEV_STAT_ENUM_SPEED_HS		0x00000000
1182721551aSVipin KUMAR #define  DEV_STAT_ENUM_SPEED_FS		0x00002000
1192721551aSVipin KUMAR #define  DEV_STAT_ENUM_SPEED_LS		0x00004000
1202721551aSVipin KUMAR #define  DEV_STAT_RXFIFO_EMPTY		0x00008000
1212721551aSVipin KUMAR #define  DEV_STAT_PHY_ERR		0x00010000
1222721551aSVipin KUMAR #define  DEV_STAT_TS			0xf0000000
1232721551aSVipin KUMAR 
1242721551aSVipin KUMAR /* Device Interrupt Register definitions */
1252721551aSVipin KUMAR 
1262721551aSVipin KUMAR #define  DEV_INT_MSK			0x0000007f
1272721551aSVipin KUMAR #define  DEV_INT_SETCFG			0x00000001
1282721551aSVipin KUMAR #define  DEV_INT_SETINTF		0x00000002
1292721551aSVipin KUMAR #define  DEV_INT_INACTIVE		0x00000004
1302721551aSVipin KUMAR #define  DEV_INT_USBRESET		0x00000008
1312721551aSVipin KUMAR #define  DEV_INT_SUSPUSB		0x00000010
1322721551aSVipin KUMAR #define  DEV_INT_SOF			0x00000020
1332721551aSVipin KUMAR #define  DEV_INT_ENUM			0x00000040
1342721551aSVipin KUMAR 
1352721551aSVipin KUMAR /* Endpoint Interrupt Register definitions */
1362721551aSVipin KUMAR 
1372721551aSVipin KUMAR #define  ENDP0_INT_CTRLIN		0x00000001
1382721551aSVipin KUMAR #define  ENDP1_INT_BULKIN		0x00000002
1392721551aSVipin KUMAR #define  ENDP_INT_NONISOIN_MSK		0x0000AAAA
1402721551aSVipin KUMAR #define  ENDP2_INT_BULKIN		0x00000004
1412721551aSVipin KUMAR #define  ENDP0_INT_CTRLOUT		0x00010000
1422721551aSVipin KUMAR #define  ENDP1_INT_BULKOUT		0x00020000
1432721551aSVipin KUMAR #define  ENDP2_INT_BULKOUT		0x00040000
1442721551aSVipin KUMAR #define  ENDP_INT_NONISOOUT_MSK		0x55540000
1452721551aSVipin KUMAR 
1462721551aSVipin KUMAR /* Endpoint Register definitions */
1472721551aSVipin KUMAR #define  ENDP_EPDIR_OUT			0x00000000
1482721551aSVipin KUMAR #define  ENDP_EPDIR_IN			0x00000010
1492721551aSVipin KUMAR #define  ENDP_EPTYPE_CNTL		0x0
1502721551aSVipin KUMAR #define  ENDP_EPTYPE_ISO		0x1
1512721551aSVipin KUMAR #define  ENDP_EPTYPE_BULK		0x2
1522721551aSVipin KUMAR #define  ENDP_EPTYPE_INT		0x3
1532721551aSVipin KUMAR 
1542721551aSVipin KUMAR /*
1552721551aSVipin KUMAR  * Defines for Plug Detect
1562721551aSVipin KUMAR  */
1572721551aSVipin KUMAR 
1582721551aSVipin KUMAR struct plug_regs {
1592721551aSVipin KUMAR 	u32 plug_state;
1602721551aSVipin KUMAR 	u32 plug_pending;
1612721551aSVipin KUMAR };
1622721551aSVipin KUMAR 
1632721551aSVipin KUMAR /* Plug State Register definitions */
1642721551aSVipin KUMAR #define  PLUG_STATUS_EN			0x1
1652721551aSVipin KUMAR #define  PLUG_STATUS_ATTACHED		0x2
1662721551aSVipin KUMAR #define  PLUG_STATUS_PHY_RESET		0x4
1672721551aSVipin KUMAR #define  PLUG_STATUS_PHY_MODE		0x8
1682721551aSVipin KUMAR 
1692721551aSVipin KUMAR /*
1702721551aSVipin KUMAR  * Defines for UDC FIFO (Slave Mode)
1712721551aSVipin KUMAR  */
1722721551aSVipin KUMAR struct udcfifo_regs {
1732721551aSVipin KUMAR 	u32 *fifo_p;
1742721551aSVipin KUMAR };
1752721551aSVipin KUMAR 
1762721551aSVipin KUMAR /*
1772721551aSVipin KUMAR  * UDC endpoint definitions
1782721551aSVipin KUMAR  */
1792721551aSVipin KUMAR #define  UDC_EP0			0
1802721551aSVipin KUMAR #define  UDC_EP1			1
1812721551aSVipin KUMAR #define  UDC_EP2			2
1822721551aSVipin KUMAR #define  UDC_EP3			3
1832721551aSVipin KUMAR 
1842721551aSVipin KUMAR #endif /* __DW_UDC_H */
185