18966eb4cSTom Rix /* 28966eb4cSTom Rix * Copyright (c) 2009 Wind River Systems, Inc. 38966eb4cSTom Rix * Tom Rix <Tom.Rix at windriver.com> 48966eb4cSTom Rix * 58966eb4cSTom Rix * This program is free software; you can redistribute it and/or 68966eb4cSTom Rix * modify it under the terms of the GNU General Public License as 78966eb4cSTom Rix * published by the Free Software Foundation; either version 2 of 88966eb4cSTom Rix * the License, or (at your option) any later version. 98966eb4cSTom Rix * 108966eb4cSTom Rix * This program is distributed in the hope that it will be useful, 118966eb4cSTom Rix * but WITHOUT ANY WARRANTY; without even the implied warranty of 128966eb4cSTom Rix * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 138966eb4cSTom Rix * GNU General Public License for more details. 148966eb4cSTom Rix * 158966eb4cSTom Rix * You should have received a copy of the GNU General Public License 168966eb4cSTom Rix * along with this program; if not, write to the Free Software 178966eb4cSTom Rix * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 188966eb4cSTom Rix * MA 02111-1307 USA 198966eb4cSTom Rix * 208966eb4cSTom Rix * Derived from code on omapzoom, git://git.omapzoom.com/repo/u-boot.git 218966eb4cSTom Rix * 228966eb4cSTom Rix * Copyright (C) 2007-2009 Texas Instruments, Inc. 238966eb4cSTom Rix */ 248966eb4cSTom Rix 258966eb4cSTom Rix #ifndef TWL4030_H 268966eb4cSTom Rix #define TWL4030_H 278966eb4cSTom Rix 288966eb4cSTom Rix #include <common.h> 298966eb4cSTom Rix #include <i2c.h> 308966eb4cSTom Rix 318966eb4cSTom Rix /* I2C chip addresses */ 328966eb4cSTom Rix 338966eb4cSTom Rix /* USB */ 348966eb4cSTom Rix #define TWL4030_CHIP_USB 0x48 358966eb4cSTom Rix /* AUD */ 368966eb4cSTom Rix #define TWL4030_CHIP_AUDIO_VOICE 0x49 378966eb4cSTom Rix #define TWL4030_CHIP_GPIO 0x49 388966eb4cSTom Rix #define TWL4030_CHIP_INTBR 0x49 398966eb4cSTom Rix #define TWL4030_CHIP_PIH 0x49 408966eb4cSTom Rix #define TWL4030_CHIP_TEST 0x49 418966eb4cSTom Rix /* AUX */ 428966eb4cSTom Rix #define TWL4030_CHIP_KEYPAD 0x4a 438966eb4cSTom Rix #define TWL4030_CHIP_MADC 0x4a 448966eb4cSTom Rix #define TWL4030_CHIP_INTERRUPTS 0x4a 458966eb4cSTom Rix #define TWL4030_CHIP_LED 0x4a 468966eb4cSTom Rix #define TWL4030_CHIP_MAIN_CHARGE 0x4a 478966eb4cSTom Rix #define TWL4030_CHIP_PRECHARGE 0x4a 488966eb4cSTom Rix #define TWL4030_CHIP_PWM0 0x4a 498966eb4cSTom Rix #define TWL4030_CHIP_PWM1 0x4a 508966eb4cSTom Rix #define TWL4030_CHIP_PWMA 0x4a 518966eb4cSTom Rix #define TWL4030_CHIP_PWMB 0x4a 528966eb4cSTom Rix /* POWER */ 538966eb4cSTom Rix #define TWL4030_CHIP_BACKUP 0x4b 548966eb4cSTom Rix #define TWL4030_CHIP_INT 0x4b 558966eb4cSTom Rix #define TWL4030_CHIP_PM_MASTER 0x4b 568966eb4cSTom Rix #define TWL4030_CHIP_PM_RECEIVER 0x4b 578966eb4cSTom Rix #define TWL4030_CHIP_RTC 0x4b 588966eb4cSTom Rix #define TWL4030_CHIP_SECURED_REG 0x4b 598966eb4cSTom Rix 608966eb4cSTom Rix /* Register base addresses */ 618966eb4cSTom Rix 628966eb4cSTom Rix /* USB */ 638966eb4cSTom Rix #define TWL4030_BASEADD_USB 0x0000 648966eb4cSTom Rix /* AUD */ 658966eb4cSTom Rix #define TWL4030_BASEADD_AUDIO_VOICE 0x0000 668966eb4cSTom Rix #define TWL4030_BASEADD_GPIO 0x0098 678966eb4cSTom Rix #define TWL4030_BASEADD_INTBR 0x0085 688966eb4cSTom Rix #define TWL4030_BASEADD_PIH 0x0080 698966eb4cSTom Rix #define TWL4030_BASEADD_TEST 0x004C 708966eb4cSTom Rix /* AUX */ 718966eb4cSTom Rix #define TWL4030_BASEADD_INTERRUPTS 0x00B9 728966eb4cSTom Rix #define TWL4030_BASEADD_LED 0x00EE 738966eb4cSTom Rix #define TWL4030_BASEADD_MADC 0x0000 748966eb4cSTom Rix #define TWL4030_BASEADD_MAIN_CHARGE 0x0074 758966eb4cSTom Rix #define TWL4030_BASEADD_PRECHARGE 0x00AA 768966eb4cSTom Rix #define TWL4030_BASEADD_PWM0 0x00F8 778966eb4cSTom Rix #define TWL4030_BASEADD_PWM1 0x00FB 788966eb4cSTom Rix #define TWL4030_BASEADD_PWMA 0x00EF 798966eb4cSTom Rix #define TWL4030_BASEADD_PWMB 0x00F1 808966eb4cSTom Rix #define TWL4030_BASEADD_KEYPAD 0x00D2 818966eb4cSTom Rix /* POWER */ 828966eb4cSTom Rix #define TWL4030_BASEADD_BACKUP 0x0014 838966eb4cSTom Rix #define TWL4030_BASEADD_INT 0x002E 848966eb4cSTom Rix #define TWL4030_BASEADD_PM_MASTER 0x0036 858966eb4cSTom Rix #define TWL4030_BASEADD_PM_RECIEVER 0x005B 868966eb4cSTom Rix #define TWL4030_BASEADD_RTC 0x001C 878966eb4cSTom Rix #define TWL4030_BASEADD_SECURED_REG 0x0000 888966eb4cSTom Rix 898966eb4cSTom Rix /* 908966eb4cSTom Rix * Power Management Master 918966eb4cSTom Rix */ 928966eb4cSTom Rix #define TWL4030_PM_MASTER_CFG_P1_TRANSITION 0x36 938966eb4cSTom Rix #define TWL4030_PM_MASTER_CFG_P2_TRANSITION 0x37 948966eb4cSTom Rix #define TWL4030_PM_MASTER_CFG_P3_TRANSITION 0x38 958966eb4cSTom Rix #define TWL4030_PM_MASTER_CFG_P123_TRANSITION 0x39 968966eb4cSTom Rix #define TWL4030_PM_MASTER_STS_BOOT 0x3A 978966eb4cSTom Rix #define TWL4030_PM_MASTER_CFG_BOOT 0x3B 988966eb4cSTom Rix #define TWL4030_PM_MASTER_SHUNDAN 0x3C 998966eb4cSTom Rix #define TWL4030_PM_MASTER_BOOT_BCI 0x3D 1008966eb4cSTom Rix #define TWL4030_PM_MASTER_CFG_PWRANA1 0x3E 1018966eb4cSTom Rix #define TWL4030_PM_MASTER_CFG_PWRANA2 0x3F 1028966eb4cSTom Rix #define TWL4030_PM_MASTER_BGAP_TRIM 0x40 1038966eb4cSTom Rix #define TWL4030_PM_MASTER_BACKUP_MISC_STS 0x41 1048966eb4cSTom Rix #define TWL4030_PM_MASTER_BACKUP_MISC_CFG 0x42 1058966eb4cSTom Rix #define TWL4030_PM_MASTER_BACKUP_MISC_TST 0x43 1068966eb4cSTom Rix #define TWL4030_PM_MASTER_PROTECT_KEY 0x44 1078966eb4cSTom Rix #define TWL4030_PM_MASTER_STS_HW_CONDITIONS 0x45 1088966eb4cSTom Rix #define TWL4030_PM_MASTER_P1_SW_EVENTS 0x46 1098966eb4cSTom Rix #define TWL4030_PM_MASTER_P2_SW_EVENTS 0x47 1108966eb4cSTom Rix #define TWL4030_PM_MASTER_P3_SW_EVENTS 0x48 1118966eb4cSTom Rix #define TWL4030_PM_MASTER_STS_P123_STATE 0x49 1128966eb4cSTom Rix #define TWL4030_PM_MASTER_PB_CFG 0x4A 1138966eb4cSTom Rix #define TWL4030_PM_MASTER_PB_WORD_MSB 0x4B 1148966eb4cSTom Rix #define TWL4030_PM_MASTER_PB_WORD_LSB 0x4C 1158966eb4cSTom Rix #define TWL4030_PM_MASTER_SEQ_ADD_W2P 0x52 1168966eb4cSTom Rix #define TWL4030_PM_MASTER_SEQ_ADD_P2A 0x53 1178966eb4cSTom Rix #define TWL4030_PM_MASTER_SEQ_ADD_A2W 0x54 1188966eb4cSTom Rix #define TWL4030_PM_MASTER_SEQ_ADD_A2S 0x55 1198966eb4cSTom Rix #define TWL4030_PM_MASTER_SEQ_ADD_S2A12 0x56 1208966eb4cSTom Rix #define TWL4030_PM_MASTER_SEQ_ADD_S2A3 0x57 1218966eb4cSTom Rix #define TWL4030_PM_MASTER_SEQ_ADD_WARM 0x58 1228966eb4cSTom Rix #define TWL4030_PM_MASTER_MEMORY_ADDRESS 0x59 1238966eb4cSTom Rix #define TWL4030_PM_MASTER_MEMORY_DATA 0x5A 1248966eb4cSTom Rix #define TWL4030_PM_MASTER_SC_CONFIG 0x5B 1258966eb4cSTom Rix #define TWL4030_PM_MASTER_SC_DETECT1 0x5C 1268966eb4cSTom Rix #define TWL4030_PM_MASTER_SC_DETECT2 0x5D 1278966eb4cSTom Rix #define TWL4030_PM_MASTER_WATCHDOG_CFG 0x5E 1288966eb4cSTom Rix #define TWL4030_PM_MASTER_IT_CHECK_CFG 0x5F 1298966eb4cSTom Rix #define TWL4030_PM_MASTER_VIBRATOR_CFG 0x60 1308966eb4cSTom Rix #define TWL4030_PM_MASTER_DCDC_GLOBAL_CFG 0x61 1318966eb4cSTom Rix #define TWL4030_PM_MASTER_VDD1_TRIM1 0x62 1328966eb4cSTom Rix #define TWL4030_PM_MASTER_VDD1_TRIM2 0x63 1338966eb4cSTom Rix #define TWL4030_PM_MASTER_VDD2_TRIM1 0x64 1348966eb4cSTom Rix #define TWL4030_PM_MASTER_VDD2_TRIM2 0x65 1358966eb4cSTom Rix #define TWL4030_PM_MASTER_VIO_TRIM1 0x66 1368966eb4cSTom Rix #define TWL4030_PM_MASTER_VIO_TRIM2 0x67 1378966eb4cSTom Rix #define TWL4030_PM_MASTER_MISC_CFG 0x68 1388966eb4cSTom Rix #define TWL4030_PM_MASTER_LS_TST_A 0x69 1398966eb4cSTom Rix #define TWL4030_PM_MASTER_LS_TST_B 0x6A 1408966eb4cSTom Rix #define TWL4030_PM_MASTER_LS_TST_C 0x6B 1418966eb4cSTom Rix #define TWL4030_PM_MASTER_LS_TST_D 0x6C 1428966eb4cSTom Rix #define TWL4030_PM_MASTER_BB_CFG 0x6D 1438966eb4cSTom Rix #define TWL4030_PM_MASTER_MISC_TST 0x6E 1448966eb4cSTom Rix #define TWL4030_PM_MASTER_TRIM1 0x6F 1458966eb4cSTom Rix /* P[1-3]_SW_EVENTS */ 1468966eb4cSTom Rix #define TWL4030_PM_MASTER_SW_EVENTS_STOPON_PWRON (1 << 6) 1478966eb4cSTom Rix #define TWL4030_PM_MASTER_SW_EVENTS_STOPON_SYSEN (1 << 5) 1488966eb4cSTom Rix #define TWL4030_PM_MASTER_SW_EVENTS_ENABLE_WARMRESET (1 << 4) 1498966eb4cSTom Rix #define TWL4030_PM_MASTER_SW_EVENTS_LVL_WAKEUP (1 << 3) 1508966eb4cSTom Rix #define TWL4030_PM_MASTER_SW_EVENTS_DEVACT (1 << 2) 1518966eb4cSTom Rix #define TWL4030_PM_MASTER_SW_EVENTS_DEVSLP (1 << 1) 1528966eb4cSTom Rix #define TWL4030_PM_MASTER_SW_EVENTS_DEVOFF (1 << 0) 1538966eb4cSTom Rix 154318e70e2SPali Rohár /* Power bus message definitions */ 155318e70e2SPali Rohár 156318e70e2SPali Rohár /* The TWL4030/5030 splits its power-management resources (the various 157318e70e2SPali Rohár * regulators, clock and reset lines) into 3 processor groups - P1, P2 and 158318e70e2SPali Rohár * P3. These groups can then be configured to transition between sleep, wait-on 159318e70e2SPali Rohár * and active states by sending messages to the power bus. See Section 5.4.2 160318e70e2SPali Rohár * Power Resources of TWL4030 TRM 161318e70e2SPali Rohár */ 162318e70e2SPali Rohár 163318e70e2SPali Rohár /* Processor groups */ 164318e70e2SPali Rohár #define DEV_GRP_NULL 0x0 165318e70e2SPali Rohár #define DEV_GRP_P1 0x1 /* P1: all OMAP devices */ 166318e70e2SPali Rohár #define DEV_GRP_P2 0x2 /* P2: all Modem devices */ 167318e70e2SPali Rohár #define DEV_GRP_P3 0x4 /* P3: all peripheral devices */ 168318e70e2SPali Rohár 169318e70e2SPali Rohár /* Resource groups */ 170318e70e2SPali Rohár #define RES_GRP_RES 0x0 /* Reserved */ 171318e70e2SPali Rohár #define RES_GRP_PP 0x1 /* Power providers */ 172318e70e2SPali Rohár #define RES_GRP_RC 0x2 /* Reset and control */ 173318e70e2SPali Rohár #define RES_GRP_PP_RC 0x3 174318e70e2SPali Rohár #define RES_GRP_PR 0x4 /* Power references */ 175318e70e2SPali Rohár #define RES_GRP_PP_PR 0x5 176318e70e2SPali Rohár #define RES_GRP_RC_PR 0x6 177318e70e2SPali Rohár #define RES_GRP_ALL 0x7 /* All resource groups */ 178318e70e2SPali Rohár 179318e70e2SPali Rohár #define RES_TYPE2_R0 0x0 180318e70e2SPali Rohár 181318e70e2SPali Rohár #define RES_TYPE_ALL 0x7 182318e70e2SPali Rohár 183318e70e2SPali Rohár /* Resource states */ 184318e70e2SPali Rohár #define RES_STATE_WRST 0xF 185318e70e2SPali Rohár #define RES_STATE_ACTIVE 0xE 186318e70e2SPali Rohár #define RES_STATE_SLEEP 0x8 187318e70e2SPali Rohár #define RES_STATE_OFF 0x0 188318e70e2SPali Rohár 189318e70e2SPali Rohár /* Power resources */ 190318e70e2SPali Rohár 191318e70e2SPali Rohár /* Power providers */ 192318e70e2SPali Rohár #define RES_VAUX1 1 193318e70e2SPali Rohár #define RES_VAUX2 2 194318e70e2SPali Rohár #define RES_VAUX3 3 195318e70e2SPali Rohár #define RES_VAUX4 4 196318e70e2SPali Rohár #define RES_VMMC1 5 197318e70e2SPali Rohár #define RES_VMMC2 6 198318e70e2SPali Rohár #define RES_VPLL1 7 199318e70e2SPali Rohár #define RES_VPLL2 8 200318e70e2SPali Rohár #define RES_VSIM 9 201318e70e2SPali Rohár #define RES_VDAC 10 202318e70e2SPali Rohár #define RES_VINTANA1 11 203318e70e2SPali Rohár #define RES_VINTANA2 12 204318e70e2SPali Rohár #define RES_VINTDIG 13 205318e70e2SPali Rohár #define RES_VIO 14 206318e70e2SPali Rohár #define RES_VDD1 15 207318e70e2SPali Rohár #define RES_VDD2 16 208318e70e2SPali Rohár #define RES_VUSB_1V5 17 209318e70e2SPali Rohár #define RES_VUSB_1V8 18 210318e70e2SPali Rohár #define RES_VUSB_3V1 19 211318e70e2SPali Rohár #define RES_VUSBCP 20 212318e70e2SPali Rohár #define RES_REGEN 21 213318e70e2SPali Rohár /* Reset and control */ 214318e70e2SPali Rohár #define RES_NRES_PWRON 22 215318e70e2SPali Rohár #define RES_CLKEN 23 216318e70e2SPali Rohár #define RES_SYSEN 24 217318e70e2SPali Rohár #define RES_HFCLKOUT 25 218318e70e2SPali Rohár #define RES_32KCLKOUT 26 219318e70e2SPali Rohár #define RES_RESET 27 220318e70e2SPali Rohár /* Power Reference */ 221318e70e2SPali Rohár #define RES_Main_Ref 28 222318e70e2SPali Rohár 223318e70e2SPali Rohár #define TOTAL_RESOURCES 28 224318e70e2SPali Rohár /* 225318e70e2SPali Rohár * Power Bus Message Format ... these can be sent individually by Linux, 226318e70e2SPali Rohár * but are usually part of downloaded scripts that are run when various 227318e70e2SPali Rohár * power events are triggered. 228318e70e2SPali Rohár * 229318e70e2SPali Rohár * Broadcast Message (16 Bits): 230318e70e2SPali Rohár * DEV_GRP[15:13] MT[12] RES_GRP[11:9] RES_TYPE2[8:7] RES_TYPE[6:4] 231318e70e2SPali Rohár * RES_STATE[3:0] 232318e70e2SPali Rohár * 233318e70e2SPali Rohár * Singular Message (16 Bits): 234318e70e2SPali Rohár * DEV_GRP[15:13] MT[12] RES_ID[11:4] RES_STATE[3:0] 235318e70e2SPali Rohár */ 236318e70e2SPali Rohár 237318e70e2SPali Rohár #define MSG_BROADCAST(devgrp, grp, type, type2, state) \ 238318e70e2SPali Rohár ((devgrp) << 13 | 1 << 12 | (grp) << 9 | (type2) << 7 \ 239318e70e2SPali Rohár | (type) << 4 | (state)) 240318e70e2SPali Rohár 241318e70e2SPali Rohár #define MSG_SINGULAR(devgrp, id, state) \ 242318e70e2SPali Rohár ((devgrp) << 13 | 0 << 12 | (id) << 4 | (state)) 243318e70e2SPali Rohár 244318e70e2SPali Rohár #define MSG_BROADCAST_ALL(devgrp, state) \ 245318e70e2SPali Rohár ((devgrp) << 5 | (state)) 246318e70e2SPali Rohár 247318e70e2SPali Rohár #define MSG_BROADCAST_REF MSG_BROADCAST_ALL 248318e70e2SPali Rohár #define MSG_BROADCAST_PROV MSG_BROADCAST_ALL 249318e70e2SPali Rohár #define MSG_BROADCAST__CLK_RST MSG_BROADCAST_ALL 250318e70e2SPali Rohár 2518966eb4cSTom Rix /* Power Managment Receiver */ 2522c155130STom Rix #define TWL4030_PM_RECEIVER_SC_CONFIG 0x5B 2532c155130STom Rix #define TWL4030_PM_RECEIVER_SC_DETECT1 0x5C 2542c155130STom Rix #define TWL4030_PM_RECEIVER_SC_DETECT2 0x5D 2552c155130STom Rix #define TWL4030_PM_RECEIVER_WATCHDOG_CFG 0x5E 2562c155130STom Rix #define TWL4030_PM_RECEIVER_IT_CHECK_CFG 0x5F 2572c155130STom Rix #define TWL4030_PM_RECEIVER_VIBRATOR_CFG 0x5F 2582c155130STom Rix #define TWL4030_PM_RECEIVER_DC_TO_DC_CFG 0x61 2592c155130STom Rix #define TWL4030_PM_RECEIVER_VDD1_TRIM1 0x62 2602c155130STom Rix #define TWL4030_PM_RECEIVER_VDD1_TRIM2 0x63 2612c155130STom Rix #define TWL4030_PM_RECEIVER_VDD2_TRIM1 0x64 2622c155130STom Rix #define TWL4030_PM_RECEIVER_VDD2_TRIM2 0x65 2632c155130STom Rix #define TWL4030_PM_RECEIVER_VIO_TRIM1 0x66 2642c155130STom Rix #define TWL4030_PM_RECEIVER_VIO_TRIM2 0x67 2652c155130STom Rix #define TWL4030_PM_RECEIVER_MISC_CFG 0x68 2662c155130STom Rix #define TWL4030_PM_RECEIVER_LS_TST_A 0x69 2672c155130STom Rix #define TWL4030_PM_RECEIVER_LS_TST_B 0x6A 2682c155130STom Rix #define TWL4030_PM_RECEIVER_LS_TST_C 0x6B 2692c155130STom Rix #define TWL4030_PM_RECEIVER_LS_TST_D 0x6C 2702c155130STom Rix #define TWL4030_PM_RECEIVER_BB_CFG 0x6D 2712c155130STom Rix #define TWL4030_PM_RECEIVER_MISC_TST 0x6E 2722c155130STom Rix #define TWL4030_PM_RECEIVER_TRIM1 0x6F 2732c155130STom Rix #define TWL4030_PM_RECEIVER_TRIM2 0x70 2742c155130STom Rix #define TWL4030_PM_RECEIVER_DC_DC_TIMEOUT 0x71 2752c155130STom Rix #define TWL4030_PM_RECEIVER_VAUX1_DEV_GRP 0x72 2762c155130STom Rix #define TWL4030_PM_RECEIVER_VAUX1_TYPE 0x73 2772c155130STom Rix #define TWL4030_PM_RECEIVER_VAUX1_REMAP 0x74 2782c155130STom Rix #define TWL4030_PM_RECEIVER_VAUX1_DEDICATED 0x75 2792c155130STom Rix #define TWL4030_PM_RECEIVER_VAUX2_DEV_GRP 0x76 2802c155130STom Rix #define TWL4030_PM_RECEIVER_VAUX2_TYPE 0x77 2812c155130STom Rix #define TWL4030_PM_RECEIVER_VAUX2_REMAP 0x78 2822c155130STom Rix #define TWL4030_PM_RECEIVER_VAUX2_DEDICATED 0x79 2832c155130STom Rix #define TWL4030_PM_RECEIVER_VAUX3_DEV_GRP 0x7A 2842c155130STom Rix #define TWL4030_PM_RECEIVER_VAUX3_TYPE 0x7B 2852c155130STom Rix #define TWL4030_PM_RECEIVER_VAUX3_REMAP 0x7C 2862c155130STom Rix #define TWL4030_PM_RECEIVER_VAUX3_DEDICATED 0x7D 2872c155130STom Rix #define TWL4030_PM_RECEIVER_VAUX4_DEV_GRP 0x7E 2882c155130STom Rix #define TWL4030_PM_RECEIVER_VAUX4_TYPE 0x7F 2892c155130STom Rix #define TWL4030_PM_RECEIVER_VAUX4_REMAP 0x80 2902c155130STom Rix #define TWL4030_PM_RECEIVER_VAUX4_DEDICATED 0x81 2912c155130STom Rix #define TWL4030_PM_RECEIVER_VMMC1_DEV_GRP 0x82 2922c155130STom Rix #define TWL4030_PM_RECEIVER_VMMC1_TYPE 0x83 2932c155130STom Rix #define TWL4030_PM_RECEIVER_VMMC1_REMAP 0x84 2942c155130STom Rix #define TWL4030_PM_RECEIVER_VMMC1_DEDICATED 0x85 2952c155130STom Rix #define TWL4030_PM_RECEIVER_VMMC2_DEV_GRP 0x86 2962c155130STom Rix #define TWL4030_PM_RECEIVER_VMMC2_TYPE 0x87 2972c155130STom Rix #define TWL4030_PM_RECEIVER_VMMC2_REMAP 0x88 2982c155130STom Rix #define TWL4030_PM_RECEIVER_VMMC2_DEDICATED 0x89 2992c155130STom Rix #define TWL4030_PM_RECEIVER_VPLL1_DEV_GRP 0x8A 3002c155130STom Rix #define TWL4030_PM_RECEIVER_VPLL1_TYPE 0x8B 3012c155130STom Rix #define TWL4030_PM_RECEIVER_VPLL1_REMAP 0x8C 3022c155130STom Rix #define TWL4030_PM_RECEIVER_VPLL1_DEDICATED 0x8D 3032c155130STom Rix #define TWL4030_PM_RECEIVER_VPLL2_DEV_GRP 0x8E 3042c155130STom Rix #define TWL4030_PM_RECEIVER_VPLL2_TYPE 0x8F 3052c155130STom Rix #define TWL4030_PM_RECEIVER_VPLL2_REMAP 0x90 3062c155130STom Rix #define TWL4030_PM_RECEIVER_VPLL2_DEDICATED 0x91 3072c155130STom Rix #define TWL4030_PM_RECEIVER_VSIM_DEV_GRP 0x92 3082c155130STom Rix #define TWL4030_PM_RECEIVER_VSIM_TYPE 0x93 3092c155130STom Rix #define TWL4030_PM_RECEIVER_VSIM_REMAP 0x94 3102c155130STom Rix #define TWL4030_PM_RECEIVER_VSIM_DEDICATED 0x95 3112c155130STom Rix #define TWL4030_PM_RECEIVER_VDAC_DEV_GRP 0x96 3122c155130STom Rix #define TWL4030_PM_RECEIVER_VDAC_TYPE 0x97 3132c155130STom Rix #define TWL4030_PM_RECEIVER_VDAC_REMAP 0x98 3142c155130STom Rix #define TWL4030_PM_RECEIVER_VDAC_DEDICATED 0x99 3152c155130STom Rix #define TWL4030_PM_RECEIVER_VINTANA1_DEV_GRP 0x9A 3162c155130STom Rix #define TWL4030_PM_RECEIVER_VINTANA1_TYP 0x9B 3172c155130STom Rix #define TWL4030_PM_RECEIVER_VINTANA1_REMAP 0x9C 3182c155130STom Rix #define TWL4030_PM_RECEIVER_VINTANA1_DEDICATED 0x9D 3192c155130STom Rix #define TWL4030_PM_RECEIVER_VINTANA2_DEV_GRP 0x9E 3202c155130STom Rix #define TWL4030_PM_RECEIVER_VINTANA2_TYPE 0x9F 3212c155130STom Rix #define TWL4030_PM_RECEIVER_VINTANA2_REMAP 0xA0 3222c155130STom Rix #define TWL4030_PM_RECEIVER_VINTANA2_DEDICATED 0xA1 3232c155130STom Rix #define TWL4030_PM_RECEIVER_VINTDIG_DEV_GRP 0xA2 3242c155130STom Rix #define TWL4030_PM_RECEIVER_VINTDIG_TYPE 0xA3 3252c155130STom Rix #define TWL4030_PM_RECEIVER_VINTDIG_REMAP 0xA4 3262c155130STom Rix #define TWL4030_PM_RECEIVER_VINTDIG_DEDICATED 0xA5 3272c155130STom Rix #define TWL4030_PM_RECEIVER_VIO_DEV_GRP 0xA6 3282c155130STom Rix #define TWL4030_PM_RECEIVER_VIO_TYPE 0xA7 3292c155130STom Rix #define TWL4030_PM_RECEIVER_VIO_REMAP 0xA8 3302c155130STom Rix #define TWL4030_PM_RECEIVER_VIO_CFG 0xA9 3312c155130STom Rix #define TWL4030_PM_RECEIVER_VIO_MISC_CFG 0xAA 3322c155130STom Rix #define TWL4030_PM_RECEIVER_VIO_TEST1 0xAB 3332c155130STom Rix #define TWL4030_PM_RECEIVER_VIO_TEST2 0xAC 3342c155130STom Rix #define TWL4030_PM_RECEIVER_VIO_OSC 0xAD 3352c155130STom Rix #define TWL4030_PM_RECEIVER_VIO_RESERVED 0xAE 3362c155130STom Rix #define TWL4030_PM_RECEIVER_VIO_VSEL 0xAF 3372c155130STom Rix #define TWL4030_PM_RECEIVER_VDD1_DEV_GRP 0xB0 3382c155130STom Rix #define TWL4030_PM_RECEIVER_VDD1_TYPE 0xB1 3392c155130STom Rix #define TWL4030_PM_RECEIVER_VDD1_REMAP 0xB2 3402c155130STom Rix #define TWL4030_PM_RECEIVER_VDD1_CFG 0xB3 3412c155130STom Rix #define TWL4030_PM_RECEIVER_VDD1_MISC_CFG 0xB4 3422c155130STom Rix #define TWL4030_PM_RECEIVER_VDD1_TEST1 0xB5 3432c155130STom Rix #define TWL4030_PM_RECEIVER_VDD1_TEST2 0xB6 3442c155130STom Rix #define TWL4030_PM_RECEIVER_VDD1_OSC 0xB7 3452c155130STom Rix #define TWL4030_PM_RECEIVER_VDD1_RESERVED 0xB8 3462c155130STom Rix #define TWL4030_PM_RECEIVER_VDD1_VSEL 0xB9 3472c155130STom Rix #define TWL4030_PM_RECEIVER_VDD1_VMODE_CFG 0xBA 3482c155130STom Rix #define TWL4030_PM_RECEIVER_VDD1_VFLOOR 0xBB 3492c155130STom Rix #define TWL4030_PM_RECEIVER_VDD1_VROOF 0xBC 3502c155130STom Rix #define TWL4030_PM_RECEIVER_VDD1_STEP 0xBD 3512c155130STom Rix #define TWL4030_PM_RECEIVER_VDD2_DEV_GRP 0xBE 3522c155130STom Rix #define TWL4030_PM_RECEIVER_VDD2_TYPE 0xBF 3532c155130STom Rix #define TWL4030_PM_RECEIVER_VDD2_REMAP 0xC0 3542c155130STom Rix #define TWL4030_PM_RECEIVER_VDD2_CFG 0xC1 3552c155130STom Rix #define TWL4030_PM_RECEIVER_VDD2_MISC_CFG 0xC2 3562c155130STom Rix #define TWL4030_PM_RECEIVER_VDD2_TEST1 0xC3 3572c155130STom Rix #define TWL4030_PM_RECEIVER_VDD2_TEST2 0xC4 3582c155130STom Rix #define TWL4030_PM_RECEIVER_VDD2_OSC 0xC5 3592c155130STom Rix #define TWL4030_PM_RECEIVER_VDD2_RESERVED 0xC6 3602c155130STom Rix #define TWL4030_PM_RECEIVER_VDD2_VSEL 0xC7 3612c155130STom Rix #define TWL4030_PM_RECEIVER_VDD2_VMODE_CFG 0xC8 3622c155130STom Rix #define TWL4030_PM_RECEIVER_VDD2_VFLOOR 0xC9 3632c155130STom Rix #define TWL4030_PM_RECEIVER_VDD2_VROOF 0xCA 3642c155130STom Rix #define TWL4030_PM_RECEIVER_VDD2_STEP 0xCB 3658966eb4cSTom Rix #define TWL4030_PM_RECEIVER_VUSB1V5_DEV_GRP 0xCC 3668966eb4cSTom Rix #define TWL4030_PM_RECEIVER_VUSB1V5_TYPE 0xCD 3678966eb4cSTom Rix #define TWL4030_PM_RECEIVER_VUSB1V5_REMAP 0xCE 3688966eb4cSTom Rix #define TWL4030_PM_RECEIVER_VUSB1V8_DEV_GRP 0xCF 3698966eb4cSTom Rix #define TWL4030_PM_RECEIVER_VUSB1V8_TYPE 0xD0 3708966eb4cSTom Rix #define TWL4030_PM_RECEIVER_VUSB1V8_REMAP 0xD1 3718966eb4cSTom Rix #define TWL4030_PM_RECEIVER_VUSB3V1_DEV_GRP 0xD2 3728966eb4cSTom Rix #define TWL4030_PM_RECEIVER_VUSB3V1_TYPE 0xD3 3738966eb4cSTom Rix #define TWL4030_PM_RECEIVER_VUSB3V1_REMAP 0xD4 3748966eb4cSTom Rix #define TWL4030_PM_RECEIVER_VUSBCP_DEV_GRP 0xD5 3752c155130STom Rix #define TWL4030_PM_RECEIVER_VUSBCP_TYPE 0xD6 3762c155130STom Rix #define TWL4030_PM_RECEIVER_VUSBCP_REMAP 0xD7 3778966eb4cSTom Rix #define TWL4030_PM_RECEIVER_VUSB_DEDICATED1 0xD8 3788966eb4cSTom Rix #define TWL4030_PM_RECEIVER_VUSB_DEDICATED2 0xD9 3792c155130STom Rix #define TWL4030_PM_RECEIVER_REGEN_DEV_GRP 0xDA 3802c155130STom Rix #define TWL4030_PM_RECEIVER_REGEN_TYPE 0xDB 3812c155130STom Rix #define TWL4030_PM_RECEIVER_REGEN_REMAP 0xDC 3822c155130STom Rix #define TWL4030_PM_RECEIVER_NRESPWRON_DEV_GRP 0xDD 3832c155130STom Rix #define TWL4030_PM_RECEIVER_NRESPWRON_TYPE 0xDE 3842c155130STom Rix #define TWL4030_PM_RECEIVER_NRESPWRON_REMAP 0xDF 3852c155130STom Rix #define TWL4030_PM_RECEIVER_CLKEN_DEV_GRP 0xE0 3862c155130STom Rix #define TWL4030_PM_RECEIVER_CLKEN_TYPE 0xE1 3872c155130STom Rix #define TWL4030_PM_RECEIVER_CLKEN_REMAP 0xE2 3882c155130STom Rix #define TWL4030_PM_RECEIVER_SYSEN_DEV_GRP 0xE3 3892c155130STom Rix #define TWL4030_PM_RECEIVER_SYSEN_TYPE 0xE4 3902c155130STom Rix #define TWL4030_PM_RECEIVER_SYSEN_REMAP 0xE5 3912c155130STom Rix #define TWL4030_PM_RECEIVER_HFCLKOUT_DEV_GRP 0xE6 3922c155130STom Rix #define TWL4030_PM_RECEIVER_HFCLKOUT_TYPE 0xE7 3932c155130STom Rix #define TWL4030_PM_RECEIVER_HFCLKOUT_REMAP 0xE8 3942c155130STom Rix #define TWL4030_PM_RECEIVER_32KCLKOUT_DEV_GRP 0xE9 3952c155130STom Rix #define TWL4030_PM_RECEIVER_32KCLKOUT_TYPE 0xEA 3962c155130STom Rix #define TWL4030_PM_RECEIVER_32KCLKOUT_REMAP 0xEB 3972c155130STom Rix #define TWL4030_PM_RECEIVER_TRITON_RESET_DEV_GRP 0xEC 3982c155130STom Rix #define TWL4030_PM_RECEIVER_TRITON_RESET_TYPE 0xED 3992c155130STom Rix #define TWL4030_PM_RECEIVER_TRITON_RESET_REMAP 0xEE 4002c155130STom Rix #define TWL4030_PM_RECEIVER_MAINREF_DEV_GRP 0xEF 4012c155130STom Rix #define TWL4030_PM_RECEIVER_MAINREF_TYPE 0xF0 4022c155130STom Rix #define TWL4030_PM_RECEIVER_MAINREF_REMAP 0xF1 4032c155130STom Rix 4045a0a82f4SSteve Sakoman /* Voltage Selection in PM Receiver Module */ 4055a0a82f4SSteve Sakoman #define TWL4030_PM_RECEIVER_VAUX2_VSEL_18 0x05 4065a0a82f4SSteve Sakoman #define TWL4030_PM_RECEIVER_VAUX3_VSEL_28 0x03 4075a0a82f4SSteve Sakoman #define TWL4030_PM_RECEIVER_VPLL2_VSEL_18 0x05 4085a0a82f4SSteve Sakoman #define TWL4030_PM_RECEIVER_VDAC_VSEL_18 0x03 4095a0a82f4SSteve Sakoman #define TWL4030_PM_RECEIVER_VMMC1_VSEL_30 0x02 410528cdcaaSAsh Charles #define TWL4030_PM_RECEIVER_VMMC1_VSEL_32 0x03 411318e70e2SPali Rohár #define TWL4030_PM_RECEIVER_VSIM_VSEL_18 0x03 4125a0a82f4SSteve Sakoman 4135a0a82f4SSteve Sakoman /* Device Selection in PM Receiver Module */ 4145a0a82f4SSteve Sakoman #define TWL4030_PM_RECEIVER_DEV_GRP_P1 0x20 4155a0a82f4SSteve Sakoman #define TWL4030_PM_RECEIVER_DEV_GRP_ALL 0xE0 4165a0a82f4SSteve Sakoman 4172c155130STom Rix /* LED */ 4182c155130STom Rix #define TWL4030_LED_LEDEN 0xEE 419ead39d7aSGrazvydas Ignotas #define TWL4030_LED_LEDEN_LEDAON (1 << 0) 420ead39d7aSGrazvydas Ignotas #define TWL4030_LED_LEDEN_LEDBON (1 << 1) 421ead39d7aSGrazvydas Ignotas #define TWL4030_LED_LEDEN_LEDAPWM (1 << 4) 422ead39d7aSGrazvydas Ignotas #define TWL4030_LED_LEDEN_LEDBPWM (1 << 5) 4238966eb4cSTom Rix 4248966eb4cSTom Rix /* Keypad */ 4258966eb4cSTom Rix #define TWL4030_KEYPAD_KEYP_CTRL_REG 0xD2 4268966eb4cSTom Rix #define TWL4030_KEYPAD_KEY_DEB_REG 0xD3 4278966eb4cSTom Rix #define TWL4030_KEYPAD_LONG_KEY_REG1 0xD4 4288966eb4cSTom Rix #define TWL4030_KEYPAD_LK_PTV_REG 0xD5 4298966eb4cSTom Rix #define TWL4030_KEYPAD_TIME_OUT_REG1 0xD6 4308966eb4cSTom Rix #define TWL4030_KEYPAD_TIME_OUT_REG2 0xD7 4318966eb4cSTom Rix #define TWL4030_KEYPAD_KBC_REG 0xD8 4328966eb4cSTom Rix #define TWL4030_KEYPAD_KBR_REG 0xD9 4338966eb4cSTom Rix #define TWL4030_KEYPAD_KEYP_SMS 0xDA 4348966eb4cSTom Rix #define TWL4030_KEYPAD_FULL_CODE_7_0 0xDB 4358966eb4cSTom Rix #define TWL4030_KEYPAD_FULL_CODE_15_8 0xDC 4368966eb4cSTom Rix #define TWL4030_KEYPAD_FULL_CODE_23_16 0xDD 4378966eb4cSTom Rix #define TWL4030_KEYPAD_FULL_CODE_31_24 0xDE 4388966eb4cSTom Rix #define TWL4030_KEYPAD_FULL_CODE_39_32 0xDF 4398966eb4cSTom Rix #define TWL4030_KEYPAD_FULL_CODE_47_40 0xE0 4408966eb4cSTom Rix #define TWL4030_KEYPAD_FULL_CODE_55_48 0xE1 4418966eb4cSTom Rix #define TWL4030_KEYPAD_FULL_CODE_63_56 0xE2 4428966eb4cSTom Rix #define TWL4030_KEYPAD_KEYP_ISR1 0xE3 4438966eb4cSTom Rix #define TWL4030_KEYPAD_KEYP_IMR1 0xE4 4448966eb4cSTom Rix #define TWL4030_KEYPAD_KEYP_ISR2 0xE5 4458966eb4cSTom Rix #define TWL4030_KEYPAD_KEYP_IMR2 0xE6 4468966eb4cSTom Rix #define TWL4030_KEYPAD_KEYP_SIR 0xE7 4478966eb4cSTom Rix #define TWL4030_KEYPAD_KEYP_EDR 0xE8 4488966eb4cSTom Rix #define TWL4030_KEYPAD_KEYP_SIH_CTRL 0xE9 4498966eb4cSTom Rix 4508966eb4cSTom Rix #define TWL4030_KEYPAD_CTRL_KBD_ON (1 << 6) 4518966eb4cSTom Rix #define TWL4030_KEYPAD_CTRL_RP_EN (1 << 5) 4528966eb4cSTom Rix #define TWL4030_KEYPAD_CTRL_TOLE_EN (1 << 4) 4538966eb4cSTom Rix #define TWL4030_KEYPAD_CTRL_TOE_EN (1 << 3) 4548966eb4cSTom Rix #define TWL4030_KEYPAD_CTRL_LK_EN (1 << 2) 4558966eb4cSTom Rix #define TWL4030_KEYPAD_CTRL_SOFTMODEN (1 << 1) 4568966eb4cSTom Rix #define TWL4030_KEYPAD_CTRL_SOFT_NRST (1 << 0) 4578966eb4cSTom Rix 4588966eb4cSTom Rix /* USB */ 459bffbb2a8STom Rix #define TWL4030_USB_VENDOR_ID_LO 0x00 460bffbb2a8STom Rix #define TWL4030_USB_VENDOR_ID_HI 0x01 461bffbb2a8STom Rix #define TWL4030_USB_PRODUCT_ID_LO 0x02 462bffbb2a8STom Rix #define TWL4030_USB_PRODUCT_ID_HI 0x03 463bffbb2a8STom Rix #define TWL4030_USB_FUNC_CTRL 0x04 464bffbb2a8STom Rix #define TWL4030_USB_FUNC_CTRL_SET 0x05 465bffbb2a8STom Rix #define TWL4030_USB_FUNC_CTRL_CLR 0x06 466bffbb2a8STom Rix #define TWL4030_USB_IFC_CTRL 0x07 467bffbb2a8STom Rix #define TWL4030_USB_IFC_CTRL_SET 0x08 468bffbb2a8STom Rix #define TWL4030_USB_IFC_CTRL_CLR 0x09 469bffbb2a8STom Rix #define TWL4030_USB_OTG_CTRL 0x0A 470bffbb2a8STom Rix #define TWL4030_USB_OTG_CTRL_SET 0x0B 471bffbb2a8STom Rix #define TWL4030_USB_OTG_CTRL_CLR 0x0C 472bffbb2a8STom Rix #define TWL4030_USB_USB_INT_EN_RISE 0x0D 473bffbb2a8STom Rix #define TWL4030_USB_USB_INT_EN_RISE_SET 0x0E 474bffbb2a8STom Rix #define TWL4030_USB_USB_INT_EN_RISE_CLR 0x0F 475bffbb2a8STom Rix #define TWL4030_USB_USB_INT_EN_FALL 0x10 476bffbb2a8STom Rix #define TWL4030_USB_USB_INT_EN_FALL_SET 0x11 477bffbb2a8STom Rix #define TWL4030_USB_USB_INT_EN_FALL_CLR 0x12 478bffbb2a8STom Rix #define TWL4030_USB_USB_INT_STS 0x13 479bffbb2a8STom Rix #define TWL4030_USB_USB_INT_LATCH 0x14 480bffbb2a8STom Rix #define TWL4030_USB_DEBUG 0x15 481bffbb2a8STom Rix #define TWL4030_USB_SCRATCH_REG 0x16 482bffbb2a8STom Rix #define TWL4030_USB_SCRATCH_REG_SET 0x17 483bffbb2a8STom Rix #define TWL4030_USB_SCRATCH_REG_CLR 0x18 484bffbb2a8STom Rix #define TWL4030_USB_CARKIT_CTRL 0x19 485bffbb2a8STom Rix #define TWL4030_USB_CARKIT_CTRL_SET 0x1A 486bffbb2a8STom Rix #define TWL4030_USB_CARKIT_CTRL_CLR 0x1B 487bffbb2a8STom Rix #define TWL4030_USB_CARKIT_INT_DELAY 0x1C 488bffbb2a8STom Rix #define TWL4030_USB_CARKIT_INT_EN 0x1D 489bffbb2a8STom Rix #define TWL4030_USB_CARKIT_INT_EN_SET 0x1E 490bffbb2a8STom Rix #define TWL4030_USB_CARKIT_INT_EN_CLR 0x1F 491bffbb2a8STom Rix #define TWL4030_USB_CARKIT_INT_STS 0x20 492bffbb2a8STom Rix #define TWL4030_USB_CARKIT_INT_LATCH 0x21 493bffbb2a8STom Rix #define TWL4030_USB_CARKIT_PLS_CTRL 0x22 494bffbb2a8STom Rix #define TWL4030_USB_CARKIT_PLS_CTRL_SET 0x23 495bffbb2a8STom Rix #define TWL4030_USB_CARKIT_PLS_CTRL_CLR 0x24 496bffbb2a8STom Rix #define TWL4030_USB_TRANS_POS_WIDTH 0x25 497bffbb2a8STom Rix #define TWL4030_USB_TRANS_NEG_WIDTH 0x26 498bffbb2a8STom Rix #define TWL4030_USB_RCV_PLTY_RECOVERY 0x27 499bffbb2a8STom Rix #define TWL4030_USB_MCPC_CTRL 0x30 500bffbb2a8STom Rix #define TWL4030_USB_MCPC_CTRL_SET 0x31 501bffbb2a8STom Rix #define TWL4030_USB_MCPC_CTRL_CLR 0x32 502bffbb2a8STom Rix #define TWL4030_USB_MCPC_IO_CTRL 0x33 503bffbb2a8STom Rix #define TWL4030_USB_MCPC_IO_CTRL_SET 0x34 504bffbb2a8STom Rix #define TWL4030_USB_MCPC_IO_CTRL_CLR 0x35 505bffbb2a8STom Rix #define TWL4030_USB_MCPC_CTRL2 0x36 506bffbb2a8STom Rix #define TWL4030_USB_MCPC_CTRL2_SET 0x37 507bffbb2a8STom Rix #define TWL4030_USB_MCPC_CTRL2_CLR 0x38 508bffbb2a8STom Rix #define TWL4030_USB_OTHER_FUNC_CTRL 0x80 509bffbb2a8STom Rix #define TWL4030_USB_OTHER_FUNC_CTRL_SET 0x81 510bffbb2a8STom Rix #define TWL4030_USB_OTHER_FUNC_CTRL_CLR 0x82 511bffbb2a8STom Rix #define TWL4030_USB_OTHER_IFC_CTRL 0x83 512bffbb2a8STom Rix #define TWL4030_USB_OTHER_IFC_CTRL_SET 0x84 513bffbb2a8STom Rix #define TWL4030_USB_OTHER_IFC_CTRL_CLR 0x85 514bffbb2a8STom Rix #define TWL4030_USB_OTHER_INT_EN_RISE_SET 0x87 515bffbb2a8STom Rix #define TWL4030_USB_OTHER_INT_EN_RISE_CLR 0x88 516bffbb2a8STom Rix #define TWL4030_USB_OTHER_INT_EN_FALL 0x89 517bffbb2a8STom Rix #define TWL4030_USB_OTHER_INT_EN_FALL_SET 0x8A 518bffbb2a8STom Rix #define TWL4030_USB_OTHER_INT_EN_FALL_CLR 0x8B 519bffbb2a8STom Rix #define TWL4030_USB_OTHER_INT_STS 0x8C 520bffbb2a8STom Rix #define TWL4030_USB_OTHER_INT_LATCH 0x8D 521bffbb2a8STom Rix #define TWL4030_USB_ID_STATUS 0x96 522bffbb2a8STom Rix #define TWL4030_USB_CARKIT_SM_1_INT_EN 0x97 523bffbb2a8STom Rix #define TWL4030_USB_CARKIT_SM_1_INT_EN_SET 0x98 524bffbb2a8STom Rix #define TWL4030_USB_CARKIT_SM_1_INT_EN_CLR 0x99 525bffbb2a8STom Rix #define TWL4030_USB_CARKIT_SM_1_INT_STS 0x9A 526bffbb2a8STom Rix #define TWL4030_USB_CARKIT_SM_1_INT_LATCH 0x9B 527bffbb2a8STom Rix #define TWL4030_USB_CARKIT_SM_2_INT_EN 0x9C 528bffbb2a8STom Rix #define TWL4030_USB_CARKIT_SM_2_INT_EN_SET 0x9D 529bffbb2a8STom Rix #define TWL4030_USB_CARKIT_SM_2_INT_EN_CLR 0x9E 530bffbb2a8STom Rix #define TWL4030_USB_CARKIT_SM_2_INT_STS 0x9F 531bffbb2a8STom Rix #define TWL4030_USB_CARKIT_SM_2_INT_LATCH 0xA0 532bffbb2a8STom Rix #define TWL4030_USB_CARKIT_SM_CTRL 0xA1 533bffbb2a8STom Rix #define TWL4030_USB_CARKIT_SM_CTRL_SET 0xA2 534bffbb2a8STom Rix #define TWL4030_USB_CARKIT_SM_CTRL_CLR 0xA3 535bffbb2a8STom Rix #define TWL4030_USB_CARKIT_SM_CMD 0xA4 536bffbb2a8STom Rix #define TWL4030_USB_CARKIT_SM_CMD_SET 0xA5 537bffbb2a8STom Rix #define TWL4030_USB_CARKIT_SM_CMD_CLR 0xA6 538bffbb2a8STom Rix #define TWL4030_USB_CARKIT_SM_CMD_STS 0xA7 539bffbb2a8STom Rix #define TWL4030_USB_CARKIT_SM_STATUS 0xA8 540bffbb2a8STom Rix #define TWL4030_USB_CARKIT_SM_ERR_STATUS 0xAA 541bffbb2a8STom Rix #define TWL4030_USB_CARKIT_SM_CTRL_STATE 0xAB 542bffbb2a8STom Rix #define TWL4030_USB_POWER_CTRL 0xAC 543bffbb2a8STom Rix #define TWL4030_USB_POWER_CTRL_SET 0xAD 544bffbb2a8STom Rix #define TWL4030_USB_POWER_CTRL_CLR 0xAE 545bffbb2a8STom Rix #define TWL4030_USB_OTHER_IFC_CTRL2 0xAF 546bffbb2a8STom Rix #define TWL4030_USB_OTHER_IFC_CTRL2_SET 0xB0 547bffbb2a8STom Rix #define TWL4030_USB_OTHER_IFC_CTRL2_CLR 0xB1 548bffbb2a8STom Rix #define TWL4030_USB_REG_CTRL_EN 0xB2 549bffbb2a8STom Rix #define TWL4030_USB_REG_CTRL_EN_SET 0xB3 550bffbb2a8STom Rix #define TWL4030_USB_REG_CTRL_EN_CLR 0xB4 551bffbb2a8STom Rix #define TWL4030_USB_REG_CTRL_ERROR 0xB5 552bffbb2a8STom Rix #define TWL4030_USB_OTHER_FUNC_CTRL2 0xB8 553bffbb2a8STom Rix #define TWL4030_USB_OTHER_FUNC_CTRL2_SET 0xB9 554bffbb2a8STom Rix #define TWL4030_USB_OTHER_FUNC_CTRL2_CLR 0xBA 555bffbb2a8STom Rix #define TWL4030_USB_CARKIT_ANA_CTRL 0xBB 556bffbb2a8STom Rix #define TWL4030_USB_CARKIT_ANA_CTRL_SET 0xBC 557bffbb2a8STom Rix #define TWL4030_USB_CARKIT_ANA_CTRL_CLR 0xBD 558bffbb2a8STom Rix #define TWL4030_USB_VBUS_DEBOUNCE 0xC0 559bffbb2a8STom Rix #define TWL4030_USB_ID_DEBOUNCE 0xC1 560bffbb2a8STom Rix #define TWL4030_USB_TPH_DP_CON_MIN 0xC2 561bffbb2a8STom Rix #define TWL4030_USB_TPH_DP_CON_MAX 0xC3 562bffbb2a8STom Rix #define TWL4030_USB_TCR_DP_CON_MIN 0xC4 563bffbb2a8STom Rix #define TWL4030_USB_TCR_DP_CON_MAX 0xC5 564bffbb2a8STom Rix #define TWL4030_USB_TPH_DP_PD_SHORT 0xC6 565bffbb2a8STom Rix #define TWL4030_USB_TPH_CMD_DLY 0xC7 566bffbb2a8STom Rix #define TWL4030_USB_TPH_DET_RST 0xC8 567bffbb2a8STom Rix #define TWL4030_USB_TPH_AUD_BIAS 0xC9 568bffbb2a8STom Rix #define TWL4030_USB_TCR_UART_DET_MIN 0xCA 569bffbb2a8STom Rix #define TWL4030_USB_TCR_UART_DET_MAX 0xCB 570bffbb2a8STom Rix #define TWL4030_USB_TPH_ID_INT_PW 0xCD 571bffbb2a8STom Rix #define TWL4030_USB_TACC_ID_INT_WAIT 0xCE 572bffbb2a8STom Rix #define TWL4030_USB_TACC_ID_INT_PW 0xCF 573bffbb2a8STom Rix #define TWL4030_USB_TPH_CMD_WAIT 0xD0 574bffbb2a8STom Rix #define TWL4030_USB_TPH_ACK_WAIT 0xD1 575bffbb2a8STom Rix #define TWL4030_USB_TPH_DP_DISC_DET 0xD2 576bffbb2a8STom Rix #define TWL4030_USB_VBAT_TIMER 0xD3 577bffbb2a8STom Rix #define TWL4030_USB_CARKIT_4W_DEBUG 0xE0 578bffbb2a8STom Rix #define TWL4030_USB_CARKIT_5W_DEBUG 0xE1 579bffbb2a8STom Rix #define TWL4030_USB_PHY_PWR_CTRL 0xFD 580bffbb2a8STom Rix #define TWL4030_USB_PHY_CLK_CTRL 0xFE 581bffbb2a8STom Rix #define TWL4030_USB_PHY_CLK_CTRL_STS 0xFF 5828966eb4cSTom Rix 58341b13bc7SNikita Kiryanov /* GPIO */ 58441b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIODATAIN1 0x00 58541b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIODATAIN2 0x01 58641b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIODATAIN3 0x02 58741b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIODATADIR1 0x03 58841b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIODATADIR2 0x04 58941b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIODATADIR3 0x05 59041b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIODATAOUT1 0x06 59141b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIODATAOUT2 0x07 59241b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIODATAOUT3 0x08 59341b13bc7SNikita Kiryanov #define TWL4030_GPIO_CLEARGPIODATAOUT1 0x09 59441b13bc7SNikita Kiryanov #define TWL4030_GPIO_CLEARGPIODATAOUT2 0x0A 59541b13bc7SNikita Kiryanov #define TWL4030_GPIO_CLEARGPIODATAOUT3 0x0B 59641b13bc7SNikita Kiryanov #define TWL4030_GPIO_SETGPIODATAOUT1 0x0C 59741b13bc7SNikita Kiryanov #define TWL4030_GPIO_SETGPIODATAOUT2 0x0D 59841b13bc7SNikita Kiryanov #define TWL4030_GPIO_SETGPIODATAOUT3 0x0E 59941b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIO_DEBEN1 0x0F 60041b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIO_DEBEN2 0x10 60141b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIO_DEBEN3 0x11 60241b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIO_CTRL 0x12 60341b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIOPUPDCTR1 0x13 60441b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIOPUPDCTR2 0x14 60541b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIOPUPDCTR3 0x15 60641b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIOPUPDCTR4 0x16 60741b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIOPUPDCTR5 0x17 60841b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIO_ISR1A 0x19 60941b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIO_ISR2A 0x1A 61041b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIO_ISR3A 0x1B 61141b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIO_IMR1A 0x1C 61241b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIO_IMR2A 0x1D 61341b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIO_IMR3A 0x1E 61441b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIO_ISR1B 0x1F 61541b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIO_ISR2B 0x20 61641b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIO_ISR3B 0x21 61741b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIO_IMR1B 0x22 61841b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIO_IMR2B 0x23 61941b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIO_IMR3B 0x24 62041b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIO_EDR1 0x28 62141b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIO_EDR2 0x29 62241b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIO_EDR3 0x2A 62341b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIO_EDR4 0x2B 62441b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIO_EDR5 0x2C 62541b13bc7SNikita Kiryanov #define TWL4030_GPIO_GPIO_SIH_CTRL 0x2D 62641b13bc7SNikita Kiryanov 6278966eb4cSTom Rix /* 6288966eb4cSTom Rix * Convience functions to read and write from TWL4030 6298966eb4cSTom Rix * 6308966eb4cSTom Rix * chip_no is the i2c address, it must be one of the chip addresses 6318966eb4cSTom Rix * defined at the top of this file with the prefix TWL4030_CHIP_ 6328966eb4cSTom Rix * examples are TWL4030_CHIP_PM_RECEIVER and TWL4030_CHIP_KEYPAD 6338966eb4cSTom Rix * 6348966eb4cSTom Rix * val is the data either written to or read from the twl4030 6358966eb4cSTom Rix * 6368966eb4cSTom Rix * reg is the register to act on, it must be one of the defines 6378966eb4cSTom Rix * above and with the format TWL4030_<chip suffix>_<register name> 6388966eb4cSTom Rix * examples are TWL4030_PM_RECEIVER_VMMC1_DEV_GRP and 6398966eb4cSTom Rix * TWL4030_LED_LEDEN. 6408966eb4cSTom Rix */ 6410208aaf6SNishanth Menon static inline int twl4030_i2c_write_u8(u8 chip_no, u8 reg, u8 val) 6428966eb4cSTom Rix { 6438966eb4cSTom Rix return i2c_write(chip_no, reg, 1, &val, 1); 6448966eb4cSTom Rix } 6458966eb4cSTom Rix 646*b29c2f0cSNishanth Menon static inline int twl4030_i2c_read_u8(u8 chip_no, u8 reg, u8 *val) 6478966eb4cSTom Rix { 6488966eb4cSTom Rix return i2c_read(chip_no, reg, 1, val, 1); 6498966eb4cSTom Rix } 6508966eb4cSTom Rix 6512c155130STom Rix /* 6522c155130STom Rix * Power 6532c155130STom Rix */ 6542c155130STom Rix 655cd782635STom Rix /* For hardware resetting */ 656cd782635STom Rix void twl4030_power_reset_init(void); 6575a0a82f4SSteve Sakoman /* For setting device group and voltage */ 6585a0a82f4SSteve Sakoman void twl4030_pmrecv_vsel_cfg(u8 vsel_reg, u8 vsel_val, 6595a0a82f4SSteve Sakoman u8 dev_grp, u8 dev_grp_sel); 6602c155130STom Rix /* For initializing power device */ 6612c155130STom Rix void twl4030_power_init(void); 662fccc0fcaSTom Rix /* For initializing mmc power */ 663fccc0fcaSTom Rix void twl4030_power_mmc_init(void); 664fccc0fcaSTom Rix 6652c155130STom Rix /* 6662c155130STom Rix * LED 6672c155130STom Rix */ 668ead39d7aSGrazvydas Ignotas void twl4030_led_init(unsigned char ledon_mask); 669cd782635STom Rix 670bffbb2a8STom Rix /* 671bffbb2a8STom Rix * USB 672bffbb2a8STom Rix */ 673bffbb2a8STom Rix int twl4030_usb_ulpi_init(void); 674bffbb2a8STom Rix 6758966eb4cSTom Rix #endif /* TWL4030_H */ 676