xref: /rk3399_rockchip-uboot/include/tsi108.h (revision ee311214e0d216f904feea269599d0934bf71f23)
178aa0c34Sroy zang /*****************************************************************************
278aa0c34Sroy zang  * (C) Copyright 2003;  Tundra Semiconductor Corp.
378aa0c34Sroy zang  * (C) Copyright 2006;  Freescale Semiconductor Corp.
478aa0c34Sroy zang  *
578aa0c34Sroy zang  * This program is free software; you can redistribute it and/or
678aa0c34Sroy zang  * modify it under the terms of the GNU General Public License as
778aa0c34Sroy zang  * published by the Free Software Foundation; either version 2 of
878aa0c34Sroy zang  * the License, or (at your option) any later version.
978aa0c34Sroy zang  *
1078aa0c34Sroy zang  * This program is distributed in the hope that it will be useful,
1178aa0c34Sroy zang  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1278aa0c34Sroy zang  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1378aa0c34Sroy zang  * GNU General Public License for more details.
1478aa0c34Sroy zang  *
1578aa0c34Sroy zang  * You should have received a copy of the GNU General Public License
1678aa0c34Sroy zang  * along with this program; if not, write to the Free Software
1778aa0c34Sroy zang  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
1878aa0c34Sroy zang  * MA 02111-1307 USA
1978aa0c34Sroy zang  *****************************************************************************/
2078aa0c34Sroy zang 
2178aa0c34Sroy zang /*
2278aa0c34Sroy zang  * FILENAME: tsi108.h
2378aa0c34Sroy zang  *
2478aa0c34Sroy zang  * Originator: Alex Bounine
2578aa0c34Sroy zang  *
2678aa0c34Sroy zang  * DESCRIPTION:
2778aa0c34Sroy zang  * Common definitions for the Tundra Tsi108 bridge chip
2878aa0c34Sroy zang  *
2978aa0c34Sroy zang  */
3078aa0c34Sroy zang 
3178aa0c34Sroy zang #ifndef _TSI108_H_
3278aa0c34Sroy zang #define _TSI108_H_
3378aa0c34Sroy zang 
3478aa0c34Sroy zang #define TSI108_HLP_REG_OFFSET	(0x0000)
3578aa0c34Sroy zang #define TSI108_PCI_REG_OFFSET	(0x1000)
3678aa0c34Sroy zang #define TSI108_CLK_REG_OFFSET	(0x2000)
3778aa0c34Sroy zang #define TSI108_PB_REG_OFFSET	(0x3000)
3878aa0c34Sroy zang #define TSI108_SD_REG_OFFSET	(0x4000)
3978aa0c34Sroy zang #define TSI108_MPIC_REG_OFFSET	(0x7400)
4078aa0c34Sroy zang 
4178aa0c34Sroy zang #define PB_ID			(0x000)
4278aa0c34Sroy zang #define PB_RSR			(0x004)
4378aa0c34Sroy zang #define PB_BUS_MS_SELECT	(0x008)
4478aa0c34Sroy zang #define PB_ISR			(0x00C)
4578aa0c34Sroy zang #define PB_ARB_CTRL		(0x018)
4678aa0c34Sroy zang #define PB_PVT_CTRL2		(0x034)
4778aa0c34Sroy zang #define PB_SCR			(0x400)
4878aa0c34Sroy zang #define PB_ERRCS		(0x404)
4978aa0c34Sroy zang #define PB_AERR			(0x408)
5078aa0c34Sroy zang #define PB_REG_BAR		(0x410)
5178aa0c34Sroy zang #define PB_OCN_BAR1		(0x414)
5278aa0c34Sroy zang #define PB_OCN_BAR2		(0x418)
5378aa0c34Sroy zang #define PB_SDRAM_BAR1		(0x41C)
5478aa0c34Sroy zang #define PB_SDRAM_BAR2		(0x420)
5578aa0c34Sroy zang #define PB_MCR			(0xC00)
5678aa0c34Sroy zang #define PB_MCMD			(0xC04)
5778aa0c34Sroy zang 
5878aa0c34Sroy zang #define HLP_B0_ADDR		(0x000)
5978aa0c34Sroy zang #define HLP_B1_ADDR		(0x010)
6078aa0c34Sroy zang #define HLP_B2_ADDR		(0x020)
6178aa0c34Sroy zang #define HLP_B3_ADDR		(0x030)
6278aa0c34Sroy zang 
6378aa0c34Sroy zang #define HLP_B0_MASK		(0x004)
6478aa0c34Sroy zang #define HLP_B1_MASK		(0x014)
6578aa0c34Sroy zang #define HLP_B2_MASK		(0x024)
6678aa0c34Sroy zang #define HLP_B3_MASK		(0x034)
6778aa0c34Sroy zang 
6878aa0c34Sroy zang #define HLP_B0_CTRL0		(0x008)
6978aa0c34Sroy zang #define HLP_B1_CTRL0		(0x018)
7078aa0c34Sroy zang #define HLP_B2_CTRL0		(0x028)
7178aa0c34Sroy zang #define HLP_B3_CTRL0		(0x038)
7278aa0c34Sroy zang 
7378aa0c34Sroy zang #define HLP_B0_CTRL1		(0x00C)
7478aa0c34Sroy zang #define HLP_B1_CTRL1		(0x01C)
7578aa0c34Sroy zang #define HLP_B2_CTRL1		(0x02C)
7678aa0c34Sroy zang #define HLP_B3_CTRL1		(0x03C)
7778aa0c34Sroy zang 
7878aa0c34Sroy zang #define PCI_CSR			(0x004)
7978aa0c34Sroy zang #define PCI_P2O_BAR0		(0x010)
8078aa0c34Sroy zang #define PCI_P2O_BAR0_UPPER	(0x014)
8178aa0c34Sroy zang #define PCI_P2O_BAR2		(0x018)
8278aa0c34Sroy zang #define PCI_P2O_BAR2_UPPER	(0x01C)
8378aa0c34Sroy zang #define PCI_P2O_BAR3		(0x020)
8478aa0c34Sroy zang #define PCI_P2O_BAR3_UPPER	(0x024)
8578aa0c34Sroy zang 
8678aa0c34Sroy zang #define PCI_MISC_CSR		(0x040)
8778aa0c34Sroy zang #define PCI_P2O_PAGE_SIZES	(0x04C)
8878aa0c34Sroy zang 
8978aa0c34Sroy zang #define PCI_PCIX_STAT		(0x0F4)
9078aa0c34Sroy zang 
9178aa0c34Sroy zang #define PCI_IRP_STAT		(0x184)
9278aa0c34Sroy zang 
9378aa0c34Sroy zang #define PCI_PFAB_BAR0		(0x204)
9478aa0c34Sroy zang #define PCI_PFAB_BAR0_UPPER	(0x208)
9578aa0c34Sroy zang #define PCI_PFAB_IO		(0x20C)
9678aa0c34Sroy zang #define PCI_PFAB_IO_UPPER	(0x210)
9778aa0c34Sroy zang 
9878aa0c34Sroy zang #define PCI_PFAB_MEM32		(0x214)
9978aa0c34Sroy zang #define PCI_PFAB_MEM32_REMAP	(0x218)
10078aa0c34Sroy zang #define PCI_PFAB_MEM32_MASK	(0x21C)
10178aa0c34Sroy zang 
10278aa0c34Sroy zang #define CG_PLL0_CTRL0		(0x210)
10378aa0c34Sroy zang #define CG_PLL0_CTRL1		(0x214)
10478aa0c34Sroy zang #define CG_PLL1_CTRL0		(0x220)
10578aa0c34Sroy zang #define CG_PLL1_CTRL1		(0x224)
10678aa0c34Sroy zang #define CG_PWRUP_STATUS		(0x234)
10778aa0c34Sroy zang 
10878aa0c34Sroy zang #define MPIC_CSR(n) (0x30C + (n * 0x40))
10978aa0c34Sroy zang 
11078aa0c34Sroy zang #define SD_CTRL			(0x000)
11178aa0c34Sroy zang #define SD_STATUS		(0x004)
11278aa0c34Sroy zang #define SD_TIMING		(0x008)
11378aa0c34Sroy zang #define SD_REFRESH		(0x00C)
11478aa0c34Sroy zang #define SD_INT_STATUS		(0x010)
11578aa0c34Sroy zang #define SD_INT_ENABLE		(0x014)
11678aa0c34Sroy zang #define SD_INT_SET		(0x018)
11778aa0c34Sroy zang #define SD_D0_CTRL		(0x020)
11878aa0c34Sroy zang #define SD_D1_CTRL		(0x024)
11978aa0c34Sroy zang #define SD_D0_BAR		(0x028)
12078aa0c34Sroy zang #define SD_D1_BAR		(0x02C)
12178aa0c34Sroy zang #define SD_ECC_CTRL		(0x040)
12278aa0c34Sroy zang #define SD_DLL_STATUS		(0x250)
12378aa0c34Sroy zang 
12478aa0c34Sroy zang #define TS_SD_CTRL_ENABLE	(1 << 31)
12578aa0c34Sroy zang 
12678aa0c34Sroy zang #define PB_ERRCS_ES		(1 << 1)
12778aa0c34Sroy zang #define PB_ISR_PBS_RD_ERR	(1 << 8)
12878aa0c34Sroy zang #define PCI_IRP_STAT_P_CSR	(1 << 23)
12978aa0c34Sroy zang 
13078aa0c34Sroy zang /*
13178aa0c34Sroy zang  * I2C : Register address offset definitions
13278aa0c34Sroy zang  */
13378aa0c34Sroy zang #define I2C_CNTRL1		(0x00000000)
13478aa0c34Sroy zang #define I2C_CNTRL2		(0x00000004)
13578aa0c34Sroy zang #define I2C_RD_DATA		(0x00000008)
13678aa0c34Sroy zang #define I2C_TX_DATA		(0x0000000c)
13778aa0c34Sroy zang 
13878aa0c34Sroy zang /*
13978aa0c34Sroy zang  * I2C : Register Bit Masks and Reset Values
14078aa0c34Sroy zang  * definitions for every register
14178aa0c34Sroy zang  */
14278aa0c34Sroy zang 
14378aa0c34Sroy zang /* I2C_CNTRL1 : Reset Value */
14478aa0c34Sroy zang #define I2C_CNTRL1_RESET_VALUE				(0x0000000a)
14578aa0c34Sroy zang 
14678aa0c34Sroy zang /* I2C_CNTRL1 : Register Bits Masks Definitions */
14778aa0c34Sroy zang #define I2C_CNTRL1_DEVCODE				(0x0000000f)
14878aa0c34Sroy zang #define I2C_CNTRL1_PAGE					(0x00000700)
14978aa0c34Sroy zang #define I2C_CNTRL1_BYTADDR				(0x00ff0000)
15078aa0c34Sroy zang #define I2C_CNTRL1_I2CWRITE				(0x01000000)
15178aa0c34Sroy zang 
15278aa0c34Sroy zang /* I2C_CNTRL1 : Read/Write Bit Mask Definition */
15378aa0c34Sroy zang #define I2C_CNTRL1_RWMASK				(0x01ff070f)
15478aa0c34Sroy zang 
15578aa0c34Sroy zang /* I2C_CNTRL1 : Unused/Reserved bits Definition */
15678aa0c34Sroy zang #define I2C_CNTRL1_RESERVED				(0xfe00f8f0)
15778aa0c34Sroy zang 
15878aa0c34Sroy zang /* I2C_CNTRL2 : Reset Value */
15978aa0c34Sroy zang #define I2C_CNTRL2_RESET_VALUE				(0x00000000)
16078aa0c34Sroy zang 
16178aa0c34Sroy zang /* I2C_CNTRL2 : Register Bits Masks Definitions */
16278aa0c34Sroy zang #define I2C_CNTRL2_SIZE					(0x00000003)
16378aa0c34Sroy zang #define I2C_CNTRL2_LANE					(0x0000000c)
16478aa0c34Sroy zang #define I2C_CNTRL2_MULTIBYTE				(0x00000010)
16578aa0c34Sroy zang #define I2C_CNTRL2_START				(0x00000100)
16678aa0c34Sroy zang #define I2C_CNTRL2_WR_STATUS				(0x00010000)
16778aa0c34Sroy zang #define I2C_CNTRL2_RD_STATUS				(0x00020000)
16878aa0c34Sroy zang #define I2C_CNTRL2_I2C_TO_ERR				(0x04000000)
16978aa0c34Sroy zang #define I2C_CNTRL2_I2C_CFGERR				(0x08000000)
17078aa0c34Sroy zang #define I2C_CNTRL2_I2C_CMPLT				(0x10000000)
17178aa0c34Sroy zang 
17278aa0c34Sroy zang /* I2C_CNTRL2 : Read/Write Bit Mask Definition */
17378aa0c34Sroy zang #define I2C_CNTRL2_RWMASK				(0x0000011f)
17478aa0c34Sroy zang 
17578aa0c34Sroy zang /* I2C_CNTRL2 : Unused/Reserved bits Definition */
17678aa0c34Sroy zang #define I2C_CNTRL2_RESERVED				(0xe3fcfee0)
17778aa0c34Sroy zang 
17878aa0c34Sroy zang /* I2C_RD_DATA : Reset Value */
17978aa0c34Sroy zang #define I2C_RD_DATA_RESET_VALUE				(0x00000000)
18078aa0c34Sroy zang 
18178aa0c34Sroy zang /* I2C_RD_DATA : Register Bits Masks Definitions */
18278aa0c34Sroy zang #define I2C_RD_DATA_RBYTE0				(0x000000ff)
18378aa0c34Sroy zang #define I2C_RD_DATA_RBYTE1				(0x0000ff00)
18478aa0c34Sroy zang #define I2C_RD_DATA_RBYTE2				(0x00ff0000)
18578aa0c34Sroy zang #define I2C_RD_DATA_RBYTE3				(0xff000000)
18678aa0c34Sroy zang 
18778aa0c34Sroy zang /* I2C_RD_DATA : Read/Write Bit Mask Definition */
18878aa0c34Sroy zang #define I2C_RD_DATA_RWMASK				(0x00000000)
18978aa0c34Sroy zang 
19078aa0c34Sroy zang /* I2C_RD_DATA : Unused/Reserved bits Definition */
19178aa0c34Sroy zang #define I2C_RD_DATA_RESERVED				(0x00000000)
19278aa0c34Sroy zang 
19378aa0c34Sroy zang /* I2C_TX_DATA : Reset Value */
19478aa0c34Sroy zang #define I2C_TX_DATA_RESET_VALUE				(0x00000000)
19578aa0c34Sroy zang 
19678aa0c34Sroy zang /* I2C_TX_DATA : Register Bits Masks Definitions */
19778aa0c34Sroy zang #define I2C_TX_DATA_TBYTE0				(0x000000ff)
19878aa0c34Sroy zang #define I2C_TX_DATA_TBYTE1				(0x0000ff00)
19978aa0c34Sroy zang #define I2C_TX_DATA_TBYTE2				(0x00ff0000)
20078aa0c34Sroy zang #define I2C_TX_DATA_TBYTE3				(0xff000000)
20178aa0c34Sroy zang 
20278aa0c34Sroy zang /* I2C_TX_DATA : Read/Write Bit Mask Definition */
20378aa0c34Sroy zang #define I2C_TX_DATA_RWMASK				(0xffffffff)
20478aa0c34Sroy zang 
20578aa0c34Sroy zang /* I2C_TX_DATA : Unused/Reserved bits Definition */
20678aa0c34Sroy zang #define I2C_TX_DATA_RESERVED				(0x00000000)
20778aa0c34Sroy zang 
208*ee311214Sroy zang #define TSI108_I2C_OFFSET	0x7000	/* offset for general use I2C channel */
209*ee311214Sroy zang #define TSI108_I2C_SDRAM_OFFSET	0x4400	/* offset for SPD I2C channel */
21078aa0c34Sroy zang 
21178aa0c34Sroy zang #define I2C_EEPROM_DEVCODE	0xA	/* standard I2C EEPROM device code */
21278aa0c34Sroy zang 
21378aa0c34Sroy zang /* I2C status codes */
21478aa0c34Sroy zang 
21578aa0c34Sroy zang #define TSI108_I2C_SUCCESS	0
21678aa0c34Sroy zang #define TSI108_I2C_PARAM_ERR	1
21778aa0c34Sroy zang #define TSI108_I2C_TIMEOUT_ERR	2
21878aa0c34Sroy zang #define TSI108_I2C_IF_BUSY	3
21978aa0c34Sroy zang #define TSI108_I2C_IF_ERROR	4
22078aa0c34Sroy zang 
22178aa0c34Sroy zang #endif		/* _TSI108_H_ */
222