1*dd3d1f56SAndy Fleming /* 2*dd3d1f56SAndy Fleming * tsec.h 3*dd3d1f56SAndy Fleming * 4*dd3d1f56SAndy Fleming * Driver for the Motorola Triple Speed Ethernet Controller 5*dd3d1f56SAndy Fleming * 6*dd3d1f56SAndy Fleming * This software may be used and distributed according to the 7*dd3d1f56SAndy Fleming * terms of the GNU Public License, Version 2, incorporated 8*dd3d1f56SAndy Fleming * herein by reference. 9*dd3d1f56SAndy Fleming * 10*dd3d1f56SAndy Fleming * Copyright 2004, 2007 Freescale Semiconductor, Inc. 11*dd3d1f56SAndy Fleming * (C) Copyright 2003, Motorola, Inc. 12*dd3d1f56SAndy Fleming * maintained by Xianghua Xiao (x.xiao@motorola.com) 13*dd3d1f56SAndy Fleming * author Andy Fleming 14*dd3d1f56SAndy Fleming * 15*dd3d1f56SAndy Fleming */ 16*dd3d1f56SAndy Fleming 17*dd3d1f56SAndy Fleming #ifndef __TSEC_H 18*dd3d1f56SAndy Fleming #define __TSEC_H 19*dd3d1f56SAndy Fleming 20*dd3d1f56SAndy Fleming #include <net.h> 21*dd3d1f56SAndy Fleming #include <config.h> 22*dd3d1f56SAndy Fleming 23*dd3d1f56SAndy Fleming #ifndef CFG_TSEC1_OFFSET 24*dd3d1f56SAndy Fleming #define CFG_TSEC1_OFFSET (0x24000) 25*dd3d1f56SAndy Fleming #endif 26*dd3d1f56SAndy Fleming 27*dd3d1f56SAndy Fleming #define TSEC_SIZE 0x01000 28*dd3d1f56SAndy Fleming 29*dd3d1f56SAndy Fleming /* FIXME: Should these be pushed back to 83xx and 85xx config files? */ 30*dd3d1f56SAndy Fleming #if defined(CONFIG_MPC85xx) || defined(CONFIG_MPC86xx) 31*dd3d1f56SAndy Fleming #define TSEC_BASE_ADDR (CFG_IMMR + CFG_TSEC1_OFFSET) 32*dd3d1f56SAndy Fleming #elif defined(CONFIG_MPC83XX) 33*dd3d1f56SAndy Fleming #define TSEC_BASE_ADDR (CFG_IMMR + CFG_TSEC1_OFFSET) 34*dd3d1f56SAndy Fleming #endif 35*dd3d1f56SAndy Fleming 36*dd3d1f56SAndy Fleming 37*dd3d1f56SAndy Fleming #define MAC_ADDR_LEN 6 38*dd3d1f56SAndy Fleming 39*dd3d1f56SAndy Fleming /* #define TSEC_TIMEOUT 1000000 */ 40*dd3d1f56SAndy Fleming #define TSEC_TIMEOUT 1000 41*dd3d1f56SAndy Fleming #define TOUT_LOOP 1000000 42*dd3d1f56SAndy Fleming 43*dd3d1f56SAndy Fleming #define PHY_AUTONEGOTIATE_TIMEOUT 5000 /* in ms */ 44*dd3d1f56SAndy Fleming 45*dd3d1f56SAndy Fleming /* MAC register bits */ 46*dd3d1f56SAndy Fleming #define MACCFG1_SOFT_RESET 0x80000000 47*dd3d1f56SAndy Fleming #define MACCFG1_RESET_RX_MC 0x00080000 48*dd3d1f56SAndy Fleming #define MACCFG1_RESET_TX_MC 0x00040000 49*dd3d1f56SAndy Fleming #define MACCFG1_RESET_RX_FUN 0x00020000 50*dd3d1f56SAndy Fleming #define MACCFG1_RESET_TX_FUN 0x00010000 51*dd3d1f56SAndy Fleming #define MACCFG1_LOOPBACK 0x00000100 52*dd3d1f56SAndy Fleming #define MACCFG1_RX_FLOW 0x00000020 53*dd3d1f56SAndy Fleming #define MACCFG1_TX_FLOW 0x00000010 54*dd3d1f56SAndy Fleming #define MACCFG1_SYNCD_RX_EN 0x00000008 55*dd3d1f56SAndy Fleming #define MACCFG1_RX_EN 0x00000004 56*dd3d1f56SAndy Fleming #define MACCFG1_SYNCD_TX_EN 0x00000002 57*dd3d1f56SAndy Fleming #define MACCFG1_TX_EN 0x00000001 58*dd3d1f56SAndy Fleming 59*dd3d1f56SAndy Fleming #define MACCFG2_INIT_SETTINGS 0x00007205 60*dd3d1f56SAndy Fleming #define MACCFG2_FULL_DUPLEX 0x00000001 61*dd3d1f56SAndy Fleming #define MACCFG2_IF 0x00000300 62*dd3d1f56SAndy Fleming #define MACCFG2_GMII 0x00000200 63*dd3d1f56SAndy Fleming #define MACCFG2_MII 0x00000100 64*dd3d1f56SAndy Fleming 65*dd3d1f56SAndy Fleming #define ECNTRL_INIT_SETTINGS 0x00001000 66*dd3d1f56SAndy Fleming #define ECNTRL_TBI_MODE 0x00000020 67*dd3d1f56SAndy Fleming #define ECNTRL_R100 0x00000008 68*dd3d1f56SAndy Fleming #define ECNTRL_SGMII_MODE 0x00000002 69*dd3d1f56SAndy Fleming 70*dd3d1f56SAndy Fleming #define miim_end -2 71*dd3d1f56SAndy Fleming #define miim_read -1 72*dd3d1f56SAndy Fleming 73*dd3d1f56SAndy Fleming #ifndef CFG_TBIPA_VALUE 74*dd3d1f56SAndy Fleming #define CFG_TBIPA_VALUE 0x1f 75*dd3d1f56SAndy Fleming #endif 76*dd3d1f56SAndy Fleming #define MIIMCFG_INIT_VALUE 0x00000003 77*dd3d1f56SAndy Fleming #define MIIMCFG_RESET 0x80000000 78*dd3d1f56SAndy Fleming 79*dd3d1f56SAndy Fleming #define MIIMIND_BUSY 0x00000001 80*dd3d1f56SAndy Fleming #define MIIMIND_NOTVALID 0x00000004 81*dd3d1f56SAndy Fleming 82*dd3d1f56SAndy Fleming #define MIIM_CONTROL 0x00 83*dd3d1f56SAndy Fleming #define MIIM_CONTROL_RESET 0x00009140 84*dd3d1f56SAndy Fleming #define MIIM_CONTROL_INIT 0x00001140 85*dd3d1f56SAndy Fleming #define MIIM_CONTROL_RESTART 0x00001340 86*dd3d1f56SAndy Fleming #define MIIM_ANEN 0x00001000 87*dd3d1f56SAndy Fleming 88*dd3d1f56SAndy Fleming #define MIIM_CR 0x00 89*dd3d1f56SAndy Fleming #define MIIM_CR_RST 0x00008000 90*dd3d1f56SAndy Fleming #define MIIM_CR_INIT 0x00001000 91*dd3d1f56SAndy Fleming 92*dd3d1f56SAndy Fleming #define MIIM_STATUS 0x1 93*dd3d1f56SAndy Fleming #define MIIM_STATUS_AN_DONE 0x00000020 94*dd3d1f56SAndy Fleming #define MIIM_STATUS_LINK 0x0004 95*dd3d1f56SAndy Fleming #define PHY_BMSR_AUTN_ABLE 0x0008 96*dd3d1f56SAndy Fleming #define PHY_BMSR_AUTN_COMP 0x0020 97*dd3d1f56SAndy Fleming 98*dd3d1f56SAndy Fleming #define MIIM_PHYIR1 0x2 99*dd3d1f56SAndy Fleming #define MIIM_PHYIR2 0x3 100*dd3d1f56SAndy Fleming 101*dd3d1f56SAndy Fleming #define MIIM_ANAR 0x4 102*dd3d1f56SAndy Fleming #define MIIM_ANAR_INIT 0x1e1 103*dd3d1f56SAndy Fleming 104*dd3d1f56SAndy Fleming #define MIIM_TBI_ANLPBPA 0x5 105*dd3d1f56SAndy Fleming #define MIIM_TBI_ANLPBPA_HALF 0x00000040 106*dd3d1f56SAndy Fleming #define MIIM_TBI_ANLPBPA_FULL 0x00000020 107*dd3d1f56SAndy Fleming 108*dd3d1f56SAndy Fleming #define MIIM_TBI_ANEX 0x6 109*dd3d1f56SAndy Fleming #define MIIM_TBI_ANEX_NP 0x00000004 110*dd3d1f56SAndy Fleming #define MIIM_TBI_ANEX_PRX 0x00000002 111*dd3d1f56SAndy Fleming 112*dd3d1f56SAndy Fleming #define MIIM_GBIT_CONTROL 0x9 113*dd3d1f56SAndy Fleming #define MIIM_GBIT_CONTROL_INIT 0xe00 114*dd3d1f56SAndy Fleming 115*dd3d1f56SAndy Fleming #define MIIM_EXT_PAGE_ACCESS 0x1f 116*dd3d1f56SAndy Fleming 117*dd3d1f56SAndy Fleming /* Broadcom BCM54xx -- taken from linux sungem_phy */ 118*dd3d1f56SAndy Fleming #define MIIM_BCM54xx_AUXSTATUS 0x19 119*dd3d1f56SAndy Fleming #define MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK 0x0700 120*dd3d1f56SAndy Fleming #define MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT 8 121*dd3d1f56SAndy Fleming 122*dd3d1f56SAndy Fleming /* Cicada Auxiliary Control/Status Register */ 123*dd3d1f56SAndy Fleming #define MIIM_CIS8201_AUX_CONSTAT 0x1c 124*dd3d1f56SAndy Fleming #define MIIM_CIS8201_AUXCONSTAT_INIT 0x0004 125*dd3d1f56SAndy Fleming #define MIIM_CIS8201_AUXCONSTAT_DUPLEX 0x0020 126*dd3d1f56SAndy Fleming #define MIIM_CIS8201_AUXCONSTAT_SPEED 0x0018 127*dd3d1f56SAndy Fleming #define MIIM_CIS8201_AUXCONSTAT_GBIT 0x0010 128*dd3d1f56SAndy Fleming #define MIIM_CIS8201_AUXCONSTAT_100 0x0008 129*dd3d1f56SAndy Fleming 130*dd3d1f56SAndy Fleming /* Cicada Extended Control Register 1 */ 131*dd3d1f56SAndy Fleming #define MIIM_CIS8201_EXT_CON1 0x17 132*dd3d1f56SAndy Fleming #define MIIM_CIS8201_EXTCON1_INIT 0x0000 133*dd3d1f56SAndy Fleming 134*dd3d1f56SAndy Fleming /* Cicada 8204 Extended PHY Control Register 1 */ 135*dd3d1f56SAndy Fleming #define MIIM_CIS8204_EPHY_CON 0x17 136*dd3d1f56SAndy Fleming #define MIIM_CIS8204_EPHYCON_INIT 0x0006 137*dd3d1f56SAndy Fleming #define MIIM_CIS8204_EPHYCON_RGMII 0x1100 138*dd3d1f56SAndy Fleming 139*dd3d1f56SAndy Fleming /* Cicada 8204 Serial LED Control Register */ 140*dd3d1f56SAndy Fleming #define MIIM_CIS8204_SLED_CON 0x1b 141*dd3d1f56SAndy Fleming #define MIIM_CIS8204_SLEDCON_INIT 0x1115 142*dd3d1f56SAndy Fleming 143*dd3d1f56SAndy Fleming #define MIIM_GBIT_CON 0x09 144*dd3d1f56SAndy Fleming #define MIIM_GBIT_CON_ADVERT 0x0e00 145*dd3d1f56SAndy Fleming 146*dd3d1f56SAndy Fleming /* Entry for Vitesse VSC8244 regs starts here */ 147*dd3d1f56SAndy Fleming /* Vitesse VSC8244 Auxiliary Control/Status Register */ 148*dd3d1f56SAndy Fleming #define MIIM_VSC8244_AUX_CONSTAT 0x1c 149*dd3d1f56SAndy Fleming #define MIIM_VSC8244_AUXCONSTAT_INIT 0x0000 150*dd3d1f56SAndy Fleming #define MIIM_VSC8244_AUXCONSTAT_DUPLEX 0x0020 151*dd3d1f56SAndy Fleming #define MIIM_VSC8244_AUXCONSTAT_SPEED 0x0018 152*dd3d1f56SAndy Fleming #define MIIM_VSC8244_AUXCONSTAT_GBIT 0x0010 153*dd3d1f56SAndy Fleming #define MIIM_VSC8244_AUXCONSTAT_100 0x0008 154*dd3d1f56SAndy Fleming #define MIIM_CONTROL_INIT_LOOPBACK 0x4000 155*dd3d1f56SAndy Fleming 156*dd3d1f56SAndy Fleming /* Vitesse VSC8244 Extended PHY Control Register 1 */ 157*dd3d1f56SAndy Fleming #define MIIM_VSC8244_EPHY_CON 0x17 158*dd3d1f56SAndy Fleming #define MIIM_VSC8244_EPHYCON_INIT 0x0006 159*dd3d1f56SAndy Fleming 160*dd3d1f56SAndy Fleming /* Vitesse VSC8244 Serial LED Control Register */ 161*dd3d1f56SAndy Fleming #define MIIM_VSC8244_LED_CON 0x1b 162*dd3d1f56SAndy Fleming #define MIIM_VSC8244_LEDCON_INIT 0xF011 163*dd3d1f56SAndy Fleming 164*dd3d1f56SAndy Fleming /* Entry for Vitesse VSC8601 regs starts here (Not complete) */ 165*dd3d1f56SAndy Fleming /* Vitesse VSC8601 Extended PHY Control Register 1 */ 166*dd3d1f56SAndy Fleming #define MIIM_VSC8601_EPHY_CON 0x17 167*dd3d1f56SAndy Fleming #define MIIM_VSC8601_EPHY_CON_INIT_SKEW 0x1120 168*dd3d1f56SAndy Fleming #define MIIM_VSC8601_SKEW_CTRL 0x1c 169*dd3d1f56SAndy Fleming 170*dd3d1f56SAndy Fleming /* 88E1011 PHY Status Register */ 171*dd3d1f56SAndy Fleming #define MIIM_88E1011_PHY_STATUS 0x11 172*dd3d1f56SAndy Fleming #define MIIM_88E1011_PHYSTAT_SPEED 0xc000 173*dd3d1f56SAndy Fleming #define MIIM_88E1011_PHYSTAT_GBIT 0x8000 174*dd3d1f56SAndy Fleming #define MIIM_88E1011_PHYSTAT_100 0x4000 175*dd3d1f56SAndy Fleming #define MIIM_88E1011_PHYSTAT_DUPLEX 0x2000 176*dd3d1f56SAndy Fleming #define MIIM_88E1011_PHYSTAT_SPDDONE 0x0800 177*dd3d1f56SAndy Fleming #define MIIM_88E1011_PHYSTAT_LINK 0x0400 178*dd3d1f56SAndy Fleming 179*dd3d1f56SAndy Fleming #define MIIM_88E1011_PHY_SCR 0x10 180*dd3d1f56SAndy Fleming #define MIIM_88E1011_PHY_MDI_X_AUTO 0x0060 181*dd3d1f56SAndy Fleming 182*dd3d1f56SAndy Fleming /* 88E1111 PHY LED Control Register */ 183*dd3d1f56SAndy Fleming #define MIIM_88E1111_PHY_LED_CONTROL 24 184*dd3d1f56SAndy Fleming #define MIIM_88E1111_PHY_LED_DIRECT 0x4100 185*dd3d1f56SAndy Fleming #define MIIM_88E1111_PHY_LED_COMBINE 0x411C 186*dd3d1f56SAndy Fleming 187*dd3d1f56SAndy Fleming /* 88E1121 PHY LED Control Register */ 188*dd3d1f56SAndy Fleming #define MIIM_88E1121_PHY_LED_CTRL 16 189*dd3d1f56SAndy Fleming #define MIIM_88E1121_PHY_LED_PAGE 3 190*dd3d1f56SAndy Fleming #define MIIM_88E1121_PHY_LED_DEF 0x0030 191*dd3d1f56SAndy Fleming 192*dd3d1f56SAndy Fleming #define MIIM_88E1121_PHY_PAGE 22 193*dd3d1f56SAndy Fleming 194*dd3d1f56SAndy Fleming /* 88E1145 Extended PHY Specific Control Register */ 195*dd3d1f56SAndy Fleming #define MIIM_88E1145_PHY_EXT_CR 20 196*dd3d1f56SAndy Fleming #define MIIM_M88E1145_RGMII_RX_DELAY 0x0080 197*dd3d1f56SAndy Fleming #define MIIM_M88E1145_RGMII_TX_DELAY 0x0002 198*dd3d1f56SAndy Fleming 199*dd3d1f56SAndy Fleming #define MIIM_88E1145_PHY_PAGE 29 200*dd3d1f56SAndy Fleming #define MIIM_88E1145_PHY_CAL_OV 30 201*dd3d1f56SAndy Fleming 202*dd3d1f56SAndy Fleming /* RTL8211B PHY Status Register */ 203*dd3d1f56SAndy Fleming #define MIIM_RTL8211B_PHY_STATUS 0x11 204*dd3d1f56SAndy Fleming #define MIIM_RTL8211B_PHYSTAT_SPEED 0xc000 205*dd3d1f56SAndy Fleming #define MIIM_RTL8211B_PHYSTAT_GBIT 0x8000 206*dd3d1f56SAndy Fleming #define MIIM_RTL8211B_PHYSTAT_100 0x4000 207*dd3d1f56SAndy Fleming #define MIIM_RTL8211B_PHYSTAT_DUPLEX 0x2000 208*dd3d1f56SAndy Fleming #define MIIM_RTL8211B_PHYSTAT_SPDDONE 0x0800 209*dd3d1f56SAndy Fleming #define MIIM_RTL8211B_PHYSTAT_LINK 0x0400 210*dd3d1f56SAndy Fleming 211*dd3d1f56SAndy Fleming /* DM9161 Control register values */ 212*dd3d1f56SAndy Fleming #define MIIM_DM9161_CR_STOP 0x0400 213*dd3d1f56SAndy Fleming #define MIIM_DM9161_CR_RSTAN 0x1200 214*dd3d1f56SAndy Fleming 215*dd3d1f56SAndy Fleming #define MIIM_DM9161_SCR 0x10 216*dd3d1f56SAndy Fleming #define MIIM_DM9161_SCR_INIT 0x0610 217*dd3d1f56SAndy Fleming 218*dd3d1f56SAndy Fleming /* DM9161 Specified Configuration and Status Register */ 219*dd3d1f56SAndy Fleming #define MIIM_DM9161_SCSR 0x11 220*dd3d1f56SAndy Fleming #define MIIM_DM9161_SCSR_100F 0x8000 221*dd3d1f56SAndy Fleming #define MIIM_DM9161_SCSR_100H 0x4000 222*dd3d1f56SAndy Fleming #define MIIM_DM9161_SCSR_10F 0x2000 223*dd3d1f56SAndy Fleming #define MIIM_DM9161_SCSR_10H 0x1000 224*dd3d1f56SAndy Fleming 225*dd3d1f56SAndy Fleming /* DM9161 10BT Configuration/Status */ 226*dd3d1f56SAndy Fleming #define MIIM_DM9161_10BTCSR 0x12 227*dd3d1f56SAndy Fleming #define MIIM_DM9161_10BTCSR_INIT 0x7800 228*dd3d1f56SAndy Fleming 229*dd3d1f56SAndy Fleming /* LXT971 Status 2 registers */ 230*dd3d1f56SAndy Fleming #define MIIM_LXT971_SR2 0x11 /* Status Register 2 */ 231*dd3d1f56SAndy Fleming #define MIIM_LXT971_SR2_SPEED_MASK 0x4200 232*dd3d1f56SAndy Fleming #define MIIM_LXT971_SR2_10HDX 0x0000 /* 10 Mbit half duplex selected */ 233*dd3d1f56SAndy Fleming #define MIIM_LXT971_SR2_10FDX 0x0200 /* 10 Mbit full duplex selected */ 234*dd3d1f56SAndy Fleming #define MIIM_LXT971_SR2_100HDX 0x4000 /* 100 Mbit half duplex selected */ 235*dd3d1f56SAndy Fleming #define MIIM_LXT971_SR2_100FDX 0x4200 /* 100 Mbit full duplex selected */ 236*dd3d1f56SAndy Fleming 237*dd3d1f56SAndy Fleming /* DP83865 Control register values */ 238*dd3d1f56SAndy Fleming #define MIIM_DP83865_CR_INIT 0x9200 239*dd3d1f56SAndy Fleming 240*dd3d1f56SAndy Fleming /* DP83865 Link and Auto-Neg Status Register */ 241*dd3d1f56SAndy Fleming #define MIIM_DP83865_LANR 0x11 242*dd3d1f56SAndy Fleming #define MIIM_DP83865_SPD_MASK 0x0018 243*dd3d1f56SAndy Fleming #define MIIM_DP83865_SPD_1000 0x0010 244*dd3d1f56SAndy Fleming #define MIIM_DP83865_SPD_100 0x0008 245*dd3d1f56SAndy Fleming #define MIIM_DP83865_DPX_FULL 0x0002 246*dd3d1f56SAndy Fleming 247*dd3d1f56SAndy Fleming #define MIIM_READ_COMMAND 0x00000001 248*dd3d1f56SAndy Fleming 249*dd3d1f56SAndy Fleming #define MRBLR_INIT_SETTINGS PKTSIZE_ALIGN 250*dd3d1f56SAndy Fleming 251*dd3d1f56SAndy Fleming #define MINFLR_INIT_SETTINGS 0x00000040 252*dd3d1f56SAndy Fleming 253*dd3d1f56SAndy Fleming #define DMACTRL_INIT_SETTINGS 0x000000c3 254*dd3d1f56SAndy Fleming #define DMACTRL_GRS 0x00000010 255*dd3d1f56SAndy Fleming #define DMACTRL_GTS 0x00000008 256*dd3d1f56SAndy Fleming 257*dd3d1f56SAndy Fleming #define TSTAT_CLEAR_THALT 0x80000000 258*dd3d1f56SAndy Fleming #define RSTAT_CLEAR_RHALT 0x00800000 259*dd3d1f56SAndy Fleming 260*dd3d1f56SAndy Fleming 261*dd3d1f56SAndy Fleming #define IEVENT_INIT_CLEAR 0xffffffff 262*dd3d1f56SAndy Fleming #define IEVENT_BABR 0x80000000 263*dd3d1f56SAndy Fleming #define IEVENT_RXC 0x40000000 264*dd3d1f56SAndy Fleming #define IEVENT_BSY 0x20000000 265*dd3d1f56SAndy Fleming #define IEVENT_EBERR 0x10000000 266*dd3d1f56SAndy Fleming #define IEVENT_MSRO 0x04000000 267*dd3d1f56SAndy Fleming #define IEVENT_GTSC 0x02000000 268*dd3d1f56SAndy Fleming #define IEVENT_BABT 0x01000000 269*dd3d1f56SAndy Fleming #define IEVENT_TXC 0x00800000 270*dd3d1f56SAndy Fleming #define IEVENT_TXE 0x00400000 271*dd3d1f56SAndy Fleming #define IEVENT_TXB 0x00200000 272*dd3d1f56SAndy Fleming #define IEVENT_TXF 0x00100000 273*dd3d1f56SAndy Fleming #define IEVENT_IE 0x00080000 274*dd3d1f56SAndy Fleming #define IEVENT_LC 0x00040000 275*dd3d1f56SAndy Fleming #define IEVENT_CRL 0x00020000 276*dd3d1f56SAndy Fleming #define IEVENT_XFUN 0x00010000 277*dd3d1f56SAndy Fleming #define IEVENT_RXB0 0x00008000 278*dd3d1f56SAndy Fleming #define IEVENT_GRSC 0x00000100 279*dd3d1f56SAndy Fleming #define IEVENT_RXF0 0x00000080 280*dd3d1f56SAndy Fleming 281*dd3d1f56SAndy Fleming #define IMASK_INIT_CLEAR 0x00000000 282*dd3d1f56SAndy Fleming #define IMASK_TXEEN 0x00400000 283*dd3d1f56SAndy Fleming #define IMASK_TXBEN 0x00200000 284*dd3d1f56SAndy Fleming #define IMASK_TXFEN 0x00100000 285*dd3d1f56SAndy Fleming #define IMASK_RXFEN0 0x00000080 286*dd3d1f56SAndy Fleming 287*dd3d1f56SAndy Fleming 288*dd3d1f56SAndy Fleming /* Default Attribute fields */ 289*dd3d1f56SAndy Fleming #define ATTR_INIT_SETTINGS 0x000000c0 290*dd3d1f56SAndy Fleming #define ATTRELI_INIT_SETTINGS 0x00000000 291*dd3d1f56SAndy Fleming 292*dd3d1f56SAndy Fleming 293*dd3d1f56SAndy Fleming /* TxBD status field bits */ 294*dd3d1f56SAndy Fleming #define TXBD_READY 0x8000 295*dd3d1f56SAndy Fleming #define TXBD_PADCRC 0x4000 296*dd3d1f56SAndy Fleming #define TXBD_WRAP 0x2000 297*dd3d1f56SAndy Fleming #define TXBD_INTERRUPT 0x1000 298*dd3d1f56SAndy Fleming #define TXBD_LAST 0x0800 299*dd3d1f56SAndy Fleming #define TXBD_CRC 0x0400 300*dd3d1f56SAndy Fleming #define TXBD_DEF 0x0200 301*dd3d1f56SAndy Fleming #define TXBD_HUGEFRAME 0x0080 302*dd3d1f56SAndy Fleming #define TXBD_LATECOLLISION 0x0080 303*dd3d1f56SAndy Fleming #define TXBD_RETRYLIMIT 0x0040 304*dd3d1f56SAndy Fleming #define TXBD_RETRYCOUNTMASK 0x003c 305*dd3d1f56SAndy Fleming #define TXBD_UNDERRUN 0x0002 306*dd3d1f56SAndy Fleming #define TXBD_STATS 0x03ff 307*dd3d1f56SAndy Fleming 308*dd3d1f56SAndy Fleming /* RxBD status field bits */ 309*dd3d1f56SAndy Fleming #define RXBD_EMPTY 0x8000 310*dd3d1f56SAndy Fleming #define RXBD_RO1 0x4000 311*dd3d1f56SAndy Fleming #define RXBD_WRAP 0x2000 312*dd3d1f56SAndy Fleming #define RXBD_INTERRUPT 0x1000 313*dd3d1f56SAndy Fleming #define RXBD_LAST 0x0800 314*dd3d1f56SAndy Fleming #define RXBD_FIRST 0x0400 315*dd3d1f56SAndy Fleming #define RXBD_MISS 0x0100 316*dd3d1f56SAndy Fleming #define RXBD_BROADCAST 0x0080 317*dd3d1f56SAndy Fleming #define RXBD_MULTICAST 0x0040 318*dd3d1f56SAndy Fleming #define RXBD_LARGE 0x0020 319*dd3d1f56SAndy Fleming #define RXBD_NONOCTET 0x0010 320*dd3d1f56SAndy Fleming #define RXBD_SHORT 0x0008 321*dd3d1f56SAndy Fleming #define RXBD_CRCERR 0x0004 322*dd3d1f56SAndy Fleming #define RXBD_OVERRUN 0x0002 323*dd3d1f56SAndy Fleming #define RXBD_TRUNCATED 0x0001 324*dd3d1f56SAndy Fleming #define RXBD_STATS 0x003f 325*dd3d1f56SAndy Fleming 326*dd3d1f56SAndy Fleming typedef struct txbd8 327*dd3d1f56SAndy Fleming { 328*dd3d1f56SAndy Fleming ushort status; /* Status Fields */ 329*dd3d1f56SAndy Fleming ushort length; /* Buffer length */ 330*dd3d1f56SAndy Fleming uint bufPtr; /* Buffer Pointer */ 331*dd3d1f56SAndy Fleming } txbd8_t; 332*dd3d1f56SAndy Fleming 333*dd3d1f56SAndy Fleming typedef struct rxbd8 334*dd3d1f56SAndy Fleming { 335*dd3d1f56SAndy Fleming ushort status; /* Status Fields */ 336*dd3d1f56SAndy Fleming ushort length; /* Buffer Length */ 337*dd3d1f56SAndy Fleming uint bufPtr; /* Buffer Pointer */ 338*dd3d1f56SAndy Fleming } rxbd8_t; 339*dd3d1f56SAndy Fleming 340*dd3d1f56SAndy Fleming typedef struct rmon_mib 341*dd3d1f56SAndy Fleming { 342*dd3d1f56SAndy Fleming /* Transmit and Receive Counters */ 343*dd3d1f56SAndy Fleming uint tr64; /* Transmit and Receive 64-byte Frame Counter */ 344*dd3d1f56SAndy Fleming uint tr127; /* Transmit and Receive 65-127 byte Frame Counter */ 345*dd3d1f56SAndy Fleming uint tr255; /* Transmit and Receive 128-255 byte Frame Counter */ 346*dd3d1f56SAndy Fleming uint tr511; /* Transmit and Receive 256-511 byte Frame Counter */ 347*dd3d1f56SAndy Fleming uint tr1k; /* Transmit and Receive 512-1023 byte Frame Counter */ 348*dd3d1f56SAndy Fleming uint trmax; /* Transmit and Receive 1024-1518 byte Frame Counter */ 349*dd3d1f56SAndy Fleming uint trmgv; /* Transmit and Receive 1519-1522 byte Good VLAN Frame */ 350*dd3d1f56SAndy Fleming /* Receive Counters */ 351*dd3d1f56SAndy Fleming uint rbyt; /* Receive Byte Counter */ 352*dd3d1f56SAndy Fleming uint rpkt; /* Receive Packet Counter */ 353*dd3d1f56SAndy Fleming uint rfcs; /* Receive FCS Error Counter */ 354*dd3d1f56SAndy Fleming uint rmca; /* Receive Multicast Packet (Counter) */ 355*dd3d1f56SAndy Fleming uint rbca; /* Receive Broadcast Packet */ 356*dd3d1f56SAndy Fleming uint rxcf; /* Receive Control Frame Packet */ 357*dd3d1f56SAndy Fleming uint rxpf; /* Receive Pause Frame Packet */ 358*dd3d1f56SAndy Fleming uint rxuo; /* Receive Unknown OP Code */ 359*dd3d1f56SAndy Fleming uint raln; /* Receive Alignment Error */ 360*dd3d1f56SAndy Fleming uint rflr; /* Receive Frame Length Error */ 361*dd3d1f56SAndy Fleming uint rcde; /* Receive Code Error */ 362*dd3d1f56SAndy Fleming uint rcse; /* Receive Carrier Sense Error */ 363*dd3d1f56SAndy Fleming uint rund; /* Receive Undersize Packet */ 364*dd3d1f56SAndy Fleming uint rovr; /* Receive Oversize Packet */ 365*dd3d1f56SAndy Fleming uint rfrg; /* Receive Fragments */ 366*dd3d1f56SAndy Fleming uint rjbr; /* Receive Jabber */ 367*dd3d1f56SAndy Fleming uint rdrp; /* Receive Drop */ 368*dd3d1f56SAndy Fleming /* Transmit Counters */ 369*dd3d1f56SAndy Fleming uint tbyt; /* Transmit Byte Counter */ 370*dd3d1f56SAndy Fleming uint tpkt; /* Transmit Packet */ 371*dd3d1f56SAndy Fleming uint tmca; /* Transmit Multicast Packet */ 372*dd3d1f56SAndy Fleming uint tbca; /* Transmit Broadcast Packet */ 373*dd3d1f56SAndy Fleming uint txpf; /* Transmit Pause Control Frame */ 374*dd3d1f56SAndy Fleming uint tdfr; /* Transmit Deferral Packet */ 375*dd3d1f56SAndy Fleming uint tedf; /* Transmit Excessive Deferral Packet */ 376*dd3d1f56SAndy Fleming uint tscl; /* Transmit Single Collision Packet */ 377*dd3d1f56SAndy Fleming /* (0x2_n700) */ 378*dd3d1f56SAndy Fleming uint tmcl; /* Transmit Multiple Collision Packet */ 379*dd3d1f56SAndy Fleming uint tlcl; /* Transmit Late Collision Packet */ 380*dd3d1f56SAndy Fleming uint txcl; /* Transmit Excessive Collision Packet */ 381*dd3d1f56SAndy Fleming uint tncl; /* Transmit Total Collision */ 382*dd3d1f56SAndy Fleming 383*dd3d1f56SAndy Fleming uint res2; 384*dd3d1f56SAndy Fleming 385*dd3d1f56SAndy Fleming uint tdrp; /* Transmit Drop Frame */ 386*dd3d1f56SAndy Fleming uint tjbr; /* Transmit Jabber Frame */ 387*dd3d1f56SAndy Fleming uint tfcs; /* Transmit FCS Error */ 388*dd3d1f56SAndy Fleming uint txcf; /* Transmit Control Frame */ 389*dd3d1f56SAndy Fleming uint tovr; /* Transmit Oversize Frame */ 390*dd3d1f56SAndy Fleming uint tund; /* Transmit Undersize Frame */ 391*dd3d1f56SAndy Fleming uint tfrg; /* Transmit Fragments Frame */ 392*dd3d1f56SAndy Fleming /* General Registers */ 393*dd3d1f56SAndy Fleming uint car1; /* Carry Register One */ 394*dd3d1f56SAndy Fleming uint car2; /* Carry Register Two */ 395*dd3d1f56SAndy Fleming uint cam1; /* Carry Register One Mask */ 396*dd3d1f56SAndy Fleming uint cam2; /* Carry Register Two Mask */ 397*dd3d1f56SAndy Fleming } rmon_mib_t; 398*dd3d1f56SAndy Fleming 399*dd3d1f56SAndy Fleming typedef struct tsec_hash_regs 400*dd3d1f56SAndy Fleming { 401*dd3d1f56SAndy Fleming uint iaddr0; /* Individual Address Register 0 */ 402*dd3d1f56SAndy Fleming uint iaddr1; /* Individual Address Register 1 */ 403*dd3d1f56SAndy Fleming uint iaddr2; /* Individual Address Register 2 */ 404*dd3d1f56SAndy Fleming uint iaddr3; /* Individual Address Register 3 */ 405*dd3d1f56SAndy Fleming uint iaddr4; /* Individual Address Register 4 */ 406*dd3d1f56SAndy Fleming uint iaddr5; /* Individual Address Register 5 */ 407*dd3d1f56SAndy Fleming uint iaddr6; /* Individual Address Register 6 */ 408*dd3d1f56SAndy Fleming uint iaddr7; /* Individual Address Register 7 */ 409*dd3d1f56SAndy Fleming uint res1[24]; 410*dd3d1f56SAndy Fleming uint gaddr0; /* Group Address Register 0 */ 411*dd3d1f56SAndy Fleming uint gaddr1; /* Group Address Register 1 */ 412*dd3d1f56SAndy Fleming uint gaddr2; /* Group Address Register 2 */ 413*dd3d1f56SAndy Fleming uint gaddr3; /* Group Address Register 3 */ 414*dd3d1f56SAndy Fleming uint gaddr4; /* Group Address Register 4 */ 415*dd3d1f56SAndy Fleming uint gaddr5; /* Group Address Register 5 */ 416*dd3d1f56SAndy Fleming uint gaddr6; /* Group Address Register 6 */ 417*dd3d1f56SAndy Fleming uint gaddr7; /* Group Address Register 7 */ 418*dd3d1f56SAndy Fleming uint res2[24]; 419*dd3d1f56SAndy Fleming } tsec_hash_t; 420*dd3d1f56SAndy Fleming 421*dd3d1f56SAndy Fleming typedef struct tsec 422*dd3d1f56SAndy Fleming { 423*dd3d1f56SAndy Fleming /* General Control and Status Registers (0x2_n000) */ 424*dd3d1f56SAndy Fleming uint res000[4]; 425*dd3d1f56SAndy Fleming 426*dd3d1f56SAndy Fleming uint ievent; /* Interrupt Event */ 427*dd3d1f56SAndy Fleming uint imask; /* Interrupt Mask */ 428*dd3d1f56SAndy Fleming uint edis; /* Error Disabled */ 429*dd3d1f56SAndy Fleming uint res01c; 430*dd3d1f56SAndy Fleming uint ecntrl; /* Ethernet Control */ 431*dd3d1f56SAndy Fleming uint minflr; /* Minimum Frame Length */ 432*dd3d1f56SAndy Fleming uint ptv; /* Pause Time Value */ 433*dd3d1f56SAndy Fleming uint dmactrl; /* DMA Control */ 434*dd3d1f56SAndy Fleming uint tbipa; /* TBI PHY Address */ 435*dd3d1f56SAndy Fleming 436*dd3d1f56SAndy Fleming uint res034[3]; 437*dd3d1f56SAndy Fleming uint res040[48]; 438*dd3d1f56SAndy Fleming 439*dd3d1f56SAndy Fleming /* Transmit Control and Status Registers (0x2_n100) */ 440*dd3d1f56SAndy Fleming uint tctrl; /* Transmit Control */ 441*dd3d1f56SAndy Fleming uint tstat; /* Transmit Status */ 442*dd3d1f56SAndy Fleming uint res108; 443*dd3d1f56SAndy Fleming uint tbdlen; /* Tx BD Data Length */ 444*dd3d1f56SAndy Fleming uint res110[5]; 445*dd3d1f56SAndy Fleming uint ctbptr; /* Current TxBD Pointer */ 446*dd3d1f56SAndy Fleming uint res128[23]; 447*dd3d1f56SAndy Fleming uint tbptr; /* TxBD Pointer */ 448*dd3d1f56SAndy Fleming uint res188[30]; 449*dd3d1f56SAndy Fleming /* (0x2_n200) */ 450*dd3d1f56SAndy Fleming uint res200; 451*dd3d1f56SAndy Fleming uint tbase; /* TxBD Base Address */ 452*dd3d1f56SAndy Fleming uint res208[42]; 453*dd3d1f56SAndy Fleming uint ostbd; /* Out of Sequence TxBD */ 454*dd3d1f56SAndy Fleming uint ostbdp; /* Out of Sequence Tx Data Buffer Pointer */ 455*dd3d1f56SAndy Fleming uint res2b8[18]; 456*dd3d1f56SAndy Fleming 457*dd3d1f56SAndy Fleming /* Receive Control and Status Registers (0x2_n300) */ 458*dd3d1f56SAndy Fleming uint rctrl; /* Receive Control */ 459*dd3d1f56SAndy Fleming uint rstat; /* Receive Status */ 460*dd3d1f56SAndy Fleming uint res308; 461*dd3d1f56SAndy Fleming uint rbdlen; /* RxBD Data Length */ 462*dd3d1f56SAndy Fleming uint res310[4]; 463*dd3d1f56SAndy Fleming uint res320; 464*dd3d1f56SAndy Fleming uint crbptr; /* Current Receive Buffer Pointer */ 465*dd3d1f56SAndy Fleming uint res328[6]; 466*dd3d1f56SAndy Fleming uint mrblr; /* Maximum Receive Buffer Length */ 467*dd3d1f56SAndy Fleming uint res344[16]; 468*dd3d1f56SAndy Fleming uint rbptr; /* RxBD Pointer */ 469*dd3d1f56SAndy Fleming uint res388[30]; 470*dd3d1f56SAndy Fleming /* (0x2_n400) */ 471*dd3d1f56SAndy Fleming uint res400; 472*dd3d1f56SAndy Fleming uint rbase; /* RxBD Base Address */ 473*dd3d1f56SAndy Fleming uint res408[62]; 474*dd3d1f56SAndy Fleming 475*dd3d1f56SAndy Fleming /* MAC Registers (0x2_n500) */ 476*dd3d1f56SAndy Fleming uint maccfg1; /* MAC Configuration #1 */ 477*dd3d1f56SAndy Fleming uint maccfg2; /* MAC Configuration #2 */ 478*dd3d1f56SAndy Fleming uint ipgifg; /* Inter Packet Gap/Inter Frame Gap */ 479*dd3d1f56SAndy Fleming uint hafdup; /* Half-duplex */ 480*dd3d1f56SAndy Fleming uint maxfrm; /* Maximum Frame */ 481*dd3d1f56SAndy Fleming uint res514; 482*dd3d1f56SAndy Fleming uint res518; 483*dd3d1f56SAndy Fleming 484*dd3d1f56SAndy Fleming uint res51c; 485*dd3d1f56SAndy Fleming 486*dd3d1f56SAndy Fleming uint miimcfg; /* MII Management: Configuration */ 487*dd3d1f56SAndy Fleming uint miimcom; /* MII Management: Command */ 488*dd3d1f56SAndy Fleming uint miimadd; /* MII Management: Address */ 489*dd3d1f56SAndy Fleming uint miimcon; /* MII Management: Control */ 490*dd3d1f56SAndy Fleming uint miimstat; /* MII Management: Status */ 491*dd3d1f56SAndy Fleming uint miimind; /* MII Management: Indicators */ 492*dd3d1f56SAndy Fleming 493*dd3d1f56SAndy Fleming uint res538; 494*dd3d1f56SAndy Fleming 495*dd3d1f56SAndy Fleming uint ifstat; /* Interface Status */ 496*dd3d1f56SAndy Fleming uint macstnaddr1; /* Station Address, part 1 */ 497*dd3d1f56SAndy Fleming uint macstnaddr2; /* Station Address, part 2 */ 498*dd3d1f56SAndy Fleming uint res548[46]; 499*dd3d1f56SAndy Fleming 500*dd3d1f56SAndy Fleming /* (0x2_n600) */ 501*dd3d1f56SAndy Fleming uint res600[32]; 502*dd3d1f56SAndy Fleming 503*dd3d1f56SAndy Fleming /* RMON MIB Registers (0x2_n680-0x2_n73c) */ 504*dd3d1f56SAndy Fleming rmon_mib_t rmon; 505*dd3d1f56SAndy Fleming uint res740[48]; 506*dd3d1f56SAndy Fleming 507*dd3d1f56SAndy Fleming /* Hash Function Registers (0x2_n800) */ 508*dd3d1f56SAndy Fleming tsec_hash_t hash; 509*dd3d1f56SAndy Fleming 510*dd3d1f56SAndy Fleming uint res900[128]; 511*dd3d1f56SAndy Fleming 512*dd3d1f56SAndy Fleming /* Pattern Registers (0x2_nb00) */ 513*dd3d1f56SAndy Fleming uint resb00[62]; 514*dd3d1f56SAndy Fleming uint attr; /* Default Attribute Register */ 515*dd3d1f56SAndy Fleming uint attreli; /* Default Attribute Extract Length and Index */ 516*dd3d1f56SAndy Fleming 517*dd3d1f56SAndy Fleming /* TSEC Future Expansion Space (0x2_nc00-0x2_nffc) */ 518*dd3d1f56SAndy Fleming uint resc00[256]; 519*dd3d1f56SAndy Fleming } tsec_t; 520*dd3d1f56SAndy Fleming 521*dd3d1f56SAndy Fleming #define TSEC_GIGABIT (1) 522*dd3d1f56SAndy Fleming 523*dd3d1f56SAndy Fleming /* This flag currently only has 524*dd3d1f56SAndy Fleming * meaning if we're using the eTSEC */ 525*dd3d1f56SAndy Fleming #define TSEC_REDUCED (1 << 1) 526*dd3d1f56SAndy Fleming 527*dd3d1f56SAndy Fleming struct tsec_private { 528*dd3d1f56SAndy Fleming volatile tsec_t *regs; 529*dd3d1f56SAndy Fleming volatile tsec_t *phyregs; 530*dd3d1f56SAndy Fleming struct phy_info *phyinfo; 531*dd3d1f56SAndy Fleming uint phyaddr; 532*dd3d1f56SAndy Fleming u32 flags; 533*dd3d1f56SAndy Fleming uint link; 534*dd3d1f56SAndy Fleming uint duplexity; 535*dd3d1f56SAndy Fleming uint speed; 536*dd3d1f56SAndy Fleming }; 537*dd3d1f56SAndy Fleming 538*dd3d1f56SAndy Fleming 539*dd3d1f56SAndy Fleming /* 540*dd3d1f56SAndy Fleming * struct phy_cmd: A command for reading or writing a PHY register 541*dd3d1f56SAndy Fleming * 542*dd3d1f56SAndy Fleming * mii_reg: The register to read or write 543*dd3d1f56SAndy Fleming * 544*dd3d1f56SAndy Fleming * mii_data: For writes, the value to put in the register. 545*dd3d1f56SAndy Fleming * A value of -1 indicates this is a read. 546*dd3d1f56SAndy Fleming * 547*dd3d1f56SAndy Fleming * funct: A function pointer which is invoked for each command. 548*dd3d1f56SAndy Fleming * For reads, this function will be passed the value read 549*dd3d1f56SAndy Fleming * from the PHY, and process it. 550*dd3d1f56SAndy Fleming * For writes, the result of this function will be written 551*dd3d1f56SAndy Fleming * to the PHY register 552*dd3d1f56SAndy Fleming */ 553*dd3d1f56SAndy Fleming struct phy_cmd { 554*dd3d1f56SAndy Fleming uint mii_reg; 555*dd3d1f56SAndy Fleming uint mii_data; 556*dd3d1f56SAndy Fleming uint (*funct) (uint mii_reg, struct tsec_private * priv); 557*dd3d1f56SAndy Fleming }; 558*dd3d1f56SAndy Fleming 559*dd3d1f56SAndy Fleming /* struct phy_info: a structure which defines attributes for a PHY 560*dd3d1f56SAndy Fleming * 561*dd3d1f56SAndy Fleming * id will contain a number which represents the PHY. During 562*dd3d1f56SAndy Fleming * startup, the driver will poll the PHY to find out what its 563*dd3d1f56SAndy Fleming * UID--as defined by registers 2 and 3--is. The 32-bit result 564*dd3d1f56SAndy Fleming * gotten from the PHY will be shifted right by "shift" bits to 565*dd3d1f56SAndy Fleming * discard any bits which may change based on revision numbers 566*dd3d1f56SAndy Fleming * unimportant to functionality 567*dd3d1f56SAndy Fleming * 568*dd3d1f56SAndy Fleming * The struct phy_cmd entries represent pointers to an arrays of 569*dd3d1f56SAndy Fleming * commands which tell the driver what to do to the PHY. 570*dd3d1f56SAndy Fleming */ 571*dd3d1f56SAndy Fleming struct phy_info { 572*dd3d1f56SAndy Fleming uint id; 573*dd3d1f56SAndy Fleming char *name; 574*dd3d1f56SAndy Fleming uint shift; 575*dd3d1f56SAndy Fleming /* Called to configure the PHY, and modify the controller 576*dd3d1f56SAndy Fleming * based on the results */ 577*dd3d1f56SAndy Fleming struct phy_cmd *config; 578*dd3d1f56SAndy Fleming 579*dd3d1f56SAndy Fleming /* Called when starting up the controller */ 580*dd3d1f56SAndy Fleming struct phy_cmd *startup; 581*dd3d1f56SAndy Fleming 582*dd3d1f56SAndy Fleming /* Called when bringing down the controller */ 583*dd3d1f56SAndy Fleming struct phy_cmd *shutdown; 584*dd3d1f56SAndy Fleming }; 585*dd3d1f56SAndy Fleming 586*dd3d1f56SAndy Fleming struct tsec_info_struct { 587*dd3d1f56SAndy Fleming unsigned int phyaddr; 588*dd3d1f56SAndy Fleming u32 flags; 589*dd3d1f56SAndy Fleming unsigned int phyregidx; 590*dd3d1f56SAndy Fleming }; 591*dd3d1f56SAndy Fleming 592*dd3d1f56SAndy Fleming #endif /* __TSEC_H */ 593