xref: /rk3399_rockchip-uboot/include/sym53c8xx.h (revision e85390dc1d9c3c942c11bbf003e6c10a73e25ed6)
1*e85390dcSwdenk /*
2*e85390dcSwdenk  * (C) Copyright 2001
3*e85390dcSwdenk  * Denis Peter, MPL AG Switzerland
4*e85390dcSwdenk  *
5*e85390dcSwdenk  * See file CREDITS for list of people who contributed to this
6*e85390dcSwdenk  * project.
7*e85390dcSwdenk  *
8*e85390dcSwdenk  * This program is free software; you can redistribute it and/or
9*e85390dcSwdenk  * modify it under the terms of the GNU General Public License as
10*e85390dcSwdenk  * published by the Free Software Foundation; either version 2 of
11*e85390dcSwdenk  * the License, or (at your option) any later version.
12*e85390dcSwdenk  *
13*e85390dcSwdenk  * This program is distributed in the hope that it will be useful,
14*e85390dcSwdenk  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15*e85390dcSwdenk  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16*e85390dcSwdenk  * GNU General Public License for more details.
17*e85390dcSwdenk  *
18*e85390dcSwdenk  * You should have received a copy of the GNU General Public License
19*e85390dcSwdenk  * along with this program; if not, write to the Free Software
20*e85390dcSwdenk  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21*e85390dcSwdenk  * MA 02111-1307 USA
22*e85390dcSwdenk  *
23*e85390dcSwdenk  *
24*e85390dcSwdenk  * Most of these definitions are derived from
25*e85390dcSwdenk  * linux/drivers/scsi/sym53c8xx_defs.h
26*e85390dcSwdenk  *
27*e85390dcSwdenk  */
28*e85390dcSwdenk 
29*e85390dcSwdenk #ifndef _SYM53C8XX_DEFS_H
30*e85390dcSwdenk #define _SYM53C8XX_DEFS_H
31*e85390dcSwdenk 
32*e85390dcSwdenk 
33*e85390dcSwdenk #define SCNTL0		0x00    /* full arb., ena parity, par->ATN  */
34*e85390dcSwdenk 
35*e85390dcSwdenk #define SCNTL1		0x01    /* no reset                         */
36*e85390dcSwdenk   #define   ISCON   0x10  /* connected to scsi		    				*/
37*e85390dcSwdenk   #define   CRST    0x08  /* force reset                      */
38*e85390dcSwdenk   #define   IARB    0x02  /* immediate arbitration            */
39*e85390dcSwdenk 
40*e85390dcSwdenk #define SCNTL2		0x02    /* no disconnect expected           */
41*e85390dcSwdenk 	#define   SDU     0x80  /* cmd: disconnect will raise error */
42*e85390dcSwdenk 	#define   CHM     0x40  /* sta: chained mode                */
43*e85390dcSwdenk 	#define   WSS     0x08  /* sta: wide scsi send           [W]*/
44*e85390dcSwdenk 	#define   WSR     0x01  /* sta: wide scsi received       [W]*/
45*e85390dcSwdenk 
46*e85390dcSwdenk #define SCNTL3		0x03    /* cnf system clock dependent       */
47*e85390dcSwdenk 	#define   EWS     0x08  /* cmd: enable wide scsi         [W]*/
48*e85390dcSwdenk 	#define   ULTRA   0x80  /* cmd: ULTRA enable                */
49*e85390dcSwdenk 				/* bits 0-2, 7 rsvd for C1010       */
50*e85390dcSwdenk 
51*e85390dcSwdenk #define SCID			0x04		/* cnf host adapter scsi address    */
52*e85390dcSwdenk 	#define   RRE     0x40  /* r/w:e enable response to resel.  */
53*e85390dcSwdenk 	#define   SRE     0x20  /* r/w:e enable response to select  */
54*e85390dcSwdenk 
55*e85390dcSwdenk #define SXFER			0x05		/* ### Sync speed and count         */
56*e85390dcSwdenk 				/* bits 6-7 rsvd for C1010          */
57*e85390dcSwdenk 
58*e85390dcSwdenk #define SDID			0x06	/* ### Destination-ID               */
59*e85390dcSwdenk 
60*e85390dcSwdenk #define GPREG			0x07	/* ??? IO-Pins                      */
61*e85390dcSwdenk 
62*e85390dcSwdenk #define SFBR			0x08	/* ### First byte in phase          */
63*e85390dcSwdenk 
64*e85390dcSwdenk #define SOCL			0x09
65*e85390dcSwdenk 	#define   CREQ	  0x80	/* r/w: SCSI-REQ                    */
66*e85390dcSwdenk 	#define   CACK	  0x40	/* r/w: SCSI-ACK                    */
67*e85390dcSwdenk 	#define   CBSY	  0x20	/* r/w: SCSI-BSY                    */
68*e85390dcSwdenk 	#define   CSEL	  0x10	/* r/w: SCSI-SEL                    */
69*e85390dcSwdenk 	#define   CATN	  0x08	/* r/w: SCSI-ATN                    */
70*e85390dcSwdenk 	#define   CMSG	  0x04	/* r/w: SCSI-MSG                    */
71*e85390dcSwdenk 	#define   CC_D	  0x02	/* r/w: SCSI-C_D                    */
72*e85390dcSwdenk 	#define   CI_O	  0x01	/* r/w: SCSI-I_O                    */
73*e85390dcSwdenk 
74*e85390dcSwdenk #define SSID			0x0a
75*e85390dcSwdenk 
76*e85390dcSwdenk #define SBCL			0x0b
77*e85390dcSwdenk 
78*e85390dcSwdenk #define DSTAT			0x0c
79*e85390dcSwdenk   #define   DFE     0x80  /* sta: dma fifo empty              */
80*e85390dcSwdenk   #define   MDPE    0x40  /* int: master data parity error    */
81*e85390dcSwdenk   #define   BF      0x20  /* int: script: bus fault           */
82*e85390dcSwdenk   #define   ABRT    0x10  /* int: script: command aborted     */
83*e85390dcSwdenk   #define   SSI     0x08  /* int: script: single step         */
84*e85390dcSwdenk   #define   SIR     0x04  /* int: script: interrupt instruct. */
85*e85390dcSwdenk   #define   IID     0x01  /* int: script: illegal instruct.   */
86*e85390dcSwdenk 
87*e85390dcSwdenk #define SSTAT0		0x0d
88*e85390dcSwdenk   #define   ILF     0x80  /* sta: data in SIDL register lsb   */
89*e85390dcSwdenk   #define   ORF     0x40  /* sta: data in SODR register lsb   */
90*e85390dcSwdenk   #define   OLF     0x20  /* sta: data in SODL register lsb   */
91*e85390dcSwdenk   #define   AIP     0x10  /* sta: arbitration in progress     */
92*e85390dcSwdenk   #define   LOA     0x08  /* sta: arbitration lost            */
93*e85390dcSwdenk   #define   WOA     0x04  /* sta: arbitration won             */
94*e85390dcSwdenk   #define   IRST    0x02  /* sta: scsi reset signal           */
95*e85390dcSwdenk   #define   SDP     0x01  /* sta: scsi parity signal          */
96*e85390dcSwdenk 
97*e85390dcSwdenk #define SSTAT1		0x0e
98*e85390dcSwdenk 	#define   FF3210  0xf0	/* sta: bytes in the scsi fifo      */
99*e85390dcSwdenk 
100*e85390dcSwdenk #define SSTAT2		0x0f
101*e85390dcSwdenk   #define   ILF1    0x80  /* sta: data in SIDL register msb[W]*/
102*e85390dcSwdenk   #define   ORF1    0x40  /* sta: data in SODR register msb[W]*/
103*e85390dcSwdenk   #define   OLF1    0x20  /* sta: data in SODL register msb[W]*/
104*e85390dcSwdenk   #define   DM      0x04  /* sta: DIFFSENS mismatch (895/6 only) */
105*e85390dcSwdenk   #define   LDSC    0x02  /* sta: disconnect & reconnect      */
106*e85390dcSwdenk 
107*e85390dcSwdenk #define DSA				0x10		/* --> Base page                    */
108*e85390dcSwdenk #define DSA1			0x11
109*e85390dcSwdenk #define DSA2			0x12
110*e85390dcSwdenk #define DSA3			0x13
111*e85390dcSwdenk 
112*e85390dcSwdenk #define ISTAT			0x14	/* --> Main Command and status      */
113*e85390dcSwdenk   #define   CABRT   0x80  /* cmd: abort current operation     */
114*e85390dcSwdenk   #define   SRST    0x40  /* mod: reset chip                  */
115*e85390dcSwdenk   #define   SIGP    0x20  /* r/w: message from host to ncr    */
116*e85390dcSwdenk   #define   SEM     0x10  /* r/w: message between host + ncr  */
117*e85390dcSwdenk   #define   CON     0x08  /* sta: connected to scsi           */
118*e85390dcSwdenk   #define   INTF    0x04  /* sta: int on the fly (reset by wr)*/
119*e85390dcSwdenk   #define   SIP     0x02  /* sta: scsi-interrupt              */
120*e85390dcSwdenk   #define   DIP     0x01  /* sta: host/script interrupt       */
121*e85390dcSwdenk 
122*e85390dcSwdenk 
123*e85390dcSwdenk #define CTEST0		0x18
124*e85390dcSwdenk #define CTEST1		0x19
125*e85390dcSwdenk #define CTEST2		0x1a
126*e85390dcSwdenk 	#define   CSIGP   0x40
127*e85390dcSwdenk 				/* bits 0-2,7 rsvd for C1010        */
128*e85390dcSwdenk 
129*e85390dcSwdenk #define CTEST3		0x1b
130*e85390dcSwdenk 	#define   FLF     0x08  /* cmd: flush dma fifo              */
131*e85390dcSwdenk 	#define   CLF	  	0x04	/* cmd: clear dma fifo		    */
132*e85390dcSwdenk 	#define   FM      0x02  /* mod: fetch pin mode              */
133*e85390dcSwdenk 	#define   WRIE    0x01  /* mod: write and invalidate enable */
134*e85390dcSwdenk 				/* bits 4-7 rsvd for C1010          */
135*e85390dcSwdenk 
136*e85390dcSwdenk #define DFIFO			0x20
137*e85390dcSwdenk #define CTEST4		0x21
138*e85390dcSwdenk 	#define   BDIS    0x80  /* mod: burst disable               */
139*e85390dcSwdenk 	#define   MPEE    0x08  /* mod: master parity error enable  */
140*e85390dcSwdenk 
141*e85390dcSwdenk #define CTEST5		0x22
142*e85390dcSwdenk 	#define   DFS     0x20  /* mod: dma fifo size               */
143*e85390dcSwdenk 				/* bits 0-1, 3-7 rsvd for C1010          */
144*e85390dcSwdenk #define CTEST6		0x23
145*e85390dcSwdenk 
146*e85390dcSwdenk #define DBC				0x24	/* ### Byte count and command       */
147*e85390dcSwdenk #define DNAD			0x28	/* ### Next command register        */
148*e85390dcSwdenk #define DSP				0x2c	/* --> Script Pointer               */
149*e85390dcSwdenk #define DSPS			0x30	/* --> Script pointer save/opcode#2 */
150*e85390dcSwdenk 
151*e85390dcSwdenk #define SCRATCHA	0x34  /* Temporary register a            */
152*e85390dcSwdenk #define SCRATCHA1	0x35
153*e85390dcSwdenk #define SCRATCHA2	0x36
154*e85390dcSwdenk #define SCRATCHA3	0x37
155*e85390dcSwdenk 
156*e85390dcSwdenk #define DMODE			0x38
157*e85390dcSwdenk 	#define   BL_2    0x80  /* mod: burst length shift value +2 */
158*e85390dcSwdenk 	#define   BL_1    0x40  /* mod: burst length shift value +1 */
159*e85390dcSwdenk 	#define   ERL     0x08  /* mod: enable read line            */
160*e85390dcSwdenk 	#define   ERMP    0x04  /* mod: enable read multiple        */
161*e85390dcSwdenk 	#define   BOF     0x02  /* mod: burst op code fetch         */
162*e85390dcSwdenk 	#define   MAN     0x01  /* mod: manual start				         */
163*e85390dcSwdenk 
164*e85390dcSwdenk #define DIEN		0x39
165*e85390dcSwdenk #define SBR			0x3a
166*e85390dcSwdenk 
167*e85390dcSwdenk #define DCNTL		0x3b			/* --> Script execution control     */
168*e85390dcSwdenk 	#define   CLSE    0x80  /* mod: cache line size enable      */
169*e85390dcSwdenk 	#define   PFF     0x40  /* cmd: pre-fetch flush             */
170*e85390dcSwdenk 	#define   PFEN    0x20  /* mod: pre-fetch enable            */
171*e85390dcSwdenk 	#define   SSM     0x10  /* mod: single step mode            */
172*e85390dcSwdenk 	#define   IRQM    0x08  /* mod: irq mode (1 = totem pole !) */
173*e85390dcSwdenk 	#define   STD     0x04  /* cmd: start dma mode              */
174*e85390dcSwdenk 	#define   IRQD    0x02  /* mod: irq disable                 */
175*e85390dcSwdenk  	#define	  NOCOM   0x01	/* cmd: protect sfbr while reselect */
176*e85390dcSwdenk 				/* bits 0-1 rsvd for C1010          */
177*e85390dcSwdenk 
178*e85390dcSwdenk #define ADDER			0x3c
179*e85390dcSwdenk 
180*e85390dcSwdenk #define SIEN			0x40	/* -->: interrupt enable            */
181*e85390dcSwdenk #define SIST			0x42	/* <--: interrupt status            */
182*e85390dcSwdenk   #define   SBMC    0x1000/* sta: SCSI Bus Mode Change (895/6 only) */
183*e85390dcSwdenk   #define   STO     0x0400/* sta: timeout (select)            */
184*e85390dcSwdenk   #define   GEN     0x0200/* sta: timeout (general)           */
185*e85390dcSwdenk   #define   HTH     0x0100/* sta: timeout (handshake)         */
186*e85390dcSwdenk   #define   MA      0x80  /* sta: phase mismatch              */
187*e85390dcSwdenk   #define   CMP     0x40  /* sta: arbitration complete        */
188*e85390dcSwdenk   #define   SEL     0x20  /* sta: selected by another device  */
189*e85390dcSwdenk   #define   RSL     0x10  /* sta: reselected by another device*/
190*e85390dcSwdenk   #define   SGE     0x08  /* sta: gross error (over/underflow)*/
191*e85390dcSwdenk   #define   UDC     0x04  /* sta: unexpected disconnect       */
192*e85390dcSwdenk   #define   RST     0x02  /* sta: scsi bus reset detected     */
193*e85390dcSwdenk   #define   PAR     0x01  /* sta: scsi parity error           */
194*e85390dcSwdenk 
195*e85390dcSwdenk #define SLPAR				0x44
196*e85390dcSwdenk #define SWIDE				0x45
197*e85390dcSwdenk #define MACNTL			0x46
198*e85390dcSwdenk #define GPCNTL			0x47
199*e85390dcSwdenk #define STIME0			0x48    /* cmd: timeout for select&handshake*/
200*e85390dcSwdenk #define STIME1			0x49    /* cmd: timeout user defined        */
201*e85390dcSwdenk #define RESPID			0x4a    /* sta: Reselect-IDs                */
202*e85390dcSwdenk 
203*e85390dcSwdenk #define STEST0			0x4c
204*e85390dcSwdenk 
205*e85390dcSwdenk #define STEST1			0x4d
206*e85390dcSwdenk 	#define   SCLK    0x80	/* Use the PCI clock as SCSI clock	*/
207*e85390dcSwdenk 	#define   DBLEN   0x08	/* clock doubler running		*/
208*e85390dcSwdenk 	#define   DBLSEL  0x04	/* clock doubler selected		*/
209*e85390dcSwdenk 
210*e85390dcSwdenk 
211*e85390dcSwdenk #define STEST2			0x4e
212*e85390dcSwdenk 	#define   ROF     0x40	/* reset scsi offset (after gross error!) */
213*e85390dcSwdenk 	#define   EXT     0x02  /* extended filtering                     */
214*e85390dcSwdenk 
215*e85390dcSwdenk #define STEST3			0x4f
216*e85390dcSwdenk 	#define   TE     0x80	/* c: tolerAnt enable */
217*e85390dcSwdenk 	#define   HSC    0x20	/* c: Halt SCSI Clock */
218*e85390dcSwdenk 	#define   CSF    0x02	/* c: clear scsi fifo */
219*e85390dcSwdenk 
220*e85390dcSwdenk #define SIDL			0x50	/* Lowlevel: latched from scsi data */
221*e85390dcSwdenk #define STEST4		0x52
222*e85390dcSwdenk 	#define SMODE  	0xc0	/* SCSI bus mode      (895/6 only) */
223*e85390dcSwdenk 	#define SMODE_HVD 0x40	/* High Voltage Differential       */
224*e85390dcSwdenk 	#define SMODE_SE  0x80	/* Single Ended                    */
225*e85390dcSwdenk 	#define SMODE_LVD 0xc0	/* Low Voltage Differential        */
226*e85390dcSwdenk 	#define LCKFRQ 0x20	/* Frequency Lock (895/6 only)     */
227*e85390dcSwdenk 				/* bits 0-5 rsvd for C1010          */
228*e85390dcSwdenk 
229*e85390dcSwdenk #define SODL			0x54	/* Lowlevel: data out to scsi data  */
230*e85390dcSwdenk 
231*e85390dcSwdenk #define SBDL			0x58	/* Lowlevel: data from scsi data    */
232*e85390dcSwdenk 
233*e85390dcSwdenk 
234*e85390dcSwdenk 
235*e85390dcSwdenk 
236*e85390dcSwdenk /*-----------------------------------------------------------
237*e85390dcSwdenk **
238*e85390dcSwdenk **	Utility macros for the script.
239*e85390dcSwdenk **
240*e85390dcSwdenk **-----------------------------------------------------------
241*e85390dcSwdenk */
242*e85390dcSwdenk 
243*e85390dcSwdenk #define REG(r) (r)
244*e85390dcSwdenk 
245*e85390dcSwdenk /*-----------------------------------------------------------
246*e85390dcSwdenk **
247*e85390dcSwdenk **	SCSI phases
248*e85390dcSwdenk **
249*e85390dcSwdenk **	DT phases illegal for ncr driver.
250*e85390dcSwdenk **
251*e85390dcSwdenk **-----------------------------------------------------------
252*e85390dcSwdenk */
253*e85390dcSwdenk 
254*e85390dcSwdenk #define	SCR_DATA_OUT	0x00000000
255*e85390dcSwdenk #define	SCR_DATA_IN	0x01000000
256*e85390dcSwdenk #define	SCR_COMMAND	0x02000000
257*e85390dcSwdenk #define	SCR_STATUS	0x03000000
258*e85390dcSwdenk #define SCR_DT_DATA_OUT	0x04000000
259*e85390dcSwdenk #define SCR_DT_DATA_IN	0x05000000
260*e85390dcSwdenk #define SCR_MSG_OUT	0x06000000
261*e85390dcSwdenk #define SCR_MSG_IN      0x07000000
262*e85390dcSwdenk 
263*e85390dcSwdenk #define SCR_ILG_OUT	0x04000000
264*e85390dcSwdenk #define SCR_ILG_IN	0x05000000
265*e85390dcSwdenk 
266*e85390dcSwdenk /*-----------------------------------------------------------
267*e85390dcSwdenk **
268*e85390dcSwdenk **	Data transfer via SCSI.
269*e85390dcSwdenk **
270*e85390dcSwdenk **-----------------------------------------------------------
271*e85390dcSwdenk **
272*e85390dcSwdenk **	MOVE_ABS (LEN)
273*e85390dcSwdenk **	<<start address>>
274*e85390dcSwdenk **
275*e85390dcSwdenk **	MOVE_IND (LEN)
276*e85390dcSwdenk **	<<dnad_offset>>
277*e85390dcSwdenk **
278*e85390dcSwdenk **	MOVE_TBL
279*e85390dcSwdenk **	<<dnad_offset>>
280*e85390dcSwdenk **
281*e85390dcSwdenk **-----------------------------------------------------------
282*e85390dcSwdenk */
283*e85390dcSwdenk 
284*e85390dcSwdenk #define OPC_MOVE          0x08000000
285*e85390dcSwdenk 
286*e85390dcSwdenk #define SCR_MOVE_ABS(l) ((0x00000000 | OPC_MOVE) | (l))
287*e85390dcSwdenk #define SCR_MOVE_IND(l) ((0x20000000 | OPC_MOVE) | (l))
288*e85390dcSwdenk #define SCR_MOVE_TBL     (0x10000000 | OPC_MOVE)
289*e85390dcSwdenk 
290*e85390dcSwdenk #define SCR_CHMOV_ABS(l) ((0x00000000) | (l))
291*e85390dcSwdenk #define SCR_CHMOV_IND(l) ((0x20000000) | (l))
292*e85390dcSwdenk #define SCR_CHMOV_TBL     (0x10000000)
293*e85390dcSwdenk 
294*e85390dcSwdenk 
295*e85390dcSwdenk /*-----------------------------------------------------------
296*e85390dcSwdenk **
297*e85390dcSwdenk **	Selection
298*e85390dcSwdenk **
299*e85390dcSwdenk **-----------------------------------------------------------
300*e85390dcSwdenk **
301*e85390dcSwdenk **	SEL_ABS | SCR_ID (0..15)    [ | REL_JMP]
302*e85390dcSwdenk **	<<alternate_address>>
303*e85390dcSwdenk **
304*e85390dcSwdenk **	SEL_TBL | << dnad_offset>>  [ | REL_JMP]
305*e85390dcSwdenk **	<<alternate_address>>
306*e85390dcSwdenk **
307*e85390dcSwdenk **-----------------------------------------------------------
308*e85390dcSwdenk */
309*e85390dcSwdenk 
310*e85390dcSwdenk #define	SCR_SEL_ABS	0x40000000
311*e85390dcSwdenk #define	SCR_SEL_ABS_ATN	0x41000000
312*e85390dcSwdenk #define	SCR_SEL_TBL	0x42000000
313*e85390dcSwdenk #define	SCR_SEL_TBL_ATN	0x43000000
314*e85390dcSwdenk 
315*e85390dcSwdenk 
316*e85390dcSwdenk #define SCR_JMP_REL     0x04000000
317*e85390dcSwdenk #define SCR_ID(id)	(((unsigned long)(id)) << 16)
318*e85390dcSwdenk 
319*e85390dcSwdenk /*-----------------------------------------------------------
320*e85390dcSwdenk **
321*e85390dcSwdenk **	Waiting for Disconnect or Reselect
322*e85390dcSwdenk **
323*e85390dcSwdenk **-----------------------------------------------------------
324*e85390dcSwdenk **
325*e85390dcSwdenk **	WAIT_DISC
326*e85390dcSwdenk **	dummy: <<alternate_address>>
327*e85390dcSwdenk **
328*e85390dcSwdenk **	WAIT_RESEL
329*e85390dcSwdenk **	<<alternate_address>>
330*e85390dcSwdenk **
331*e85390dcSwdenk **-----------------------------------------------------------
332*e85390dcSwdenk */
333*e85390dcSwdenk 
334*e85390dcSwdenk #define	SCR_WAIT_DISC	0x48000000
335*e85390dcSwdenk #define SCR_WAIT_RESEL  0x50000000
336*e85390dcSwdenk 
337*e85390dcSwdenk /*-----------------------------------------------------------
338*e85390dcSwdenk **
339*e85390dcSwdenk **	Bit Set / Reset
340*e85390dcSwdenk **
341*e85390dcSwdenk **-----------------------------------------------------------
342*e85390dcSwdenk **
343*e85390dcSwdenk **	SET (flags {|.. })
344*e85390dcSwdenk **
345*e85390dcSwdenk **	CLR (flags {|.. })
346*e85390dcSwdenk **
347*e85390dcSwdenk **-----------------------------------------------------------
348*e85390dcSwdenk */
349*e85390dcSwdenk 
350*e85390dcSwdenk #define SCR_SET(f)     (0x58000000 | (f))
351*e85390dcSwdenk #define SCR_CLR(f)     (0x60000000 | (f))
352*e85390dcSwdenk 
353*e85390dcSwdenk #define	SCR_CARRY	0x00000400
354*e85390dcSwdenk #define	SCR_TRG		0x00000200
355*e85390dcSwdenk #define	SCR_ACK		0x00000040
356*e85390dcSwdenk #define	SCR_ATN		0x00000008
357*e85390dcSwdenk 
358*e85390dcSwdenk 
359*e85390dcSwdenk 
360*e85390dcSwdenk 
361*e85390dcSwdenk /*-----------------------------------------------------------
362*e85390dcSwdenk **
363*e85390dcSwdenk **	Memory to memory move
364*e85390dcSwdenk **
365*e85390dcSwdenk **-----------------------------------------------------------
366*e85390dcSwdenk **
367*e85390dcSwdenk **	COPY (bytecount)
368*e85390dcSwdenk **	<< source_address >>
369*e85390dcSwdenk **	<< destination_address >>
370*e85390dcSwdenk **
371*e85390dcSwdenk **	SCR_COPY   sets the NO FLUSH option by default.
372*e85390dcSwdenk **	SCR_COPY_F does not set this option.
373*e85390dcSwdenk **
374*e85390dcSwdenk **	For chips which do not support this option,
375*e85390dcSwdenk **	ncr_copy_and_bind() will remove this bit.
376*e85390dcSwdenk **-----------------------------------------------------------
377*e85390dcSwdenk */
378*e85390dcSwdenk 
379*e85390dcSwdenk #define SCR_NO_FLUSH 0x01000000
380*e85390dcSwdenk 
381*e85390dcSwdenk #define SCR_COPY(n) (0xc0000000 | SCR_NO_FLUSH | (n))
382*e85390dcSwdenk #define SCR_COPY_F(n) (0xc0000000 | (n))
383*e85390dcSwdenk 
384*e85390dcSwdenk /*-----------------------------------------------------------
385*e85390dcSwdenk **
386*e85390dcSwdenk **	Register move and binary operations
387*e85390dcSwdenk **
388*e85390dcSwdenk **-----------------------------------------------------------
389*e85390dcSwdenk **
390*e85390dcSwdenk **	SFBR_REG (reg, op, data)        reg  = SFBR op data
391*e85390dcSwdenk **	<< 0 >>
392*e85390dcSwdenk **
393*e85390dcSwdenk **	REG_SFBR (reg, op, data)        SFBR = reg op data
394*e85390dcSwdenk **	<< 0 >>
395*e85390dcSwdenk **
396*e85390dcSwdenk **	REG_REG  (reg, op, data)        reg  = reg op data
397*e85390dcSwdenk **	<< 0 >>
398*e85390dcSwdenk **
399*e85390dcSwdenk **-----------------------------------------------------------
400*e85390dcSwdenk **	On 810A, 860, 825A, 875, 895 and 896 chips the content
401*e85390dcSwdenk **	of SFBR register can be used as data (SCR_SFBR_DATA).
402*e85390dcSwdenk **	The 896 has additionnal IO registers starting at
403*e85390dcSwdenk **	offset 0x80. Bit 7 of register offset is stored in
404*e85390dcSwdenk **	bit 7 of the SCRIPTS instruction first DWORD.
405*e85390dcSwdenk **-----------------------------------------------------------
406*e85390dcSwdenk */
407*e85390dcSwdenk 
408*e85390dcSwdenk #define SCR_REG_OFS(ofs) ((((ofs) & 0x7f) << 16ul)) /* + ((ofs) & 0x80)) */
409*e85390dcSwdenk 
410*e85390dcSwdenk #define SCR_SFBR_REG(reg,op,data) \
411*e85390dcSwdenk         (0x68000000 | (SCR_REG_OFS(REG(reg))) | (op) | (((data)&0xff)<<8ul))
412*e85390dcSwdenk 
413*e85390dcSwdenk #define SCR_REG_SFBR(reg,op,data) \
414*e85390dcSwdenk         (0x70000000 | (SCR_REG_OFS(REG(reg))) | (op) | (((data)&0xff)<<8ul))
415*e85390dcSwdenk 
416*e85390dcSwdenk #define SCR_REG_REG(reg,op,data) \
417*e85390dcSwdenk         (0x78000000 | (SCR_REG_OFS(REG(reg))) | (op) | (((data)&0xff)<<8ul))
418*e85390dcSwdenk 
419*e85390dcSwdenk 
420*e85390dcSwdenk #define      SCR_LOAD   0x00000000
421*e85390dcSwdenk #define      SCR_SHL    0x01000000
422*e85390dcSwdenk #define      SCR_OR     0x02000000
423*e85390dcSwdenk #define      SCR_XOR    0x03000000
424*e85390dcSwdenk #define      SCR_AND    0x04000000
425*e85390dcSwdenk #define      SCR_SHR    0x05000000
426*e85390dcSwdenk #define      SCR_ADD    0x06000000
427*e85390dcSwdenk #define      SCR_ADDC   0x07000000
428*e85390dcSwdenk 
429*e85390dcSwdenk #define      SCR_SFBR_DATA   (0x00800000>>8ul)	/* Use SFBR as data */
430*e85390dcSwdenk 
431*e85390dcSwdenk /*-----------------------------------------------------------
432*e85390dcSwdenk **
433*e85390dcSwdenk **	FROM_REG (reg)		  SFBR = reg
434*e85390dcSwdenk **	<< 0 >>
435*e85390dcSwdenk **
436*e85390dcSwdenk **	TO_REG	 (reg)		  reg  = SFBR
437*e85390dcSwdenk **	<< 0 >>
438*e85390dcSwdenk **
439*e85390dcSwdenk **	LOAD_REG (reg, data)	  reg  = <data>
440*e85390dcSwdenk **	<< 0 >>
441*e85390dcSwdenk **
442*e85390dcSwdenk **	LOAD_SFBR(data) 	  SFBR = <data>
443*e85390dcSwdenk **	<< 0 >>
444*e85390dcSwdenk **
445*e85390dcSwdenk **-----------------------------------------------------------
446*e85390dcSwdenk */
447*e85390dcSwdenk 
448*e85390dcSwdenk #define	SCR_FROM_REG(reg) \
449*e85390dcSwdenk 	SCR_REG_SFBR(reg,SCR_OR,0)
450*e85390dcSwdenk 
451*e85390dcSwdenk #define	SCR_TO_REG(reg) \
452*e85390dcSwdenk 	SCR_SFBR_REG(reg,SCR_OR,0)
453*e85390dcSwdenk 
454*e85390dcSwdenk #define	SCR_LOAD_REG(reg,data) \
455*e85390dcSwdenk 	SCR_REG_REG(reg,SCR_LOAD,data)
456*e85390dcSwdenk 
457*e85390dcSwdenk #define SCR_LOAD_SFBR(data) \
458*e85390dcSwdenk         (SCR_REG_SFBR (gpreg, SCR_LOAD, data))
459*e85390dcSwdenk 
460*e85390dcSwdenk /*-----------------------------------------------------------
461*e85390dcSwdenk **
462*e85390dcSwdenk **	LOAD  from memory   to register.
463*e85390dcSwdenk **	STORE from register to memory.
464*e85390dcSwdenk **
465*e85390dcSwdenk **	Only supported by 810A, 860, 825A, 875, 895 and 896.
466*e85390dcSwdenk **
467*e85390dcSwdenk **-----------------------------------------------------------
468*e85390dcSwdenk **
469*e85390dcSwdenk **	LOAD_ABS (LEN)
470*e85390dcSwdenk **	<<start address>>
471*e85390dcSwdenk **
472*e85390dcSwdenk **	LOAD_REL (LEN)        (DSA relative)
473*e85390dcSwdenk **	<<dsa_offset>>
474*e85390dcSwdenk **
475*e85390dcSwdenk **-----------------------------------------------------------
476*e85390dcSwdenk */
477*e85390dcSwdenk 
478*e85390dcSwdenk #define SCR_REG_OFS2(ofs) (((ofs) & 0xff) << 16ul)
479*e85390dcSwdenk #define SCR_NO_FLUSH2	0x02000000
480*e85390dcSwdenk #define SCR_DSA_REL2	0x10000000
481*e85390dcSwdenk 
482*e85390dcSwdenk #define SCR_LOAD_R(reg, how, n) \
483*e85390dcSwdenk         (0xe1000000 | how | (SCR_REG_OFS2(REG(reg))) | (n))
484*e85390dcSwdenk 
485*e85390dcSwdenk #define SCR_STORE_R(reg, how, n) \
486*e85390dcSwdenk         (0xe0000000 | how | (SCR_REG_OFS2(REG(reg))) | (n))
487*e85390dcSwdenk 
488*e85390dcSwdenk #define SCR_LOAD_ABS(reg, n)	SCR_LOAD_R(reg, SCR_NO_FLUSH2, n)
489*e85390dcSwdenk #define SCR_LOAD_REL(reg, n)	SCR_LOAD_R(reg, SCR_NO_FLUSH2|SCR_DSA_REL2, n)
490*e85390dcSwdenk #define SCR_LOAD_ABS_F(reg, n)	SCR_LOAD_R(reg, 0, n)
491*e85390dcSwdenk #define SCR_LOAD_REL_F(reg, n)	SCR_LOAD_R(reg, SCR_DSA_REL2, n)
492*e85390dcSwdenk 
493*e85390dcSwdenk #define SCR_STORE_ABS(reg, n)	SCR_STORE_R(reg, SCR_NO_FLUSH2, n)
494*e85390dcSwdenk #define SCR_STORE_REL(reg, n)	SCR_STORE_R(reg, SCR_NO_FLUSH2|SCR_DSA_REL2,n)
495*e85390dcSwdenk #define SCR_STORE_ABS_F(reg, n)	SCR_STORE_R(reg, 0, n)
496*e85390dcSwdenk #define SCR_STORE_REL_F(reg, n)	SCR_STORE_R(reg, SCR_DSA_REL2, n)
497*e85390dcSwdenk 
498*e85390dcSwdenk 
499*e85390dcSwdenk /*-----------------------------------------------------------
500*e85390dcSwdenk **
501*e85390dcSwdenk **	Waiting for Disconnect or Reselect
502*e85390dcSwdenk **
503*e85390dcSwdenk **-----------------------------------------------------------
504*e85390dcSwdenk **
505*e85390dcSwdenk **	JUMP            [ | IFTRUE/IFFALSE ( ... ) ]
506*e85390dcSwdenk **	<<address>>
507*e85390dcSwdenk **
508*e85390dcSwdenk **	JUMPR           [ | IFTRUE/IFFALSE ( ... ) ]
509*e85390dcSwdenk **	<<distance>>
510*e85390dcSwdenk **
511*e85390dcSwdenk **	CALL            [ | IFTRUE/IFFALSE ( ... ) ]
512*e85390dcSwdenk **	<<address>>
513*e85390dcSwdenk **
514*e85390dcSwdenk **	CALLR           [ | IFTRUE/IFFALSE ( ... ) ]
515*e85390dcSwdenk **	<<distance>>
516*e85390dcSwdenk **
517*e85390dcSwdenk **	RETURN          [ | IFTRUE/IFFALSE ( ... ) ]
518*e85390dcSwdenk **	<<dummy>>
519*e85390dcSwdenk **
520*e85390dcSwdenk **	INT             [ | IFTRUE/IFFALSE ( ... ) ]
521*e85390dcSwdenk **	<<ident>>
522*e85390dcSwdenk **
523*e85390dcSwdenk **	INT_FLY         [ | IFTRUE/IFFALSE ( ... ) ]
524*e85390dcSwdenk **	<<ident>>
525*e85390dcSwdenk **
526*e85390dcSwdenk **	Conditions:
527*e85390dcSwdenk **	     WHEN (phase)
528*e85390dcSwdenk **	     IF   (phase)
529*e85390dcSwdenk **	     CARRYSET
530*e85390dcSwdenk **	     DATA (data, mask)
531*e85390dcSwdenk **
532*e85390dcSwdenk **-----------------------------------------------------------
533*e85390dcSwdenk */
534*e85390dcSwdenk 
535*e85390dcSwdenk #define SCR_NO_OP       0x80000000
536*e85390dcSwdenk #define SCR_JUMP        0x80080000
537*e85390dcSwdenk #define SCR_JUMP64      0x80480000
538*e85390dcSwdenk #define SCR_JUMPR       0x80880000
539*e85390dcSwdenk #define SCR_CALL        0x88080000
540*e85390dcSwdenk #define SCR_CALLR       0x88880000
541*e85390dcSwdenk #define SCR_RETURN      0x90080000
542*e85390dcSwdenk #define SCR_INT         0x98080000
543*e85390dcSwdenk #define SCR_INT_FLY     0x98180000
544*e85390dcSwdenk 
545*e85390dcSwdenk #define IFFALSE(arg)   (0x00080000 | (arg))
546*e85390dcSwdenk #define IFTRUE(arg)    (0x00000000 | (arg))
547*e85390dcSwdenk 
548*e85390dcSwdenk #define WHEN(phase)    (0x00030000 | (phase))
549*e85390dcSwdenk #define IF(phase)      (0x00020000 | (phase))
550*e85390dcSwdenk 
551*e85390dcSwdenk #define DATA(D)        (0x00040000 | ((D) & 0xff))
552*e85390dcSwdenk #define MASK(D,M)      (0x00040000 | (((M ^ 0xff) & 0xff) << 8ul)|((D) & 0xff))
553*e85390dcSwdenk 
554*e85390dcSwdenk #define CARRYSET       (0x00200000)
555*e85390dcSwdenk 
556*e85390dcSwdenk 
557*e85390dcSwdenk 
558*e85390dcSwdenk #define SIR_COMPLETE					 0x10000000
559*e85390dcSwdenk /* script errors */
560*e85390dcSwdenk #define SIR_SEL_ATN_NO_MSG_OUT 0x00000001
561*e85390dcSwdenk #define SIR_CMD_OUT_ILL_PH     0x00000002
562*e85390dcSwdenk #define SIR_STATUS_ILL_PH			 0x00000003
563*e85390dcSwdenk #define SIR_MSG_RECEIVED			 0x00000004
564*e85390dcSwdenk #define SIR_DATA_IN_ERR        0x00000005
565*e85390dcSwdenk #define SIR_DATA_OUT_ERR			 0x00000006
566*e85390dcSwdenk #define SIR_SCRIPT_ERROR			 0x00000007
567*e85390dcSwdenk #define SIR_MSG_OUT_NO_CMD		 0x00000008
568*e85390dcSwdenk #define SIR_MSG_OVER7					 0x00000009
569*e85390dcSwdenk /* Fly interrupt */
570*e85390dcSwdenk #define INT_ON_FY							 0x00000080
571*e85390dcSwdenk 
572*e85390dcSwdenk /* Hardware errors  are defined in scsi.h */
573*e85390dcSwdenk 
574*e85390dcSwdenk #define SCSI_IDENTIFY					0xC0
575*e85390dcSwdenk 
576*e85390dcSwdenk #ifndef TRUE
577*e85390dcSwdenk #define TRUE 1
578*e85390dcSwdenk #endif
579*e85390dcSwdenk #ifndef FALSE
580*e85390dcSwdenk #define FALSE 0
581*e85390dcSwdenk #endif
582*e85390dcSwdenk 
583*e85390dcSwdenk #endif
584