xref: /rk3399_rockchip-uboot/include/spd.h (revision d9b94f28a442b0013caef99de084d7b72e2d4607)
1db2f721fSwdenk /*
2db2f721fSwdenk  * Copyright (C) 2003 Arabella Software Ltd.
3db2f721fSwdenk  * Yuli Barcohen <yuli@arabellasw.com>
4db2f721fSwdenk  *
5db2f721fSwdenk  * Serial Presence Detect (SPD) EEPROM format according to the
6db2f721fSwdenk  * Intel's PC SDRAM Serial Presence Detect (SPD) Specification,
7db2f721fSwdenk  * revision 1.2B, November 1999
8db2f721fSwdenk  *
9db2f721fSwdenk  * This program is free software; you can redistribute it and/or
10db2f721fSwdenk  * modify it under the terms of the GNU General Public License as
11db2f721fSwdenk  * published by the Free Software Foundation; either version 2 of the
12db2f721fSwdenk  * License, or (at your option) any later version.
13db2f721fSwdenk  *
14db2f721fSwdenk  * This program is distributed in the hope that it will be useful, but
15db2f721fSwdenk  * WITHOUT ANY WARRANTY; without even the implied warranty of
16db2f721fSwdenk  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
17db2f721fSwdenk  * General Public License for more details.
18db2f721fSwdenk  *
19db2f721fSwdenk  * You should have received a copy of the GNU General Public License
20db2f721fSwdenk  * along with this program; if not, write to the Free Software
21db2f721fSwdenk  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22db2f721fSwdenk  */
23db2f721fSwdenk 
24db2f721fSwdenk #ifndef _SPD_H_
25db2f721fSwdenk #define _SPD_H_
26db2f721fSwdenk 
27db2f721fSwdenk typedef struct spd_eeprom_s {
28*d9b94f28SJon Loeliger 	unsigned char info_size;   /*  0 # bytes written into serial memory */
29*d9b94f28SJon Loeliger 	unsigned char chip_size;   /*  1 Total # bytes of SPD memory device */
30*d9b94f28SJon Loeliger 	unsigned char mem_type;    /*  2 Fundamental memory type */
31*d9b94f28SJon Loeliger 	unsigned char nrow_addr;   /*  3 # of Row Addresses on this assembly */
32*d9b94f28SJon Loeliger 	unsigned char ncol_addr;   /*  4 # of Column Addrs on this assembly */
33*d9b94f28SJon Loeliger 	unsigned char nrows;       /*  5 # of Module Rows on this assembly */
34*d9b94f28SJon Loeliger 	unsigned char dataw_lsb;   /*  6 Data Width of this assembly */
35*d9b94f28SJon Loeliger 	unsigned char dataw_msb;   /*  7 ... Data Width continuation */
36*d9b94f28SJon Loeliger 	unsigned char voltage;     /*  8 Voltage intf std of this assembly */
37*d9b94f28SJon Loeliger 	unsigned char clk_cycle;   /*  9 SDRAM Cycle time at CL=X */
38*d9b94f28SJon Loeliger 	unsigned char clk_access;  /* 10 SDRAM Access from Clock at CL=X */
39*d9b94f28SJon Loeliger 	unsigned char config;      /* 11 DIMM Configuration type */
40*d9b94f28SJon Loeliger 	unsigned char refresh;     /* 12 Refresh Rate/Type */
41*d9b94f28SJon Loeliger 	unsigned char primw;       /* 13 Primary SDRAM Width */
42*d9b94f28SJon Loeliger 	unsigned char ecw;         /* 14 Error Checking SDRAM width */
43*d9b94f28SJon Loeliger 	unsigned char min_delay;   /* 15 for Back to Back Random Address */
44*d9b94f28SJon Loeliger 	unsigned char burstl;      /* 16 Burst Lengths Supported */
45*d9b94f28SJon Loeliger 	unsigned char nbanks;      /* 17 # of Banks on Each SDRAM Device */
46*d9b94f28SJon Loeliger 	unsigned char cas_lat;     /* 18 CAS# Latencies Supported */
47*d9b94f28SJon Loeliger 	unsigned char cs_lat;      /* 19 CS# Latency */
48*d9b94f28SJon Loeliger 	unsigned char write_lat;   /* 20 Write Latency (aka Write Recovery) */
49*d9b94f28SJon Loeliger 	unsigned char mod_attr;    /* 21 SDRAM Module Attributes */
50*d9b94f28SJon Loeliger 	unsigned char dev_attr;    /* 22 SDRAM Device Attributes */
51*d9b94f28SJon Loeliger 	unsigned char clk_cycle2;  /* 23 Min SDRAM Cycle time at CL=X-1 */
52*d9b94f28SJon Loeliger 	unsigned char clk_access2; /* 24 SDRAM Access from Clock at CL=X-1 */
53*d9b94f28SJon Loeliger 	unsigned char clk_cycle3;  /* 25 Min SDRAM Cycle time at CL=X-2 */
54*d9b94f28SJon Loeliger 	unsigned char clk_access3; /* 26 Max Access from Clock at CL=X-2 */
55*d9b94f28SJon Loeliger 	unsigned char trp;         /* 27 Min Row Precharge Time (tRP)*/
56*d9b94f28SJon Loeliger 	unsigned char trrd;        /* 28 Min Row Active to Row Active (tRRD) */
57*d9b94f28SJon Loeliger 	unsigned char trcd;        /* 29 Min RAS to CAS Delay (tRCD) */
58*d9b94f28SJon Loeliger 	unsigned char tras;        /* 30 Minimum RAS Pulse Width (tRAS) */
59*d9b94f28SJon Loeliger 	unsigned char row_dens;    /* 31 Density of each row on module */
60*d9b94f28SJon Loeliger 	unsigned char ca_setup;    /* 32 Cmd + Addr signal input setup time */
61*d9b94f28SJon Loeliger 	unsigned char ca_hold;     /* 33 Cmd and Addr signal input hold time */
62*d9b94f28SJon Loeliger 	unsigned char data_setup;  /* 34 Data signal input setup time */
63*d9b94f28SJon Loeliger 	unsigned char data_hold;   /* 35 Data signal input hold time */
64*d9b94f28SJon Loeliger 	unsigned char twr;         /* 36 Write Recovery time tWR */
65*d9b94f28SJon Loeliger 	unsigned char twtr;        /* 37 Int write to read delay tWTR */
66*d9b94f28SJon Loeliger 	unsigned char trtp;        /* 38 Int read to precharge delay tRTP */
67*d9b94f28SJon Loeliger 	unsigned char mem_probe;   /* 39 Mem analysis probe characteristics */
68*d9b94f28SJon Loeliger 	unsigned char trctrfc_ext; /* 40 Extensions to trc and trfc */
69*d9b94f28SJon Loeliger 	unsigned char trc;         /* 41 Min Active to Auto refresh time tRC */
70*d9b94f28SJon Loeliger 	unsigned char trfc;        /* 42 Min Auto to Active period tRFC */
71*d9b94f28SJon Loeliger 	unsigned char tckmax;      /* 43 Max device cycle time tCKmax */
72*d9b94f28SJon Loeliger 	unsigned char tdqsq;       /* 44 Max DQS to DQ skew */
73*d9b94f28SJon Loeliger 	unsigned char tqhs;        /* 45 Max Read DataHold skew tQHS */
74*d9b94f28SJon Loeliger 	unsigned char pll_relock;  /* 46 PLL Relock time */
75*d9b94f28SJon Loeliger 	unsigned char res[15];     /* 47-xx IDD in SPD and Reserved space */
76*d9b94f28SJon Loeliger 	unsigned char spd_rev;     /* 62 SPD Data Revision Code */
77*d9b94f28SJon Loeliger 	unsigned char cksum;       /* 63 Checksum for bytes 0-62 */
78*d9b94f28SJon Loeliger 	unsigned char mid[8];      /* 64 Mfr's JEDEC ID code per JEP-108E */
79*d9b94f28SJon Loeliger 	unsigned char mloc;        /* 72 Manufacturing Location */
80*d9b94f28SJon Loeliger 	unsigned char mpart[18];   /* 73 Manufacturer's Part Number */
81*d9b94f28SJon Loeliger 	unsigned char rev[2];      /* 91 Revision Code */
82*d9b94f28SJon Loeliger 	unsigned char mdate[2];    /* 93 Manufacturing Date */
83*d9b94f28SJon Loeliger 	unsigned char sernum[4];   /* 95 Assembly Serial Number */
84*d9b94f28SJon Loeliger 	unsigned char mspec[27];   /* 99 Manufacturer Specific Data */
85*d9b94f28SJon Loeliger 
86*d9b94f28SJon Loeliger 	/*
87*d9b94f28SJon Loeliger 	 * Open for Customer Use starting with byte 128.
88*d9b94f28SJon Loeliger 	 */
89*d9b94f28SJon Loeliger 	unsigned char freq;        /* 128 Intel spec: frequency */
90*d9b94f28SJon Loeliger 	unsigned char intel_cas;   /* 129 Intel spec: CAS# Latency support */
91db2f721fSwdenk } spd_eeprom_t;
92db2f721fSwdenk 
93*d9b94f28SJon Loeliger 
94*d9b94f28SJon Loeliger /*
95*d9b94f28SJon Loeliger  * Byte 2 Fundamental Memory Types.
96*d9b94f28SJon Loeliger  */
97*d9b94f28SJon Loeliger #define SPD_MEMTYPE_FPM		(0x01)
98*d9b94f28SJon Loeliger #define SPD_MEMTYPE_EDO		(0x02)
99*d9b94f28SJon Loeliger #define SPD_MEMTYPE_PIPE_NIBBLE	(0x03)
100*d9b94f28SJon Loeliger #define SPD_MEMTYPE_SDRAM	(0x04)
101*d9b94f28SJon Loeliger #define SPD_MEMTYPE_ROM		(0x05)
102*d9b94f28SJon Loeliger #define SPD_MEMTYPE_SGRAM	(0x06)
103*d9b94f28SJon Loeliger #define SPD_MEMTYPE_DDR		(0x07)
104*d9b94f28SJon Loeliger #define SPD_MEMTYPE_DDR2	(0x08)
105*d9b94f28SJon Loeliger 
106*d9b94f28SJon Loeliger 
107db2f721fSwdenk #endif /* _SPD_H_ */
108*d9b94f28SJon Loeliger 
109