1c609719bSwdenk /* 2c609719bSwdenk * (C) Copyright 2002 3c609719bSwdenk * Rich Ireland, Enterasys Networks, rireland@enterasys.com. 4c609719bSwdenk * 5c609719bSwdenk * See file CREDITS for list of people who contributed to this 6c609719bSwdenk * project. 7c609719bSwdenk * 8c609719bSwdenk * This program is free software; you can redistribute it and/or 9c609719bSwdenk * modify it under the terms of the GNU General Public License as 10c609719bSwdenk * published by the Free Software Foundation; either version 2 of 11c609719bSwdenk * the License, or (at your option) any later version. 12c609719bSwdenk * 13c609719bSwdenk * This program is distributed in the hope that it will be useful, 14c609719bSwdenk * but WITHOUT ANY WARRANTY; without even the implied warranty of 15c609719bSwdenk * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16c609719bSwdenk * GNU General Public License for more details. 17c609719bSwdenk * 18c609719bSwdenk * You should have received a copy of the GNU General Public License 19c609719bSwdenk * along with this program; if not, write to the Free Software 20c609719bSwdenk * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21c609719bSwdenk * MA 02111-1307 USA 22c609719bSwdenk * 23c609719bSwdenk */ 24c609719bSwdenk 25c609719bSwdenk #ifndef _SPARTAN2_H_ 26c609719bSwdenk #define _SPARTAN2_H_ 27c609719bSwdenk 28c609719bSwdenk #include <xilinx.h> 29c609719bSwdenk 30*e6a857daSWolfgang Denk extern int Spartan2_load(Xilinx_desc *desc, const void *image, size_t size); 31*e6a857daSWolfgang Denk extern int Spartan2_dump(Xilinx_desc *desc, const void *buf, size_t bsize); 32c609719bSwdenk extern int Spartan2_info(Xilinx_desc *desc); 33c609719bSwdenk 34c609719bSwdenk /* Slave Parallel Implementation function table */ 35c609719bSwdenk typedef struct { 36c609719bSwdenk Xilinx_pre_fn pre; 37c609719bSwdenk Xilinx_pgm_fn pgm; 38c609719bSwdenk Xilinx_init_fn init; 39c609719bSwdenk Xilinx_err_fn err; 40c609719bSwdenk Xilinx_done_fn done; 41c609719bSwdenk Xilinx_clk_fn clk; 42c609719bSwdenk Xilinx_cs_fn cs; 43c609719bSwdenk Xilinx_wr_fn wr; 44c609719bSwdenk Xilinx_rdata_fn rdata; 45c609719bSwdenk Xilinx_wdata_fn wdata; 46c609719bSwdenk Xilinx_busy_fn busy; 47c609719bSwdenk Xilinx_abort_fn abort; 48c609719bSwdenk Xilinx_post_fn post; 49c609719bSwdenk } Xilinx_Spartan2_Slave_Parallel_fns; 50c609719bSwdenk 51c609719bSwdenk /* Slave Serial Implementation function table */ 52c609719bSwdenk typedef struct { 537f6c2cbcSwdenk Xilinx_pre_fn pre; 54c609719bSwdenk Xilinx_pgm_fn pgm; 55c609719bSwdenk Xilinx_clk_fn clk; 567f6c2cbcSwdenk Xilinx_init_fn init; 577f6c2cbcSwdenk Xilinx_done_fn done; 587f6c2cbcSwdenk Xilinx_wr_fn wr; 5921d39d59SMatthias Fuchs Xilinx_post_fn post; 60c609719bSwdenk } Xilinx_Spartan2_Slave_Serial_fns; 61c609719bSwdenk 62c609719bSwdenk /* Device Image Sizes 63c609719bSwdenk *********************************************************************/ 64c609719bSwdenk /* Spartan-II (2.5V) */ 65c609719bSwdenk #define XILINX_XC2S15_SIZE 197728/8 66c609719bSwdenk #define XILINX_XC2S30_SIZE 336800/8 67c609719bSwdenk #define XILINX_XC2S50_SIZE 559232/8 68c609719bSwdenk #define XILINX_XC2S100_SIZE 781248/8 69c609719bSwdenk #define XILINX_XC2S150_SIZE 1040128/8 703bff4ffaSMatthias Fuchs #define XILINX_XC2S200_SIZE 1335872/8 71c609719bSwdenk 729dd611b8Swdenk /* Spartan-IIE (1.8V) */ 739dd611b8Swdenk #define XILINX_XC2S50E_SIZE 630048/8 749dd611b8Swdenk #define XILINX_XC2S100E_SIZE 863840/8 759dd611b8Swdenk #define XILINX_XC2S150E_SIZE 1134496/8 769dd611b8Swdenk #define XILINX_XC2S200E_SIZE 1442016/8 779dd611b8Swdenk #define XILINX_XC2S300E_SIZE 1875648/8 789dd611b8Swdenk 79c609719bSwdenk /* Descriptor Macros 80c609719bSwdenk *********************************************************************/ 81c609719bSwdenk /* Spartan-II devices */ 82c609719bSwdenk #define XILINX_XC2S15_DESC(iface, fn_table, cookie) \ 83c609719bSwdenk { Xilinx_Spartan2, iface, XILINX_XC2S15_SIZE, fn_table, cookie } 84c609719bSwdenk 85c609719bSwdenk #define XILINX_XC2S30_DESC(iface, fn_table, cookie) \ 86c609719bSwdenk { Xilinx_Spartan2, iface, XILINX_XC2S30_SIZE, fn_table, cookie } 87c609719bSwdenk 88c609719bSwdenk #define XILINX_XC2S50_DESC(iface, fn_table, cookie) \ 89c609719bSwdenk { Xilinx_Spartan2, iface, XILINX_XC2S50_SIZE, fn_table, cookie } 90c609719bSwdenk 91c609719bSwdenk #define XILINX_XC2S100_DESC(iface, fn_table, cookie) \ 92c609719bSwdenk { Xilinx_Spartan2, iface, XILINX_XC2S100_SIZE, fn_table, cookie } 93c609719bSwdenk 94c609719bSwdenk #define XILINX_XC2S150_DESC(iface, fn_table, cookie) \ 95c609719bSwdenk { Xilinx_Spartan2, iface, XILINX_XC2S150_SIZE, fn_table, cookie } 96c609719bSwdenk 973bff4ffaSMatthias Fuchs #define XILINX_XC2S200_DESC(iface, fn_table, cookie) \ 983bff4ffaSMatthias Fuchs { Xilinx_Spartan2, iface, XILINX_XC2S200_SIZE, fn_table, cookie } 993bff4ffaSMatthias Fuchs 1009dd611b8Swdenk #define XILINX_XC2S50E_DESC(iface, fn_table, cookie) \ 1019dd611b8Swdenk { Xilinx_Spartan2, iface, XILINX_XC2S50E_SIZE, fn_table, cookie } 1029dd611b8Swdenk 1039dd611b8Swdenk #define XILINX_XC2S100E_DESC(iface, fn_table, cookie) \ 1049dd611b8Swdenk { Xilinx_Spartan2, iface, XILINX_XC2S100E_SIZE, fn_table, cookie } 1059dd611b8Swdenk 1069dd611b8Swdenk #define XILINX_XC2S150E_DESC(iface, fn_table, cookie) \ 1079dd611b8Swdenk { Xilinx_Spartan2, iface, XILINX_XC2S150E_SIZE, fn_table, cookie } 1089dd611b8Swdenk 1099dd611b8Swdenk #define XILINX_XC2S200E_DESC(iface, fn_table, cookie) \ 1109dd611b8Swdenk { Xilinx_Spartan2, iface, XILINX_XC2S200E_SIZE, fn_table, cookie } 1119dd611b8Swdenk 1129dd611b8Swdenk #define XILINX_XC2S300E_DESC(iface, fn_table, cookie) \ 1139dd611b8Swdenk { Xilinx_Spartan2, iface, XILINX_XC2S300E_SIZE, fn_table, cookie } 1149dd611b8Swdenk 115c609719bSwdenk #endif /* _SPARTAN2_H_ */ 116