1af62a557SLei Wen /* 2af62a557SLei Wen * Copyright 2011, Marvell Semiconductor Inc. 3af62a557SLei Wen * Lei Wen <leiwen@marvell.com> 4af62a557SLei Wen * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 6af62a557SLei Wen * 7af62a557SLei Wen * Back ported to the 8xx platform (from the 8260 platform) by 8af62a557SLei Wen * Murray.Jensen@cmst.csiro.au, 27-Jan-01. 9af62a557SLei Wen */ 10af62a557SLei Wen #ifndef __SDHCI_HW_H 11af62a557SLei Wen #define __SDHCI_HW_H 12af62a557SLei Wen 13af62a557SLei Wen #include <asm/io.h> 146cf1b17cSLei Wen #include <mmc.h> 150347960bSSimon Glass #include <asm/gpio.h> 166cf1b17cSLei Wen 17af62a557SLei Wen /* 18af62a557SLei Wen * Controller registers 19af62a557SLei Wen */ 20af62a557SLei Wen 21af62a557SLei Wen #define SDHCI_DMA_ADDRESS 0x00 22af62a557SLei Wen 23af62a557SLei Wen #define SDHCI_BLOCK_SIZE 0x04 24af62a557SLei Wen #define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF)) 25af62a557SLei Wen 26af62a557SLei Wen #define SDHCI_BLOCK_COUNT 0x06 27af62a557SLei Wen 28af62a557SLei Wen #define SDHCI_ARGUMENT 0x08 29af62a557SLei Wen 30af62a557SLei Wen #define SDHCI_TRANSFER_MODE 0x0C 31af62a557SLei Wen #define SDHCI_TRNS_DMA 0x01 32af62a557SLei Wen #define SDHCI_TRNS_BLK_CNT_EN 0x02 33af62a557SLei Wen #define SDHCI_TRNS_ACMD12 0x04 34af62a557SLei Wen #define SDHCI_TRNS_READ 0x10 35af62a557SLei Wen #define SDHCI_TRNS_MULTI 0x20 36af62a557SLei Wen 37af62a557SLei Wen #define SDHCI_COMMAND 0x0E 38af62a557SLei Wen #define SDHCI_CMD_RESP_MASK 0x03 39af62a557SLei Wen #define SDHCI_CMD_CRC 0x08 40af62a557SLei Wen #define SDHCI_CMD_INDEX 0x10 41af62a557SLei Wen #define SDHCI_CMD_DATA 0x20 42af62a557SLei Wen #define SDHCI_CMD_ABORTCMD 0xC0 43af62a557SLei Wen 44af62a557SLei Wen #define SDHCI_CMD_RESP_NONE 0x00 45af62a557SLei Wen #define SDHCI_CMD_RESP_LONG 0x01 46af62a557SLei Wen #define SDHCI_CMD_RESP_SHORT 0x02 47af62a557SLei Wen #define SDHCI_CMD_RESP_SHORT_BUSY 0x03 48af62a557SLei Wen 49af62a557SLei Wen #define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff)) 50af62a557SLei Wen #define SDHCI_GET_CMD(c) ((c>>8) & 0x3f) 51af62a557SLei Wen 52af62a557SLei Wen #define SDHCI_RESPONSE 0x10 53af62a557SLei Wen 54af62a557SLei Wen #define SDHCI_BUFFER 0x20 55af62a557SLei Wen 56af62a557SLei Wen #define SDHCI_PRESENT_STATE 0x24 57af62a557SLei Wen #define SDHCI_CMD_INHIBIT 0x00000001 58af62a557SLei Wen #define SDHCI_DATA_INHIBIT 0x00000002 59af62a557SLei Wen #define SDHCI_DOING_WRITE 0x00000100 60af62a557SLei Wen #define SDHCI_DOING_READ 0x00000200 61af62a557SLei Wen #define SDHCI_SPACE_AVAILABLE 0x00000400 62af62a557SLei Wen #define SDHCI_DATA_AVAILABLE 0x00000800 63af62a557SLei Wen #define SDHCI_CARD_PRESENT 0x00010000 64470dcc75SJoe Hershberger #define SDHCI_CARD_STATE_STABLE 0x00020000 65470dcc75SJoe Hershberger #define SDHCI_CARD_DETECT_PIN_LEVEL 0x00040000 66af62a557SLei Wen #define SDHCI_WRITE_PROTECT 0x00080000 67af62a557SLei Wen 68af62a557SLei Wen #define SDHCI_HOST_CONTROL 0x28 69af62a557SLei Wen #define SDHCI_CTRL_LED 0x01 70af62a557SLei Wen #define SDHCI_CTRL_4BITBUS 0x02 71af62a557SLei Wen #define SDHCI_CTRL_HISPD 0x04 72af62a557SLei Wen #define SDHCI_CTRL_DMA_MASK 0x18 73af62a557SLei Wen #define SDHCI_CTRL_SDMA 0x00 74af62a557SLei Wen #define SDHCI_CTRL_ADMA1 0x08 75af62a557SLei Wen #define SDHCI_CTRL_ADMA32 0x10 76af62a557SLei Wen #define SDHCI_CTRL_ADMA64 0x18 77af62a557SLei Wen #define SDHCI_CTRL_8BITBUS 0x20 78470dcc75SJoe Hershberger #define SDHCI_CTRL_CD_TEST_INS 0x40 79470dcc75SJoe Hershberger #define SDHCI_CTRL_CD_TEST 0x80 80af62a557SLei Wen 81af62a557SLei Wen #define SDHCI_POWER_CONTROL 0x29 82af62a557SLei Wen #define SDHCI_POWER_ON 0x01 83af62a557SLei Wen #define SDHCI_POWER_180 0x0A 84af62a557SLei Wen #define SDHCI_POWER_300 0x0C 85af62a557SLei Wen #define SDHCI_POWER_330 0x0E 86af62a557SLei Wen 87af62a557SLei Wen #define SDHCI_BLOCK_GAP_CONTROL 0x2A 88af62a557SLei Wen 89af62a557SLei Wen #define SDHCI_WAKE_UP_CONTROL 0x2B 90af62a557SLei Wen #define SDHCI_WAKE_ON_INT 0x01 91af62a557SLei Wen #define SDHCI_WAKE_ON_INSERT 0x02 92af62a557SLei Wen #define SDHCI_WAKE_ON_REMOVE 0x04 93af62a557SLei Wen 94af62a557SLei Wen #define SDHCI_CLOCK_CONTROL 0x2C 95af62a557SLei Wen #define SDHCI_DIVIDER_SHIFT 8 96af62a557SLei Wen #define SDHCI_DIVIDER_HI_SHIFT 6 97af62a557SLei Wen #define SDHCI_DIV_MASK 0xFF 98af62a557SLei Wen #define SDHCI_DIV_MASK_LEN 8 99af62a557SLei Wen #define SDHCI_DIV_HI_MASK 0x300 100af62a557SLei Wen #define SDHCI_CLOCK_CARD_EN 0x0004 101af62a557SLei Wen #define SDHCI_CLOCK_INT_STABLE 0x0002 102af62a557SLei Wen #define SDHCI_CLOCK_INT_EN 0x0001 103af62a557SLei Wen 104af62a557SLei Wen #define SDHCI_TIMEOUT_CONTROL 0x2E 105af62a557SLei Wen 106af62a557SLei Wen #define SDHCI_SOFTWARE_RESET 0x2F 107af62a557SLei Wen #define SDHCI_RESET_ALL 0x01 108af62a557SLei Wen #define SDHCI_RESET_CMD 0x02 109af62a557SLei Wen #define SDHCI_RESET_DATA 0x04 110af62a557SLei Wen 111af62a557SLei Wen #define SDHCI_INT_STATUS 0x30 112af62a557SLei Wen #define SDHCI_INT_ENABLE 0x34 113af62a557SLei Wen #define SDHCI_SIGNAL_ENABLE 0x38 114af62a557SLei Wen #define SDHCI_INT_RESPONSE 0x00000001 115af62a557SLei Wen #define SDHCI_INT_DATA_END 0x00000002 116af62a557SLei Wen #define SDHCI_INT_DMA_END 0x00000008 117af62a557SLei Wen #define SDHCI_INT_SPACE_AVAIL 0x00000010 118af62a557SLei Wen #define SDHCI_INT_DATA_AVAIL 0x00000020 119af62a557SLei Wen #define SDHCI_INT_CARD_INSERT 0x00000040 120af62a557SLei Wen #define SDHCI_INT_CARD_REMOVE 0x00000080 121af62a557SLei Wen #define SDHCI_INT_CARD_INT 0x00000100 122af62a557SLei Wen #define SDHCI_INT_ERROR 0x00008000 123af62a557SLei Wen #define SDHCI_INT_TIMEOUT 0x00010000 124af62a557SLei Wen #define SDHCI_INT_CRC 0x00020000 125af62a557SLei Wen #define SDHCI_INT_END_BIT 0x00040000 126af62a557SLei Wen #define SDHCI_INT_INDEX 0x00080000 127af62a557SLei Wen #define SDHCI_INT_DATA_TIMEOUT 0x00100000 128af62a557SLei Wen #define SDHCI_INT_DATA_CRC 0x00200000 129af62a557SLei Wen #define SDHCI_INT_DATA_END_BIT 0x00400000 130af62a557SLei Wen #define SDHCI_INT_BUS_POWER 0x00800000 131af62a557SLei Wen #define SDHCI_INT_ACMD12ERR 0x01000000 132af62a557SLei Wen #define SDHCI_INT_ADMA_ERROR 0x02000000 133af62a557SLei Wen 134af62a557SLei Wen #define SDHCI_INT_NORMAL_MASK 0x00007FFF 135af62a557SLei Wen #define SDHCI_INT_ERROR_MASK 0xFFFF8000 136af62a557SLei Wen 137af62a557SLei Wen #define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \ 138af62a557SLei Wen SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX) 139af62a557SLei Wen #define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \ 140af62a557SLei Wen SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \ 141af62a557SLei Wen SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \ 142af62a557SLei Wen SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR) 143af62a557SLei Wen #define SDHCI_INT_ALL_MASK ((unsigned int)-1) 144af62a557SLei Wen 145af62a557SLei Wen #define SDHCI_ACMD12_ERR 0x3C 146af62a557SLei Wen 147af62a557SLei Wen /* 3E-3F reserved */ 148af62a557SLei Wen 149af62a557SLei Wen #define SDHCI_CAPABILITIES 0x40 150af62a557SLei Wen #define SDHCI_TIMEOUT_CLK_MASK 0x0000003F 151af62a557SLei Wen #define SDHCI_TIMEOUT_CLK_SHIFT 0 152af62a557SLei Wen #define SDHCI_TIMEOUT_CLK_UNIT 0x00000080 153af62a557SLei Wen #define SDHCI_CLOCK_BASE_MASK 0x00003F00 154af62a557SLei Wen #define SDHCI_CLOCK_V3_BASE_MASK 0x0000FF00 155af62a557SLei Wen #define SDHCI_CLOCK_BASE_SHIFT 8 156af62a557SLei Wen #define SDHCI_MAX_BLOCK_MASK 0x00030000 157af62a557SLei Wen #define SDHCI_MAX_BLOCK_SHIFT 16 158af62a557SLei Wen #define SDHCI_CAN_DO_8BIT 0x00040000 159af62a557SLei Wen #define SDHCI_CAN_DO_ADMA2 0x00080000 160af62a557SLei Wen #define SDHCI_CAN_DO_ADMA1 0x00100000 161af62a557SLei Wen #define SDHCI_CAN_DO_HISPD 0x00200000 162af62a557SLei Wen #define SDHCI_CAN_DO_SDMA 0x00400000 163af62a557SLei Wen #define SDHCI_CAN_VDD_330 0x01000000 164af62a557SLei Wen #define SDHCI_CAN_VDD_300 0x02000000 165af62a557SLei Wen #define SDHCI_CAN_VDD_180 0x04000000 166af62a557SLei Wen #define SDHCI_CAN_64BIT 0x10000000 167af62a557SLei Wen 168af62a557SLei Wen #define SDHCI_CAPABILITIES_1 0x44 169af62a557SLei Wen 170af62a557SLei Wen #define SDHCI_MAX_CURRENT 0x48 171af62a557SLei Wen 172af62a557SLei Wen /* 4C-4F reserved for more max current */ 173af62a557SLei Wen 174af62a557SLei Wen #define SDHCI_SET_ACMD12_ERROR 0x50 175af62a557SLei Wen #define SDHCI_SET_INT_ERROR 0x52 176af62a557SLei Wen 177af62a557SLei Wen #define SDHCI_ADMA_ERROR 0x54 178af62a557SLei Wen 179af62a557SLei Wen /* 55-57 reserved */ 180af62a557SLei Wen 181af62a557SLei Wen #define SDHCI_ADMA_ADDRESS 0x58 182af62a557SLei Wen 183af62a557SLei Wen /* 60-FB reserved */ 184af62a557SLei Wen 185af62a557SLei Wen #define SDHCI_SLOT_INT_STATUS 0xFC 186af62a557SLei Wen 187af62a557SLei Wen #define SDHCI_HOST_VERSION 0xFE 188af62a557SLei Wen #define SDHCI_VENDOR_VER_MASK 0xFF00 189af62a557SLei Wen #define SDHCI_VENDOR_VER_SHIFT 8 190af62a557SLei Wen #define SDHCI_SPEC_VER_MASK 0x00FF 191af62a557SLei Wen #define SDHCI_SPEC_VER_SHIFT 0 192af62a557SLei Wen #define SDHCI_SPEC_100 0 193af62a557SLei Wen #define SDHCI_SPEC_200 1 194af62a557SLei Wen #define SDHCI_SPEC_300 2 195af62a557SLei Wen 196113e5dfcSJaehoon Chung #define SDHCI_GET_VERSION(x) (x->version & SDHCI_SPEC_VER_MASK) 197113e5dfcSJaehoon Chung 198af62a557SLei Wen /* 199af62a557SLei Wen * End of controller registers. 200af62a557SLei Wen */ 201af62a557SLei Wen 202af62a557SLei Wen #define SDHCI_MAX_DIV_SPEC_200 256 203af62a557SLei Wen #define SDHCI_MAX_DIV_SPEC_300 2046 204af62a557SLei Wen 205af62a557SLei Wen /* 206af62a557SLei Wen * quirks 207af62a557SLei Wen */ 208af62a557SLei Wen #define SDHCI_QUIRK_32BIT_DMA_ADDR (1 << 0) 2095af9a569SAjay Bhargav #define SDHCI_QUIRK_REG32_RW (1 << 1) 2103a638320SJaehoon Chung #define SDHCI_QUIRK_BROKEN_R1B (1 << 2) 211236bfecfSJaehoon Chung #define SDHCI_QUIRK_NO_HISPD_BIT (1 << 3) 212236bfecfSJaehoon Chung #define SDHCI_QUIRK_BROKEN_VOLTAGE (1 << 4) 213470dcc75SJoe Hershberger #define SDHCI_QUIRK_NO_CD (1 << 5) 21413243f2eSTushar Behera #define SDHCI_QUIRK_WAIT_SEND_CMD (1 << 6) 215688c2d14SMela Custodio #define SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER (1 << 7) 216113e5dfcSJaehoon Chung #define SDHCI_QUIRK_USE_WIDE8 (1 << 8) 217af62a557SLei Wen 2180d2f15f9SLei Wen /* to make gcc happy */ 2190d2f15f9SLei Wen struct sdhci_host; 2200d2f15f9SLei Wen 221af62a557SLei Wen /* 222af62a557SLei Wen * Host SDMA buffer boundary. Valid values from 4K to 512K in powers of 2. 223af62a557SLei Wen */ 224af62a557SLei Wen #define SDHCI_DEFAULT_BOUNDARY_SIZE (512 * 1024) 225af62a557SLei Wen #define SDHCI_DEFAULT_BOUNDARY_ARG (7) 226af62a557SLei Wen struct sdhci_ops { 227af62a557SLei Wen #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS 228af62a557SLei Wen u32 (*read_l)(struct sdhci_host *host, int reg); 229af62a557SLei Wen u16 (*read_w)(struct sdhci_host *host, int reg); 230af62a557SLei Wen u8 (*read_b)(struct sdhci_host *host, int reg); 231af62a557SLei Wen void (*write_l)(struct sdhci_host *host, u32 val, int reg); 232af62a557SLei Wen void (*write_w)(struct sdhci_host *host, u16 val, int reg); 233af62a557SLei Wen void (*write_b)(struct sdhci_host *host, u8 val, int reg); 234af62a557SLei Wen #endif 235af62a557SLei Wen }; 236af62a557SLei Wen 237af62a557SLei Wen struct sdhci_host { 238cacd1d2fSMasahiro Yamada const char *name; 239af62a557SLei Wen void *ioaddr; 240af62a557SLei Wen unsigned int quirks; 241236bfecfSJaehoon Chung unsigned int host_caps; 242af62a557SLei Wen unsigned int version; 243af62a557SLei Wen unsigned int clock; 2446cf1b17cSLei Wen struct mmc *mmc; 245af62a557SLei Wen const struct sdhci_ops *ops; 246b09ed6e4SJaehoon Chung int index; 247236bfecfSJaehoon Chung 2483577fe8bSPiotr Wilczek int bus_width; 2490347960bSSimon Glass struct gpio_desc pwr_gpio; /* Power GPIO */ 2500347960bSSimon Glass struct gpio_desc cd_gpio; /* Card Detect GPIO */ 2513577fe8bSPiotr Wilczek 252236bfecfSJaehoon Chung void (*set_control_reg)(struct sdhci_host *host); 253b09ed6e4SJaehoon Chung void (*set_clock)(int dev_index, unsigned int div); 254236bfecfSJaehoon Chung uint voltages; 25593bfd616SPantelis Antoniou 25693bfd616SPantelis Antoniou struct mmc_config cfg; 257af62a557SLei Wen }; 258af62a557SLei Wen 259af62a557SLei Wen #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS 260af62a557SLei Wen 261af62a557SLei Wen static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg) 262af62a557SLei Wen { 263af62a557SLei Wen if (unlikely(host->ops->write_l)) 264af62a557SLei Wen host->ops->write_l(host, val, reg); 265af62a557SLei Wen else 266af62a557SLei Wen writel(val, host->ioaddr + reg); 267af62a557SLei Wen } 268af62a557SLei Wen 269af62a557SLei Wen static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg) 270af62a557SLei Wen { 271af62a557SLei Wen if (unlikely(host->ops->write_w)) 272af62a557SLei Wen host->ops->write_w(host, val, reg); 273af62a557SLei Wen else 274af62a557SLei Wen writew(val, host->ioaddr + reg); 275af62a557SLei Wen } 276af62a557SLei Wen 277af62a557SLei Wen static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg) 278af62a557SLei Wen { 279af62a557SLei Wen if (unlikely(host->ops->write_b)) 280af62a557SLei Wen host->ops->write_b(host, val, reg); 281af62a557SLei Wen else 282af62a557SLei Wen writeb(val, host->ioaddr + reg); 283af62a557SLei Wen } 284af62a557SLei Wen 285af62a557SLei Wen static inline u32 sdhci_readl(struct sdhci_host *host, int reg) 286af62a557SLei Wen { 287af62a557SLei Wen if (unlikely(host->ops->read_l)) 288af62a557SLei Wen return host->ops->read_l(host, reg); 289af62a557SLei Wen else 290af62a557SLei Wen return readl(host->ioaddr + reg); 291af62a557SLei Wen } 292af62a557SLei Wen 293af62a557SLei Wen static inline u16 sdhci_readw(struct sdhci_host *host, int reg) 294af62a557SLei Wen { 295af62a557SLei Wen if (unlikely(host->ops->read_w)) 296af62a557SLei Wen return host->ops->read_w(host, reg); 297af62a557SLei Wen else 298af62a557SLei Wen return readw(host->ioaddr + reg); 299af62a557SLei Wen } 300af62a557SLei Wen 301af62a557SLei Wen static inline u8 sdhci_readb(struct sdhci_host *host, int reg) 302af62a557SLei Wen { 303af62a557SLei Wen if (unlikely(host->ops->read_b)) 304af62a557SLei Wen return host->ops->read_b(host, reg); 305af62a557SLei Wen else 306af62a557SLei Wen return readb(host->ioaddr + reg); 307af62a557SLei Wen } 308af62a557SLei Wen 309af62a557SLei Wen #else 310af62a557SLei Wen 311af62a557SLei Wen static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg) 312af62a557SLei Wen { 313af62a557SLei Wen writel(val, host->ioaddr + reg); 314af62a557SLei Wen } 315af62a557SLei Wen 316af62a557SLei Wen static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg) 317af62a557SLei Wen { 318af62a557SLei Wen writew(val, host->ioaddr + reg); 319af62a557SLei Wen } 320af62a557SLei Wen 321af62a557SLei Wen static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg) 322af62a557SLei Wen { 323af62a557SLei Wen writeb(val, host->ioaddr + reg); 324af62a557SLei Wen } 325af62a557SLei Wen static inline u32 sdhci_readl(struct sdhci_host *host, int reg) 326af62a557SLei Wen { 327af62a557SLei Wen return readl(host->ioaddr + reg); 328af62a557SLei Wen } 329af62a557SLei Wen 330af62a557SLei Wen static inline u16 sdhci_readw(struct sdhci_host *host, int reg) 331af62a557SLei Wen { 332af62a557SLei Wen return readw(host->ioaddr + reg); 333af62a557SLei Wen } 334af62a557SLei Wen 335af62a557SLei Wen static inline u8 sdhci_readb(struct sdhci_host *host, int reg) 336af62a557SLei Wen { 337af62a557SLei Wen return readb(host->ioaddr + reg); 338af62a557SLei Wen } 339af62a557SLei Wen #endif 340af62a557SLei Wen 341ef1e4edaSSimon Glass #ifdef CONFIG_BLK 342ef1e4edaSSimon Glass /** 343ef1e4edaSSimon Glass * sdhci_setup_cfg() - Set up the configuration for DWMMC 344ef1e4edaSSimon Glass * 345ef1e4edaSSimon Glass * This is used to set up an SDHCI device when you are using CONFIG_BLK. 346ef1e4edaSSimon Glass * 347ef1e4edaSSimon Glass * This should be called from your MMC driver's probe() method once you have 348ef1e4edaSSimon Glass * the information required. 349ef1e4edaSSimon Glass * 350ef1e4edaSSimon Glass * Generally your driver will have a platform data structure which holds both 351ef1e4edaSSimon Glass * the configuration (struct mmc_config) and the MMC device info (struct mmc). 352ef1e4edaSSimon Glass * For example: 353ef1e4edaSSimon Glass * 354ef1e4edaSSimon Glass * struct msm_sdhc_plat { 355ef1e4edaSSimon Glass * struct mmc_config cfg; 356ef1e4edaSSimon Glass * struct mmc mmc; 357ef1e4edaSSimon Glass * }; 358ef1e4edaSSimon Glass * 359ef1e4edaSSimon Glass * ... 360ef1e4edaSSimon Glass * 361ef1e4edaSSimon Glass * Inside U_BOOT_DRIVER(): 362ef1e4edaSSimon Glass * .platdata_auto_alloc_size = sizeof(struct msm_sdhc_plat), 363ef1e4edaSSimon Glass * 364ef1e4edaSSimon Glass * To access platform data: 365ef1e4edaSSimon Glass * struct msm_sdhc_plat *plat = dev_get_platdata(dev); 366ef1e4edaSSimon Glass * 367ef1e4edaSSimon Glass * See msm_sdhci.c for an example. 368ef1e4edaSSimon Glass * 369ef1e4edaSSimon Glass * @cfg: Configuration structure to fill in (generally &plat->mmc) 370*14bed52dSJaehoon Chung * @host: SDHCI host structure 371ef1e4edaSSimon Glass * @max_clk: Maximum supported clock speed in HZ (0 for default) 372ef1e4edaSSimon Glass * @min_clk: Minimum supported clock speed in HZ (0 for default) 373ef1e4edaSSimon Glass */ 374*14bed52dSJaehoon Chung int sdhci_setup_cfg(struct mmc_config *cfg, struct sdhci_host *host, 375*14bed52dSJaehoon Chung u32 max_clk, u32 min_clk); 376ef1e4edaSSimon Glass 377ef1e4edaSSimon Glass /** 378ef1e4edaSSimon Glass * sdhci_bind() - Set up a new MMC block device 379ef1e4edaSSimon Glass * 380ef1e4edaSSimon Glass * This is used to set up an SDHCI block device when you are using CONFIG_BLK. 381ef1e4edaSSimon Glass * It should be called from your driver's bind() method. 382ef1e4edaSSimon Glass * 383ef1e4edaSSimon Glass * See msm_sdhci.c for an example. 384ef1e4edaSSimon Glass * 385ef1e4edaSSimon Glass * @dev: Device to set up 386ef1e4edaSSimon Glass * @mmc: Pointer to mmc structure (normally &plat->mmc) 387ef1e4edaSSimon Glass * @cfg: Empty configuration structure (generally &plat->cfg). This is 388ef1e4edaSSimon Glass * normally all zeroes at this point. The only purpose of passing 389ef1e4edaSSimon Glass * this in is to set mmc->cfg to it. 390ef1e4edaSSimon Glass * @return 0 if OK, -ve if the block device could not be created 391ef1e4edaSSimon Glass */ 392ef1e4edaSSimon Glass int sdhci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg); 393ef1e4edaSSimon Glass #else 394ef1e4edaSSimon Glass 395ef1e4edaSSimon Glass /** 396ef1e4edaSSimon Glass * add_sdhci() - Add a new SDHCI interface 397ef1e4edaSSimon Glass * 398ef1e4edaSSimon Glass * This is used when you are not using CONFIG_BLK. Convert your driver over! 399ef1e4edaSSimon Glass * 400ef1e4edaSSimon Glass * @host: SDHCI host structure 401ef1e4edaSSimon Glass * @max_clk: Maximum supported clock speed in HZ (0 for default) 402ef1e4edaSSimon Glass * @min_clk: Minimum supported clock speed in HZ (0 for default) 403ef1e4edaSSimon Glass * @return 0 if OK, -ve on error 404ef1e4edaSSimon Glass */ 405af62a557SLei Wen int add_sdhci(struct sdhci_host *host, u32 max_clk, u32 min_clk); 406ef1e4edaSSimon Glass #endif /* !CONFIG_BLK */ 407ef1e4edaSSimon Glass 408ef1e4edaSSimon Glass #ifdef CONFIG_DM_MMC_OPS 409ef1e4edaSSimon Glass /* Export the operations to drivers */ 410ef1e4edaSSimon Glass int sdhci_probe(struct udevice *dev); 411ef1e4edaSSimon Glass extern const struct dm_mmc_ops sdhci_ops; 412ef1e4edaSSimon Glass #else 413ef1e4edaSSimon Glass #endif 414ef1e4edaSSimon Glass 415af62a557SLei Wen #endif /* __SDHCI_HW_H */ 416