xref: /rk3399_rockchip-uboot/include/sdhci.h (revision 113e5dfcd77cfef4a1719c9a6ba3933c2ef06320)
1af62a557SLei Wen /*
2af62a557SLei Wen  * Copyright 2011, Marvell Semiconductor Inc.
3af62a557SLei Wen  * Lei Wen <leiwen@marvell.com>
4af62a557SLei Wen  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
6af62a557SLei Wen  *
7af62a557SLei Wen  * Back ported to the 8xx platform (from the 8260 platform) by
8af62a557SLei Wen  * Murray.Jensen@cmst.csiro.au, 27-Jan-01.
9af62a557SLei Wen  */
10af62a557SLei Wen #ifndef __SDHCI_HW_H
11af62a557SLei Wen #define __SDHCI_HW_H
12af62a557SLei Wen 
13af62a557SLei Wen #include <asm/io.h>
146cf1b17cSLei Wen #include <mmc.h>
156cf1b17cSLei Wen 
16af62a557SLei Wen /*
17af62a557SLei Wen  * Controller registers
18af62a557SLei Wen  */
19af62a557SLei Wen 
20af62a557SLei Wen #define SDHCI_DMA_ADDRESS	0x00
21af62a557SLei Wen 
22af62a557SLei Wen #define SDHCI_BLOCK_SIZE	0x04
23af62a557SLei Wen #define  SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
24af62a557SLei Wen 
25af62a557SLei Wen #define SDHCI_BLOCK_COUNT	0x06
26af62a557SLei Wen 
27af62a557SLei Wen #define SDHCI_ARGUMENT		0x08
28af62a557SLei Wen 
29af62a557SLei Wen #define SDHCI_TRANSFER_MODE	0x0C
30af62a557SLei Wen #define  SDHCI_TRNS_DMA		0x01
31af62a557SLei Wen #define  SDHCI_TRNS_BLK_CNT_EN	0x02
32af62a557SLei Wen #define  SDHCI_TRNS_ACMD12	0x04
33af62a557SLei Wen #define  SDHCI_TRNS_READ	0x10
34af62a557SLei Wen #define  SDHCI_TRNS_MULTI	0x20
35af62a557SLei Wen 
36af62a557SLei Wen #define SDHCI_COMMAND		0x0E
37af62a557SLei Wen #define  SDHCI_CMD_RESP_MASK	0x03
38af62a557SLei Wen #define  SDHCI_CMD_CRC		0x08
39af62a557SLei Wen #define  SDHCI_CMD_INDEX	0x10
40af62a557SLei Wen #define  SDHCI_CMD_DATA		0x20
41af62a557SLei Wen #define  SDHCI_CMD_ABORTCMD	0xC0
42af62a557SLei Wen 
43af62a557SLei Wen #define  SDHCI_CMD_RESP_NONE	0x00
44af62a557SLei Wen #define  SDHCI_CMD_RESP_LONG	0x01
45af62a557SLei Wen #define  SDHCI_CMD_RESP_SHORT	0x02
46af62a557SLei Wen #define  SDHCI_CMD_RESP_SHORT_BUSY 0x03
47af62a557SLei Wen 
48af62a557SLei Wen #define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
49af62a557SLei Wen #define SDHCI_GET_CMD(c) ((c>>8) & 0x3f)
50af62a557SLei Wen 
51af62a557SLei Wen #define SDHCI_RESPONSE		0x10
52af62a557SLei Wen 
53af62a557SLei Wen #define SDHCI_BUFFER		0x20
54af62a557SLei Wen 
55af62a557SLei Wen #define SDHCI_PRESENT_STATE	0x24
56af62a557SLei Wen #define  SDHCI_CMD_INHIBIT	0x00000001
57af62a557SLei Wen #define  SDHCI_DATA_INHIBIT	0x00000002
58af62a557SLei Wen #define  SDHCI_DOING_WRITE	0x00000100
59af62a557SLei Wen #define  SDHCI_DOING_READ	0x00000200
60af62a557SLei Wen #define  SDHCI_SPACE_AVAILABLE	0x00000400
61af62a557SLei Wen #define  SDHCI_DATA_AVAILABLE	0x00000800
62af62a557SLei Wen #define  SDHCI_CARD_PRESENT	0x00010000
63470dcc75SJoe Hershberger #define  SDHCI_CARD_STATE_STABLE	0x00020000
64470dcc75SJoe Hershberger #define  SDHCI_CARD_DETECT_PIN_LEVEL	0x00040000
65af62a557SLei Wen #define  SDHCI_WRITE_PROTECT	0x00080000
66af62a557SLei Wen 
67af62a557SLei Wen #define SDHCI_HOST_CONTROL	0x28
68af62a557SLei Wen #define  SDHCI_CTRL_LED		0x01
69af62a557SLei Wen #define  SDHCI_CTRL_4BITBUS	0x02
70af62a557SLei Wen #define  SDHCI_CTRL_HISPD	0x04
71af62a557SLei Wen #define  SDHCI_CTRL_DMA_MASK	0x18
72af62a557SLei Wen #define   SDHCI_CTRL_SDMA	0x00
73af62a557SLei Wen #define   SDHCI_CTRL_ADMA1	0x08
74af62a557SLei Wen #define   SDHCI_CTRL_ADMA32	0x10
75af62a557SLei Wen #define   SDHCI_CTRL_ADMA64	0x18
76af62a557SLei Wen #define  SDHCI_CTRL_8BITBUS	0x20
77470dcc75SJoe Hershberger #define  SDHCI_CTRL_CD_TEST_INS	0x40
78470dcc75SJoe Hershberger #define  SDHCI_CTRL_CD_TEST	0x80
79af62a557SLei Wen 
80af62a557SLei Wen #define SDHCI_POWER_CONTROL	0x29
81af62a557SLei Wen #define  SDHCI_POWER_ON		0x01
82af62a557SLei Wen #define  SDHCI_POWER_180	0x0A
83af62a557SLei Wen #define  SDHCI_POWER_300	0x0C
84af62a557SLei Wen #define  SDHCI_POWER_330	0x0E
85af62a557SLei Wen 
86af62a557SLei Wen #define SDHCI_BLOCK_GAP_CONTROL	0x2A
87af62a557SLei Wen 
88af62a557SLei Wen #define SDHCI_WAKE_UP_CONTROL	0x2B
89af62a557SLei Wen #define  SDHCI_WAKE_ON_INT	0x01
90af62a557SLei Wen #define  SDHCI_WAKE_ON_INSERT	0x02
91af62a557SLei Wen #define  SDHCI_WAKE_ON_REMOVE	0x04
92af62a557SLei Wen 
93af62a557SLei Wen #define SDHCI_CLOCK_CONTROL	0x2C
94af62a557SLei Wen #define  SDHCI_DIVIDER_SHIFT	8
95af62a557SLei Wen #define  SDHCI_DIVIDER_HI_SHIFT	6
96af62a557SLei Wen #define  SDHCI_DIV_MASK	0xFF
97af62a557SLei Wen #define  SDHCI_DIV_MASK_LEN	8
98af62a557SLei Wen #define  SDHCI_DIV_HI_MASK	0x300
99af62a557SLei Wen #define  SDHCI_CLOCK_CARD_EN	0x0004
100af62a557SLei Wen #define  SDHCI_CLOCK_INT_STABLE	0x0002
101af62a557SLei Wen #define  SDHCI_CLOCK_INT_EN	0x0001
102af62a557SLei Wen 
103af62a557SLei Wen #define SDHCI_TIMEOUT_CONTROL	0x2E
104af62a557SLei Wen 
105af62a557SLei Wen #define SDHCI_SOFTWARE_RESET	0x2F
106af62a557SLei Wen #define  SDHCI_RESET_ALL	0x01
107af62a557SLei Wen #define  SDHCI_RESET_CMD	0x02
108af62a557SLei Wen #define  SDHCI_RESET_DATA	0x04
109af62a557SLei Wen 
110af62a557SLei Wen #define SDHCI_INT_STATUS	0x30
111af62a557SLei Wen #define SDHCI_INT_ENABLE	0x34
112af62a557SLei Wen #define SDHCI_SIGNAL_ENABLE	0x38
113af62a557SLei Wen #define  SDHCI_INT_RESPONSE	0x00000001
114af62a557SLei Wen #define  SDHCI_INT_DATA_END	0x00000002
115af62a557SLei Wen #define  SDHCI_INT_DMA_END	0x00000008
116af62a557SLei Wen #define  SDHCI_INT_SPACE_AVAIL	0x00000010
117af62a557SLei Wen #define  SDHCI_INT_DATA_AVAIL	0x00000020
118af62a557SLei Wen #define  SDHCI_INT_CARD_INSERT	0x00000040
119af62a557SLei Wen #define  SDHCI_INT_CARD_REMOVE	0x00000080
120af62a557SLei Wen #define  SDHCI_INT_CARD_INT	0x00000100
121af62a557SLei Wen #define  SDHCI_INT_ERROR	0x00008000
122af62a557SLei Wen #define  SDHCI_INT_TIMEOUT	0x00010000
123af62a557SLei Wen #define  SDHCI_INT_CRC		0x00020000
124af62a557SLei Wen #define  SDHCI_INT_END_BIT	0x00040000
125af62a557SLei Wen #define  SDHCI_INT_INDEX	0x00080000
126af62a557SLei Wen #define  SDHCI_INT_DATA_TIMEOUT	0x00100000
127af62a557SLei Wen #define  SDHCI_INT_DATA_CRC	0x00200000
128af62a557SLei Wen #define  SDHCI_INT_DATA_END_BIT	0x00400000
129af62a557SLei Wen #define  SDHCI_INT_BUS_POWER	0x00800000
130af62a557SLei Wen #define  SDHCI_INT_ACMD12ERR	0x01000000
131af62a557SLei Wen #define  SDHCI_INT_ADMA_ERROR	0x02000000
132af62a557SLei Wen 
133af62a557SLei Wen #define  SDHCI_INT_NORMAL_MASK	0x00007FFF
134af62a557SLei Wen #define  SDHCI_INT_ERROR_MASK	0xFFFF8000
135af62a557SLei Wen 
136af62a557SLei Wen #define  SDHCI_INT_CMD_MASK	(SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
137af62a557SLei Wen 		SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX)
138af62a557SLei Wen #define  SDHCI_INT_DATA_MASK	(SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
139af62a557SLei Wen 		SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
140af62a557SLei Wen 		SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
141af62a557SLei Wen 		SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR)
142af62a557SLei Wen #define SDHCI_INT_ALL_MASK	((unsigned int)-1)
143af62a557SLei Wen 
144af62a557SLei Wen #define SDHCI_ACMD12_ERR	0x3C
145af62a557SLei Wen 
146af62a557SLei Wen /* 3E-3F reserved */
147af62a557SLei Wen 
148af62a557SLei Wen #define SDHCI_CAPABILITIES	0x40
149af62a557SLei Wen #define  SDHCI_TIMEOUT_CLK_MASK	0x0000003F
150af62a557SLei Wen #define  SDHCI_TIMEOUT_CLK_SHIFT 0
151af62a557SLei Wen #define  SDHCI_TIMEOUT_CLK_UNIT	0x00000080
152af62a557SLei Wen #define  SDHCI_CLOCK_BASE_MASK	0x00003F00
153af62a557SLei Wen #define  SDHCI_CLOCK_V3_BASE_MASK	0x0000FF00
154af62a557SLei Wen #define  SDHCI_CLOCK_BASE_SHIFT	8
155af62a557SLei Wen #define  SDHCI_MAX_BLOCK_MASK	0x00030000
156af62a557SLei Wen #define  SDHCI_MAX_BLOCK_SHIFT  16
157af62a557SLei Wen #define  SDHCI_CAN_DO_8BIT	0x00040000
158af62a557SLei Wen #define  SDHCI_CAN_DO_ADMA2	0x00080000
159af62a557SLei Wen #define  SDHCI_CAN_DO_ADMA1	0x00100000
160af62a557SLei Wen #define  SDHCI_CAN_DO_HISPD	0x00200000
161af62a557SLei Wen #define  SDHCI_CAN_DO_SDMA	0x00400000
162af62a557SLei Wen #define  SDHCI_CAN_VDD_330	0x01000000
163af62a557SLei Wen #define  SDHCI_CAN_VDD_300	0x02000000
164af62a557SLei Wen #define  SDHCI_CAN_VDD_180	0x04000000
165af62a557SLei Wen #define  SDHCI_CAN_64BIT	0x10000000
166af62a557SLei Wen 
167af62a557SLei Wen #define SDHCI_CAPABILITIES_1	0x44
168af62a557SLei Wen 
169af62a557SLei Wen #define SDHCI_MAX_CURRENT	0x48
170af62a557SLei Wen 
171af62a557SLei Wen /* 4C-4F reserved for more max current */
172af62a557SLei Wen 
173af62a557SLei Wen #define SDHCI_SET_ACMD12_ERROR	0x50
174af62a557SLei Wen #define SDHCI_SET_INT_ERROR	0x52
175af62a557SLei Wen 
176af62a557SLei Wen #define SDHCI_ADMA_ERROR	0x54
177af62a557SLei Wen 
178af62a557SLei Wen /* 55-57 reserved */
179af62a557SLei Wen 
180af62a557SLei Wen #define SDHCI_ADMA_ADDRESS	0x58
181af62a557SLei Wen 
182af62a557SLei Wen /* 60-FB reserved */
183af62a557SLei Wen 
184af62a557SLei Wen #define SDHCI_SLOT_INT_STATUS	0xFC
185af62a557SLei Wen 
186af62a557SLei Wen #define SDHCI_HOST_VERSION	0xFE
187af62a557SLei Wen #define  SDHCI_VENDOR_VER_MASK	0xFF00
188af62a557SLei Wen #define  SDHCI_VENDOR_VER_SHIFT	8
189af62a557SLei Wen #define  SDHCI_SPEC_VER_MASK	0x00FF
190af62a557SLei Wen #define  SDHCI_SPEC_VER_SHIFT	0
191af62a557SLei Wen #define   SDHCI_SPEC_100	0
192af62a557SLei Wen #define   SDHCI_SPEC_200	1
193af62a557SLei Wen #define   SDHCI_SPEC_300	2
194af62a557SLei Wen 
195*113e5dfcSJaehoon Chung #define SDHCI_GET_VERSION(x) (x->version & SDHCI_SPEC_VER_MASK)
196*113e5dfcSJaehoon Chung 
197af62a557SLei Wen /*
198af62a557SLei Wen  * End of controller registers.
199af62a557SLei Wen  */
200af62a557SLei Wen 
201af62a557SLei Wen #define SDHCI_MAX_DIV_SPEC_200	256
202af62a557SLei Wen #define SDHCI_MAX_DIV_SPEC_300	2046
203af62a557SLei Wen 
204af62a557SLei Wen /*
205af62a557SLei Wen  * quirks
206af62a557SLei Wen  */
207af62a557SLei Wen #define SDHCI_QUIRK_32BIT_DMA_ADDR	(1 << 0)
2085af9a569SAjay Bhargav #define SDHCI_QUIRK_REG32_RW		(1 << 1)
2093a638320SJaehoon Chung #define SDHCI_QUIRK_BROKEN_R1B		(1 << 2)
210236bfecfSJaehoon Chung #define SDHCI_QUIRK_NO_HISPD_BIT	(1 << 3)
211236bfecfSJaehoon Chung #define SDHCI_QUIRK_BROKEN_VOLTAGE	(1 << 4)
212470dcc75SJoe Hershberger #define SDHCI_QUIRK_NO_CD		(1 << 5)
21313243f2eSTushar Behera #define SDHCI_QUIRK_WAIT_SEND_CMD	(1 << 6)
214688c2d14SMela Custodio #define SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER (1 << 7)
215*113e5dfcSJaehoon Chung #define SDHCI_QUIRK_USE_WIDE8		(1 << 8)
216af62a557SLei Wen 
2170d2f15f9SLei Wen /* to make gcc happy */
2180d2f15f9SLei Wen struct sdhci_host;
2190d2f15f9SLei Wen 
220af62a557SLei Wen /*
221af62a557SLei Wen  * Host SDMA buffer boundary. Valid values from 4K to 512K in powers of 2.
222af62a557SLei Wen  */
223af62a557SLei Wen #define SDHCI_DEFAULT_BOUNDARY_SIZE	(512 * 1024)
224af62a557SLei Wen #define SDHCI_DEFAULT_BOUNDARY_ARG	(7)
225af62a557SLei Wen struct sdhci_ops {
226af62a557SLei Wen #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
227af62a557SLei Wen 	u32             (*read_l)(struct sdhci_host *host, int reg);
228af62a557SLei Wen 	u16             (*read_w)(struct sdhci_host *host, int reg);
229af62a557SLei Wen 	u8              (*read_b)(struct sdhci_host *host, int reg);
230af62a557SLei Wen 	void            (*write_l)(struct sdhci_host *host, u32 val, int reg);
231af62a557SLei Wen 	void            (*write_w)(struct sdhci_host *host, u16 val, int reg);
232af62a557SLei Wen 	void            (*write_b)(struct sdhci_host *host, u8 val, int reg);
233af62a557SLei Wen #endif
234af62a557SLei Wen };
235af62a557SLei Wen 
236af62a557SLei Wen struct sdhci_host {
237af62a557SLei Wen 	char *name;
238af62a557SLei Wen 	void *ioaddr;
239af62a557SLei Wen 	unsigned int quirks;
240236bfecfSJaehoon Chung 	unsigned int host_caps;
241af62a557SLei Wen 	unsigned int version;
242af62a557SLei Wen 	unsigned int clock;
2436cf1b17cSLei Wen 	struct mmc *mmc;
244af62a557SLei Wen 	const struct sdhci_ops *ops;
245b09ed6e4SJaehoon Chung 	int index;
246236bfecfSJaehoon Chung 
247236bfecfSJaehoon Chung 	void (*set_control_reg)(struct sdhci_host *host);
248b09ed6e4SJaehoon Chung 	void (*set_clock)(int dev_index, unsigned int div);
249236bfecfSJaehoon Chung 	uint	voltages;
250af62a557SLei Wen };
251af62a557SLei Wen 
252af62a557SLei Wen #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
253af62a557SLei Wen 
254af62a557SLei Wen static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
255af62a557SLei Wen {
256af62a557SLei Wen 	if (unlikely(host->ops->write_l))
257af62a557SLei Wen 		host->ops->write_l(host, val, reg);
258af62a557SLei Wen 	else
259af62a557SLei Wen 		writel(val, host->ioaddr + reg);
260af62a557SLei Wen }
261af62a557SLei Wen 
262af62a557SLei Wen static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
263af62a557SLei Wen {
264af62a557SLei Wen 	if (unlikely(host->ops->write_w))
265af62a557SLei Wen 		host->ops->write_w(host, val, reg);
266af62a557SLei Wen 	else
267af62a557SLei Wen 		writew(val, host->ioaddr + reg);
268af62a557SLei Wen }
269af62a557SLei Wen 
270af62a557SLei Wen static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
271af62a557SLei Wen {
272af62a557SLei Wen 	if (unlikely(host->ops->write_b))
273af62a557SLei Wen 		host->ops->write_b(host, val, reg);
274af62a557SLei Wen 	else
275af62a557SLei Wen 		writeb(val, host->ioaddr + reg);
276af62a557SLei Wen }
277af62a557SLei Wen 
278af62a557SLei Wen static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
279af62a557SLei Wen {
280af62a557SLei Wen 	if (unlikely(host->ops->read_l))
281af62a557SLei Wen 		return host->ops->read_l(host, reg);
282af62a557SLei Wen 	else
283af62a557SLei Wen 		return readl(host->ioaddr + reg);
284af62a557SLei Wen }
285af62a557SLei Wen 
286af62a557SLei Wen static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
287af62a557SLei Wen {
288af62a557SLei Wen 	if (unlikely(host->ops->read_w))
289af62a557SLei Wen 		return host->ops->read_w(host, reg);
290af62a557SLei Wen 	else
291af62a557SLei Wen 		return readw(host->ioaddr + reg);
292af62a557SLei Wen }
293af62a557SLei Wen 
294af62a557SLei Wen static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
295af62a557SLei Wen {
296af62a557SLei Wen 	if (unlikely(host->ops->read_b))
297af62a557SLei Wen 		return host->ops->read_b(host, reg);
298af62a557SLei Wen 	else
299af62a557SLei Wen 		return readb(host->ioaddr + reg);
300af62a557SLei Wen }
301af62a557SLei Wen 
302af62a557SLei Wen #else
303af62a557SLei Wen 
304af62a557SLei Wen static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
305af62a557SLei Wen {
306af62a557SLei Wen 	writel(val, host->ioaddr + reg);
307af62a557SLei Wen }
308af62a557SLei Wen 
309af62a557SLei Wen static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
310af62a557SLei Wen {
311af62a557SLei Wen 	writew(val, host->ioaddr + reg);
312af62a557SLei Wen }
313af62a557SLei Wen 
314af62a557SLei Wen static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
315af62a557SLei Wen {
316af62a557SLei Wen 	writeb(val, host->ioaddr + reg);
317af62a557SLei Wen }
318af62a557SLei Wen static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
319af62a557SLei Wen {
320af62a557SLei Wen 	return readl(host->ioaddr + reg);
321af62a557SLei Wen }
322af62a557SLei Wen 
323af62a557SLei Wen static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
324af62a557SLei Wen {
325af62a557SLei Wen 	return readw(host->ioaddr + reg);
326af62a557SLei Wen }
327af62a557SLei Wen 
328af62a557SLei Wen static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
329af62a557SLei Wen {
330af62a557SLei Wen 	return readb(host->ioaddr + reg);
331af62a557SLei Wen }
332af62a557SLei Wen #endif
333af62a557SLei Wen 
334af62a557SLei Wen int add_sdhci(struct sdhci_host *host, u32 max_clk, u32 min_clk);
335af62a557SLei Wen #endif /* __SDHCI_HW_H */
336