1af62a557SLei Wen /* 2af62a557SLei Wen * Copyright 2011, Marvell Semiconductor Inc. 3af62a557SLei Wen * Lei Wen <leiwen@marvell.com> 4af62a557SLei Wen * 5af62a557SLei Wen * See file CREDITS for list of people who contributed to this 6af62a557SLei Wen * project. 7af62a557SLei Wen * 8af62a557SLei Wen * This program is free software; you can redistribute it and/or 9af62a557SLei Wen * modify it under the terms of the GNU General Public License as 10af62a557SLei Wen * published by the Free Software Foundation; either version 2 of 11af62a557SLei Wen * the License, or (at your option) any later version. 12af62a557SLei Wen * 13af62a557SLei Wen * This program is distributed in the hope that it will be useful, 14af62a557SLei Wen * but WITHOUT ANY WARRANTY; without even the implied warranty of 15af62a557SLei Wen * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16af62a557SLei Wen * GNU General Public License for more details. 17af62a557SLei Wen * 18af62a557SLei Wen * You should have received a copy of the GNU General Public License 19af62a557SLei Wen * along with this program; if not, write to the Free Software 20af62a557SLei Wen * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21af62a557SLei Wen * MA 02111-1307 USA 22af62a557SLei Wen * 23af62a557SLei Wen * Back ported to the 8xx platform (from the 8260 platform) by 24af62a557SLei Wen * Murray.Jensen@cmst.csiro.au, 27-Jan-01. 25af62a557SLei Wen */ 26af62a557SLei Wen #ifndef __SDHCI_HW_H 27af62a557SLei Wen #define __SDHCI_HW_H 28af62a557SLei Wen 29af62a557SLei Wen #include <asm/io.h> 30af62a557SLei Wen /* 31af62a557SLei Wen * Controller registers 32af62a557SLei Wen */ 33af62a557SLei Wen 34af62a557SLei Wen #define SDHCI_DMA_ADDRESS 0x00 35af62a557SLei Wen 36af62a557SLei Wen #define SDHCI_BLOCK_SIZE 0x04 37af62a557SLei Wen #define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF)) 38af62a557SLei Wen 39af62a557SLei Wen #define SDHCI_BLOCK_COUNT 0x06 40af62a557SLei Wen 41af62a557SLei Wen #define SDHCI_ARGUMENT 0x08 42af62a557SLei Wen 43af62a557SLei Wen #define SDHCI_TRANSFER_MODE 0x0C 44af62a557SLei Wen #define SDHCI_TRNS_DMA 0x01 45af62a557SLei Wen #define SDHCI_TRNS_BLK_CNT_EN 0x02 46af62a557SLei Wen #define SDHCI_TRNS_ACMD12 0x04 47af62a557SLei Wen #define SDHCI_TRNS_READ 0x10 48af62a557SLei Wen #define SDHCI_TRNS_MULTI 0x20 49af62a557SLei Wen 50af62a557SLei Wen #define SDHCI_COMMAND 0x0E 51af62a557SLei Wen #define SDHCI_CMD_RESP_MASK 0x03 52af62a557SLei Wen #define SDHCI_CMD_CRC 0x08 53af62a557SLei Wen #define SDHCI_CMD_INDEX 0x10 54af62a557SLei Wen #define SDHCI_CMD_DATA 0x20 55af62a557SLei Wen #define SDHCI_CMD_ABORTCMD 0xC0 56af62a557SLei Wen 57af62a557SLei Wen #define SDHCI_CMD_RESP_NONE 0x00 58af62a557SLei Wen #define SDHCI_CMD_RESP_LONG 0x01 59af62a557SLei Wen #define SDHCI_CMD_RESP_SHORT 0x02 60af62a557SLei Wen #define SDHCI_CMD_RESP_SHORT_BUSY 0x03 61af62a557SLei Wen 62af62a557SLei Wen #define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff)) 63af62a557SLei Wen #define SDHCI_GET_CMD(c) ((c>>8) & 0x3f) 64af62a557SLei Wen 65af62a557SLei Wen #define SDHCI_RESPONSE 0x10 66af62a557SLei Wen 67af62a557SLei Wen #define SDHCI_BUFFER 0x20 68af62a557SLei Wen 69af62a557SLei Wen #define SDHCI_PRESENT_STATE 0x24 70af62a557SLei Wen #define SDHCI_CMD_INHIBIT 0x00000001 71af62a557SLei Wen #define SDHCI_DATA_INHIBIT 0x00000002 72af62a557SLei Wen #define SDHCI_DOING_WRITE 0x00000100 73af62a557SLei Wen #define SDHCI_DOING_READ 0x00000200 74af62a557SLei Wen #define SDHCI_SPACE_AVAILABLE 0x00000400 75af62a557SLei Wen #define SDHCI_DATA_AVAILABLE 0x00000800 76af62a557SLei Wen #define SDHCI_CARD_PRESENT 0x00010000 77af62a557SLei Wen #define SDHCI_WRITE_PROTECT 0x00080000 78af62a557SLei Wen 79af62a557SLei Wen #define SDHCI_HOST_CONTROL 0x28 80af62a557SLei Wen #define SDHCI_CTRL_LED 0x01 81af62a557SLei Wen #define SDHCI_CTRL_4BITBUS 0x02 82af62a557SLei Wen #define SDHCI_CTRL_HISPD 0x04 83af62a557SLei Wen #define SDHCI_CTRL_DMA_MASK 0x18 84af62a557SLei Wen #define SDHCI_CTRL_SDMA 0x00 85af62a557SLei Wen #define SDHCI_CTRL_ADMA1 0x08 86af62a557SLei Wen #define SDHCI_CTRL_ADMA32 0x10 87af62a557SLei Wen #define SDHCI_CTRL_ADMA64 0x18 88af62a557SLei Wen #define SDHCI_CTRL_8BITBUS 0x20 89af62a557SLei Wen 90af62a557SLei Wen #define SDHCI_POWER_CONTROL 0x29 91af62a557SLei Wen #define SDHCI_POWER_ON 0x01 92af62a557SLei Wen #define SDHCI_POWER_180 0x0A 93af62a557SLei Wen #define SDHCI_POWER_300 0x0C 94af62a557SLei Wen #define SDHCI_POWER_330 0x0E 95af62a557SLei Wen 96af62a557SLei Wen #define SDHCI_BLOCK_GAP_CONTROL 0x2A 97af62a557SLei Wen 98af62a557SLei Wen #define SDHCI_WAKE_UP_CONTROL 0x2B 99af62a557SLei Wen #define SDHCI_WAKE_ON_INT 0x01 100af62a557SLei Wen #define SDHCI_WAKE_ON_INSERT 0x02 101af62a557SLei Wen #define SDHCI_WAKE_ON_REMOVE 0x04 102af62a557SLei Wen 103af62a557SLei Wen #define SDHCI_CLOCK_CONTROL 0x2C 104af62a557SLei Wen #define SDHCI_DIVIDER_SHIFT 8 105af62a557SLei Wen #define SDHCI_DIVIDER_HI_SHIFT 6 106af62a557SLei Wen #define SDHCI_DIV_MASK 0xFF 107af62a557SLei Wen #define SDHCI_DIV_MASK_LEN 8 108af62a557SLei Wen #define SDHCI_DIV_HI_MASK 0x300 109af62a557SLei Wen #define SDHCI_CLOCK_CARD_EN 0x0004 110af62a557SLei Wen #define SDHCI_CLOCK_INT_STABLE 0x0002 111af62a557SLei Wen #define SDHCI_CLOCK_INT_EN 0x0001 112af62a557SLei Wen 113af62a557SLei Wen #define SDHCI_TIMEOUT_CONTROL 0x2E 114af62a557SLei Wen 115af62a557SLei Wen #define SDHCI_SOFTWARE_RESET 0x2F 116af62a557SLei Wen #define SDHCI_RESET_ALL 0x01 117af62a557SLei Wen #define SDHCI_RESET_CMD 0x02 118af62a557SLei Wen #define SDHCI_RESET_DATA 0x04 119af62a557SLei Wen 120af62a557SLei Wen #define SDHCI_INT_STATUS 0x30 121af62a557SLei Wen #define SDHCI_INT_ENABLE 0x34 122af62a557SLei Wen #define SDHCI_SIGNAL_ENABLE 0x38 123af62a557SLei Wen #define SDHCI_INT_RESPONSE 0x00000001 124af62a557SLei Wen #define SDHCI_INT_DATA_END 0x00000002 125af62a557SLei Wen #define SDHCI_INT_DMA_END 0x00000008 126af62a557SLei Wen #define SDHCI_INT_SPACE_AVAIL 0x00000010 127af62a557SLei Wen #define SDHCI_INT_DATA_AVAIL 0x00000020 128af62a557SLei Wen #define SDHCI_INT_CARD_INSERT 0x00000040 129af62a557SLei Wen #define SDHCI_INT_CARD_REMOVE 0x00000080 130af62a557SLei Wen #define SDHCI_INT_CARD_INT 0x00000100 131af62a557SLei Wen #define SDHCI_INT_ERROR 0x00008000 132af62a557SLei Wen #define SDHCI_INT_TIMEOUT 0x00010000 133af62a557SLei Wen #define SDHCI_INT_CRC 0x00020000 134af62a557SLei Wen #define SDHCI_INT_END_BIT 0x00040000 135af62a557SLei Wen #define SDHCI_INT_INDEX 0x00080000 136af62a557SLei Wen #define SDHCI_INT_DATA_TIMEOUT 0x00100000 137af62a557SLei Wen #define SDHCI_INT_DATA_CRC 0x00200000 138af62a557SLei Wen #define SDHCI_INT_DATA_END_BIT 0x00400000 139af62a557SLei Wen #define SDHCI_INT_BUS_POWER 0x00800000 140af62a557SLei Wen #define SDHCI_INT_ACMD12ERR 0x01000000 141af62a557SLei Wen #define SDHCI_INT_ADMA_ERROR 0x02000000 142af62a557SLei Wen 143af62a557SLei Wen #define SDHCI_INT_NORMAL_MASK 0x00007FFF 144af62a557SLei Wen #define SDHCI_INT_ERROR_MASK 0xFFFF8000 145af62a557SLei Wen 146af62a557SLei Wen #define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \ 147af62a557SLei Wen SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX) 148af62a557SLei Wen #define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \ 149af62a557SLei Wen SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \ 150af62a557SLei Wen SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \ 151af62a557SLei Wen SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR) 152af62a557SLei Wen #define SDHCI_INT_ALL_MASK ((unsigned int)-1) 153af62a557SLei Wen 154af62a557SLei Wen #define SDHCI_ACMD12_ERR 0x3C 155af62a557SLei Wen 156af62a557SLei Wen /* 3E-3F reserved */ 157af62a557SLei Wen 158af62a557SLei Wen #define SDHCI_CAPABILITIES 0x40 159af62a557SLei Wen #define SDHCI_TIMEOUT_CLK_MASK 0x0000003F 160af62a557SLei Wen #define SDHCI_TIMEOUT_CLK_SHIFT 0 161af62a557SLei Wen #define SDHCI_TIMEOUT_CLK_UNIT 0x00000080 162af62a557SLei Wen #define SDHCI_CLOCK_BASE_MASK 0x00003F00 163af62a557SLei Wen #define SDHCI_CLOCK_V3_BASE_MASK 0x0000FF00 164af62a557SLei Wen #define SDHCI_CLOCK_BASE_SHIFT 8 165af62a557SLei Wen #define SDHCI_MAX_BLOCK_MASK 0x00030000 166af62a557SLei Wen #define SDHCI_MAX_BLOCK_SHIFT 16 167af62a557SLei Wen #define SDHCI_CAN_DO_8BIT 0x00040000 168af62a557SLei Wen #define SDHCI_CAN_DO_ADMA2 0x00080000 169af62a557SLei Wen #define SDHCI_CAN_DO_ADMA1 0x00100000 170af62a557SLei Wen #define SDHCI_CAN_DO_HISPD 0x00200000 171af62a557SLei Wen #define SDHCI_CAN_DO_SDMA 0x00400000 172af62a557SLei Wen #define SDHCI_CAN_VDD_330 0x01000000 173af62a557SLei Wen #define SDHCI_CAN_VDD_300 0x02000000 174af62a557SLei Wen #define SDHCI_CAN_VDD_180 0x04000000 175af62a557SLei Wen #define SDHCI_CAN_64BIT 0x10000000 176af62a557SLei Wen 177af62a557SLei Wen #define SDHCI_CAPABILITIES_1 0x44 178af62a557SLei Wen 179af62a557SLei Wen #define SDHCI_MAX_CURRENT 0x48 180af62a557SLei Wen 181af62a557SLei Wen /* 4C-4F reserved for more max current */ 182af62a557SLei Wen 183af62a557SLei Wen #define SDHCI_SET_ACMD12_ERROR 0x50 184af62a557SLei Wen #define SDHCI_SET_INT_ERROR 0x52 185af62a557SLei Wen 186af62a557SLei Wen #define SDHCI_ADMA_ERROR 0x54 187af62a557SLei Wen 188af62a557SLei Wen /* 55-57 reserved */ 189af62a557SLei Wen 190af62a557SLei Wen #define SDHCI_ADMA_ADDRESS 0x58 191af62a557SLei Wen 192af62a557SLei Wen /* 60-FB reserved */ 193af62a557SLei Wen 194af62a557SLei Wen #define SDHCI_SLOT_INT_STATUS 0xFC 195af62a557SLei Wen 196af62a557SLei Wen #define SDHCI_HOST_VERSION 0xFE 197af62a557SLei Wen #define SDHCI_VENDOR_VER_MASK 0xFF00 198af62a557SLei Wen #define SDHCI_VENDOR_VER_SHIFT 8 199af62a557SLei Wen #define SDHCI_SPEC_VER_MASK 0x00FF 200af62a557SLei Wen #define SDHCI_SPEC_VER_SHIFT 0 201af62a557SLei Wen #define SDHCI_SPEC_100 0 202af62a557SLei Wen #define SDHCI_SPEC_200 1 203af62a557SLei Wen #define SDHCI_SPEC_300 2 204af62a557SLei Wen 205af62a557SLei Wen /* 206af62a557SLei Wen * End of controller registers. 207af62a557SLei Wen */ 208af62a557SLei Wen 209af62a557SLei Wen #define SDHCI_MAX_DIV_SPEC_200 256 210af62a557SLei Wen #define SDHCI_MAX_DIV_SPEC_300 2046 211af62a557SLei Wen 212af62a557SLei Wen /* 213af62a557SLei Wen * quirks 214af62a557SLei Wen */ 215af62a557SLei Wen #define SDHCI_QUIRK_32BIT_DMA_ADDR (1 << 0) 216af62a557SLei Wen 217*0d2f15f9SLei Wen /* to make gcc happy */ 218*0d2f15f9SLei Wen struct sdhci_host; 219*0d2f15f9SLei Wen 220af62a557SLei Wen /* 221af62a557SLei Wen * Host SDMA buffer boundary. Valid values from 4K to 512K in powers of 2. 222af62a557SLei Wen */ 223af62a557SLei Wen #define SDHCI_DEFAULT_BOUNDARY_SIZE (512 * 1024) 224af62a557SLei Wen #define SDHCI_DEFAULT_BOUNDARY_ARG (7) 225af62a557SLei Wen struct sdhci_ops { 226af62a557SLei Wen #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS 227af62a557SLei Wen u32 (*read_l)(struct sdhci_host *host, int reg); 228af62a557SLei Wen u16 (*read_w)(struct sdhci_host *host, int reg); 229af62a557SLei Wen u8 (*read_b)(struct sdhci_host *host, int reg); 230af62a557SLei Wen void (*write_l)(struct sdhci_host *host, u32 val, int reg); 231af62a557SLei Wen void (*write_w)(struct sdhci_host *host, u16 val, int reg); 232af62a557SLei Wen void (*write_b)(struct sdhci_host *host, u8 val, int reg); 233af62a557SLei Wen #endif 234af62a557SLei Wen }; 235af62a557SLei Wen 236af62a557SLei Wen struct sdhci_host { 237af62a557SLei Wen char *name; 238af62a557SLei Wen void *ioaddr; 239af62a557SLei Wen unsigned int quirks; 240af62a557SLei Wen unsigned int version; 241af62a557SLei Wen unsigned int clock; 242af62a557SLei Wen const struct sdhci_ops *ops; 243af62a557SLei Wen }; 244af62a557SLei Wen 245af62a557SLei Wen #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS 246af62a557SLei Wen 247af62a557SLei Wen static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg) 248af62a557SLei Wen { 249af62a557SLei Wen if (unlikely(host->ops->write_l)) 250af62a557SLei Wen host->ops->write_l(host, val, reg); 251af62a557SLei Wen else 252af62a557SLei Wen writel(val, host->ioaddr + reg); 253af62a557SLei Wen } 254af62a557SLei Wen 255af62a557SLei Wen static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg) 256af62a557SLei Wen { 257af62a557SLei Wen if (unlikely(host->ops->write_w)) 258af62a557SLei Wen host->ops->write_w(host, val, reg); 259af62a557SLei Wen else 260af62a557SLei Wen writew(val, host->ioaddr + reg); 261af62a557SLei Wen } 262af62a557SLei Wen 263af62a557SLei Wen static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg) 264af62a557SLei Wen { 265af62a557SLei Wen if (unlikely(host->ops->write_b)) 266af62a557SLei Wen host->ops->write_b(host, val, reg); 267af62a557SLei Wen else 268af62a557SLei Wen writeb(val, host->ioaddr + reg); 269af62a557SLei Wen } 270af62a557SLei Wen 271af62a557SLei Wen static inline u32 sdhci_readl(struct sdhci_host *host, int reg) 272af62a557SLei Wen { 273af62a557SLei Wen if (unlikely(host->ops->read_l)) 274af62a557SLei Wen return host->ops->read_l(host, reg); 275af62a557SLei Wen else 276af62a557SLei Wen return readl(host->ioaddr + reg); 277af62a557SLei Wen } 278af62a557SLei Wen 279af62a557SLei Wen static inline u16 sdhci_readw(struct sdhci_host *host, int reg) 280af62a557SLei Wen { 281af62a557SLei Wen if (unlikely(host->ops->read_w)) 282af62a557SLei Wen return host->ops->read_w(host, reg); 283af62a557SLei Wen else 284af62a557SLei Wen return readw(host->ioaddr + reg); 285af62a557SLei Wen } 286af62a557SLei Wen 287af62a557SLei Wen static inline u8 sdhci_readb(struct sdhci_host *host, int reg) 288af62a557SLei Wen { 289af62a557SLei Wen if (unlikely(host->ops->read_b)) 290af62a557SLei Wen return host->ops->read_b(host, reg); 291af62a557SLei Wen else 292af62a557SLei Wen return readb(host->ioaddr + reg); 293af62a557SLei Wen } 294af62a557SLei Wen 295af62a557SLei Wen #else 296af62a557SLei Wen 297af62a557SLei Wen static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg) 298af62a557SLei Wen { 299af62a557SLei Wen writel(val, host->ioaddr + reg); 300af62a557SLei Wen } 301af62a557SLei Wen 302af62a557SLei Wen static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg) 303af62a557SLei Wen { 304af62a557SLei Wen writew(val, host->ioaddr + reg); 305af62a557SLei Wen } 306af62a557SLei Wen 307af62a557SLei Wen static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg) 308af62a557SLei Wen { 309af62a557SLei Wen writeb(val, host->ioaddr + reg); 310af62a557SLei Wen } 311af62a557SLei Wen static inline u32 sdhci_readl(struct sdhci_host *host, int reg) 312af62a557SLei Wen { 313af62a557SLei Wen return readl(host->ioaddr + reg); 314af62a557SLei Wen } 315af62a557SLei Wen 316af62a557SLei Wen static inline u16 sdhci_readw(struct sdhci_host *host, int reg) 317af62a557SLei Wen { 318af62a557SLei Wen return readw(host->ioaddr + reg); 319af62a557SLei Wen } 320af62a557SLei Wen 321af62a557SLei Wen static inline u8 sdhci_readb(struct sdhci_host *host, int reg) 322af62a557SLei Wen { 323af62a557SLei Wen return readb(host->ioaddr + reg); 324af62a557SLei Wen } 325af62a557SLei Wen #endif 326af62a557SLei Wen 327af62a557SLei Wen int add_sdhci(struct sdhci_host *host, u32 max_clk, u32 min_clk); 328af62a557SLei Wen #endif /* __SDHCI_HW_H */ 329