1af62a557SLei Wen /*
2af62a557SLei Wen * Copyright 2011, Marvell Semiconductor Inc.
3af62a557SLei Wen * Lei Wen <leiwen@marvell.com>
4af62a557SLei Wen *
51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
6af62a557SLei Wen *
7af62a557SLei Wen * Back ported to the 8xx platform (from the 8260 platform) by
8af62a557SLei Wen * Murray.Jensen@cmst.csiro.au, 27-Jan-01.
9af62a557SLei Wen */
10af62a557SLei Wen #ifndef __SDHCI_HW_H
11af62a557SLei Wen #define __SDHCI_HW_H
12af62a557SLei Wen
13af62a557SLei Wen #include <asm/io.h>
146cf1b17cSLei Wen #include <mmc.h>
150347960bSSimon Glass #include <asm/gpio.h>
166cf1b17cSLei Wen
17af62a557SLei Wen /*
18af62a557SLei Wen * Controller registers
19af62a557SLei Wen */
20af62a557SLei Wen
21af62a557SLei Wen #define SDHCI_DMA_ADDRESS 0x00
22af62a557SLei Wen
23af62a557SLei Wen #define SDHCI_BLOCK_SIZE 0x04
24af62a557SLei Wen #define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
25af62a557SLei Wen
26af62a557SLei Wen #define SDHCI_BLOCK_COUNT 0x06
27af62a557SLei Wen
28af62a557SLei Wen #define SDHCI_ARGUMENT 0x08
29af62a557SLei Wen
30af62a557SLei Wen #define SDHCI_TRANSFER_MODE 0x0C
3191914581SJaehoon Chung #define SDHCI_TRNS_DMA BIT(0)
3291914581SJaehoon Chung #define SDHCI_TRNS_BLK_CNT_EN BIT(1)
3391914581SJaehoon Chung #define SDHCI_TRNS_ACMD12 BIT(2)
3491914581SJaehoon Chung #define SDHCI_TRNS_READ BIT(4)
3591914581SJaehoon Chung #define SDHCI_TRNS_MULTI BIT(5)
36af62a557SLei Wen
37af62a557SLei Wen #define SDHCI_COMMAND 0x0E
38af62a557SLei Wen #define SDHCI_CMD_RESP_MASK 0x03
39af62a557SLei Wen #define SDHCI_CMD_CRC 0x08
40af62a557SLei Wen #define SDHCI_CMD_INDEX 0x10
41af62a557SLei Wen #define SDHCI_CMD_DATA 0x20
42af62a557SLei Wen #define SDHCI_CMD_ABORTCMD 0xC0
43af62a557SLei Wen
44af62a557SLei Wen #define SDHCI_CMD_RESP_NONE 0x00
45af62a557SLei Wen #define SDHCI_CMD_RESP_LONG 0x01
46af62a557SLei Wen #define SDHCI_CMD_RESP_SHORT 0x02
47af62a557SLei Wen #define SDHCI_CMD_RESP_SHORT_BUSY 0x03
48af62a557SLei Wen
49af62a557SLei Wen #define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
50af62a557SLei Wen #define SDHCI_GET_CMD(c) ((c>>8) & 0x3f)
51af62a557SLei Wen
52af62a557SLei Wen #define SDHCI_RESPONSE 0x10
53af62a557SLei Wen
54af62a557SLei Wen #define SDHCI_BUFFER 0x20
55af62a557SLei Wen
56af62a557SLei Wen #define SDHCI_PRESENT_STATE 0x24
5791914581SJaehoon Chung #define SDHCI_CMD_INHIBIT BIT(0)
5891914581SJaehoon Chung #define SDHCI_DATA_INHIBIT BIT(1)
5991914581SJaehoon Chung #define SDHCI_DOING_WRITE BIT(8)
6091914581SJaehoon Chung #define SDHCI_DOING_READ BIT(9)
6191914581SJaehoon Chung #define SDHCI_SPACE_AVAILABLE BIT(10)
6291914581SJaehoon Chung #define SDHCI_DATA_AVAILABLE BIT(11)
6391914581SJaehoon Chung #define SDHCI_CARD_PRESENT BIT(16)
6491914581SJaehoon Chung #define SDHCI_CARD_STATE_STABLE BIT(17)
6591914581SJaehoon Chung #define SDHCI_CARD_DETECT_PIN_LEVEL BIT(18)
6691914581SJaehoon Chung #define SDHCI_WRITE_PROTECT BIT(19)
67bdd003c0SZiyuan Xu #define SDHCI_DATA_0_LVL BIT(20)
68af62a557SLei Wen
69af62a557SLei Wen #define SDHCI_HOST_CONTROL 0x28
7091914581SJaehoon Chung #define SDHCI_CTRL_LED BIT(0)
7191914581SJaehoon Chung #define SDHCI_CTRL_4BITBUS BIT(1)
7291914581SJaehoon Chung #define SDHCI_CTRL_HISPD BIT(2)
73af62a557SLei Wen #define SDHCI_CTRL_DMA_MASK 0x18
74af62a557SLei Wen #define SDHCI_CTRL_SDMA 0x00
75af62a557SLei Wen #define SDHCI_CTRL_ADMA1 0x08
76af62a557SLei Wen #define SDHCI_CTRL_ADMA32 0x10
77af62a557SLei Wen #define SDHCI_CTRL_ADMA64 0x18
7891914581SJaehoon Chung #define SDHCI_CTRL_8BITBUS BIT(5)
7991914581SJaehoon Chung #define SDHCI_CTRL_CD_TEST_INS BIT(6)
8091914581SJaehoon Chung #define SDHCI_CTRL_CD_TEST BIT(7)
81af62a557SLei Wen
82af62a557SLei Wen #define SDHCI_POWER_CONTROL 0x29
83af62a557SLei Wen #define SDHCI_POWER_ON 0x01
84af62a557SLei Wen #define SDHCI_POWER_180 0x0A
85af62a557SLei Wen #define SDHCI_POWER_300 0x0C
86af62a557SLei Wen #define SDHCI_POWER_330 0x0E
87af62a557SLei Wen
88af62a557SLei Wen #define SDHCI_BLOCK_GAP_CONTROL 0x2A
89af62a557SLei Wen
90af62a557SLei Wen #define SDHCI_WAKE_UP_CONTROL 0x2B
9191914581SJaehoon Chung #define SDHCI_WAKE_ON_INT BIT(0)
9291914581SJaehoon Chung #define SDHCI_WAKE_ON_INSERT BIT(1)
9391914581SJaehoon Chung #define SDHCI_WAKE_ON_REMOVE BIT(2)
94af62a557SLei Wen
95af62a557SLei Wen #define SDHCI_CLOCK_CONTROL 0x2C
96af62a557SLei Wen #define SDHCI_DIVIDER_SHIFT 8
97af62a557SLei Wen #define SDHCI_DIVIDER_HI_SHIFT 6
98af62a557SLei Wen #define SDHCI_DIV_MASK 0xFF
99af62a557SLei Wen #define SDHCI_DIV_MASK_LEN 8
100af62a557SLei Wen #define SDHCI_DIV_HI_MASK 0x300
10191914581SJaehoon Chung #define SDHCI_PROG_CLOCK_MODE BIT(5)
10291914581SJaehoon Chung #define SDHCI_CLOCK_CARD_EN BIT(2)
10391914581SJaehoon Chung #define SDHCI_CLOCK_INT_STABLE BIT(1)
10491914581SJaehoon Chung #define SDHCI_CLOCK_INT_EN BIT(0)
105af62a557SLei Wen
106af62a557SLei Wen #define SDHCI_TIMEOUT_CONTROL 0x2E
107af62a557SLei Wen
108af62a557SLei Wen #define SDHCI_SOFTWARE_RESET 0x2F
109af62a557SLei Wen #define SDHCI_RESET_ALL 0x01
110af62a557SLei Wen #define SDHCI_RESET_CMD 0x02
111af62a557SLei Wen #define SDHCI_RESET_DATA 0x04
112af62a557SLei Wen
113af62a557SLei Wen #define SDHCI_INT_STATUS 0x30
114af62a557SLei Wen #define SDHCI_INT_ENABLE 0x34
115af62a557SLei Wen #define SDHCI_SIGNAL_ENABLE 0x38
11691914581SJaehoon Chung #define SDHCI_INT_RESPONSE BIT(0)
11791914581SJaehoon Chung #define SDHCI_INT_DATA_END BIT(1)
11891914581SJaehoon Chung #define SDHCI_INT_DMA_END BIT(3)
11991914581SJaehoon Chung #define SDHCI_INT_SPACE_AVAIL BIT(4)
12091914581SJaehoon Chung #define SDHCI_INT_DATA_AVAIL BIT(5)
12191914581SJaehoon Chung #define SDHCI_INT_CARD_INSERT BIT(6)
12291914581SJaehoon Chung #define SDHCI_INT_CARD_REMOVE BIT(7)
12391914581SJaehoon Chung #define SDHCI_INT_CARD_INT BIT(8)
12491914581SJaehoon Chung #define SDHCI_INT_ERROR BIT(15)
12591914581SJaehoon Chung #define SDHCI_INT_TIMEOUT BIT(16)
12691914581SJaehoon Chung #define SDHCI_INT_CRC BIT(17)
12791914581SJaehoon Chung #define SDHCI_INT_END_BIT BIT(18)
12891914581SJaehoon Chung #define SDHCI_INT_INDEX BIT(19)
12991914581SJaehoon Chung #define SDHCI_INT_DATA_TIMEOUT BIT(20)
13091914581SJaehoon Chung #define SDHCI_INT_DATA_CRC BIT(21)
13191914581SJaehoon Chung #define SDHCI_INT_DATA_END_BIT BIT(22)
13291914581SJaehoon Chung #define SDHCI_INT_BUS_POWER BIT(23)
13391914581SJaehoon Chung #define SDHCI_INT_ACMD12ERR BIT(24)
13491914581SJaehoon Chung #define SDHCI_INT_ADMA_ERROR BIT(25)
135af62a557SLei Wen
136af62a557SLei Wen #define SDHCI_INT_NORMAL_MASK 0x00007FFF
137af62a557SLei Wen #define SDHCI_INT_ERROR_MASK 0xFFFF8000
138af62a557SLei Wen
139af62a557SLei Wen #define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
140af62a557SLei Wen SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX)
141af62a557SLei Wen #define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
142af62a557SLei Wen SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
143af62a557SLei Wen SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
144af62a557SLei Wen SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR)
145af62a557SLei Wen #define SDHCI_INT_ALL_MASK ((unsigned int)-1)
146af62a557SLei Wen
147af62a557SLei Wen #define SDHCI_ACMD12_ERR 0x3C
148af62a557SLei Wen
149af62a557SLei Wen /* 3E-3F reserved */
15076194d8cSZiyuan Xu #define SDHCI_HOST_CONTROL2 0x3E
15176194d8cSZiyuan Xu #define SDHCI_CTRL_UHS_MASK 0x0007
15276194d8cSZiyuan Xu #define SDHCI_CTRL_UHS_SDR12 0x0000
15376194d8cSZiyuan Xu #define SDHCI_CTRL_UHS_SDR25 0x0001
15476194d8cSZiyuan Xu #define SDHCI_CTRL_UHS_SDR50 0x0002
15576194d8cSZiyuan Xu #define SDHCI_CTRL_UHS_SDR104 0x0003
15676194d8cSZiyuan Xu #define SDHCI_CTRL_UHS_DDR50 0x0004
15776194d8cSZiyuan Xu #define SDHCI_CTRL_HS400 0x0005
15876194d8cSZiyuan Xu #define SDHCI_CTRL_VDD_180 0x0008
15976194d8cSZiyuan Xu #define SDHCI_CTRL_DRV_TYPE_MASK 0x0030
16076194d8cSZiyuan Xu #define SDHCI_CTRL_DRV_TYPE_B 0x0000
16176194d8cSZiyuan Xu #define SDHCI_CTRL_DRV_TYPE_A 0x0010
16276194d8cSZiyuan Xu #define SDHCI_CTRL_DRV_TYPE_C 0x0020
16376194d8cSZiyuan Xu #define SDHCI_CTRL_DRV_TYPE_D 0x0030
16476194d8cSZiyuan Xu #define SDHCI_CTRL_EXEC_TUNING 0x0040
16576194d8cSZiyuan Xu #define SDHCI_CTRL_TUNED_CLK 0x0080
16676194d8cSZiyuan Xu #define SDHCI_CTRL_PRESET_VAL_ENABLE 0x8000
167af62a557SLei Wen
168af62a557SLei Wen #define SDHCI_CAPABILITIES 0x40
169af62a557SLei Wen #define SDHCI_TIMEOUT_CLK_MASK 0x0000003F
170af62a557SLei Wen #define SDHCI_TIMEOUT_CLK_SHIFT 0
171af62a557SLei Wen #define SDHCI_TIMEOUT_CLK_UNIT 0x00000080
172af62a557SLei Wen #define SDHCI_CLOCK_BASE_MASK 0x00003F00
173af62a557SLei Wen #define SDHCI_CLOCK_V3_BASE_MASK 0x0000FF00
174af62a557SLei Wen #define SDHCI_CLOCK_BASE_SHIFT 8
175af62a557SLei Wen #define SDHCI_MAX_BLOCK_MASK 0x00030000
176af62a557SLei Wen #define SDHCI_MAX_BLOCK_SHIFT 16
17791914581SJaehoon Chung #define SDHCI_CAN_DO_8BIT BIT(18)
17891914581SJaehoon Chung #define SDHCI_CAN_DO_ADMA2 BIT(19)
17991914581SJaehoon Chung #define SDHCI_CAN_DO_ADMA1 BIT(20)
18091914581SJaehoon Chung #define SDHCI_CAN_DO_HISPD BIT(21)
18191914581SJaehoon Chung #define SDHCI_CAN_DO_SDMA BIT(22)
18291914581SJaehoon Chung #define SDHCI_CAN_VDD_330 BIT(24)
18391914581SJaehoon Chung #define SDHCI_CAN_VDD_300 BIT(25)
18491914581SJaehoon Chung #define SDHCI_CAN_VDD_180 BIT(26)
18591914581SJaehoon Chung #define SDHCI_CAN_64BIT BIT(28)
186af62a557SLei Wen
187af62a557SLei Wen #define SDHCI_CAPABILITIES_1 0x44
188a0d0d86fSWenyou Yang #define SDHCI_CLOCK_MUL_MASK 0x00FF0000
189a0d0d86fSWenyou Yang #define SDHCI_CLOCK_MUL_SHIFT 16
190af62a557SLei Wen
191af62a557SLei Wen #define SDHCI_MAX_CURRENT 0x48
192af62a557SLei Wen
193af62a557SLei Wen /* 4C-4F reserved for more max current */
194af62a557SLei Wen
195af62a557SLei Wen #define SDHCI_SET_ACMD12_ERROR 0x50
196af62a557SLei Wen #define SDHCI_SET_INT_ERROR 0x52
197af62a557SLei Wen
198af62a557SLei Wen #define SDHCI_ADMA_ERROR 0x54
199af62a557SLei Wen
200af62a557SLei Wen /* 55-57 reserved */
201af62a557SLei Wen
202af62a557SLei Wen #define SDHCI_ADMA_ADDRESS 0x58
203af62a557SLei Wen
204af62a557SLei Wen /* 60-FB reserved */
205af62a557SLei Wen
206af62a557SLei Wen #define SDHCI_SLOT_INT_STATUS 0xFC
207af62a557SLei Wen
208af62a557SLei Wen #define SDHCI_HOST_VERSION 0xFE
209af62a557SLei Wen #define SDHCI_VENDOR_VER_MASK 0xFF00
210af62a557SLei Wen #define SDHCI_VENDOR_VER_SHIFT 8
211af62a557SLei Wen #define SDHCI_SPEC_VER_MASK 0x00FF
212af62a557SLei Wen #define SDHCI_SPEC_VER_SHIFT 0
213af62a557SLei Wen #define SDHCI_SPEC_100 0
214af62a557SLei Wen #define SDHCI_SPEC_200 1
215af62a557SLei Wen #define SDHCI_SPEC_300 2
216af62a557SLei Wen
217113e5dfcSJaehoon Chung #define SDHCI_GET_VERSION(x) (x->version & SDHCI_SPEC_VER_MASK)
218113e5dfcSJaehoon Chung
219af62a557SLei Wen /*
220af62a557SLei Wen * End of controller registers.
221af62a557SLei Wen */
222af62a557SLei Wen
223af62a557SLei Wen #define SDHCI_MAX_DIV_SPEC_200 256
224af62a557SLei Wen #define SDHCI_MAX_DIV_SPEC_300 2046
225af62a557SLei Wen
226af62a557SLei Wen /*
227af62a557SLei Wen * quirks
228af62a557SLei Wen */
229af62a557SLei Wen #define SDHCI_QUIRK_32BIT_DMA_ADDR (1 << 0)
2305af9a569SAjay Bhargav #define SDHCI_QUIRK_REG32_RW (1 << 1)
2313a638320SJaehoon Chung #define SDHCI_QUIRK_BROKEN_R1B (1 << 2)
232236bfecfSJaehoon Chung #define SDHCI_QUIRK_NO_HISPD_BIT (1 << 3)
233236bfecfSJaehoon Chung #define SDHCI_QUIRK_BROKEN_VOLTAGE (1 << 4)
23413243f2eSTushar Behera #define SDHCI_QUIRK_WAIT_SEND_CMD (1 << 6)
235113e5dfcSJaehoon Chung #define SDHCI_QUIRK_USE_WIDE8 (1 << 8)
236af62a557SLei Wen
2370d2f15f9SLei Wen /* to make gcc happy */
2380d2f15f9SLei Wen struct sdhci_host;
2390d2f15f9SLei Wen
240af62a557SLei Wen /*
241af62a557SLei Wen * Host SDMA buffer boundary. Valid values from 4K to 512K in powers of 2.
242af62a557SLei Wen */
243af62a557SLei Wen #define SDHCI_DEFAULT_BOUNDARY_SIZE (512 * 1024)
244af62a557SLei Wen #define SDHCI_DEFAULT_BOUNDARY_ARG (7)
245af62a557SLei Wen struct sdhci_ops {
246af62a557SLei Wen #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
247af62a557SLei Wen u32 (*read_l)(struct sdhci_host *host, int reg);
248af62a557SLei Wen u16 (*read_w)(struct sdhci_host *host, int reg);
249af62a557SLei Wen u8 (*read_b)(struct sdhci_host *host, int reg);
250af62a557SLei Wen void (*write_l)(struct sdhci_host *host, u32 val, int reg);
251af62a557SLei Wen void (*write_w)(struct sdhci_host *host, u16 val, int reg);
252af62a557SLei Wen void (*write_b)(struct sdhci_host *host, u8 val, int reg);
253af62a557SLei Wen #endif
254309bf02cSJaehoon Chung int (*get_cd)(struct sdhci_host *host);
25562226b68SJaehoon Chung void (*set_control_reg)(struct sdhci_host *host);
256210841c6SStefan Roese void (*set_ios_post)(struct sdhci_host *host);
257a15c58b2SZiyuan Xu int (*set_clock)(struct sdhci_host *host, unsigned int clock);
258a15c58b2SZiyuan Xu void (*set_clock_ext)(struct sdhci_host *host, u32 div);
25913669fc5SYifeng Zhao
26013669fc5SYifeng Zhao /**
26113669fc5SYifeng Zhao * set_enhanced_strobe() - Set HS400 Enhanced Strobe config
26213669fc5SYifeng Zhao *
26313669fc5SYifeng Zhao * This is called after setting the card speed and mode to
26413669fc5SYifeng Zhao * HS400 ES, and should set any host-specific configuration
26513669fc5SYifeng Zhao * necessary for it.
26613669fc5SYifeng Zhao *
26713669fc5SYifeng Zhao * @host: SDHCI host structure
26813669fc5SYifeng Zhao * Return: 0 if successful, -ve on error
26913669fc5SYifeng Zhao */
27013669fc5SYifeng Zhao int (*set_enhanced_strobe)(struct sdhci_host *host);
271af62a557SLei Wen };
272af62a557SLei Wen
273af62a557SLei Wen struct sdhci_host {
274cacd1d2fSMasahiro Yamada const char *name;
275af62a557SLei Wen void *ioaddr;
276af62a557SLei Wen unsigned int quirks;
277236bfecfSJaehoon Chung unsigned int host_caps;
278af62a557SLei Wen unsigned int version;
2796d0e34bfSStefan Herbrechtsmeier unsigned int max_clk; /* Maximum Base Clock frequency */
2806dffdbc3SWenyou Yang unsigned int clk_mul; /* Clock Multiplier value */
281af62a557SLei Wen unsigned int clock;
2826cf1b17cSLei Wen struct mmc *mmc;
283af62a557SLei Wen const struct sdhci_ops *ops;
284b09ed6e4SJaehoon Chung int index;
285236bfecfSJaehoon Chung
2863577fe8bSPiotr Wilczek int bus_width;
2870347960bSSimon Glass struct gpio_desc pwr_gpio; /* Power GPIO */
2880347960bSSimon Glass struct gpio_desc cd_gpio; /* Card Detect GPIO */
2893577fe8bSPiotr Wilczek
290236bfecfSJaehoon Chung uint voltages;
29193bfd616SPantelis Antoniou
29293bfd616SPantelis Antoniou struct mmc_config cfg;
293af62a557SLei Wen };
294af62a557SLei Wen
295*1976213dSYifeng Zhao void sdhci_enable_clk(struct sdhci_host *host, u16 clk);
296a15c58b2SZiyuan Xu int sdhci_set_clock(struct sdhci_host *host, unsigned int clock);
297a15c58b2SZiyuan Xu
298af62a557SLei Wen #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
299af62a557SLei Wen
sdhci_writel(struct sdhci_host * host,u32 val,int reg)300af62a557SLei Wen static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
301af62a557SLei Wen {
302af62a557SLei Wen if (unlikely(host->ops->write_l))
303af62a557SLei Wen host->ops->write_l(host, val, reg);
304af62a557SLei Wen else
305af62a557SLei Wen writel(val, host->ioaddr + reg);
306af62a557SLei Wen }
307af62a557SLei Wen
sdhci_writew(struct sdhci_host * host,u16 val,int reg)308af62a557SLei Wen static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
309af62a557SLei Wen {
310af62a557SLei Wen if (unlikely(host->ops->write_w))
311af62a557SLei Wen host->ops->write_w(host, val, reg);
312af62a557SLei Wen else
313af62a557SLei Wen writew(val, host->ioaddr + reg);
314af62a557SLei Wen }
315af62a557SLei Wen
sdhci_writeb(struct sdhci_host * host,u8 val,int reg)316af62a557SLei Wen static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
317af62a557SLei Wen {
318af62a557SLei Wen if (unlikely(host->ops->write_b))
319af62a557SLei Wen host->ops->write_b(host, val, reg);
320af62a557SLei Wen else
321af62a557SLei Wen writeb(val, host->ioaddr + reg);
322af62a557SLei Wen }
323af62a557SLei Wen
sdhci_readl(struct sdhci_host * host,int reg)324af62a557SLei Wen static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
325af62a557SLei Wen {
326af62a557SLei Wen if (unlikely(host->ops->read_l))
327af62a557SLei Wen return host->ops->read_l(host, reg);
328af62a557SLei Wen else
329af62a557SLei Wen return readl(host->ioaddr + reg);
330af62a557SLei Wen }
331af62a557SLei Wen
sdhci_readw(struct sdhci_host * host,int reg)332af62a557SLei Wen static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
333af62a557SLei Wen {
334af62a557SLei Wen if (unlikely(host->ops->read_w))
335af62a557SLei Wen return host->ops->read_w(host, reg);
336af62a557SLei Wen else
337af62a557SLei Wen return readw(host->ioaddr + reg);
338af62a557SLei Wen }
339af62a557SLei Wen
sdhci_readb(struct sdhci_host * host,int reg)340af62a557SLei Wen static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
341af62a557SLei Wen {
342af62a557SLei Wen if (unlikely(host->ops->read_b))
343af62a557SLei Wen return host->ops->read_b(host, reg);
344af62a557SLei Wen else
345af62a557SLei Wen return readb(host->ioaddr + reg);
346af62a557SLei Wen }
347af62a557SLei Wen
348af62a557SLei Wen #else
349af62a557SLei Wen
sdhci_writel(struct sdhci_host * host,u32 val,int reg)350af62a557SLei Wen static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
351af62a557SLei Wen {
352af62a557SLei Wen writel(val, host->ioaddr + reg);
353af62a557SLei Wen }
354af62a557SLei Wen
sdhci_writew(struct sdhci_host * host,u16 val,int reg)355af62a557SLei Wen static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
356af62a557SLei Wen {
357af62a557SLei Wen writew(val, host->ioaddr + reg);
358af62a557SLei Wen }
359af62a557SLei Wen
sdhci_writeb(struct sdhci_host * host,u8 val,int reg)360af62a557SLei Wen static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
361af62a557SLei Wen {
362af62a557SLei Wen writeb(val, host->ioaddr + reg);
363af62a557SLei Wen }
sdhci_readl(struct sdhci_host * host,int reg)364af62a557SLei Wen static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
365af62a557SLei Wen {
366af62a557SLei Wen return readl(host->ioaddr + reg);
367af62a557SLei Wen }
368af62a557SLei Wen
sdhci_readw(struct sdhci_host * host,int reg)369af62a557SLei Wen static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
370af62a557SLei Wen {
371af62a557SLei Wen return readw(host->ioaddr + reg);
372af62a557SLei Wen }
373af62a557SLei Wen
sdhci_readb(struct sdhci_host * host,int reg)374af62a557SLei Wen static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
375af62a557SLei Wen {
376af62a557SLei Wen return readb(host->ioaddr + reg);
377af62a557SLei Wen }
378af62a557SLei Wen #endif
379af62a557SLei Wen
380ef1e4edaSSimon Glass #ifdef CONFIG_BLK
381ef1e4edaSSimon Glass /**
382ef1e4edaSSimon Glass * sdhci_setup_cfg() - Set up the configuration for DWMMC
383ef1e4edaSSimon Glass *
384ef1e4edaSSimon Glass * This is used to set up an SDHCI device when you are using CONFIG_BLK.
385ef1e4edaSSimon Glass *
386ef1e4edaSSimon Glass * This should be called from your MMC driver's probe() method once you have
387ef1e4edaSSimon Glass * the information required.
388ef1e4edaSSimon Glass *
389ef1e4edaSSimon Glass * Generally your driver will have a platform data structure which holds both
390ef1e4edaSSimon Glass * the configuration (struct mmc_config) and the MMC device info (struct mmc).
391ef1e4edaSSimon Glass * For example:
392ef1e4edaSSimon Glass *
393ef1e4edaSSimon Glass * struct msm_sdhc_plat {
394ef1e4edaSSimon Glass * struct mmc_config cfg;
395ef1e4edaSSimon Glass * struct mmc mmc;
396ef1e4edaSSimon Glass * };
397ef1e4edaSSimon Glass *
398ef1e4edaSSimon Glass * ...
399ef1e4edaSSimon Glass *
400ef1e4edaSSimon Glass * Inside U_BOOT_DRIVER():
401ef1e4edaSSimon Glass * .platdata_auto_alloc_size = sizeof(struct msm_sdhc_plat),
402ef1e4edaSSimon Glass *
403ef1e4edaSSimon Glass * To access platform data:
404ef1e4edaSSimon Glass * struct msm_sdhc_plat *plat = dev_get_platdata(dev);
405ef1e4edaSSimon Glass *
406ef1e4edaSSimon Glass * See msm_sdhci.c for an example.
407ef1e4edaSSimon Glass *
408ef1e4edaSSimon Glass * @cfg: Configuration structure to fill in (generally &plat->mmc)
40914bed52dSJaehoon Chung * @host: SDHCI host structure
4106d0e34bfSStefan Herbrechtsmeier * @f_max: Maximum supported clock frequency in HZ (0 for default)
4116d0e34bfSStefan Herbrechtsmeier * @f_min: Minimum supported clock frequency in HZ (0 for default)
412ef1e4edaSSimon Glass */
41314bed52dSJaehoon Chung int sdhci_setup_cfg(struct mmc_config *cfg, struct sdhci_host *host,
4146d0e34bfSStefan Herbrechtsmeier u32 f_max, u32 f_min);
415ef1e4edaSSimon Glass
416ef1e4edaSSimon Glass /**
417ef1e4edaSSimon Glass * sdhci_bind() - Set up a new MMC block device
418ef1e4edaSSimon Glass *
419ef1e4edaSSimon Glass * This is used to set up an SDHCI block device when you are using CONFIG_BLK.
420ef1e4edaSSimon Glass * It should be called from your driver's bind() method.
421ef1e4edaSSimon Glass *
422ef1e4edaSSimon Glass * See msm_sdhci.c for an example.
423ef1e4edaSSimon Glass *
424ef1e4edaSSimon Glass * @dev: Device to set up
425ef1e4edaSSimon Glass * @mmc: Pointer to mmc structure (normally &plat->mmc)
426ef1e4edaSSimon Glass * @cfg: Empty configuration structure (generally &plat->cfg). This is
427ef1e4edaSSimon Glass * normally all zeroes at this point. The only purpose of passing
428ef1e4edaSSimon Glass * this in is to set mmc->cfg to it.
429ef1e4edaSSimon Glass * @return 0 if OK, -ve if the block device could not be created
430ef1e4edaSSimon Glass */
431ef1e4edaSSimon Glass int sdhci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg);
432ef1e4edaSSimon Glass #else
433ef1e4edaSSimon Glass
434ef1e4edaSSimon Glass /**
435ef1e4edaSSimon Glass * add_sdhci() - Add a new SDHCI interface
436ef1e4edaSSimon Glass *
437ef1e4edaSSimon Glass * This is used when you are not using CONFIG_BLK. Convert your driver over!
438ef1e4edaSSimon Glass *
439ef1e4edaSSimon Glass * @host: SDHCI host structure
4406d0e34bfSStefan Herbrechtsmeier * @f_max: Maximum supported clock frequency in HZ (0 for default)
4416d0e34bfSStefan Herbrechtsmeier * @f_min: Minimum supported clock frequency in HZ (0 for default)
442ef1e4edaSSimon Glass * @return 0 if OK, -ve on error
443ef1e4edaSSimon Glass */
4446d0e34bfSStefan Herbrechtsmeier int add_sdhci(struct sdhci_host *host, u32 f_max, u32 f_min);
445ef1e4edaSSimon Glass #endif /* !CONFIG_BLK */
446ef1e4edaSSimon Glass
447e7881d85SSimon Glass #ifdef CONFIG_DM_MMC
448ef1e4edaSSimon Glass /* Export the operations to drivers */
449ef1e4edaSSimon Glass int sdhci_probe(struct udevice *dev);
450ef1e4edaSSimon Glass extern const struct dm_mmc_ops sdhci_ops;
451ef1e4edaSSimon Glass #else
452ef1e4edaSSimon Glass #endif
453ef1e4edaSSimon Glass
454af62a557SLei Wen #endif /* __SDHCI_HW_H */
455