1d62589d5Swdenk/* 2d62589d5Swdenk * (C) Copyright 2000-2002 3d62589d5Swdenk * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4d62589d5Swdenk * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 6d62589d5Swdenk */ 7d62589d5Swdenk 8d62589d5Swdenk/* 9d62589d5Swdenk * This file contains all the macros and symbols which define 10d62589d5Swdenk * a PowerPC assembly language environment. 11d62589d5Swdenk */ 12d62589d5Swdenk#ifndef __PPC_ASM_TMPL__ 13d62589d5Swdenk#define __PPC_ASM_TMPL__ 14d62589d5Swdenk 15*96d2bb95SScott Wood#include <config.h> 16*96d2bb95SScott Wood 17d62589d5Swdenk/*************************************************************************** 18d62589d5Swdenk * 19d62589d5Swdenk * These definitions simplify the ugly declarations necessary for GOT 20d62589d5Swdenk * definitions. 21d62589d5Swdenk * 22d62589d5Swdenk * Stolen from prepboot/bootldr.h, (C) 1998 Gabriel Paubert, paubert@iram.es 23d62589d5Swdenk * 24161e4ae4SHeiko Schocher * Uses r12 to access the GOT 25d62589d5Swdenk */ 26d62589d5Swdenk 27d62589d5Swdenk#define START_GOT \ 28d62589d5Swdenk .section ".got2","aw"; \ 29d62589d5Swdenk.LCTOC1 = .+32768 30d62589d5Swdenk 31d62589d5Swdenk#define END_GOT \ 32d62589d5Swdenk .text 33d62589d5Swdenk 34d62589d5Swdenk#define GET_GOT \ 35d62589d5Swdenk bl 1f ; \ 36d62589d5Swdenk .text 2 ; \ 37d62589d5Swdenk0: .long .LCTOC1-1f ; \ 38d62589d5Swdenk .text ; \ 390f8aa159SJoakim Tjernlund1: mflr r12 ; \ 400f8aa159SJoakim Tjernlund lwz r0,0b-1b(r12) ; \ 410f8aa159SJoakim Tjernlund add r12,r0,r12 ; 42d62589d5Swdenk 43d62589d5Swdenk#define GOT_ENTRY(NAME) .L_ ## NAME = . - .LCTOC1 ; .long NAME 44d62589d5Swdenk 450f8aa159SJoakim Tjernlund#define GOT(NAME) .L_ ## NAME (r12) 46d62589d5Swdenk 47d62589d5Swdenk 48d62589d5Swdenk/*************************************************************************** 49d62589d5Swdenk * Register names 50d62589d5Swdenk */ 51d62589d5Swdenk#define r0 0 52d62589d5Swdenk#define r1 1 53d62589d5Swdenk#define r2 2 54d62589d5Swdenk#define r3 3 55d62589d5Swdenk#define r4 4 56d62589d5Swdenk#define r5 5 57d62589d5Swdenk#define r6 6 58d62589d5Swdenk#define r7 7 59d62589d5Swdenk#define r8 8 60d62589d5Swdenk#define r9 9 61d62589d5Swdenk#define r10 10 62d62589d5Swdenk#define r11 11 63d62589d5Swdenk#define r12 12 64d62589d5Swdenk#define r13 13 65d62589d5Swdenk#define r14 14 66d62589d5Swdenk#define r15 15 67d62589d5Swdenk#define r16 16 68d62589d5Swdenk#define r17 17 69d62589d5Swdenk#define r18 18 70d62589d5Swdenk#define r19 19 71d62589d5Swdenk#define r20 20 72d62589d5Swdenk#define r21 21 73d62589d5Swdenk#define r22 22 74d62589d5Swdenk#define r23 23 75d62589d5Swdenk#define r24 24 76d62589d5Swdenk#define r25 25 77d62589d5Swdenk#define r26 26 78d62589d5Swdenk#define r27 27 79d62589d5Swdenk#define r28 28 80d62589d5Swdenk#define r29 29 81d62589d5Swdenk#define r30 30 82d62589d5Swdenk#define r31 31 83d62589d5Swdenk 84d62589d5Swdenk 85d622ac39SMasahiro Yamada#if defined(CONFIG_8xx) 86d62589d5Swdenk 87d62589d5Swdenk/* Some special registers */ 88d62589d5Swdenk 89d62589d5Swdenk#define ICR 148 /* Interrupt Cause Register (37-44) */ 90d62589d5Swdenk#define DER 149 91d62589d5Swdenk#define COUNTA 150 /* Breakpoint Counter (37-44) */ 92d62589d5Swdenk#define COUNTB 151 /* Breakpoint Counter (37-44) */ 93d62589d5Swdenk#define LCTRL1 156 /* Load/Store Support (37-40) */ 94d62589d5Swdenk#define LCTRL2 157 /* Load/Store Support (37-41) */ 95d62589d5Swdenk#define ICTRL 158 96d62589d5Swdenk 97d622ac39SMasahiro Yamada#endif /* CONFIG_8xx */ 98d62589d5Swdenk 990db5bca8Swdenk 1000db5bca8Swdenk#if defined(CONFIG_5xx) 1010db5bca8Swdenk/* Some special purpose registers */ 1020db5bca8Swdenk#define DER 149 /* Debug Enable Register */ 1030db5bca8Swdenk#define COUNTA 150 /* Breakpoint Counter */ 1040db5bca8Swdenk#define COUNTB 151 /* Breakpoint Counter */ 1050db5bca8Swdenk#define LCTRL1 156 /* Load/Store Support */ 1060db5bca8Swdenk#define LCTRL2 157 /* Load/Store Support */ 1070db5bca8Swdenk#define ICTRL 158 /* I-Bus Support Control Register */ 1080db5bca8Swdenk#define EID 81 1090db5bca8Swdenk#endif /* CONFIG_5xx */ 1100db5bca8Swdenk 111d62589d5Swdenk#if defined(CONFIG_8xx) 112d62589d5Swdenk 113d62589d5Swdenk/* Registers in the processor's internal memory map that we use. 114d62589d5Swdenk*/ 115d62589d5Swdenk#define SYPCR 0x00000004 116d62589d5Swdenk#define BR0 0x00000100 117d62589d5Swdenk#define OR0 0x00000104 118d62589d5Swdenk#define BR1 0x00000108 119d62589d5Swdenk#define OR1 0x0000010c 120d62589d5Swdenk#define BR2 0x00000110 121d62589d5Swdenk#define OR2 0x00000114 122d62589d5Swdenk#define BR3 0x00000118 123d62589d5Swdenk#define OR3 0x0000011c 124d62589d5Swdenk#define BR4 0x00000120 125d62589d5Swdenk#define OR4 0x00000124 126d62589d5Swdenk 127d62589d5Swdenk#define MAR 0x00000164 128d62589d5Swdenk#define MCR 0x00000168 129d62589d5Swdenk#define MAMR 0x00000170 130d62589d5Swdenk#define MBMR 0x00000174 131d62589d5Swdenk#define MSTAT 0x00000178 132d62589d5Swdenk#define MPTPR 0x0000017a 133d62589d5Swdenk#define MDR 0x0000017c 134d62589d5Swdenk 135d62589d5Swdenk#define TBSCR 0x00000200 136d62589d5Swdenk#define TBREFF0 0x00000204 137d62589d5Swdenk 138d62589d5Swdenk#define PLPRCR 0x00000284 139d62589d5Swdenk 14058dac327SMasahiro Yamada#elif defined(CONFIG_MPC8260) 141d62589d5Swdenk 142d62589d5Swdenk#define HID2 1011 143d62589d5Swdenk 144d62589d5Swdenk#define HID0_IFEM (1<<7) 145d62589d5Swdenk 146d62589d5Swdenk#define HID0_ICE_BITPOS 16 147d62589d5Swdenk#define HID0_DCE_BITPOS 17 148d62589d5Swdenk 149d62589d5Swdenk#define IM_REGBASE 0x10000 150d62589d5Swdenk#define IM_SYPCR (IM_REGBASE+0x0004) 151d62589d5Swdenk#define IM_SWSR (IM_REGBASE+0x000e) 152d62589d5Swdenk#define IM_BR0 (IM_REGBASE+0x0100) 153d62589d5Swdenk#define IM_OR0 (IM_REGBASE+0x0104) 154d62589d5Swdenk#define IM_BR1 (IM_REGBASE+0x0108) 155d62589d5Swdenk#define IM_OR1 (IM_REGBASE+0x010c) 156d62589d5Swdenk#define IM_BR2 (IM_REGBASE+0x0110) 157d62589d5Swdenk#define IM_OR2 (IM_REGBASE+0x0114) 158d62589d5Swdenk#define IM_MPTPR (IM_REGBASE+0x0184) 159d62589d5Swdenk#define IM_PSDMR (IM_REGBASE+0x0190) 160d62589d5Swdenk#define IM_PSRT (IM_REGBASE+0x019c) 161d62589d5Swdenk#define IM_IMMR (IM_REGBASE+0x01a8) 162d62589d5Swdenk#define IM_SCCR (IM_REGBASE+0x0c80) 163d62589d5Swdenk 164d6ed3222SWolfgang Denk#elif defined(CONFIG_MPC5xxx) 165945af8d7Swdenk 166945af8d7Swdenk#define HID0_ICE_BITPOS 16 167945af8d7Swdenk#define HID0_DCE_BITPOS 17 168945af8d7Swdenk 169d62589d5Swdenk#endif 170d62589d5Swdenk 171d62589d5Swdenk#define curptr r2 172d62589d5Swdenk 173d62589d5Swdenk#define SYNC \ 174d62589d5Swdenk sync; \ 175d62589d5Swdenk isync 176d62589d5Swdenk 177d62589d5Swdenk/* 178d62589d5Swdenk * Macros for storing registers into and loading registers from 179d62589d5Swdenk * exception frames. 180d62589d5Swdenk */ 181d62589d5Swdenk#define SAVE_GPR(n, base) stw n,GPR0+4*(n)(base) 182d62589d5Swdenk#define SAVE_2GPRS(n, base) SAVE_GPR(n, base); SAVE_GPR(n+1, base) 183d62589d5Swdenk#define SAVE_4GPRS(n, base) SAVE_2GPRS(n, base); SAVE_2GPRS(n+2, base) 184d62589d5Swdenk#define SAVE_8GPRS(n, base) SAVE_4GPRS(n, base); SAVE_4GPRS(n+4, base) 185d62589d5Swdenk#define SAVE_10GPRS(n, base) SAVE_8GPRS(n, base); SAVE_2GPRS(n+8, base) 186d62589d5Swdenk#define REST_GPR(n, base) lwz n,GPR0+4*(n)(base) 187d62589d5Swdenk#define REST_2GPRS(n, base) REST_GPR(n, base); REST_GPR(n+1, base) 188d62589d5Swdenk#define REST_4GPRS(n, base) REST_2GPRS(n, base); REST_2GPRS(n+2, base) 189d62589d5Swdenk#define REST_8GPRS(n, base) REST_4GPRS(n, base); REST_4GPRS(n+4, base) 190d62589d5Swdenk#define REST_10GPRS(n, base) REST_8GPRS(n, base); REST_2GPRS(n+8, base) 191d62589d5Swdenk 192d62589d5Swdenk/* 193d62589d5Swdenk * GCC sometimes accesses words at negative offsets from the stack 194d62589d5Swdenk * pointer, although the SysV ABI says it shouldn't. To cope with 195d62589d5Swdenk * this, we leave this much untouched space on the stack on exception 196d62589d5Swdenk * entry. 197d62589d5Swdenk */ 198d62589d5Swdenk#define STACK_UNDERHEAD 64 199d62589d5Swdenk 200d62589d5Swdenk/* 201d62589d5Swdenk * Exception entry code. This code runs with address translation 202d62589d5Swdenk * turned off, i.e. using physical addresses. 203d62589d5Swdenk * We assume sprg3 has the physical address of the current 204d62589d5Swdenk * task's thread_struct. 205d62589d5Swdenk */ 206efa35cf1SGrzegorz Bernacki#define EXCEPTION_PROLOG(reg1, reg2) \ 207d62589d5Swdenk mtspr SPRG0,r20; \ 208d62589d5Swdenk mtspr SPRG1,r21; \ 209d62589d5Swdenk mfcr r20; \ 210d62589d5Swdenk subi r21,r1,INT_FRAME_SIZE+STACK_UNDERHEAD; /* alloc exc. frame */\ 211d62589d5Swdenk stw r20,_CCR(r21); /* save registers */ \ 212d62589d5Swdenk stw r22,GPR22(r21); \ 213d62589d5Swdenk stw r23,GPR23(r21); \ 214d62589d5Swdenk mfspr r20,SPRG0; \ 215d62589d5Swdenk stw r20,GPR20(r21); \ 216d62589d5Swdenk mfspr r22,SPRG1; \ 217d62589d5Swdenk stw r22,GPR21(r21); \ 218d62589d5Swdenk mflr r20; \ 219d62589d5Swdenk stw r20,_LINK(r21); \ 220d62589d5Swdenk mfctr r22; \ 221d62589d5Swdenk stw r22,_CTR(r21); \ 222d62589d5Swdenk mfspr r20,XER; \ 223d62589d5Swdenk stw r20,_XER(r21); \ 224cc3023b9SRafal Jaworowski mfspr r20, DAR_DEAR; \ 225efa35cf1SGrzegorz Bernacki stw r20,_DAR(r21); \ 226efa35cf1SGrzegorz Bernacki mfspr r22,reg1; \ 227efa35cf1SGrzegorz Bernacki mfspr r23,reg2; \ 228d62589d5Swdenk stw r0,GPR0(r21); \ 229d62589d5Swdenk stw r1,GPR1(r21); \ 230d62589d5Swdenk stw r2,GPR2(r21); \ 231d62589d5Swdenk stw r1,0(r21); \ 232d62589d5Swdenk mr r1,r21; /* set new kernel sp */ \ 233d62589d5Swdenk SAVE_4GPRS(3, r21); 234d62589d5Swdenk/* 235d62589d5Swdenk * Note: code which follows this uses cr0.eq (set if from kernel), 236d62589d5Swdenk * r21, r22 (SRR0), and r23 (SRR1). 237d62589d5Swdenk */ 238d62589d5Swdenk 239d62589d5Swdenk/* 240d62589d5Swdenk * Exception vectors. 241d62589d5Swdenk * 242d62589d5Swdenk * The data words for `hdlr' and `int_return' are initialized with 243d62589d5Swdenk * OFFSET values only; they must be relocated first before they can 244d62589d5Swdenk * be used! 245d62589d5Swdenk */ 246fc4e1887SJoakim Tjernlund#define COPY_EE(d, s) rlwimi d,s,0,16,16 247fc4e1887SJoakim Tjernlund#define NOCOPY(d, s) 248*96d2bb95SScott Wood 249*96d2bb95SScott Wood#ifdef CONFIG_E500 250*96d2bb95SScott Wood#define EXC_XFER_TEMPLATE(n, label, hdlr, msr, copyee) \ 251*96d2bb95SScott Wood stw r22,_NIP(r21); \ 252*96d2bb95SScott Wood stw r23,_MSR(r21); \ 253*96d2bb95SScott Wood li r23,n; \ 254*96d2bb95SScott Wood stw r23,TRAP(r21); \ 255*96d2bb95SScott Wood li r20,msr; \ 256*96d2bb95SScott Wood copyee(r20,r23); \ 257*96d2bb95SScott Wood rlwimi r20,r23,0,25,25; \ 258*96d2bb95SScott Wood mtmsr r20; \ 259*96d2bb95SScott Wood bl 1f; \ 260*96d2bb95SScott Wood1: mflr r23; \ 261*96d2bb95SScott Wood addis r23,r23,(hdlr - 1b)@ha; \ 262*96d2bb95SScott Wood addi r23,r23,(hdlr - 1b)@l; \ 263*96d2bb95SScott Wood b transfer_to_handler 264*96d2bb95SScott Wood 265*96d2bb95SScott Wood#define STD_EXCEPTION(n, label, hdlr) \ 266*96d2bb95SScott Woodlabel: \ 267*96d2bb95SScott Wood EXCEPTION_PROLOG(SRR0, SRR1); \ 268*96d2bb95SScott Wood addi r3,r1,STACK_FRAME_OVERHEAD; \ 269*96d2bb95SScott Wood EXC_XFER_TEMPLATE(n, label, hdlr, MSR_KERNEL, NOCOPY) \ 270*96d2bb95SScott Wood 271*96d2bb95SScott Wood#define CRIT_EXCEPTION(n, label, hdlr) \ 272*96d2bb95SScott Woodlabel: \ 273*96d2bb95SScott Wood EXCEPTION_PROLOG(CSRR0, CSRR1); \ 274*96d2bb95SScott Wood addi r3,r1,STACK_FRAME_OVERHEAD; \ 275*96d2bb95SScott Wood EXC_XFER_TEMPLATE(n, label, hdlr, \ 276*96d2bb95SScott Wood MSR_KERNEL & ~(MSR_ME|MSR_DE|MSR_CE), NOCOPY) \ 277*96d2bb95SScott Wood 278*96d2bb95SScott Wood#define MCK_EXCEPTION(n, label, hdlr) \ 279*96d2bb95SScott Woodlabel: \ 280*96d2bb95SScott Wood EXCEPTION_PROLOG(MCSRR0, MCSRR1); \ 281*96d2bb95SScott Wood addi r3,r1,STACK_FRAME_OVERHEAD; \ 282*96d2bb95SScott Wood EXC_XFER_TEMPLATE(n, label, hdlr, \ 283*96d2bb95SScott Wood MSR_KERNEL & ~(MSR_ME|MSR_DE|MSR_CE), NOCOPY) \ 284*96d2bb95SScott Wood 285*96d2bb95SScott Wood#else /* !E500 */ 286*96d2bb95SScott Wood 287fc4e1887SJoakim Tjernlund#define EXC_XFER_TEMPLATE(label, hdlr, msr, copyee) \ 288fc4e1887SJoakim Tjernlund bl 1f; \ 289fc4e1887SJoakim Tjernlund1: mflr r20; \ 290fc4e1887SJoakim Tjernlund lwz r20,(.L_ ## label)-1b+8(r20); \ 291fc4e1887SJoakim Tjernlund mtlr r20; \ 292fc4e1887SJoakim Tjernlund li r20,msr; \ 293fc4e1887SJoakim Tjernlund copyee(r20,r23); \ 294d62589d5Swdenk rlwimi r20,r23,0,25,25; \ 295d62589d5Swdenk blrl; \ 296d62589d5Swdenk.L_ ## label : \ 297efa35cf1SGrzegorz Bernacki .long hdlr - _start + _START_OFFSET; \ 298fc4e1887SJoakim Tjernlund .long int_return - _start + _START_OFFSET; \ 299fc4e1887SJoakim Tjernlund .long transfer_to_handler - _start + _START_OFFSET 300fc4e1887SJoakim Tjernlund 301fc4e1887SJoakim Tjernlund#define STD_EXCEPTION(n, label, hdlr) \ 302fc4e1887SJoakim Tjernlund . = n; \ 303fc4e1887SJoakim Tjernlundlabel: \ 304fc4e1887SJoakim Tjernlund EXCEPTION_PROLOG(SRR0, SRR1); \ 305fc4e1887SJoakim Tjernlund addi r3,r1,STACK_FRAME_OVERHEAD; \ 306fc4e1887SJoakim Tjernlund EXC_XFER_TEMPLATE(label, hdlr, MSR_KERNEL, NOCOPY) \ 307d62589d5Swdenk 308d62589d5Swdenk#define CRIT_EXCEPTION(n, label, hdlr) \ 309d62589d5Swdenk . = n; \ 310d62589d5Swdenklabel: \ 31102032e8fSRafal Jaworowski EXCEPTION_PROLOG(CSRR0, CSRR1); \ 312d62589d5Swdenk addi r3,r1,STACK_FRAME_OVERHEAD; \ 313fc4e1887SJoakim Tjernlund EXC_XFER_TEMPLATE(label, hdlr, \ 314fc4e1887SJoakim Tjernlund MSR_KERNEL & ~(MSR_ME|MSR_DE|MSR_CE), NOCOPY) \ 315efa35cf1SGrzegorz Bernacki 316efa35cf1SGrzegorz Bernacki#define MCK_EXCEPTION(n, label, hdlr) \ 317efa35cf1SGrzegorz Bernacki . = n; \ 318efa35cf1SGrzegorz Bernackilabel: \ 319efa35cf1SGrzegorz Bernacki EXCEPTION_PROLOG(MCSRR0, MCSRR1); \ 320efa35cf1SGrzegorz Bernacki addi r3,r1,STACK_FRAME_OVERHEAD; \ 321fc4e1887SJoakim Tjernlund EXC_XFER_TEMPLATE(label, hdlr, \ 322fc4e1887SJoakim Tjernlund MSR_KERNEL & ~(MSR_ME|MSR_DE|MSR_CE), NOCOPY) \ 323d62589d5Swdenk 324*96d2bb95SScott Wood#endif /* !E500 */ 325d62589d5Swdenk#endif /* __PPC_ASM_TMPL__ */ 326